blob: e9bba2ab49042a6c6ddf1cb5351ad615e361b9de [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100492needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001001static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001003{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001004 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001005 u32 line1, line2;
1006 u32 line_mask;
1007
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001008 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001009 line_mask = DSL_LINEMASK_GEN2;
1010 else
1011 line_mask = DSL_LINEMASK_GEN3;
1012
1013 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001014 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015 line2 = I915_READ(reg) & line_mask;
1016
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001017 return line1 != line2;
1018}
1019
1020static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1021{
1022 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1023 enum pipe pipe = crtc->pipe;
1024
1025 /* Wait for the display line to settle/start moving */
1026 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1027 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1028 pipe_name(pipe), onoff(state));
1029}
1030
1031static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1032{
1033 wait_for_pipe_scanline_moving(crtc, false);
1034}
1035
1036static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1037{
1038 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039}
1040
Ville Syrjälä4972f702017-11-29 17:37:32 +02001041static void
1042intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001044 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001045 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001047 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001048 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001049 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001052 if (intel_wait_for_register(dev_priv,
1053 reg, I965_PIPECONF_ACTIVE, 0,
1054 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001055 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001057 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_pll(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065 u32 val;
1066 bool cur_state;
1067
Ville Syrjälä649636e2015-09-22 19:50:01 +03001068 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001070 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001072 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074
Jani Nikula23538ef2013-08-27 15:12:22 +03001075/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001076void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001077{
1078 u32 val;
1079 bool cur_state;
1080
Ville Syrjäläa5805162015-05-26 20:42:30 +03001081 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001083 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001084
1085 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001086 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001087 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001088 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001089}
Jani Nikula23538ef2013-08-27 15:12:22 +03001090
Jesse Barnes040484a2011-01-03 12:14:26 -08001091static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1092 enum pipe pipe, bool state)
1093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1096 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001097
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001098 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001099 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001101 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001102 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001103 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001104 cur_state = !!(val & FDI_TX_ENABLE);
1105 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001106 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001108 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001109}
1110#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1111#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1112
1113static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1114 enum pipe pipe, bool state)
1115{
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 u32 val;
1117 bool cur_state;
1118
Ville Syrjälä649636e2015-09-22 19:50:01 +03001119 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001120 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001122 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001123 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
1125#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1126#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1127
1128static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1129 enum pipe pipe)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 u32 val;
1132
1133 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001134 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001135 return;
1136
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001138 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 return;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001142 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001143}
1144
Daniel Vetter55607e82013-06-16 21:42:39 +02001145void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001158void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001160 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 return;
1167
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001168 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001169 u32 port_sel;
1170
Imre Deak44cb7342016-08-10 14:07:29 +03001171 pp_reg = PP_CONTROL(0);
1172 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001178 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001183 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001198void assert_pipe(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001200{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001205
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001206 /* we keep both pipes enabled on 830 */
1207 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Imre Deak4feed0e2016-02-12 18:55:14 +02001210 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1211 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001214
1215 intel_display_power_put(dev_priv, power_domain);
1216 } else {
1217 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 }
1219
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001222 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223}
1224
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001227 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228
Rob Clarke2c719b2014-12-15 13:56:32 -05001229 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001230 "%s assertion failure (expected %s, current %s)\n",
1231 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232}
1233
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001234#define assert_plane_enabled(p) assert_plane(p, true)
1235#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001239 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1240 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001242 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1243 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001244}
1245
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001246static void assert_vblank_disabled(struct drm_crtc *crtc)
1247{
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001249 drm_crtc_vblank_put(crtc);
1250}
1251
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001252void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001254{
Jesse Barnes92f25842011-01-04 15:09:34 -08001255 u32 val;
1256 bool enabled;
1257
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001259 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001260 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001261 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1262 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001263}
1264
Keith Packard4e634382011-08-06 10:39:45 -07001265static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001267{
1268 if ((val & DP_PORT_EN) == 0)
1269 return false;
1270
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001271 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001272 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001273 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1274 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001275 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001276 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1277 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001278 } else {
1279 if ((val & DP_PIPE_MASK) != (pipe << 30))
1280 return false;
1281 }
1282 return true;
1283}
1284
Keith Packard1519b992011-08-06 10:35:34 -07001285static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, u32 val)
1287{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001288 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001289 return false;
1290
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001292 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001293 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001294 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001295 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1296 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001297 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001298 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001299 return false;
1300 }
1301 return true;
1302}
1303
1304static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, u32 val)
1306{
1307 if ((val & LVDS_PORT_EN) == 0)
1308 return false;
1309
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001310 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001311 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1312 return false;
1313 } else {
1314 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1315 return false;
1316 }
1317 return true;
1318}
1319
1320static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 val)
1322{
1323 if ((val & ADPA_DAC_ENABLE) == 0)
1324 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001325 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001326 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1327 return false;
1328 } else {
1329 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1330 return false;
1331 }
1332 return true;
1333}
1334
Jesse Barnes291906f2011-02-02 12:28:03 -08001335static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001336 enum pipe pipe, i915_reg_t reg,
1337 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001338{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001339 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001341 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001342 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001344 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001345 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001346 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001347}
1348
1349static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001350 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001351{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001352 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001354 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001355 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001358 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001359 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001360}
1361
1362static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe)
1364{
Jesse Barnes291906f2011-02-02 12:28:03 -08001365 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001366
Keith Packardf0575e92011-07-25 22:12:43 -07001367 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1368 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1369 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001373 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001375
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001378 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001379 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001380
Paulo Zanonie2debe92013-02-18 19:00:27 -03001381 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1382 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1383 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001384}
1385
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001386static void _vlv_enable_pll(struct intel_crtc *crtc,
1387 const struct intel_crtc_state *pipe_config)
1388{
1389 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1390 enum pipe pipe = crtc->pipe;
1391
1392 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1393 POSTING_READ(DPLL(pipe));
1394 udelay(150);
1395
Chris Wilson2c30b432016-06-30 15:32:54 +01001396 if (intel_wait_for_register(dev_priv,
1397 DPLL(pipe),
1398 DPLL_LOCK_VLV,
1399 DPLL_LOCK_VLV,
1400 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001401 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1402}
1403
Ville Syrjäläd288f652014-10-28 13:20:22 +02001404static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001405 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001407 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001408 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001409
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001411
Daniel Vetter87442f72013-06-06 00:52:17 +02001412 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001413 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001414
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001415 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1416 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001417
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001418 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1419 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001420}
1421
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001422
1423static void _chv_enable_pll(struct intel_crtc *crtc,
1424 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001425{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001426 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001427 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001428 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001429 u32 tmp;
1430
Ville Syrjäläa5805162015-05-26 20:42:30 +03001431 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001432
1433 /* Enable back the 10bit clock to display controller */
1434 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1435 tmp |= DPIO_DCLKP_EN;
1436 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1437
Ville Syrjälä54433e92015-05-26 20:42:31 +03001438 mutex_unlock(&dev_priv->sb_lock);
1439
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001440 /*
1441 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1442 */
1443 udelay(1);
1444
1445 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447
1448 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001449 if (intel_wait_for_register(dev_priv,
1450 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1451 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001452 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001453}
1454
1455static void chv_enable_pll(struct intel_crtc *crtc,
1456 const struct intel_crtc_state *pipe_config)
1457{
1458 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1459 enum pipe pipe = crtc->pipe;
1460
1461 assert_pipe_disabled(dev_priv, pipe);
1462
1463 /* PLL is protected by panel, make sure we can write it */
1464 assert_panel_unlocked(dev_priv, pipe);
1465
1466 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1467 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001468
Ville Syrjäläc2317752016-03-15 16:39:56 +02001469 if (pipe != PIPE_A) {
1470 /*
1471 * WaPixelRepeatModeFixForC0:chv
1472 *
1473 * DPLLCMD is AWOL. Use chicken bits to propagate
1474 * the value from DPLLBMD to either pipe B or C.
1475 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001476 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001477 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1478 I915_WRITE(CBR4_VLV, 0);
1479 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1480
1481 /*
1482 * DPLLB VGA mode also seems to cause problems.
1483 * We should always have it disabled.
1484 */
1485 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1486 } else {
1487 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1488 POSTING_READ(DPLL_MD(pipe));
1489 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001490}
1491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001492static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001493{
1494 struct intel_crtc *crtc;
1495 int count = 0;
1496
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001497 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001498 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001499 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1500 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001501
1502 return count;
1503}
1504
Ville Syrjälä939994d2017-09-13 17:08:56 +03001505static void i9xx_enable_pll(struct intel_crtc *crtc,
1506 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001507{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001508 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001509 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001510 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001511 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001513 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001516 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001517 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001519 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001520 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /*
1522 * It appears to be important that we don't enable this
1523 * for the current pipe before otherwise configuring the
1524 * PLL. No idea how this should be handled if multiple
1525 * DVO outputs are enabled simultaneosly.
1526 */
1527 dpll |= DPLL_DVO_2X_MODE;
1528 I915_WRITE(DPLL(!crtc->pipe),
1529 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1530 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001531
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001532 /*
1533 * Apparently we need to have VGA mode enabled prior to changing
1534 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1535 * dividers, even though the register value does change.
1536 */
1537 I915_WRITE(reg, 0);
1538
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001539 I915_WRITE(reg, dpll);
1540
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001541 /* Wait for the clocks to stabilize. */
1542 POSTING_READ(reg);
1543 udelay(150);
1544
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001545 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001546 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001547 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 } else {
1549 /* The pixel multiplier can only be updated once the
1550 * DPLL is enabled and the clocks are stable.
1551 *
1552 * So write it again.
1553 */
1554 I915_WRITE(reg, dpll);
1555 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556
1557 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001558 for (i = 0; i < 3; i++) {
1559 I915_WRITE(reg, dpll);
1560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001563}
1564
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001565static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001566{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001568 enum pipe pipe = crtc->pipe;
1569
1570 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001571 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001572 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001574 I915_WRITE(DPLL(PIPE_B),
1575 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1576 I915_WRITE(DPLL(PIPE_A),
1577 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1578 }
1579
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001580 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001581 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582 return;
1583
1584 /* Make sure the pipe isn't still relying on us */
1585 assert_pipe_disabled(dev_priv, pipe);
1586
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001587 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001588 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589}
1590
Jesse Barnesf6071162013-10-01 10:41:38 -07001591static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1592{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001593 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001594
1595 /* Make sure the pipe isn't still relying on us */
1596 assert_pipe_disabled(dev_priv, pipe);
1597
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001598 val = DPLL_INTEGRATED_REF_CLK_VLV |
1599 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1600 if (pipe != PIPE_A)
1601 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1602
Jesse Barnesf6071162013-10-01 10:41:38 -07001603 I915_WRITE(DPLL(pipe), val);
1604 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001605}
1606
1607static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1608{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001609 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001610 u32 val;
1611
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001612 /* Make sure the pipe isn't still relying on us */
1613 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001614
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001615 val = DPLL_SSC_REF_CLK_CHV |
1616 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001617 if (pipe != PIPE_A)
1618 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001619
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001620 I915_WRITE(DPLL(pipe), val);
1621 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001622
Ville Syrjäläa5805162015-05-26 20:42:30 +03001623 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
1625 /* Disable 10bit clock to display controller */
1626 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1627 val &= ~DPIO_DCLKP_EN;
1628 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1629
Ville Syrjäläa5805162015-05-26 20:42:30 +03001630 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001631}
1632
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001633void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001634 struct intel_digital_port *dport,
1635 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001636{
1637 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001638 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001639
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001640 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001641 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001642 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001643 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001644 break;
1645 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001646 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001647 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001648 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 break;
1650 case PORT_D:
1651 port_mask = DPLL_PORTD_READY_MASK;
1652 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001653 break;
1654 default:
1655 BUG();
1656 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001657
Chris Wilson370004d2016-06-30 15:32:56 +01001658 if (intel_wait_for_register(dev_priv,
1659 dpll_reg, port_mask, expected_mask,
1660 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001661 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001662 port_name(dport->base.port),
1663 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001664}
1665
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001666static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1667 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001668{
Ville Syrjälä98187832016-10-31 22:37:10 +02001669 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1670 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001671 i915_reg_t reg;
1672 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001673
Jesse Barnes040484a2011-01-03 12:14:26 -08001674 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001675 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001681 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Daniel Vetterab9412b2013-05-03 11:49:46 +02001690 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001694 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001696 * Make the BPC in transcoder be consistent with
1697 * that in pipeconf reg. For HDMI we must use 8bpc
1698 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001700 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001701 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001702 val |= PIPECONF_8BPC;
1703 else
1704 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001705 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706
1707 val &= ~TRANS_INTERLACE_MASK;
1708 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001709 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001710 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 val |= TRANS_LEGACY_INTERLACED_ILK;
1712 else
1713 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001714 else
1715 val |= TRANS_PROGRESSIVE;
1716
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001718 if (intel_wait_for_register(dev_priv,
1719 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1720 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001721 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001722}
1723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001725 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001726{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001730 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001731 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001734 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001737
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001738 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001739 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001741 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1742 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001743 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001744 else
1745 val |= TRANS_PROGRESSIVE;
1746
Daniel Vetterab9412b2013-05-03 11:49:46 +02001747 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001748 if (intel_wait_for_register(dev_priv,
1749 LPT_TRANSCONF,
1750 TRANS_STATE_ENABLE,
1751 TRANS_STATE_ENABLE,
1752 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001753 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001754}
1755
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001756static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1757 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001758{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t reg;
1760 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001761
1762 /* FDI relies on the transcoder */
1763 assert_fdi_tx_disabled(dev_priv, pipe);
1764 assert_fdi_rx_disabled(dev_priv, pipe);
1765
Jesse Barnes291906f2011-02-02 12:28:03 -08001766 /* Ports must be off as well */
1767 assert_pch_ports_disabled(dev_priv, pipe);
1768
Daniel Vetterab9412b2013-05-03 11:49:46 +02001769 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 val = I915_READ(reg);
1771 val &= ~TRANS_ENABLE;
1772 I915_WRITE(reg, val);
1773 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001774 if (intel_wait_for_register(dev_priv,
1775 reg, TRANS_STATE_ENABLE, 0,
1776 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001777 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001778
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001779 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001780 /* Workaround: Clear the timing override chicken bit again. */
1781 reg = TRANS_CHICKEN2(pipe);
1782 val = I915_READ(reg);
1783 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1784 I915_WRITE(reg, val);
1785 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001786}
1787
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001788void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 u32 val;
1791
Daniel Vetterab9412b2013-05-03 11:49:46 +02001792 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001796 if (intel_wait_for_register(dev_priv,
1797 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1798 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001799 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001800
1801 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001802 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001803 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805}
1806
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001807enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001808{
1809 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1810
Ville Syrjälä65f21302016-10-14 20:02:53 +03001811 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001812 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815}
1816
Ville Syrjälä4972f702017-11-29 17:37:32 +02001817static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1820 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1821 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001822 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 u32 val;
1825
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001826 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1827
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001828 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001829
Jesse Barnesb24e7172011-01-04 15:09:30 -08001830 /*
1831 * A pipe without a PLL won't actually be able to drive bits from
1832 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1833 * need the check.
1834 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001835 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001836 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001837 assert_dsi_pll_enabled(dev_priv);
1838 else
1839 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001840 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001841 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001843 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001844 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001845 assert_fdi_tx_pll_enabled(dev_priv,
1846 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847 }
1848 /* FIXME: assert CPU port conditions for SNB+ */
1849 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001853 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001854 /* we keep both pipes enabled on 830 */
1855 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001856 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001857 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001858
1859 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001860 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001861
1862 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001863 * Until the pipe starts PIPEDSL reads will return a stale value,
1864 * which causes an apparent vblank timestamp jump when PIPEDSL
1865 * resets to its proper value. That also messes up the frame count
1866 * when it's derived from the timestamps. So let's wait for the
1867 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001868 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001869 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001870 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871}
1872
Ville Syrjälä4972f702017-11-29 17:37:32 +02001873static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001878 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001879 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880 u32 val;
1881
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001882 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1883
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 /*
1885 * Make sure planes won't keep trying to pump pixels to us,
1886 * or we might hang the display.
1887 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001888 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001890 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001892 if ((val & PIPECONF_ENABLE) == 0)
1893 return;
1894
Ville Syrjälä67adc642014-08-15 01:21:57 +03001895 /*
1896 * Double wide has implications for planes
1897 * so best keep it disabled when not needed.
1898 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001899 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001900 val &= ~PIPECONF_DOUBLE_WIDE;
1901
1902 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001903 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001904 val &= ~PIPECONF_ENABLE;
1905
1906 I915_WRITE(reg, val);
1907 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001908 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909}
1910
Ville Syrjälä832be822016-01-12 21:08:33 +02001911static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1912{
1913 return IS_GEN2(dev_priv) ? 2048 : 4096;
1914}
1915
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001916static unsigned int
1917intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001918{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001919 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1920 unsigned int cpp = fb->format->cpp[plane];
1921
1922 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001923 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001924 return cpp;
1925 case I915_FORMAT_MOD_X_TILED:
1926 if (IS_GEN2(dev_priv))
1927 return 128;
1928 else
1929 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001930 case I915_FORMAT_MOD_Y_TILED_CCS:
1931 if (plane == 1)
1932 return 128;
1933 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001934 case I915_FORMAT_MOD_Y_TILED:
1935 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1936 return 128;
1937 else
1938 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001939 case I915_FORMAT_MOD_Yf_TILED_CCS:
1940 if (plane == 1)
1941 return 128;
1942 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001943 case I915_FORMAT_MOD_Yf_TILED:
1944 switch (cpp) {
1945 case 1:
1946 return 64;
1947 case 2:
1948 case 4:
1949 return 128;
1950 case 8:
1951 case 16:
1952 return 256;
1953 default:
1954 MISSING_CASE(cpp);
1955 return cpp;
1956 }
1957 break;
1958 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001959 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001960 return cpp;
1961 }
1962}
1963
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001964static unsigned int
1965intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001966{
Ben Widawsky2f075562017-03-24 14:29:48 -07001967 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001968 return 1;
1969 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001970 return intel_tile_size(to_i915(fb->dev)) /
1971 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001972}
1973
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001974/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001975static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001977 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1980 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001981
1982 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001983 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001984}
1985
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001986unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001987intel_fb_align_height(const struct drm_framebuffer *fb,
1988 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001989{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001990 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001991
1992 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001993}
1994
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001995unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1996{
1997 unsigned int size = 0;
1998 int i;
1999
2000 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2001 size += rot_info->plane[i].width * rot_info->plane[i].height;
2002
2003 return size;
2004}
2005
Daniel Vetter75c82a52015-10-14 16:51:04 +02002006static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002007intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2008 const struct drm_framebuffer *fb,
2009 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002010{
Chris Wilson7b92c042017-01-14 00:28:26 +00002011 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002012 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002014 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002015 }
2016}
2017
Ville Syrjäläfabac482017-03-27 21:55:43 +03002018static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2019{
2020 if (IS_I830(dev_priv))
2021 return 16 * 1024;
2022 else if (IS_I85X(dev_priv))
2023 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002024 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2025 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002026 else
2027 return 4 * 1024;
2028}
2029
Ville Syrjälä603525d2016-01-12 21:08:37 +02002030static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002031{
2032 if (INTEL_INFO(dev_priv)->gen >= 9)
2033 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002034 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002035 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002036 return 128 * 1024;
2037 else if (INTEL_INFO(dev_priv)->gen >= 4)
2038 return 4 * 1024;
2039 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002040 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002041}
2042
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002043static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2044 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002045{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2047
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002048 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002049 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 return 4096;
2051
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002053 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002054 return intel_linear_alignment(dev_priv);
2055 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002057 return 256 * 1024;
2058 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002059 case I915_FORMAT_MOD_Y_TILED_CCS:
2060 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002061 case I915_FORMAT_MOD_Y_TILED:
2062 case I915_FORMAT_MOD_Yf_TILED:
2063 return 1 * 1024 * 1024;
2064 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002065 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002066 return 0;
2067 }
2068}
2069
Chris Wilson058d88c2016-08-15 10:49:06 +01002070struct i915_vma *
2071intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002072{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002073 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002074 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002076 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002077 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002078 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002079
Matt Roperebcdd392014-07-09 16:22:11 -07002080 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2081
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002082 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002083
Ville Syrjälä3465c582016-02-15 22:54:43 +02002084 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002085
Chris Wilson693db182013-03-05 14:52:39 +00002086 /* Note that the w/a also requires 64 PTE of padding following the
2087 * bo. We currently fill all unused PTE with the shadow page and so
2088 * we should always have valid PTE following the scanout preventing
2089 * the VT-d warning.
2090 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002091 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002092 alignment = 256 * 1024;
2093
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002094 /*
2095 * Global gtt pte registers are special registers which actually forward
2096 * writes to a chunk of system memory. Which means that there is no risk
2097 * that the register values disappear as soon as we call
2098 * intel_runtime_pm_put(), so it is correct to wrap only the
2099 * pin/unpin/fence and not more.
2100 */
2101 intel_runtime_pm_get(dev_priv);
2102
Daniel Vetter9db529a2017-08-08 10:08:28 +02002103 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2104
Chris Wilson058d88c2016-08-15 10:49:06 +01002105 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002106 if (IS_ERR(vma))
2107 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002108
Chris Wilson05a20d02016-08-18 17:16:55 +01002109 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002110 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2111 * fence, whereas 965+ only requires a fence if using
2112 * framebuffer compression. For simplicity, we always, when
2113 * possible, install a fence as the cost is not that onerous.
2114 *
2115 * If we fail to fence the tiled scanout, then either the
2116 * modeset will reject the change (which is highly unlikely as
2117 * the affected systems, all but one, do not have unmappable
2118 * space) or we will not be able to enable full powersaving
2119 * techniques (also likely not to apply due to various limits
2120 * FBC and the like impose on the size of the buffer, which
2121 * presumably we violated anyway with this unmappable buffer).
2122 * Anyway, it is presumably better to stumble onwards with
2123 * something and try to run the system in a "less than optimal"
2124 * mode that matches the user configuration.
2125 */
Chris Wilson3bd40732017-10-09 09:43:56 +01002126 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002127 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002128
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002129 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002130err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002131 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2132
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002133 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002134 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002135}
2136
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002137void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002138{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002139 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson49ef5292016-08-18 17:17:00 +01002141 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002142 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002143 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002144}
2145
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002146static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2147 unsigned int rotation)
2148{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002149 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002150 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2151 else
2152 return fb->pitches[plane];
2153}
2154
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002155/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002156 * Convert the x/y offsets into a linear offset.
2157 * Only valid with 0/180 degree rotation, which is fine since linear
2158 * offset is only used with linear buffers on pre-hsw and tiled buffers
2159 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2160 */
2161u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002162 const struct intel_plane_state *state,
2163 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002164{
Ville Syrjälä29490562016-01-20 18:02:50 +02002165 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002166 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002167 unsigned int pitch = fb->pitches[plane];
2168
2169 return y * pitch + x * cpp;
2170}
2171
2172/*
2173 * Add the x/y offsets derived from fb->offsets[] to the user
2174 * specified plane src x/y offsets. The resulting x/y offsets
2175 * specify the start of scanout from the beginning of the gtt mapping.
2176 */
2177void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002178 const struct intel_plane_state *state,
2179 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002180
2181{
Ville Syrjälä29490562016-01-20 18:02:50 +02002182 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2183 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002184
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002185 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002186 *x += intel_fb->rotated[plane].x;
2187 *y += intel_fb->rotated[plane].y;
2188 } else {
2189 *x += intel_fb->normal[plane].x;
2190 *y += intel_fb->normal[plane].y;
2191 }
2192}
2193
Ville Syrjälä303ba692017-08-24 22:10:49 +03002194static u32 __intel_adjust_tile_offset(int *x, int *y,
2195 unsigned int tile_width,
2196 unsigned int tile_height,
2197 unsigned int tile_size,
2198 unsigned int pitch_tiles,
2199 u32 old_offset,
2200 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002201{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002202 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002203 unsigned int tiles;
2204
2205 WARN_ON(old_offset & (tile_size - 1));
2206 WARN_ON(new_offset & (tile_size - 1));
2207 WARN_ON(new_offset > old_offset);
2208
2209 tiles = (old_offset - new_offset) / tile_size;
2210
2211 *y += tiles / pitch_tiles * tile_height;
2212 *x += tiles % pitch_tiles * tile_width;
2213
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002214 /* minimize x in case it got needlessly big */
2215 *y += *x / pitch_pixels * tile_height;
2216 *x %= pitch_pixels;
2217
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002218 return new_offset;
2219}
2220
Ville Syrjälä303ba692017-08-24 22:10:49 +03002221static u32 _intel_adjust_tile_offset(int *x, int *y,
2222 const struct drm_framebuffer *fb, int plane,
2223 unsigned int rotation,
2224 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002225{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002226 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002227 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002228 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2229
2230 WARN_ON(new_offset > old_offset);
2231
Ben Widawsky2f075562017-03-24 14:29:48 -07002232 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002233 unsigned int tile_size, tile_width, tile_height;
2234 unsigned int pitch_tiles;
2235
2236 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002237 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002238
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002239 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002240 pitch_tiles = pitch / tile_height;
2241 swap(tile_width, tile_height);
2242 } else {
2243 pitch_tiles = pitch / (tile_width * cpp);
2244 }
2245
Ville Syrjälä303ba692017-08-24 22:10:49 +03002246 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2247 tile_size, pitch_tiles,
2248 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002249 } else {
2250 old_offset += *y * pitch + *x * cpp;
2251
2252 *y = (old_offset - new_offset) / pitch;
2253 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2254 }
2255
2256 return new_offset;
2257}
2258
2259/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002260 * Adjust the tile offset by moving the difference into
2261 * the x/y offsets.
2262 */
2263static u32 intel_adjust_tile_offset(int *x, int *y,
2264 const struct intel_plane_state *state, int plane,
2265 u32 old_offset, u32 new_offset)
2266{
2267 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2268 state->base.rotation,
2269 old_offset, new_offset);
2270}
2271
2272/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002273 * Computes the linear offset to the base tile and adjusts
2274 * x, y. bytes per pixel is assumed to be a power-of-two.
2275 *
2276 * In the 90/270 rotated case, x and y are assumed
2277 * to be already rotated to match the rotated GTT view, and
2278 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002279 *
2280 * This function is used when computing the derived information
2281 * under intel_framebuffer, so using any of that information
2282 * here is not allowed. Anything under drm_framebuffer can be
2283 * used. This is why the user has to pass in the pitch since it
2284 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002285 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002286static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2287 int *x, int *y,
2288 const struct drm_framebuffer *fb, int plane,
2289 unsigned int pitch,
2290 unsigned int rotation,
2291 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002293 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002294 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002295 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002296
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002297 if (alignment)
2298 alignment--;
2299
Ben Widawsky2f075562017-03-24 14:29:48 -07002300 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002301 unsigned int tile_size, tile_width, tile_height;
2302 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002303
Ville Syrjäläd8433102016-01-12 21:08:35 +02002304 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002305 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002306
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002307 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002308 pitch_tiles = pitch / tile_height;
2309 swap(tile_width, tile_height);
2310 } else {
2311 pitch_tiles = pitch / (tile_width * cpp);
2312 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313
Ville Syrjäläd8433102016-01-12 21:08:35 +02002314 tile_rows = *y / tile_height;
2315 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002316
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002317 tiles = *x / tile_width;
2318 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002319
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002320 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2321 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002322
Ville Syrjälä303ba692017-08-24 22:10:49 +03002323 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2324 tile_size, pitch_tiles,
2325 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002326 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002327 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002328 offset_aligned = offset & ~alignment;
2329
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002330 *y = (offset & alignment) / pitch;
2331 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002332 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002333
2334 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002335}
2336
Ville Syrjälä6687c902015-09-15 13:16:41 +03002337u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002338 const struct intel_plane_state *state,
2339 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002340{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002341 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2342 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002343 const struct drm_framebuffer *fb = state->base.fb;
2344 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002345 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002346 u32 alignment;
2347
2348 if (intel_plane->id == PLANE_CURSOR)
2349 alignment = intel_cursor_alignment(dev_priv);
2350 else
2351 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002352
2353 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2354 rotation, alignment);
2355}
2356
Ville Syrjälä303ba692017-08-24 22:10:49 +03002357/* Convert the fb->offset[] into x/y offsets */
2358static int intel_fb_offset_to_xy(int *x, int *y,
2359 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002360{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002361 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002362
Ville Syrjälä303ba692017-08-24 22:10:49 +03002363 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2364 fb->offsets[plane] % intel_tile_size(dev_priv))
2365 return -EINVAL;
2366
2367 *x = 0;
2368 *y = 0;
2369
2370 _intel_adjust_tile_offset(x, y,
2371 fb, plane, DRM_MODE_ROTATE_0,
2372 fb->offsets[plane], 0);
2373
2374 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002375}
2376
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002377static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2378{
2379 switch (fb_modifier) {
2380 case I915_FORMAT_MOD_X_TILED:
2381 return I915_TILING_X;
2382 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002383 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002384 return I915_TILING_Y;
2385 default:
2386 return I915_TILING_NONE;
2387 }
2388}
2389
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002390/*
2391 * From the Sky Lake PRM:
2392 * "The Color Control Surface (CCS) contains the compression status of
2393 * the cache-line pairs. The compression state of the cache-line pair
2394 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2395 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2396 * cache-line-pairs. CCS is always Y tiled."
2397 *
2398 * Since cache line pairs refers to horizontally adjacent cache lines,
2399 * each cache line in the CCS corresponds to an area of 32x16 cache
2400 * lines on the main surface. Since each pixel is 4 bytes, this gives
2401 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2402 * main surface.
2403 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002404static const struct drm_format_info ccs_formats[] = {
2405 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2406 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2407 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2408 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2409};
2410
2411static const struct drm_format_info *
2412lookup_format_info(const struct drm_format_info formats[],
2413 int num_formats, u32 format)
2414{
2415 int i;
2416
2417 for (i = 0; i < num_formats; i++) {
2418 if (formats[i].format == format)
2419 return &formats[i];
2420 }
2421
2422 return NULL;
2423}
2424
2425static const struct drm_format_info *
2426intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2427{
2428 switch (cmd->modifier[0]) {
2429 case I915_FORMAT_MOD_Y_TILED_CCS:
2430 case I915_FORMAT_MOD_Yf_TILED_CCS:
2431 return lookup_format_info(ccs_formats,
2432 ARRAY_SIZE(ccs_formats),
2433 cmd->pixel_format);
2434 default:
2435 return NULL;
2436 }
2437}
2438
Ville Syrjälä6687c902015-09-15 13:16:41 +03002439static int
2440intel_fill_fb_info(struct drm_i915_private *dev_priv,
2441 struct drm_framebuffer *fb)
2442{
2443 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2444 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2445 u32 gtt_offset_rotated = 0;
2446 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002447 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002448 unsigned int tile_size = intel_tile_size(dev_priv);
2449
2450 for (i = 0; i < num_planes; i++) {
2451 unsigned int width, height;
2452 unsigned int cpp, size;
2453 u32 offset;
2454 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002455 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002456
Ville Syrjälä353c8592016-12-14 23:30:57 +02002457 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002458 width = drm_framebuffer_plane_width(fb->width, fb, i);
2459 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002460
Ville Syrjälä303ba692017-08-24 22:10:49 +03002461 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2462 if (ret) {
2463 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2464 i, fb->offsets[i]);
2465 return ret;
2466 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002467
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002468 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2469 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2470 int hsub = fb->format->hsub;
2471 int vsub = fb->format->vsub;
2472 int tile_width, tile_height;
2473 int main_x, main_y;
2474 int ccs_x, ccs_y;
2475
2476 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002477 tile_width *= hsub;
2478 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002479
Ville Syrjälä303ba692017-08-24 22:10:49 +03002480 ccs_x = (x * hsub) % tile_width;
2481 ccs_y = (y * vsub) % tile_height;
2482 main_x = intel_fb->normal[0].x % tile_width;
2483 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002484
2485 /*
2486 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2487 * x/y offsets must match between CCS and the main surface.
2488 */
2489 if (main_x != ccs_x || main_y != ccs_y) {
2490 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2491 main_x, main_y,
2492 ccs_x, ccs_y,
2493 intel_fb->normal[0].x,
2494 intel_fb->normal[0].y,
2495 x, y);
2496 return -EINVAL;
2497 }
2498 }
2499
Ville Syrjälä6687c902015-09-15 13:16:41 +03002500 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002501 * The fence (if used) is aligned to the start of the object
2502 * so having the framebuffer wrap around across the edge of the
2503 * fenced region doesn't really work. We have no API to configure
2504 * the fence start offset within the object (nor could we probably
2505 * on gen2/3). So it's just easier if we just require that the
2506 * fb layout agrees with the fence layout. We already check that the
2507 * fb stride matches the fence stride elsewhere.
2508 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002509 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002510 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002511 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2512 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002513 return -EINVAL;
2514 }
2515
2516 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002517 * First pixel of the framebuffer from
2518 * the start of the normal gtt mapping.
2519 */
2520 intel_fb->normal[i].x = x;
2521 intel_fb->normal[i].y = y;
2522
2523 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002524 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002525 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002526 offset /= tile_size;
2527
Ben Widawsky2f075562017-03-24 14:29:48 -07002528 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002529 unsigned int tile_width, tile_height;
2530 unsigned int pitch_tiles;
2531 struct drm_rect r;
2532
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002533 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002534
2535 rot_info->plane[i].offset = offset;
2536 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2537 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2538 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2539
2540 intel_fb->rotated[i].pitch =
2541 rot_info->plane[i].height * tile_height;
2542
2543 /* how many tiles does this plane need */
2544 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2545 /*
2546 * If the plane isn't horizontally tile aligned,
2547 * we need one more tile.
2548 */
2549 if (x != 0)
2550 size++;
2551
2552 /* rotate the x/y offsets to match the GTT view */
2553 r.x1 = x;
2554 r.y1 = y;
2555 r.x2 = x + width;
2556 r.y2 = y + height;
2557 drm_rect_rotate(&r,
2558 rot_info->plane[i].width * tile_width,
2559 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002560 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002561 x = r.x1;
2562 y = r.y1;
2563
2564 /* rotate the tile dimensions to match the GTT view */
2565 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2566 swap(tile_width, tile_height);
2567
2568 /*
2569 * We only keep the x/y offsets, so push all of the
2570 * gtt offset into the x/y offsets.
2571 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002572 __intel_adjust_tile_offset(&x, &y,
2573 tile_width, tile_height,
2574 tile_size, pitch_tiles,
2575 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002576
2577 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2578
2579 /*
2580 * First pixel of the framebuffer from
2581 * the start of the rotated gtt mapping.
2582 */
2583 intel_fb->rotated[i].x = x;
2584 intel_fb->rotated[i].y = y;
2585 } else {
2586 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2587 x * cpp, tile_size);
2588 }
2589
2590 /* how many tiles in total needed in the bo */
2591 max_size = max(max_size, offset + size);
2592 }
2593
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002594 if (max_size * tile_size > intel_fb->obj->base.size) {
2595 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2596 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002597 return -EINVAL;
2598 }
2599
2600 return 0;
2601}
2602
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002603static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002604{
2605 switch (format) {
2606 case DISPPLANE_8BPP:
2607 return DRM_FORMAT_C8;
2608 case DISPPLANE_BGRX555:
2609 return DRM_FORMAT_XRGB1555;
2610 case DISPPLANE_BGRX565:
2611 return DRM_FORMAT_RGB565;
2612 default:
2613 case DISPPLANE_BGRX888:
2614 return DRM_FORMAT_XRGB8888;
2615 case DISPPLANE_RGBX888:
2616 return DRM_FORMAT_XBGR8888;
2617 case DISPPLANE_BGRX101010:
2618 return DRM_FORMAT_XRGB2101010;
2619 case DISPPLANE_RGBX101010:
2620 return DRM_FORMAT_XBGR2101010;
2621 }
2622}
2623
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002624static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2625{
2626 switch (format) {
2627 case PLANE_CTL_FORMAT_RGB_565:
2628 return DRM_FORMAT_RGB565;
2629 default:
2630 case PLANE_CTL_FORMAT_XRGB_8888:
2631 if (rgb_order) {
2632 if (alpha)
2633 return DRM_FORMAT_ABGR8888;
2634 else
2635 return DRM_FORMAT_XBGR8888;
2636 } else {
2637 if (alpha)
2638 return DRM_FORMAT_ARGB8888;
2639 else
2640 return DRM_FORMAT_XRGB8888;
2641 }
2642 case PLANE_CTL_FORMAT_XRGB_2101010:
2643 if (rgb_order)
2644 return DRM_FORMAT_XBGR2101010;
2645 else
2646 return DRM_FORMAT_XRGB2101010;
2647 }
2648}
2649
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002650static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002651intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2652 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002653{
2654 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002655 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656 struct drm_i915_gem_object *obj = NULL;
2657 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002658 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002659 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2660 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2661 PAGE_SIZE);
2662
2663 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002664
Chris Wilsonff2652e2014-03-10 08:07:02 +00002665 if (plane_config->size == 0)
2666 return false;
2667
Paulo Zanoni3badb492015-09-23 12:52:23 -03002668 /* If the FB is too big, just don't use it since fbdev is not very
2669 * important and we should probably use that space with FBC or other
2670 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002671 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002672 return false;
2673
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002674 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002675 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002676 base_aligned,
2677 base_aligned,
2678 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002679 mutex_unlock(&dev->struct_mutex);
2680 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002681 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002682
Chris Wilson3e510a82016-08-05 10:14:23 +01002683 if (plane_config->tiling == I915_TILING_X)
2684 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002685
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002686 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002687 mode_cmd.width = fb->width;
2688 mode_cmd.height = fb->height;
2689 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002690 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002691 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002692
Chris Wilson24dbf512017-02-15 10:59:18 +00002693 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002694 DRM_DEBUG_KMS("intel fb init failed\n");
2695 goto out_unref_obj;
2696 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002697
Jesse Barnes484b41d2014-03-07 08:57:55 -08002698
Daniel Vetterf6936e22015-03-26 12:17:05 +01002699 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002700 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002701
2702out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002703 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002704 return false;
2705}
2706
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002707static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002708intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2709 struct intel_plane_state *plane_state,
2710 bool visible)
2711{
2712 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2713
2714 plane_state->base.visible = visible;
2715
2716 /* FIXME pre-g4x don't work like this */
2717 if (visible) {
2718 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2719 crtc_state->active_planes |= BIT(plane->id);
2720 } else {
2721 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2722 crtc_state->active_planes &= ~BIT(plane->id);
2723 }
2724
2725 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2726 crtc_state->base.crtc->name,
2727 crtc_state->active_planes);
2728}
2729
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002730static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2731 struct intel_plane *plane)
2732{
2733 struct intel_crtc_state *crtc_state =
2734 to_intel_crtc_state(crtc->base.state);
2735 struct intel_plane_state *plane_state =
2736 to_intel_plane_state(plane->base.state);
2737
2738 intel_set_plane_visible(crtc_state, plane_state, false);
2739
2740 if (plane->id == PLANE_PRIMARY)
2741 intel_pre_disable_primary_noatomic(&crtc->base);
2742
2743 trace_intel_disable_plane(&plane->base, crtc);
2744 plane->disable_plane(plane, crtc);
2745}
2746
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002747static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002748intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2749 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750{
2751 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002752 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002753 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002754 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002756 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002757 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2758 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002759 struct intel_plane_state *intel_state =
2760 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002761 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002762
Damien Lespiau2d140302015-02-05 17:22:18 +00002763 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002764 return;
2765
Daniel Vetterf6936e22015-03-26 12:17:05 +01002766 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002767 fb = &plane_config->fb->base;
2768 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002769 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002770
Damien Lespiau2d140302015-02-05 17:22:18 +00002771 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002772
2773 /*
2774 * Failed to alloc the obj, check to see if we should share
2775 * an fb with another CRTC instead
2776 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002777 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002778 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002779
2780 if (c == &intel_crtc->base)
2781 continue;
2782
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002783 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002784 continue;
2785
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002786 state = to_intel_plane_state(c->primary->state);
2787 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002788 continue;
2789
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002790 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2791 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302792 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002793 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002794 }
2795 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002796
Matt Roper200757f2015-12-03 11:37:36 -08002797 /*
2798 * We've failed to reconstruct the BIOS FB. Current display state
2799 * indicates that the primary plane is visible, but has a NULL FB,
2800 * which will lead to problems later if we don't fix it up. The
2801 * simplest solution is to just disable the primary plane now and
2802 * pretend the BIOS never had it enabled.
2803 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002804 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002805
Daniel Vetter88595ac2015-03-26 12:42:24 +01002806 return;
2807
2808valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002809 mutex_lock(&dev->struct_mutex);
2810 intel_state->vma =
2811 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2812 mutex_unlock(&dev->struct_mutex);
2813 if (IS_ERR(intel_state->vma)) {
2814 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2815 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2816
2817 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302818 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002819 return;
2820 }
2821
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002822 plane_state->src_x = 0;
2823 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002824 plane_state->src_w = fb->width << 16;
2825 plane_state->src_h = fb->height << 16;
2826
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002827 plane_state->crtc_x = 0;
2828 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002829 plane_state->crtc_w = fb->width;
2830 plane_state->crtc_h = fb->height;
2831
Rob Clark1638d302016-11-05 11:08:08 -04002832 intel_state->base.src = drm_plane_state_src(plane_state);
2833 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002834
Daniel Vetter88595ac2015-03-26 12:42:24 +01002835 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002836 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002837 dev_priv->preserve_bios_swizzle = true;
2838
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302839 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002840 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002841 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002842
2843 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2844 to_intel_plane_state(plane_state),
2845 true);
2846
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002847 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2848 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002849}
2850
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002851static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2852 unsigned int rotation)
2853{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002854 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002855
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002856 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002857 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002858 case I915_FORMAT_MOD_X_TILED:
2859 switch (cpp) {
2860 case 8:
2861 return 4096;
2862 case 4:
2863 case 2:
2864 case 1:
2865 return 8192;
2866 default:
2867 MISSING_CASE(cpp);
2868 break;
2869 }
2870 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002871 case I915_FORMAT_MOD_Y_TILED_CCS:
2872 case I915_FORMAT_MOD_Yf_TILED_CCS:
2873 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 case I915_FORMAT_MOD_Y_TILED:
2875 case I915_FORMAT_MOD_Yf_TILED:
2876 switch (cpp) {
2877 case 8:
2878 return 2048;
2879 case 4:
2880 return 4096;
2881 case 2:
2882 case 1:
2883 return 8192;
2884 default:
2885 MISSING_CASE(cpp);
2886 break;
2887 }
2888 break;
2889 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002890 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002891 }
2892
2893 return 2048;
2894}
2895
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002896static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2897 int main_x, int main_y, u32 main_offset)
2898{
2899 const struct drm_framebuffer *fb = plane_state->base.fb;
2900 int hsub = fb->format->hsub;
2901 int vsub = fb->format->vsub;
2902 int aux_x = plane_state->aux.x;
2903 int aux_y = plane_state->aux.y;
2904 u32 aux_offset = plane_state->aux.offset;
2905 u32 alignment = intel_surf_alignment(fb, 1);
2906
2907 while (aux_offset >= main_offset && aux_y <= main_y) {
2908 int x, y;
2909
2910 if (aux_x == main_x && aux_y == main_y)
2911 break;
2912
2913 if (aux_offset == 0)
2914 break;
2915
2916 x = aux_x / hsub;
2917 y = aux_y / vsub;
2918 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2919 aux_offset, aux_offset - alignment);
2920 aux_x = x * hsub + aux_x % hsub;
2921 aux_y = y * vsub + aux_y % vsub;
2922 }
2923
2924 if (aux_x != main_x || aux_y != main_y)
2925 return false;
2926
2927 plane_state->aux.offset = aux_offset;
2928 plane_state->aux.x = aux_x;
2929 plane_state->aux.y = aux_y;
2930
2931 return true;
2932}
2933
Imre Deakc322c642018-01-16 13:24:14 +02002934static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2935 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002936{
Imre Deakc322c642018-01-16 13:24:14 +02002937 struct drm_i915_private *dev_priv =
2938 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002939 const struct drm_framebuffer *fb = plane_state->base.fb;
2940 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002941 int x = plane_state->base.src.x1 >> 16;
2942 int y = plane_state->base.src.y1 >> 16;
2943 int w = drm_rect_width(&plane_state->base.src) >> 16;
2944 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02002945 int dst_x = plane_state->base.dst.x1;
2946 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002947 int max_width = skl_max_plane_width(fb, 0, rotation);
2948 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002950
2951 if (w > max_width || h > max_height) {
2952 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2953 w, h, max_width, max_height);
2954 return -EINVAL;
2955 }
2956
Imre Deakc322c642018-01-16 13:24:14 +02002957 /*
2958 * Display WA #1175: cnl,glk
2959 * Planes other than the cursor may cause FIFO underflow and display
2960 * corruption if starting less than 4 pixels from the right edge of
2961 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02002962 * Besides the above WA fix the similar problem, where planes other
2963 * than the cursor ending less than 4 pixels from the left edge of the
2964 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02002965 */
2966 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Imre Deak394676f2018-01-16 13:24:15 +02002967 (dst_x + w < 4 || dst_x > pipe_src_w - 4)) {
2968 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
2969 dst_x + w < 4 ? "end" : "start",
2970 dst_x + w < 4 ? dst_x + w : dst_x,
2971 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02002972 return -ERANGE;
2973 }
2974
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002975 intel_add_fb_offsets(&x, &y, plane_state, 0);
2976 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002977 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002978
2979 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002980 * AUX surface offset is specified as the distance from the
2981 * main surface offset, and it must be non-negative. Make
2982 * sure that is what we will get.
2983 */
2984 if (offset > aux_offset)
2985 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2986 offset, aux_offset & ~(alignment - 1));
2987
2988 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002989 * When using an X-tiled surface, the plane blows up
2990 * if the x offset + width exceed the stride.
2991 *
2992 * TODO: linear and Y-tiled seem fine, Yf untested,
2993 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002994 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002995 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002996
2997 while ((x + w) * cpp > fb->pitches[0]) {
2998 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002999 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003000 return -EINVAL;
3001 }
3002
3003 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3004 offset, offset - alignment);
3005 }
3006 }
3007
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003008 /*
3009 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3010 * they match with the main surface x/y offsets.
3011 */
3012 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3013 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3014 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3015 if (offset == 0)
3016 break;
3017
3018 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3019 offset, offset - alignment);
3020 }
3021
3022 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3023 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3024 return -EINVAL;
3025 }
3026 }
3027
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003028 plane_state->main.offset = offset;
3029 plane_state->main.x = x;
3030 plane_state->main.y = y;
3031
3032 return 0;
3033}
3034
Ville Syrjälä8d970652016-01-28 16:30:28 +02003035static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3036{
3037 const struct drm_framebuffer *fb = plane_state->base.fb;
3038 unsigned int rotation = plane_state->base.rotation;
3039 int max_width = skl_max_plane_width(fb, 1, rotation);
3040 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003041 int x = plane_state->base.src.x1 >> 17;
3042 int y = plane_state->base.src.y1 >> 17;
3043 int w = drm_rect_width(&plane_state->base.src) >> 17;
3044 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003045 u32 offset;
3046
3047 intel_add_fb_offsets(&x, &y, plane_state, 1);
3048 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3049
3050 /* FIXME not quite sure how/if these apply to the chroma plane */
3051 if (w > max_width || h > max_height) {
3052 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3053 w, h, max_width, max_height);
3054 return -EINVAL;
3055 }
3056
3057 plane_state->aux.offset = offset;
3058 plane_state->aux.x = x;
3059 plane_state->aux.y = y;
3060
3061 return 0;
3062}
3063
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003064static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3065{
3066 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä77064e22017-12-22 21:22:28 +02003067 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003068 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3069 const struct drm_framebuffer *fb = plane_state->base.fb;
3070 int src_x = plane_state->base.src.x1 >> 16;
3071 int src_y = plane_state->base.src.y1 >> 16;
3072 int hsub = fb->format->hsub;
3073 int vsub = fb->format->vsub;
3074 int x = src_x / hsub;
3075 int y = src_y / vsub;
3076 u32 offset;
3077
Ville Syrjälä77064e22017-12-22 21:22:28 +02003078 if (!skl_plane_has_ccs(dev_priv, crtc->pipe, plane->id)) {
3079 DRM_DEBUG_KMS("No RC support on %s\n", plane->base.name);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003080 return -EINVAL;
3081 }
3082
3083 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3084 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3085 plane_state->base.rotation);
3086 return -EINVAL;
3087 }
3088
3089 intel_add_fb_offsets(&x, &y, plane_state, 1);
3090 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3091
3092 plane_state->aux.offset = offset;
3093 plane_state->aux.x = x * hsub + src_x % hsub;
3094 plane_state->aux.y = y * vsub + src_y % vsub;
3095
3096 return 0;
3097}
3098
Imre Deakc322c642018-01-16 13:24:14 +02003099int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3100 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003101{
3102 const struct drm_framebuffer *fb = plane_state->base.fb;
3103 unsigned int rotation = plane_state->base.rotation;
3104 int ret;
3105
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003106 if (rotation & DRM_MODE_REFLECT_X &&
3107 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3108 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3109 return -EINVAL;
3110 }
3111
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003112 if (!plane_state->base.visible)
3113 return 0;
3114
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003115 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003116 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003117 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003118 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003119 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003120
Ville Syrjälä8d970652016-01-28 16:30:28 +02003121 /*
3122 * Handle the AUX surface first since
3123 * the main surface setup depends on it.
3124 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003125 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003126 ret = skl_check_nv12_aux_surface(plane_state);
3127 if (ret)
3128 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003129 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3130 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3131 ret = skl_check_ccs_aux_surface(plane_state);
3132 if (ret)
3133 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003134 } else {
3135 plane_state->aux.offset = ~0xfff;
3136 plane_state->aux.x = 0;
3137 plane_state->aux.y = 0;
3138 }
3139
Imre Deakc322c642018-01-16 13:24:14 +02003140 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003141 if (ret)
3142 return ret;
3143
3144 return 0;
3145}
3146
Ville Syrjälä7145f602017-03-23 21:27:07 +02003147static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3148 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003149{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003150 struct drm_i915_private *dev_priv =
3151 to_i915(plane_state->base.plane->dev);
3152 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3153 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003154 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003155 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003156
Ville Syrjälä7145f602017-03-23 21:27:07 +02003157 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003158
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003159 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3160 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003161 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003162
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003163 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3164 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003165
Ville Syrjäläd509e282017-03-27 21:55:32 +03003166 if (INTEL_GEN(dev_priv) < 4)
3167 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003168
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003169 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003170 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003171 dspcntr |= DISPPLANE_8BPP;
3172 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003173 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003174 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003175 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003176 case DRM_FORMAT_RGB565:
3177 dspcntr |= DISPPLANE_BGRX565;
3178 break;
3179 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003180 dspcntr |= DISPPLANE_BGRX888;
3181 break;
3182 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003183 dspcntr |= DISPPLANE_RGBX888;
3184 break;
3185 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003186 dspcntr |= DISPPLANE_BGRX101010;
3187 break;
3188 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003189 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003190 break;
3191 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003192 MISSING_CASE(fb->format->format);
3193 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003194 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003195
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003196 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003197 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003198 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003199
Robert Fossc2c446a2017-05-19 16:50:17 -04003200 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003201 dspcntr |= DISPPLANE_ROTATE_180;
3202
Robert Fossc2c446a2017-05-19 16:50:17 -04003203 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003204 dspcntr |= DISPPLANE_MIRROR;
3205
Ville Syrjälä7145f602017-03-23 21:27:07 +02003206 return dspcntr;
3207}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003208
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003209int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003210{
3211 struct drm_i915_private *dev_priv =
3212 to_i915(plane_state->base.plane->dev);
3213 int src_x = plane_state->base.src.x1 >> 16;
3214 int src_y = plane_state->base.src.y1 >> 16;
3215 u32 offset;
3216
3217 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003218
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003219 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003220 offset = intel_compute_tile_offset(&src_x, &src_y,
3221 plane_state, 0);
3222 else
3223 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003224
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003225 /* HSW/BDW do this automagically in hardware */
3226 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3227 unsigned int rotation = plane_state->base.rotation;
3228 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3229 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3230
Robert Fossc2c446a2017-05-19 16:50:17 -04003231 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003232 src_x += src_w - 1;
3233 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003234 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003235 src_x += src_w - 1;
3236 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303237 }
3238
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003239 plane_state->main.offset = offset;
3240 plane_state->main.x = src_x;
3241 plane_state->main.y = src_y;
3242
3243 return 0;
3244}
3245
Ville Syrjäläed150302017-11-17 21:19:10 +02003246static void i9xx_update_plane(struct intel_plane *plane,
3247 const struct intel_crtc_state *crtc_state,
3248 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003249{
Ville Syrjäläed150302017-11-17 21:19:10 +02003250 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003251 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003252 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003253 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003254 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003255 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003256 int x = plane_state->main.x;
3257 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003258 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003259 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003260
Ville Syrjälä29490562016-01-20 18:02:50 +02003261 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003262
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003263 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003264 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003265 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003266 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003267
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003268 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3269
Ville Syrjälä78587de2017-03-09 17:44:32 +02003270 if (INTEL_GEN(dev_priv) < 4) {
3271 /* pipesrc and dspsize control the size that is scaled from,
3272 * which should always be the user's requested size.
3273 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003274 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003275 ((crtc_state->pipe_src_h - 1) << 16) |
3276 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003277 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3278 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3279 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003280 ((crtc_state->pipe_src_h - 1) << 16) |
3281 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003282 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3283 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003284 }
3285
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003286 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303287
Ville Syrjäläed150302017-11-17 21:19:10 +02003288 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003289 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003290 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003291 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003292 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003293 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003294 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003295 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003296 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003297 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003298 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3299 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003300 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003301 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003302 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003303 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003304 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003305 POSTING_READ_FW(reg);
3306
3307 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003308}
3309
Ville Syrjäläed150302017-11-17 21:19:10 +02003310static void i9xx_disable_plane(struct intel_plane *plane,
3311 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003312{
Ville Syrjäläed150302017-11-17 21:19:10 +02003313 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3314 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003315 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003316
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003317 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3318
Ville Syrjäläed150302017-11-17 21:19:10 +02003319 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3320 if (INTEL_GEN(dev_priv) >= 4)
3321 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003322 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003323 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3324 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003325
3326 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003327}
3328
Ville Syrjäläed150302017-11-17 21:19:10 +02003329static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003330{
Ville Syrjäläed150302017-11-17 21:19:10 +02003331 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003332 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003333 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3334 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003335 bool ret;
3336
3337 /*
3338 * Not 100% correct for planes that can move between pipes,
3339 * but that's only the case for gen2-4 which don't have any
3340 * display power wells.
3341 */
3342 power_domain = POWER_DOMAIN_PIPE(pipe);
3343 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3344 return false;
3345
Ville Syrjäläed150302017-11-17 21:19:10 +02003346 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003347
3348 intel_display_power_put(dev_priv, power_domain);
3349
3350 return ret;
3351}
3352
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003353static u32
3354intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003355{
Ben Widawsky2f075562017-03-24 14:29:48 -07003356 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003357 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003358 else
3359 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003360}
3361
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003362static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3363{
3364 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003365 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003366
3367 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3368 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3369 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003370}
3371
Chandra Kondurua1b22782015-04-07 15:28:45 -07003372/*
3373 * This function detaches (aka. unbinds) unused scalers in hardware
3374 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003375static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003376{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003377 struct intel_crtc_scaler_state *scaler_state;
3378 int i;
3379
Chandra Kondurua1b22782015-04-07 15:28:45 -07003380 scaler_state = &intel_crtc->config->scaler_state;
3381
3382 /* loop through and disable scalers that aren't in use */
3383 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003384 if (!scaler_state->scalers[i].in_use)
3385 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003386 }
3387}
3388
Ville Syrjäläd2196772016-01-28 18:33:11 +02003389u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3390 unsigned int rotation)
3391{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003392 u32 stride;
3393
3394 if (plane >= fb->format->num_planes)
3395 return 0;
3396
3397 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003398
3399 /*
3400 * The stride is either expressed as a multiple of 64 bytes chunks for
3401 * linear buffers or in number of tiles for tiled buffers.
3402 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003403 if (drm_rotation_90_or_270(rotation))
3404 stride /= intel_tile_height(fb, plane);
3405 else
3406 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003407
3408 return stride;
3409}
3410
Ville Syrjälä2e881262017-03-17 23:17:56 +02003411static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003412{
Chandra Konduru6156a452015-04-27 13:48:39 -07003413 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003414 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003415 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003416 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003417 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003418 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003419 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003420 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003421 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003422 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003423 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003424 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003425 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003426 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003427 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003428 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003429 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003430 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003431 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003432 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003433 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003434 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003435 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003436 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003437 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003438 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003439
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003440 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003441}
3442
James Ausmus4036c782017-11-13 10:11:28 -08003443/*
3444 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3445 * to be already pre-multiplied. We need to add a knob (or a different
3446 * DRM_FORMAT) for user-space to configure that.
3447 */
3448static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3449{
3450 switch (pixel_format) {
3451 case DRM_FORMAT_ABGR8888:
3452 case DRM_FORMAT_ARGB8888:
3453 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3454 default:
3455 return PLANE_CTL_ALPHA_DISABLE;
3456 }
3457}
3458
3459static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3460{
3461 switch (pixel_format) {
3462 case DRM_FORMAT_ABGR8888:
3463 case DRM_FORMAT_ARGB8888:
3464 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3465 default:
3466 return PLANE_COLOR_ALPHA_DISABLE;
3467 }
3468}
3469
Ville Syrjälä2e881262017-03-17 23:17:56 +02003470static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003471{
Chandra Konduru6156a452015-04-27 13:48:39 -07003472 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003473 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003474 break;
3475 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003476 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003477 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003478 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003479 case I915_FORMAT_MOD_Y_TILED_CCS:
3480 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003481 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003482 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003483 case I915_FORMAT_MOD_Yf_TILED_CCS:
3484 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003485 default:
3486 MISSING_CASE(fb_modifier);
3487 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003488
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003489 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003490}
3491
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003492static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003493{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003494 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003495 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003496 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303497 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003498 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303499 * while i915 HW rotation is clockwise, thats why this swapping.
3500 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003501 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303502 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003503 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003504 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003505 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303506 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003507 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003508 MISSING_CASE(rotate);
3509 }
3510
3511 return 0;
3512}
3513
3514static u32 cnl_plane_ctl_flip(unsigned int reflect)
3515{
3516 switch (reflect) {
3517 case 0:
3518 break;
3519 case DRM_MODE_REFLECT_X:
3520 return PLANE_CTL_FLIP_HORIZONTAL;
3521 case DRM_MODE_REFLECT_Y:
3522 default:
3523 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003524 }
3525
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003526 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003527}
3528
Ville Syrjälä2e881262017-03-17 23:17:56 +02003529u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3530 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003531{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003532 struct drm_i915_private *dev_priv =
3533 to_i915(plane_state->base.plane->dev);
3534 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003535 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003536 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003537 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003538
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003539 plane_ctl = PLANE_CTL_ENABLE;
3540
James Ausmus4036c782017-11-13 10:11:28 -08003541 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3542 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003543 plane_ctl |=
3544 PLANE_CTL_PIPE_GAMMA_ENABLE |
3545 PLANE_CTL_PIPE_CSC_ENABLE |
3546 PLANE_CTL_PLANE_GAMMA_DISABLE;
3547 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003548
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003549 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003550 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003551 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3552
3553 if (INTEL_GEN(dev_priv) >= 10)
3554 plane_ctl |= cnl_plane_ctl_flip(rotation &
3555 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003556
Ville Syrjälä2e881262017-03-17 23:17:56 +02003557 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3558 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3559 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3560 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3561
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003562 return plane_ctl;
3563}
3564
James Ausmus4036c782017-11-13 10:11:28 -08003565u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3566 const struct intel_plane_state *plane_state)
3567{
3568 const struct drm_framebuffer *fb = plane_state->base.fb;
3569 u32 plane_color_ctl = 0;
3570
3571 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3572 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3573 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3574 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3575
3576 return plane_color_ctl;
3577}
3578
Maarten Lankhorst73974892016-08-05 23:28:27 +03003579static int
3580__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003581 struct drm_atomic_state *state,
3582 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003583{
3584 struct drm_crtc_state *crtc_state;
3585 struct drm_crtc *crtc;
3586 int i, ret;
3587
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003588 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003589 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003590
3591 if (!state)
3592 return 0;
3593
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003594 /*
3595 * We've duplicated the state, pointers to the old state are invalid.
3596 *
3597 * Don't attempt to use the old state until we commit the duplicated state.
3598 */
3599 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003600 /*
3601 * Force recalculation even if we restore
3602 * current state. With fast modeset this may not result
3603 * in a modeset when the state is compatible.
3604 */
3605 crtc_state->mode_changed = true;
3606 }
3607
3608 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003609 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3610 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003611
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003612 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003613
3614 WARN_ON(ret == -EDEADLK);
3615 return ret;
3616}
3617
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003618static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3619{
Ville Syrjäläae981042016-08-05 23:28:30 +03003620 return intel_has_gpu_reset(dev_priv) &&
3621 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003622}
3623
Chris Wilsonc0336662016-05-06 15:40:21 +01003624void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003625{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003626 struct drm_device *dev = &dev_priv->drm;
3627 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3628 struct drm_atomic_state *state;
3629 int ret;
3630
Daniel Vetterce87ea12017-07-19 14:54:55 +02003631
3632 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003633 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003634 !gpu_reset_clobbers_display(dev_priv))
3635 return;
3636
Daniel Vetter9db529a2017-08-08 10:08:28 +02003637 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3638 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3639 wake_up_all(&dev_priv->gpu_error.wait_queue);
3640
3641 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3642 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3643 i915_gem_set_wedged(dev_priv);
3644 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003645
Maarten Lankhorst73974892016-08-05 23:28:27 +03003646 /*
3647 * Need mode_config.mutex so that we don't
3648 * trample ongoing ->detect() and whatnot.
3649 */
3650 mutex_lock(&dev->mode_config.mutex);
3651 drm_modeset_acquire_init(ctx, 0);
3652 while (1) {
3653 ret = drm_modeset_lock_all_ctx(dev, ctx);
3654 if (ret != -EDEADLK)
3655 break;
3656
3657 drm_modeset_backoff(ctx);
3658 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003659 /*
3660 * Disabling the crtcs gracefully seems nicer. Also the
3661 * g33 docs say we should at least disable all the planes.
3662 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003663 state = drm_atomic_helper_duplicate_state(dev, ctx);
3664 if (IS_ERR(state)) {
3665 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003666 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003667 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003668 }
3669
3670 ret = drm_atomic_helper_disable_all(dev, ctx);
3671 if (ret) {
3672 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003673 drm_atomic_state_put(state);
3674 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003675 }
3676
3677 dev_priv->modeset_restore_state = state;
3678 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003679}
3680
Chris Wilsonc0336662016-05-06 15:40:21 +01003681void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003682{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003683 struct drm_device *dev = &dev_priv->drm;
3684 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3685 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3686 int ret;
3687
Daniel Vetterce87ea12017-07-19 14:54:55 +02003688 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003689 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003690 !gpu_reset_clobbers_display(dev_priv))
3691 return;
3692
3693 if (!state)
3694 goto unlock;
3695
Maarten Lankhorst73974892016-08-05 23:28:27 +03003696 dev_priv->modeset_restore_state = NULL;
3697
Ville Syrjälä75147472014-11-24 18:28:11 +02003698 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003699 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003700 /* for testing only restore the display */
3701 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003702 if (ret)
3703 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003704 } else {
3705 /*
3706 * The display has been reset as well,
3707 * so need a full re-initialization.
3708 */
3709 intel_runtime_pm_disable_interrupts(dev_priv);
3710 intel_runtime_pm_enable_interrupts(dev_priv);
3711
Imre Deak51f59202016-09-14 13:04:13 +03003712 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003713 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003714 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003715
3716 spin_lock_irq(&dev_priv->irq_lock);
3717 if (dev_priv->display.hpd_irq_setup)
3718 dev_priv->display.hpd_irq_setup(dev_priv);
3719 spin_unlock_irq(&dev_priv->irq_lock);
3720
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003721 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003722 if (ret)
3723 DRM_ERROR("Restoring old state failed with %i\n", ret);
3724
3725 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003726 }
3727
Daniel Vetterce87ea12017-07-19 14:54:55 +02003728 drm_atomic_state_put(state);
3729unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003730 drm_modeset_drop_locks(ctx);
3731 drm_modeset_acquire_fini(ctx);
3732 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003733
3734 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003735}
3736
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003737static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3738 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003739{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003740 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003741 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003742
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003743 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003744 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003745
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003746 /*
3747 * Update pipe size and adjust fitter if needed: the reason for this is
3748 * that in compute_mode_changes we check the native mode (not the pfit
3749 * mode) to see if we can flip rather than do a full mode set. In the
3750 * fastboot case, we'll flip, but if we don't update the pipesrc and
3751 * pfit state, we'll end up with a big fb scanned out into the wrong
3752 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003753 */
3754
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003755 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003756 ((new_crtc_state->pipe_src_w - 1) << 16) |
3757 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003758
3759 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003760 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003761 skl_detach_scalers(crtc);
3762
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003763 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003764 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003765 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003766 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003767 ironlake_pfit_enable(crtc);
3768 else if (old_crtc_state->pch_pfit.enabled)
3769 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003770 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003771}
3772
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003773static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003774{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003775 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003776 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003777 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778 i915_reg_t reg;
3779 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003780
3781 /* enable normal train */
3782 reg = FDI_TX_CTL(pipe);
3783 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003784 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003785 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3786 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003787 } else {
3788 temp &= ~FDI_LINK_TRAIN_NONE;
3789 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003790 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003791 I915_WRITE(reg, temp);
3792
3793 reg = FDI_RX_CTL(pipe);
3794 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003795 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003796 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3797 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3798 } else {
3799 temp &= ~FDI_LINK_TRAIN_NONE;
3800 temp |= FDI_LINK_TRAIN_NONE;
3801 }
3802 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3803
3804 /* wait one idle pattern time */
3805 POSTING_READ(reg);
3806 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003807
3808 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003809 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003810 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3811 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003812}
3813
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003815static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3816 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003817{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003818 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003819 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003820 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003821 i915_reg_t reg;
3822 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003824 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003825 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003826
Adam Jacksone1a44742010-06-25 15:32:14 -04003827 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3828 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003829 reg = FDI_RX_IMR(pipe);
3830 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003831 temp &= ~FDI_RX_SYMBOL_LOCK;
3832 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 I915_WRITE(reg, temp);
3834 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003835 udelay(150);
3836
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003840 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003841 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003842 temp &= ~FDI_LINK_TRAIN_NONE;
3843 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845
Chris Wilson5eddb702010-09-11 13:48:45 +01003846 reg = FDI_RX_CTL(pipe);
3847 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003848 temp &= ~FDI_LINK_TRAIN_NONE;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003850 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3851
3852 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003853 udelay(150);
3854
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003855 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003856 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3857 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3858 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003859
Chris Wilson5eddb702010-09-11 13:48:45 +01003860 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003861 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003862 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003863 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3864
3865 if ((temp & FDI_RX_BIT_LOCK)) {
3866 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003867 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003868 break;
3869 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003871 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003872 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003873
3874 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003875 reg = FDI_TX_CTL(pipe);
3876 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003877 temp &= ~FDI_LINK_TRAIN_NONE;
3878 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003879 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003880
Chris Wilson5eddb702010-09-11 13:48:45 +01003881 reg = FDI_RX_CTL(pipe);
3882 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003883 temp &= ~FDI_LINK_TRAIN_NONE;
3884 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003885 I915_WRITE(reg, temp);
3886
3887 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888 udelay(150);
3889
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003891 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003892 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003893 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3894
3895 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003896 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003897 DRM_DEBUG_KMS("FDI train 2 done.\n");
3898 break;
3899 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003901 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003903
3904 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003905
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003906}
3907
Akshay Joshi0206e352011-08-16 15:34:10 -04003908static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003909 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3910 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3911 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3912 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3913};
3914
3915/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003916static void gen6_fdi_link_train(struct intel_crtc *crtc,
3917 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003919 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003920 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003921 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003922 i915_reg_t reg;
3923 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924
Adam Jacksone1a44742010-06-25 15:32:14 -04003925 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3926 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003927 reg = FDI_RX_IMR(pipe);
3928 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003929 temp &= ~FDI_RX_SYMBOL_LOCK;
3930 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003931 I915_WRITE(reg, temp);
3932
3933 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003934 udelay(150);
3935
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 reg = FDI_TX_CTL(pipe);
3938 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003939 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003940 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941 temp &= ~FDI_LINK_TRAIN_NONE;
3942 temp |= FDI_LINK_TRAIN_PATTERN_1;
3943 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3944 /* SNB-B */
3945 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947
Daniel Vetterd74cf322012-10-26 10:58:13 +02003948 I915_WRITE(FDI_RX_MISC(pipe),
3949 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3950
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 reg = FDI_RX_CTL(pipe);
3952 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003953 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3955 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3956 } else {
3957 temp &= ~FDI_LINK_TRAIN_NONE;
3958 temp |= FDI_LINK_TRAIN_PATTERN_1;
3959 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003960 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3961
3962 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003963 udelay(150);
3964
Akshay Joshi0206e352011-08-16 15:34:10 -04003965 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 reg = FDI_TX_CTL(pipe);
3967 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3969 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003970 I915_WRITE(reg, temp);
3971
3972 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003973 udelay(500);
3974
Sean Paulfa37d392012-03-02 12:53:39 -05003975 for (retry = 0; retry < 5; retry++) {
3976 reg = FDI_RX_IIR(pipe);
3977 temp = I915_READ(reg);
3978 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3979 if (temp & FDI_RX_BIT_LOCK) {
3980 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3981 DRM_DEBUG_KMS("FDI train 1 done.\n");
3982 break;
3983 }
3984 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003985 }
Sean Paulfa37d392012-03-02 12:53:39 -05003986 if (retry < 5)
3987 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988 }
3989 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003990 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003991
3992 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003993 reg = FDI_TX_CTL(pipe);
3994 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003995 temp &= ~FDI_LINK_TRAIN_NONE;
3996 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003997 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003998 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3999 /* SNB-B */
4000 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4001 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004002 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004003
Chris Wilson5eddb702010-09-11 13:48:45 +01004004 reg = FDI_RX_CTL(pipe);
4005 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004006 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4008 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4009 } else {
4010 temp &= ~FDI_LINK_TRAIN_NONE;
4011 temp |= FDI_LINK_TRAIN_PATTERN_2;
4012 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004013 I915_WRITE(reg, temp);
4014
4015 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004016 udelay(150);
4017
Akshay Joshi0206e352011-08-16 15:34:10 -04004018 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004019 reg = FDI_TX_CTL(pipe);
4020 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004021 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4022 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004023 I915_WRITE(reg, temp);
4024
4025 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004026 udelay(500);
4027
Sean Paulfa37d392012-03-02 12:53:39 -05004028 for (retry = 0; retry < 5; retry++) {
4029 reg = FDI_RX_IIR(pipe);
4030 temp = I915_READ(reg);
4031 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4032 if (temp & FDI_RX_SYMBOL_LOCK) {
4033 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4034 DRM_DEBUG_KMS("FDI train 2 done.\n");
4035 break;
4036 }
4037 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004038 }
Sean Paulfa37d392012-03-02 12:53:39 -05004039 if (retry < 5)
4040 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004041 }
4042 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004043 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004044
4045 DRM_DEBUG_KMS("FDI train done.\n");
4046}
4047
Jesse Barnes357555c2011-04-28 15:09:55 -07004048/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004049static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4050 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004051{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004052 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004053 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004054 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004055 i915_reg_t reg;
4056 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004057
4058 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4059 for train result */
4060 reg = FDI_RX_IMR(pipe);
4061 temp = I915_READ(reg);
4062 temp &= ~FDI_RX_SYMBOL_LOCK;
4063 temp &= ~FDI_RX_BIT_LOCK;
4064 I915_WRITE(reg, temp);
4065
4066 POSTING_READ(reg);
4067 udelay(150);
4068
Daniel Vetter01a415f2012-10-27 15:58:40 +02004069 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4070 I915_READ(FDI_RX_IIR(pipe)));
4071
Jesse Barnes139ccd32013-08-19 11:04:55 -07004072 /* Try each vswing and preemphasis setting twice before moving on */
4073 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4074 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004075 reg = FDI_TX_CTL(pipe);
4076 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004077 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4078 temp &= ~FDI_TX_ENABLE;
4079 I915_WRITE(reg, temp);
4080
4081 reg = FDI_RX_CTL(pipe);
4082 temp = I915_READ(reg);
4083 temp &= ~FDI_LINK_TRAIN_AUTO;
4084 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4085 temp &= ~FDI_RX_ENABLE;
4086 I915_WRITE(reg, temp);
4087
4088 /* enable CPU FDI TX and PCH FDI RX */
4089 reg = FDI_TX_CTL(pipe);
4090 temp = I915_READ(reg);
4091 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004092 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004093 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004094 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004095 temp |= snb_b_fdi_train_param[j/2];
4096 temp |= FDI_COMPOSITE_SYNC;
4097 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4098
4099 I915_WRITE(FDI_RX_MISC(pipe),
4100 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4101
4102 reg = FDI_RX_CTL(pipe);
4103 temp = I915_READ(reg);
4104 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4105 temp |= FDI_COMPOSITE_SYNC;
4106 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4107
4108 POSTING_READ(reg);
4109 udelay(1); /* should be 0.5us */
4110
4111 for (i = 0; i < 4; i++) {
4112 reg = FDI_RX_IIR(pipe);
4113 temp = I915_READ(reg);
4114 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4115
4116 if (temp & FDI_RX_BIT_LOCK ||
4117 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4118 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4119 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4120 i);
4121 break;
4122 }
4123 udelay(1); /* should be 0.5us */
4124 }
4125 if (i == 4) {
4126 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4127 continue;
4128 }
4129
4130 /* Train 2 */
4131 reg = FDI_TX_CTL(pipe);
4132 temp = I915_READ(reg);
4133 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4134 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4135 I915_WRITE(reg, temp);
4136
4137 reg = FDI_RX_CTL(pipe);
4138 temp = I915_READ(reg);
4139 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4140 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004141 I915_WRITE(reg, temp);
4142
4143 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004144 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004145
Jesse Barnes139ccd32013-08-19 11:04:55 -07004146 for (i = 0; i < 4; i++) {
4147 reg = FDI_RX_IIR(pipe);
4148 temp = I915_READ(reg);
4149 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004150
Jesse Barnes139ccd32013-08-19 11:04:55 -07004151 if (temp & FDI_RX_SYMBOL_LOCK ||
4152 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4153 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4154 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4155 i);
4156 goto train_done;
4157 }
4158 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004159 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004160 if (i == 4)
4161 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004162 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004163
Jesse Barnes139ccd32013-08-19 11:04:55 -07004164train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004165 DRM_DEBUG_KMS("FDI train done.\n");
4166}
4167
Daniel Vetter88cefb62012-08-12 19:27:14 +02004168static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004169{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004170 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004171 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004172 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004173 i915_reg_t reg;
4174 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004175
Jesse Barnes0e23b992010-09-10 11:10:00 -07004176 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 reg = FDI_RX_CTL(pipe);
4178 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004179 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004180 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004181 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4183
4184 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004185 udelay(200);
4186
4187 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp = I915_READ(reg);
4189 I915_WRITE(reg, temp | FDI_PCDCLK);
4190
4191 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004192 udelay(200);
4193
Paulo Zanoni20749732012-11-23 15:30:38 -02004194 /* Enable CPU FDI TX PLL, always on for Ironlake */
4195 reg = FDI_TX_CTL(pipe);
4196 temp = I915_READ(reg);
4197 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4198 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004199
Paulo Zanoni20749732012-11-23 15:30:38 -02004200 POSTING_READ(reg);
4201 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004202 }
4203}
4204
Daniel Vetter88cefb62012-08-12 19:27:14 +02004205static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4206{
4207 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004208 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004209 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004210 i915_reg_t reg;
4211 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004212
4213 /* Switch from PCDclk to Rawclk */
4214 reg = FDI_RX_CTL(pipe);
4215 temp = I915_READ(reg);
4216 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4217
4218 /* Disable CPU FDI TX PLL */
4219 reg = FDI_TX_CTL(pipe);
4220 temp = I915_READ(reg);
4221 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4222
4223 POSTING_READ(reg);
4224 udelay(100);
4225
4226 reg = FDI_RX_CTL(pipe);
4227 temp = I915_READ(reg);
4228 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4229
4230 /* Wait for the clocks to turn off. */
4231 POSTING_READ(reg);
4232 udelay(100);
4233}
4234
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004235static void ironlake_fdi_disable(struct drm_crtc *crtc)
4236{
4237 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004238 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4240 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004241 i915_reg_t reg;
4242 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004243
4244 /* disable CPU FDI tx and PCH FDI rx */
4245 reg = FDI_TX_CTL(pipe);
4246 temp = I915_READ(reg);
4247 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4248 POSTING_READ(reg);
4249
4250 reg = FDI_RX_CTL(pipe);
4251 temp = I915_READ(reg);
4252 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004253 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004254 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4255
4256 POSTING_READ(reg);
4257 udelay(100);
4258
4259 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004260 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004261 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004262
4263 /* still set train pattern 1 */
4264 reg = FDI_TX_CTL(pipe);
4265 temp = I915_READ(reg);
4266 temp &= ~FDI_LINK_TRAIN_NONE;
4267 temp |= FDI_LINK_TRAIN_PATTERN_1;
4268 I915_WRITE(reg, temp);
4269
4270 reg = FDI_RX_CTL(pipe);
4271 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004272 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004273 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4274 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4275 } else {
4276 temp &= ~FDI_LINK_TRAIN_NONE;
4277 temp |= FDI_LINK_TRAIN_PATTERN_1;
4278 }
4279 /* BPC in FDI rx is consistent with that in PIPECONF */
4280 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004281 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004282 I915_WRITE(reg, temp);
4283
4284 POSTING_READ(reg);
4285 udelay(100);
4286}
4287
Chris Wilson49d73912016-11-29 09:50:08 +00004288bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004289{
Daniel Vetterfa058872017-07-20 19:57:52 +02004290 struct drm_crtc *crtc;
4291 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004292
Daniel Vetterfa058872017-07-20 19:57:52 +02004293 drm_for_each_crtc(crtc, &dev_priv->drm) {
4294 struct drm_crtc_commit *commit;
4295 spin_lock(&crtc->commit_lock);
4296 commit = list_first_entry_or_null(&crtc->commit_list,
4297 struct drm_crtc_commit, commit_entry);
4298 cleanup_done = commit ?
4299 try_wait_for_completion(&commit->cleanup_done) : true;
4300 spin_unlock(&crtc->commit_lock);
4301
4302 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004303 continue;
4304
Daniel Vetterfa058872017-07-20 19:57:52 +02004305 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004306
4307 return true;
4308 }
4309
4310 return false;
4311}
4312
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004313void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004314{
4315 u32 temp;
4316
4317 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4318
4319 mutex_lock(&dev_priv->sb_lock);
4320
4321 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4322 temp |= SBI_SSCCTL_DISABLE;
4323 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4324
4325 mutex_unlock(&dev_priv->sb_lock);
4326}
4327
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004328/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004329static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004330{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004331 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4332 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4334 u32 temp;
4335
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004336 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004337
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004338 /* The iCLK virtual clock root frequency is in MHz,
4339 * but the adjusted_mode->crtc_clock in in KHz. To get the
4340 * divisors, it is necessary to divide one by another, so we
4341 * convert the virtual clock precision to KHz here for higher
4342 * precision.
4343 */
4344 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004345 u32 iclk_virtual_root_freq = 172800 * 1000;
4346 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004347 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004348
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004349 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4350 clock << auxdiv);
4351 divsel = (desired_divisor / iclk_pi_range) - 2;
4352 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004354 /*
4355 * Near 20MHz is a corner case which is
4356 * out of range for the 7-bit divisor
4357 */
4358 if (divsel <= 0x7f)
4359 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004360 }
4361
4362 /* This should not happen with any sane values */
4363 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4364 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4365 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4366 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4367
4368 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004369 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004370 auxdiv,
4371 divsel,
4372 phasedir,
4373 phaseinc);
4374
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004375 mutex_lock(&dev_priv->sb_lock);
4376
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004377 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004378 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004379 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4380 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4381 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4382 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4383 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4384 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004385 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004386
4387 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004388 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004389 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4390 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004391 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004392
4393 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004394 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004395 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004396 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004397
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004398 mutex_unlock(&dev_priv->sb_lock);
4399
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004400 /* Wait for initialization time */
4401 udelay(24);
4402
4403 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4404}
4405
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004406int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4407{
4408 u32 divsel, phaseinc, auxdiv;
4409 u32 iclk_virtual_root_freq = 172800 * 1000;
4410 u32 iclk_pi_range = 64;
4411 u32 desired_divisor;
4412 u32 temp;
4413
4414 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4415 return 0;
4416
4417 mutex_lock(&dev_priv->sb_lock);
4418
4419 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4420 if (temp & SBI_SSCCTL_DISABLE) {
4421 mutex_unlock(&dev_priv->sb_lock);
4422 return 0;
4423 }
4424
4425 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4426 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4427 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4428 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4429 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4430
4431 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4432 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4433 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4434
4435 mutex_unlock(&dev_priv->sb_lock);
4436
4437 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4438
4439 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4440 desired_divisor << auxdiv);
4441}
4442
Daniel Vetter275f01b22013-05-03 11:49:47 +02004443static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4444 enum pipe pch_transcoder)
4445{
4446 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004447 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004448 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004449
4450 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4451 I915_READ(HTOTAL(cpu_transcoder)));
4452 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4453 I915_READ(HBLANK(cpu_transcoder)));
4454 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4455 I915_READ(HSYNC(cpu_transcoder)));
4456
4457 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4458 I915_READ(VTOTAL(cpu_transcoder)));
4459 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4460 I915_READ(VBLANK(cpu_transcoder)));
4461 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4462 I915_READ(VSYNC(cpu_transcoder)));
4463 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4464 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4465}
4466
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004467static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004468{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004469 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004470 uint32_t temp;
4471
4472 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004473 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004474 return;
4475
4476 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4478
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004479 temp &= ~FDI_BC_BIFURCATION_SELECT;
4480 if (enable)
4481 temp |= FDI_BC_BIFURCATION_SELECT;
4482
4483 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004484 I915_WRITE(SOUTH_CHICKEN1, temp);
4485 POSTING_READ(SOUTH_CHICKEN1);
4486}
4487
4488static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4489{
4490 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004491
4492 switch (intel_crtc->pipe) {
4493 case PIPE_A:
4494 break;
4495 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004496 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004497 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004498 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004499 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004500
4501 break;
4502 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004503 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004504
4505 break;
4506 default:
4507 BUG();
4508 }
4509}
4510
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004511/* Return which DP Port should be selected for Transcoder DP control */
4512static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004513intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004514{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004515 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004516 struct intel_encoder *encoder;
4517
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004518 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004519 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004520 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004521 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004522 }
4523
4524 return -1;
4525}
4526
Jesse Barnesf67a5592011-01-05 10:31:48 -08004527/*
4528 * Enable PCH resources required for PCH ports:
4529 * - PCH PLLs
4530 * - FDI training & RX/TX
4531 * - update transcoder timings
4532 * - DP transcoding bits
4533 * - transcoder
4534 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004535static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004536{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004537 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004538 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004539 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004540 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004541 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004542
Daniel Vetterab9412b2013-05-03 11:49:46 +02004543 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004544
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004545 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004546 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004547
Daniel Vettercd986ab2012-10-26 10:58:12 +02004548 /* Write the TU size bits before fdi link training, so that error
4549 * detection works. */
4550 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4551 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4552
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004553 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004554 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004555
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004556 /* We need to program the right clock selection before writing the pixel
4557 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004558 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004559 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004560
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004561 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004562 temp |= TRANS_DPLL_ENABLE(pipe);
4563 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004564 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004565 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004566 temp |= sel;
4567 else
4568 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004569 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004571
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004572 /* XXX: pch pll's can be enabled any time before we enable the PCH
4573 * transcoder, and we actually should do this to not upset any PCH
4574 * transcoder that already use the clock when we share it.
4575 *
4576 * Note that enable_shared_dpll tries to do the right thing, but
4577 * get_shared_dpll unconditionally resets the pll - we need that to have
4578 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004579 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004580
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004581 /* set transcoder timing, panel must allow it */
4582 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004583 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004584
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004585 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004586
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004587 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004588 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004589 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004590 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004591 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004592 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004593 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004594 temp = I915_READ(reg);
4595 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004596 TRANS_DP_SYNC_MASK |
4597 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004598 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004599 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004600
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004601 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004602 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004603 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004604 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004605
4606 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004607 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004608 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004609 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004610 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004611 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004612 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004613 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004614 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004615 break;
4616 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004617 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004618 }
4619
Chris Wilson5eddb702010-09-11 13:48:45 +01004620 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004621 }
4622
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004623 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004624}
4625
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004626static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004627{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004628 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004629 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004630 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004631
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004632 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004633
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004634 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004635
Paulo Zanoni0540e482012-10-31 18:12:40 -02004636 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004637 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004638
Paulo Zanoni937bb612012-10-31 18:12:47 -02004639 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004640}
4641
Daniel Vettera1520312013-05-03 11:49:50 +02004642static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004643{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004644 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004645 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004646 u32 temp;
4647
4648 temp = I915_READ(dslreg);
4649 udelay(500);
4650 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004651 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004652 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004653 }
4654}
4655
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656static int
4657skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004658 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004659 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004660{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004661 struct intel_crtc_scaler_state *scaler_state =
4662 &crtc_state->scaler_state;
4663 struct intel_crtc *intel_crtc =
4664 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304665 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4666 const struct drm_display_mode *adjusted_mode =
4667 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004668 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004669
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004670 /*
4671 * Src coordinates are already rotated by 270 degrees for
4672 * the 90/270 degree plane rotation cases (to match the
4673 * GTT mapping), hence no need to account for rotation here.
4674 */
4675 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004676
Shashank Sharmae5c05932017-07-21 20:55:05 +05304677 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4678 need_scaling = true;
4679
Chandra Kondurua1b22782015-04-07 15:28:45 -07004680 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304681 * Scaling/fitting not supported in IF-ID mode in GEN9+
4682 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4683 * Once NV12 is enabled, handle it here while allocating scaler
4684 * for NV12.
4685 */
4686 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4687 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4688 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4689 return -EINVAL;
4690 }
4691
4692 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004693 * if plane is being disabled or scaler is no more required or force detach
4694 * - free scaler binded to this plane/crtc
4695 * - in order to do this, update crtc->scaler_usage
4696 *
4697 * Here scaler state in crtc_state is set free so that
4698 * scaler can be assigned to other user. Actual register
4699 * update to free the scaler is done in plane/panel-fit programming.
4700 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4701 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004702 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004703 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004705 scaler_state->scalers[*scaler_id].in_use = 0;
4706
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004707 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4708 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4709 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004710 scaler_state->scaler_users);
4711 *scaler_id = -1;
4712 }
4713 return 0;
4714 }
4715
4716 /* range checks */
4717 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4718 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4719
4720 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4721 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004722 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004723 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004724 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004725 return -EINVAL;
4726 }
4727
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004728 /* mark this plane as a scaler user in crtc_state */
4729 scaler_state->scaler_users |= (1 << scaler_user);
4730 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4731 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4732 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4733 scaler_state->scaler_users);
4734
4735 return 0;
4736}
4737
4738/**
4739 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4740 *
4741 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742 *
4743 * Return
4744 * 0 - scaler_usage updated successfully
4745 * error - requested scaling cannot be supported or other error condition
4746 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004747int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004748{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004749 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004751 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004752 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004753 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004754 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004755}
4756
4757/**
4758 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4759 *
4760 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004761 * @plane_state: atomic plane state to update
4762 *
4763 * Return
4764 * 0 - scaler_usage updated successfully
4765 * error - requested scaling cannot be supported or other error condition
4766 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004767static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4768 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004769{
4770
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004771 struct intel_plane *intel_plane =
4772 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 struct drm_framebuffer *fb = plane_state->base.fb;
4774 int ret;
4775
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004776 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004777
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004778 ret = skl_update_scaler(crtc_state, force_detach,
4779 drm_plane_index(&intel_plane->base),
4780 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004781 drm_rect_width(&plane_state->base.src) >> 16,
4782 drm_rect_height(&plane_state->base.src) >> 16,
4783 drm_rect_width(&plane_state->base.dst),
4784 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004785
4786 if (ret || plane_state->scaler_id < 0)
4787 return ret;
4788
Chandra Kondurua1b22782015-04-07 15:28:45 -07004789 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004790 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004791 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4792 intel_plane->base.base.id,
4793 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004794 return -EINVAL;
4795 }
4796
4797 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004798 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004799 case DRM_FORMAT_RGB565:
4800 case DRM_FORMAT_XBGR8888:
4801 case DRM_FORMAT_XRGB8888:
4802 case DRM_FORMAT_ABGR8888:
4803 case DRM_FORMAT_ARGB8888:
4804 case DRM_FORMAT_XRGB2101010:
4805 case DRM_FORMAT_XBGR2101010:
4806 case DRM_FORMAT_YUYV:
4807 case DRM_FORMAT_YVYU:
4808 case DRM_FORMAT_UYVY:
4809 case DRM_FORMAT_VYUY:
4810 break;
4811 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004812 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4813 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004814 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004815 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004816 }
4817
Chandra Kondurua1b22782015-04-07 15:28:45 -07004818 return 0;
4819}
4820
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004821static void skylake_scaler_disable(struct intel_crtc *crtc)
4822{
4823 int i;
4824
4825 for (i = 0; i < crtc->num_scalers; i++)
4826 skl_detach_scaler(crtc, i);
4827}
4828
4829static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004830{
4831 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004832 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004833 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004834 struct intel_crtc_scaler_state *scaler_state =
4835 &crtc->config->scaler_state;
4836
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004837 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004838 int id;
4839
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004840 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004841 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004842
4843 id = scaler_state->scaler_id;
4844 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4845 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4846 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4847 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004848 }
4849}
4850
Jesse Barnesb074cec2013-04-25 12:55:02 -07004851static void ironlake_pfit_enable(struct intel_crtc *crtc)
4852{
4853 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004854 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004855 int pipe = crtc->pipe;
4856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004858 /* Force use of hard-coded filter coefficients
4859 * as some pre-programmed values are broken,
4860 * e.g. x201.
4861 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004862 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004863 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4864 PF_PIPE_SEL_IVB(pipe));
4865 else
4866 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004867 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4868 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004869 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870}
4871
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004872void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004873{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004874 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004875 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004876 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004877
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004878 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004879 return;
4880
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004881 /*
4882 * We can only enable IPS after we enable a plane and wait for a vblank
4883 * This function is called from post_plane_update, which is run after
4884 * a vblank wait.
4885 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004886 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004887
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004888 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004889 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004890 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4891 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004892 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004893 /* Quoting Art Runyan: "its not safe to expect any particular
4894 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004895 * mailbox." Moreover, the mailbox may return a bogus state,
4896 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004897 */
4898 } else {
4899 I915_WRITE(IPS_CTL, IPS_ENABLE);
4900 /* The bit only becomes 1 in the next vblank, so this wait here
4901 * is essentially intel_wait_for_vblank. If we don't have this
4902 * and don't wait for vblanks until the end of crtc_enable, then
4903 * the HW state readout code will complain that the expected
4904 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004905 if (intel_wait_for_register(dev_priv,
4906 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4907 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004908 DRM_ERROR("Timed out waiting for IPS enable\n");
4909 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004910}
4911
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004912void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004913{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004914 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004915 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004916 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004917
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004918 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004919 return;
4920
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004921 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004922 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004923 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004924 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004925 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004926 if (intel_wait_for_register(dev_priv,
4927 IPS_CTL, IPS_ENABLE, 0,
4928 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004929 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004930 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004931 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004932 POSTING_READ(IPS_CTL);
4933 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004934
4935 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004936 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004937}
4938
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004939static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004940{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004941 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004942 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004943
4944 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004945 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004946 mutex_unlock(&dev->struct_mutex);
4947 }
4948
4949 /* Let userspace switch the overlay on again. In most cases userspace
4950 * has to recompute where to put it anyway.
4951 */
4952}
4953
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004954/**
4955 * intel_post_enable_primary - Perform operations after enabling primary plane
4956 * @crtc: the CRTC whose primary plane was just enabled
4957 *
4958 * Performs potentially sleeping operations that must be done after the primary
4959 * plane is enabled, such as updating FBC and IPS. Note that this may be
4960 * called due to an explicit primary plane update, or due to an implicit
4961 * re-enable that is caused when a sprite plane is updated to no longer
4962 * completely hide the primary plane.
4963 */
4964static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004965intel_post_enable_primary(struct drm_crtc *crtc,
4966 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004967{
4968 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004969 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4971 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004972
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004973 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004974 * Gen2 reports pipe underruns whenever all planes are disabled.
4975 * So don't enable underrun reporting before at least some planes
4976 * are enabled.
4977 * FIXME: Need to fix the logic to work when we turn off all planes
4978 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004979 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004980 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004981 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4982
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004983 /* Underruns don't always raise interrupts, so check manually. */
4984 intel_check_cpu_fifo_underruns(dev_priv);
4985 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004986}
4987
Ville Syrjälä2622a082016-03-09 19:07:26 +02004988/* FIXME get rid of this and use pre_plane_update */
4989static void
4990intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4991{
4992 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004993 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4995 int pipe = intel_crtc->pipe;
4996
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004997 /*
4998 * Gen2 reports pipe underruns whenever all planes are disabled.
4999 * So disable underrun reporting before all the planes get disabled.
5000 */
5001 if (IS_GEN2(dev_priv))
5002 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5003
5004 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005005
5006 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005007 * Vblank time updates from the shadow to live plane control register
5008 * are blocked if the memory self-refresh mode is active at that
5009 * moment. So to make sure the plane gets truly disabled, disable
5010 * first the self-refresh mode. The self-refresh enable bit in turn
5011 * will be checked/applied by the HW only at the next frame start
5012 * event which is after the vblank start event, so we need to have a
5013 * wait-for-vblank between disabling the plane and the pipe.
5014 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005015 if (HAS_GMCH_DISPLAY(dev_priv) &&
5016 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005017 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005018}
5019
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005020static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5021 const struct intel_crtc_state *new_crtc_state)
5022{
5023 if (!old_crtc_state->ips_enabled)
5024 return false;
5025
5026 if (needs_modeset(&new_crtc_state->base))
5027 return true;
5028
5029 return !new_crtc_state->ips_enabled;
5030}
5031
5032static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5033 const struct intel_crtc_state *new_crtc_state)
5034{
5035 if (!new_crtc_state->ips_enabled)
5036 return false;
5037
5038 if (needs_modeset(&new_crtc_state->base))
5039 return true;
5040
5041 /*
5042 * We can't read out IPS on broadwell, assume the worst and
5043 * forcibly enable IPS on the first fastset.
5044 */
5045 if (new_crtc_state->update_pipe &&
5046 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5047 return true;
5048
5049 return !old_crtc_state->ips_enabled;
5050}
5051
Daniel Vetter5a21b662016-05-24 17:13:53 +02005052static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5053{
5054 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5055 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5056 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005057 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5058 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005059 struct drm_plane *primary = crtc->base.primary;
5060 struct drm_plane_state *old_pri_state =
5061 drm_atomic_get_existing_plane_state(old_state, primary);
5062
Chris Wilson5748b6a2016-08-04 16:32:38 +01005063 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005064
Daniel Vetter5a21b662016-05-24 17:13:53 +02005065 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005066 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005067
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005068 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5069 hsw_enable_ips(pipe_config);
5070
Daniel Vetter5a21b662016-05-24 17:13:53 +02005071 if (old_pri_state) {
5072 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005073 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5074 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005075 struct intel_plane_state *old_primary_state =
5076 to_intel_plane_state(old_pri_state);
5077
5078 intel_fbc_post_update(crtc);
5079
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005080 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005081 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005082 !old_primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005083 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005084 }
5085}
5086
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005087static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5088 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005089{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005090 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005091 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005092 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005093 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5094 struct drm_plane *primary = crtc->base.primary;
5095 struct drm_plane_state *old_pri_state =
5096 drm_atomic_get_existing_plane_state(old_state, primary);
5097 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005098 struct intel_atomic_state *old_intel_state =
5099 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005100
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005101 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5102 hsw_disable_ips(old_crtc_state);
5103
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005104 if (old_pri_state) {
5105 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005106 intel_atomic_get_new_plane_state(old_intel_state,
5107 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005108 struct intel_plane_state *old_primary_state =
5109 to_intel_plane_state(old_pri_state);
5110
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005111 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005112 /*
5113 * Gen2 reports pipe underruns whenever all planes are disabled.
5114 * So disable underrun reporting before all the planes get disabled.
5115 */
5116 if (IS_GEN2(dev_priv) && old_primary_state->base.visible &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005117 (modeset || !primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005118 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005119 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005120
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005121 /*
5122 * Vblank time updates from the shadow to live plane control register
5123 * are blocked if the memory self-refresh mode is active at that
5124 * moment. So to make sure the plane gets truly disabled, disable
5125 * first the self-refresh mode. The self-refresh enable bit in turn
5126 * will be checked/applied by the HW only at the next frame start
5127 * event which is after the vblank start event, so we need to have a
5128 * wait-for-vblank between disabling the plane and the pipe.
5129 */
5130 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5131 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5132 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005133
Matt Ropered4a6a72016-02-23 17:20:13 -08005134 /*
5135 * IVB workaround: must disable low power watermarks for at least
5136 * one frame before enabling scaling. LP watermarks can be re-enabled
5137 * when scaling is disabled.
5138 *
5139 * WaCxSRDisabledForSpriteScaling:ivb
5140 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005141 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005142 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005143
5144 /*
5145 * If we're doing a modeset, we're done. No need to do any pre-vblank
5146 * watermark programming here.
5147 */
5148 if (needs_modeset(&pipe_config->base))
5149 return;
5150
5151 /*
5152 * For platforms that support atomic watermarks, program the
5153 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5154 * will be the intermediate values that are safe for both pre- and
5155 * post- vblank; when vblank happens, the 'active' values will be set
5156 * to the final 'target' values and we'll do this again to get the
5157 * optimal watermarks. For gen9+ platforms, the values we program here
5158 * will be the final target values which will get automatically latched
5159 * at vblank time; no further programming will be necessary.
5160 *
5161 * If a platform hasn't been transitioned to atomic watermarks yet,
5162 * we'll continue to update watermarks the old way, if flags tell
5163 * us to.
5164 */
5165 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005166 dev_priv->display.initial_watermarks(old_intel_state,
5167 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005168 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005169 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005170}
5171
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005172static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005173{
5174 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005176 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005177 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005178
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005179 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005180
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005181 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005182 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005183
Daniel Vetterf99d7062014-06-19 16:01:59 +02005184 /*
5185 * FIXME: Once we grow proper nuclear flip support out of this we need
5186 * to compute the mask of flip planes precisely. For the time being
5187 * consider this a flip to a NULL plane.
5188 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005189 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005190}
5191
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005192static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005193 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005194 struct drm_atomic_state *old_state)
5195{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005196 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005197 struct drm_connector *conn;
5198 int i;
5199
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005200 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005201 struct intel_encoder *encoder =
5202 to_intel_encoder(conn_state->best_encoder);
5203
5204 if (conn_state->crtc != crtc)
5205 continue;
5206
5207 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005208 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005209 }
5210}
5211
5212static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005213 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005214 struct drm_atomic_state *old_state)
5215{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005216 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005217 struct drm_connector *conn;
5218 int i;
5219
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005220 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005221 struct intel_encoder *encoder =
5222 to_intel_encoder(conn_state->best_encoder);
5223
5224 if (conn_state->crtc != crtc)
5225 continue;
5226
5227 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005228 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005229 }
5230}
5231
5232static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005233 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005234 struct drm_atomic_state *old_state)
5235{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005236 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005237 struct drm_connector *conn;
5238 int i;
5239
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005240 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005241 struct intel_encoder *encoder =
5242 to_intel_encoder(conn_state->best_encoder);
5243
5244 if (conn_state->crtc != crtc)
5245 continue;
5246
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005247 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005248 intel_opregion_notify_encoder(encoder, true);
5249 }
5250}
5251
5252static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005253 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005254 struct drm_atomic_state *old_state)
5255{
5256 struct drm_connector_state *old_conn_state;
5257 struct drm_connector *conn;
5258 int i;
5259
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005260 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005261 struct intel_encoder *encoder =
5262 to_intel_encoder(old_conn_state->best_encoder);
5263
5264 if (old_conn_state->crtc != crtc)
5265 continue;
5266
5267 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005268 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005269 }
5270}
5271
5272static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005273 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005274 struct drm_atomic_state *old_state)
5275{
5276 struct drm_connector_state *old_conn_state;
5277 struct drm_connector *conn;
5278 int i;
5279
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005280 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005281 struct intel_encoder *encoder =
5282 to_intel_encoder(old_conn_state->best_encoder);
5283
5284 if (old_conn_state->crtc != crtc)
5285 continue;
5286
5287 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005288 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005289 }
5290}
5291
5292static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005293 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005294 struct drm_atomic_state *old_state)
5295{
5296 struct drm_connector_state *old_conn_state;
5297 struct drm_connector *conn;
5298 int i;
5299
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005300 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005301 struct intel_encoder *encoder =
5302 to_intel_encoder(old_conn_state->best_encoder);
5303
5304 if (old_conn_state->crtc != crtc)
5305 continue;
5306
5307 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005308 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005309 }
5310}
5311
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005312static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5313 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005314{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005315 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005316 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005317 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5319 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005320 struct intel_atomic_state *old_intel_state =
5321 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005322
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005323 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005324 return;
5325
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005326 /*
5327 * Sometimes spurious CPU pipe underruns happen during FDI
5328 * training, at least with VGA+HDMI cloning. Suppress them.
5329 *
5330 * On ILK we get an occasional spurious CPU pipe underruns
5331 * between eDP port A enable and vdd enable. Also PCH port
5332 * enable seems to result in the occasional CPU pipe underrun.
5333 *
5334 * Spurious PCH underruns also occur during PCH enabling.
5335 */
5336 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5337 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005338 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005339 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5340
5341 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005342 intel_prepare_shared_dpll(intel_crtc);
5343
Ville Syrjälä37a56502016-06-22 21:57:04 +03005344 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305345 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005346
5347 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005348 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005349
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005350 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005351 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005352 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005353 }
5354
5355 ironlake_set_pipeconf(crtc);
5356
Jesse Barnesf67a5592011-01-05 10:31:48 -08005357 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005358
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005359 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005360
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005361 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005362 /* Note: FDI PLL enabling _must_ be done before we enable the
5363 * cpu pipes, hence this is separate from all the other fdi/pch
5364 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005365 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005366 } else {
5367 assert_fdi_tx_disabled(dev_priv, pipe);
5368 assert_fdi_rx_disabled(dev_priv, pipe);
5369 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005370
Jesse Barnesb074cec2013-04-25 12:55:02 -07005371 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005372
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005373 /*
5374 * On ILK+ LUT must be loaded before the pipe is running but with
5375 * clocks enabled
5376 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005377 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005378
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005379 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005380 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005381 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005382
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005383 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005384 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005385
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005386 assert_vblank_disabled(crtc);
5387 drm_crtc_vblank_on(crtc);
5388
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005389 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005390
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005391 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005392 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005393
5394 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5395 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005396 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005397 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005398 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005399}
5400
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005401/* IPS only exists on ULT machines and is tied to pipe A. */
5402static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5403{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005404 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005405}
5406
Imre Deaked69cd42017-10-02 10:55:57 +03005407static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5408 enum pipe pipe, bool apply)
5409{
5410 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5411 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5412
5413 if (apply)
5414 val |= mask;
5415 else
5416 val &= ~mask;
5417
5418 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5419}
5420
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005421static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5422 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005423{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005424 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005425 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005427 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005428 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005429 struct intel_atomic_state *old_intel_state =
5430 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005431 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005432
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005433 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005434 return;
5435
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005436 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005437
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005438 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005439 intel_enable_shared_dpll(intel_crtc);
5440
Ville Syrjälä37a56502016-06-22 21:57:04 +03005441 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305442 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005443
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005444 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005445 intel_set_pipe_timings(intel_crtc);
5446
Jani Nikulabc58be62016-03-18 17:05:39 +02005447 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005448
Jani Nikula4d1de972016-03-18 17:05:42 +02005449 if (cpu_transcoder != TRANSCODER_EDP &&
5450 !transcoder_is_dsi(cpu_transcoder)) {
5451 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005452 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005453 }
5454
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005455 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005456 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005457 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005458 }
5459
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005460 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005461 haswell_set_pipeconf(crtc);
5462
Jani Nikula391bf042016-03-18 17:05:40 +02005463 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005464
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005465 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005466
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005467 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005468
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005469 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005470
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005471 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005472 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005473
Imre Deaked69cd42017-10-02 10:55:57 +03005474 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5475 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5476 intel_crtc->config->pch_pfit.enabled;
5477 if (psl_clkgate_wa)
5478 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5479
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005480 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005481 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005482 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005483 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005484
5485 /*
5486 * On ILK+ LUT must be loaded before the pipe is running but with
5487 * clocks enabled
5488 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005489 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005490
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005491 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005492 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005493 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005494
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005495 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005496 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005497
5498 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005499 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005500 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005501
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005502 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005503 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005504
Ville Syrjälä00370712016-11-14 19:44:06 +02005505 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005506 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005507
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005508 assert_vblank_disabled(crtc);
5509 drm_crtc_vblank_on(crtc);
5510
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005511 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005512
Imre Deaked69cd42017-10-02 10:55:57 +03005513 if (psl_clkgate_wa) {
5514 intel_wait_for_vblank(dev_priv, pipe);
5515 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5516 }
5517
Paulo Zanonie4916942013-09-20 16:21:19 -03005518 /* If we change the relative order between pipe/planes enabling, we need
5519 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005520 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005521 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005522 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5523 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005524 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005525}
5526
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005527static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005528{
5529 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005530 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005531 int pipe = crtc->pipe;
5532
5533 /* To avoid upsetting the power well on haswell only disable the pfit if
5534 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005535 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005536 I915_WRITE(PF_CTL(pipe), 0);
5537 I915_WRITE(PF_WIN_POS(pipe), 0);
5538 I915_WRITE(PF_WIN_SZ(pipe), 0);
5539 }
5540}
5541
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005542static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5543 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005544{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005545 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005546 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005547 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5549 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005550
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005551 /*
5552 * Sometimes spurious CPU pipe underruns happen when the
5553 * pipe is already disabled, but FDI RX/TX is still enabled.
5554 * Happens at least with VGA+HDMI cloning. Suppress them.
5555 */
5556 if (intel_crtc->config->has_pch_encoder) {
5557 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005558 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005559 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005560
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005561 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005562
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005563 drm_crtc_vblank_off(crtc);
5564 assert_vblank_disabled(crtc);
5565
Ville Syrjälä4972f702017-11-29 17:37:32 +02005566 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005567
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005568 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005569
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005570 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005571 ironlake_fdi_disable(crtc);
5572
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005573 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005574
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005575 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005576 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005577
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005578 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005579 i915_reg_t reg;
5580 u32 temp;
5581
Daniel Vetterd925c592013-06-05 13:34:04 +02005582 /* disable TRANS_DP_CTL */
5583 reg = TRANS_DP_CTL(pipe);
5584 temp = I915_READ(reg);
5585 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5586 TRANS_DP_PORT_SEL_MASK);
5587 temp |= TRANS_DP_PORT_SEL_NONE;
5588 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005589
Daniel Vetterd925c592013-06-05 13:34:04 +02005590 /* disable DPLL_SEL */
5591 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005592 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005593 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005594 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005595
Daniel Vetterd925c592013-06-05 13:34:04 +02005596 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005597 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005598
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005599 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005600 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005601}
5602
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005603static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5604 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005605{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005606 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005607 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005609 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005610
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005611 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005612
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005613 drm_crtc_vblank_off(crtc);
5614 assert_vblank_disabled(crtc);
5615
Jani Nikula4d1de972016-03-18 17:05:42 +02005616 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005617 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005618 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005619
Ville Syrjälä00370712016-11-14 19:44:06 +02005620 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005621 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005622
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005623 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305624 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005625
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005626 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005627 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005628 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005629 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005630
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005631 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005632 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005633
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005634 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005635}
5636
Jesse Barnes2dd24552013-04-25 12:55:01 -07005637static void i9xx_pfit_enable(struct intel_crtc *crtc)
5638{
5639 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005640 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005641 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005642
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005643 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005644 return;
5645
Daniel Vetterc0b03412013-05-28 12:05:54 +02005646 /*
5647 * The panel fitter should only be adjusted whilst the pipe is disabled,
5648 * according to register description and PRM.
5649 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005650 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5651 assert_pipe_disabled(dev_priv, crtc->pipe);
5652
Jesse Barnesb074cec2013-04-25 12:55:02 -07005653 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5654 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005655
5656 /* Border color in case we don't scale up to the full screen. Black by
5657 * default, change to something else for debugging. */
5658 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005659}
5660
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005661enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005662{
5663 switch (port) {
5664 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005665 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005666 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005667 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005668 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005669 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005670 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005671 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005672 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005673 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005674 case PORT_F:
5675 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005676 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005677 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005678 return POWER_DOMAIN_PORT_OTHER;
5679 }
5680}
5681
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005682static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5683 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005684{
5685 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005686 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005687 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5689 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005690 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005691 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005692
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005693 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005694 return 0;
5695
Imre Deak17bd6e62018-01-09 14:20:40 +02005696 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5697 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005698 if (crtc_state->pch_pfit.enabled ||
5699 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005700 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005701
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005702 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5703 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5704
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005705 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005706 }
Imre Deak319be8a2014-03-04 19:22:57 +02005707
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005708 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005709 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005710
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005711 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005712 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005713
Imre Deak77d22dc2014-03-05 16:20:52 +02005714 return mask;
5715}
5716
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005717static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005718modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5719 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005720{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005721 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5723 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005724 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005725
5726 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005727 intel_crtc->enabled_power_domains = new_domains =
5728 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005729
Daniel Vetter5a21b662016-05-24 17:13:53 +02005730 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005731
5732 for_each_power_domain(domain, domains)
5733 intel_display_power_get(dev_priv, domain);
5734
Daniel Vetter5a21b662016-05-24 17:13:53 +02005735 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005736}
5737
5738static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005739 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005740{
5741 enum intel_display_power_domain domain;
5742
5743 for_each_power_domain(domain, domains)
5744 intel_display_power_put(dev_priv, domain);
5745}
5746
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005747static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5748 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005749{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005750 struct intel_atomic_state *old_intel_state =
5751 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005752 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005753 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005754 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005756 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005757
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005758 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005759 return;
5760
Ville Syrjälä37a56502016-06-22 21:57:04 +03005761 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305762 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005763
5764 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005765 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005766
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005767 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005768 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005769
5770 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5771 I915_WRITE(CHV_CANVAS(pipe), 0);
5772 }
5773
Daniel Vetter5b18e572014-04-24 23:55:06 +02005774 i9xx_set_pipeconf(intel_crtc);
5775
Jesse Barnes89b667f2013-04-18 14:51:36 -07005776 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005777
Daniel Vettera72e4c92014-09-30 10:56:47 +02005778 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005779
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005780 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005781
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005782 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005783 chv_prepare_pll(intel_crtc, intel_crtc->config);
5784 chv_enable_pll(intel_crtc, intel_crtc->config);
5785 } else {
5786 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5787 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005788 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005789
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005790 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005791
Jesse Barnes2dd24552013-04-25 12:55:01 -07005792 i9xx_pfit_enable(intel_crtc);
5793
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005794 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005795
Ville Syrjäläff32c542017-03-02 19:14:57 +02005796 dev_priv->display.initial_watermarks(old_intel_state,
5797 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005798 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005799
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005800 assert_vblank_disabled(crtc);
5801 drm_crtc_vblank_on(crtc);
5802
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005803 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005804}
5805
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005806static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5807{
5808 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005809 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005810
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005811 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5812 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005813}
5814
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005815static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5816 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005817{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005818 struct intel_atomic_state *old_intel_state =
5819 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005820 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005821 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005822 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005824 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005825
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005826 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005827 return;
5828
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005829 i9xx_set_pll_dividers(intel_crtc);
5830
Ville Syrjälä37a56502016-06-22 21:57:04 +03005831 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305832 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005833
5834 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005835 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005836
Daniel Vetter5b18e572014-04-24 23:55:06 +02005837 i9xx_set_pipeconf(intel_crtc);
5838
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005839 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005840
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005841 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005842 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005843
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005844 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005845
Ville Syrjälä939994d2017-09-13 17:08:56 +03005846 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005847
Jesse Barnes2dd24552013-04-25 12:55:01 -07005848 i9xx_pfit_enable(intel_crtc);
5849
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005850 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005851
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005852 if (dev_priv->display.initial_watermarks != NULL)
5853 dev_priv->display.initial_watermarks(old_intel_state,
5854 intel_crtc->config);
5855 else
5856 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005857 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005858
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005859 assert_vblank_disabled(crtc);
5860 drm_crtc_vblank_on(crtc);
5861
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005862 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005863}
5864
Daniel Vetter87476d62013-04-11 16:29:06 +02005865static void i9xx_pfit_disable(struct intel_crtc *crtc)
5866{
5867 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005868 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005870 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005871 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005872
5873 assert_pipe_disabled(dev_priv, crtc->pipe);
5874
Daniel Vetter328d8e82013-05-08 10:36:31 +02005875 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5876 I915_READ(PFIT_CONTROL));
5877 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005878}
5879
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005880static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5881 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005882{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005883 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005884 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005885 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5887 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005888
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005889 /*
5890 * On gen2 planes are double buffered but the pipe isn't, so we must
5891 * wait for planes to fully turn off before disabling the pipe.
5892 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005893 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005894 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005895
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005896 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005897
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005898 drm_crtc_vblank_off(crtc);
5899 assert_vblank_disabled(crtc);
5900
Ville Syrjälä4972f702017-11-29 17:37:32 +02005901 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005902
Daniel Vetter87476d62013-04-11 16:29:06 +02005903 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005904
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005905 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005906
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005907 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005908 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005909 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005910 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005911 vlv_disable_pll(dev_priv, pipe);
5912 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005913 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005914 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005915
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005916 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005917
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005918 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005919 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005920
5921 if (!dev_priv->display.initial_watermarks)
5922 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005923
5924 /* clock the pipe down to 640x480@60 to potentially save power */
5925 if (IS_I830(dev_priv))
5926 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005927}
5928
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005929static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5930 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005931{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005932 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005934 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005935 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005936 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005937 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005938 struct drm_atomic_state *state;
5939 struct intel_crtc_state *crtc_state;
5940 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005941
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005942 if (!intel_crtc->active)
5943 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005944
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005945 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
5946 const struct intel_plane_state *plane_state =
5947 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005948
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005949 if (plane_state->base.visible)
5950 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005951 }
5952
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005953 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005954 if (!state) {
5955 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5956 crtc->base.id, crtc->name);
5957 return;
5958 }
5959
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005960 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005961
5962 /* Everything's already locked, -EDEADLK can't happen. */
5963 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5964 ret = drm_atomic_add_affected_connectors(state, crtc);
5965
5966 WARN_ON(IS_ERR(crtc_state) || ret);
5967
5968 dev_priv->display.crtc_disable(crtc_state, state);
5969
Chris Wilson08536952016-10-14 13:18:18 +01005970 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005971
Ville Syrjälä78108b72016-05-27 20:59:19 +03005972 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5973 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005974
5975 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5976 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005977 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005978 crtc->enabled = false;
5979 crtc->state->connector_mask = 0;
5980 crtc->state->encoder_mask = 0;
5981
5982 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5983 encoder->base.crtc = NULL;
5984
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005985 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005986 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005987 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005988
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005989 domains = intel_crtc->enabled_power_domains;
5990 for_each_power_domain(domain, domains)
5991 intel_display_power_put(dev_priv, domain);
5992 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005993
5994 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03005995 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03005996 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005997}
5998
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005999/*
6000 * turn all crtc's off, but do not adjust state
6001 * This has to be paired with a call to intel_modeset_setup_hw_state.
6002 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006003int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006004{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006005 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006006 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006007 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006008
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006009 state = drm_atomic_helper_suspend(dev);
6010 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006011 if (ret)
6012 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006013 else
6014 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006015 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006016}
6017
Chris Wilsonea5b2132010-08-04 13:50:23 +01006018void intel_encoder_destroy(struct drm_encoder *encoder)
6019{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006020 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006021
Chris Wilsonea5b2132010-08-04 13:50:23 +01006022 drm_encoder_cleanup(encoder);
6023 kfree(intel_encoder);
6024}
6025
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006026/* Cross check the actual hw state with our own modeset state tracking (and it's
6027 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006028static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6029 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006030{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006031 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006032
6033 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6034 connector->base.base.id,
6035 connector->base.name);
6036
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006037 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006038 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006039
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006040 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006041 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006042
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006043 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006044 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006045
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006046 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006047 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006048
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006049 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006050 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006051
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006052 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006053 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006054
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006055 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006056 "attached encoder crtc differs from connector crtc\n");
6057 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006058 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006059 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006060 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006061 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006062 }
6063}
6064
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006065int intel_connector_init(struct intel_connector *connector)
6066{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006067 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006068
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006069 /*
6070 * Allocate enough memory to hold intel_digital_connector_state,
6071 * This might be a few bytes too many, but for connectors that don't
6072 * need it we'll free the state and allocate a smaller one on the first
6073 * succesful commit anyway.
6074 */
6075 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6076 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006077 return -ENOMEM;
6078
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006079 __drm_atomic_helper_connector_reset(&connector->base,
6080 &conn_state->base);
6081
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006082 return 0;
6083}
6084
6085struct intel_connector *intel_connector_alloc(void)
6086{
6087 struct intel_connector *connector;
6088
6089 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6090 if (!connector)
6091 return NULL;
6092
6093 if (intel_connector_init(connector) < 0) {
6094 kfree(connector);
6095 return NULL;
6096 }
6097
6098 return connector;
6099}
6100
James Ausmus091a4f92017-10-13 11:01:44 -07006101/*
6102 * Free the bits allocated by intel_connector_alloc.
6103 * This should only be used after intel_connector_alloc has returned
6104 * successfully, and before drm_connector_init returns successfully.
6105 * Otherwise the destroy callbacks for the connector and the state should
6106 * take care of proper cleanup/free
6107 */
6108void intel_connector_free(struct intel_connector *connector)
6109{
6110 kfree(to_intel_digital_connector_state(connector->base.state));
6111 kfree(connector);
6112}
6113
Daniel Vetterf0947c32012-07-02 13:10:34 +02006114/* Simple connector->get_hw_state implementation for encoders that support only
6115 * one connector and no cloning and hence the encoder state determines the state
6116 * of the connector. */
6117bool intel_connector_get_hw_state(struct intel_connector *connector)
6118{
Daniel Vetter24929352012-07-02 20:28:59 +02006119 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006120 struct intel_encoder *encoder = connector->encoder;
6121
6122 return encoder->get_hw_state(encoder, &pipe);
6123}
6124
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006125static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006126{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006127 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6128 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006129
6130 return 0;
6131}
6132
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006133static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006134 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006135{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006136 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006137 struct drm_atomic_state *state = pipe_config->base.state;
6138 struct intel_crtc *other_crtc;
6139 struct intel_crtc_state *other_crtc_state;
6140
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006141 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6142 pipe_name(pipe), pipe_config->fdi_lanes);
6143 if (pipe_config->fdi_lanes > 4) {
6144 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6145 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006146 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006147 }
6148
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006149 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006150 if (pipe_config->fdi_lanes > 2) {
6151 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6152 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006153 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006154 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006155 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006156 }
6157 }
6158
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006159 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006160 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006161
6162 /* Ivybridge 3 pipe is really complicated */
6163 switch (pipe) {
6164 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006165 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006166 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006167 if (pipe_config->fdi_lanes <= 2)
6168 return 0;
6169
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006170 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006171 other_crtc_state =
6172 intel_atomic_get_crtc_state(state, other_crtc);
6173 if (IS_ERR(other_crtc_state))
6174 return PTR_ERR(other_crtc_state);
6175
6176 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006177 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6178 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006179 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006180 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006181 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006182 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006183 if (pipe_config->fdi_lanes > 2) {
6184 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6185 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006186 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006187 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006188
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006189 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006190 other_crtc_state =
6191 intel_atomic_get_crtc_state(state, other_crtc);
6192 if (IS_ERR(other_crtc_state))
6193 return PTR_ERR(other_crtc_state);
6194
6195 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006196 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006197 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006198 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006199 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006200 default:
6201 BUG();
6202 }
6203}
6204
Daniel Vettere29c22c2013-02-21 00:00:16 +01006205#define RETRY 1
6206static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006207 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006208{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006209 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006210 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006211 int lane, link_bw, fdi_dotclock, ret;
6212 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006213
Daniel Vettere29c22c2013-02-21 00:00:16 +01006214retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006215 /* FDI is a binary signal running at ~2.7GHz, encoding
6216 * each output octet as 10 bits. The actual frequency
6217 * is stored as a divider into a 100MHz clock, and the
6218 * mode pixel clock is stored in units of 1KHz.
6219 * Hence the bw of each lane in terms of the mode signal
6220 * is:
6221 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006222 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006223
Damien Lespiau241bfc32013-09-25 16:45:37 +01006224 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006225
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006226 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006227 pipe_config->pipe_bpp);
6228
6229 pipe_config->fdi_lanes = lane;
6230
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006231 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006232 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006233
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006234 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006235 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006236 pipe_config->pipe_bpp -= 2*3;
6237 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6238 pipe_config->pipe_bpp);
6239 needs_recompute = true;
6240 pipe_config->bw_constrained = true;
6241
6242 goto retry;
6243 }
6244
6245 if (needs_recompute)
6246 return RETRY;
6247
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006248 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006249}
6250
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006251bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006252{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006253 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6254 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6255
6256 /* IPS only exists on ULT machines and is tied to pipe A. */
6257 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006258 return false;
6259
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006260 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006261 return false;
6262
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006263 if (crtc_state->pipe_bpp > 24)
6264 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006265
6266 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006267 * We compare against max which means we must take
6268 * the increased cdclk requirement into account when
6269 * calculating the new cdclk.
6270 *
6271 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006272 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006273 if (IS_BROADWELL(dev_priv) &&
6274 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6275 return false;
6276
6277 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006278}
6279
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006280static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006281{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006282 struct drm_i915_private *dev_priv =
6283 to_i915(crtc_state->base.crtc->dev);
6284 struct intel_atomic_state *intel_state =
6285 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006286
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006287 if (!hsw_crtc_state_ips_capable(crtc_state))
6288 return false;
6289
6290 if (crtc_state->ips_force_disable)
6291 return false;
6292
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006293 /* IPS should be fine as long as at least one plane is enabled. */
6294 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006295 return false;
6296
6297 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6298 if (IS_BROADWELL(dev_priv) &&
6299 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6300 return false;
6301
6302 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006303}
6304
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006305static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6306{
6307 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6308
6309 /* GDG double wide on either pipe, otherwise pipe A only */
6310 return INTEL_INFO(dev_priv)->gen < 4 &&
6311 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6312}
6313
Ville Syrjäläceb99322017-01-20 20:22:05 +02006314static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6315{
6316 uint32_t pixel_rate;
6317
6318 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6319
6320 /*
6321 * We only use IF-ID interlacing. If we ever use
6322 * PF-ID we'll need to adjust the pixel_rate here.
6323 */
6324
6325 if (pipe_config->pch_pfit.enabled) {
6326 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6327 uint32_t pfit_size = pipe_config->pch_pfit.size;
6328
6329 pipe_w = pipe_config->pipe_src_w;
6330 pipe_h = pipe_config->pipe_src_h;
6331
6332 pfit_w = (pfit_size >> 16) & 0xFFFF;
6333 pfit_h = pfit_size & 0xFFFF;
6334 if (pipe_w < pfit_w)
6335 pipe_w = pfit_w;
6336 if (pipe_h < pfit_h)
6337 pipe_h = pfit_h;
6338
6339 if (WARN_ON(!pfit_w || !pfit_h))
6340 return pixel_rate;
6341
6342 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6343 pfit_w * pfit_h);
6344 }
6345
6346 return pixel_rate;
6347}
6348
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006349static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6350{
6351 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6352
6353 if (HAS_GMCH_DISPLAY(dev_priv))
6354 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6355 crtc_state->pixel_rate =
6356 crtc_state->base.adjusted_mode.crtc_clock;
6357 else
6358 crtc_state->pixel_rate =
6359 ilk_pipe_pixel_rate(crtc_state);
6360}
6361
Daniel Vettera43f6e02013-06-07 23:10:32 +02006362static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006363 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006364{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006365 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006366 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006367 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006368 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006369
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006370 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006371 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006372
6373 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006374 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006375 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006376 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006377 if (intel_crtc_supports_double_wide(crtc) &&
6378 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006379 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006380 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006381 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006382 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006383
Ville Syrjäläf3261152016-05-24 21:34:18 +03006384 if (adjusted_mode->crtc_clock > clock_limit) {
6385 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6386 adjusted_mode->crtc_clock, clock_limit,
6387 yesno(pipe_config->double_wide));
6388 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006389 }
Chris Wilson89749352010-09-12 18:25:19 +01006390
Shashank Sharma25edf912017-07-21 20:55:07 +05306391 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6392 /*
6393 * There is only one pipe CSC unit per pipe, and we need that
6394 * for output conversion from RGB->YCBCR. So if CTM is already
6395 * applied we can't support YCBCR420 output.
6396 */
6397 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6398 return -EINVAL;
6399 }
6400
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006401 /*
6402 * Pipe horizontal size must be even in:
6403 * - DVO ganged mode
6404 * - LVDS dual channel mode
6405 * - Double wide pipe
6406 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006407 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006408 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6409 pipe_config->pipe_src_w &= ~1;
6410
Damien Lespiau8693a822013-05-03 18:48:11 +01006411 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6412 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006413 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006414 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006415 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006416 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006417
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006418 intel_crtc_compute_pixel_rate(pipe_config);
6419
Daniel Vetter877d48d2013-04-19 11:24:43 +02006420 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006421 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006422
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006423 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006424}
6425
Zhenyu Wang2c072452009-06-05 15:38:42 +08006426static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006427intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006428{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006429 while (*num > DATA_LINK_M_N_MASK ||
6430 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006431 *num >>= 1;
6432 *den >>= 1;
6433 }
6434}
6435
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006436static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006437 uint32_t *ret_m, uint32_t *ret_n,
6438 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006439{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006440 /*
6441 * Reduce M/N as much as possible without loss in precision. Several DP
6442 * dongles in particular seem to be fussy about too large *link* M/N
6443 * values. The passed in values are more likely to have the least
6444 * significant bits zero than M after rounding below, so do this first.
6445 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006446 if (reduce_m_n) {
6447 while ((m & 1) == 0 && (n & 1) == 0) {
6448 m >>= 1;
6449 n >>= 1;
6450 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006451 }
6452
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006453 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6454 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6455 intel_reduce_m_n_ratio(ret_m, ret_n);
6456}
6457
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006458void
6459intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6460 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006461 struct intel_link_m_n *m_n,
6462 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006463{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006464 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006465
6466 compute_m_n(bits_per_pixel * pixel_clock,
6467 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006468 &m_n->gmch_m, &m_n->gmch_n,
6469 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006470
6471 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006472 &m_n->link_m, &m_n->link_n,
6473 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006474}
6475
Chris Wilsona7615032011-01-12 17:04:08 +00006476static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6477{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006478 if (i915_modparams.panel_use_ssc >= 0)
6479 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006480 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006481 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006482}
6483
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006484static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006485{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006486 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006487}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006488
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006489static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6490{
6491 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006492}
6493
Daniel Vetterf47709a2013-03-28 10:42:02 +01006494static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006495 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006496 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006497{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006498 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006499 u32 fp, fp2 = 0;
6500
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006501 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006502 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006503 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006504 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006505 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006506 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006507 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006508 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006509 }
6510
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006511 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006512
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006513 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006514 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006515 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006516 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006517 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006518 }
6519}
6520
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006521static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6522 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006523{
6524 u32 reg_val;
6525
6526 /*
6527 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6528 * and set it to a reasonable value instead.
6529 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006530 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006531 reg_val &= 0xffffff00;
6532 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006533 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006534
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006535 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006536 reg_val &= 0x00ffffff;
6537 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006538 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006539
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006540 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006541 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006542 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006543
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006544 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006545 reg_val &= 0x00ffffff;
6546 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006547 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006548}
6549
Daniel Vetterb5518422013-05-03 11:49:48 +02006550static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6551 struct intel_link_m_n *m_n)
6552{
6553 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006554 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006555 int pipe = crtc->pipe;
6556
Daniel Vettere3b95f12013-05-03 11:49:49 +02006557 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6558 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6559 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6560 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006561}
6562
6563static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006564 struct intel_link_m_n *m_n,
6565 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006566{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006568 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006569 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006570
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006571 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006572 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6573 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6574 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6575 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006576 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6577 * for gen < 8) and if DRRS is supported (to make sure the
6578 * registers are not unnecessarily accessed).
6579 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006580 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6581 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006582 I915_WRITE(PIPE_DATA_M2(transcoder),
6583 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6584 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6585 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6586 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6587 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006588 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006589 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6590 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6591 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6592 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006593 }
6594}
6595
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306596void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006597{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306598 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6599
6600 if (m_n == M1_N1) {
6601 dp_m_n = &crtc->config->dp_m_n;
6602 dp_m2_n2 = &crtc->config->dp_m2_n2;
6603 } else if (m_n == M2_N2) {
6604
6605 /*
6606 * M2_N2 registers are not supported. Hence m2_n2 divider value
6607 * needs to be programmed into M1_N1.
6608 */
6609 dp_m_n = &crtc->config->dp_m2_n2;
6610 } else {
6611 DRM_ERROR("Unsupported divider value\n");
6612 return;
6613 }
6614
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006615 if (crtc->config->has_pch_encoder)
6616 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006617 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306618 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006619}
6620
Daniel Vetter251ac862015-06-18 10:30:24 +02006621static void vlv_compute_dpll(struct intel_crtc *crtc,
6622 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006623{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006624 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006625 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006626 if (crtc->pipe != PIPE_A)
6627 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006628
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006629 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006630 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006631 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6632 DPLL_EXT_BUFFER_ENABLE_VLV;
6633
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006634 pipe_config->dpll_hw_state.dpll_md =
6635 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6636}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006637
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006638static void chv_compute_dpll(struct intel_crtc *crtc,
6639 struct intel_crtc_state *pipe_config)
6640{
6641 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006642 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006643 if (crtc->pipe != PIPE_A)
6644 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6645
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006646 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006647 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006648 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6649
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006650 pipe_config->dpll_hw_state.dpll_md =
6651 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006652}
6653
Ville Syrjäläd288f652014-10-28 13:20:22 +02006654static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006655 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006656{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006657 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006658 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006659 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006660 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006661 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006662 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006663
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006664 /* Enable Refclk */
6665 I915_WRITE(DPLL(pipe),
6666 pipe_config->dpll_hw_state.dpll &
6667 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6668
6669 /* No need to actually set up the DPLL with DSI */
6670 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6671 return;
6672
Ville Syrjäläa5805162015-05-26 20:42:30 +03006673 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006674
Ville Syrjäläd288f652014-10-28 13:20:22 +02006675 bestn = pipe_config->dpll.n;
6676 bestm1 = pipe_config->dpll.m1;
6677 bestm2 = pipe_config->dpll.m2;
6678 bestp1 = pipe_config->dpll.p1;
6679 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006680
Jesse Barnes89b667f2013-04-18 14:51:36 -07006681 /* See eDP HDMI DPIO driver vbios notes doc */
6682
6683 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006684 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006685 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006686
6687 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006688 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006689
6690 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006691 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006692 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006693 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006694
6695 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006696 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006697
6698 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006699 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6700 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6701 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006702 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006703
6704 /*
6705 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6706 * but we don't support that).
6707 * Note: don't use the DAC post divider as it seems unstable.
6708 */
6709 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006710 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006711
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006712 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006713 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006714
Jesse Barnes89b667f2013-04-18 14:51:36 -07006715 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006716 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006717 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6718 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006719 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006720 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006721 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006722 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006723 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006724
Ville Syrjälä37a56502016-06-22 21:57:04 +03006725 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006726 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006727 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006728 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006729 0x0df40000);
6730 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006731 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006732 0x0df70000);
6733 } else { /* HDMI or VGA */
6734 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006735 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006736 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006737 0x0df70000);
6738 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006739 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006740 0x0df40000);
6741 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006742
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006743 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006744 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006745 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006746 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006747 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006748
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006749 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006750 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006751}
6752
Ville Syrjäläd288f652014-10-28 13:20:22 +02006753static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006754 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006755{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006756 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006757 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006758 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006759 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306760 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006761 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306762 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306763 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006764
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006765 /* Enable Refclk and SSC */
6766 I915_WRITE(DPLL(pipe),
6767 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6768
6769 /* No need to actually set up the DPLL with DSI */
6770 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6771 return;
6772
Ville Syrjäläd288f652014-10-28 13:20:22 +02006773 bestn = pipe_config->dpll.n;
6774 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6775 bestm1 = pipe_config->dpll.m1;
6776 bestm2 = pipe_config->dpll.m2 >> 22;
6777 bestp1 = pipe_config->dpll.p1;
6778 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306779 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306780 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306781 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006782
Ville Syrjäläa5805162015-05-26 20:42:30 +03006783 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006784
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006785 /* p1 and p2 divider */
6786 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6787 5 << DPIO_CHV_S1_DIV_SHIFT |
6788 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6789 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6790 1 << DPIO_CHV_K_DIV_SHIFT);
6791
6792 /* Feedback post-divider - m2 */
6793 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6794
6795 /* Feedback refclk divider - n and m1 */
6796 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6797 DPIO_CHV_M1_DIV_BY_2 |
6798 1 << DPIO_CHV_N_DIV_SHIFT);
6799
6800 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006801 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006802
6803 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306804 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6805 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6806 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6807 if (bestm2_frac)
6808 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6809 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006810
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306811 /* Program digital lock detect threshold */
6812 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6813 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6814 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6815 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6816 if (!bestm2_frac)
6817 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6818 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6819
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006820 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306821 if (vco == 5400000) {
6822 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6823 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6824 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6825 tribuf_calcntr = 0x9;
6826 } else if (vco <= 6200000) {
6827 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6828 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6829 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6830 tribuf_calcntr = 0x9;
6831 } else if (vco <= 6480000) {
6832 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6833 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6834 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6835 tribuf_calcntr = 0x8;
6836 } else {
6837 /* Not supported. Apply the same limits as in the max case */
6838 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6839 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6840 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6841 tribuf_calcntr = 0;
6842 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006843 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6844
Ville Syrjälä968040b2015-03-11 22:52:08 +02006845 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306846 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6847 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6848 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6849
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006850 /* AFC Recal */
6851 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6852 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6853 DPIO_AFC_RECAL);
6854
Ville Syrjäläa5805162015-05-26 20:42:30 +03006855 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006856}
6857
Ville Syrjäläd288f652014-10-28 13:20:22 +02006858/**
6859 * vlv_force_pll_on - forcibly enable just the PLL
6860 * @dev_priv: i915 private structure
6861 * @pipe: pipe PLL to enable
6862 * @dpll: PLL configuration
6863 *
6864 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6865 * in cases where we need the PLL enabled even when @pipe is not going to
6866 * be enabled.
6867 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006868int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006869 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006870{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006871 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006872 struct intel_crtc_state *pipe_config;
6873
6874 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6875 if (!pipe_config)
6876 return -ENOMEM;
6877
6878 pipe_config->base.crtc = &crtc->base;
6879 pipe_config->pixel_multiplier = 1;
6880 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006881
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006882 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006883 chv_compute_dpll(crtc, pipe_config);
6884 chv_prepare_pll(crtc, pipe_config);
6885 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006886 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006887 vlv_compute_dpll(crtc, pipe_config);
6888 vlv_prepare_pll(crtc, pipe_config);
6889 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006890 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006891
6892 kfree(pipe_config);
6893
6894 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006895}
6896
6897/**
6898 * vlv_force_pll_off - forcibly disable just the PLL
6899 * @dev_priv: i915 private structure
6900 * @pipe: pipe PLL to disable
6901 *
6902 * Disable the PLL for @pipe. To be used in cases where we need
6903 * the PLL enabled even when @pipe is not going to be enabled.
6904 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006905void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006906{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006907 if (IS_CHERRYVIEW(dev_priv))
6908 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006909 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006910 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006911}
6912
Daniel Vetter251ac862015-06-18 10:30:24 +02006913static void i9xx_compute_dpll(struct intel_crtc *crtc,
6914 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006915 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006916{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006917 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006918 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006919 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006920
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006921 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306922
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006923 dpll = DPLL_VGA_MODE_DIS;
6924
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006925 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006926 dpll |= DPLLB_MODE_LVDS;
6927 else
6928 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006929
Jani Nikula73f67aa2016-12-07 22:48:09 +02006930 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6931 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006932 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006933 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006934 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006935
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006936 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6937 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006938 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006939
Ville Syrjälä37a56502016-06-22 21:57:04 +03006940 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006941 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006942
6943 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006944 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006945 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6946 else {
6947 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006948 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006949 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6950 }
6951 switch (clock->p2) {
6952 case 5:
6953 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6954 break;
6955 case 7:
6956 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6957 break;
6958 case 10:
6959 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6960 break;
6961 case 14:
6962 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6963 break;
6964 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006965 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006966 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6967
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006968 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006969 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006970 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006971 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006972 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6973 else
6974 dpll |= PLL_REF_INPUT_DREFCLK;
6975
6976 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006977 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006978
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006979 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006980 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006981 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006982 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006983 }
6984}
6985
Daniel Vetter251ac862015-06-18 10:30:24 +02006986static void i8xx_compute_dpll(struct intel_crtc *crtc,
6987 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006988 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006989{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006990 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006991 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006992 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006993 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006994
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006995 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306996
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006997 dpll = DPLL_VGA_MODE_DIS;
6998
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006999 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007000 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7001 } else {
7002 if (clock->p1 == 2)
7003 dpll |= PLL_P1_DIVIDE_BY_TWO;
7004 else
7005 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7006 if (clock->p2 == 4)
7007 dpll |= PLL_P2_DIVIDE_BY_4;
7008 }
7009
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007010 if (!IS_I830(dev_priv) &&
7011 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007012 dpll |= DPLL_DVO_2X_MODE;
7013
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007014 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007015 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007016 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7017 else
7018 dpll |= PLL_REF_INPUT_DREFCLK;
7019
7020 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007021 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007022}
7023
Daniel Vetter8a654f32013-06-01 17:16:22 +02007024static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007025{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007026 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007027 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007028 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007029 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007030 uint32_t crtc_vtotal, crtc_vblank_end;
7031 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007032
7033 /* We need to be careful not to changed the adjusted mode, for otherwise
7034 * the hw state checker will get angry at the mismatch. */
7035 crtc_vtotal = adjusted_mode->crtc_vtotal;
7036 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007037
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007038 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007039 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007040 crtc_vtotal -= 1;
7041 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007042
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007043 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007044 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7045 else
7046 vsyncshift = adjusted_mode->crtc_hsync_start -
7047 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007048 if (vsyncshift < 0)
7049 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007050 }
7051
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007052 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007053 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007054
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007055 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007056 (adjusted_mode->crtc_hdisplay - 1) |
7057 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007058 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007059 (adjusted_mode->crtc_hblank_start - 1) |
7060 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007061 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007062 (adjusted_mode->crtc_hsync_start - 1) |
7063 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7064
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007065 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007066 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007067 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007068 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007069 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007070 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007071 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007072 (adjusted_mode->crtc_vsync_start - 1) |
7073 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7074
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007075 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7076 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7077 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7078 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007079 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007080 (pipe == PIPE_B || pipe == PIPE_C))
7081 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7082
Jani Nikulabc58be62016-03-18 17:05:39 +02007083}
7084
7085static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7086{
7087 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007088 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007089 enum pipe pipe = intel_crtc->pipe;
7090
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007091 /* pipesrc controls the size that is scaled from, which should
7092 * always be the user's requested size.
7093 */
7094 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007095 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7096 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007097}
7098
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007099static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007100 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007101{
7102 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007103 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007104 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7105 uint32_t tmp;
7106
7107 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007108 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7109 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007110 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007111 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7112 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007113 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007114 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7115 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007116
7117 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007118 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7119 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007120 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007121 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7122 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007123 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007124 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7125 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007126
7127 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007128 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7129 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7130 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007131 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007132}
7133
7134static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7135 struct intel_crtc_state *pipe_config)
7136{
7137 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007138 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007139 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007140
7141 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007142 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7143 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7144
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007145 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7146 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007147}
7148
Daniel Vetterf6a83282014-02-11 15:28:57 -08007149void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007150 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007151{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007152 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7153 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7154 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7155 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007156
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007157 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7158 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7159 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7160 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007161
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007162 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007163 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007164
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007165 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007166
7167 mode->hsync = drm_mode_hsync(mode);
7168 mode->vrefresh = drm_mode_vrefresh(mode);
7169 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007170}
7171
Daniel Vetter84b046f2013-02-19 18:48:54 +01007172static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7173{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007174 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007175 uint32_t pipeconf;
7176
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007177 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007178
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007179 /* we keep both pipes enabled on 830 */
7180 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007181 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007182
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007183 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007184 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007185
Daniel Vetterff9ce462013-04-24 14:57:17 +02007186 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007187 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7188 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007189 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007190 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007191 pipeconf |= PIPECONF_DITHER_EN |
7192 PIPECONF_DITHER_TYPE_SP;
7193
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007194 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007195 case 18:
7196 pipeconf |= PIPECONF_6BPC;
7197 break;
7198 case 24:
7199 pipeconf |= PIPECONF_8BPC;
7200 break;
7201 case 30:
7202 pipeconf |= PIPECONF_10BPC;
7203 break;
7204 default:
7205 /* Case prevented by intel_choose_pipe_bpp_dither. */
7206 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007207 }
7208 }
7209
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007210 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007211 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007212 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007213 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7214 else
7215 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7216 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007217 pipeconf |= PIPECONF_PROGRESSIVE;
7218
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007219 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007220 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007221 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007222
Daniel Vetter84b046f2013-02-19 18:48:54 +01007223 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7224 POSTING_READ(PIPECONF(intel_crtc->pipe));
7225}
7226
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007227static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7228 struct intel_crtc_state *crtc_state)
7229{
7230 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007231 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007232 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007233 int refclk = 48000;
7234
7235 memset(&crtc_state->dpll_hw_state, 0,
7236 sizeof(crtc_state->dpll_hw_state));
7237
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007238 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007239 if (intel_panel_use_ssc(dev_priv)) {
7240 refclk = dev_priv->vbt.lvds_ssc_freq;
7241 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7242 }
7243
7244 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007245 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007246 limit = &intel_limits_i8xx_dvo;
7247 } else {
7248 limit = &intel_limits_i8xx_dac;
7249 }
7250
7251 if (!crtc_state->clock_set &&
7252 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7253 refclk, NULL, &crtc_state->dpll)) {
7254 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7255 return -EINVAL;
7256 }
7257
7258 i8xx_compute_dpll(crtc, crtc_state, NULL);
7259
7260 return 0;
7261}
7262
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007263static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7264 struct intel_crtc_state *crtc_state)
7265{
7266 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007267 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007268 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007269 int refclk = 96000;
7270
7271 memset(&crtc_state->dpll_hw_state, 0,
7272 sizeof(crtc_state->dpll_hw_state));
7273
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007274 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007275 if (intel_panel_use_ssc(dev_priv)) {
7276 refclk = dev_priv->vbt.lvds_ssc_freq;
7277 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7278 }
7279
7280 if (intel_is_dual_link_lvds(dev))
7281 limit = &intel_limits_g4x_dual_channel_lvds;
7282 else
7283 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007284 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7285 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007286 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007287 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007288 limit = &intel_limits_g4x_sdvo;
7289 } else {
7290 /* The option is for other outputs */
7291 limit = &intel_limits_i9xx_sdvo;
7292 }
7293
7294 if (!crtc_state->clock_set &&
7295 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7296 refclk, NULL, &crtc_state->dpll)) {
7297 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7298 return -EINVAL;
7299 }
7300
7301 i9xx_compute_dpll(crtc, crtc_state, NULL);
7302
7303 return 0;
7304}
7305
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007306static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7307 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007308{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007309 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007310 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007311 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007312 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007313
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007314 memset(&crtc_state->dpll_hw_state, 0,
7315 sizeof(crtc_state->dpll_hw_state));
7316
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007317 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007318 if (intel_panel_use_ssc(dev_priv)) {
7319 refclk = dev_priv->vbt.lvds_ssc_freq;
7320 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7321 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007322
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007323 limit = &intel_limits_pineview_lvds;
7324 } else {
7325 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007326 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007327
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007328 if (!crtc_state->clock_set &&
7329 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7330 refclk, NULL, &crtc_state->dpll)) {
7331 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7332 return -EINVAL;
7333 }
7334
7335 i9xx_compute_dpll(crtc, crtc_state, NULL);
7336
7337 return 0;
7338}
7339
7340static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7341 struct intel_crtc_state *crtc_state)
7342{
7343 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007344 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007345 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007346 int refclk = 96000;
7347
7348 memset(&crtc_state->dpll_hw_state, 0,
7349 sizeof(crtc_state->dpll_hw_state));
7350
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007351 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007352 if (intel_panel_use_ssc(dev_priv)) {
7353 refclk = dev_priv->vbt.lvds_ssc_freq;
7354 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007355 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007356
7357 limit = &intel_limits_i9xx_lvds;
7358 } else {
7359 limit = &intel_limits_i9xx_sdvo;
7360 }
7361
7362 if (!crtc_state->clock_set &&
7363 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7364 refclk, NULL, &crtc_state->dpll)) {
7365 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7366 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007367 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007368
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007369 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007370
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007371 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007372}
7373
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007374static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7375 struct intel_crtc_state *crtc_state)
7376{
7377 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007378 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007379
7380 memset(&crtc_state->dpll_hw_state, 0,
7381 sizeof(crtc_state->dpll_hw_state));
7382
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007383 if (!crtc_state->clock_set &&
7384 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7385 refclk, NULL, &crtc_state->dpll)) {
7386 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7387 return -EINVAL;
7388 }
7389
7390 chv_compute_dpll(crtc, crtc_state);
7391
7392 return 0;
7393}
7394
7395static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7396 struct intel_crtc_state *crtc_state)
7397{
7398 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007399 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007400
7401 memset(&crtc_state->dpll_hw_state, 0,
7402 sizeof(crtc_state->dpll_hw_state));
7403
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007404 if (!crtc_state->clock_set &&
7405 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7406 refclk, NULL, &crtc_state->dpll)) {
7407 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7408 return -EINVAL;
7409 }
7410
7411 vlv_compute_dpll(crtc, crtc_state);
7412
7413 return 0;
7414}
7415
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007416static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007417 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007418{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007419 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007420 uint32_t tmp;
7421
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007422 if (INTEL_GEN(dev_priv) <= 3 &&
7423 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007424 return;
7425
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007426 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007427 if (!(tmp & PFIT_ENABLE))
7428 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007429
Daniel Vetter06922822013-07-11 13:35:40 +02007430 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007431 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007432 if (crtc->pipe != PIPE_B)
7433 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007434 } else {
7435 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7436 return;
7437 }
7438
Daniel Vetter06922822013-07-11 13:35:40 +02007439 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007440 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007441}
7442
Jesse Barnesacbec812013-09-20 11:29:32 -07007443static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007444 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007445{
7446 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007447 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007448 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007449 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007450 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007451 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007452
Ville Syrjäläb5219732016-03-15 16:40:01 +02007453 /* In case of DSI, DPLL will not be used */
7454 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307455 return;
7456
Ville Syrjäläa5805162015-05-26 20:42:30 +03007457 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007458 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007459 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007460
7461 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7462 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7463 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7464 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7465 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7466
Imre Deakdccbea32015-06-22 23:35:51 +03007467 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007468}
7469
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007470static void
7471i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7472 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007473{
7474 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007475 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007476 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7477 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7478 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007479 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007480 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007481 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007482 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007483 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007484
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007485 if (!plane->get_hw_state(plane))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007486 return;
7487
Damien Lespiaud9806c92015-01-21 14:07:19 +00007488 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007489 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007490 DRM_DEBUG_KMS("failed to alloc fb\n");
7491 return;
7492 }
7493
Damien Lespiau1b842c82015-01-21 13:50:54 +00007494 fb = &intel_fb->base;
7495
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007496 fb->dev = dev;
7497
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007498 val = I915_READ(DSPCNTR(i9xx_plane));
7499
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007500 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007501 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007502 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007503 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007504 }
7505 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007506
7507 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007508 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007509 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007510
Ville Syrjälä81894b22017-11-17 21:19:13 +02007511 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7512 offset = I915_READ(DSPOFFSET(i9xx_plane));
7513 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7514 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007515 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007516 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007517 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007518 offset = I915_READ(DSPLINOFF(i9xx_plane));
7519 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007520 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007521 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007522 }
7523 plane_config->base = base;
7524
7525 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007526 fb->width = ((val >> 16) & 0xfff) + 1;
7527 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007528
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007529 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007530 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007531
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007532 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007533
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007534 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007535
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007536 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7537 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007538 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007539 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007540
Damien Lespiau2d140302015-02-05 17:22:18 +00007541 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007542}
7543
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007544static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007545 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007546{
7547 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007548 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007549 int pipe = pipe_config->cpu_transcoder;
7550 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007551 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007552 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007553 int refclk = 100000;
7554
Ville Syrjäläb5219732016-03-15 16:40:01 +02007555 /* In case of DSI, DPLL will not be used */
7556 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7557 return;
7558
Ville Syrjäläa5805162015-05-26 20:42:30 +03007559 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007560 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7561 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7562 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7563 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007564 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007565 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007566
7567 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007568 clock.m2 = (pll_dw0 & 0xff) << 22;
7569 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7570 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007571 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7572 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7573 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7574
Imre Deakdccbea32015-06-22 23:35:51 +03007575 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007576}
7577
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007578static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007579 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007580{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007581 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007582 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007583 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007584 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007585
Imre Deak17290502016-02-12 18:55:11 +02007586 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7587 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007588 return false;
7589
Daniel Vettere143a212013-07-04 12:01:15 +02007590 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007591 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007592
Imre Deak17290502016-02-12 18:55:11 +02007593 ret = false;
7594
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007595 tmp = I915_READ(PIPECONF(crtc->pipe));
7596 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007597 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007598
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007599 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7600 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007601 switch (tmp & PIPECONF_BPC_MASK) {
7602 case PIPECONF_6BPC:
7603 pipe_config->pipe_bpp = 18;
7604 break;
7605 case PIPECONF_8BPC:
7606 pipe_config->pipe_bpp = 24;
7607 break;
7608 case PIPECONF_10BPC:
7609 pipe_config->pipe_bpp = 30;
7610 break;
7611 default:
7612 break;
7613 }
7614 }
7615
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007616 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007617 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007618 pipe_config->limited_color_range = true;
7619
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007620 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007621 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7622
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007623 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007624 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007625
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007626 i9xx_get_pfit_config(crtc, pipe_config);
7627
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007628 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007629 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007630 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007631 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7632 else
7633 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007634 pipe_config->pixel_multiplier =
7635 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7636 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007637 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007638 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007639 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007640 tmp = I915_READ(DPLL(crtc->pipe));
7641 pipe_config->pixel_multiplier =
7642 ((tmp & SDVO_MULTIPLIER_MASK)
7643 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7644 } else {
7645 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7646 * port and will be fixed up in the encoder->get_config
7647 * function. */
7648 pipe_config->pixel_multiplier = 1;
7649 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007650 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007651 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007652 /*
7653 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7654 * on 830. Filter it out here so that we don't
7655 * report errors due to that.
7656 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007657 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007658 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7659
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007660 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7661 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007662 } else {
7663 /* Mask out read-only status bits. */
7664 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7665 DPLL_PORTC_READY_MASK |
7666 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007667 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007668
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007669 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007670 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007671 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007672 vlv_crtc_clock_get(crtc, pipe_config);
7673 else
7674 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007675
Ville Syrjälä0f646142015-08-26 19:39:18 +03007676 /*
7677 * Normally the dotclock is filled in by the encoder .get_config()
7678 * but in case the pipe is enabled w/o any ports we need a sane
7679 * default.
7680 */
7681 pipe_config->base.adjusted_mode.crtc_clock =
7682 pipe_config->port_clock / pipe_config->pixel_multiplier;
7683
Imre Deak17290502016-02-12 18:55:11 +02007684 ret = true;
7685
7686out:
7687 intel_display_power_put(dev_priv, power_domain);
7688
7689 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007690}
7691
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007692static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007693{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007694 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007695 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007696 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007697 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007698 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007699 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007700 bool has_ck505 = false;
7701 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007702 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007703
7704 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007705 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007706 switch (encoder->type) {
7707 case INTEL_OUTPUT_LVDS:
7708 has_panel = true;
7709 has_lvds = true;
7710 break;
7711 case INTEL_OUTPUT_EDP:
7712 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007713 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007714 has_cpu_edp = true;
7715 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007716 default:
7717 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007718 }
7719 }
7720
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007721 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007722 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007723 can_ssc = has_ck505;
7724 } else {
7725 has_ck505 = false;
7726 can_ssc = true;
7727 }
7728
Lyude1c1a24d2016-06-14 11:04:09 -04007729 /* Check if any DPLLs are using the SSC source */
7730 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7731 u32 temp = I915_READ(PCH_DPLL(i));
7732
7733 if (!(temp & DPLL_VCO_ENABLE))
7734 continue;
7735
7736 if ((temp & PLL_REF_INPUT_MASK) ==
7737 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7738 using_ssc_source = true;
7739 break;
7740 }
7741 }
7742
7743 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7744 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007745
7746 /* Ironlake: try to setup display ref clock before DPLL
7747 * enabling. This is only under driver's control after
7748 * PCH B stepping, previous chipset stepping should be
7749 * ignoring this setting.
7750 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007751 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007752
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007753 /* As we must carefully and slowly disable/enable each source in turn,
7754 * compute the final state we want first and check if we need to
7755 * make any changes at all.
7756 */
7757 final = val;
7758 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007759 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007760 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007761 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007762 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7763
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007764 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007765 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007766 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007767
Keith Packard199e5d72011-09-22 12:01:57 -07007768 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007769 final |= DREF_SSC_SOURCE_ENABLE;
7770
7771 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7772 final |= DREF_SSC1_ENABLE;
7773
7774 if (has_cpu_edp) {
7775 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7776 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7777 else
7778 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7779 } else
7780 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007781 } else if (using_ssc_source) {
7782 final |= DREF_SSC_SOURCE_ENABLE;
7783 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007784 }
7785
7786 if (final == val)
7787 return;
7788
7789 /* Always enable nonspread source */
7790 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7791
7792 if (has_ck505)
7793 val |= DREF_NONSPREAD_CK505_ENABLE;
7794 else
7795 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7796
7797 if (has_panel) {
7798 val &= ~DREF_SSC_SOURCE_MASK;
7799 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007800
Keith Packard199e5d72011-09-22 12:01:57 -07007801 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007802 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007803 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007804 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007805 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007806 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007807
7808 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007809 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007810 POSTING_READ(PCH_DREF_CONTROL);
7811 udelay(200);
7812
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007813 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007814
7815 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007816 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007817 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007818 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007819 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007820 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007821 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007822 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007823 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007824
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007825 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007826 POSTING_READ(PCH_DREF_CONTROL);
7827 udelay(200);
7828 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007829 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007830
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007831 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007832
7833 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007834 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007835
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007836 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007837 POSTING_READ(PCH_DREF_CONTROL);
7838 udelay(200);
7839
Lyude1c1a24d2016-06-14 11:04:09 -04007840 if (!using_ssc_source) {
7841 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007842
Lyude1c1a24d2016-06-14 11:04:09 -04007843 /* Turn off the SSC source */
7844 val &= ~DREF_SSC_SOURCE_MASK;
7845 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007846
Lyude1c1a24d2016-06-14 11:04:09 -04007847 /* Turn off SSC1 */
7848 val &= ~DREF_SSC1_ENABLE;
7849
7850 I915_WRITE(PCH_DREF_CONTROL, val);
7851 POSTING_READ(PCH_DREF_CONTROL);
7852 udelay(200);
7853 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007854 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007855
7856 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007857}
7858
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007859static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007860{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007861 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007862
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007863 tmp = I915_READ(SOUTH_CHICKEN2);
7864 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7865 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007866
Imre Deakcf3598c2016-06-28 13:37:31 +03007867 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7868 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007869 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007870
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007871 tmp = I915_READ(SOUTH_CHICKEN2);
7872 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7873 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007874
Imre Deakcf3598c2016-06-28 13:37:31 +03007875 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7876 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007877 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007878}
7879
7880/* WaMPhyProgramming:hsw */
7881static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7882{
7883 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007884
7885 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7886 tmp &= ~(0xFF << 24);
7887 tmp |= (0x12 << 24);
7888 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7889
Paulo Zanonidde86e22012-12-01 12:04:25 -02007890 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7891 tmp |= (1 << 11);
7892 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7893
7894 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7895 tmp |= (1 << 11);
7896 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7897
Paulo Zanonidde86e22012-12-01 12:04:25 -02007898 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7899 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7900 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7901
7902 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7903 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7904 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7905
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007906 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7907 tmp &= ~(7 << 13);
7908 tmp |= (5 << 13);
7909 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007910
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007911 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7912 tmp &= ~(7 << 13);
7913 tmp |= (5 << 13);
7914 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007915
7916 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7917 tmp &= ~0xFF;
7918 tmp |= 0x1C;
7919 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7920
7921 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7922 tmp &= ~0xFF;
7923 tmp |= 0x1C;
7924 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7925
7926 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7927 tmp &= ~(0xFF << 16);
7928 tmp |= (0x1C << 16);
7929 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7930
7931 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7932 tmp &= ~(0xFF << 16);
7933 tmp |= (0x1C << 16);
7934 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7935
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007936 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7937 tmp |= (1 << 27);
7938 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007939
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007940 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7941 tmp |= (1 << 27);
7942 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007943
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007944 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7945 tmp &= ~(0xF << 28);
7946 tmp |= (4 << 28);
7947 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007948
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007949 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7950 tmp &= ~(0xF << 28);
7951 tmp |= (4 << 28);
7952 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007953}
7954
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007955/* Implements 3 different sequences from BSpec chapter "Display iCLK
7956 * Programming" based on the parameters passed:
7957 * - Sequence to enable CLKOUT_DP
7958 * - Sequence to enable CLKOUT_DP without spread
7959 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7960 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007961static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7962 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007963{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007964 uint32_t reg, tmp;
7965
7966 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7967 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007968 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7969 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007970 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007971
Ville Syrjäläa5805162015-05-26 20:42:30 +03007972 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007973
7974 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7975 tmp &= ~SBI_SSCCTL_DISABLE;
7976 tmp |= SBI_SSCCTL_PATHALT;
7977 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7978
7979 udelay(24);
7980
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007981 if (with_spread) {
7982 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7983 tmp &= ~SBI_SSCCTL_PATHALT;
7984 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007985
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007986 if (with_fdi) {
7987 lpt_reset_fdi_mphy(dev_priv);
7988 lpt_program_fdi_mphy(dev_priv);
7989 }
7990 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007991
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007992 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007993 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7994 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7995 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007996
Ville Syrjäläa5805162015-05-26 20:42:30 +03007997 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007998}
7999
Paulo Zanoni47701c32013-07-23 11:19:25 -03008000/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008001static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008002{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008003 uint32_t reg, tmp;
8004
Ville Syrjäläa5805162015-05-26 20:42:30 +03008005 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008006
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008007 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008008 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8009 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8010 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8011
8012 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8013 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8014 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8015 tmp |= SBI_SSCCTL_PATHALT;
8016 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8017 udelay(32);
8018 }
8019 tmp |= SBI_SSCCTL_DISABLE;
8020 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8021 }
8022
Ville Syrjäläa5805162015-05-26 20:42:30 +03008023 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008024}
8025
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008026#define BEND_IDX(steps) ((50 + (steps)) / 5)
8027
8028static const uint16_t sscdivintphase[] = {
8029 [BEND_IDX( 50)] = 0x3B23,
8030 [BEND_IDX( 45)] = 0x3B23,
8031 [BEND_IDX( 40)] = 0x3C23,
8032 [BEND_IDX( 35)] = 0x3C23,
8033 [BEND_IDX( 30)] = 0x3D23,
8034 [BEND_IDX( 25)] = 0x3D23,
8035 [BEND_IDX( 20)] = 0x3E23,
8036 [BEND_IDX( 15)] = 0x3E23,
8037 [BEND_IDX( 10)] = 0x3F23,
8038 [BEND_IDX( 5)] = 0x3F23,
8039 [BEND_IDX( 0)] = 0x0025,
8040 [BEND_IDX( -5)] = 0x0025,
8041 [BEND_IDX(-10)] = 0x0125,
8042 [BEND_IDX(-15)] = 0x0125,
8043 [BEND_IDX(-20)] = 0x0225,
8044 [BEND_IDX(-25)] = 0x0225,
8045 [BEND_IDX(-30)] = 0x0325,
8046 [BEND_IDX(-35)] = 0x0325,
8047 [BEND_IDX(-40)] = 0x0425,
8048 [BEND_IDX(-45)] = 0x0425,
8049 [BEND_IDX(-50)] = 0x0525,
8050};
8051
8052/*
8053 * Bend CLKOUT_DP
8054 * steps -50 to 50 inclusive, in steps of 5
8055 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8056 * change in clock period = -(steps / 10) * 5.787 ps
8057 */
8058static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8059{
8060 uint32_t tmp;
8061 int idx = BEND_IDX(steps);
8062
8063 if (WARN_ON(steps % 5 != 0))
8064 return;
8065
8066 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8067 return;
8068
8069 mutex_lock(&dev_priv->sb_lock);
8070
8071 if (steps % 10 != 0)
8072 tmp = 0xAAAAAAAB;
8073 else
8074 tmp = 0x00000000;
8075 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8076
8077 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8078 tmp &= 0xffff0000;
8079 tmp |= sscdivintphase[idx];
8080 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8081
8082 mutex_unlock(&dev_priv->sb_lock);
8083}
8084
8085#undef BEND_IDX
8086
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008087static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008088{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008089 struct intel_encoder *encoder;
8090 bool has_vga = false;
8091
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008092 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008093 switch (encoder->type) {
8094 case INTEL_OUTPUT_ANALOG:
8095 has_vga = true;
8096 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008097 default:
8098 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008099 }
8100 }
8101
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008102 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008103 lpt_bend_clkout_dp(dev_priv, 0);
8104 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008105 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008106 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008107 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008108}
8109
Paulo Zanonidde86e22012-12-01 12:04:25 -02008110/*
8111 * Initialize reference clocks when the driver loads
8112 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008113void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008114{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008115 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008116 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008117 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008118 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008119}
8120
Daniel Vetter6ff93602013-04-19 11:24:36 +02008121static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008122{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008123 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8125 int pipe = intel_crtc->pipe;
8126 uint32_t val;
8127
Daniel Vetter78114072013-06-13 00:54:57 +02008128 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008129
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008130 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008131 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008132 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008133 break;
8134 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008135 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008136 break;
8137 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008138 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008139 break;
8140 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008141 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008142 break;
8143 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008144 /* Case prevented by intel_choose_pipe_bpp_dither. */
8145 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008146 }
8147
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008148 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008149 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8150
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008151 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008152 val |= PIPECONF_INTERLACED_ILK;
8153 else
8154 val |= PIPECONF_PROGRESSIVE;
8155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008156 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008157 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008158
Paulo Zanonic8203562012-09-12 10:06:29 -03008159 I915_WRITE(PIPECONF(pipe), val);
8160 POSTING_READ(PIPECONF(pipe));
8161}
8162
Daniel Vetter6ff93602013-04-19 11:24:36 +02008163static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008164{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008165 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008167 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008168 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008169
Jani Nikula391bf042016-03-18 17:05:40 +02008170 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008171 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8172
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008173 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008174 val |= PIPECONF_INTERLACED_ILK;
8175 else
8176 val |= PIPECONF_PROGRESSIVE;
8177
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008178 I915_WRITE(PIPECONF(cpu_transcoder), val);
8179 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008180}
8181
Jani Nikula391bf042016-03-18 17:05:40 +02008182static void haswell_set_pipemisc(struct drm_crtc *crtc)
8183{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008184 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308186 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008187
8188 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8189 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008191 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008192 case 18:
8193 val |= PIPEMISC_DITHER_6_BPC;
8194 break;
8195 case 24:
8196 val |= PIPEMISC_DITHER_8_BPC;
8197 break;
8198 case 30:
8199 val |= PIPEMISC_DITHER_10_BPC;
8200 break;
8201 case 36:
8202 val |= PIPEMISC_DITHER_12_BPC;
8203 break;
8204 default:
8205 /* Case prevented by pipe_config_set_bpp. */
8206 BUG();
8207 }
8208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008209 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008210 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8211
Shashank Sharmab22ca992017-07-24 19:19:32 +05308212 if (config->ycbcr420) {
8213 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8214 PIPEMISC_YUV420_ENABLE |
8215 PIPEMISC_YUV420_MODE_FULL_BLEND;
8216 }
8217
Jani Nikula391bf042016-03-18 17:05:40 +02008218 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008219 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008220}
8221
Paulo Zanonid4b19312012-11-29 11:29:32 -02008222int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8223{
8224 /*
8225 * Account for spread spectrum to avoid
8226 * oversubscribing the link. Max center spread
8227 * is 2.5%; use 5% for safety's sake.
8228 */
8229 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008230 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008231}
8232
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008233static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008234{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008235 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008236}
8237
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008238static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8239 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008240 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008241{
8242 struct drm_crtc *crtc = &intel_crtc->base;
8243 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008244 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008245 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008246 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008247
Chris Wilsonc1858122010-12-03 21:35:48 +00008248 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008249 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008250 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008251 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008252 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008253 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008254 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008255 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008256 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008257
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008258 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008259
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008260 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8261 fp |= FP_CB_TUNE;
8262
8263 if (reduced_clock) {
8264 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8265
8266 if (reduced_clock->m < factor * reduced_clock->n)
8267 fp2 |= FP_CB_TUNE;
8268 } else {
8269 fp2 = fp;
8270 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008271
Chris Wilson5eddb702010-09-11 13:48:45 +01008272 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008273
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008274 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008275 dpll |= DPLLB_MODE_LVDS;
8276 else
8277 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008278
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008279 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008280 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008281
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008282 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8283 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008284 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008285
Ville Syrjälä37a56502016-06-22 21:57:04 +03008286 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008287 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008288
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008289 /*
8290 * The high speed IO clock is only really required for
8291 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8292 * possible to share the DPLL between CRT and HDMI. Enabling
8293 * the clock needlessly does no real harm, except use up a
8294 * bit of power potentially.
8295 *
8296 * We'll limit this to IVB with 3 pipes, since it has only two
8297 * DPLLs and so DPLL sharing is the only way to get three pipes
8298 * driving PCH ports at the same time. On SNB we could do this,
8299 * and potentially avoid enabling the second DPLL, but it's not
8300 * clear if it''s a win or loss power wise. No point in doing
8301 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8302 */
8303 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8304 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8305 dpll |= DPLL_SDVO_HIGH_SPEED;
8306
Eric Anholta07d6782011-03-30 13:01:08 -07008307 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008308 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008309 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008310 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008311
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008312 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008313 case 5:
8314 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8315 break;
8316 case 7:
8317 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8318 break;
8319 case 10:
8320 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8321 break;
8322 case 14:
8323 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8324 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008325 }
8326
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008327 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8328 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008329 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008330 else
8331 dpll |= PLL_REF_INPUT_DREFCLK;
8332
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008333 dpll |= DPLL_VCO_ENABLE;
8334
8335 crtc_state->dpll_hw_state.dpll = dpll;
8336 crtc_state->dpll_hw_state.fp0 = fp;
8337 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008338}
8339
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008340static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8341 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008342{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008343 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008344 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008345 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008346 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008347
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008348 memset(&crtc_state->dpll_hw_state, 0,
8349 sizeof(crtc_state->dpll_hw_state));
8350
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008351 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8352 if (!crtc_state->has_pch_encoder)
8353 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008354
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008355 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008356 if (intel_panel_use_ssc(dev_priv)) {
8357 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8358 dev_priv->vbt.lvds_ssc_freq);
8359 refclk = dev_priv->vbt.lvds_ssc_freq;
8360 }
8361
8362 if (intel_is_dual_link_lvds(dev)) {
8363 if (refclk == 100000)
8364 limit = &intel_limits_ironlake_dual_lvds_100m;
8365 else
8366 limit = &intel_limits_ironlake_dual_lvds;
8367 } else {
8368 if (refclk == 100000)
8369 limit = &intel_limits_ironlake_single_lvds_100m;
8370 else
8371 limit = &intel_limits_ironlake_single_lvds;
8372 }
8373 } else {
8374 limit = &intel_limits_ironlake_dac;
8375 }
8376
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008377 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008378 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8379 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008380 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8381 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008382 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008383
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008384 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008385
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008386 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008387 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8388 pipe_name(crtc->pipe));
8389 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008390 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008391
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008392 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008393}
8394
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008395static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8396 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008397{
8398 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008399 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008400 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008401
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008402 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8403 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8404 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8405 & ~TU_SIZE_MASK;
8406 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8407 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8408 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8409}
8410
8411static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8412 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008413 struct intel_link_m_n *m_n,
8414 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008415{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008416 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008417 enum pipe pipe = crtc->pipe;
8418
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008419 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008420 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8421 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8422 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8423 & ~TU_SIZE_MASK;
8424 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8425 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8426 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008427 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8428 * gen < 8) and if DRRS is supported (to make sure the
8429 * registers are not unnecessarily read).
8430 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008431 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008432 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008433 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8434 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8435 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8436 & ~TU_SIZE_MASK;
8437 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8438 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8439 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8440 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008441 } else {
8442 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8443 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8444 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8445 & ~TU_SIZE_MASK;
8446 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8447 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8448 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8449 }
8450}
8451
8452void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008453 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008454{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008455 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008456 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8457 else
8458 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008459 &pipe_config->dp_m_n,
8460 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008461}
8462
Daniel Vetter72419202013-04-04 13:28:53 +02008463static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008464 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008465{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008466 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008467 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008468}
8469
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008470static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008471 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008472{
8473 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008474 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008475 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8476 uint32_t ps_ctrl = 0;
8477 int id = -1;
8478 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008479
Chandra Kondurua1b22782015-04-07 15:28:45 -07008480 /* find scaler attached to this pipe */
8481 for (i = 0; i < crtc->num_scalers; i++) {
8482 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8483 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8484 id = i;
8485 pipe_config->pch_pfit.enabled = true;
8486 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8487 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8488 break;
8489 }
8490 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008491
Chandra Kondurua1b22782015-04-07 15:28:45 -07008492 scaler_state->scaler_id = id;
8493 if (id >= 0) {
8494 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8495 } else {
8496 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008497 }
8498}
8499
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008500static void
8501skylake_get_initial_plane_config(struct intel_crtc *crtc,
8502 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008503{
8504 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008505 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008506 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8507 enum plane_id plane_id = plane->id;
8508 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008509 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008510 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008511 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008512 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008513 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008514
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008515 if (!plane->get_hw_state(plane))
8516 return;
8517
Damien Lespiaud9806c92015-01-21 14:07:19 +00008518 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008519 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008520 DRM_DEBUG_KMS("failed to alloc fb\n");
8521 return;
8522 }
8523
Damien Lespiau1b842c82015-01-21 13:50:54 +00008524 fb = &intel_fb->base;
8525
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008526 fb->dev = dev;
8527
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008528 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008529
James Ausmusb5972772018-01-30 11:49:16 -02008530 if (INTEL_GEN(dev_priv) >= 11)
8531 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8532 else
8533 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008534
8535 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008536 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008537 alpha &= PLANE_COLOR_ALPHA_MASK;
8538 } else {
8539 alpha = val & PLANE_CTL_ALPHA_MASK;
8540 }
8541
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008542 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008543 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008544 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008545
Damien Lespiau40f46282015-02-27 11:15:21 +00008546 tiling = val & PLANE_CTL_TILED_MASK;
8547 switch (tiling) {
8548 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008549 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008550 break;
8551 case PLANE_CTL_TILED_X:
8552 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008553 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008554 break;
8555 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008556 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8557 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8558 else
8559 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008560 break;
8561 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008562 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8563 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8564 else
8565 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008566 break;
8567 default:
8568 MISSING_CASE(tiling);
8569 goto error;
8570 }
8571
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008572 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008573 plane_config->base = base;
8574
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008575 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008576
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008577 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008578 fb->height = ((val >> 16) & 0xfff) + 1;
8579 fb->width = ((val >> 0) & 0x1fff) + 1;
8580
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008581 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008582 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008583 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8584
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008585 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008586
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008587 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008588
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008589 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8590 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008591 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008592 plane_config->size);
8593
Damien Lespiau2d140302015-02-05 17:22:18 +00008594 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008595 return;
8596
8597error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008598 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008599}
8600
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008601static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008602 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008603{
8604 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008605 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008606 uint32_t tmp;
8607
8608 tmp = I915_READ(PF_CTL(crtc->pipe));
8609
8610 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008611 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008612 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8613 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008614
8615 /* We currently do not free assignements of panel fitters on
8616 * ivb/hsw (since we don't use the higher upscaling modes which
8617 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008618 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008619 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8620 PF_PIPE_SEL_IVB(crtc->pipe));
8621 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008622 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008623}
8624
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008625static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008626 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008627{
8628 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008629 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008630 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008631 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008632 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008633
Imre Deak17290502016-02-12 18:55:11 +02008634 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8635 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008636 return false;
8637
Daniel Vettere143a212013-07-04 12:01:15 +02008638 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008639 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008640
Imre Deak17290502016-02-12 18:55:11 +02008641 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008642 tmp = I915_READ(PIPECONF(crtc->pipe));
8643 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008644 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008645
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008646 switch (tmp & PIPECONF_BPC_MASK) {
8647 case PIPECONF_6BPC:
8648 pipe_config->pipe_bpp = 18;
8649 break;
8650 case PIPECONF_8BPC:
8651 pipe_config->pipe_bpp = 24;
8652 break;
8653 case PIPECONF_10BPC:
8654 pipe_config->pipe_bpp = 30;
8655 break;
8656 case PIPECONF_12BPC:
8657 pipe_config->pipe_bpp = 36;
8658 break;
8659 default:
8660 break;
8661 }
8662
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008663 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8664 pipe_config->limited_color_range = true;
8665
Daniel Vetterab9412b2013-05-03 11:49:46 +02008666 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008667 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008668 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008669
Daniel Vetter88adfff2013-03-28 10:42:01 +01008670 pipe_config->has_pch_encoder = true;
8671
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008672 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8673 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8674 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008675
8676 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008677
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008678 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008679 /*
8680 * The pipe->pch transcoder and pch transcoder->pll
8681 * mapping is fixed.
8682 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008683 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008684 } else {
8685 tmp = I915_READ(PCH_DPLL_SEL);
8686 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008687 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008688 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008689 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008690 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008691
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008692 pipe_config->shared_dpll =
8693 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8694 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008695
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008696 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8697 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008698
8699 tmp = pipe_config->dpll_hw_state.dpll;
8700 pipe_config->pixel_multiplier =
8701 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8702 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008703
8704 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008705 } else {
8706 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008707 }
8708
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008709 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008710 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008711
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008712 ironlake_get_pfit_config(crtc, pipe_config);
8713
Imre Deak17290502016-02-12 18:55:11 +02008714 ret = true;
8715
8716out:
8717 intel_display_power_put(dev_priv, power_domain);
8718
8719 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008720}
8721
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008722static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8723{
Chris Wilson91c8a322016-07-05 10:40:23 +01008724 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008725 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008726
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008727 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008728 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008729 pipe_name(crtc->pipe));
8730
Imre Deak9c3a16c2017-08-14 18:15:30 +03008731 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8732 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008733 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008734 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8735 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008736 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008737 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008738 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008739 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008740 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008741 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008742 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008743 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008744 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008745 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008746 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008747
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008748 /*
8749 * In theory we can still leave IRQs enabled, as long as only the HPD
8750 * interrupts remain enabled. We used to check for that, but since it's
8751 * gen-specific and since we only disable LCPLL after we fully disable
8752 * the interrupts, the check below should be enough.
8753 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008754 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008755}
8756
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008757static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8758{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008759 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008760 return I915_READ(D_COMP_HSW);
8761 else
8762 return I915_READ(D_COMP_BDW);
8763}
8764
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008765static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8766{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008767 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008768 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008769 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8770 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008771 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008772 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008773 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008774 I915_WRITE(D_COMP_BDW, val);
8775 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008776 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008777}
8778
8779/*
8780 * This function implements pieces of two sequences from BSpec:
8781 * - Sequence for display software to disable LCPLL
8782 * - Sequence for display software to allow package C8+
8783 * The steps implemented here are just the steps that actually touch the LCPLL
8784 * register. Callers should take care of disabling all the display engine
8785 * functions, doing the mode unset, fixing interrupts, etc.
8786 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008787static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8788 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008789{
8790 uint32_t val;
8791
8792 assert_can_disable_lcpll(dev_priv);
8793
8794 val = I915_READ(LCPLL_CTL);
8795
8796 if (switch_to_fclk) {
8797 val |= LCPLL_CD_SOURCE_FCLK;
8798 I915_WRITE(LCPLL_CTL, val);
8799
Imre Deakf53dd632016-06-28 13:37:32 +03008800 if (wait_for_us(I915_READ(LCPLL_CTL) &
8801 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008802 DRM_ERROR("Switching to FCLK failed\n");
8803
8804 val = I915_READ(LCPLL_CTL);
8805 }
8806
8807 val |= LCPLL_PLL_DISABLE;
8808 I915_WRITE(LCPLL_CTL, val);
8809 POSTING_READ(LCPLL_CTL);
8810
Chris Wilson24d84412016-06-30 15:33:07 +01008811 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008812 DRM_ERROR("LCPLL still locked\n");
8813
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008814 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008815 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008816 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008817 ndelay(100);
8818
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008819 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8820 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008821 DRM_ERROR("D_COMP RCOMP still in progress\n");
8822
8823 if (allow_power_down) {
8824 val = I915_READ(LCPLL_CTL);
8825 val |= LCPLL_POWER_DOWN_ALLOW;
8826 I915_WRITE(LCPLL_CTL, val);
8827 POSTING_READ(LCPLL_CTL);
8828 }
8829}
8830
8831/*
8832 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8833 * source.
8834 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008835static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008836{
8837 uint32_t val;
8838
8839 val = I915_READ(LCPLL_CTL);
8840
8841 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8842 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8843 return;
8844
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008845 /*
8846 * Make sure we're not on PC8 state before disabling PC8, otherwise
8847 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008848 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008849 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008850
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008851 if (val & LCPLL_POWER_DOWN_ALLOW) {
8852 val &= ~LCPLL_POWER_DOWN_ALLOW;
8853 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008854 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008855 }
8856
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008857 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008858 val |= D_COMP_COMP_FORCE;
8859 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008860 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008861
8862 val = I915_READ(LCPLL_CTL);
8863 val &= ~LCPLL_PLL_DISABLE;
8864 I915_WRITE(LCPLL_CTL, val);
8865
Chris Wilson93220c02016-06-30 15:33:08 +01008866 if (intel_wait_for_register(dev_priv,
8867 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8868 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008869 DRM_ERROR("LCPLL not locked yet\n");
8870
8871 if (val & LCPLL_CD_SOURCE_FCLK) {
8872 val = I915_READ(LCPLL_CTL);
8873 val &= ~LCPLL_CD_SOURCE_FCLK;
8874 I915_WRITE(LCPLL_CTL, val);
8875
Imre Deakf53dd632016-06-28 13:37:32 +03008876 if (wait_for_us((I915_READ(LCPLL_CTL) &
8877 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008878 DRM_ERROR("Switching back to LCPLL failed\n");
8879 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008880
Mika Kuoppala59bad942015-01-16 11:34:40 +02008881 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008882
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008883 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008884 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008885}
8886
Paulo Zanoni765dab672014-03-07 20:08:18 -03008887/*
8888 * Package states C8 and deeper are really deep PC states that can only be
8889 * reached when all the devices on the system allow it, so even if the graphics
8890 * device allows PC8+, it doesn't mean the system will actually get to these
8891 * states. Our driver only allows PC8+ when going into runtime PM.
8892 *
8893 * The requirements for PC8+ are that all the outputs are disabled, the power
8894 * well is disabled and most interrupts are disabled, and these are also
8895 * requirements for runtime PM. When these conditions are met, we manually do
8896 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8897 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8898 * hang the machine.
8899 *
8900 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8901 * the state of some registers, so when we come back from PC8+ we need to
8902 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8903 * need to take care of the registers kept by RC6. Notice that this happens even
8904 * if we don't put the device in PCI D3 state (which is what currently happens
8905 * because of the runtime PM support).
8906 *
8907 * For more, read "Display Sequences for Package C8" on the hardware
8908 * documentation.
8909 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008910void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008911{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008912 uint32_t val;
8913
Paulo Zanonic67a4702013-08-19 13:18:09 -03008914 DRM_DEBUG_KMS("Enabling package C8+\n");
8915
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008916 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008917 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8918 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8919 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8920 }
8921
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008922 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008923 hsw_disable_lcpll(dev_priv, true, true);
8924}
8925
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008926void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008927{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008928 uint32_t val;
8929
Paulo Zanonic67a4702013-08-19 13:18:09 -03008930 DRM_DEBUG_KMS("Disabling package C8+\n");
8931
8932 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008933 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008934
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008935 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008936 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8937 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8938 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8939 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008940}
8941
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008942static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8943 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008944{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008945 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008946 struct intel_encoder *encoder =
8947 intel_ddi_get_crtc_new_encoder(crtc_state);
8948
8949 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8950 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8951 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008952 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008953 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008954 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008955
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008956 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008957}
8958
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008959static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8960 enum port port,
8961 struct intel_crtc_state *pipe_config)
8962{
8963 enum intel_dpll_id id;
8964 u32 temp;
8965
8966 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03008967 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008968
8969 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8970 return;
8971
8972 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8973}
8974
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308975static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8976 enum port port,
8977 struct intel_crtc_state *pipe_config)
8978{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008979 enum intel_dpll_id id;
8980
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308981 switch (port) {
8982 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008983 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308984 break;
8985 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008986 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308987 break;
8988 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008989 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308990 break;
8991 default:
8992 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008993 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308994 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008995
8996 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308997}
8998
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008999static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9000 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009001 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009002{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009003 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009004 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009005
9006 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009007 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009008
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009009 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009010 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009011
9012 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009013}
9014
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009015static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9016 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009017 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009018{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009019 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009020 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009021
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009022 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009023 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009024 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009025 break;
9026 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009027 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009028 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009029 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009030 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009031 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009032 case PORT_CLK_SEL_LCPLL_810:
9033 id = DPLL_ID_LCPLL_810;
9034 break;
9035 case PORT_CLK_SEL_LCPLL_1350:
9036 id = DPLL_ID_LCPLL_1350;
9037 break;
9038 case PORT_CLK_SEL_LCPLL_2700:
9039 id = DPLL_ID_LCPLL_2700;
9040 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009041 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009042 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009043 /* fall through */
9044 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009045 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009046 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009047
9048 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009049}
9050
Jani Nikulacf304292016-03-18 17:05:41 +02009051static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9052 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009053 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009054{
9055 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009056 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009057 enum intel_display_power_domain power_domain;
9058 u32 tmp;
9059
Imre Deakd9a7bc62016-05-12 16:18:50 +03009060 /*
9061 * The pipe->transcoder mapping is fixed with the exception of the eDP
9062 * transcoder handled below.
9063 */
Jani Nikulacf304292016-03-18 17:05:41 +02009064 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9065
9066 /*
9067 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9068 * consistency and less surprising code; it's in always on power).
9069 */
9070 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9071 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9072 enum pipe trans_edp_pipe;
9073 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9074 default:
9075 WARN(1, "unknown pipe linked to edp transcoder\n");
9076 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9077 case TRANS_DDI_EDP_INPUT_A_ON:
9078 trans_edp_pipe = PIPE_A;
9079 break;
9080 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9081 trans_edp_pipe = PIPE_B;
9082 break;
9083 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9084 trans_edp_pipe = PIPE_C;
9085 break;
9086 }
9087
9088 if (trans_edp_pipe == crtc->pipe)
9089 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9090 }
9091
9092 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9093 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9094 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009095 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009096
9097 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9098
9099 return tmp & PIPECONF_ENABLE;
9100}
9101
Jani Nikula4d1de972016-03-18 17:05:42 +02009102static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9103 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009104 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009105{
9106 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009107 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009108 enum intel_display_power_domain power_domain;
9109 enum port port;
9110 enum transcoder cpu_transcoder;
9111 u32 tmp;
9112
Jani Nikula4d1de972016-03-18 17:05:42 +02009113 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9114 if (port == PORT_A)
9115 cpu_transcoder = TRANSCODER_DSI_A;
9116 else
9117 cpu_transcoder = TRANSCODER_DSI_C;
9118
9119 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9120 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9121 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009122 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009123
Imre Deakdb18b6a2016-03-24 12:41:40 +02009124 /*
9125 * The PLL needs to be enabled with a valid divider
9126 * configuration, otherwise accessing DSI registers will hang
9127 * the machine. See BSpec North Display Engine
9128 * registers/MIPI[BXT]. We can break out here early, since we
9129 * need the same DSI PLL to be enabled for both DSI ports.
9130 */
9131 if (!intel_dsi_pll_is_enabled(dev_priv))
9132 break;
9133
Jani Nikula4d1de972016-03-18 17:05:42 +02009134 /* XXX: this works for video mode only */
9135 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9136 if (!(tmp & DPI_ENABLE))
9137 continue;
9138
9139 tmp = I915_READ(MIPI_CTRL(port));
9140 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9141 continue;
9142
9143 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009144 break;
9145 }
9146
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009147 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009148}
9149
Daniel Vetter26804af2014-06-25 22:01:55 +03009150static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009151 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009152{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009153 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009154 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009155 enum port port;
9156 uint32_t tmp;
9157
9158 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9159
9160 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9161
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009162 if (IS_CANNONLAKE(dev_priv))
9163 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9164 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009165 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009166 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309167 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009168 else
9169 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009170
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009171 pll = pipe_config->shared_dpll;
9172 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009173 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9174 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009175 }
9176
Daniel Vetter26804af2014-06-25 22:01:55 +03009177 /*
9178 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9179 * DDI E. So just check whether this pipe is wired to DDI E and whether
9180 * the PCH transcoder is on.
9181 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009182 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009183 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009184 pipe_config->has_pch_encoder = true;
9185
9186 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9187 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9188 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9189
9190 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9191 }
9192}
9193
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009194static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009195 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009196{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009197 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009198 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009199 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009200 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009201
Imre Deake79dfb52017-07-20 01:50:57 +03009202 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009203
Imre Deak17290502016-02-12 18:55:11 +02009204 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9205 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009206 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009207 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009208
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009209 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009210
Jani Nikulacf304292016-03-18 17:05:41 +02009211 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009212
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009213 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009214 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9215 WARN_ON(active);
9216 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009217 }
9218
Jani Nikulacf304292016-03-18 17:05:41 +02009219 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009220 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009221
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009222 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009223 haswell_get_ddi_port_state(crtc, pipe_config);
9224 intel_get_pipe_timings(crtc, pipe_config);
9225 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009226
Jani Nikulabc58be62016-03-18 17:05:39 +02009227 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009228
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009229 pipe_config->gamma_mode =
9230 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9231
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009232 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309233 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9234 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9235
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009236 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309237 bool blend_mode_420 = tmp &
9238 PIPEMISC_YUV420_MODE_FULL_BLEND;
9239
9240 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9241 if (pipe_config->ycbcr420 != clrspace_yuv ||
9242 pipe_config->ycbcr420 != blend_mode_420)
9243 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9244 } else if (clrspace_yuv) {
9245 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9246 }
9247 }
9248
Imre Deak17290502016-02-12 18:55:11 +02009249 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9250 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009251 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009252 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009253 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009254 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009255 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009256 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009257
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009258 if (hsw_crtc_supports_ips(crtc)) {
9259 if (IS_HASWELL(dev_priv))
9260 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9261 else {
9262 /*
9263 * We cannot readout IPS state on broadwell, set to
9264 * true so we can set it to a defined state on first
9265 * commit.
9266 */
9267 pipe_config->ips_enabled = true;
9268 }
9269 }
9270
Jani Nikula4d1de972016-03-18 17:05:42 +02009271 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9272 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009273 pipe_config->pixel_multiplier =
9274 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9275 } else {
9276 pipe_config->pixel_multiplier = 1;
9277 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009278
Imre Deak17290502016-02-12 18:55:11 +02009279out:
9280 for_each_power_domain(power_domain, power_domain_mask)
9281 intel_display_power_put(dev_priv, power_domain);
9282
Jani Nikulacf304292016-03-18 17:05:41 +02009283 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009284}
9285
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009286static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009287{
9288 struct drm_i915_private *dev_priv =
9289 to_i915(plane_state->base.plane->dev);
9290 const struct drm_framebuffer *fb = plane_state->base.fb;
9291 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9292 u32 base;
9293
9294 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9295 base = obj->phys_handle->busaddr;
9296 else
9297 base = intel_plane_ggtt_offset(plane_state);
9298
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009299 base += plane_state->main.offset;
9300
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009301 /* ILK+ do this automagically */
9302 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009303 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009304 base += (plane_state->base.crtc_h *
9305 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9306
9307 return base;
9308}
9309
Ville Syrjäläed270222017-03-27 21:55:36 +03009310static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9311{
9312 int x = plane_state->base.crtc_x;
9313 int y = plane_state->base.crtc_y;
9314 u32 pos = 0;
9315
9316 if (x < 0) {
9317 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9318 x = -x;
9319 }
9320 pos |= x << CURSOR_X_SHIFT;
9321
9322 if (y < 0) {
9323 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9324 y = -y;
9325 }
9326 pos |= y << CURSOR_Y_SHIFT;
9327
9328 return pos;
9329}
9330
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009331static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9332{
9333 const struct drm_mode_config *config =
9334 &plane_state->base.plane->dev->mode_config;
9335 int width = plane_state->base.crtc_w;
9336 int height = plane_state->base.crtc_h;
9337
9338 return width > 0 && width <= config->cursor_width &&
9339 height > 0 && height <= config->cursor_height;
9340}
9341
Ville Syrjälä659056f2017-03-27 21:55:39 +03009342static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9343 struct intel_plane_state *plane_state)
9344{
9345 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009346 int src_x, src_y;
9347 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009348 int ret;
9349
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009350 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9351 &crtc_state->base,
9352 &plane_state->clip,
9353 DRM_PLANE_HELPER_NO_SCALING,
9354 DRM_PLANE_HELPER_NO_SCALING,
9355 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009356 if (ret)
9357 return ret;
9358
9359 if (!fb)
9360 return 0;
9361
9362 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9363 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9364 return -EINVAL;
9365 }
9366
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009367 src_x = plane_state->base.src_x >> 16;
9368 src_y = plane_state->base.src_y >> 16;
9369
9370 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9371 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9372
9373 if (src_x != 0 || src_y != 0) {
9374 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9375 return -EINVAL;
9376 }
9377
9378 plane_state->main.offset = offset;
9379
Ville Syrjälä659056f2017-03-27 21:55:39 +03009380 return 0;
9381}
9382
Ville Syrjälä292889e2017-03-17 23:18:01 +02009383static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9384 const struct intel_plane_state *plane_state)
9385{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009386 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009387
Ville Syrjälä292889e2017-03-17 23:18:01 +02009388 return CURSOR_ENABLE |
9389 CURSOR_GAMMA_ENABLE |
9390 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009391 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009392}
9393
Ville Syrjälä659056f2017-03-27 21:55:39 +03009394static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9395{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009396 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009397
9398 /*
9399 * 845g/865g are only limited by the width of their cursors,
9400 * the height is arbitrary up to the precision of the register.
9401 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009402 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009403}
9404
9405static int i845_check_cursor(struct intel_plane *plane,
9406 struct intel_crtc_state *crtc_state,
9407 struct intel_plane_state *plane_state)
9408{
9409 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009410 int ret;
9411
9412 ret = intel_check_cursor(crtc_state, plane_state);
9413 if (ret)
9414 return ret;
9415
9416 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009417 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009418 return 0;
9419
9420 /* Check for which cursor types we support */
9421 if (!i845_cursor_size_ok(plane_state)) {
9422 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9423 plane_state->base.crtc_w,
9424 plane_state->base.crtc_h);
9425 return -EINVAL;
9426 }
9427
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009428 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009429 case 256:
9430 case 512:
9431 case 1024:
9432 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009433 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009434 default:
9435 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9436 fb->pitches[0]);
9437 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009438 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009439
Ville Syrjälä659056f2017-03-27 21:55:39 +03009440 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9441
9442 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009443}
9444
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009445static void i845_update_cursor(struct intel_plane *plane,
9446 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009447 const struct intel_plane_state *plane_state)
9448{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009449 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009450 u32 cntl = 0, base = 0, pos = 0, size = 0;
9451 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009452
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009453 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009454 unsigned int width = plane_state->base.crtc_w;
9455 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009456
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009457 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009458 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009459
9460 base = intel_cursor_base(plane_state);
9461 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009462 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009463
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009464 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9465
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009466 /* On these chipsets we can only modify the base/size/stride
9467 * whilst the cursor is disabled.
9468 */
9469 if (plane->cursor.base != base ||
9470 plane->cursor.size != size ||
9471 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009472 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009473 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009474 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009475 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009476 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009477
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009478 plane->cursor.base = base;
9479 plane->cursor.size = size;
9480 plane->cursor.cntl = cntl;
9481 } else {
9482 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009483 }
9484
Ville Syrjälä75343a42017-03-27 21:55:38 +03009485 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009486
9487 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9488}
9489
9490static void i845_disable_cursor(struct intel_plane *plane,
9491 struct intel_crtc *crtc)
9492{
9493 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009494}
9495
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009496static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9497{
9498 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9499 enum intel_display_power_domain power_domain;
9500 bool ret;
9501
9502 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9503 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9504 return false;
9505
9506 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9507
9508 intel_display_power_put(dev_priv, power_domain);
9509
9510 return ret;
9511}
9512
Ville Syrjälä292889e2017-03-17 23:18:01 +02009513static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9514 const struct intel_plane_state *plane_state)
9515{
9516 struct drm_i915_private *dev_priv =
9517 to_i915(plane_state->base.plane->dev);
9518 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009519 u32 cntl;
9520
9521 cntl = MCURSOR_GAMMA_ENABLE;
9522
9523 if (HAS_DDI(dev_priv))
9524 cntl |= CURSOR_PIPE_CSC_ENABLE;
9525
Ville Syrjäläd509e282017-03-27 21:55:32 +03009526 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009527
9528 switch (plane_state->base.crtc_w) {
9529 case 64:
9530 cntl |= CURSOR_MODE_64_ARGB_AX;
9531 break;
9532 case 128:
9533 cntl |= CURSOR_MODE_128_ARGB_AX;
9534 break;
9535 case 256:
9536 cntl |= CURSOR_MODE_256_ARGB_AX;
9537 break;
9538 default:
9539 MISSING_CASE(plane_state->base.crtc_w);
9540 return 0;
9541 }
9542
Robert Fossc2c446a2017-05-19 16:50:17 -04009543 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009544 cntl |= CURSOR_ROTATE_180;
9545
9546 return cntl;
9547}
9548
Ville Syrjälä659056f2017-03-27 21:55:39 +03009549static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009550{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009551 struct drm_i915_private *dev_priv =
9552 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009553 int width = plane_state->base.crtc_w;
9554 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009555
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009556 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009557 return false;
9558
Ville Syrjälä024faac2017-03-27 21:55:42 +03009559 /* Cursor width is limited to a few power-of-two sizes */
9560 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009561 case 256:
9562 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009563 case 64:
9564 break;
9565 default:
9566 return false;
9567 }
9568
Ville Syrjälädc41c152014-08-13 11:57:05 +03009569 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009570 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9571 * height from 8 lines up to the cursor width, when the
9572 * cursor is not rotated. Everything else requires square
9573 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009574 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009575 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009576 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009577 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009578 return false;
9579 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009580 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009581 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009582 }
9583
9584 return true;
9585}
9586
Ville Syrjälä659056f2017-03-27 21:55:39 +03009587static int i9xx_check_cursor(struct intel_plane *plane,
9588 struct intel_crtc_state *crtc_state,
9589 struct intel_plane_state *plane_state)
9590{
9591 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9592 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009593 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009594 int ret;
9595
9596 ret = intel_check_cursor(crtc_state, plane_state);
9597 if (ret)
9598 return ret;
9599
9600 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009601 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009602 return 0;
9603
9604 /* Check for which cursor types we support */
9605 if (!i9xx_cursor_size_ok(plane_state)) {
9606 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9607 plane_state->base.crtc_w,
9608 plane_state->base.crtc_h);
9609 return -EINVAL;
9610 }
9611
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009612 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9613 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9614 fb->pitches[0], plane_state->base.crtc_w);
9615 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009616 }
9617
9618 /*
9619 * There's something wrong with the cursor on CHV pipe C.
9620 * If it straddles the left edge of the screen then
9621 * moving it away from the edge or disabling it often
9622 * results in a pipe underrun, and often that can lead to
9623 * dead pipe (constant underrun reported, and it scans
9624 * out just a solid color). To recover from that, the
9625 * display power well must be turned off and on again.
9626 * Refuse the put the cursor into that compromised position.
9627 */
9628 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9629 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9630 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9631 return -EINVAL;
9632 }
9633
9634 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9635
9636 return 0;
9637}
9638
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009639static void i9xx_update_cursor(struct intel_plane *plane,
9640 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309641 const struct intel_plane_state *plane_state)
9642{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009643 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9644 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009645 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009646 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309647
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009648 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009649 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009650
Ville Syrjälä024faac2017-03-27 21:55:42 +03009651 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9652 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9653
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009654 base = intel_cursor_base(plane_state);
9655 pos = intel_cursor_position(plane_state);
9656 }
9657
9658 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9659
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009660 /*
9661 * On some platforms writing CURCNTR first will also
9662 * cause CURPOS to be armed by the CURBASE write.
9663 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009664 * arm itself. Thus we always start the full update
9665 * with a CURCNTR write.
9666 *
9667 * On other platforms CURPOS always requires the
9668 * CURBASE write to arm the update. Additonally
9669 * a write to any of the cursor register will cancel
9670 * an already armed cursor update. Thus leaving out
9671 * the CURBASE write after CURPOS could lead to a
9672 * cursor that doesn't appear to move, or even change
9673 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009674 *
9675 * CURCNTR and CUR_FBC_CTL are always
9676 * armed by the CURBASE write only.
9677 */
9678 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009679 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009680 plane->cursor.cntl != cntl) {
9681 I915_WRITE_FW(CURCNTR(pipe), cntl);
9682 if (HAS_CUR_FBC(dev_priv))
9683 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9684 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009685 I915_WRITE_FW(CURBASE(pipe), base);
9686
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009687 plane->cursor.base = base;
9688 plane->cursor.size = fbc_ctl;
9689 plane->cursor.cntl = cntl;
9690 } else {
9691 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009692 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009693 }
9694
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309695 POSTING_READ_FW(CURBASE(pipe));
9696
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009697 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009698}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009699
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009700static void i9xx_disable_cursor(struct intel_plane *plane,
9701 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009702{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009703 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009704}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009705
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009706static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9707{
9708 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9709 enum intel_display_power_domain power_domain;
9710 enum pipe pipe = plane->pipe;
9711 bool ret;
9712
9713 /*
9714 * Not 100% correct for planes that can move between pipes,
9715 * but that's only the case for gen2-3 which don't have any
9716 * display power wells.
9717 */
9718 power_domain = POWER_DOMAIN_PIPE(pipe);
9719 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9720 return false;
9721
9722 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9723
9724 intel_display_power_put(dev_priv, power_domain);
9725
9726 return ret;
9727}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009728
Jesse Barnes79e53942008-11-07 14:24:08 -08009729/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009730static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009731 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9732 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9733};
9734
Daniel Vettera8bb6812014-02-10 18:00:39 +01009735struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009736intel_framebuffer_create(struct drm_i915_gem_object *obj,
9737 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009738{
9739 struct intel_framebuffer *intel_fb;
9740 int ret;
9741
9742 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009743 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009744 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009745
Chris Wilson24dbf512017-02-15 10:59:18 +00009746 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009747 if (ret)
9748 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009749
9750 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009751
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009752err:
9753 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009754 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009755}
9756
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009757static int intel_modeset_disable_planes(struct drm_atomic_state *state,
9758 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +01009759{
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009760 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009761 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009762 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009763
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009764 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009765 if (ret)
9766 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009767
9768 for_each_new_plane_in_state(state, plane, plane_state, i) {
9769 if (plane_state->crtc != crtc)
9770 continue;
9771
9772 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
9773 if (ret)
9774 return ret;
9775
9776 drm_atomic_set_fb_for_plane(plane_state, NULL);
9777 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009778
9779 return 0;
9780}
9781
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009782int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009783 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009784 struct intel_load_detect_pipe *old,
9785 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009786{
9787 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009788 struct intel_encoder *intel_encoder =
9789 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009790 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009791 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009792 struct drm_crtc *crtc = NULL;
9793 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009794 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -05009795 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009796 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009797 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009798 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009799 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009800
Chris Wilsond2dff872011-04-19 08:36:26 +01009801 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009802 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009803 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009804
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009805 old->restore_state = NULL;
9806
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009807 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009808
Jesse Barnes79e53942008-11-07 14:24:08 -08009809 /*
9810 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009811 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009812 * - if the connector already has an assigned crtc, use it (but make
9813 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009814 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009815 * - try to find the first unused crtc that can drive this connector,
9816 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009817 */
9818
9819 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009820 if (connector->state->crtc) {
9821 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009822
Rob Clark51fd3712013-11-19 12:10:12 -05009823 ret = drm_modeset_lock(&crtc->mutex, ctx);
9824 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009825 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009826
9827 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009828 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009829 }
9830
9831 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009832 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009833 i++;
9834 if (!(encoder->possible_crtcs & (1 << i)))
9835 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009836
9837 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9838 if (ret)
9839 goto fail;
9840
9841 if (possible_crtc->state->enable) {
9842 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009843 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009844 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009845
9846 crtc = possible_crtc;
9847 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009848 }
9849
9850 /*
9851 * If we didn't find an unused CRTC, don't use any.
9852 */
9853 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009854 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009855 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009856 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009857 }
9858
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009859found:
9860 intel_crtc = to_intel_crtc(crtc);
9861
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009862 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009863 restore_state = drm_atomic_state_alloc(dev);
9864 if (!state || !restore_state) {
9865 ret = -ENOMEM;
9866 goto fail;
9867 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009868
9869 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009870 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009871
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009872 connector_state = drm_atomic_get_connector_state(state, connector);
9873 if (IS_ERR(connector_state)) {
9874 ret = PTR_ERR(connector_state);
9875 goto fail;
9876 }
9877
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009878 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9879 if (ret)
9880 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009881
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009882 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9883 if (IS_ERR(crtc_state)) {
9884 ret = PTR_ERR(crtc_state);
9885 goto fail;
9886 }
9887
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009888 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009889
Chris Wilson64927112011-04-20 07:25:26 +01009890 if (!mode)
9891 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009892
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009893 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009894 if (ret)
9895 goto fail;
9896
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009897 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009898 if (ret)
9899 goto fail;
9900
9901 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9902 if (!ret)
9903 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009904 if (ret) {
9905 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9906 goto fail;
9907 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009908
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009909 ret = drm_atomic_commit(state);
9910 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009911 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009912 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009913 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009914
9915 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009916 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009917
Jesse Barnes79e53942008-11-07 14:24:08 -08009918 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009919 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009920 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009921
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009922fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009923 if (state) {
9924 drm_atomic_state_put(state);
9925 state = NULL;
9926 }
9927 if (restore_state) {
9928 drm_atomic_state_put(restore_state);
9929 restore_state = NULL;
9930 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009931
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009932 if (ret == -EDEADLK)
9933 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009934
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009935 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009936}
9937
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009938void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009939 struct intel_load_detect_pipe *old,
9940 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009941{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009942 struct intel_encoder *intel_encoder =
9943 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009944 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009945 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009946 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009947
Chris Wilsond2dff872011-04-19 08:36:26 +01009948 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009949 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009950 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009951
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009952 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009953 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009954
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009955 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009956 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009957 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009958 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009959}
9960
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009961static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009962 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009963{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009964 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009965 u32 dpll = pipe_config->dpll_hw_state.dpll;
9966
9967 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009968 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009969 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009970 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009971 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009972 return 96000;
9973 else
9974 return 48000;
9975}
9976
Jesse Barnes79e53942008-11-07 14:24:08 -08009977/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009978static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009979 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009980{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009981 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009982 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009983 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009984 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009985 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009986 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009987 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009988 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009989
9990 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009991 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009992 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009993 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009994
9995 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009996 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009997 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9998 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009999 } else {
10000 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10001 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10002 }
10003
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010004 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010005 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010006 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10007 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010008 else
10009 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010010 DPLL_FPA01_P1_POST_DIV_SHIFT);
10011
10012 switch (dpll & DPLL_MODE_MASK) {
10013 case DPLLB_MODE_DAC_SERIAL:
10014 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10015 5 : 10;
10016 break;
10017 case DPLLB_MODE_LVDS:
10018 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10019 7 : 14;
10020 break;
10021 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010022 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010023 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010024 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010025 }
10026
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010027 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010028 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010029 else
Imre Deakdccbea32015-06-22 23:35:51 +030010030 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010031 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010032 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010033 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010034
10035 if (is_lvds) {
10036 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10037 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010038
10039 if (lvds & LVDS_CLKB_POWER_UP)
10040 clock.p2 = 7;
10041 else
10042 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010043 } else {
10044 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10045 clock.p1 = 2;
10046 else {
10047 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10048 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10049 }
10050 if (dpll & PLL_P2_DIVIDE_BY_4)
10051 clock.p2 = 4;
10052 else
10053 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010054 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010055
Imre Deakdccbea32015-06-22 23:35:51 +030010056 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010057 }
10058
Ville Syrjälä18442d02013-09-13 16:00:08 +030010059 /*
10060 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010061 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010062 * encoder's get_config() function.
10063 */
Imre Deakdccbea32015-06-22 23:35:51 +030010064 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010065}
10066
Ville Syrjälä6878da02013-09-13 15:59:11 +030010067int intel_dotclock_calculate(int link_freq,
10068 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010069{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010070 /*
10071 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010072 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010073 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010074 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010075 *
10076 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010077 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010078 */
10079
Ville Syrjälä6878da02013-09-13 15:59:11 +030010080 if (!m_n->link_n)
10081 return 0;
10082
Chris Wilson31236982017-09-13 11:51:53 +010010083 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010084}
10085
Ville Syrjälä18442d02013-09-13 16:00:08 +030010086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010087 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010088{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010089 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010090
10091 /* read out port_clock from the DPLL */
10092 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010093
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010094 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010095 * In case there is an active pipe without active ports,
10096 * we may need some idea for the dotclock anyway.
10097 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010098 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010099 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010100 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010101 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010102}
10103
Ville Syrjäläde330812017-10-09 19:19:50 +030010104/* Returns the currently programmed mode of the given encoder. */
10105struct drm_display_mode *
10106intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010107{
Ville Syrjäläde330812017-10-09 19:19:50 +030010108 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10109 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010110 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010111 struct intel_crtc *crtc;
10112 enum pipe pipe;
10113
10114 if (!encoder->get_hw_state(encoder, &pipe))
10115 return NULL;
10116
10117 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010118
10119 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10120 if (!mode)
10121 return NULL;
10122
Ville Syrjäläde330812017-10-09 19:19:50 +030010123 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10124 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010125 kfree(mode);
10126 return NULL;
10127 }
10128
Ville Syrjäläde330812017-10-09 19:19:50 +030010129 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010130
Ville Syrjäläde330812017-10-09 19:19:50 +030010131 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10132 kfree(crtc_state);
10133 kfree(mode);
10134 return NULL;
10135 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010136
Ville Syrjäläde330812017-10-09 19:19:50 +030010137 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010138
Ville Syrjäläde330812017-10-09 19:19:50 +030010139 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010140
Ville Syrjäläde330812017-10-09 19:19:50 +030010141 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010142
Jesse Barnes79e53942008-11-07 14:24:08 -080010143 return mode;
10144}
10145
10146static void intel_crtc_destroy(struct drm_crtc *crtc)
10147{
10148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10149
10150 drm_crtc_cleanup(crtc);
10151 kfree(intel_crtc);
10152}
10153
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010154/**
10155 * intel_wm_need_update - Check whether watermarks need updating
10156 * @plane: drm plane
10157 * @state: new plane state
10158 *
10159 * Check current plane state versus the new one to determine whether
10160 * watermarks need to be recalculated.
10161 *
10162 * Returns true or false.
10163 */
10164static bool intel_wm_need_update(struct drm_plane *plane,
10165 struct drm_plane_state *state)
10166{
Matt Roperd21fbe82015-09-24 15:53:12 -070010167 struct intel_plane_state *new = to_intel_plane_state(state);
10168 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10169
10170 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010171 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010172 return true;
10173
10174 if (!cur->base.fb || !new->base.fb)
10175 return false;
10176
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010177 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010178 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010179 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10180 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10181 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10182 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010183 return true;
10184
10185 return false;
10186}
10187
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010188static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010189{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010190 int src_w = drm_rect_width(&state->base.src) >> 16;
10191 int src_h = drm_rect_height(&state->base.src) >> 16;
10192 int dst_w = drm_rect_width(&state->base.dst);
10193 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010194
10195 return (src_w != dst_w || src_h != dst_h);
10196}
10197
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010198int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10199 struct drm_crtc_state *crtc_state,
10200 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010201 struct drm_plane_state *plane_state)
10202{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010203 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010204 struct drm_crtc *crtc = crtc_state->crtc;
10205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010206 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010207 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010208 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010209 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010210 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010211 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010212 bool turn_off, turn_on, visible, was_visible;
10213 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010214 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010215
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010216 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010217 ret = skl_update_scaler_plane(
10218 to_intel_crtc_state(crtc_state),
10219 to_intel_plane_state(plane_state));
10220 if (ret)
10221 return ret;
10222 }
10223
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010224 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010225 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010226
10227 if (!was_crtc_enabled && WARN_ON(was_visible))
10228 was_visible = false;
10229
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010230 /*
10231 * Visibility is calculated as if the crtc was on, but
10232 * after scaler setup everything depends on it being off
10233 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010234 *
10235 * FIXME this is wrong for watermarks. Watermarks should also
10236 * be computed as if the pipe would be active. Perhaps move
10237 * per-plane wm computation to the .check_plane() hook, and
10238 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010239 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010240 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010241 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010242 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10243 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010244
10245 if (!was_visible && !visible)
10246 return 0;
10247
Maarten Lankhorste8861672016-02-24 11:24:26 +010010248 if (fb != old_plane_state->base.fb)
10249 pipe_config->fb_changed = true;
10250
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010251 turn_off = was_visible && (!visible || mode_changed);
10252 turn_on = visible && (!was_visible || mode_changed);
10253
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010254 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010255 intel_crtc->base.base.id, intel_crtc->base.name,
10256 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010257 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010258
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010259 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010260 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010261 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010262 turn_off, turn_on, mode_changed);
10263
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010264 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010265 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010266 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010267
10268 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010269 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010270 pipe_config->disable_cxsr = true;
10271 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010272 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010273 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010274
Ville Syrjälä852eb002015-06-24 22:00:07 +030010275 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010276 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010277 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010278 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010279 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010280 /* FIXME bollocks */
10281 pipe_config->update_wm_pre = true;
10282 pipe_config->update_wm_post = true;
10283 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010284 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010285
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010286 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010287 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010288
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010289 /*
10290 * WaCxSRDisabledForSpriteScaling:ivb
10291 *
10292 * cstate->update_wm was already set above, so this flag will
10293 * take effect when we commit and program watermarks.
10294 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010295 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010296 needs_scaling(to_intel_plane_state(plane_state)) &&
10297 !needs_scaling(old_plane_state))
10298 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010299
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010300 return 0;
10301}
10302
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010303static bool encoders_cloneable(const struct intel_encoder *a,
10304 const struct intel_encoder *b)
10305{
10306 /* masks could be asymmetric, so check both ways */
10307 return a == b || (a->cloneable & (1 << b->type) &&
10308 b->cloneable & (1 << a->type));
10309}
10310
10311static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10312 struct intel_crtc *crtc,
10313 struct intel_encoder *encoder)
10314{
10315 struct intel_encoder *source_encoder;
10316 struct drm_connector *connector;
10317 struct drm_connector_state *connector_state;
10318 int i;
10319
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010320 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010321 if (connector_state->crtc != &crtc->base)
10322 continue;
10323
10324 source_encoder =
10325 to_intel_encoder(connector_state->best_encoder);
10326 if (!encoders_cloneable(encoder, source_encoder))
10327 return false;
10328 }
10329
10330 return true;
10331}
10332
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010333static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10334 struct drm_crtc_state *crtc_state)
10335{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010336 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010337 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010339 struct intel_crtc_state *pipe_config =
10340 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010341 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010342 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010343 bool mode_changed = needs_modeset(crtc_state);
10344
Ville Syrjälä852eb002015-06-24 22:00:07 +030010345 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010346 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010347
Maarten Lankhorstad421372015-06-15 12:33:42 +020010348 if (mode_changed && crtc_state->enable &&
10349 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010350 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010351 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10352 pipe_config);
10353 if (ret)
10354 return ret;
10355 }
10356
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010357 if (crtc_state->color_mgmt_changed) {
10358 ret = intel_color_check(crtc, crtc_state);
10359 if (ret)
10360 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010361
10362 /*
10363 * Changing color management on Intel hardware is
10364 * handled as part of planes update.
10365 */
10366 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010367 }
10368
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010369 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010370 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010371 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010372 if (ret) {
10373 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010374 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010375 }
10376 }
10377
10378 if (dev_priv->display.compute_intermediate_wm &&
10379 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10380 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10381 return 0;
10382
10383 /*
10384 * Calculate 'intermediate' watermarks that satisfy both the
10385 * old state and the new state. We can program these
10386 * immediately.
10387 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010388 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010389 intel_crtc,
10390 pipe_config);
10391 if (ret) {
10392 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10393 return ret;
10394 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010395 } else if (dev_priv->display.compute_intermediate_wm) {
10396 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10397 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010398 }
10399
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010400 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010401 if (mode_changed)
10402 ret = skl_update_scaler_crtc(pipe_config);
10403
10404 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010405 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10406 pipe_config);
10407 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010408 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010409 pipe_config);
10410 }
10411
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010412 if (HAS_IPS(dev_priv))
10413 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10414
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010415 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010416}
10417
Jani Nikula65b38e02015-04-13 11:26:56 +030010418static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010419 .atomic_begin = intel_begin_crtc_commit,
10420 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010421 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010422};
10423
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010424static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10425{
10426 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010427 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010428
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010429 drm_connector_list_iter_begin(dev, &conn_iter);
10430 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010431 if (connector->base.state->crtc)
10432 drm_connector_unreference(&connector->base);
10433
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010434 if (connector->base.encoder) {
10435 connector->base.state->best_encoder =
10436 connector->base.encoder;
10437 connector->base.state->crtc =
10438 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010439
10440 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010441 } else {
10442 connector->base.state->best_encoder = NULL;
10443 connector->base.state->crtc = NULL;
10444 }
10445 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010446 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010447}
10448
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010449static void
Robin Schroereba905b2014-05-18 02:24:50 +020010450connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010451 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010452{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010453 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010454 int bpp = pipe_config->pipe_bpp;
10455
10456 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010457 connector->base.base.id,
10458 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010459
10460 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010461 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010462 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010463 bpp, info->bpc * 3);
10464 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010465 }
10466
Mario Kleiner196f9542016-07-06 12:05:45 +020010467 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010468 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010469 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10470 bpp);
10471 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010472 }
10473}
10474
10475static int
10476compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010477 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010478{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010479 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010480 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010481 struct drm_connector *connector;
10482 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010483 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010484
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010485 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10486 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010487 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010488 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010489 bpp = 12*3;
10490 else
10491 bpp = 8*3;
10492
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010493
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010494 pipe_config->pipe_bpp = bpp;
10495
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010496 state = pipe_config->base.state;
10497
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010498 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010499 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010500 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010501 continue;
10502
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010503 connected_sink_compute_bpp(to_intel_connector(connector),
10504 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010505 }
10506
10507 return bpp;
10508}
10509
Daniel Vetter644db712013-09-19 14:53:58 +020010510static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10511{
10512 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10513 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010514 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010515 mode->crtc_hdisplay, mode->crtc_hsync_start,
10516 mode->crtc_hsync_end, mode->crtc_htotal,
10517 mode->crtc_vdisplay, mode->crtc_vsync_start,
10518 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10519}
10520
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010521static inline void
10522intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010523 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010524{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010525 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10526 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010527 m_n->gmch_m, m_n->gmch_n,
10528 m_n->link_m, m_n->link_n, m_n->tu);
10529}
10530
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010531#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10532
10533static const char * const output_type_str[] = {
10534 OUTPUT_TYPE(UNUSED),
10535 OUTPUT_TYPE(ANALOG),
10536 OUTPUT_TYPE(DVO),
10537 OUTPUT_TYPE(SDVO),
10538 OUTPUT_TYPE(LVDS),
10539 OUTPUT_TYPE(TVOUT),
10540 OUTPUT_TYPE(HDMI),
10541 OUTPUT_TYPE(DP),
10542 OUTPUT_TYPE(EDP),
10543 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010544 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010545 OUTPUT_TYPE(DP_MST),
10546};
10547
10548#undef OUTPUT_TYPE
10549
10550static void snprintf_output_types(char *buf, size_t len,
10551 unsigned int output_types)
10552{
10553 char *str = buf;
10554 int i;
10555
10556 str[0] = '\0';
10557
10558 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10559 int r;
10560
10561 if ((output_types & BIT(i)) == 0)
10562 continue;
10563
10564 r = snprintf(str, len, "%s%s",
10565 str != buf ? "," : "", output_type_str[i]);
10566 if (r >= len)
10567 break;
10568 str += r;
10569 len -= r;
10570
10571 output_types &= ~BIT(i);
10572 }
10573
10574 WARN_ON_ONCE(output_types != 0);
10575}
10576
Daniel Vetterc0b03412013-05-28 12:05:54 +020010577static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010578 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010579 const char *context)
10580{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010581 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010582 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010583 struct drm_plane *plane;
10584 struct intel_plane *intel_plane;
10585 struct intel_plane_state *state;
10586 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010587 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010588
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010589 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10590 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010591
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010592 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10593 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10594 buf, pipe_config->output_types);
10595
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010596 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10597 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010598 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010599
10600 if (pipe_config->has_pch_encoder)
10601 intel_dump_m_n_config(pipe_config, "fdi",
10602 pipe_config->fdi_lanes,
10603 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010604
Shashank Sharmab22ca992017-07-24 19:19:32 +053010605 if (pipe_config->ycbcr420)
10606 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10607
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010608 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010609 intel_dump_m_n_config(pipe_config, "dp m_n",
10610 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010611 if (pipe_config->has_drrs)
10612 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10613 pipe_config->lane_count,
10614 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010615 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010616
Daniel Vetter55072d12014-11-20 16:10:28 +010010617 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010618 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010619
Daniel Vetterc0b03412013-05-28 12:05:54 +020010620 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010621 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010622 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010623 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10624 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010625 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010626 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010627 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10628 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010629
10630 if (INTEL_GEN(dev_priv) >= 9)
10631 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10632 crtc->num_scalers,
10633 pipe_config->scaler_state.scaler_users,
10634 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010635
10636 if (HAS_GMCH_DISPLAY(dev_priv))
10637 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10638 pipe_config->gmch_pfit.control,
10639 pipe_config->gmch_pfit.pgm_ratios,
10640 pipe_config->gmch_pfit.lvds_border_bits);
10641 else
10642 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10643 pipe_config->pch_pfit.pos,
10644 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010645 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010646
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010647 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10648 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010649
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010650 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010651
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010652 DRM_DEBUG_KMS("planes on this crtc\n");
10653 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010654 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010655 intel_plane = to_intel_plane(plane);
10656 if (intel_plane->pipe != crtc->pipe)
10657 continue;
10658
10659 state = to_intel_plane_state(plane->state);
10660 fb = state->base.fb;
10661 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010662 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10663 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010664 continue;
10665 }
10666
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010667 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10668 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010669 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010670 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010671 if (INTEL_GEN(dev_priv) >= 9)
10672 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10673 state->scaler_id,
10674 state->base.src.x1 >> 16,
10675 state->base.src.y1 >> 16,
10676 drm_rect_width(&state->base.src) >> 16,
10677 drm_rect_height(&state->base.src) >> 16,
10678 state->base.dst.x1, state->base.dst.y1,
10679 drm_rect_width(&state->base.dst),
10680 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010681 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010682}
10683
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010684static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010685{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010686 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010687 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010688 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010689 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010690 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010691
10692 /*
10693 * Walk the connector list instead of the encoder
10694 * list to detect the problem on ddi platforms
10695 * where there's just one encoder per digital port.
10696 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010697 drm_connector_list_iter_begin(dev, &conn_iter);
10698 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010699 struct drm_connector_state *connector_state;
10700 struct intel_encoder *encoder;
10701
10702 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10703 if (!connector_state)
10704 connector_state = connector->state;
10705
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010706 if (!connector_state->best_encoder)
10707 continue;
10708
10709 encoder = to_intel_encoder(connector_state->best_encoder);
10710
10711 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010712
10713 switch (encoder->type) {
10714 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010715 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010716 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010717 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010718 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010719 case INTEL_OUTPUT_HDMI:
10720 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010721 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010722
10723 /* the same port mustn't appear more than once */
10724 if (used_ports & port_mask)
10725 return false;
10726
10727 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010728 break;
10729 case INTEL_OUTPUT_DP_MST:
10730 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010731 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010732 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010733 default:
10734 break;
10735 }
10736 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010737 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010738
Ville Syrjälä477321e2016-07-28 17:50:40 +030010739 /* can't mix MST and SST/HDMI on the same port */
10740 if (used_ports & used_mst_ports)
10741 return false;
10742
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010743 return true;
10744}
10745
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010746static void
10747clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10748{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010749 struct drm_i915_private *dev_priv =
10750 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010751 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010752 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010753 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010754 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010755 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010756
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010757 /* FIXME: before the switch to atomic started, a new pipe_config was
10758 * kzalloc'd. Code that depends on any field being zero should be
10759 * fixed, so that the crtc_state can be safely duplicated. For now,
10760 * only fields that are know to not cause problems are preserved. */
10761
Chandra Konduru663a3642015-04-07 15:28:41 -070010762 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010763 shared_dpll = crtc_state->shared_dpll;
10764 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010765 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010766 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010767 if (IS_G4X(dev_priv) ||
10768 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010769 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010770
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010771 /* Keep base drm_crtc_state intact, only clear our extended struct */
10772 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10773 memset(&crtc_state->base + 1, 0,
10774 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010775
Chandra Konduru663a3642015-04-07 15:28:41 -070010776 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010777 crtc_state->shared_dpll = shared_dpll;
10778 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010779 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010780 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010781 if (IS_G4X(dev_priv) ||
10782 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010783 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010784}
10785
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010786static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010787intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010788 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010789{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010790 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010791 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010792 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010793 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010794 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010795 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010796 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010797
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010798 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010799
Daniel Vettere143a212013-07-04 12:01:15 +020010800 pipe_config->cpu_transcoder =
10801 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010802
Imre Deak2960bc92013-07-30 13:36:32 +030010803 /*
10804 * Sanitize sync polarity flags based on requested ones. If neither
10805 * positive or negative polarity is requested, treat this as meaning
10806 * negative polarity.
10807 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010808 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010809 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010810 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010811
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010812 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010813 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010814 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010815
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010816 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10817 pipe_config);
10818 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010819 goto fail;
10820
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010821 /*
10822 * Determine the real pipe dimensions. Note that stereo modes can
10823 * increase the actual pipe size due to the frame doubling and
10824 * insertion of additional space for blanks between the frame. This
10825 * is stored in the crtc timings. We use the requested mode to do this
10826 * computation to clearly distinguish it from the adjusted mode, which
10827 * can be changed by the connectors in the below retry loop.
10828 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010829 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010830 &pipe_config->pipe_src_w,
10831 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010832
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010833 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010834 if (connector_state->crtc != crtc)
10835 continue;
10836
10837 encoder = to_intel_encoder(connector_state->best_encoder);
10838
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010839 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10840 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10841 goto fail;
10842 }
10843
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010844 /*
10845 * Determine output_types before calling the .compute_config()
10846 * hooks so that the hooks can use this information safely.
10847 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010848 if (encoder->compute_output_type)
10849 pipe_config->output_types |=
10850 BIT(encoder->compute_output_type(encoder, pipe_config,
10851 connector_state));
10852 else
10853 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010854 }
10855
Daniel Vettere29c22c2013-02-21 00:00:16 +010010856encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010857 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010858 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010859 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010860
Daniel Vetter135c81b2013-07-21 21:37:09 +020010861 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010862 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10863 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010864
Daniel Vetter7758a112012-07-08 19:40:39 +020010865 /* Pass our mode to the connectors and the CRTC to give them a chance to
10866 * adjust it according to limitations or connector properties, and also
10867 * a chance to reject the mode entirely.
10868 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010869 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010870 if (connector_state->crtc != crtc)
10871 continue;
10872
10873 encoder = to_intel_encoder(connector_state->best_encoder);
10874
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010875 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010876 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010877 goto fail;
10878 }
10879 }
10880
Daniel Vetterff9a6752013-06-01 17:16:21 +020010881 /* Set default port clock if not overwritten by the encoder. Needs to be
10882 * done afterwards in case the encoder adjusts the mode. */
10883 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010884 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010885 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010886
Daniel Vettera43f6e02013-06-07 23:10:32 +020010887 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010888 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010889 DRM_DEBUG_KMS("CRTC fixup failed\n");
10890 goto fail;
10891 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010892
10893 if (ret == RETRY) {
10894 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10895 ret = -EINVAL;
10896 goto fail;
10897 }
10898
10899 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10900 retry = false;
10901 goto encoder_retry;
10902 }
10903
Daniel Vettere8fa4272015-08-12 11:43:34 +020010904 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010905 * only enable it on 6bpc panels and when its not a compliance
10906 * test requesting 6bpc video pattern.
10907 */
10908 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10909 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010910 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010911 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010912
Daniel Vetter7758a112012-07-08 19:40:39 +020010913fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010914 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010915}
10916
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010917static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010918{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010919 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010920
10921 if (clock1 == clock2)
10922 return true;
10923
10924 if (!clock1 || !clock2)
10925 return false;
10926
10927 diff = abs(clock1 - clock2);
10928
10929 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10930 return true;
10931
10932 return false;
10933}
10934
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010935static bool
10936intel_compare_m_n(unsigned int m, unsigned int n,
10937 unsigned int m2, unsigned int n2,
10938 bool exact)
10939{
10940 if (m == m2 && n == n2)
10941 return true;
10942
10943 if (exact || !m || !n || !m2 || !n2)
10944 return false;
10945
10946 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
10947
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010948 if (n > n2) {
10949 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010950 m2 <<= 1;
10951 n2 <<= 1;
10952 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010953 } else if (n < n2) {
10954 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010955 m <<= 1;
10956 n <<= 1;
10957 }
10958 }
10959
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010960 if (n != n2)
10961 return false;
10962
10963 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010964}
10965
10966static bool
10967intel_compare_link_m_n(const struct intel_link_m_n *m_n,
10968 struct intel_link_m_n *m2_n2,
10969 bool adjust)
10970{
10971 if (m_n->tu == m2_n2->tu &&
10972 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
10973 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
10974 intel_compare_m_n(m_n->link_m, m_n->link_n,
10975 m2_n2->link_m, m2_n2->link_n, !adjust)) {
10976 if (adjust)
10977 *m2_n2 = *m_n;
10978
10979 return true;
10980 }
10981
10982 return false;
10983}
10984
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000010985static void __printf(3, 4)
10986pipe_config_err(bool adjust, const char *name, const char *format, ...)
10987{
10988 char *level;
10989 unsigned int category;
10990 struct va_format vaf;
10991 va_list args;
10992
10993 if (adjust) {
10994 level = KERN_DEBUG;
10995 category = DRM_UT_KMS;
10996 } else {
10997 level = KERN_ERR;
10998 category = DRM_UT_NONE;
10999 }
11000
11001 va_start(args, format);
11002 vaf.fmt = format;
11003 vaf.va = &args;
11004
11005 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11006
11007 va_end(args);
11008}
11009
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011010static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011011intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011012 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011013 struct intel_crtc_state *pipe_config,
11014 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011015{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011016 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011017 bool fixup_inherited = adjust &&
11018 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11019 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011020
Daniel Vetter66e985c2013-06-05 13:34:20 +020011021#define PIPE_CONF_CHECK_X(name) \
11022 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011023 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011024 "(expected 0x%08x, found 0x%08x)\n", \
11025 current_config->name, \
11026 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011027 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011028 }
11029
Daniel Vetter08a24032013-04-19 11:25:34 +020011030#define PIPE_CONF_CHECK_I(name) \
11031 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011032 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011033 "(expected %i, found %i)\n", \
11034 current_config->name, \
11035 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011036 ret = false; \
11037 }
11038
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011039#define PIPE_CONF_CHECK_BOOL(name) \
11040 if (current_config->name != pipe_config->name) { \
11041 pipe_config_err(adjust, __stringify(name), \
11042 "(expected %s, found %s)\n", \
11043 yesno(current_config->name), \
11044 yesno(pipe_config->name)); \
11045 ret = false; \
11046 }
11047
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011048/*
11049 * Checks state where we only read out the enabling, but not the entire
11050 * state itself (like full infoframes or ELD for audio). These states
11051 * require a full modeset on bootup to fix up.
11052 */
11053#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11054 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11055 PIPE_CONF_CHECK_BOOL(name); \
11056 } else { \
11057 pipe_config_err(adjust, __stringify(name), \
11058 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11059 yesno(current_config->name), \
11060 yesno(pipe_config->name)); \
11061 ret = false; \
11062 }
11063
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011064#define PIPE_CONF_CHECK_P(name) \
11065 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011066 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011067 "(expected %p, found %p)\n", \
11068 current_config->name, \
11069 pipe_config->name); \
11070 ret = false; \
11071 }
11072
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011073#define PIPE_CONF_CHECK_M_N(name) \
11074 if (!intel_compare_link_m_n(&current_config->name, \
11075 &pipe_config->name,\
11076 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011077 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011078 "(expected tu %i gmch %i/%i link %i/%i, " \
11079 "found tu %i, gmch %i/%i link %i/%i)\n", \
11080 current_config->name.tu, \
11081 current_config->name.gmch_m, \
11082 current_config->name.gmch_n, \
11083 current_config->name.link_m, \
11084 current_config->name.link_n, \
11085 pipe_config->name.tu, \
11086 pipe_config->name.gmch_m, \
11087 pipe_config->name.gmch_n, \
11088 pipe_config->name.link_m, \
11089 pipe_config->name.link_n); \
11090 ret = false; \
11091 }
11092
Daniel Vetter55c561a2016-03-30 11:34:36 +020011093/* This is required for BDW+ where there is only one set of registers for
11094 * switching between high and low RR.
11095 * This macro can be used whenever a comparison has to be made between one
11096 * hw state and multiple sw state variables.
11097 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011098#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11099 if (!intel_compare_link_m_n(&current_config->name, \
11100 &pipe_config->name, adjust) && \
11101 !intel_compare_link_m_n(&current_config->alt_name, \
11102 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011103 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011104 "(expected tu %i gmch %i/%i link %i/%i, " \
11105 "or tu %i gmch %i/%i link %i/%i, " \
11106 "found tu %i, gmch %i/%i link %i/%i)\n", \
11107 current_config->name.tu, \
11108 current_config->name.gmch_m, \
11109 current_config->name.gmch_n, \
11110 current_config->name.link_m, \
11111 current_config->name.link_n, \
11112 current_config->alt_name.tu, \
11113 current_config->alt_name.gmch_m, \
11114 current_config->alt_name.gmch_n, \
11115 current_config->alt_name.link_m, \
11116 current_config->alt_name.link_n, \
11117 pipe_config->name.tu, \
11118 pipe_config->name.gmch_m, \
11119 pipe_config->name.gmch_n, \
11120 pipe_config->name.link_m, \
11121 pipe_config->name.link_n); \
11122 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011123 }
11124
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011125#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11126 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011127 pipe_config_err(adjust, __stringify(name), \
11128 "(%x) (expected %i, found %i)\n", \
11129 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011130 current_config->name & (mask), \
11131 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011132 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011133 }
11134
Ville Syrjälä5e550652013-09-06 23:29:07 +030011135#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11136 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011137 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011138 "(expected %i, found %i)\n", \
11139 current_config->name, \
11140 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011141 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011142 }
11143
Daniel Vetterbb760062013-06-06 14:55:52 +020011144#define PIPE_CONF_QUIRK(quirk) \
11145 ((current_config->quirks | pipe_config->quirks) & (quirk))
11146
Daniel Vettereccb1402013-05-22 00:50:22 +020011147 PIPE_CONF_CHECK_I(cpu_transcoder);
11148
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011149 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011150 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011151 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011152
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011153 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011154 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011155
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011156 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011157 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011158
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011159 if (current_config->has_drrs)
11160 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11161 } else
11162 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011163
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011164 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011165
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011166 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11167 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11168 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11169 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11170 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11171 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011172
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011173 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11174 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11175 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11176 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11177 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11178 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011179
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011180 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011181 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011182 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011183 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011184 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011185
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011186 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11187 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011188 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011189 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011190
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011191 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011192
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011193 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011194 DRM_MODE_FLAG_INTERLACE);
11195
Daniel Vetterbb760062013-06-06 14:55:52 +020011196 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011197 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011198 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011199 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011200 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011201 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011202 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011203 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011204 DRM_MODE_FLAG_NVSYNC);
11205 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011206
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011207 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011208 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011209 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011210 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011211 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011212
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011213 if (!adjust) {
11214 PIPE_CONF_CHECK_I(pipe_src_w);
11215 PIPE_CONF_CHECK_I(pipe_src_h);
11216
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011217 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011218 if (current_config->pch_pfit.enabled) {
11219 PIPE_CONF_CHECK_X(pch_pfit.pos);
11220 PIPE_CONF_CHECK_X(pch_pfit.size);
11221 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011222
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011223 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011224 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011225 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011226
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011227 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011228
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011229 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011230 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011231 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011232 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11233 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011234 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011235 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011236 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11237 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11238 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011239 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11240 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11241 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11242 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11243 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11244 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11245 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11246 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11247 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11248 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11249 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11250 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011251
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011252 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11253 PIPE_CONF_CHECK_X(dsi_pll.div);
11254
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011255 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011256 PIPE_CONF_CHECK_I(pipe_bpp);
11257
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011258 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011259 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011260
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011261 PIPE_CONF_CHECK_I(min_voltage_level);
11262
Daniel Vetter66e985c2013-06-05 13:34:20 +020011263#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011264#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011265#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011266#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011267#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011268#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011269#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011270#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011271
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011272 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011273}
11274
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011275static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11276 const struct intel_crtc_state *pipe_config)
11277{
11278 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011279 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011280 &pipe_config->fdi_m_n);
11281 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11282
11283 /*
11284 * FDI already provided one idea for the dotclock.
11285 * Yell if the encoder disagrees.
11286 */
11287 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11288 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11289 fdi_dotclock, dotclock);
11290 }
11291}
11292
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011293static void verify_wm_state(struct drm_crtc *crtc,
11294 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011295{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011296 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011297 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011298 struct skl_pipe_wm hw_wm, *sw_wm;
11299 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11300 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11302 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011303 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011304
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011305 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011306 return;
11307
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011308 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011309 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011310
Damien Lespiau08db6652014-11-04 17:06:52 +000011311 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11312 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11313
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011314 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011315 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011316 hw_plane_wm = &hw_wm.planes[plane];
11317 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011318
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011319 /* Watermarks */
11320 for (level = 0; level <= max_level; level++) {
11321 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11322 &sw_plane_wm->wm[level]))
11323 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011324
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011325 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11326 pipe_name(pipe), plane + 1, level,
11327 sw_plane_wm->wm[level].plane_en,
11328 sw_plane_wm->wm[level].plane_res_b,
11329 sw_plane_wm->wm[level].plane_res_l,
11330 hw_plane_wm->wm[level].plane_en,
11331 hw_plane_wm->wm[level].plane_res_b,
11332 hw_plane_wm->wm[level].plane_res_l);
11333 }
11334
11335 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11336 &sw_plane_wm->trans_wm)) {
11337 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11338 pipe_name(pipe), plane + 1,
11339 sw_plane_wm->trans_wm.plane_en,
11340 sw_plane_wm->trans_wm.plane_res_b,
11341 sw_plane_wm->trans_wm.plane_res_l,
11342 hw_plane_wm->trans_wm.plane_en,
11343 hw_plane_wm->trans_wm.plane_res_b,
11344 hw_plane_wm->trans_wm.plane_res_l);
11345 }
11346
11347 /* DDB */
11348 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11349 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11350
11351 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011352 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011353 pipe_name(pipe), plane + 1,
11354 sw_ddb_entry->start, sw_ddb_entry->end,
11355 hw_ddb_entry->start, hw_ddb_entry->end);
11356 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011357 }
11358
Lyude27082492016-08-24 07:48:10 +020011359 /*
11360 * cursor
11361 * If the cursor plane isn't active, we may not have updated it's ddb
11362 * allocation. In that case since the ddb allocation will be updated
11363 * once the plane becomes visible, we can skip this check
11364 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011365 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011366 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11367 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011368
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011369 /* Watermarks */
11370 for (level = 0; level <= max_level; level++) {
11371 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11372 &sw_plane_wm->wm[level]))
11373 continue;
11374
11375 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11376 pipe_name(pipe), level,
11377 sw_plane_wm->wm[level].plane_en,
11378 sw_plane_wm->wm[level].plane_res_b,
11379 sw_plane_wm->wm[level].plane_res_l,
11380 hw_plane_wm->wm[level].plane_en,
11381 hw_plane_wm->wm[level].plane_res_b,
11382 hw_plane_wm->wm[level].plane_res_l);
11383 }
11384
11385 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11386 &sw_plane_wm->trans_wm)) {
11387 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11388 pipe_name(pipe),
11389 sw_plane_wm->trans_wm.plane_en,
11390 sw_plane_wm->trans_wm.plane_res_b,
11391 sw_plane_wm->trans_wm.plane_res_l,
11392 hw_plane_wm->trans_wm.plane_en,
11393 hw_plane_wm->trans_wm.plane_res_b,
11394 hw_plane_wm->trans_wm.plane_res_l);
11395 }
11396
11397 /* DDB */
11398 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11399 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11400
11401 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011402 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011403 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011404 sw_ddb_entry->start, sw_ddb_entry->end,
11405 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011406 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011407 }
11408}
11409
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011410static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011411verify_connector_state(struct drm_device *dev,
11412 struct drm_atomic_state *state,
11413 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011414{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011415 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011416 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011417 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011418
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011419 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011420 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011421 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011422
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011423 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011424 continue;
11425
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011426 if (crtc)
11427 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11428
11429 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011430
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011431 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011432 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011433 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011434}
11435
11436static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011437verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011438{
11439 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011440 struct drm_connector *connector;
11441 struct drm_connector_state *old_conn_state, *new_conn_state;
11442 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011443
Damien Lespiaub2784e12014-08-05 11:29:37 +010011444 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011445 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011446 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011447
11448 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11449 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011450 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011451
Daniel Vetter86b04262017-03-01 10:52:26 +010011452 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11453 new_conn_state, i) {
11454 if (old_conn_state->best_encoder == &encoder->base)
11455 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011456
Daniel Vetter86b04262017-03-01 10:52:26 +010011457 if (new_conn_state->best_encoder != &encoder->base)
11458 continue;
11459 found = enabled = true;
11460
11461 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011462 encoder->base.crtc,
11463 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011464 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011465
11466 if (!found)
11467 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011468
Rob Clarke2c719b2014-12-15 13:56:32 -050011469 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011470 "encoder's enabled state mismatch "
11471 "(expected %i, found %i)\n",
11472 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011473
11474 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011475 bool active;
11476
11477 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011478 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011479 "encoder detached but still enabled on pipe %c.\n",
11480 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011481 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011482 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011483}
11484
11485static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011486verify_crtc_state(struct drm_crtc *crtc,
11487 struct drm_crtc_state *old_crtc_state,
11488 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011489{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011490 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011491 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011492 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11494 struct intel_crtc_state *pipe_config, *sw_config;
11495 struct drm_atomic_state *old_state;
11496 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011497
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011498 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011499 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011500 pipe_config = to_intel_crtc_state(old_crtc_state);
11501 memset(pipe_config, 0, sizeof(*pipe_config));
11502 pipe_config->base.crtc = crtc;
11503 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011504
Ville Syrjälä78108b72016-05-27 20:59:19 +030011505 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011506
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011507 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011508
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011509 /* we keep both pipes enabled on 830 */
11510 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011511 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011512
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011513 I915_STATE_WARN(new_crtc_state->active != active,
11514 "crtc active state doesn't match with hw state "
11515 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011516
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011517 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11518 "transitional active state does not match atomic hw state "
11519 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011520
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011521 for_each_encoder_on_crtc(dev, crtc, encoder) {
11522 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011523
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011524 active = encoder->get_hw_state(encoder, &pipe);
11525 I915_STATE_WARN(active != new_crtc_state->active,
11526 "[ENCODER:%i] active %i with crtc active %i\n",
11527 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011528
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011529 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11530 "Encoder connected to wrong pipe %c\n",
11531 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011532
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011533 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011534 encoder->get_config(encoder, pipe_config);
11535 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011536
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011537 intel_crtc_compute_pixel_rate(pipe_config);
11538
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011539 if (!new_crtc_state->active)
11540 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011541
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011542 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011543
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011544 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011545 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011546 pipe_config, false)) {
11547 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11548 intel_dump_pipe_config(intel_crtc, pipe_config,
11549 "[hw state]");
11550 intel_dump_pipe_config(intel_crtc, sw_config,
11551 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011552 }
11553}
11554
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011555static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011556intel_verify_planes(struct intel_atomic_state *state)
11557{
11558 struct intel_plane *plane;
11559 const struct intel_plane_state *plane_state;
11560 int i;
11561
11562 for_each_new_intel_plane_in_state(state, plane,
11563 plane_state, i)
11564 assert_plane(plane, plane_state->base.visible);
11565}
11566
11567static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011568verify_single_dpll_state(struct drm_i915_private *dev_priv,
11569 struct intel_shared_dpll *pll,
11570 struct drm_crtc *crtc,
11571 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011572{
11573 struct intel_dpll_hw_state dpll_hw_state;
11574 unsigned crtc_mask;
11575 bool active;
11576
11577 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11578
11579 DRM_DEBUG_KMS("%s\n", pll->name);
11580
11581 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11582
11583 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11584 I915_STATE_WARN(!pll->on && pll->active_mask,
11585 "pll in active use but not on in sw tracking\n");
11586 I915_STATE_WARN(pll->on && !pll->active_mask,
11587 "pll is on but not used by any active crtc\n");
11588 I915_STATE_WARN(pll->on != active,
11589 "pll on state mismatch (expected %i, found %i)\n",
11590 pll->on, active);
11591 }
11592
11593 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011594 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011595 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011596 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011597
11598 return;
11599 }
11600
11601 crtc_mask = 1 << drm_crtc_index(crtc);
11602
11603 if (new_state->active)
11604 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11605 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11606 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11607 else
11608 I915_STATE_WARN(pll->active_mask & crtc_mask,
11609 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11610 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11611
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011612 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011613 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011614 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011615
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011616 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011617 &dpll_hw_state,
11618 sizeof(dpll_hw_state)),
11619 "pll hw state mismatch\n");
11620}
11621
11622static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011623verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11624 struct drm_crtc_state *old_crtc_state,
11625 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011626{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011627 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011628 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11629 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11630
11631 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011632 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011633
11634 if (old_state->shared_dpll &&
11635 old_state->shared_dpll != new_state->shared_dpll) {
11636 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11637 struct intel_shared_dpll *pll = old_state->shared_dpll;
11638
11639 I915_STATE_WARN(pll->active_mask & crtc_mask,
11640 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11641 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011642 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011643 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11644 pipe_name(drm_crtc_index(crtc)));
11645 }
11646}
11647
11648static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011649intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011650 struct drm_atomic_state *state,
11651 struct drm_crtc_state *old_state,
11652 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011653{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011654 if (!needs_modeset(new_state) &&
11655 !to_intel_crtc_state(new_state)->update_pipe)
11656 return;
11657
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011658 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011659 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011660 verify_crtc_state(crtc, old_state, new_state);
11661 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011662}
11663
11664static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011665verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011666{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011667 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011668 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011669
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011670 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011671 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011672}
Daniel Vetter53589012013-06-05 13:34:16 +020011673
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011674static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011675intel_modeset_verify_disabled(struct drm_device *dev,
11676 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011677{
Daniel Vetter86b04262017-03-01 10:52:26 +010011678 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011679 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011680 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011681}
11682
Ville Syrjälä80715b22014-05-15 20:23:23 +030011683static void update_scanline_offset(struct intel_crtc *crtc)
11684{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011685 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011686
11687 /*
11688 * The scanline counter increments at the leading edge of hsync.
11689 *
11690 * On most platforms it starts counting from vtotal-1 on the
11691 * first active line. That means the scanline counter value is
11692 * always one less than what we would expect. Ie. just after
11693 * start of vblank, which also occurs at start of hsync (on the
11694 * last active line), the scanline counter will read vblank_start-1.
11695 *
11696 * On gen2 the scanline counter starts counting from 1 instead
11697 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11698 * to keep the value positive), instead of adding one.
11699 *
11700 * On HSW+ the behaviour of the scanline counter depends on the output
11701 * type. For DP ports it behaves like most other platforms, but on HDMI
11702 * there's an extra 1 line difference. So we need to add two instead of
11703 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011704 *
11705 * On VLV/CHV DSI the scanline counter would appear to increment
11706 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11707 * that means we can't tell whether we're in vblank or not while
11708 * we're on that particular line. We must still set scanline_offset
11709 * to 1 so that the vblank timestamps come out correct when we query
11710 * the scanline counter from within the vblank interrupt handler.
11711 * However if queried just before the start of vblank we'll get an
11712 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011713 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011714 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011715 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011716 int vtotal;
11717
Ville Syrjälä124abe02015-09-08 13:40:45 +030011718 vtotal = adjusted_mode->crtc_vtotal;
11719 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011720 vtotal /= 2;
11721
11722 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011723 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011724 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011725 crtc->scanline_offset = 2;
11726 } else
11727 crtc->scanline_offset = 1;
11728}
11729
Maarten Lankhorstad421372015-06-15 12:33:42 +020011730static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011731{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011732 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011733 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011734 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011735 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011736 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011737
11738 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011739 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011740
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011741 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011743 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011744 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011745
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011746 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011747 continue;
11748
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011749 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011750
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011751 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011752 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011753
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011754 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011755 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011756}
11757
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011758/*
11759 * This implements the workaround described in the "notes" section of the mode
11760 * set sequence documentation. When going from no pipes or single pipe to
11761 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11762 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11763 */
11764static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11765{
11766 struct drm_crtc_state *crtc_state;
11767 struct intel_crtc *intel_crtc;
11768 struct drm_crtc *crtc;
11769 struct intel_crtc_state *first_crtc_state = NULL;
11770 struct intel_crtc_state *other_crtc_state = NULL;
11771 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11772 int i;
11773
11774 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011775 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011776 intel_crtc = to_intel_crtc(crtc);
11777
11778 if (!crtc_state->active || !needs_modeset(crtc_state))
11779 continue;
11780
11781 if (first_crtc_state) {
11782 other_crtc_state = to_intel_crtc_state(crtc_state);
11783 break;
11784 } else {
11785 first_crtc_state = to_intel_crtc_state(crtc_state);
11786 first_pipe = intel_crtc->pipe;
11787 }
11788 }
11789
11790 /* No workaround needed? */
11791 if (!first_crtc_state)
11792 return 0;
11793
11794 /* w/a possibly needed, check how many crtc's are already enabled. */
11795 for_each_intel_crtc(state->dev, intel_crtc) {
11796 struct intel_crtc_state *pipe_config;
11797
11798 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11799 if (IS_ERR(pipe_config))
11800 return PTR_ERR(pipe_config);
11801
11802 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11803
11804 if (!pipe_config->base.active ||
11805 needs_modeset(&pipe_config->base))
11806 continue;
11807
11808 /* 2 or more enabled crtcs means no need for w/a */
11809 if (enabled_pipe != INVALID_PIPE)
11810 return 0;
11811
11812 enabled_pipe = intel_crtc->pipe;
11813 }
11814
11815 if (enabled_pipe != INVALID_PIPE)
11816 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11817 else if (other_crtc_state)
11818 other_crtc_state->hsw_workaround_pipe = first_pipe;
11819
11820 return 0;
11821}
11822
Ville Syrjälä8d965612016-11-14 18:35:10 +020011823static int intel_lock_all_pipes(struct drm_atomic_state *state)
11824{
11825 struct drm_crtc *crtc;
11826
11827 /* Add all pipes to the state */
11828 for_each_crtc(state->dev, crtc) {
11829 struct drm_crtc_state *crtc_state;
11830
11831 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11832 if (IS_ERR(crtc_state))
11833 return PTR_ERR(crtc_state);
11834 }
11835
11836 return 0;
11837}
11838
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011839static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11840{
11841 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011842
Ville Syrjälä8d965612016-11-14 18:35:10 +020011843 /*
11844 * Add all pipes to the state, and force
11845 * a modeset on all the active ones.
11846 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011847 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011848 struct drm_crtc_state *crtc_state;
11849 int ret;
11850
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011851 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11852 if (IS_ERR(crtc_state))
11853 return PTR_ERR(crtc_state);
11854
11855 if (!crtc_state->active || needs_modeset(crtc_state))
11856 continue;
11857
11858 crtc_state->mode_changed = true;
11859
11860 ret = drm_atomic_add_affected_connectors(state, crtc);
11861 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011862 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011863
11864 ret = drm_atomic_add_affected_planes(state, crtc);
11865 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011866 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011867 }
11868
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011869 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011870}
11871
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011872static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011873{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011874 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011875 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011876 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011877 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011878 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011879
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011880 if (!check_digital_port_conflicts(state)) {
11881 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11882 return -EINVAL;
11883 }
11884
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011885 intel_state->modeset = true;
11886 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011887 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11888 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011889
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011890 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11891 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011892 intel_state->active_crtcs |= 1 << i;
11893 else
11894 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011895
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011896 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011897 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011898 }
11899
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011900 /*
11901 * See if the config requires any additional preparation, e.g.
11902 * to adjust global state with pipes off. We need to do this
11903 * here so we can get the modeset_pipe updated config for the new
11904 * mode set on this crtc. For other crtcs we need to use the
11905 * adjusted_mode bits in the crtc directly.
11906 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011907 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011908 ret = dev_priv->display.modeset_calc_cdclk(state);
11909 if (ret < 0)
11910 return ret;
11911
Ville Syrjälä8d965612016-11-14 18:35:10 +020011912 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011913 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011914 * holding all the crtc locks, even if we don't end up
11915 * touching the hardware
11916 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011917 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11918 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011919 ret = intel_lock_all_pipes(state);
11920 if (ret < 0)
11921 return ret;
11922 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011923
Ville Syrjälä8d965612016-11-14 18:35:10 +020011924 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011925 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11926 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011927 ret = intel_modeset_all_pipes(state);
11928 if (ret < 0)
11929 return ret;
11930 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011931
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011932 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11933 intel_state->cdclk.logical.cdclk,
11934 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011935 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
11936 intel_state->cdclk.logical.voltage_level,
11937 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011938 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011939 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011940 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011941
Maarten Lankhorstad421372015-06-15 12:33:42 +020011942 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011943
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011944 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020011945 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011946
Maarten Lankhorstad421372015-06-15 12:33:42 +020011947 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011948}
11949
Matt Roperaa363132015-09-24 15:53:18 -070011950/*
11951 * Handle calculation of various watermark data at the end of the atomic check
11952 * phase. The code here should be run after the per-crtc and per-plane 'check'
11953 * handlers to ensure that all derived state has been updated.
11954 */
Matt Roper55994c22016-05-12 07:06:08 -070011955static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070011956{
11957 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070011958 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070011959
11960 /* Is there platform-specific watermark information to calculate? */
11961 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070011962 return dev_priv->display.compute_global_watermarks(state);
11963
11964 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070011965}
11966
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011967/**
11968 * intel_atomic_check - validate state object
11969 * @dev: drm device
11970 * @state: state to validate
11971 */
11972static int intel_atomic_check(struct drm_device *dev,
11973 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020011974{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020011975 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070011976 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011977 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011978 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011979 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020011980 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011981
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020011982 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020011983 if (ret)
11984 return ret;
11985
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011986 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011987 struct intel_crtc_state *pipe_config =
11988 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020011989
11990 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011991 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020011992 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011993
Daniel Vetter26495482015-07-15 14:15:52 +020011994 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011995 continue;
11996
Daniel Vetteraf4a8792016-05-09 09:31:25 +020011997 if (!crtc_state->enable) {
11998 any_ms = true;
11999 continue;
12000 }
12001
Daniel Vetter26495482015-07-15 14:15:52 +020012002 /* FIXME: For only active_changed we shouldn't need to do any
12003 * state recomputation at all. */
12004
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012005 ret = drm_atomic_add_affected_connectors(state, crtc);
12006 if (ret)
12007 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012008
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012009 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012010 if (ret) {
12011 intel_dump_pipe_config(to_intel_crtc(crtc),
12012 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012013 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012014 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012015
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012016 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012017 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012018 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012019 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012020 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012021 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012022 }
12023
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012024 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012025 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012026
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012027 ret = drm_atomic_add_affected_planes(state, crtc);
12028 if (ret)
12029 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012030
Daniel Vetter26495482015-07-15 14:15:52 +020012031 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12032 needs_modeset(crtc_state) ?
12033 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012034 }
12035
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012036 if (any_ms) {
12037 ret = intel_modeset_checks(state);
12038
12039 if (ret)
12040 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012041 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012042 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012043 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012044
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012045 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012046 if (ret)
12047 return ret;
12048
Ville Syrjälädd576022017-11-17 21:19:14 +020012049 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012050 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012051}
12052
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012053static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012054 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012055{
Chris Wilsonfd700752017-07-26 17:00:36 +010012056 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012057}
12058
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012059u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12060{
12061 struct drm_device *dev = crtc->base.dev;
12062
12063 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012064 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012065
12066 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12067}
12068
Lyude896e5bb2016-08-24 07:48:09 +020012069static void intel_update_crtc(struct drm_crtc *crtc,
12070 struct drm_atomic_state *state,
12071 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012072 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012073{
12074 struct drm_device *dev = crtc->dev;
12075 struct drm_i915_private *dev_priv = to_i915(dev);
12076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012077 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12078 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012079
12080 if (modeset) {
12081 update_scanline_offset(intel_crtc);
12082 dev_priv->display.crtc_enable(pipe_config, state);
12083 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012084 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12085 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012086 }
12087
12088 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12089 intel_fbc_enable(
12090 intel_crtc, pipe_config,
12091 to_intel_plane_state(crtc->primary->state));
12092 }
12093
12094 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012095}
12096
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012097static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012098{
12099 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012100 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012101 int i;
12102
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012103 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12104 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012105 continue;
12106
12107 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012108 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012109 }
12110}
12111
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012112static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012113{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012114 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012115 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12116 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012117 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012118 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012119 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012120 unsigned int updated = 0;
12121 bool progress;
12122 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012123 int i;
12124
12125 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12126
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012127 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012128 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012129 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012130 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012131
12132 /*
12133 * Whenever the number of active pipes changes, we need to make sure we
12134 * update the pipes in the right order so that their ddb allocations
12135 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12136 * cause pipe underruns and other bad stuff.
12137 */
12138 do {
Lyude27082492016-08-24 07:48:10 +020012139 progress = false;
12140
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012141 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012142 bool vbl_wait = false;
12143 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012144
12145 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012146 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012147 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012148
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012149 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012150 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012151
Mika Kahola2b685042017-10-10 13:17:03 +030012152 if (skl_ddb_allocation_overlaps(dev_priv,
12153 entries,
12154 &cstate->wm.skl.ddb,
12155 i))
Lyude27082492016-08-24 07:48:10 +020012156 continue;
12157
12158 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012159 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012160
12161 /*
12162 * If this is an already active pipe, it's DDB changed,
12163 * and this isn't the last pipe that needs updating
12164 * then we need to wait for a vblank to pass for the
12165 * new ddb allocation to take effect.
12166 */
Lyudece0ba282016-09-15 10:46:35 -040012167 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012168 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012169 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012170 intel_state->wm_results.dirty_pipes != updated)
12171 vbl_wait = true;
12172
12173 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012174 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012175
12176 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012177 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012178
12179 progress = true;
12180 }
12181 } while (progress);
12182}
12183
Chris Wilsonba318c62017-02-02 20:47:41 +000012184static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12185{
12186 struct intel_atomic_state *state, *next;
12187 struct llist_node *freed;
12188
12189 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12190 llist_for_each_entry_safe(state, next, freed, freed)
12191 drm_atomic_state_put(&state->base);
12192}
12193
12194static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12195{
12196 struct drm_i915_private *dev_priv =
12197 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12198
12199 intel_atomic_helper_free_state(dev_priv);
12200}
12201
Daniel Vetter9db529a2017-08-08 10:08:28 +020012202static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12203{
12204 struct wait_queue_entry wait_fence, wait_reset;
12205 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12206
12207 init_wait_entry(&wait_fence, 0);
12208 init_wait_entry(&wait_reset, 0);
12209 for (;;) {
12210 prepare_to_wait(&intel_state->commit_ready.wait,
12211 &wait_fence, TASK_UNINTERRUPTIBLE);
12212 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12213 &wait_reset, TASK_UNINTERRUPTIBLE);
12214
12215
12216 if (i915_sw_fence_done(&intel_state->commit_ready)
12217 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12218 break;
12219
12220 schedule();
12221 }
12222 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12223 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12224}
12225
Daniel Vetter94f05022016-06-14 18:01:00 +020012226static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012227{
Daniel Vetter94f05022016-06-14 18:01:00 +020012228 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012229 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012230 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012231 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012232 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012233 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012234 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012235 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012236
Daniel Vetter9db529a2017-08-08 10:08:28 +020012237 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012238
Daniel Vetterea0000f2016-06-13 16:13:46 +020012239 drm_atomic_helper_wait_for_dependencies(state);
12240
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012241 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012242 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012243
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012244 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12246
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012247 if (needs_modeset(new_crtc_state) ||
12248 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012249
12250 put_domains[to_intel_crtc(crtc)->pipe] =
12251 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012252 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012253 }
12254
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012255 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012256 continue;
12257
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012258 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12259 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012260
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012261 if (old_crtc_state->active) {
12262 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012263 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012264 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012265 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012266 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012267
12268 /*
12269 * Underruns don't always raise
12270 * interrupts, so check manually.
12271 */
12272 intel_check_cpu_fifo_underruns(dev_priv);
12273 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012274
Ville Syrjälä21794812017-08-23 18:22:26 +030012275 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012276 /*
12277 * Make sure we don't call initial_watermarks
12278 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012279 *
12280 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012281 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012282 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012283 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012284 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012285 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012286 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012287 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012288
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012289 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12290 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12291 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012292
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012293 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012294 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012295
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012296 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012297
Lyude656d1b82016-08-17 15:55:54 -040012298 /*
12299 * SKL workaround: bspec recommends we disable the SAGV when we
12300 * have more then one pipe enabled
12301 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012302 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012303 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012304
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012305 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012306 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012307
Lyude896e5bb2016-08-24 07:48:09 +020012308 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012309 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12310 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012311
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012312 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012313 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012314 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012315 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012316 spin_unlock_irq(&dev->event_lock);
12317
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012318 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012319 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012320 }
12321
Lyude896e5bb2016-08-24 07:48:09 +020012322 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012323 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012324
Daniel Vetter94f05022016-06-14 18:01:00 +020012325 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12326 * already, but still need the state for the delayed optimization. To
12327 * fix this:
12328 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12329 * - schedule that vblank worker _before_ calling hw_done
12330 * - at the start of commit_tail, cancel it _synchrously
12331 * - switch over to the vblank wait helper in the core after that since
12332 * we don't need out special handling any more.
12333 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012334 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012335
12336 /*
12337 * Now that the vblank has passed, we can go ahead and program the
12338 * optimal watermarks on platforms that need two-step watermark
12339 * programming.
12340 *
12341 * TODO: Move this (and other cleanup) to an async worker eventually.
12342 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012343 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12344 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012345
12346 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012347 dev_priv->display.optimize_watermarks(intel_state,
12348 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012349 }
12350
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012351 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012352 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12353
12354 if (put_domains[i])
12355 modeset_put_power_domains(dev_priv, put_domains[i]);
12356
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012357 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012358 }
12359
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012360 if (intel_state->modeset)
12361 intel_verify_planes(intel_state);
12362
Paulo Zanoni56feca92016-09-22 18:00:28 -030012363 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012364 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012365
Daniel Vetter94f05022016-06-14 18:01:00 +020012366 drm_atomic_helper_commit_hw_done(state);
12367
Chris Wilsond5553c02017-05-04 12:55:08 +010012368 if (intel_state->modeset) {
12369 /* As one of the primary mmio accessors, KMS has a high
12370 * likelihood of triggering bugs in unclaimed access. After we
12371 * finish modesetting, see if an error has been flagged, and if
12372 * so enable debugging for the next modeset - and hope we catch
12373 * the culprit.
12374 */
12375 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012376 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012377 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012378
Daniel Vetter5a21b662016-05-24 17:13:53 +020012379 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012380
Daniel Vetterea0000f2016-06-13 16:13:46 +020012381 drm_atomic_helper_commit_cleanup_done(state);
12382
Chris Wilson08536952016-10-14 13:18:18 +010012383 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012384
Chris Wilsonba318c62017-02-02 20:47:41 +000012385 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012386}
12387
12388static void intel_atomic_commit_work(struct work_struct *work)
12389{
Chris Wilsonc004a902016-10-28 13:58:45 +010012390 struct drm_atomic_state *state =
12391 container_of(work, struct drm_atomic_state, commit_work);
12392
Daniel Vetter94f05022016-06-14 18:01:00 +020012393 intel_atomic_commit_tail(state);
12394}
12395
Chris Wilsonc004a902016-10-28 13:58:45 +010012396static int __i915_sw_fence_call
12397intel_atomic_commit_ready(struct i915_sw_fence *fence,
12398 enum i915_sw_fence_notify notify)
12399{
12400 struct intel_atomic_state *state =
12401 container_of(fence, struct intel_atomic_state, commit_ready);
12402
12403 switch (notify) {
12404 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012405 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012406 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012407 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012408 {
12409 struct intel_atomic_helper *helper =
12410 &to_i915(state->base.dev)->atomic_helper;
12411
12412 if (llist_add(&state->freed, &helper->free_list))
12413 schedule_work(&helper->free_work);
12414 break;
12415 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012416 }
12417
12418 return NOTIFY_DONE;
12419}
12420
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012421static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12422{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012423 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012424 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012425 int i;
12426
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012427 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012428 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012429 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012430 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012431}
12432
Daniel Vetter94f05022016-06-14 18:01:00 +020012433/**
12434 * intel_atomic_commit - commit validated state object
12435 * @dev: DRM device
12436 * @state: the top-level driver state object
12437 * @nonblock: nonblocking commit
12438 *
12439 * This function commits a top-level state object that has been validated
12440 * with drm_atomic_helper_check().
12441 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012442 * RETURNS
12443 * Zero for success or -errno.
12444 */
12445static int intel_atomic_commit(struct drm_device *dev,
12446 struct drm_atomic_state *state,
12447 bool nonblock)
12448{
12449 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012450 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012451 int ret = 0;
12452
Chris Wilsonc004a902016-10-28 13:58:45 +010012453 drm_atomic_state_get(state);
12454 i915_sw_fence_init(&intel_state->commit_ready,
12455 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012456
Ville Syrjälä440df932017-03-29 17:21:23 +030012457 /*
12458 * The intel_legacy_cursor_update() fast path takes care
12459 * of avoiding the vblank waits for simple cursor
12460 * movement and flips. For cursor on/off and size changes,
12461 * we want to perform the vblank waits so that watermark
12462 * updates happen during the correct frames. Gen9+ have
12463 * double buffered watermarks and so shouldn't need this.
12464 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012465 * Unset state->legacy_cursor_update before the call to
12466 * drm_atomic_helper_setup_commit() because otherwise
12467 * drm_atomic_helper_wait_for_flip_done() is a noop and
12468 * we get FIFO underruns because we didn't wait
12469 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012470 *
12471 * FIXME doing watermarks and fb cleanup from a vblank worker
12472 * (assuming we had any) would solve these problems.
12473 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012474 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12475 struct intel_crtc_state *new_crtc_state;
12476 struct intel_crtc *crtc;
12477 int i;
12478
12479 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12480 if (new_crtc_state->wm.need_postvbl_update ||
12481 new_crtc_state->update_wm_post)
12482 state->legacy_cursor_update = false;
12483 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012484
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012485 ret = intel_atomic_prepare_commit(dev, state);
12486 if (ret) {
12487 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12488 i915_sw_fence_commit(&intel_state->commit_ready);
12489 return ret;
12490 }
12491
12492 ret = drm_atomic_helper_setup_commit(state, nonblock);
12493 if (!ret)
12494 ret = drm_atomic_helper_swap_state(state, true);
12495
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012496 if (ret) {
12497 i915_sw_fence_commit(&intel_state->commit_ready);
12498
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012499 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012500 return ret;
12501 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012502 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012503 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012504 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012505
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012506 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012507 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12508 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012509 memcpy(dev_priv->min_voltage_level,
12510 intel_state->min_voltage_level,
12511 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012512 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012513 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12514 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012515 }
12516
Chris Wilson08536952016-10-14 13:18:18 +010012517 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012518 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012519
12520 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012521 if (nonblock && intel_state->modeset) {
12522 queue_work(dev_priv->modeset_wq, &state->commit_work);
12523 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012524 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012525 } else {
12526 if (intel_state->modeset)
12527 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012528 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012529 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012530
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012531 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012532}
12533
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012534static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012535 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012536 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012537 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012538 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012539 .atomic_duplicate_state = intel_crtc_duplicate_state,
12540 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012541 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012542};
12543
Chris Wilson74d290f2017-08-17 13:37:06 +010012544struct wait_rps_boost {
12545 struct wait_queue_entry wait;
12546
12547 struct drm_crtc *crtc;
12548 struct drm_i915_gem_request *request;
12549};
12550
12551static int do_rps_boost(struct wait_queue_entry *_wait,
12552 unsigned mode, int sync, void *key)
12553{
12554 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12555 struct drm_i915_gem_request *rq = wait->request;
12556
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012557 /*
12558 * If we missed the vblank, but the request is already running it
12559 * is reasonable to assume that it will complete before the next
12560 * vblank without our intervention, so leave RPS alone.
12561 */
12562 if (!i915_gem_request_started(rq))
12563 gen6_rps_boost(rq, NULL);
Chris Wilson74d290f2017-08-17 13:37:06 +010012564 i915_gem_request_put(rq);
12565
12566 drm_crtc_vblank_put(wait->crtc);
12567
12568 list_del(&wait->wait.entry);
12569 kfree(wait);
12570 return 1;
12571}
12572
12573static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12574 struct dma_fence *fence)
12575{
12576 struct wait_rps_boost *wait;
12577
12578 if (!dma_fence_is_i915(fence))
12579 return;
12580
12581 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12582 return;
12583
12584 if (drm_crtc_vblank_get(crtc))
12585 return;
12586
12587 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12588 if (!wait) {
12589 drm_crtc_vblank_put(crtc);
12590 return;
12591 }
12592
12593 wait->request = to_request(dma_fence_get(fence));
12594 wait->crtc = crtc;
12595
12596 wait->wait.func = do_rps_boost;
12597 wait->wait.flags = 0;
12598
12599 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12600}
12601
Matt Roper6beb8c232014-12-01 15:40:14 -080012602/**
12603 * intel_prepare_plane_fb - Prepare fb for usage on plane
12604 * @plane: drm plane to prepare for
12605 * @fb: framebuffer to prepare for presentation
12606 *
12607 * Prepares a framebuffer for usage on a display plane. Generally this
12608 * involves pinning the underlying object and updating the frontbuffer tracking
12609 * bits. Some older platforms need special physical address handling for
12610 * cursor planes.
12611 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012612 * Must be called with struct_mutex held.
12613 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012614 * Returns 0 on success, negative error code on failure.
12615 */
12616int
12617intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012618 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012619{
Chris Wilsonc004a902016-10-28 13:58:45 +010012620 struct intel_atomic_state *intel_state =
12621 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012622 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012623 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012624 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012625 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012626 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012627
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012628 if (old_obj) {
12629 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012630 drm_atomic_get_existing_crtc_state(new_state->state,
12631 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012632
12633 /* Big Hammer, we also need to ensure that any pending
12634 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12635 * current scanout is retired before unpinning the old
12636 * framebuffer. Note that we rely on userspace rendering
12637 * into the buffer attached to the pipe they are waiting
12638 * on. If not, userspace generates a GPU hang with IPEHR
12639 * point to the MI_WAIT_FOR_EVENT.
12640 *
12641 * This should only fail upon a hung GPU, in which case we
12642 * can safely continue.
12643 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012644 if (needs_modeset(crtc_state)) {
12645 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12646 old_obj->resv, NULL,
12647 false, 0,
12648 GFP_KERNEL);
12649 if (ret < 0)
12650 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012651 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012652 }
12653
Chris Wilsonc004a902016-10-28 13:58:45 +010012654 if (new_state->fence) { /* explicit fencing */
12655 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12656 new_state->fence,
12657 I915_FENCE_TIMEOUT,
12658 GFP_KERNEL);
12659 if (ret < 0)
12660 return ret;
12661 }
12662
Chris Wilsonc37efb92016-06-17 08:28:47 +010012663 if (!obj)
12664 return 0;
12665
Chris Wilson4d3088c2017-07-26 17:00:38 +010012666 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012667 if (ret)
12668 return ret;
12669
Chris Wilson4d3088c2017-07-26 17:00:38 +010012670 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12671 if (ret) {
12672 i915_gem_object_unpin_pages(obj);
12673 return ret;
12674 }
12675
Chris Wilsonfd700752017-07-26 17:00:36 +010012676 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12677 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12678 const int align = intel_cursor_alignment(dev_priv);
12679
12680 ret = i915_gem_object_attach_phys(obj, align);
12681 } else {
12682 struct i915_vma *vma;
12683
12684 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12685 if (!IS_ERR(vma))
12686 to_intel_plane_state(new_state)->vma = vma;
12687 else
12688 ret = PTR_ERR(vma);
12689 }
12690
12691 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12692
12693 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012694 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012695 if (ret)
12696 return ret;
12697
Chris Wilsonc004a902016-10-28 13:58:45 +010012698 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012699 struct dma_fence *fence;
12700
Chris Wilsonc004a902016-10-28 13:58:45 +010012701 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12702 obj->resv, NULL,
12703 false, I915_FENCE_TIMEOUT,
12704 GFP_KERNEL);
12705 if (ret < 0)
12706 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012707
12708 fence = reservation_object_get_excl_rcu(obj->resv);
12709 if (fence) {
12710 add_rps_boost_after_vblank(new_state->crtc, fence);
12711 dma_fence_put(fence);
12712 }
12713 } else {
12714 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012715 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012716
Chris Wilsond07f0e52016-10-28 13:58:44 +010012717 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012718}
12719
Matt Roper38f3ce32014-12-02 07:45:25 -080012720/**
12721 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12722 * @plane: drm plane to clean up for
12723 * @fb: old framebuffer that was on plane
12724 *
12725 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012726 *
12727 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012728 */
12729void
12730intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012731 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012732{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012733 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012734
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012735 /* Should only be called after a successful intel_prepare_plane_fb()! */
12736 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012737 if (vma) {
12738 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012739 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012740 mutex_unlock(&plane->dev->struct_mutex);
12741 }
Matt Roper465c1202014-05-29 08:06:54 -070012742}
12743
Chandra Konduru6156a452015-04-27 13:48:39 -070012744int
12745skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12746{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012747 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012748 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012749 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012750
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012751 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012752 return DRM_PLANE_HELPER_NO_SCALING;
12753
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012754 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012755
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012756 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12757 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12758
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012759 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012760 max_dotclk *= 2;
12761
12762 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012763 return DRM_PLANE_HELPER_NO_SCALING;
12764
12765 /*
12766 * skl max scale is lower of:
12767 * close to 3 but not 3, -1 is for that purpose
12768 * or
12769 * cdclk/crtc_clock
12770 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012771 max_scale = min((1 << 16) * 3 - 1,
12772 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012773
12774 return max_scale;
12775}
12776
Matt Roper465c1202014-05-29 08:06:54 -070012777static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012778intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012779 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012780 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012781{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012782 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012783 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012784 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012785 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12786 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012787 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012788
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012789 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012790 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020012791 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012792 min_scale = 1;
12793 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12794 }
Sonika Jindald8106362015-04-10 14:37:28 +053012795 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012796 }
Sonika Jindald8106362015-04-10 14:37:28 +053012797
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020012798 ret = drm_atomic_helper_check_plane_state(&state->base,
12799 &crtc_state->base,
12800 &state->clip,
12801 min_scale, max_scale,
12802 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012803 if (ret)
12804 return ret;
12805
Daniel Vettercc926382016-08-15 10:41:47 +020012806 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012807 return 0;
12808
12809 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020012810 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012811 if (ret)
12812 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012813
12814 state->ctl = skl_plane_ctl(crtc_state, state);
12815 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012816 ret = i9xx_check_plane_surface(state);
12817 if (ret)
12818 return ret;
12819
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012820 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012821 }
12822
James Ausmus4036c782017-11-13 10:11:28 -080012823 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12824 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12825
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012826 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012827}
12828
Daniel Vetter5a21b662016-05-24 17:13:53 +020012829static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12830 struct drm_crtc_state *old_crtc_state)
12831{
12832 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012833 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012835 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012836 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012837 struct intel_atomic_state *old_intel_state =
12838 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012839 struct intel_crtc_state *intel_cstate =
12840 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12841 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012842
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012843 if (!modeset &&
12844 (intel_cstate->base.color_mgmt_changed ||
12845 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012846 intel_color_set_csc(&intel_cstate->base);
12847 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012848 }
12849
Daniel Vetter5a21b662016-05-24 17:13:53 +020012850 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012851 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012852
12853 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012854 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012855
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012856 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012857 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012858 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012859 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012860
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012861out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012862 if (dev_priv->display.atomic_update_watermarks)
12863 dev_priv->display.atomic_update_watermarks(old_intel_state,
12864 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012865}
12866
12867static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12868 struct drm_crtc_state *old_crtc_state)
12869{
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012870 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012872 struct intel_atomic_state *old_intel_state =
12873 to_intel_atomic_state(old_crtc_state->state);
12874 struct intel_crtc_state *new_crtc_state =
12875 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012876
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012877 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012878
12879 if (new_crtc_state->update_pipe &&
12880 !needs_modeset(&new_crtc_state->base) &&
12881 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED) {
12882 if (!IS_GEN2(dev_priv))
12883 intel_set_cpu_fifo_underrun_reporting(dev_priv, intel_crtc->pipe, true);
12884
12885 if (new_crtc_state->has_pch_encoder) {
12886 enum pipe pch_transcoder =
12887 intel_crtc_pch_transcoder(intel_crtc);
12888
12889 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
12890 }
12891 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012892}
12893
Matt Ropercf4c7c12014-12-04 10:27:42 -080012894/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012895 * intel_plane_destroy - destroy a plane
12896 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012897 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012898 * Common destruction function for all types of planes (primary, cursor,
12899 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012900 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012901void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012902{
Matt Roper465c1202014-05-29 08:06:54 -070012903 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012904 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012905}
12906
Ben Widawsky714244e2017-08-01 09:58:16 -070012907static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12908{
12909 switch (format) {
12910 case DRM_FORMAT_C8:
12911 case DRM_FORMAT_RGB565:
12912 case DRM_FORMAT_XRGB1555:
12913 case DRM_FORMAT_XRGB8888:
12914 return modifier == DRM_FORMAT_MOD_LINEAR ||
12915 modifier == I915_FORMAT_MOD_X_TILED;
12916 default:
12917 return false;
12918 }
12919}
12920
12921static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12922{
12923 switch (format) {
12924 case DRM_FORMAT_C8:
12925 case DRM_FORMAT_RGB565:
12926 case DRM_FORMAT_XRGB8888:
12927 case DRM_FORMAT_XBGR8888:
12928 case DRM_FORMAT_XRGB2101010:
12929 case DRM_FORMAT_XBGR2101010:
12930 return modifier == DRM_FORMAT_MOD_LINEAR ||
12931 modifier == I915_FORMAT_MOD_X_TILED;
12932 default:
12933 return false;
12934 }
12935}
12936
12937static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12938{
12939 switch (format) {
12940 case DRM_FORMAT_XRGB8888:
12941 case DRM_FORMAT_XBGR8888:
12942 case DRM_FORMAT_ARGB8888:
12943 case DRM_FORMAT_ABGR8888:
12944 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12945 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12946 return true;
12947 /* fall through */
12948 case DRM_FORMAT_RGB565:
12949 case DRM_FORMAT_XRGB2101010:
12950 case DRM_FORMAT_XBGR2101010:
12951 case DRM_FORMAT_YUYV:
12952 case DRM_FORMAT_YVYU:
12953 case DRM_FORMAT_UYVY:
12954 case DRM_FORMAT_VYUY:
12955 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12956 return true;
12957 /* fall through */
12958 case DRM_FORMAT_C8:
12959 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12960 modifier == I915_FORMAT_MOD_X_TILED ||
12961 modifier == I915_FORMAT_MOD_Y_TILED)
12962 return true;
12963 /* fall through */
12964 default:
12965 return false;
12966 }
12967}
12968
12969static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12970 uint32_t format,
12971 uint64_t modifier)
12972{
12973 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12974
12975 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12976 return false;
12977
12978 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12979 modifier != DRM_FORMAT_MOD_LINEAR)
12980 return false;
12981
12982 if (INTEL_GEN(dev_priv) >= 9)
12983 return skl_mod_supported(format, modifier);
12984 else if (INTEL_GEN(dev_priv) >= 4)
12985 return i965_mod_supported(format, modifier);
12986 else
12987 return i8xx_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -070012988}
12989
12990static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
12991 uint32_t format,
12992 uint64_t modifier)
12993{
12994 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12995 return false;
12996
12997 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
12998}
12999
13000static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013001 .update_plane = drm_atomic_helper_update_plane,
13002 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013003 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013004 .atomic_get_property = intel_plane_atomic_get_property,
13005 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013006 .atomic_duplicate_state = intel_plane_duplicate_state,
13007 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013008 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013009};
13010
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013011static int
13012intel_legacy_cursor_update(struct drm_plane *plane,
13013 struct drm_crtc *crtc,
13014 struct drm_framebuffer *fb,
13015 int crtc_x, int crtc_y,
13016 unsigned int crtc_w, unsigned int crtc_h,
13017 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013018 uint32_t src_w, uint32_t src_h,
13019 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013020{
13021 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13022 int ret;
13023 struct drm_plane_state *old_plane_state, *new_plane_state;
13024 struct intel_plane *intel_plane = to_intel_plane(plane);
13025 struct drm_framebuffer *old_fb;
13026 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013027 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013028
13029 /*
13030 * When crtc is inactive or there is a modeset pending,
13031 * wait for it to complete in the slowpath
13032 */
13033 if (!crtc_state->active || needs_modeset(crtc_state) ||
13034 to_intel_crtc_state(crtc_state)->update_pipe)
13035 goto slow;
13036
13037 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013038 /*
13039 * Don't do an async update if there is an outstanding commit modifying
13040 * the plane. This prevents our async update's changes from getting
13041 * overridden by a previous synchronous update's state.
13042 */
13043 if (old_plane_state->commit &&
13044 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13045 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013046
13047 /*
13048 * If any parameters change that may affect watermarks,
13049 * take the slowpath. Only changing fb or position should be
13050 * in the fastpath.
13051 */
13052 if (old_plane_state->crtc != crtc ||
13053 old_plane_state->src_w != src_w ||
13054 old_plane_state->src_h != src_h ||
13055 old_plane_state->crtc_w != crtc_w ||
13056 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013057 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013058 goto slow;
13059
13060 new_plane_state = intel_plane_duplicate_state(plane);
13061 if (!new_plane_state)
13062 return -ENOMEM;
13063
13064 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13065
13066 new_plane_state->src_x = src_x;
13067 new_plane_state->src_y = src_y;
13068 new_plane_state->src_w = src_w;
13069 new_plane_state->src_h = src_h;
13070 new_plane_state->crtc_x = crtc_x;
13071 new_plane_state->crtc_y = crtc_y;
13072 new_plane_state->crtc_w = crtc_w;
13073 new_plane_state->crtc_h = crtc_h;
13074
13075 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013076 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13077 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013078 to_intel_plane_state(new_plane_state));
13079 if (ret)
13080 goto out_free;
13081
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013082 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13083 if (ret)
13084 goto out_free;
13085
13086 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013087 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013088
13089 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13090 if (ret) {
13091 DRM_DEBUG_KMS("failed to attach phys object\n");
13092 goto out_unlock;
13093 }
13094 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013095 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13096 if (IS_ERR(vma)) {
13097 DRM_DEBUG_KMS("failed to pin object\n");
13098
13099 ret = PTR_ERR(vma);
13100 goto out_unlock;
13101 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013102
13103 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013104 }
13105
13106 old_fb = old_plane_state->fb;
13107
13108 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13109 intel_plane->frontbuffer_bit);
13110
13111 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013112 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013113
Ville Syrjälä72259532017-03-02 19:15:05 +020013114 if (plane->state->visible) {
13115 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013116 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013117 to_intel_crtc_state(crtc->state),
13118 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013119 } else {
13120 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013121 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013122 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013123
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013124 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013125 if (old_vma)
13126 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013127
13128out_unlock:
13129 mutex_unlock(&dev_priv->drm.struct_mutex);
13130out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013131 if (ret)
13132 intel_plane_destroy_state(plane, new_plane_state);
13133 else
13134 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013135 return ret;
13136
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013137slow:
13138 return drm_atomic_helper_update_plane(plane, crtc, fb,
13139 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013140 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013141}
13142
13143static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13144 .update_plane = intel_legacy_cursor_update,
13145 .disable_plane = drm_atomic_helper_disable_plane,
13146 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013147 .atomic_get_property = intel_plane_atomic_get_property,
13148 .atomic_set_property = intel_plane_atomic_set_property,
13149 .atomic_duplicate_state = intel_plane_duplicate_state,
13150 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013151 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013152};
13153
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013154static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013155intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013156{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013157 struct intel_plane *primary = NULL;
13158 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013159 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013160 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013161 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013162 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013163 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013164
13165 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013166 if (!primary) {
13167 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013168 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013169 }
Matt Roper465c1202014-05-29 08:06:54 -070013170
Matt Roper8e7d6882015-01-21 16:35:41 -080013171 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013172 if (!state) {
13173 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013174 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013175 }
13176
Matt Roper8e7d6882015-01-21 16:35:41 -080013177 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013178
Matt Roper465c1202014-05-29 08:06:54 -070013179 primary->can_scale = false;
13180 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013181 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013182 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013183 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013184 }
Matt Roper465c1202014-05-29 08:06:54 -070013185 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013186 /*
13187 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13188 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13189 */
13190 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013191 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013192 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013193 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013194 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013195 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Matt Roperc59cb172014-12-01 15:40:16 -080013196 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013197
Ville Syrjälä77064e22017-12-22 21:22:28 +020013198 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013199 intel_primary_formats = skl_primary_formats;
13200 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013201
Ville Syrjälä77064e22017-12-22 21:22:28 +020013202 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_PRIMARY))
Ben Widawsky714244e2017-08-01 09:58:16 -070013203 modifiers = skl_format_modifiers_ccs;
13204 else
13205 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013206
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013207 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013208 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013209 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013210 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013211 intel_primary_formats = i965_primary_formats;
13212 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013213 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013214
Ville Syrjäläed150302017-11-17 21:19:10 +020013215 primary->update_plane = i9xx_update_plane;
13216 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013217 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013218 } else {
13219 intel_primary_formats = i8xx_primary_formats;
13220 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013221 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013222
Ville Syrjäläed150302017-11-17 21:19:10 +020013223 primary->update_plane = i9xx_update_plane;
13224 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013225 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013226 }
13227
Ville Syrjälä580503c2016-10-31 22:37:00 +020013228 if (INTEL_GEN(dev_priv) >= 9)
13229 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13230 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013231 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013232 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013233 DRM_PLANE_TYPE_PRIMARY,
13234 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013235 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013236 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13237 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013238 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013239 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013240 DRM_PLANE_TYPE_PRIMARY,
13241 "primary %c", pipe_name(pipe));
13242 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013243 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13244 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013245 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013246 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013247 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013248 "plane %c",
13249 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013250 if (ret)
13251 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013252
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013253 if (INTEL_GEN(dev_priv) >= 10) {
13254 supported_rotations =
13255 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13256 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13257 DRM_MODE_REFLECT_X;
13258 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013259 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013260 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13261 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013262 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13263 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013264 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13265 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013266 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013267 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013268 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013269 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013270 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013271 }
13272
Dave Airlie5481e272016-10-25 16:36:13 +100013273 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013274 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013275 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013276 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013277
Matt Roperea2c67b2014-12-23 10:41:52 -080013278 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13279
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013280 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013281
13282fail:
13283 kfree(state);
13284 kfree(primary);
13285
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013286 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013287}
13288
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013289static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013290intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13291 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013292{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013293 struct intel_plane *cursor = NULL;
13294 struct intel_plane_state *state = NULL;
13295 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013296
13297 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013298 if (!cursor) {
13299 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013300 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013301 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013302
Matt Roper8e7d6882015-01-21 16:35:41 -080013303 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013304 if (!state) {
13305 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013306 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013307 }
13308
Matt Roper8e7d6882015-01-21 16:35:41 -080013309 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013310
Matt Roper3d7d6512014-06-10 08:28:13 -070013311 cursor->can_scale = false;
13312 cursor->max_downscale = 1;
13313 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013314 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013315 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013316 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013317
13318 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13319 cursor->update_plane = i845_update_cursor;
13320 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013321 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013322 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013323 } else {
13324 cursor->update_plane = i9xx_update_cursor;
13325 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013326 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013327 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013328 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013329
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013330 cursor->cursor.base = ~0;
13331 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013332
13333 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13334 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013335
Ville Syrjälä580503c2016-10-31 22:37:00 +020013336 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013337 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013338 intel_cursor_formats,
13339 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013340 cursor_format_modifiers,
13341 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013342 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013343 if (ret)
13344 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013345
Dave Airlie5481e272016-10-25 16:36:13 +100013346 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013347 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013348 DRM_MODE_ROTATE_0,
13349 DRM_MODE_ROTATE_0 |
13350 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013351
Ville Syrjälä580503c2016-10-31 22:37:00 +020013352 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013353 state->scaler_id = -1;
13354
Matt Roperea2c67b2014-12-23 10:41:52 -080013355 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13356
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013357 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013358
13359fail:
13360 kfree(state);
13361 kfree(cursor);
13362
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013363 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013364}
13365
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013366static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13367 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013368{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013369 struct intel_crtc_scaler_state *scaler_state =
13370 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013371 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013372 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013373
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013374 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13375 if (!crtc->num_scalers)
13376 return;
13377
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013378 for (i = 0; i < crtc->num_scalers; i++) {
13379 struct intel_scaler *scaler = &scaler_state->scalers[i];
13380
13381 scaler->in_use = 0;
13382 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013383 }
13384
13385 scaler_state->scaler_id = -1;
13386}
13387
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013388static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013389{
13390 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013391 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013392 struct intel_plane *primary = NULL;
13393 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013394 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013395
Daniel Vetter955382f2013-09-19 14:05:45 +020013396 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013397 if (!intel_crtc)
13398 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013399
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013400 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013401 if (!crtc_state) {
13402 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013403 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013404 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013405 intel_crtc->config = crtc_state;
13406 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013407 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013408
Ville Syrjälä580503c2016-10-31 22:37:00 +020013409 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013410 if (IS_ERR(primary)) {
13411 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013412 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013413 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013414 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013415
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013416 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013417 struct intel_plane *plane;
13418
Ville Syrjälä580503c2016-10-31 22:37:00 +020013419 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013420 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013421 ret = PTR_ERR(plane);
13422 goto fail;
13423 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013424 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013425 }
13426
Ville Syrjälä580503c2016-10-31 22:37:00 +020013427 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013428 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013429 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013430 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013431 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013432 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013433
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013434 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013435 &primary->base, &cursor->base,
13436 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013437 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013438 if (ret)
13439 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013440
Jesse Barnes80824002009-09-10 15:28:06 -070013441 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013442
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013443 /* initialize shared scalers */
13444 intel_crtc_init_scalers(intel_crtc, crtc_state);
13445
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013446 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
Ville Syrjäläb1558c72017-11-17 21:19:15 +020013447 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] != NULL);
13448 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] = intel_crtc;
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013449 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013450
Jesse Barnes79e53942008-11-07 14:24:08 -080013451 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013452
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013453 intel_color_init(&intel_crtc->base);
13454
Daniel Vetter87b6b102014-05-15 15:33:46 +020013455 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013456
13457 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013458
13459fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013460 /*
13461 * drm_mode_config_cleanup() will free up any
13462 * crtcs/planes already initialized.
13463 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013464 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013465 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013466
13467 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013468}
13469
Jesse Barnes752aa882013-10-31 18:55:49 +020013470enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13471{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013472 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013473
Rob Clark51fd3712013-11-19 12:10:12 -050013474 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013475
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013476 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013477 return INVALID_PIPE;
13478
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013479 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013480}
13481
Carl Worth08d7b3d2009-04-29 14:43:54 -070013482int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013483 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013484{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013485 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013486 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013487 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013488
Keith Packard418da172017-03-14 23:25:07 -070013489 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013490 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013491 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013492
Rob Clark7707e652014-07-17 23:30:04 -040013493 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013494 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013495
Daniel Vetterc05422d2009-08-11 16:05:30 +020013496 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013497}
13498
Daniel Vetter66a92782012-07-12 20:08:18 +020013499static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013500{
Daniel Vetter66a92782012-07-12 20:08:18 +020013501 struct drm_device *dev = encoder->base.dev;
13502 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013503 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013504 int entry = 0;
13505
Damien Lespiaub2784e12014-08-05 11:29:37 +010013506 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013507 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013508 index_mask |= (1 << entry);
13509
Jesse Barnes79e53942008-11-07 14:24:08 -080013510 entry++;
13511 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013512
Jesse Barnes79e53942008-11-07 14:24:08 -080013513 return index_mask;
13514}
13515
Ville Syrjälä646d5772016-10-31 22:37:14 +020013516static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013517{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013518 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013519 return false;
13520
13521 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13522 return false;
13523
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013524 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013525 return false;
13526
13527 return true;
13528}
13529
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013530static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013531{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013532 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013533 return false;
13534
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013535 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013536 return false;
13537
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013538 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013539 return false;
13540
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013541 if (HAS_PCH_LPT_H(dev_priv) &&
13542 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013543 return false;
13544
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013545 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013546 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013547 return false;
13548
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013549 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013550 return false;
13551
13552 return true;
13553}
13554
Imre Deak8090ba82016-08-10 14:07:33 +030013555void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13556{
13557 int pps_num;
13558 int pps_idx;
13559
13560 if (HAS_DDI(dev_priv))
13561 return;
13562 /*
13563 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13564 * everywhere where registers can be write protected.
13565 */
13566 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13567 pps_num = 2;
13568 else
13569 pps_num = 1;
13570
13571 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13572 u32 val = I915_READ(PP_CONTROL(pps_idx));
13573
13574 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13575 I915_WRITE(PP_CONTROL(pps_idx), val);
13576 }
13577}
13578
Imre Deak44cb7342016-08-10 14:07:29 +030013579static void intel_pps_init(struct drm_i915_private *dev_priv)
13580{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013581 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013582 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13583 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13584 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13585 else
13586 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013587
13588 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013589}
13590
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013591static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013592{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013593 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013594 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013595
Imre Deak44cb7342016-08-10 14:07:29 +030013596 intel_pps_init(dev_priv);
13597
Imre Deak97a824e12016-06-21 11:51:47 +030013598 /*
13599 * intel_edp_init_connector() depends on this completing first, to
13600 * prevent the registeration of both eDP and LVDS and the incorrect
13601 * sharing of the PPS.
13602 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013603 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013604
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013605 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013606 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013607
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013608 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013609 /*
13610 * FIXME: Broxton doesn't support port detection via the
13611 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13612 * detect the ports.
13613 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013614 intel_ddi_init(dev_priv, PORT_A);
13615 intel_ddi_init(dev_priv, PORT_B);
13616 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013617
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013618 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013619 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013620 int found;
13621
Jesse Barnesde31fac2015-03-06 15:53:32 -080013622 /*
13623 * Haswell uses DDI functions to detect digital outputs.
13624 * On SKL pre-D0 the strap isn't connected, so we assume
13625 * it's there.
13626 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013627 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013628 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013629 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013630 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013631
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013632 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013633 * register */
13634 found = I915_READ(SFUSE_STRAP);
13635
13636 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013637 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013638 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013639 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013640 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013641 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013642 if (found & SFUSE_STRAP_DDIF_DETECTED)
13643 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013644 /*
13645 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13646 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013647 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013648 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13649 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13650 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013651 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013652
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013653 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013654 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013655 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013656
Ville Syrjälä646d5772016-10-31 22:37:14 +020013657 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013658 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013659
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013660 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013661 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013662 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013663 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013664 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013665 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013666 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013667 }
13668
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013669 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013670 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013671
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013672 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013673 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013674
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013675 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013676 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013677
Daniel Vetter270b3042012-10-27 15:52:05 +020013678 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013679 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013680 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013681 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013682
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013683 /*
13684 * The DP_DETECTED bit is the latched state of the DDC
13685 * SDA pin at boot. However since eDP doesn't require DDC
13686 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13687 * eDP ports may have been muxed to an alternate function.
13688 * Thus we can't rely on the DP_DETECTED bit alone to detect
13689 * eDP ports. Consult the VBT as well as DP_DETECTED to
13690 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013691 *
13692 * Sadly the straps seem to be missing sometimes even for HDMI
13693 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13694 * and VBT for the presence of the port. Additionally we can't
13695 * trust the port type the VBT declares as we've seen at least
13696 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013697 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013698 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013699 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13700 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013701 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013702 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013703 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013704
Jani Nikula7b91bf72017-08-18 12:30:19 +030013705 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013706 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13707 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013708 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013709 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013710 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013711
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013712 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013713 /*
13714 * eDP not supported on port D,
13715 * so no need to worry about it
13716 */
13717 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13718 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013719 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013720 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013721 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013722 }
13723
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013724 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013725 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013726 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013727
Paulo Zanonie2debe92013-02-18 19:00:27 -030013728 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013729 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013730 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013731 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013732 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013733 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013734 }
Ma Ling27185ae2009-08-24 13:50:23 +080013735
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013736 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013737 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013738 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013739
13740 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013741
Paulo Zanonie2debe92013-02-18 19:00:27 -030013742 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013743 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013744 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013745 }
Ma Ling27185ae2009-08-24 13:50:23 +080013746
Paulo Zanonie2debe92013-02-18 19:00:27 -030013747 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013748
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013749 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013750 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013751 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013752 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013753 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013754 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013755 }
Ma Ling27185ae2009-08-24 13:50:23 +080013756
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013757 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013758 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013759 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013760 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013761
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013762 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013763 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013764
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013765 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013766
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013767 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013768 encoder->base.possible_crtcs = encoder->crtc_mask;
13769 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013770 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013771 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013772
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013773 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013774
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013775 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013776}
13777
13778static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13779{
13780 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013781
Daniel Vetteref2d6332014-02-10 18:00:38 +010013782 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013783
Chris Wilsondd689282017-03-01 15:41:28 +000013784 i915_gem_object_lock(intel_fb->obj);
13785 WARN_ON(!intel_fb->obj->framebuffer_references--);
13786 i915_gem_object_unlock(intel_fb->obj);
13787
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013788 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013789
Jesse Barnes79e53942008-11-07 14:24:08 -080013790 kfree(intel_fb);
13791}
13792
13793static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013794 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013795 unsigned int *handle)
13796{
13797 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013798 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013799
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013800 if (obj->userptr.mm) {
13801 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13802 return -EINVAL;
13803 }
13804
Chris Wilson05394f32010-11-08 19:18:58 +000013805 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013806}
13807
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013808static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13809 struct drm_file *file,
13810 unsigned flags, unsigned color,
13811 struct drm_clip_rect *clips,
13812 unsigned num_clips)
13813{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013814 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013815
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013816 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013817 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013818
13819 return 0;
13820}
13821
Jesse Barnes79e53942008-11-07 14:24:08 -080013822static const struct drm_framebuffer_funcs intel_fb_funcs = {
13823 .destroy = intel_user_framebuffer_destroy,
13824 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013825 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013826};
13827
Damien Lespiaub3218032015-02-27 11:15:18 +000013828static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013829u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13830 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013831{
Chris Wilson24dbf512017-02-15 10:59:18 +000013832 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013833
13834 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013835 int cpp = drm_format_plane_cpp(pixel_format, 0);
13836
Damien Lespiaub3218032015-02-27 11:15:18 +000013837 /* "The stride in bytes must not exceed the of the size of 8K
13838 * pixels and 32K bytes."
13839 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013840 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013841 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013842 return 32*1024;
13843 } else if (gen >= 4) {
13844 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13845 return 16*1024;
13846 else
13847 return 32*1024;
13848 } else if (gen >= 3) {
13849 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13850 return 8*1024;
13851 else
13852 return 16*1024;
13853 } else {
13854 /* XXX DSPC is limited to 4k tiled */
13855 return 8*1024;
13856 }
13857}
13858
Chris Wilson24dbf512017-02-15 10:59:18 +000013859static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13860 struct drm_i915_gem_object *obj,
13861 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013862{
Chris Wilson24dbf512017-02-15 10:59:18 +000013863 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013864 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013865 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013866 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013867 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013868 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013869 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013870
Chris Wilsondd689282017-03-01 15:41:28 +000013871 i915_gem_object_lock(obj);
13872 obj->framebuffer_references++;
13873 tiling = i915_gem_object_get_tiling(obj);
13874 stride = i915_gem_object_get_stride(obj);
13875 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013876
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013877 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013878 /*
13879 * If there's a fence, enforce that
13880 * the fb modifier and tiling mode match.
13881 */
13882 if (tiling != I915_TILING_NONE &&
13883 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013884 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013885 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013886 }
13887 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013888 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013889 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013890 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013891 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013892 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013893 }
13894 }
13895
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013896 /* Passed in modifier sanity checking. */
13897 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013898 case I915_FORMAT_MOD_Y_TILED_CCS:
13899 case I915_FORMAT_MOD_Yf_TILED_CCS:
13900 switch (mode_cmd->pixel_format) {
13901 case DRM_FORMAT_XBGR8888:
13902 case DRM_FORMAT_ABGR8888:
13903 case DRM_FORMAT_XRGB8888:
13904 case DRM_FORMAT_ARGB8888:
13905 break;
13906 default:
13907 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13908 goto err;
13909 }
13910 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013911 case I915_FORMAT_MOD_Y_TILED:
13912 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013913 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013914 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13915 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013916 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013917 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013918 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013919 case I915_FORMAT_MOD_X_TILED:
13920 break;
13921 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013922 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13923 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013924 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013925 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013926
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013927 /*
13928 * gen2/3 display engine uses the fence if present,
13929 * so the tiling mode must match the fb modifier exactly.
13930 */
13931 if (INTEL_INFO(dev_priv)->gen < 4 &&
13932 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013933 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013934 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013935 }
13936
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013937 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013938 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013939 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013940 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013941 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013942 "tiled" : "linear",
13943 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013944 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013945 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013946
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013947 /*
13948 * If there's a fence, enforce that
13949 * the fb pitch and fence stride match.
13950 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013951 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13952 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13953 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013954 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013955 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013956
Ville Syrjälä57779d02012-10-31 17:50:14 +020013957 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013958 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013959 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013960 case DRM_FORMAT_RGB565:
13961 case DRM_FORMAT_XRGB8888:
13962 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013963 break;
13964 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013965 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013966 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13967 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013968 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013969 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013970 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013971 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013972 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013973 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013974 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13975 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013976 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013977 }
13978 break;
13979 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013980 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013981 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013982 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013983 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13984 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013985 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013986 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013987 break;
Damien Lespiau75312082015-05-15 19:06:01 +010013988 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013989 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013990 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13991 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013992 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010013993 }
13994 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013995 case DRM_FORMAT_YUYV:
13996 case DRM_FORMAT_UYVY:
13997 case DRM_FORMAT_YVYU:
13998 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030013999 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014000 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14001 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014002 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014003 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014004 break;
14005 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014006 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14007 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014008 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014009 }
14010
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014011 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14012 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014013 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014014
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014015 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014016
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014017 for (i = 0; i < fb->format->num_planes; i++) {
14018 u32 stride_alignment;
14019
14020 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14021 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014022 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014023 }
14024
14025 stride_alignment = intel_fb_stride_alignment(fb, i);
14026
14027 /*
14028 * Display WA #0531: skl,bxt,kbl,glk
14029 *
14030 * Render decompression and plane width > 3840
14031 * combined with horizontal panning requires the
14032 * plane stride to be a multiple of 4. We'll just
14033 * require the entire fb to accommodate that to avoid
14034 * potential runtime errors at plane configuration time.
14035 */
14036 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14037 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14038 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14039 stride_alignment *= 4;
14040
14041 if (fb->pitches[i] & (stride_alignment - 1)) {
14042 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14043 i, fb->pitches[i], stride_alignment);
14044 goto err;
14045 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014046 }
14047
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014048 intel_fb->obj = obj;
14049
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014050 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014051 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014052 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014053
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014054 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014055 if (ret) {
14056 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014057 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014058 }
14059
Jesse Barnes79e53942008-11-07 14:24:08 -080014060 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014061
14062err:
Chris Wilsondd689282017-03-01 15:41:28 +000014063 i915_gem_object_lock(obj);
14064 obj->framebuffer_references--;
14065 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014066 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014067}
14068
Jesse Barnes79e53942008-11-07 14:24:08 -080014069static struct drm_framebuffer *
14070intel_user_framebuffer_create(struct drm_device *dev,
14071 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014072 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014073{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014074 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014075 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014076 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014077
Chris Wilson03ac0642016-07-20 13:31:51 +010014078 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14079 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014080 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014081
Chris Wilson24dbf512017-02-15 10:59:18 +000014082 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014083 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014084 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014085
14086 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014087}
14088
Chris Wilson778e23a2016-12-05 14:29:39 +000014089static void intel_atomic_state_free(struct drm_atomic_state *state)
14090{
14091 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14092
14093 drm_atomic_state_default_release(state);
14094
14095 i915_sw_fence_fini(&intel_state->commit_ready);
14096
14097 kfree(state);
14098}
14099
Jesse Barnes79e53942008-11-07 14:24:08 -080014100static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014101 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014102 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014103 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014104 .atomic_check = intel_atomic_check,
14105 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014106 .atomic_state_alloc = intel_atomic_state_alloc,
14107 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014108 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014109};
14110
Imre Deak88212942016-03-16 13:38:53 +020014111/**
14112 * intel_init_display_hooks - initialize the display modesetting hooks
14113 * @dev_priv: device private
14114 */
14115void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014116{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014117 intel_init_cdclk_hooks(dev_priv);
14118
Imre Deak88212942016-03-16 13:38:53 +020014119 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014120 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014121 dev_priv->display.get_initial_plane_config =
14122 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014123 dev_priv->display.crtc_compute_clock =
14124 haswell_crtc_compute_clock;
14125 dev_priv->display.crtc_enable = haswell_crtc_enable;
14126 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014127 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014128 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014129 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014130 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014131 dev_priv->display.crtc_compute_clock =
14132 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014133 dev_priv->display.crtc_enable = haswell_crtc_enable;
14134 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014135 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014136 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014137 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014138 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014139 dev_priv->display.crtc_compute_clock =
14140 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014141 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14142 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014143 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014144 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014145 dev_priv->display.get_initial_plane_config =
14146 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014147 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14148 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14149 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14150 } else if (IS_VALLEYVIEW(dev_priv)) {
14151 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14152 dev_priv->display.get_initial_plane_config =
14153 i9xx_get_initial_plane_config;
14154 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014155 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14156 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014157 } else if (IS_G4X(dev_priv)) {
14158 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14159 dev_priv->display.get_initial_plane_config =
14160 i9xx_get_initial_plane_config;
14161 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14162 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14163 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014164 } else if (IS_PINEVIEW(dev_priv)) {
14165 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14166 dev_priv->display.get_initial_plane_config =
14167 i9xx_get_initial_plane_config;
14168 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14169 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14170 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014171 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014172 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014173 dev_priv->display.get_initial_plane_config =
14174 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014175 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014176 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14177 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014178 } else {
14179 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14180 dev_priv->display.get_initial_plane_config =
14181 i9xx_get_initial_plane_config;
14182 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14183 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14184 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014185 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014186
Imre Deak88212942016-03-16 13:38:53 +020014187 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014188 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014189 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014190 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014191 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014192 /* FIXME: detect B0+ stepping and use auto training */
14193 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014194 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014195 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014196 }
14197
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014198 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014199 dev_priv->display.update_crtcs = skl_update_crtcs;
14200 else
14201 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014202}
14203
Jesse Barnesb690e962010-07-19 13:53:12 -070014204/*
Keith Packard435793d2011-07-12 14:56:22 -070014205 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14206 */
14207static void quirk_ssc_force_disable(struct drm_device *dev)
14208{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014209 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014210 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014211 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014212}
14213
Carsten Emde4dca20e2012-03-15 15:56:26 +010014214/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014215 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14216 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014217 */
14218static void quirk_invert_brightness(struct drm_device *dev)
14219{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014220 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014221 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014222 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014223}
14224
Scot Doyle9c72cc62014-07-03 23:27:50 +000014225/* Some VBT's incorrectly indicate no backlight is present */
14226static void quirk_backlight_present(struct drm_device *dev)
14227{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014228 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014229 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14230 DRM_INFO("applying backlight present quirk\n");
14231}
14232
Manasi Navarec99a2592017-06-30 09:33:48 -070014233/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14234 * which is 300 ms greater than eDP spec T12 min.
14235 */
14236static void quirk_increase_t12_delay(struct drm_device *dev)
14237{
14238 struct drm_i915_private *dev_priv = to_i915(dev);
14239
14240 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14241 DRM_INFO("Applying T12 delay quirk\n");
14242}
14243
Jesse Barnesb690e962010-07-19 13:53:12 -070014244struct intel_quirk {
14245 int device;
14246 int subsystem_vendor;
14247 int subsystem_device;
14248 void (*hook)(struct drm_device *dev);
14249};
14250
Egbert Eich5f85f172012-10-14 15:46:38 +020014251/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14252struct intel_dmi_quirk {
14253 void (*hook)(struct drm_device *dev);
14254 const struct dmi_system_id (*dmi_id_list)[];
14255};
14256
14257static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14258{
14259 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14260 return 1;
14261}
14262
14263static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14264 {
14265 .dmi_id_list = &(const struct dmi_system_id[]) {
14266 {
14267 .callback = intel_dmi_reverse_brightness,
14268 .ident = "NCR Corporation",
14269 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14270 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14271 },
14272 },
14273 { } /* terminating entry */
14274 },
14275 .hook = quirk_invert_brightness,
14276 },
14277};
14278
Ben Widawskyc43b5632012-04-16 14:07:40 -070014279static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014280 /* Lenovo U160 cannot use SSC on LVDS */
14281 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014282
14283 /* Sony Vaio Y cannot use SSC on LVDS */
14284 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014285
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014286 /* Acer Aspire 5734Z must invert backlight brightness */
14287 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14288
14289 /* Acer/eMachines G725 */
14290 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14291
14292 /* Acer/eMachines e725 */
14293 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14294
14295 /* Acer/Packard Bell NCL20 */
14296 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14297
14298 /* Acer Aspire 4736Z */
14299 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014300
14301 /* Acer Aspire 5336 */
14302 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014303
14304 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14305 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014306
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014307 /* Acer C720 Chromebook (Core i3 4005U) */
14308 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14309
jens steinb2a96012014-10-28 20:25:53 +010014310 /* Apple Macbook 2,1 (Core 2 T7400) */
14311 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14312
Jani Nikula1b9448b02015-11-05 11:49:59 +020014313 /* Apple Macbook 4,1 */
14314 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14315
Scot Doyled4967d82014-07-03 23:27:52 +000014316 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14317 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014318
14319 /* HP Chromebook 14 (Celeron 2955U) */
14320 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014321
14322 /* Dell Chromebook 11 */
14323 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014324
14325 /* Dell Chromebook 11 (2015 version) */
14326 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014327
14328 /* Toshiba Satellite P50-C-18C */
14329 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014330};
14331
14332static void intel_init_quirks(struct drm_device *dev)
14333{
14334 struct pci_dev *d = dev->pdev;
14335 int i;
14336
14337 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14338 struct intel_quirk *q = &intel_quirks[i];
14339
14340 if (d->device == q->device &&
14341 (d->subsystem_vendor == q->subsystem_vendor ||
14342 q->subsystem_vendor == PCI_ANY_ID) &&
14343 (d->subsystem_device == q->subsystem_device ||
14344 q->subsystem_device == PCI_ANY_ID))
14345 q->hook(dev);
14346 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014347 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14348 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14349 intel_dmi_quirks[i].hook(dev);
14350 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014351}
14352
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014353/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014354static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014355{
David Weinehall52a05c32016-08-22 13:32:44 +030014356 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014357 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014358 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014359
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014360 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014361 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014362 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014363 sr1 = inb(VGA_SR_DATA);
14364 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014365 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014366 udelay(300);
14367
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014368 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014369 POSTING_READ(vga_reg);
14370}
14371
Daniel Vetterf8175862012-04-10 15:50:11 +020014372void intel_modeset_init_hw(struct drm_device *dev)
14373{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014374 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014375
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014376 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014377 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014378 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014379}
14380
Matt Roperd93c0372015-12-03 11:37:41 -080014381/*
14382 * Calculate what we think the watermarks should be for the state we've read
14383 * out of the hardware and then immediately program those watermarks so that
14384 * we ensure the hardware settings match our internal state.
14385 *
14386 * We can calculate what we think WM's should be by creating a duplicate of the
14387 * current state (which was constructed during hardware readout) and running it
14388 * through the atomic check code to calculate new watermark values in the
14389 * state object.
14390 */
14391static void sanitize_watermarks(struct drm_device *dev)
14392{
14393 struct drm_i915_private *dev_priv = to_i915(dev);
14394 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014395 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014396 struct drm_crtc *crtc;
14397 struct drm_crtc_state *cstate;
14398 struct drm_modeset_acquire_ctx ctx;
14399 int ret;
14400 int i;
14401
14402 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014403 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014404 return;
14405
14406 /*
14407 * We need to hold connection_mutex before calling duplicate_state so
14408 * that the connector loop is protected.
14409 */
14410 drm_modeset_acquire_init(&ctx, 0);
14411retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014412 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014413 if (ret == -EDEADLK) {
14414 drm_modeset_backoff(&ctx);
14415 goto retry;
14416 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014417 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014418 }
14419
14420 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14421 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014422 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014423
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014424 intel_state = to_intel_atomic_state(state);
14425
Matt Ropered4a6a72016-02-23 17:20:13 -080014426 /*
14427 * Hardware readout is the only time we don't want to calculate
14428 * intermediate watermarks (since we don't trust the current
14429 * watermarks).
14430 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014431 if (!HAS_GMCH_DISPLAY(dev_priv))
14432 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014433
Matt Roperd93c0372015-12-03 11:37:41 -080014434 ret = intel_atomic_check(dev, state);
14435 if (ret) {
14436 /*
14437 * If we fail here, it means that the hardware appears to be
14438 * programmed in a way that shouldn't be possible, given our
14439 * understanding of watermark requirements. This might mean a
14440 * mistake in the hardware readout code or a mistake in the
14441 * watermark calculations for a given platform. Raise a WARN
14442 * so that this is noticeable.
14443 *
14444 * If this actually happens, we'll have to just leave the
14445 * BIOS-programmed watermarks untouched and hope for the best.
14446 */
14447 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014448 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014449 }
14450
14451 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014452 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014453 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14454
Matt Ropered4a6a72016-02-23 17:20:13 -080014455 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014456 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014457
14458 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014459 }
14460
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014461put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014462 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014463fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014464 drm_modeset_drop_locks(&ctx);
14465 drm_modeset_acquire_fini(&ctx);
14466}
14467
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014468static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14469{
14470 if (IS_GEN5(dev_priv)) {
14471 u32 fdi_pll_clk =
14472 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14473
14474 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14475 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14476 dev_priv->fdi_pll_freq = 270000;
14477 } else {
14478 return;
14479 }
14480
14481 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14482}
14483
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014484int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014485{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014486 struct drm_i915_private *dev_priv = to_i915(dev);
14487 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014488 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014489 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014490
Ville Syrjälä757fffc2017-11-13 15:36:22 +020014491 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
14492
Jesse Barnes79e53942008-11-07 14:24:08 -080014493 drm_mode_config_init(dev);
14494
14495 dev->mode_config.min_width = 0;
14496 dev->mode_config.min_height = 0;
14497
Dave Airlie019d96c2011-09-29 16:20:42 +010014498 dev->mode_config.preferred_depth = 24;
14499 dev->mode_config.prefer_shadow = 1;
14500
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014501 dev->mode_config.allow_fb_modifiers = true;
14502
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014503 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014504
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014505 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014506 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014507 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014508
Jesse Barnesb690e962010-07-19 13:53:12 -070014509 intel_init_quirks(dev);
14510
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014511 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014512
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014513 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014514 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014515
Lukas Wunner69f92f62015-07-15 13:57:35 +020014516 /*
14517 * There may be no VBT; and if the BIOS enabled SSC we can
14518 * just keep using it to avoid unnecessary flicker. Whereas if the
14519 * BIOS isn't using it, don't assume it will work even if the VBT
14520 * indicates as much.
14521 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014522 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014523 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14524 DREF_SSC1_ENABLE);
14525
14526 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14527 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14528 bios_lvds_use_ssc ? "en" : "dis",
14529 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14530 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14531 }
14532 }
14533
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014534 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014535 dev->mode_config.max_width = 2048;
14536 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014537 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014538 dev->mode_config.max_width = 4096;
14539 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014540 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014541 dev->mode_config.max_width = 8192;
14542 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014543 }
Damien Lespiau068be562014-03-28 14:17:49 +000014544
Jani Nikula2a307c22016-11-30 17:43:04 +020014545 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14546 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014547 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014548 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014549 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14550 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14551 } else {
14552 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14553 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14554 }
14555
Matthew Auld73ebd502017-12-11 15:18:20 +000014556 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080014557
Zhao Yakui28c97732009-10-09 11:39:41 +080014558 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014559 INTEL_INFO(dev_priv)->num_pipes,
14560 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014561
Damien Lespiau055e3932014-08-18 13:49:10 +010014562 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014563 int ret;
14564
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014565 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014566 if (ret) {
14567 drm_mode_config_cleanup(dev);
14568 return ret;
14569 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014570 }
14571
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014572 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014573 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014574
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014575 intel_update_czclk(dev_priv);
14576 intel_modeset_init_hw(dev);
14577
Ville Syrjäläb2045352016-05-13 23:41:27 +030014578 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014579 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014580
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014581 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014582 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014583 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014584
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014585 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014586 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014587 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014588
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014589 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014590 struct intel_initial_plane_config plane_config = {};
14591
Jesse Barnes46f297f2014-03-07 08:57:48 -080014592 if (!crtc->active)
14593 continue;
14594
Jesse Barnes46f297f2014-03-07 08:57:48 -080014595 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014596 * Note that reserving the BIOS fb up front prevents us
14597 * from stuffing other stolen allocations like the ring
14598 * on top. This prevents some ugliness at boot time, and
14599 * can even allow for smooth boot transitions if the BIOS
14600 * fb is large enough for the active pipe configuration.
14601 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014602 dev_priv->display.get_initial_plane_config(crtc,
14603 &plane_config);
14604
14605 /*
14606 * If the fb is shared between multiple heads, we'll
14607 * just get the first one.
14608 */
14609 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014610 }
Matt Roperd93c0372015-12-03 11:37:41 -080014611
14612 /*
14613 * Make sure hardware watermarks really match the state we read out.
14614 * Note that we need to do this after reconstructing the BIOS fb's
14615 * since the watermark calculation done here will use pstate->fb.
14616 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014617 if (!HAS_GMCH_DISPLAY(dev_priv))
14618 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014619
14620 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014621}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014622
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014623void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14624{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014625 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014626 /* 640x480@60Hz, ~25175 kHz */
14627 struct dpll clock = {
14628 .m1 = 18,
14629 .m2 = 7,
14630 .p1 = 13,
14631 .p2 = 4,
14632 .n = 2,
14633 };
14634 u32 dpll, fp;
14635 int i;
14636
14637 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14638
14639 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14640 pipe_name(pipe), clock.vco, clock.dot);
14641
14642 fp = i9xx_dpll_compute_fp(&clock);
14643 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14644 DPLL_VGA_MODE_DIS |
14645 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14646 PLL_P2_DIVIDE_BY_4 |
14647 PLL_REF_INPUT_DREFCLK |
14648 DPLL_VCO_ENABLE;
14649
14650 I915_WRITE(FP0(pipe), fp);
14651 I915_WRITE(FP1(pipe), fp);
14652
14653 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14654 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14655 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14656 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14657 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14658 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14659 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14660
14661 /*
14662 * Apparently we need to have VGA mode enabled prior to changing
14663 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14664 * dividers, even though the register value does change.
14665 */
14666 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14667 I915_WRITE(DPLL(pipe), dpll);
14668
14669 /* Wait for the clocks to stabilize. */
14670 POSTING_READ(DPLL(pipe));
14671 udelay(150);
14672
14673 /* The pixel multiplier can only be updated once the
14674 * DPLL is enabled and the clocks are stable.
14675 *
14676 * So write it again.
14677 */
14678 I915_WRITE(DPLL(pipe), dpll);
14679
14680 /* We do this three times for luck */
14681 for (i = 0; i < 3 ; i++) {
14682 I915_WRITE(DPLL(pipe), dpll);
14683 POSTING_READ(DPLL(pipe));
14684 udelay(150); /* wait for warmup */
14685 }
14686
14687 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14688 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014689
14690 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014691}
14692
14693void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14694{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014695 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
14696
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014697 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14698 pipe_name(pipe));
14699
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020014700 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
14701 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
14702 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
14703 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & CURSOR_MODE);
14704 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & CURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014705
14706 I915_WRITE(PIPECONF(pipe), 0);
14707 POSTING_READ(PIPECONF(pipe));
14708
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014709 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014710
14711 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14712 POSTING_READ(DPLL(pipe));
14713}
14714
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014715static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020014716 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020014717{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014718 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020014719 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
14720 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014721
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014722 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
14723 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
14724}
Daniel Vetterfa555832012-10-10 23:14:00 +020014725
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014726static void
14727intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
14728{
14729 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020014730
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014731 if (INTEL_GEN(dev_priv) >= 4)
14732 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020014733
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014734 for_each_intel_crtc(&dev_priv->drm, crtc) {
14735 struct intel_plane *plane =
14736 to_intel_plane(crtc->base.primary);
14737
14738 if (intel_plane_mapping_ok(crtc, plane))
14739 continue;
14740
14741 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
14742 plane->base.name);
14743 intel_plane_disable_noatomic(crtc, plane);
14744 }
Daniel Vetterfa555832012-10-10 23:14:00 +020014745}
14746
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014747static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14748{
14749 struct drm_device *dev = crtc->base.dev;
14750 struct intel_encoder *encoder;
14751
14752 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14753 return true;
14754
14755 return false;
14756}
14757
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014758static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14759{
14760 struct drm_device *dev = encoder->base.dev;
14761 struct intel_connector *connector;
14762
14763 for_each_connector_on_encoder(dev, &encoder->base, connector)
14764 return connector;
14765
14766 return NULL;
14767}
14768
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014769static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014770 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014771{
14772 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014773 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014774}
14775
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014776static void intel_sanitize_crtc(struct intel_crtc *crtc,
14777 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014778{
14779 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014780 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014781 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014782
Daniel Vetter24929352012-07-02 20:28:59 +020014783 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020014784 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020014785 i915_reg_t reg = PIPECONF(cpu_transcoder);
14786
14787 I915_WRITE(reg,
14788 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14789 }
Daniel Vetter24929352012-07-02 20:28:59 +020014790
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014791 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014792 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014793 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014794 struct intel_plane *plane;
14795
Daniel Vetter96256042015-02-13 21:03:42 +010014796 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014797
14798 /* Disable everything but the primary plane */
14799 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014800 const struct intel_plane_state *plane_state =
14801 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014802
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014803 if (plane_state->base.visible &&
14804 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
14805 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014806 }
Daniel Vetter96256042015-02-13 21:03:42 +010014807 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014808
Daniel Vetter24929352012-07-02 20:28:59 +020014809 /* Adjust the state of the output pipe according to whether we
14810 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014811 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014812 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014813
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014814 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014815 /*
14816 * We start out with underrun reporting disabled to avoid races.
14817 * For correct bookkeeping mark this on active crtcs.
14818 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014819 * Also on gmch platforms we dont have any hardware bits to
14820 * disable the underrun reporting. Which means we need to start
14821 * out with underrun reporting disabled also on inactive pipes,
14822 * since otherwise we'll complain about the garbage we read when
14823 * e.g. coming up after runtime pm.
14824 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014825 * No protection against concurrent access is required - at
14826 * worst a fifo underrun happens which also sets this to false.
14827 */
14828 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014829 /*
14830 * We track the PCH trancoder underrun reporting state
14831 * within the crtc. With crtc for pipe A housing the underrun
14832 * reporting state for PCH transcoder A, crtc for pipe B housing
14833 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14834 * and marking underrun reporting as disabled for the non-existing
14835 * PCH transcoders B and C would prevent enabling the south
14836 * error interrupt (see cpt_can_enable_serr_int()).
14837 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014838 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014839 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014840 }
Daniel Vetter24929352012-07-02 20:28:59 +020014841}
14842
14843static void intel_sanitize_encoder(struct intel_encoder *encoder)
14844{
14845 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014846
14847 /* We need to check both for a crtc link (meaning that the
14848 * encoder is active and trying to read from a pipe) and the
14849 * pipe itself being active. */
14850 bool has_active_crtc = encoder->base.crtc &&
14851 to_intel_crtc(encoder->base.crtc)->active;
14852
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014853 connector = intel_encoder_find_connector(encoder);
14854 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014855 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14856 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014857 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014858
14859 /* Connector is active, but has no active pipe. This is
14860 * fallout from our resume register restoring. Disable
14861 * the encoder manually again. */
14862 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014863 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14864
Daniel Vetter24929352012-07-02 20:28:59 +020014865 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14866 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014867 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014868 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014869 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014870 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014871 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014872 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014873
14874 /* Inconsistent output/port/pipe state happens presumably due to
14875 * a bug in one of the get_hw_state functions. Or someplace else
14876 * in our code, like the register restore mess on resume. Clamp
14877 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014878
14879 connector->base.dpms = DRM_MODE_DPMS_OFF;
14880 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014881 }
Daniel Vetter24929352012-07-02 20:28:59 +020014882}
14883
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014884void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014885{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014886 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014887
Imre Deak04098752014-02-18 00:02:16 +020014888 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14889 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014890 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014891 }
14892}
14893
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014894void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014895{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014896 /* This function can be called both from intel_modeset_setup_hw_state or
14897 * at a very early point in our resume sequence, where the power well
14898 * structures are not yet restored. Since this function is at a very
14899 * paranoid "someone might have enabled VGA while we were not looking"
14900 * level, just check if the power well is enabled instead of trying to
14901 * follow the "don't touch the power well if we don't need it" policy
14902 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014903 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014904 return;
14905
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014906 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014907
14908 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014909}
14910
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014911/* FIXME read out full plane state for all planes */
14912static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014913{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014914 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
14915 struct intel_crtc_state *crtc_state =
14916 to_intel_crtc_state(crtc->base.state);
14917 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014918
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014919 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
14920 struct intel_plane_state *plane_state =
14921 to_intel_plane_state(plane->base.state);
14922 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014923
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014924 intel_set_plane_visible(crtc_state, plane_state, visible);
14925 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014926}
14927
Daniel Vetter30e984d2013-06-05 13:34:17 +020014928static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014929{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014930 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014931 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014932 struct intel_crtc *crtc;
14933 struct intel_encoder *encoder;
14934 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014935 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014936 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014937
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014938 dev_priv->active_crtcs = 0;
14939
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014940 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014941 struct intel_crtc_state *crtc_state =
14942 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014943
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014944 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014945 memset(crtc_state, 0, sizeof(*crtc_state));
14946 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014947
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014948 crtc_state->base.active = crtc_state->base.enable =
14949 dev_priv->display.get_pipe_config(crtc, crtc_state);
14950
14951 crtc->base.enabled = crtc_state->base.enable;
14952 crtc->active = crtc_state->base.active;
14953
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014954 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014955 dev_priv->active_crtcs |= 1 << crtc->pipe;
14956
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014957 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014958
Ville Syrjälä78108b72016-05-27 20:59:19 +030014959 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14960 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014961 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020014962 }
14963
Daniel Vetter53589012013-06-05 13:34:16 +020014964 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14965 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14966
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020014967 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014968 &pll->state.hw_state);
14969 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014970 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014971 struct intel_crtc_state *crtc_state =
14972 to_intel_crtc_state(crtc->base.state);
14973
14974 if (crtc_state->base.active &&
14975 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014976 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020014977 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014978 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020014979
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014980 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014981 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020014982 }
14983
Damien Lespiaub2784e12014-08-05 11:29:37 +010014984 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014985 pipe = 0;
14986
14987 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014988 struct intel_crtc_state *crtc_state;
14989
Ville Syrjälä98187832016-10-31 22:37:10 +020014990 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014991 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020014992
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014993 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014994 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020014995 } else {
14996 encoder->base.crtc = NULL;
14997 }
14998
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014999 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015000 encoder->base.base.id, encoder->base.name,
15001 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015002 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015003 }
15004
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015005 drm_connector_list_iter_begin(dev, &conn_iter);
15006 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015007 if (connector->get_hw_state(connector)) {
15008 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015009
15010 encoder = connector->encoder;
15011 connector->base.encoder = &encoder->base;
15012
15013 if (encoder->base.crtc &&
15014 encoder->base.crtc->state->active) {
15015 /*
15016 * This has to be done during hardware readout
15017 * because anything calling .crtc_disable may
15018 * rely on the connector_mask being accurate.
15019 */
15020 encoder->base.crtc->state->connector_mask |=
15021 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015022 encoder->base.crtc->state->encoder_mask |=
15023 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015024 }
15025
Daniel Vetter24929352012-07-02 20:28:59 +020015026 } else {
15027 connector->base.dpms = DRM_MODE_DPMS_OFF;
15028 connector->base.encoder = NULL;
15029 }
15030 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015031 connector->base.base.id, connector->base.name,
15032 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015033 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015034 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015035
15036 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015037 struct intel_crtc_state *crtc_state =
15038 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015039 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015040
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015041 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015042 if (crtc_state->base.active) {
15043 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15044 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015045 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15046
15047 /*
15048 * The initial mode needs to be set in order to keep
15049 * the atomic core happy. It wants a valid mode if the
15050 * crtc's enabled, so we do the above call.
15051 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015052 * But we don't set all the derived state fully, hence
15053 * set a flag to indicate that a full recalculation is
15054 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015055 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015056 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015057
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015058 intel_crtc_compute_pixel_rate(crtc_state);
15059
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015060 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015061 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015062 if (WARN_ON(min_cdclk < 0))
15063 min_cdclk = 0;
15064 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015065
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015066 drm_calc_timestamping_constants(&crtc->base,
15067 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015068 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015069 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015070
Ville Syrjäläd305e062017-08-30 21:57:03 +030015071 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015072 dev_priv->min_voltage_level[crtc->pipe] =
15073 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015074
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015075 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015076 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015077}
15078
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015079static void
15080get_encoder_power_domains(struct drm_i915_private *dev_priv)
15081{
15082 struct intel_encoder *encoder;
15083
15084 for_each_intel_encoder(&dev_priv->drm, encoder) {
15085 u64 get_domains;
15086 enum intel_display_power_domain domain;
15087
15088 if (!encoder->get_power_domains)
15089 continue;
15090
15091 get_domains = encoder->get_power_domains(encoder);
15092 for_each_power_domain(domain, get_domains)
15093 intel_display_power_get(dev_priv, domain);
15094 }
15095}
15096
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015097static void intel_early_display_was(struct drm_i915_private *dev_priv)
15098{
15099 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15100 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15101 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15102 DARBF_GATING_DIS);
15103
15104 if (IS_HASWELL(dev_priv)) {
15105 /*
15106 * WaRsPkgCStateDisplayPMReq:hsw
15107 * System hang if this isn't done before disabling all planes!
15108 */
15109 I915_WRITE(CHICKEN_PAR1_1,
15110 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15111 }
15112}
15113
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015114/* Scan out the current hw modeset state,
15115 * and sanitizes it to the current state
15116 */
15117static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015118intel_modeset_setup_hw_state(struct drm_device *dev,
15119 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015120{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015121 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015122 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015123 struct intel_crtc *crtc;
15124 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015125 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015126
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015127 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015128 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015129
15130 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015131 get_encoder_power_domains(dev_priv);
15132
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015133 intel_sanitize_plane_mapping(dev_priv);
15134
Damien Lespiaub2784e12014-08-05 11:29:37 +010015135 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015136 intel_sanitize_encoder(encoder);
15137 }
15138
Damien Lespiau055e3932014-08-18 13:49:10 +010015139 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015140 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015141
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015142 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015143 intel_dump_pipe_config(crtc, crtc->config,
15144 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015145 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015146
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015147 intel_modeset_update_connector_atomic_state(dev);
15148
Daniel Vetter35c95372013-07-17 06:55:04 +020015149 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15150 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15151
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015152 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015153 continue;
15154
15155 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15156
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015157 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015158 pll->on = false;
15159 }
15160
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015161 if (IS_G4X(dev_priv)) {
15162 g4x_wm_get_hw_state(dev);
15163 g4x_wm_sanitize(dev_priv);
15164 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015165 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015166 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015167 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015168 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015169 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015170 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015171 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015172
15173 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015174 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015175
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015176 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015177 if (WARN_ON(put_domains))
15178 modeset_put_power_domains(dev_priv, put_domains);
15179 }
15180 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015181
Imre Deak8d8c3862017-02-17 17:39:46 +020015182 intel_power_domains_verify_state(dev_priv);
15183
Paulo Zanoni010cf732016-01-19 11:35:48 -020015184 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015185}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015186
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015187void intel_display_resume(struct drm_device *dev)
15188{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015189 struct drm_i915_private *dev_priv = to_i915(dev);
15190 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15191 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015192 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015193
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015194 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015195 if (state)
15196 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015197
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015198 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015199
Maarten Lankhorst73974892016-08-05 23:28:27 +030015200 while (1) {
15201 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15202 if (ret != -EDEADLK)
15203 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015204
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015205 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015206 }
15207
Maarten Lankhorst73974892016-08-05 23:28:27 +030015208 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015209 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015210
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015211 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015212 drm_modeset_drop_locks(&ctx);
15213 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015214
Chris Wilson08536952016-10-14 13:18:18 +010015215 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015216 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015217 if (state)
15218 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015219}
15220
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015221int intel_connector_register(struct drm_connector *connector)
15222{
15223 struct intel_connector *intel_connector = to_intel_connector(connector);
15224 int ret;
15225
15226 ret = intel_backlight_device_register(intel_connector);
15227 if (ret)
15228 goto err;
15229
15230 return 0;
15231
15232err:
15233 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015234}
15235
Chris Wilsonc191eca2016-06-17 11:40:33 +010015236void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015237{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015238 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015239
Chris Wilsone63d87c2016-06-17 11:40:34 +010015240 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015241 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015242}
15243
Manasi Navare886c6b82017-10-26 14:52:00 -070015244static void intel_hpd_poll_fini(struct drm_device *dev)
15245{
15246 struct intel_connector *connector;
15247 struct drm_connector_list_iter conn_iter;
15248
Chris Wilson448aa912017-11-28 11:01:47 +000015249 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015250 drm_connector_list_iter_begin(dev, &conn_iter);
15251 for_each_intel_connector_iter(connector, &conn_iter) {
15252 if (connector->modeset_retry_work.func)
15253 cancel_work_sync(&connector->modeset_retry_work);
15254 }
15255 drm_connector_list_iter_end(&conn_iter);
15256}
15257
Jesse Barnes79e53942008-11-07 14:24:08 -080015258void intel_modeset_cleanup(struct drm_device *dev)
15259{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015260 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015261
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015262 flush_work(&dev_priv->atomic_helper.free_work);
15263 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15264
Chris Wilsondc979972016-05-10 14:10:04 +010015265 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015266
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015267 /*
15268 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015269 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015270 * experience fancy races otherwise.
15271 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015272 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015273
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015274 /*
15275 * Due to the hpd irq storm handling the hotplug work can re-arm the
15276 * poll handlers. Hence disable polling after hpd handling is shut down.
15277 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015278 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015279
Daniel Vetter4f256d82017-07-15 00:46:55 +020015280 /* poll work can call into fbdev, hence clean that up afterwards */
15281 intel_fbdev_fini(dev_priv);
15282
Jesse Barnes723bfd72010-10-07 16:01:13 -070015283 intel_unregister_dsm_handler();
15284
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015285 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015286
Chris Wilson1630fe72011-07-08 12:22:42 +010015287 /* flush any delayed tasks or pending work */
15288 flush_scheduled_work();
15289
Jesse Barnes79e53942008-11-07 14:24:08 -080015290 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015291
Chris Wilson1ee8da62016-05-12 12:43:23 +010015292 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015293
Chris Wilsondc979972016-05-10 14:10:04 +010015294 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015295
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015296 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015297
15298 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015299}
15300
Chris Wilsondf0e9242010-09-09 16:20:55 +010015301void intel_connector_attach_encoder(struct intel_connector *connector,
15302 struct intel_encoder *encoder)
15303{
15304 connector->encoder = encoder;
15305 drm_mode_connector_attach_encoder(&connector->base,
15306 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015307}
Dave Airlie28d52042009-09-21 14:33:58 +100015308
15309/*
15310 * set vga decode state - true == enable VGA decode
15311 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015312int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015313{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015314 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015315 u16 gmch_ctrl;
15316
Chris Wilson75fa0412014-02-07 18:37:02 -020015317 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15318 DRM_ERROR("failed to read control word\n");
15319 return -EIO;
15320 }
15321
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015322 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15323 return 0;
15324
Dave Airlie28d52042009-09-21 14:33:58 +100015325 if (state)
15326 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15327 else
15328 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015329
15330 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15331 DRM_ERROR("failed to write control word\n");
15332 return -EIO;
15333 }
15334
Dave Airlie28d52042009-09-21 14:33:58 +100015335 return 0;
15336}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015337
Chris Wilson98a2f412016-10-12 10:05:18 +010015338#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15339
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015340struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015341
15342 u32 power_well_driver;
15343
Chris Wilson63b66e52013-08-08 15:12:06 +020015344 int num_transcoders;
15345
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015346 struct intel_cursor_error_state {
15347 u32 control;
15348 u32 position;
15349 u32 base;
15350 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015351 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015352
15353 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015354 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015355 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015356 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015357 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015358
15359 struct intel_plane_error_state {
15360 u32 control;
15361 u32 stride;
15362 u32 size;
15363 u32 pos;
15364 u32 addr;
15365 u32 surface;
15366 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015367 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015368
15369 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015370 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015371 enum transcoder cpu_transcoder;
15372
15373 u32 conf;
15374
15375 u32 htotal;
15376 u32 hblank;
15377 u32 hsync;
15378 u32 vtotal;
15379 u32 vblank;
15380 u32 vsync;
15381 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015382};
15383
15384struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015385intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015386{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015387 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015388 int transcoders[] = {
15389 TRANSCODER_A,
15390 TRANSCODER_B,
15391 TRANSCODER_C,
15392 TRANSCODER_EDP,
15393 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015394 int i;
15395
Chris Wilsonc0336662016-05-06 15:40:21 +010015396 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015397 return NULL;
15398
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015399 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015400 if (error == NULL)
15401 return NULL;
15402
Chris Wilsonc0336662016-05-06 15:40:21 +010015403 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015404 error->power_well_driver =
15405 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015406
Damien Lespiau055e3932014-08-18 13:49:10 +010015407 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015408 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015409 __intel_display_power_is_enabled(dev_priv,
15410 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015411 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015412 continue;
15413
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015414 error->cursor[i].control = I915_READ(CURCNTR(i));
15415 error->cursor[i].position = I915_READ(CURPOS(i));
15416 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015417
15418 error->plane[i].control = I915_READ(DSPCNTR(i));
15419 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015420 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015421 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015422 error->plane[i].pos = I915_READ(DSPPOS(i));
15423 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015424 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015425 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015426 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015427 error->plane[i].surface = I915_READ(DSPSURF(i));
15428 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15429 }
15430
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015431 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015432
Chris Wilsonc0336662016-05-06 15:40:21 +010015433 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015434 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015435 }
15436
Jani Nikula4d1de972016-03-18 17:05:42 +020015437 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015438 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015439 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015440 error->num_transcoders++; /* Account for eDP. */
15441
15442 for (i = 0; i < error->num_transcoders; i++) {
15443 enum transcoder cpu_transcoder = transcoders[i];
15444
Imre Deakddf9c532013-11-27 22:02:02 +020015445 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015446 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015447 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015448 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015449 continue;
15450
Chris Wilson63b66e52013-08-08 15:12:06 +020015451 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15452
15453 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15454 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15455 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15456 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15457 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15458 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15459 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015460 }
15461
15462 return error;
15463}
15464
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015465#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15466
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015467void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015468intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015469 struct intel_display_error_state *error)
15470{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015471 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015472 int i;
15473
Chris Wilson63b66e52013-08-08 15:12:06 +020015474 if (!error)
15475 return;
15476
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015477 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015478 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015479 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015480 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015481 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015482 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015483 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015484 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015485 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015486 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015487
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015488 err_printf(m, "Plane [%d]:\n", i);
15489 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15490 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015491 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015492 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15493 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015494 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015495 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015496 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015497 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015498 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15499 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015500 }
15501
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015502 err_printf(m, "Cursor [%d]:\n", i);
15503 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15504 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15505 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015506 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015507
15508 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015509 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015510 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015511 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015512 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015513 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15514 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15515 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15516 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15517 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15518 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15519 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15520 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015521}
Chris Wilson98a2f412016-10-12 10:05:18 +010015522
15523#endif