blob: 182f9bf98484a0a415aaf407502aa0115059d62a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100492needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000561
562/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001001static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001003{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001004 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001005 u32 line1, line2;
1006 u32 line_mask;
1007
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001008 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001009 line_mask = DSL_LINEMASK_GEN2;
1010 else
1011 line_mask = DSL_LINEMASK_GEN3;
1012
1013 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001014 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001015 line2 = I915_READ(reg) & line_mask;
1016
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001017 return line1 != line2;
1018}
1019
1020static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1021{
1022 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1023 enum pipe pipe = crtc->pipe;
1024
1025 /* Wait for the display line to settle/start moving */
1026 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1027 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1028 pipe_name(pipe), onoff(state));
1029}
1030
1031static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1032{
1033 wait_for_pipe_scanline_moving(crtc, false);
1034}
1035
1036static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1037{
1038 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001039}
1040
Ville Syrjälä4972f702017-11-29 17:37:32 +02001041static void
1042intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001044 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001045 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001047 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001048 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001049 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001052 if (intel_wait_for_register(dev_priv,
1053 reg, I965_PIPECONF_ACTIVE, 0,
1054 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001055 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001057 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_pll(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065 u32 val;
1066 bool cur_state;
1067
Ville Syrjälä649636e2015-09-22 19:50:01 +03001068 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001070 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001072 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074
Jani Nikula23538ef2013-08-27 15:12:22 +03001075/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001076void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001077{
1078 u32 val;
1079 bool cur_state;
1080
Ville Syrjäläa5805162015-05-26 20:42:30 +03001081 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001083 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001084
1085 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001086 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001087 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001088 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001089}
Jani Nikula23538ef2013-08-27 15:12:22 +03001090
Jesse Barnes040484a2011-01-03 12:14:26 -08001091static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1092 enum pipe pipe, bool state)
1093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1096 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001097
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001098 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001099 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001100 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001101 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001102 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001103 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001104 cur_state = !!(val & FDI_TX_ENABLE);
1105 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001106 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001108 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001109}
1110#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1111#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1112
1113static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1114 enum pipe pipe, bool state)
1115{
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 u32 val;
1117 bool cur_state;
1118
Ville Syrjälä649636e2015-09-22 19:50:01 +03001119 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001120 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001122 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001123 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
1125#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1126#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1127
1128static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1129 enum pipe pipe)
1130{
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 u32 val;
1132
1133 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001134 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001135 return;
1136
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001138 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001139 return;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001142 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001143}
1144
Daniel Vetter55607e82013-06-16 21:42:39 +02001145void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001147{
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
Ville Syrjälä649636e2015-09-22 19:50:01 +03001151 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001155 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001158void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001160 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001165 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001166 return;
1167
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001168 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001169 u32 port_sel;
1170
Imre Deak44cb7342016-08-10 14:07:29 +03001171 pp_reg = PP_CONTROL(0);
1172 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001178 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001180 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001183 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001198void assert_pipe(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001200{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001205
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001206 /* we keep both pipes enabled on 830 */
1207 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Imre Deak4feed0e2016-02-12 18:55:14 +02001210 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1211 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001214
1215 intel_display_power_put(dev_priv, power_domain);
1216 } else {
1217 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 }
1219
Rob Clarke2c719b2014-12-15 13:56:32 -05001220 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001222 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223}
1224
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001227 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228
Rob Clarke2c719b2014-12-15 13:56:32 -05001229 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001230 "%s assertion failure (expected %s, current %s)\n",
1231 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232}
1233
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001234#define assert_plane_enabled(p) assert_plane(p, true)
1235#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001239 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1240 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001242 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1243 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001244}
1245
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001246static void assert_vblank_disabled(struct drm_crtc *crtc)
1247{
Rob Clarke2c719b2014-12-15 13:56:32 -05001248 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001249 drm_crtc_vblank_put(crtc);
1250}
1251
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001252void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001254{
Jesse Barnes92f25842011-01-04 15:09:34 -08001255 u32 val;
1256 bool enabled;
1257
Ville Syrjälä649636e2015-09-22 19:50:01 +03001258 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001259 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001260 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001261 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1262 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001263}
1264
Keith Packard4e634382011-08-06 10:39:45 -07001265static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001267{
1268 if ((val & DP_PORT_EN) == 0)
1269 return false;
1270
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001271 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001272 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001273 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1274 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001275 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001276 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1277 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001278 } else {
1279 if ((val & DP_PIPE_MASK) != (pipe << 30))
1280 return false;
1281 }
1282 return true;
1283}
1284
Keith Packard1519b992011-08-06 10:35:34 -07001285static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, u32 val)
1287{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001288 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001289 return false;
1290
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001292 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001293 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001294 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001295 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1296 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001297 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001298 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001299 return false;
1300 }
1301 return true;
1302}
1303
1304static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, u32 val)
1306{
1307 if ((val & LVDS_PORT_EN) == 0)
1308 return false;
1309
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001310 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001311 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1312 return false;
1313 } else {
1314 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1315 return false;
1316 }
1317 return true;
1318}
1319
1320static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 val)
1322{
1323 if ((val & ADPA_DAC_ENABLE) == 0)
1324 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001325 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001326 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1327 return false;
1328 } else {
1329 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1330 return false;
1331 }
1332 return true;
1333}
1334
Jesse Barnes291906f2011-02-02 12:28:03 -08001335static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001336 enum pipe pipe, i915_reg_t reg,
1337 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001338{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001339 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001341 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001342 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001344 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001345 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001346 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001347}
1348
1349static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001350 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001351{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001352 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001354 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001355 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001356
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001357 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001358 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001359 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001360}
1361
1362static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe)
1364{
Jesse Barnes291906f2011-02-02 12:28:03 -08001365 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001366
Keith Packardf0575e92011-07-25 22:12:43 -07001367 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1368 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1369 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001373 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001375
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001378 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001379 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001380
Paulo Zanonie2debe92013-02-18 19:00:27 -03001381 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1382 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1383 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001384}
1385
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001386static void _vlv_enable_pll(struct intel_crtc *crtc,
1387 const struct intel_crtc_state *pipe_config)
1388{
1389 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1390 enum pipe pipe = crtc->pipe;
1391
1392 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1393 POSTING_READ(DPLL(pipe));
1394 udelay(150);
1395
Chris Wilson2c30b432016-06-30 15:32:54 +01001396 if (intel_wait_for_register(dev_priv,
1397 DPLL(pipe),
1398 DPLL_LOCK_VLV,
1399 DPLL_LOCK_VLV,
1400 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001401 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1402}
1403
Ville Syrjäläd288f652014-10-28 13:20:22 +02001404static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001405 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001407 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001408 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001409
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001411
Daniel Vetter87442f72013-06-06 00:52:17 +02001412 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001413 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001414
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001415 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1416 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001417
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001418 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1419 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001420}
1421
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001422
1423static void _chv_enable_pll(struct intel_crtc *crtc,
1424 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001425{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001426 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001427 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001428 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001429 u32 tmp;
1430
Ville Syrjäläa5805162015-05-26 20:42:30 +03001431 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001432
1433 /* Enable back the 10bit clock to display controller */
1434 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1435 tmp |= DPIO_DCLKP_EN;
1436 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1437
Ville Syrjälä54433e92015-05-26 20:42:31 +03001438 mutex_unlock(&dev_priv->sb_lock);
1439
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001440 /*
1441 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1442 */
1443 udelay(1);
1444
1445 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447
1448 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001449 if (intel_wait_for_register(dev_priv,
1450 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1451 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001452 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001453}
1454
1455static void chv_enable_pll(struct intel_crtc *crtc,
1456 const struct intel_crtc_state *pipe_config)
1457{
1458 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1459 enum pipe pipe = crtc->pipe;
1460
1461 assert_pipe_disabled(dev_priv, pipe);
1462
1463 /* PLL is protected by panel, make sure we can write it */
1464 assert_panel_unlocked(dev_priv, pipe);
1465
1466 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1467 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001468
Ville Syrjäläc2317752016-03-15 16:39:56 +02001469 if (pipe != PIPE_A) {
1470 /*
1471 * WaPixelRepeatModeFixForC0:chv
1472 *
1473 * DPLLCMD is AWOL. Use chicken bits to propagate
1474 * the value from DPLLBMD to either pipe B or C.
1475 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001476 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001477 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1478 I915_WRITE(CBR4_VLV, 0);
1479 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1480
1481 /*
1482 * DPLLB VGA mode also seems to cause problems.
1483 * We should always have it disabled.
1484 */
1485 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1486 } else {
1487 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1488 POSTING_READ(DPLL_MD(pipe));
1489 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001490}
1491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001492static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001493{
1494 struct intel_crtc *crtc;
1495 int count = 0;
1496
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001497 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001498 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001499 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1500 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001501
1502 return count;
1503}
1504
Ville Syrjälä939994d2017-09-13 17:08:56 +03001505static void i9xx_enable_pll(struct intel_crtc *crtc,
1506 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001507{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001508 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001509 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001510 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001511 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001513 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001515 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001516 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001517 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001519 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001520 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /*
1522 * It appears to be important that we don't enable this
1523 * for the current pipe before otherwise configuring the
1524 * PLL. No idea how this should be handled if multiple
1525 * DVO outputs are enabled simultaneosly.
1526 */
1527 dpll |= DPLL_DVO_2X_MODE;
1528 I915_WRITE(DPLL(!crtc->pipe),
1529 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1530 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001531
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001532 /*
1533 * Apparently we need to have VGA mode enabled prior to changing
1534 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1535 * dividers, even though the register value does change.
1536 */
1537 I915_WRITE(reg, 0);
1538
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001539 I915_WRITE(reg, dpll);
1540
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001541 /* Wait for the clocks to stabilize. */
1542 POSTING_READ(reg);
1543 udelay(150);
1544
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001545 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001546 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001547 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 } else {
1549 /* The pixel multiplier can only be updated once the
1550 * DPLL is enabled and the clocks are stable.
1551 *
1552 * So write it again.
1553 */
1554 I915_WRITE(reg, dpll);
1555 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556
1557 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001558 for (i = 0; i < 3; i++) {
1559 I915_WRITE(reg, dpll);
1560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001563}
1564
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001565static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001566{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001568 enum pipe pipe = crtc->pipe;
1569
1570 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001571 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001572 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001573 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001574 I915_WRITE(DPLL(PIPE_B),
1575 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1576 I915_WRITE(DPLL(PIPE_A),
1577 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1578 }
1579
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001580 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001581 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582 return;
1583
1584 /* Make sure the pipe isn't still relying on us */
1585 assert_pipe_disabled(dev_priv, pipe);
1586
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001587 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001588 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589}
1590
Jesse Barnesf6071162013-10-01 10:41:38 -07001591static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1592{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001593 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001594
1595 /* Make sure the pipe isn't still relying on us */
1596 assert_pipe_disabled(dev_priv, pipe);
1597
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001598 val = DPLL_INTEGRATED_REF_CLK_VLV |
1599 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1600 if (pipe != PIPE_A)
1601 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1602
Jesse Barnesf6071162013-10-01 10:41:38 -07001603 I915_WRITE(DPLL(pipe), val);
1604 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001605}
1606
1607static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1608{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001609 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001610 u32 val;
1611
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001612 /* Make sure the pipe isn't still relying on us */
1613 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001614
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001615 val = DPLL_SSC_REF_CLK_CHV |
1616 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001617 if (pipe != PIPE_A)
1618 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001619
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001620 I915_WRITE(DPLL(pipe), val);
1621 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001622
Ville Syrjäläa5805162015-05-26 20:42:30 +03001623 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
1625 /* Disable 10bit clock to display controller */
1626 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1627 val &= ~DPIO_DCLKP_EN;
1628 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1629
Ville Syrjäläa5805162015-05-26 20:42:30 +03001630 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001631}
1632
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001633void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001634 struct intel_digital_port *dport,
1635 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001636{
1637 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001638 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001639
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001640 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001641 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001642 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001643 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001644 break;
1645 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001646 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001647 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001648 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 break;
1650 case PORT_D:
1651 port_mask = DPLL_PORTD_READY_MASK;
1652 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001653 break;
1654 default:
1655 BUG();
1656 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001657
Chris Wilson370004d2016-06-30 15:32:56 +01001658 if (intel_wait_for_register(dev_priv,
1659 dpll_reg, port_mask, expected_mask,
1660 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001661 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001662 port_name(dport->base.port),
1663 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001664}
1665
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001666static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1667 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001668{
Ville Syrjälä98187832016-10-31 22:37:10 +02001669 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1670 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001671 i915_reg_t reg;
1672 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001673
Jesse Barnes040484a2011-01-03 12:14:26 -08001674 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001675 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676
1677 /* FDI must be feeding us bits for PCH ports */
1678 assert_fdi_tx_enabled(dev_priv, pipe);
1679 assert_fdi_rx_enabled(dev_priv, pipe);
1680
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001681 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001682 /* Workaround: Set the timing override bit before enabling the
1683 * pch transcoder. */
1684 reg = TRANS_CHICKEN2(pipe);
1685 val = I915_READ(reg);
1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1687 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001688 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001689
Daniel Vetterab9412b2013-05-03 11:49:46 +02001690 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001691 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001692 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001693
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001694 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001696 * Make the BPC in transcoder be consistent with
1697 * that in pipeconf reg. For HDMI we must use 8bpc
1698 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001700 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001701 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001702 val |= PIPECONF_8BPC;
1703 else
1704 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001705 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706
1707 val &= ~TRANS_INTERLACE_MASK;
1708 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001709 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001710 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 val |= TRANS_LEGACY_INTERLACED_ILK;
1712 else
1713 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001714 else
1715 val |= TRANS_PROGRESSIVE;
1716
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001718 if (intel_wait_for_register(dev_priv,
1719 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1720 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001721 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001722}
1723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001725 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001726{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001730 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001731 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001733 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001734 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001737
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001738 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001739 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001741 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1742 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001743 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001744 else
1745 val |= TRANS_PROGRESSIVE;
1746
Daniel Vetterab9412b2013-05-03 11:49:46 +02001747 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001748 if (intel_wait_for_register(dev_priv,
1749 LPT_TRANSCONF,
1750 TRANS_STATE_ENABLE,
1751 TRANS_STATE_ENABLE,
1752 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001753 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001754}
1755
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001756static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1757 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001758{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001759 i915_reg_t reg;
1760 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001761
1762 /* FDI relies on the transcoder */
1763 assert_fdi_tx_disabled(dev_priv, pipe);
1764 assert_fdi_rx_disabled(dev_priv, pipe);
1765
Jesse Barnes291906f2011-02-02 12:28:03 -08001766 /* Ports must be off as well */
1767 assert_pch_ports_disabled(dev_priv, pipe);
1768
Daniel Vetterab9412b2013-05-03 11:49:46 +02001769 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 val = I915_READ(reg);
1771 val &= ~TRANS_ENABLE;
1772 I915_WRITE(reg, val);
1773 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001774 if (intel_wait_for_register(dev_priv,
1775 reg, TRANS_STATE_ENABLE, 0,
1776 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001777 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001778
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001779 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001780 /* Workaround: Clear the timing override chicken bit again. */
1781 reg = TRANS_CHICKEN2(pipe);
1782 val = I915_READ(reg);
1783 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1784 I915_WRITE(reg, val);
1785 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001786}
1787
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001788void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 u32 val;
1791
Daniel Vetterab9412b2013-05-03 11:49:46 +02001792 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001796 if (intel_wait_for_register(dev_priv,
1797 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1798 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001799 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001800
1801 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001802 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001803 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805}
1806
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001807enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001808{
1809 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1810
Ville Syrjälä65f21302016-10-14 20:02:53 +03001811 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001812 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815}
1816
Ville Syrjälä4972f702017-11-29 17:37:32 +02001817static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1820 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1821 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001822 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001823 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 u32 val;
1825
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001826 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1827
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001828 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001829
Jesse Barnesb24e7172011-01-04 15:09:30 -08001830 /*
1831 * A pipe without a PLL won't actually be able to drive bits from
1832 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1833 * need the check.
1834 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001835 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001836 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001837 assert_dsi_pll_enabled(dev_priv);
1838 else
1839 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001840 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001841 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001843 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001844 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001845 assert_fdi_tx_pll_enabled(dev_priv,
1846 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847 }
1848 /* FIXME: assert CPU port conditions for SNB+ */
1849 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001853 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001854 /* we keep both pipes enabled on 830 */
1855 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001856 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001857 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001858
1859 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001860 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001861
1862 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001863 * Until the pipe starts PIPEDSL reads will return a stale value,
1864 * which causes an apparent vblank timestamp jump when PIPEDSL
1865 * resets to its proper value. That also messes up the frame count
1866 * when it's derived from the timestamps. So let's wait for the
1867 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001868 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001869 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001870 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871}
1872
Ville Syrjälä4972f702017-11-29 17:37:32 +02001873static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001878 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001879 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880 u32 val;
1881
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001882 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1883
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 /*
1885 * Make sure planes won't keep trying to pump pixels to us,
1886 * or we might hang the display.
1887 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001888 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001890 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001892 if ((val & PIPECONF_ENABLE) == 0)
1893 return;
1894
Ville Syrjälä67adc642014-08-15 01:21:57 +03001895 /*
1896 * Double wide has implications for planes
1897 * so best keep it disabled when not needed.
1898 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001899 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001900 val &= ~PIPECONF_DOUBLE_WIDE;
1901
1902 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001903 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001904 val &= ~PIPECONF_ENABLE;
1905
1906 I915_WRITE(reg, val);
1907 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001908 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909}
1910
Ville Syrjälä832be822016-01-12 21:08:33 +02001911static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1912{
1913 return IS_GEN2(dev_priv) ? 2048 : 4096;
1914}
1915
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001916static unsigned int
1917intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001918{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001919 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1920 unsigned int cpp = fb->format->cpp[plane];
1921
1922 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001923 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001924 return cpp;
1925 case I915_FORMAT_MOD_X_TILED:
1926 if (IS_GEN2(dev_priv))
1927 return 128;
1928 else
1929 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001930 case I915_FORMAT_MOD_Y_TILED_CCS:
1931 if (plane == 1)
1932 return 128;
1933 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001934 case I915_FORMAT_MOD_Y_TILED:
1935 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1936 return 128;
1937 else
1938 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001939 case I915_FORMAT_MOD_Yf_TILED_CCS:
1940 if (plane == 1)
1941 return 128;
1942 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001943 case I915_FORMAT_MOD_Yf_TILED:
1944 switch (cpp) {
1945 case 1:
1946 return 64;
1947 case 2:
1948 case 4:
1949 return 128;
1950 case 8:
1951 case 16:
1952 return 256;
1953 default:
1954 MISSING_CASE(cpp);
1955 return cpp;
1956 }
1957 break;
1958 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001959 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001960 return cpp;
1961 }
1962}
1963
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001964static unsigned int
1965intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001966{
Ben Widawsky2f075562017-03-24 14:29:48 -07001967 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001968 return 1;
1969 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001970 return intel_tile_size(to_i915(fb->dev)) /
1971 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001972}
1973
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001974/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001975static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001977 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1980 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001981
1982 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001983 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001984}
1985
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001986unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001987intel_fb_align_height(const struct drm_framebuffer *fb,
1988 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001989{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001990 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001991
1992 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001993}
1994
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001995unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1996{
1997 unsigned int size = 0;
1998 int i;
1999
2000 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2001 size += rot_info->plane[i].width * rot_info->plane[i].height;
2002
2003 return size;
2004}
2005
Daniel Vetter75c82a52015-10-14 16:51:04 +02002006static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002007intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2008 const struct drm_framebuffer *fb,
2009 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002010{
Chris Wilson7b92c042017-01-14 00:28:26 +00002011 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002012 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002014 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002015 }
2016}
2017
Ville Syrjäläfabac482017-03-27 21:55:43 +03002018static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2019{
2020 if (IS_I830(dev_priv))
2021 return 16 * 1024;
2022 else if (IS_I85X(dev_priv))
2023 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002024 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2025 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002026 else
2027 return 4 * 1024;
2028}
2029
Ville Syrjälä603525d2016-01-12 21:08:37 +02002030static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002031{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002032 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002033 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002034 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002035 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002036 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002037 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002038 return 4 * 1024;
2039 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002040 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002041}
2042
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002043static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2044 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002045{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2047
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002048 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002049 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 return 4096;
2051
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002053 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002054 return intel_linear_alignment(dev_priv);
2055 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002057 return 256 * 1024;
2058 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002059 case I915_FORMAT_MOD_Y_TILED_CCS:
2060 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002061 case I915_FORMAT_MOD_Y_TILED:
2062 case I915_FORMAT_MOD_Yf_TILED:
2063 return 1 * 1024 * 1024;
2064 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002065 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002066 return 0;
2067 }
2068}
2069
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002070static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2071{
2072 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2073 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2074
Ville Syrjälä32febd92018-02-21 18:02:33 +02002075 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002076}
2077
Chris Wilson058d88c2016-08-15 10:49:06 +01002078struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002079intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2080 unsigned int rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002081 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002082 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002083{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002084 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002085 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002086 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002087 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002088 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002089 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002090 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002091
Matt Roperebcdd392014-07-09 16:22:11 -07002092 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2093
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002094 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002095
Ville Syrjälä3465c582016-02-15 22:54:43 +02002096 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002097
Chris Wilson693db182013-03-05 14:52:39 +00002098 /* Note that the w/a also requires 64 PTE of padding following the
2099 * bo. We currently fill all unused PTE with the shadow page and so
2100 * we should always have valid PTE following the scanout preventing
2101 * the VT-d warning.
2102 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002103 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002104 alignment = 256 * 1024;
2105
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002106 /*
2107 * Global gtt pte registers are special registers which actually forward
2108 * writes to a chunk of system memory. Which means that there is no risk
2109 * that the register values disappear as soon as we call
2110 * intel_runtime_pm_put(), so it is correct to wrap only the
2111 * pin/unpin/fence and not more.
2112 */
2113 intel_runtime_pm_get(dev_priv);
2114
Daniel Vetter9db529a2017-08-08 10:08:28 +02002115 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2116
Chris Wilson59354852018-02-20 13:42:06 +00002117 pinctl = 0;
2118
2119 /* Valleyview is definitely limited to scanning out the first
2120 * 512MiB. Lets presume this behaviour was inherited from the
2121 * g4x display engine and that all earlier gen are similarly
2122 * limited. Testing suggests that it is a little more
2123 * complicated than this. For example, Cherryview appears quite
2124 * happy to scanout from anywhere within its global aperture.
2125 */
2126 if (HAS_GMCH_DISPLAY(dev_priv))
2127 pinctl |= PIN_MAPPABLE;
2128
2129 vma = i915_gem_object_pin_to_display_plane(obj,
2130 alignment, &view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002131 if (IS_ERR(vma))
2132 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002134 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002135 int ret;
2136
Chris Wilson49ef5292016-08-18 17:17:00 +01002137 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2138 * fence, whereas 965+ only requires a fence if using
2139 * framebuffer compression. For simplicity, we always, when
2140 * possible, install a fence as the cost is not that onerous.
2141 *
2142 * If we fail to fence the tiled scanout, then either the
2143 * modeset will reject the change (which is highly unlikely as
2144 * the affected systems, all but one, do not have unmappable
2145 * space) or we will not be able to enable full powersaving
2146 * techniques (also likely not to apply due to various limits
2147 * FBC and the like impose on the size of the buffer, which
2148 * presumably we violated anyway with this unmappable buffer).
2149 * Anyway, it is presumably better to stumble onwards with
2150 * something and try to run the system in a "less than optimal"
2151 * mode that matches the user configuration.
2152 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002153 ret = i915_vma_pin_fence(vma);
2154 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002155 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002156 vma = ERR_PTR(ret);
2157 goto err;
2158 }
2159
2160 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002161 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002162 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002163
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002164 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002165err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002166 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2167
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002168 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002169 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002170}
2171
Chris Wilson59354852018-02-20 13:42:06 +00002172void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002173{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002174 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002175
Chris Wilson59354852018-02-20 13:42:06 +00002176 if (flags & PLANE_HAS_FENCE)
2177 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002178 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002179 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002180}
2181
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002182static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2183 unsigned int rotation)
2184{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002185 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002186 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2187 else
2188 return fb->pitches[plane];
2189}
2190
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002191/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002192 * Convert the x/y offsets into a linear offset.
2193 * Only valid with 0/180 degree rotation, which is fine since linear
2194 * offset is only used with linear buffers on pre-hsw and tiled buffers
2195 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2196 */
2197u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002198 const struct intel_plane_state *state,
2199 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002200{
Ville Syrjälä29490562016-01-20 18:02:50 +02002201 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002202 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002203 unsigned int pitch = fb->pitches[plane];
2204
2205 return y * pitch + x * cpp;
2206}
2207
2208/*
2209 * Add the x/y offsets derived from fb->offsets[] to the user
2210 * specified plane src x/y offsets. The resulting x/y offsets
2211 * specify the start of scanout from the beginning of the gtt mapping.
2212 */
2213void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002214 const struct intel_plane_state *state,
2215 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002216
2217{
Ville Syrjälä29490562016-01-20 18:02:50 +02002218 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2219 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002220
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002221 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002222 *x += intel_fb->rotated[plane].x;
2223 *y += intel_fb->rotated[plane].y;
2224 } else {
2225 *x += intel_fb->normal[plane].x;
2226 *y += intel_fb->normal[plane].y;
2227 }
2228}
2229
Ville Syrjälä303ba692017-08-24 22:10:49 +03002230static u32 __intel_adjust_tile_offset(int *x, int *y,
2231 unsigned int tile_width,
2232 unsigned int tile_height,
2233 unsigned int tile_size,
2234 unsigned int pitch_tiles,
2235 u32 old_offset,
2236 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002237{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002238 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002239 unsigned int tiles;
2240
2241 WARN_ON(old_offset & (tile_size - 1));
2242 WARN_ON(new_offset & (tile_size - 1));
2243 WARN_ON(new_offset > old_offset);
2244
2245 tiles = (old_offset - new_offset) / tile_size;
2246
2247 *y += tiles / pitch_tiles * tile_height;
2248 *x += tiles % pitch_tiles * tile_width;
2249
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002250 /* minimize x in case it got needlessly big */
2251 *y += *x / pitch_pixels * tile_height;
2252 *x %= pitch_pixels;
2253
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002254 return new_offset;
2255}
2256
Ville Syrjälä303ba692017-08-24 22:10:49 +03002257static u32 _intel_adjust_tile_offset(int *x, int *y,
2258 const struct drm_framebuffer *fb, int plane,
2259 unsigned int rotation,
2260 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002261{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002262 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002263 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002264 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2265
2266 WARN_ON(new_offset > old_offset);
2267
Ben Widawsky2f075562017-03-24 14:29:48 -07002268 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002269 unsigned int tile_size, tile_width, tile_height;
2270 unsigned int pitch_tiles;
2271
2272 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002273 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002274
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002275 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002276 pitch_tiles = pitch / tile_height;
2277 swap(tile_width, tile_height);
2278 } else {
2279 pitch_tiles = pitch / (tile_width * cpp);
2280 }
2281
Ville Syrjälä303ba692017-08-24 22:10:49 +03002282 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2283 tile_size, pitch_tiles,
2284 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002285 } else {
2286 old_offset += *y * pitch + *x * cpp;
2287
2288 *y = (old_offset - new_offset) / pitch;
2289 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2290 }
2291
2292 return new_offset;
2293}
2294
2295/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002296 * Adjust the tile offset by moving the difference into
2297 * the x/y offsets.
2298 */
2299static u32 intel_adjust_tile_offset(int *x, int *y,
2300 const struct intel_plane_state *state, int plane,
2301 u32 old_offset, u32 new_offset)
2302{
2303 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2304 state->base.rotation,
2305 old_offset, new_offset);
2306}
2307
2308/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002309 * Computes the linear offset to the base tile and adjusts
2310 * x, y. bytes per pixel is assumed to be a power-of-two.
2311 *
2312 * In the 90/270 rotated case, x and y are assumed
2313 * to be already rotated to match the rotated GTT view, and
2314 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002315 *
2316 * This function is used when computing the derived information
2317 * under intel_framebuffer, so using any of that information
2318 * here is not allowed. Anything under drm_framebuffer can be
2319 * used. This is why the user has to pass in the pitch since it
2320 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002322static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2323 int *x, int *y,
2324 const struct drm_framebuffer *fb, int plane,
2325 unsigned int pitch,
2326 unsigned int rotation,
2327 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002328{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002329 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002330 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002331 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002332
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002333 if (alignment)
2334 alignment--;
2335
Ben Widawsky2f075562017-03-24 14:29:48 -07002336 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002337 unsigned int tile_size, tile_width, tile_height;
2338 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002339
Ville Syrjäläd8433102016-01-12 21:08:35 +02002340 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002341 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002342
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002343 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002344 pitch_tiles = pitch / tile_height;
2345 swap(tile_width, tile_height);
2346 } else {
2347 pitch_tiles = pitch / (tile_width * cpp);
2348 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002349
Ville Syrjäläd8433102016-01-12 21:08:35 +02002350 tile_rows = *y / tile_height;
2351 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002352
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002353 tiles = *x / tile_width;
2354 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002355
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002356 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2357 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002358
Ville Syrjälä303ba692017-08-24 22:10:49 +03002359 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2360 tile_size, pitch_tiles,
2361 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002362 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002363 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002364 offset_aligned = offset & ~alignment;
2365
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002366 *y = (offset & alignment) / pitch;
2367 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002368 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002369
2370 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002371}
2372
Ville Syrjälä6687c902015-09-15 13:16:41 +03002373u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002374 const struct intel_plane_state *state,
2375 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002376{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002377 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2378 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002379 const struct drm_framebuffer *fb = state->base.fb;
2380 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002381 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002382 u32 alignment;
2383
2384 if (intel_plane->id == PLANE_CURSOR)
2385 alignment = intel_cursor_alignment(dev_priv);
2386 else
2387 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388
2389 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2390 rotation, alignment);
2391}
2392
Ville Syrjälä303ba692017-08-24 22:10:49 +03002393/* Convert the fb->offset[] into x/y offsets */
2394static int intel_fb_offset_to_xy(int *x, int *y,
2395 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002396{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002397 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002398
Ville Syrjälä303ba692017-08-24 22:10:49 +03002399 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2400 fb->offsets[plane] % intel_tile_size(dev_priv))
2401 return -EINVAL;
2402
2403 *x = 0;
2404 *y = 0;
2405
2406 _intel_adjust_tile_offset(x, y,
2407 fb, plane, DRM_MODE_ROTATE_0,
2408 fb->offsets[plane], 0);
2409
2410 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002411}
2412
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002413static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2414{
2415 switch (fb_modifier) {
2416 case I915_FORMAT_MOD_X_TILED:
2417 return I915_TILING_X;
2418 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002419 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002420 return I915_TILING_Y;
2421 default:
2422 return I915_TILING_NONE;
2423 }
2424}
2425
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002426/*
2427 * From the Sky Lake PRM:
2428 * "The Color Control Surface (CCS) contains the compression status of
2429 * the cache-line pairs. The compression state of the cache-line pair
2430 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2431 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2432 * cache-line-pairs. CCS is always Y tiled."
2433 *
2434 * Since cache line pairs refers to horizontally adjacent cache lines,
2435 * each cache line in the CCS corresponds to an area of 32x16 cache
2436 * lines on the main surface. Since each pixel is 4 bytes, this gives
2437 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2438 * main surface.
2439 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002440static const struct drm_format_info ccs_formats[] = {
2441 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2442 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2443 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2444 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2445};
2446
2447static const struct drm_format_info *
2448lookup_format_info(const struct drm_format_info formats[],
2449 int num_formats, u32 format)
2450{
2451 int i;
2452
2453 for (i = 0; i < num_formats; i++) {
2454 if (formats[i].format == format)
2455 return &formats[i];
2456 }
2457
2458 return NULL;
2459}
2460
2461static const struct drm_format_info *
2462intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2463{
2464 switch (cmd->modifier[0]) {
2465 case I915_FORMAT_MOD_Y_TILED_CCS:
2466 case I915_FORMAT_MOD_Yf_TILED_CCS:
2467 return lookup_format_info(ccs_formats,
2468 ARRAY_SIZE(ccs_formats),
2469 cmd->pixel_format);
2470 default:
2471 return NULL;
2472 }
2473}
2474
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475static int
2476intel_fill_fb_info(struct drm_i915_private *dev_priv,
2477 struct drm_framebuffer *fb)
2478{
2479 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2480 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2481 u32 gtt_offset_rotated = 0;
2482 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002483 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002484 unsigned int tile_size = intel_tile_size(dev_priv);
2485
2486 for (i = 0; i < num_planes; i++) {
2487 unsigned int width, height;
2488 unsigned int cpp, size;
2489 u32 offset;
2490 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002491 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002492
Ville Syrjälä353c8592016-12-14 23:30:57 +02002493 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002494 width = drm_framebuffer_plane_width(fb->width, fb, i);
2495 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002496
Ville Syrjälä303ba692017-08-24 22:10:49 +03002497 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2498 if (ret) {
2499 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2500 i, fb->offsets[i]);
2501 return ret;
2502 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002503
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002504 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2505 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2506 int hsub = fb->format->hsub;
2507 int vsub = fb->format->vsub;
2508 int tile_width, tile_height;
2509 int main_x, main_y;
2510 int ccs_x, ccs_y;
2511
2512 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002513 tile_width *= hsub;
2514 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002515
Ville Syrjälä303ba692017-08-24 22:10:49 +03002516 ccs_x = (x * hsub) % tile_width;
2517 ccs_y = (y * vsub) % tile_height;
2518 main_x = intel_fb->normal[0].x % tile_width;
2519 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002520
2521 /*
2522 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2523 * x/y offsets must match between CCS and the main surface.
2524 */
2525 if (main_x != ccs_x || main_y != ccs_y) {
2526 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2527 main_x, main_y,
2528 ccs_x, ccs_y,
2529 intel_fb->normal[0].x,
2530 intel_fb->normal[0].y,
2531 x, y);
2532 return -EINVAL;
2533 }
2534 }
2535
Ville Syrjälä6687c902015-09-15 13:16:41 +03002536 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002537 * The fence (if used) is aligned to the start of the object
2538 * so having the framebuffer wrap around across the edge of the
2539 * fenced region doesn't really work. We have no API to configure
2540 * the fence start offset within the object (nor could we probably
2541 * on gen2/3). So it's just easier if we just require that the
2542 * fb layout agrees with the fence layout. We already check that the
2543 * fb stride matches the fence stride elsewhere.
2544 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002545 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002546 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002547 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2548 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002549 return -EINVAL;
2550 }
2551
2552 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002553 * First pixel of the framebuffer from
2554 * the start of the normal gtt mapping.
2555 */
2556 intel_fb->normal[i].x = x;
2557 intel_fb->normal[i].y = y;
2558
2559 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002560 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002561 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002562 offset /= tile_size;
2563
Ben Widawsky2f075562017-03-24 14:29:48 -07002564 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002565 unsigned int tile_width, tile_height;
2566 unsigned int pitch_tiles;
2567 struct drm_rect r;
2568
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002569 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002570
2571 rot_info->plane[i].offset = offset;
2572 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2573 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2574 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2575
2576 intel_fb->rotated[i].pitch =
2577 rot_info->plane[i].height * tile_height;
2578
2579 /* how many tiles does this plane need */
2580 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2581 /*
2582 * If the plane isn't horizontally tile aligned,
2583 * we need one more tile.
2584 */
2585 if (x != 0)
2586 size++;
2587
2588 /* rotate the x/y offsets to match the GTT view */
2589 r.x1 = x;
2590 r.y1 = y;
2591 r.x2 = x + width;
2592 r.y2 = y + height;
2593 drm_rect_rotate(&r,
2594 rot_info->plane[i].width * tile_width,
2595 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002596 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002597 x = r.x1;
2598 y = r.y1;
2599
2600 /* rotate the tile dimensions to match the GTT view */
2601 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2602 swap(tile_width, tile_height);
2603
2604 /*
2605 * We only keep the x/y offsets, so push all of the
2606 * gtt offset into the x/y offsets.
2607 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002608 __intel_adjust_tile_offset(&x, &y,
2609 tile_width, tile_height,
2610 tile_size, pitch_tiles,
2611 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002612
2613 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2614
2615 /*
2616 * First pixel of the framebuffer from
2617 * the start of the rotated gtt mapping.
2618 */
2619 intel_fb->rotated[i].x = x;
2620 intel_fb->rotated[i].y = y;
2621 } else {
2622 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2623 x * cpp, tile_size);
2624 }
2625
2626 /* how many tiles in total needed in the bo */
2627 max_size = max(max_size, offset + size);
2628 }
2629
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002630 if (max_size * tile_size > intel_fb->obj->base.size) {
2631 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2632 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002633 return -EINVAL;
2634 }
2635
2636 return 0;
2637}
2638
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002639static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002640{
2641 switch (format) {
2642 case DISPPLANE_8BPP:
2643 return DRM_FORMAT_C8;
2644 case DISPPLANE_BGRX555:
2645 return DRM_FORMAT_XRGB1555;
2646 case DISPPLANE_BGRX565:
2647 return DRM_FORMAT_RGB565;
2648 default:
2649 case DISPPLANE_BGRX888:
2650 return DRM_FORMAT_XRGB8888;
2651 case DISPPLANE_RGBX888:
2652 return DRM_FORMAT_XBGR8888;
2653 case DISPPLANE_BGRX101010:
2654 return DRM_FORMAT_XRGB2101010;
2655 case DISPPLANE_RGBX101010:
2656 return DRM_FORMAT_XBGR2101010;
2657 }
2658}
2659
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002660static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2661{
2662 switch (format) {
2663 case PLANE_CTL_FORMAT_RGB_565:
2664 return DRM_FORMAT_RGB565;
2665 default:
2666 case PLANE_CTL_FORMAT_XRGB_8888:
2667 if (rgb_order) {
2668 if (alpha)
2669 return DRM_FORMAT_ABGR8888;
2670 else
2671 return DRM_FORMAT_XBGR8888;
2672 } else {
2673 if (alpha)
2674 return DRM_FORMAT_ARGB8888;
2675 else
2676 return DRM_FORMAT_XRGB8888;
2677 }
2678 case PLANE_CTL_FORMAT_XRGB_2101010:
2679 if (rgb_order)
2680 return DRM_FORMAT_XBGR2101010;
2681 else
2682 return DRM_FORMAT_XRGB2101010;
2683 }
2684}
2685
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002686static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002687intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2688 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002689{
2690 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002691 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002692 struct drm_i915_gem_object *obj = NULL;
2693 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002694 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002695 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2696 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2697 PAGE_SIZE);
2698
2699 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002700
Chris Wilsonff2652e2014-03-10 08:07:02 +00002701 if (plane_config->size == 0)
2702 return false;
2703
Paulo Zanoni3badb492015-09-23 12:52:23 -03002704 /* If the FB is too big, just don't use it since fbdev is not very
2705 * important and we should probably use that space with FBC or other
2706 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002707 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002708 return false;
2709
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002710 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002711 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002712 base_aligned,
2713 base_aligned,
2714 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002715 mutex_unlock(&dev->struct_mutex);
2716 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002717 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002718
Chris Wilson3e510a82016-08-05 10:14:23 +01002719 if (plane_config->tiling == I915_TILING_X)
2720 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002721
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002722 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002723 mode_cmd.width = fb->width;
2724 mode_cmd.height = fb->height;
2725 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002726 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002727 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002728
Chris Wilson24dbf512017-02-15 10:59:18 +00002729 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002730 DRM_DEBUG_KMS("intel fb init failed\n");
2731 goto out_unref_obj;
2732 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002733
Jesse Barnes484b41d2014-03-07 08:57:55 -08002734
Daniel Vetterf6936e22015-03-26 12:17:05 +01002735 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002736 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002737
2738out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002739 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002740 return false;
2741}
2742
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002743static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002744intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2745 struct intel_plane_state *plane_state,
2746 bool visible)
2747{
2748 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2749
2750 plane_state->base.visible = visible;
2751
2752 /* FIXME pre-g4x don't work like this */
2753 if (visible) {
2754 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2755 crtc_state->active_planes |= BIT(plane->id);
2756 } else {
2757 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2758 crtc_state->active_planes &= ~BIT(plane->id);
2759 }
2760
2761 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2762 crtc_state->base.crtc->name,
2763 crtc_state->active_planes);
2764}
2765
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002766static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2767 struct intel_plane *plane)
2768{
2769 struct intel_crtc_state *crtc_state =
2770 to_intel_crtc_state(crtc->base.state);
2771 struct intel_plane_state *plane_state =
2772 to_intel_plane_state(plane->base.state);
2773
2774 intel_set_plane_visible(crtc_state, plane_state, false);
2775
2776 if (plane->id == PLANE_PRIMARY)
2777 intel_pre_disable_primary_noatomic(&crtc->base);
2778
2779 trace_intel_disable_plane(&plane->base, crtc);
2780 plane->disable_plane(plane, crtc);
2781}
2782
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002783static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002784intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2785 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002786{
2787 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002788 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002789 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002790 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002791 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002792 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002793 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2794 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002795 struct intel_plane_state *intel_state =
2796 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002797 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002798
Damien Lespiau2d140302015-02-05 17:22:18 +00002799 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002800 return;
2801
Daniel Vetterf6936e22015-03-26 12:17:05 +01002802 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002803 fb = &plane_config->fb->base;
2804 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002805 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002806
Damien Lespiau2d140302015-02-05 17:22:18 +00002807 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002808
2809 /*
2810 * Failed to alloc the obj, check to see if we should share
2811 * an fb with another CRTC instead
2812 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002813 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002814 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002815
2816 if (c == &intel_crtc->base)
2817 continue;
2818
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002819 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002820 continue;
2821
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002822 state = to_intel_plane_state(c->primary->state);
2823 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002824 continue;
2825
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002826 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002827 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302828 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002829 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002830 }
2831 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002832
Matt Roper200757f2015-12-03 11:37:36 -08002833 /*
2834 * We've failed to reconstruct the BIOS FB. Current display state
2835 * indicates that the primary plane is visible, but has a NULL FB,
2836 * which will lead to problems later if we don't fix it up. The
2837 * simplest solution is to just disable the primary plane now and
2838 * pretend the BIOS never had it enabled.
2839 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002840 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002841
Daniel Vetter88595ac2015-03-26 12:42:24 +01002842 return;
2843
2844valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002845 mutex_lock(&dev->struct_mutex);
2846 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002847 intel_pin_and_fence_fb_obj(fb,
2848 primary->state->rotation,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002849 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002850 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002851 mutex_unlock(&dev->struct_mutex);
2852 if (IS_ERR(intel_state->vma)) {
2853 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2854 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2855
2856 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302857 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002858 return;
2859 }
2860
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002861 plane_state->src_x = 0;
2862 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002863 plane_state->src_w = fb->width << 16;
2864 plane_state->src_h = fb->height << 16;
2865
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002866 plane_state->crtc_x = 0;
2867 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002868 plane_state->crtc_w = fb->width;
2869 plane_state->crtc_h = fb->height;
2870
Rob Clark1638d302016-11-05 11:08:08 -04002871 intel_state->base.src = drm_plane_state_src(plane_state);
2872 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002873
Daniel Vetter88595ac2015-03-26 12:42:24 +01002874 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002875 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002876 dev_priv->preserve_bios_swizzle = true;
2877
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302878 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002879 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002880 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002881
2882 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2883 to_intel_plane_state(plane_state),
2884 true);
2885
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002886 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2887 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002888}
2889
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002890static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2891 unsigned int rotation)
2892{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002893 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002894
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002895 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002896 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002897 case I915_FORMAT_MOD_X_TILED:
2898 switch (cpp) {
2899 case 8:
2900 return 4096;
2901 case 4:
2902 case 2:
2903 case 1:
2904 return 8192;
2905 default:
2906 MISSING_CASE(cpp);
2907 break;
2908 }
2909 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002910 case I915_FORMAT_MOD_Y_TILED_CCS:
2911 case I915_FORMAT_MOD_Yf_TILED_CCS:
2912 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002913 case I915_FORMAT_MOD_Y_TILED:
2914 case I915_FORMAT_MOD_Yf_TILED:
2915 switch (cpp) {
2916 case 8:
2917 return 2048;
2918 case 4:
2919 return 4096;
2920 case 2:
2921 case 1:
2922 return 8192;
2923 default:
2924 MISSING_CASE(cpp);
2925 break;
2926 }
2927 break;
2928 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002929 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002930 }
2931
2932 return 2048;
2933}
2934
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002935static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2936 int main_x, int main_y, u32 main_offset)
2937{
2938 const struct drm_framebuffer *fb = plane_state->base.fb;
2939 int hsub = fb->format->hsub;
2940 int vsub = fb->format->vsub;
2941 int aux_x = plane_state->aux.x;
2942 int aux_y = plane_state->aux.y;
2943 u32 aux_offset = plane_state->aux.offset;
2944 u32 alignment = intel_surf_alignment(fb, 1);
2945
2946 while (aux_offset >= main_offset && aux_y <= main_y) {
2947 int x, y;
2948
2949 if (aux_x == main_x && aux_y == main_y)
2950 break;
2951
2952 if (aux_offset == 0)
2953 break;
2954
2955 x = aux_x / hsub;
2956 y = aux_y / vsub;
2957 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2958 aux_offset, aux_offset - alignment);
2959 aux_x = x * hsub + aux_x % hsub;
2960 aux_y = y * vsub + aux_y % vsub;
2961 }
2962
2963 if (aux_x != main_x || aux_y != main_y)
2964 return false;
2965
2966 plane_state->aux.offset = aux_offset;
2967 plane_state->aux.x = aux_x;
2968 plane_state->aux.y = aux_y;
2969
2970 return true;
2971}
2972
Imre Deakc322c642018-01-16 13:24:14 +02002973static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2974 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002975{
Imre Deakc322c642018-01-16 13:24:14 +02002976 struct drm_i915_private *dev_priv =
2977 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002978 const struct drm_framebuffer *fb = plane_state->base.fb;
2979 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002980 int x = plane_state->base.src.x1 >> 16;
2981 int y = plane_state->base.src.y1 >> 16;
2982 int w = drm_rect_width(&plane_state->base.src) >> 16;
2983 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02002984 int dst_x = plane_state->base.dst.x1;
2985 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002986 int max_width = skl_max_plane_width(fb, 0, rotation);
2987 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002988 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002989
2990 if (w > max_width || h > max_height) {
2991 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2992 w, h, max_width, max_height);
2993 return -EINVAL;
2994 }
2995
Imre Deakc322c642018-01-16 13:24:14 +02002996 /*
2997 * Display WA #1175: cnl,glk
2998 * Planes other than the cursor may cause FIFO underflow and display
2999 * corruption if starting less than 4 pixels from the right edge of
3000 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02003001 * Besides the above WA fix the similar problem, where planes other
3002 * than the cursor ending less than 4 pixels from the left edge of the
3003 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02003004 */
3005 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Imre Deak394676f2018-01-16 13:24:15 +02003006 (dst_x + w < 4 || dst_x > pipe_src_w - 4)) {
3007 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
3008 dst_x + w < 4 ? "end" : "start",
3009 dst_x + w < 4 ? dst_x + w : dst_x,
3010 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02003011 return -ERANGE;
3012 }
3013
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003014 intel_add_fb_offsets(&x, &y, plane_state, 0);
3015 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003016 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003017
3018 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003019 * AUX surface offset is specified as the distance from the
3020 * main surface offset, and it must be non-negative. Make
3021 * sure that is what we will get.
3022 */
3023 if (offset > aux_offset)
3024 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3025 offset, aux_offset & ~(alignment - 1));
3026
3027 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003028 * When using an X-tiled surface, the plane blows up
3029 * if the x offset + width exceed the stride.
3030 *
3031 * TODO: linear and Y-tiled seem fine, Yf untested,
3032 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003033 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003034 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003035
3036 while ((x + w) * cpp > fb->pitches[0]) {
3037 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003038 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003039 return -EINVAL;
3040 }
3041
3042 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3043 offset, offset - alignment);
3044 }
3045 }
3046
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003047 /*
3048 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3049 * they match with the main surface x/y offsets.
3050 */
3051 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3052 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3053 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3054 if (offset == 0)
3055 break;
3056
3057 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3058 offset, offset - alignment);
3059 }
3060
3061 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3062 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3063 return -EINVAL;
3064 }
3065 }
3066
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003067 plane_state->main.offset = offset;
3068 plane_state->main.x = x;
3069 plane_state->main.y = y;
3070
3071 return 0;
3072}
3073
Ville Syrjälä8d970652016-01-28 16:30:28 +02003074static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3075{
3076 const struct drm_framebuffer *fb = plane_state->base.fb;
3077 unsigned int rotation = plane_state->base.rotation;
3078 int max_width = skl_max_plane_width(fb, 1, rotation);
3079 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003080 int x = plane_state->base.src.x1 >> 17;
3081 int y = plane_state->base.src.y1 >> 17;
3082 int w = drm_rect_width(&plane_state->base.src) >> 17;
3083 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003084 u32 offset;
3085
3086 intel_add_fb_offsets(&x, &y, plane_state, 1);
3087 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3088
3089 /* FIXME not quite sure how/if these apply to the chroma plane */
3090 if (w > max_width || h > max_height) {
3091 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3092 w, h, max_width, max_height);
3093 return -EINVAL;
3094 }
3095
3096 plane_state->aux.offset = offset;
3097 plane_state->aux.x = x;
3098 plane_state->aux.y = y;
3099
3100 return 0;
3101}
3102
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003103static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3104{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003105 const struct drm_framebuffer *fb = plane_state->base.fb;
3106 int src_x = plane_state->base.src.x1 >> 16;
3107 int src_y = plane_state->base.src.y1 >> 16;
3108 int hsub = fb->format->hsub;
3109 int vsub = fb->format->vsub;
3110 int x = src_x / hsub;
3111 int y = src_y / vsub;
3112 u32 offset;
3113
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003114 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3115 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3116 plane_state->base.rotation);
3117 return -EINVAL;
3118 }
3119
3120 intel_add_fb_offsets(&x, &y, plane_state, 1);
3121 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3122
3123 plane_state->aux.offset = offset;
3124 plane_state->aux.x = x * hsub + src_x % hsub;
3125 plane_state->aux.y = y * vsub + src_y % vsub;
3126
3127 return 0;
3128}
3129
Imre Deakc322c642018-01-16 13:24:14 +02003130int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3131 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003132{
3133 const struct drm_framebuffer *fb = plane_state->base.fb;
3134 unsigned int rotation = plane_state->base.rotation;
3135 int ret;
3136
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003137 if (rotation & DRM_MODE_REFLECT_X &&
3138 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3139 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3140 return -EINVAL;
3141 }
3142
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003143 if (!plane_state->base.visible)
3144 return 0;
3145
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003146 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003147 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003148 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003149 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003150 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003151
Ville Syrjälä8d970652016-01-28 16:30:28 +02003152 /*
3153 * Handle the AUX surface first since
3154 * the main surface setup depends on it.
3155 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003156 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003157 ret = skl_check_nv12_aux_surface(plane_state);
3158 if (ret)
3159 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003160 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3161 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3162 ret = skl_check_ccs_aux_surface(plane_state);
3163 if (ret)
3164 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003165 } else {
3166 plane_state->aux.offset = ~0xfff;
3167 plane_state->aux.x = 0;
3168 plane_state->aux.y = 0;
3169 }
3170
Imre Deakc322c642018-01-16 13:24:14 +02003171 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003172 if (ret)
3173 return ret;
3174
3175 return 0;
3176}
3177
Ville Syrjälä7145f602017-03-23 21:27:07 +02003178static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3179 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003180{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003181 struct drm_i915_private *dev_priv =
3182 to_i915(plane_state->base.plane->dev);
3183 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3184 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003185 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003186 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003187
Ville Syrjälä7145f602017-03-23 21:27:07 +02003188 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003189
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003190 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3191 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003192 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003193
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003194 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3195 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003196
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003197 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003198 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003199
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003200 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003201 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003202 dspcntr |= DISPPLANE_8BPP;
3203 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003204 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003205 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003206 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003207 case DRM_FORMAT_RGB565:
3208 dspcntr |= DISPPLANE_BGRX565;
3209 break;
3210 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003211 dspcntr |= DISPPLANE_BGRX888;
3212 break;
3213 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003214 dspcntr |= DISPPLANE_RGBX888;
3215 break;
3216 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003217 dspcntr |= DISPPLANE_BGRX101010;
3218 break;
3219 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003220 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003221 break;
3222 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003223 MISSING_CASE(fb->format->format);
3224 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003225 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003226
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003227 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003228 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003229 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003230
Robert Fossc2c446a2017-05-19 16:50:17 -04003231 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003232 dspcntr |= DISPPLANE_ROTATE_180;
3233
Robert Fossc2c446a2017-05-19 16:50:17 -04003234 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003235 dspcntr |= DISPPLANE_MIRROR;
3236
Ville Syrjälä7145f602017-03-23 21:27:07 +02003237 return dspcntr;
3238}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003239
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003240int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003241{
3242 struct drm_i915_private *dev_priv =
3243 to_i915(plane_state->base.plane->dev);
3244 int src_x = plane_state->base.src.x1 >> 16;
3245 int src_y = plane_state->base.src.y1 >> 16;
3246 u32 offset;
3247
3248 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003249
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003250 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003251 offset = intel_compute_tile_offset(&src_x, &src_y,
3252 plane_state, 0);
3253 else
3254 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003255
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003256 /* HSW/BDW do this automagically in hardware */
3257 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3258 unsigned int rotation = plane_state->base.rotation;
3259 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3260 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3261
Robert Fossc2c446a2017-05-19 16:50:17 -04003262 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003263 src_x += src_w - 1;
3264 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003265 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003266 src_x += src_w - 1;
3267 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303268 }
3269
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003270 plane_state->main.offset = offset;
3271 plane_state->main.x = src_x;
3272 plane_state->main.y = src_y;
3273
3274 return 0;
3275}
3276
Ville Syrjäläed150302017-11-17 21:19:10 +02003277static void i9xx_update_plane(struct intel_plane *plane,
3278 const struct intel_crtc_state *crtc_state,
3279 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003280{
Ville Syrjäläed150302017-11-17 21:19:10 +02003281 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003282 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003283 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003284 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003285 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003286 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003287 int x = plane_state->main.x;
3288 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003289 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003290 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003291
Ville Syrjälä29490562016-01-20 18:02:50 +02003292 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003293
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003294 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003295 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003296 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003297 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003298
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003299 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3300
Ville Syrjälä78587de2017-03-09 17:44:32 +02003301 if (INTEL_GEN(dev_priv) < 4) {
3302 /* pipesrc and dspsize control the size that is scaled from,
3303 * which should always be the user's requested size.
3304 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003305 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003306 ((crtc_state->pipe_src_h - 1) << 16) |
3307 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003308 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3309 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3310 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003311 ((crtc_state->pipe_src_h - 1) << 16) |
3312 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003313 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3314 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003315 }
3316
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003317 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303318
Ville Syrjäläed150302017-11-17 21:19:10 +02003319 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003320 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003321 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003322 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003323 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003324 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003325 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003326 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003327 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003328 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003329 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3330 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003331 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003332 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003333 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003334 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003335 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003336 POSTING_READ_FW(reg);
3337
3338 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003339}
3340
Ville Syrjäläed150302017-11-17 21:19:10 +02003341static void i9xx_disable_plane(struct intel_plane *plane,
3342 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003343{
Ville Syrjäläed150302017-11-17 21:19:10 +02003344 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3345 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003346 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003347
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003348 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3349
Ville Syrjäläed150302017-11-17 21:19:10 +02003350 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3351 if (INTEL_GEN(dev_priv) >= 4)
3352 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003353 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003354 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3355 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003356
3357 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003358}
3359
Ville Syrjäläed150302017-11-17 21:19:10 +02003360static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003361{
Ville Syrjäläed150302017-11-17 21:19:10 +02003362 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003363 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003364 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3365 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003366 bool ret;
3367
3368 /*
3369 * Not 100% correct for planes that can move between pipes,
3370 * but that's only the case for gen2-4 which don't have any
3371 * display power wells.
3372 */
3373 power_domain = POWER_DOMAIN_PIPE(pipe);
3374 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3375 return false;
3376
Ville Syrjäläed150302017-11-17 21:19:10 +02003377 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003378
3379 intel_display_power_put(dev_priv, power_domain);
3380
3381 return ret;
3382}
3383
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003384static u32
3385intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003386{
Ben Widawsky2f075562017-03-24 14:29:48 -07003387 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003388 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003389 else
3390 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003391}
3392
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003393static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3394{
3395 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003396 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003397
3398 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3399 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3400 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003401}
3402
Chandra Kondurua1b22782015-04-07 15:28:45 -07003403/*
3404 * This function detaches (aka. unbinds) unused scalers in hardware
3405 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003406static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003407{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003408 struct intel_crtc_scaler_state *scaler_state;
3409 int i;
3410
Chandra Kondurua1b22782015-04-07 15:28:45 -07003411 scaler_state = &intel_crtc->config->scaler_state;
3412
3413 /* loop through and disable scalers that aren't in use */
3414 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003415 if (!scaler_state->scalers[i].in_use)
3416 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003417 }
3418}
3419
Ville Syrjäläd2196772016-01-28 18:33:11 +02003420u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3421 unsigned int rotation)
3422{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003423 u32 stride;
3424
3425 if (plane >= fb->format->num_planes)
3426 return 0;
3427
3428 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003429
3430 /*
3431 * The stride is either expressed as a multiple of 64 bytes chunks for
3432 * linear buffers or in number of tiles for tiled buffers.
3433 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003434 if (drm_rotation_90_or_270(rotation))
3435 stride /= intel_tile_height(fb, plane);
3436 else
3437 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003438
3439 return stride;
3440}
3441
Ville Syrjälä2e881262017-03-17 23:17:56 +02003442static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003443{
Chandra Konduru6156a452015-04-27 13:48:39 -07003444 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003445 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003446 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003447 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003448 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003449 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003450 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003451 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003452 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003453 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003454 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003455 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003456 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003457 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003458 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003459 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003460 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003461 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003462 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003463 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003464 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003465 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003466 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003467 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003468 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003469 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003470
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003471 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003472}
3473
James Ausmus4036c782017-11-13 10:11:28 -08003474/*
3475 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3476 * to be already pre-multiplied. We need to add a knob (or a different
3477 * DRM_FORMAT) for user-space to configure that.
3478 */
3479static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3480{
3481 switch (pixel_format) {
3482 case DRM_FORMAT_ABGR8888:
3483 case DRM_FORMAT_ARGB8888:
3484 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3485 default:
3486 return PLANE_CTL_ALPHA_DISABLE;
3487 }
3488}
3489
3490static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3491{
3492 switch (pixel_format) {
3493 case DRM_FORMAT_ABGR8888:
3494 case DRM_FORMAT_ARGB8888:
3495 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3496 default:
3497 return PLANE_COLOR_ALPHA_DISABLE;
3498 }
3499}
3500
Ville Syrjälä2e881262017-03-17 23:17:56 +02003501static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003502{
Chandra Konduru6156a452015-04-27 13:48:39 -07003503 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003504 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003505 break;
3506 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003507 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003508 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003509 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003510 case I915_FORMAT_MOD_Y_TILED_CCS:
3511 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003512 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003513 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003514 case I915_FORMAT_MOD_Yf_TILED_CCS:
3515 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003516 default:
3517 MISSING_CASE(fb_modifier);
3518 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003519
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003520 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003521}
3522
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003523static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003524{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003525 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003526 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003527 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303528 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003529 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303530 * while i915 HW rotation is clockwise, thats why this swapping.
3531 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003532 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303533 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003534 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003535 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003536 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303537 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003538 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003539 MISSING_CASE(rotate);
3540 }
3541
3542 return 0;
3543}
3544
3545static u32 cnl_plane_ctl_flip(unsigned int reflect)
3546{
3547 switch (reflect) {
3548 case 0:
3549 break;
3550 case DRM_MODE_REFLECT_X:
3551 return PLANE_CTL_FLIP_HORIZONTAL;
3552 case DRM_MODE_REFLECT_Y:
3553 default:
3554 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003555 }
3556
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003557 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003558}
3559
Ville Syrjälä2e881262017-03-17 23:17:56 +02003560u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3561 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003562{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003563 struct drm_i915_private *dev_priv =
3564 to_i915(plane_state->base.plane->dev);
3565 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003566 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003567 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003568 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003569
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003570 plane_ctl = PLANE_CTL_ENABLE;
3571
James Ausmus4036c782017-11-13 10:11:28 -08003572 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3573 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003574 plane_ctl |=
3575 PLANE_CTL_PIPE_GAMMA_ENABLE |
3576 PLANE_CTL_PIPE_CSC_ENABLE |
3577 PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003578
3579 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3580 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003581
3582 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3583 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003584 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003585
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003586 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003587 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003588 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3589
3590 if (INTEL_GEN(dev_priv) >= 10)
3591 plane_ctl |= cnl_plane_ctl_flip(rotation &
3592 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003593
Ville Syrjälä2e881262017-03-17 23:17:56 +02003594 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3595 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3596 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3597 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3598
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003599 return plane_ctl;
3600}
3601
James Ausmus4036c782017-11-13 10:11:28 -08003602u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3603 const struct intel_plane_state *plane_state)
3604{
3605 const struct drm_framebuffer *fb = plane_state->base.fb;
3606 u32 plane_color_ctl = 0;
3607
3608 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3609 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3610 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3611 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3612
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003613 if (intel_format_is_yuv(fb->format->format)) {
3614 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3615 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3616 else
3617 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003618
3619 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3620 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003621 }
Ville Syrjälä38f24f22018-02-14 21:23:24 +02003622
James Ausmus4036c782017-11-13 10:11:28 -08003623 return plane_color_ctl;
3624}
3625
Maarten Lankhorst73974892016-08-05 23:28:27 +03003626static int
3627__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003628 struct drm_atomic_state *state,
3629 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003630{
3631 struct drm_crtc_state *crtc_state;
3632 struct drm_crtc *crtc;
3633 int i, ret;
3634
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003635 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003636 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003637
3638 if (!state)
3639 return 0;
3640
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003641 /*
3642 * We've duplicated the state, pointers to the old state are invalid.
3643 *
3644 * Don't attempt to use the old state until we commit the duplicated state.
3645 */
3646 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003647 /*
3648 * Force recalculation even if we restore
3649 * current state. With fast modeset this may not result
3650 * in a modeset when the state is compatible.
3651 */
3652 crtc_state->mode_changed = true;
3653 }
3654
3655 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003656 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3657 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003658
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003659 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003660
3661 WARN_ON(ret == -EDEADLK);
3662 return ret;
3663}
3664
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003665static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3666{
Ville Syrjäläae981042016-08-05 23:28:30 +03003667 return intel_has_gpu_reset(dev_priv) &&
3668 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003669}
3670
Chris Wilsonc0336662016-05-06 15:40:21 +01003671void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003672{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003673 struct drm_device *dev = &dev_priv->drm;
3674 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3675 struct drm_atomic_state *state;
3676 int ret;
3677
Daniel Vetterce87ea12017-07-19 14:54:55 +02003678
3679 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003680 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003681 !gpu_reset_clobbers_display(dev_priv))
3682 return;
3683
Daniel Vetter9db529a2017-08-08 10:08:28 +02003684 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3685 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3686 wake_up_all(&dev_priv->gpu_error.wait_queue);
3687
3688 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3689 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3690 i915_gem_set_wedged(dev_priv);
3691 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003692
Maarten Lankhorst73974892016-08-05 23:28:27 +03003693 /*
3694 * Need mode_config.mutex so that we don't
3695 * trample ongoing ->detect() and whatnot.
3696 */
3697 mutex_lock(&dev->mode_config.mutex);
3698 drm_modeset_acquire_init(ctx, 0);
3699 while (1) {
3700 ret = drm_modeset_lock_all_ctx(dev, ctx);
3701 if (ret != -EDEADLK)
3702 break;
3703
3704 drm_modeset_backoff(ctx);
3705 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003706 /*
3707 * Disabling the crtcs gracefully seems nicer. Also the
3708 * g33 docs say we should at least disable all the planes.
3709 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003710 state = drm_atomic_helper_duplicate_state(dev, ctx);
3711 if (IS_ERR(state)) {
3712 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003713 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003714 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003715 }
3716
3717 ret = drm_atomic_helper_disable_all(dev, ctx);
3718 if (ret) {
3719 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003720 drm_atomic_state_put(state);
3721 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003722 }
3723
3724 dev_priv->modeset_restore_state = state;
3725 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003726}
3727
Chris Wilsonc0336662016-05-06 15:40:21 +01003728void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003729{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003730 struct drm_device *dev = &dev_priv->drm;
3731 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3732 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3733 int ret;
3734
Daniel Vetterce87ea12017-07-19 14:54:55 +02003735 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003736 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003737 !gpu_reset_clobbers_display(dev_priv))
3738 return;
3739
3740 if (!state)
3741 goto unlock;
3742
Maarten Lankhorst73974892016-08-05 23:28:27 +03003743 dev_priv->modeset_restore_state = NULL;
3744
Ville Syrjälä75147472014-11-24 18:28:11 +02003745 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003746 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003747 /* for testing only restore the display */
3748 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003749 if (ret)
3750 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003751 } else {
3752 /*
3753 * The display has been reset as well,
3754 * so need a full re-initialization.
3755 */
3756 intel_runtime_pm_disable_interrupts(dev_priv);
3757 intel_runtime_pm_enable_interrupts(dev_priv);
3758
Imre Deak51f59202016-09-14 13:04:13 +03003759 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003760 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003761 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003762
3763 spin_lock_irq(&dev_priv->irq_lock);
3764 if (dev_priv->display.hpd_irq_setup)
3765 dev_priv->display.hpd_irq_setup(dev_priv);
3766 spin_unlock_irq(&dev_priv->irq_lock);
3767
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003768 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003769 if (ret)
3770 DRM_ERROR("Restoring old state failed with %i\n", ret);
3771
3772 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003773 }
3774
Daniel Vetterce87ea12017-07-19 14:54:55 +02003775 drm_atomic_state_put(state);
3776unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003777 drm_modeset_drop_locks(ctx);
3778 drm_modeset_acquire_fini(ctx);
3779 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003780
3781 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003782}
3783
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003784static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3785 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003786{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003787 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003788 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003789
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003790 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003791 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003792
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003793 /*
3794 * Update pipe size and adjust fitter if needed: the reason for this is
3795 * that in compute_mode_changes we check the native mode (not the pfit
3796 * mode) to see if we can flip rather than do a full mode set. In the
3797 * fastboot case, we'll flip, but if we don't update the pipesrc and
3798 * pfit state, we'll end up with a big fb scanned out into the wrong
3799 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003800 */
3801
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003802 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003803 ((new_crtc_state->pipe_src_w - 1) << 16) |
3804 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003805
3806 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003807 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003808 skl_detach_scalers(crtc);
3809
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003810 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003811 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003812 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003813 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003814 ironlake_pfit_enable(crtc);
3815 else if (old_crtc_state->pch_pfit.enabled)
3816 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003817 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003818}
3819
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003820static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003821{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003822 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003823 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003824 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003825 i915_reg_t reg;
3826 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003827
3828 /* enable normal train */
3829 reg = FDI_TX_CTL(pipe);
3830 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003831 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003832 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3833 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003834 } else {
3835 temp &= ~FDI_LINK_TRAIN_NONE;
3836 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003837 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003838 I915_WRITE(reg, temp);
3839
3840 reg = FDI_RX_CTL(pipe);
3841 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003842 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003843 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3844 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3845 } else {
3846 temp &= ~FDI_LINK_TRAIN_NONE;
3847 temp |= FDI_LINK_TRAIN_NONE;
3848 }
3849 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3850
3851 /* wait one idle pattern time */
3852 POSTING_READ(reg);
3853 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003854
3855 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003856 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003857 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3858 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003859}
3860
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003862static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3863 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003865 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003866 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003867 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003868 i915_reg_t reg;
3869 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003871 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003872 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003873
Adam Jacksone1a44742010-06-25 15:32:14 -04003874 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3875 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 reg = FDI_RX_IMR(pipe);
3877 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003878 temp &= ~FDI_RX_SYMBOL_LOCK;
3879 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003880 I915_WRITE(reg, temp);
3881 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003882 udelay(150);
3883
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003884 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003885 reg = FDI_TX_CTL(pipe);
3886 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003887 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003888 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003889 temp &= ~FDI_LINK_TRAIN_NONE;
3890 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003891 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 reg = FDI_RX_CTL(pipe);
3894 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003895 temp &= ~FDI_LINK_TRAIN_NONE;
3896 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003897 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3898
3899 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 udelay(150);
3901
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003902 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003903 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3904 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3905 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003906
Chris Wilson5eddb702010-09-11 13:48:45 +01003907 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003908 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003910 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3911
3912 if ((temp & FDI_RX_BIT_LOCK)) {
3913 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003915 break;
3916 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003918 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003919 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003920
3921 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003922 reg = FDI_TX_CTL(pipe);
3923 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924 temp &= ~FDI_LINK_TRAIN_NONE;
3925 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003926 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003927
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 reg = FDI_RX_CTL(pipe);
3929 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003930 temp &= ~FDI_LINK_TRAIN_NONE;
3931 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 I915_WRITE(reg, temp);
3933
3934 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935 udelay(150);
3936
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003938 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003939 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003940 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3941
3942 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944 DRM_DEBUG_KMS("FDI train 2 done.\n");
3945 break;
3946 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003948 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003949 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003950
3951 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003952
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953}
3954
Akshay Joshi0206e352011-08-16 15:34:10 -04003955static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003956 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3957 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3958 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3959 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3960};
3961
3962/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003963static void gen6_fdi_link_train(struct intel_crtc *crtc,
3964 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003966 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003967 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003968 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003969 i915_reg_t reg;
3970 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003971
Adam Jacksone1a44742010-06-25 15:32:14 -04003972 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3973 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003974 reg = FDI_RX_IMR(pipe);
3975 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003976 temp &= ~FDI_RX_SYMBOL_LOCK;
3977 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003978 I915_WRITE(reg, temp);
3979
3980 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003981 udelay(150);
3982
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003983 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003984 reg = FDI_TX_CTL(pipe);
3985 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003986 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003987 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988 temp &= ~FDI_LINK_TRAIN_NONE;
3989 temp |= FDI_LINK_TRAIN_PATTERN_1;
3990 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3991 /* SNB-B */
3992 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003993 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003994
Daniel Vetterd74cf322012-10-26 10:58:13 +02003995 I915_WRITE(FDI_RX_MISC(pipe),
3996 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3997
Chris Wilson5eddb702010-09-11 13:48:45 +01003998 reg = FDI_RX_CTL(pipe);
3999 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004000 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004001 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4002 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4003 } else {
4004 temp &= ~FDI_LINK_TRAIN_NONE;
4005 temp |= FDI_LINK_TRAIN_PATTERN_1;
4006 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004007 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4008
4009 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004010 udelay(150);
4011
Akshay Joshi0206e352011-08-16 15:34:10 -04004012 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004013 reg = FDI_TX_CTL(pipe);
4014 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004015 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4016 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004017 I915_WRITE(reg, temp);
4018
4019 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004020 udelay(500);
4021
Sean Paulfa37d392012-03-02 12:53:39 -05004022 for (retry = 0; retry < 5; retry++) {
4023 reg = FDI_RX_IIR(pipe);
4024 temp = I915_READ(reg);
4025 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4026 if (temp & FDI_RX_BIT_LOCK) {
4027 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4028 DRM_DEBUG_KMS("FDI train 1 done.\n");
4029 break;
4030 }
4031 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004032 }
Sean Paulfa37d392012-03-02 12:53:39 -05004033 if (retry < 5)
4034 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004035 }
4036 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004037 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004038
4039 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004040 reg = FDI_TX_CTL(pipe);
4041 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004042 temp &= ~FDI_LINK_TRAIN_NONE;
4043 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004044 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004045 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4046 /* SNB-B */
4047 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4048 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004049 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004050
Chris Wilson5eddb702010-09-11 13:48:45 +01004051 reg = FDI_RX_CTL(pipe);
4052 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004053 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004054 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4055 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4056 } else {
4057 temp &= ~FDI_LINK_TRAIN_NONE;
4058 temp |= FDI_LINK_TRAIN_PATTERN_2;
4059 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004060 I915_WRITE(reg, temp);
4061
4062 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004063 udelay(150);
4064
Akshay Joshi0206e352011-08-16 15:34:10 -04004065 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004066 reg = FDI_TX_CTL(pipe);
4067 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004068 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4069 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004070 I915_WRITE(reg, temp);
4071
4072 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004073 udelay(500);
4074
Sean Paulfa37d392012-03-02 12:53:39 -05004075 for (retry = 0; retry < 5; retry++) {
4076 reg = FDI_RX_IIR(pipe);
4077 temp = I915_READ(reg);
4078 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4079 if (temp & FDI_RX_SYMBOL_LOCK) {
4080 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4081 DRM_DEBUG_KMS("FDI train 2 done.\n");
4082 break;
4083 }
4084 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004085 }
Sean Paulfa37d392012-03-02 12:53:39 -05004086 if (retry < 5)
4087 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004088 }
4089 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004090 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004091
4092 DRM_DEBUG_KMS("FDI train done.\n");
4093}
4094
Jesse Barnes357555c2011-04-28 15:09:55 -07004095/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004096static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4097 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004098{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004099 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004100 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004101 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004102 i915_reg_t reg;
4103 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004104
4105 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4106 for train result */
4107 reg = FDI_RX_IMR(pipe);
4108 temp = I915_READ(reg);
4109 temp &= ~FDI_RX_SYMBOL_LOCK;
4110 temp &= ~FDI_RX_BIT_LOCK;
4111 I915_WRITE(reg, temp);
4112
4113 POSTING_READ(reg);
4114 udelay(150);
4115
Daniel Vetter01a415f2012-10-27 15:58:40 +02004116 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4117 I915_READ(FDI_RX_IIR(pipe)));
4118
Jesse Barnes139ccd32013-08-19 11:04:55 -07004119 /* Try each vswing and preemphasis setting twice before moving on */
4120 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4121 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004122 reg = FDI_TX_CTL(pipe);
4123 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004124 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4125 temp &= ~FDI_TX_ENABLE;
4126 I915_WRITE(reg, temp);
4127
4128 reg = FDI_RX_CTL(pipe);
4129 temp = I915_READ(reg);
4130 temp &= ~FDI_LINK_TRAIN_AUTO;
4131 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4132 temp &= ~FDI_RX_ENABLE;
4133 I915_WRITE(reg, temp);
4134
4135 /* enable CPU FDI TX and PCH FDI RX */
4136 reg = FDI_TX_CTL(pipe);
4137 temp = I915_READ(reg);
4138 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004139 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004140 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004141 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004142 temp |= snb_b_fdi_train_param[j/2];
4143 temp |= FDI_COMPOSITE_SYNC;
4144 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4145
4146 I915_WRITE(FDI_RX_MISC(pipe),
4147 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4148
4149 reg = FDI_RX_CTL(pipe);
4150 temp = I915_READ(reg);
4151 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4152 temp |= FDI_COMPOSITE_SYNC;
4153 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4154
4155 POSTING_READ(reg);
4156 udelay(1); /* should be 0.5us */
4157
4158 for (i = 0; i < 4; i++) {
4159 reg = FDI_RX_IIR(pipe);
4160 temp = I915_READ(reg);
4161 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4162
4163 if (temp & FDI_RX_BIT_LOCK ||
4164 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4165 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4166 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4167 i);
4168 break;
4169 }
4170 udelay(1); /* should be 0.5us */
4171 }
4172 if (i == 4) {
4173 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4174 continue;
4175 }
4176
4177 /* Train 2 */
4178 reg = FDI_TX_CTL(pipe);
4179 temp = I915_READ(reg);
4180 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4181 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4182 I915_WRITE(reg, temp);
4183
4184 reg = FDI_RX_CTL(pipe);
4185 temp = I915_READ(reg);
4186 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4187 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004188 I915_WRITE(reg, temp);
4189
4190 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004191 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004192
Jesse Barnes139ccd32013-08-19 11:04:55 -07004193 for (i = 0; i < 4; i++) {
4194 reg = FDI_RX_IIR(pipe);
4195 temp = I915_READ(reg);
4196 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004197
Jesse Barnes139ccd32013-08-19 11:04:55 -07004198 if (temp & FDI_RX_SYMBOL_LOCK ||
4199 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4200 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4201 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4202 i);
4203 goto train_done;
4204 }
4205 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004206 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004207 if (i == 4)
4208 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004209 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004210
Jesse Barnes139ccd32013-08-19 11:04:55 -07004211train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004212 DRM_DEBUG_KMS("FDI train done.\n");
4213}
4214
Daniel Vetter88cefb62012-08-12 19:27:14 +02004215static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004216{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004217 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004218 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004219 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004220 i915_reg_t reg;
4221 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004222
Jesse Barnes0e23b992010-09-10 11:10:00 -07004223 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004224 reg = FDI_RX_CTL(pipe);
4225 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004226 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004227 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004228 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004229 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4230
4231 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004232 udelay(200);
4233
4234 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004235 temp = I915_READ(reg);
4236 I915_WRITE(reg, temp | FDI_PCDCLK);
4237
4238 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004239 udelay(200);
4240
Paulo Zanoni20749732012-11-23 15:30:38 -02004241 /* Enable CPU FDI TX PLL, always on for Ironlake */
4242 reg = FDI_TX_CTL(pipe);
4243 temp = I915_READ(reg);
4244 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4245 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004246
Paulo Zanoni20749732012-11-23 15:30:38 -02004247 POSTING_READ(reg);
4248 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004249 }
4250}
4251
Daniel Vetter88cefb62012-08-12 19:27:14 +02004252static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4253{
4254 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004255 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004256 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004257 i915_reg_t reg;
4258 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004259
4260 /* Switch from PCDclk to Rawclk */
4261 reg = FDI_RX_CTL(pipe);
4262 temp = I915_READ(reg);
4263 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4264
4265 /* Disable CPU FDI TX PLL */
4266 reg = FDI_TX_CTL(pipe);
4267 temp = I915_READ(reg);
4268 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4269
4270 POSTING_READ(reg);
4271 udelay(100);
4272
4273 reg = FDI_RX_CTL(pipe);
4274 temp = I915_READ(reg);
4275 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4276
4277 /* Wait for the clocks to turn off. */
4278 POSTING_READ(reg);
4279 udelay(100);
4280}
4281
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004282static void ironlake_fdi_disable(struct drm_crtc *crtc)
4283{
4284 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004285 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4287 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004288 i915_reg_t reg;
4289 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004290
4291 /* disable CPU FDI tx and PCH FDI rx */
4292 reg = FDI_TX_CTL(pipe);
4293 temp = I915_READ(reg);
4294 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4295 POSTING_READ(reg);
4296
4297 reg = FDI_RX_CTL(pipe);
4298 temp = I915_READ(reg);
4299 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004300 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004301 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4302
4303 POSTING_READ(reg);
4304 udelay(100);
4305
4306 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004307 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004308 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004309
4310 /* still set train pattern 1 */
4311 reg = FDI_TX_CTL(pipe);
4312 temp = I915_READ(reg);
4313 temp &= ~FDI_LINK_TRAIN_NONE;
4314 temp |= FDI_LINK_TRAIN_PATTERN_1;
4315 I915_WRITE(reg, temp);
4316
4317 reg = FDI_RX_CTL(pipe);
4318 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004319 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004320 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4321 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4322 } else {
4323 temp &= ~FDI_LINK_TRAIN_NONE;
4324 temp |= FDI_LINK_TRAIN_PATTERN_1;
4325 }
4326 /* BPC in FDI rx is consistent with that in PIPECONF */
4327 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004328 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004329 I915_WRITE(reg, temp);
4330
4331 POSTING_READ(reg);
4332 udelay(100);
4333}
4334
Chris Wilson49d73912016-11-29 09:50:08 +00004335bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004336{
Daniel Vetterfa058872017-07-20 19:57:52 +02004337 struct drm_crtc *crtc;
4338 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004339
Daniel Vetterfa058872017-07-20 19:57:52 +02004340 drm_for_each_crtc(crtc, &dev_priv->drm) {
4341 struct drm_crtc_commit *commit;
4342 spin_lock(&crtc->commit_lock);
4343 commit = list_first_entry_or_null(&crtc->commit_list,
4344 struct drm_crtc_commit, commit_entry);
4345 cleanup_done = commit ?
4346 try_wait_for_completion(&commit->cleanup_done) : true;
4347 spin_unlock(&crtc->commit_lock);
4348
4349 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004350 continue;
4351
Daniel Vetterfa058872017-07-20 19:57:52 +02004352 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004353
4354 return true;
4355 }
4356
4357 return false;
4358}
4359
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004360void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004361{
4362 u32 temp;
4363
4364 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4365
4366 mutex_lock(&dev_priv->sb_lock);
4367
4368 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4369 temp |= SBI_SSCCTL_DISABLE;
4370 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4371
4372 mutex_unlock(&dev_priv->sb_lock);
4373}
4374
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004375/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004376static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004377{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004378 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4379 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004380 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4381 u32 temp;
4382
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004383 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004384
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004385 /* The iCLK virtual clock root frequency is in MHz,
4386 * but the adjusted_mode->crtc_clock in in KHz. To get the
4387 * divisors, it is necessary to divide one by another, so we
4388 * convert the virtual clock precision to KHz here for higher
4389 * precision.
4390 */
4391 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004392 u32 iclk_virtual_root_freq = 172800 * 1000;
4393 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004394 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004395
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004396 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4397 clock << auxdiv);
4398 divsel = (desired_divisor / iclk_pi_range) - 2;
4399 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004400
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004401 /*
4402 * Near 20MHz is a corner case which is
4403 * out of range for the 7-bit divisor
4404 */
4405 if (divsel <= 0x7f)
4406 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004407 }
4408
4409 /* This should not happen with any sane values */
4410 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4411 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4412 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4413 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4414
4415 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004416 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004417 auxdiv,
4418 divsel,
4419 phasedir,
4420 phaseinc);
4421
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004422 mutex_lock(&dev_priv->sb_lock);
4423
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004424 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004425 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004426 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4427 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4428 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4429 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4430 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4431 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004432 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004433
4434 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004435 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004436 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4437 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004438 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004439
4440 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004441 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004442 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004443 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004444
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004445 mutex_unlock(&dev_priv->sb_lock);
4446
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004447 /* Wait for initialization time */
4448 udelay(24);
4449
4450 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4451}
4452
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004453int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4454{
4455 u32 divsel, phaseinc, auxdiv;
4456 u32 iclk_virtual_root_freq = 172800 * 1000;
4457 u32 iclk_pi_range = 64;
4458 u32 desired_divisor;
4459 u32 temp;
4460
4461 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4462 return 0;
4463
4464 mutex_lock(&dev_priv->sb_lock);
4465
4466 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4467 if (temp & SBI_SSCCTL_DISABLE) {
4468 mutex_unlock(&dev_priv->sb_lock);
4469 return 0;
4470 }
4471
4472 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4473 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4474 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4475 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4476 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4477
4478 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4479 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4480 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4481
4482 mutex_unlock(&dev_priv->sb_lock);
4483
4484 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4485
4486 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4487 desired_divisor << auxdiv);
4488}
4489
Daniel Vetter275f01b22013-05-03 11:49:47 +02004490static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4491 enum pipe pch_transcoder)
4492{
4493 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004494 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004495 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004496
4497 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4498 I915_READ(HTOTAL(cpu_transcoder)));
4499 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4500 I915_READ(HBLANK(cpu_transcoder)));
4501 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4502 I915_READ(HSYNC(cpu_transcoder)));
4503
4504 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4505 I915_READ(VTOTAL(cpu_transcoder)));
4506 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4507 I915_READ(VBLANK(cpu_transcoder)));
4508 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4509 I915_READ(VSYNC(cpu_transcoder)));
4510 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4511 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4512}
4513
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004514static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004515{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004516 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004517 uint32_t temp;
4518
4519 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004520 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004521 return;
4522
4523 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4524 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4525
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004526 temp &= ~FDI_BC_BIFURCATION_SELECT;
4527 if (enable)
4528 temp |= FDI_BC_BIFURCATION_SELECT;
4529
4530 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004531 I915_WRITE(SOUTH_CHICKEN1, temp);
4532 POSTING_READ(SOUTH_CHICKEN1);
4533}
4534
4535static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4536{
4537 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004538
4539 switch (intel_crtc->pipe) {
4540 case PIPE_A:
4541 break;
4542 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004543 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004544 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004545 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004546 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004547
4548 break;
4549 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004550 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004551
4552 break;
4553 default:
4554 BUG();
4555 }
4556}
4557
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004558/* Return which DP Port should be selected for Transcoder DP control */
4559static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004560intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004561{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004562 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004563 struct intel_encoder *encoder;
4564
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004565 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004566 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004567 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004568 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004569 }
4570
4571 return -1;
4572}
4573
Jesse Barnesf67a5592011-01-05 10:31:48 -08004574/*
4575 * Enable PCH resources required for PCH ports:
4576 * - PCH PLLs
4577 * - FDI training & RX/TX
4578 * - update transcoder timings
4579 * - DP transcoding bits
4580 * - transcoder
4581 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004582static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004583{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004584 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004585 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004586 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004587 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004588 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004589
Daniel Vetterab9412b2013-05-03 11:49:46 +02004590 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004591
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004592 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004593 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004594
Daniel Vettercd986ab2012-10-26 10:58:12 +02004595 /* Write the TU size bits before fdi link training, so that error
4596 * detection works. */
4597 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4598 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4599
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004600 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004601 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004602
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004603 /* We need to program the right clock selection before writing the pixel
4604 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004605 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004606 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004607
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004608 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004609 temp |= TRANS_DPLL_ENABLE(pipe);
4610 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004611 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004612 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004613 temp |= sel;
4614 else
4615 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004616 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004617 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004618
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004619 /* XXX: pch pll's can be enabled any time before we enable the PCH
4620 * transcoder, and we actually should do this to not upset any PCH
4621 * transcoder that already use the clock when we share it.
4622 *
4623 * Note that enable_shared_dpll tries to do the right thing, but
4624 * get_shared_dpll unconditionally resets the pll - we need that to have
4625 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004626 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004627
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004628 /* set transcoder timing, panel must allow it */
4629 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004630 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004631
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004632 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004633
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004634 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004635 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004636 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004637 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004638 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004639 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004640 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004641 temp = I915_READ(reg);
4642 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004643 TRANS_DP_SYNC_MASK |
4644 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004645 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004646 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004647
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004648 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004649 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004650 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004651 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004652
4653 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004654 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004655 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004656 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004657 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004658 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004659 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004660 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004661 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004662 break;
4663 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004664 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004665 }
4666
Chris Wilson5eddb702010-09-11 13:48:45 +01004667 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004668 }
4669
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004670 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004671}
4672
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004673static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004674{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004675 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004676 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004677 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004678
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004679 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004680
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004681 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004682
Paulo Zanoni0540e482012-10-31 18:12:40 -02004683 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004684 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004685
Paulo Zanoni937bb612012-10-31 18:12:47 -02004686 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004687}
4688
Daniel Vettera1520312013-05-03 11:49:50 +02004689static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004690{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004691 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004692 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004693 u32 temp;
4694
4695 temp = I915_READ(dslreg);
4696 udelay(500);
4697 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004698 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004699 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004700 }
4701}
4702
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004703static int
4704skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004705 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004707{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708 struct intel_crtc_scaler_state *scaler_state =
4709 &crtc_state->scaler_state;
4710 struct intel_crtc *intel_crtc =
4711 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304712 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4713 const struct drm_display_mode *adjusted_mode =
4714 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004715 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004716
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004717 /*
4718 * Src coordinates are already rotated by 270 degrees for
4719 * the 90/270 degree plane rotation cases (to match the
4720 * GTT mapping), hence no need to account for rotation here.
4721 */
4722 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004723
Shashank Sharmae5c05932017-07-21 20:55:05 +05304724 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4725 need_scaling = true;
4726
Chandra Kondurua1b22782015-04-07 15:28:45 -07004727 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304728 * Scaling/fitting not supported in IF-ID mode in GEN9+
4729 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4730 * Once NV12 is enabled, handle it here while allocating scaler
4731 * for NV12.
4732 */
4733 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4734 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4735 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4736 return -EINVAL;
4737 }
4738
4739 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004740 * if plane is being disabled or scaler is no more required or force detach
4741 * - free scaler binded to this plane/crtc
4742 * - in order to do this, update crtc->scaler_usage
4743 *
4744 * Here scaler state in crtc_state is set free so that
4745 * scaler can be assigned to other user. Actual register
4746 * update to free the scaler is done in plane/panel-fit programming.
4747 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4748 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004749 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004750 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004751 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004752 scaler_state->scalers[*scaler_id].in_use = 0;
4753
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004754 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4755 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4756 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004757 scaler_state->scaler_users);
4758 *scaler_id = -1;
4759 }
4760 return 0;
4761 }
4762
4763 /* range checks */
4764 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4765 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4766
4767 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4768 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004769 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004770 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004771 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004772 return -EINVAL;
4773 }
4774
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004775 /* mark this plane as a scaler user in crtc_state */
4776 scaler_state->scaler_users |= (1 << scaler_user);
4777 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4778 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4779 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4780 scaler_state->scaler_users);
4781
4782 return 0;
4783}
4784
4785/**
4786 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4787 *
4788 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004789 *
4790 * Return
4791 * 0 - scaler_usage updated successfully
4792 * error - requested scaling cannot be supported or other error condition
4793 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004794int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004795{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004796 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004797
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004798 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004799 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004800 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004801 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004802}
4803
4804/**
4805 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00004806 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004807 * @plane_state: atomic plane state to update
4808 *
4809 * Return
4810 * 0 - scaler_usage updated successfully
4811 * error - requested scaling cannot be supported or other error condition
4812 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004813static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4814 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004815{
4816
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004817 struct intel_plane *intel_plane =
4818 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004819 struct drm_framebuffer *fb = plane_state->base.fb;
4820 int ret;
4821
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004822 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004823
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004824 ret = skl_update_scaler(crtc_state, force_detach,
4825 drm_plane_index(&intel_plane->base),
4826 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004827 drm_rect_width(&plane_state->base.src) >> 16,
4828 drm_rect_height(&plane_state->base.src) >> 16,
4829 drm_rect_width(&plane_state->base.dst),
4830 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004831
4832 if (ret || plane_state->scaler_id < 0)
4833 return ret;
4834
Chandra Kondurua1b22782015-04-07 15:28:45 -07004835 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004836 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004837 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4838 intel_plane->base.base.id,
4839 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004840 return -EINVAL;
4841 }
4842
4843 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004844 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004845 case DRM_FORMAT_RGB565:
4846 case DRM_FORMAT_XBGR8888:
4847 case DRM_FORMAT_XRGB8888:
4848 case DRM_FORMAT_ABGR8888:
4849 case DRM_FORMAT_ARGB8888:
4850 case DRM_FORMAT_XRGB2101010:
4851 case DRM_FORMAT_XBGR2101010:
4852 case DRM_FORMAT_YUYV:
4853 case DRM_FORMAT_YVYU:
4854 case DRM_FORMAT_UYVY:
4855 case DRM_FORMAT_VYUY:
4856 break;
4857 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004858 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4859 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004860 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004861 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004862 }
4863
Chandra Kondurua1b22782015-04-07 15:28:45 -07004864 return 0;
4865}
4866
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004867static void skylake_scaler_disable(struct intel_crtc *crtc)
4868{
4869 int i;
4870
4871 for (i = 0; i < crtc->num_scalers; i++)
4872 skl_detach_scaler(crtc, i);
4873}
4874
4875static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004876{
4877 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004878 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004879 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004880 struct intel_crtc_scaler_state *scaler_state =
4881 &crtc->config->scaler_state;
4882
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004884 int id;
4885
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004886 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004887 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004888
4889 id = scaler_state->scaler_id;
4890 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4891 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4892 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4893 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004894 }
4895}
4896
Jesse Barnesb074cec2013-04-25 12:55:02 -07004897static void ironlake_pfit_enable(struct intel_crtc *crtc)
4898{
4899 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004900 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004901 int pipe = crtc->pipe;
4902
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004903 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004904 /* Force use of hard-coded filter coefficients
4905 * as some pre-programmed values are broken,
4906 * e.g. x201.
4907 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004908 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004909 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4910 PF_PIPE_SEL_IVB(pipe));
4911 else
4912 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004913 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4914 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004915 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004916}
4917
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004918void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004919{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004920 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004921 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004922 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004923
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004924 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004925 return;
4926
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004927 /*
4928 * We can only enable IPS after we enable a plane and wait for a vblank
4929 * This function is called from post_plane_update, which is run after
4930 * a vblank wait.
4931 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01004932 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004933
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004934 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004935 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004936 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4937 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004938 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004939 /* Quoting Art Runyan: "its not safe to expect any particular
4940 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004941 * mailbox." Moreover, the mailbox may return a bogus state,
4942 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004943 */
4944 } else {
4945 I915_WRITE(IPS_CTL, IPS_ENABLE);
4946 /* The bit only becomes 1 in the next vblank, so this wait here
4947 * is essentially intel_wait_for_vblank. If we don't have this
4948 * and don't wait for vblanks until the end of crtc_enable, then
4949 * the HW state readout code will complain that the expected
4950 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004951 if (intel_wait_for_register(dev_priv,
4952 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4953 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004954 DRM_ERROR("Timed out waiting for IPS enable\n");
4955 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004956}
4957
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004958void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004959{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004960 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004961 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004962 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004963
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004964 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004965 return;
4966
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004967 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004968 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004969 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004970 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004971 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004972 if (intel_wait_for_register(dev_priv,
4973 IPS_CTL, IPS_ENABLE, 0,
4974 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004975 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004976 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004977 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004978 POSTING_READ(IPS_CTL);
4979 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004980
4981 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004982 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004983}
4984
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004985static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004986{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004987 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004988 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004989
4990 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004991 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004992 mutex_unlock(&dev->struct_mutex);
4993 }
4994
4995 /* Let userspace switch the overlay on again. In most cases userspace
4996 * has to recompute where to put it anyway.
4997 */
4998}
4999
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005000/**
5001 * intel_post_enable_primary - Perform operations after enabling primary plane
5002 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005003 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005004 *
5005 * Performs potentially sleeping operations that must be done after the primary
5006 * plane is enabled, such as updating FBC and IPS. Note that this may be
5007 * called due to an explicit primary plane update, or due to an implicit
5008 * re-enable that is caused when a sprite plane is updated to no longer
5009 * completely hide the primary plane.
5010 */
5011static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005012intel_post_enable_primary(struct drm_crtc *crtc,
5013 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005014{
5015 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005016 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5018 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005019
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005020 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005021 * Gen2 reports pipe underruns whenever all planes are disabled.
5022 * So don't enable underrun reporting before at least some planes
5023 * are enabled.
5024 * FIXME: Need to fix the logic to work when we turn off all planes
5025 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005026 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005027 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005028 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5029
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005030 /* Underruns don't always raise interrupts, so check manually. */
5031 intel_check_cpu_fifo_underruns(dev_priv);
5032 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005033}
5034
Ville Syrjälä2622a082016-03-09 19:07:26 +02005035/* FIXME get rid of this and use pre_plane_update */
5036static void
5037intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5038{
5039 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005040 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5042 int pipe = intel_crtc->pipe;
5043
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005044 /*
5045 * Gen2 reports pipe underruns whenever all planes are disabled.
5046 * So disable underrun reporting before all the planes get disabled.
5047 */
5048 if (IS_GEN2(dev_priv))
5049 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5050
5051 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005052
5053 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005054 * Vblank time updates from the shadow to live plane control register
5055 * are blocked if the memory self-refresh mode is active at that
5056 * moment. So to make sure the plane gets truly disabled, disable
5057 * first the self-refresh mode. The self-refresh enable bit in turn
5058 * will be checked/applied by the HW only at the next frame start
5059 * event which is after the vblank start event, so we need to have a
5060 * wait-for-vblank between disabling the plane and the pipe.
5061 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005062 if (HAS_GMCH_DISPLAY(dev_priv) &&
5063 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005064 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005065}
5066
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005067static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5068 const struct intel_crtc_state *new_crtc_state)
5069{
5070 if (!old_crtc_state->ips_enabled)
5071 return false;
5072
5073 if (needs_modeset(&new_crtc_state->base))
5074 return true;
5075
5076 return !new_crtc_state->ips_enabled;
5077}
5078
5079static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5080 const struct intel_crtc_state *new_crtc_state)
5081{
5082 if (!new_crtc_state->ips_enabled)
5083 return false;
5084
5085 if (needs_modeset(&new_crtc_state->base))
5086 return true;
5087
5088 /*
5089 * We can't read out IPS on broadwell, assume the worst and
5090 * forcibly enable IPS on the first fastset.
5091 */
5092 if (new_crtc_state->update_pipe &&
5093 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5094 return true;
5095
5096 return !old_crtc_state->ips_enabled;
5097}
5098
Daniel Vetter5a21b662016-05-24 17:13:53 +02005099static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5100{
5101 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5102 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5103 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005104 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5105 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005106 struct drm_plane *primary = crtc->base.primary;
5107 struct drm_plane_state *old_pri_state =
5108 drm_atomic_get_existing_plane_state(old_state, primary);
5109
Chris Wilson5748b6a2016-08-04 16:32:38 +01005110 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005111
Daniel Vetter5a21b662016-05-24 17:13:53 +02005112 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005113 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005114
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005115 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5116 hsw_enable_ips(pipe_config);
5117
Daniel Vetter5a21b662016-05-24 17:13:53 +02005118 if (old_pri_state) {
5119 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005120 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5121 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005122 struct intel_plane_state *old_primary_state =
5123 to_intel_plane_state(old_pri_state);
5124
5125 intel_fbc_post_update(crtc);
5126
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005127 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005128 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005129 !old_primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005130 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005131 }
5132}
5133
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005134static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5135 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005136{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005137 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005138 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005139 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005140 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5141 struct drm_plane *primary = crtc->base.primary;
5142 struct drm_plane_state *old_pri_state =
5143 drm_atomic_get_existing_plane_state(old_state, primary);
5144 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005145 struct intel_atomic_state *old_intel_state =
5146 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005147
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005148 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5149 hsw_disable_ips(old_crtc_state);
5150
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005151 if (old_pri_state) {
5152 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005153 intel_atomic_get_new_plane_state(old_intel_state,
5154 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005155 struct intel_plane_state *old_primary_state =
5156 to_intel_plane_state(old_pri_state);
5157
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005158 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005159 /*
5160 * Gen2 reports pipe underruns whenever all planes are disabled.
5161 * So disable underrun reporting before all the planes get disabled.
5162 */
5163 if (IS_GEN2(dev_priv) && old_primary_state->base.visible &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005164 (modeset || !primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005165 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005166 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005167
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005168 /*
5169 * Vblank time updates from the shadow to live plane control register
5170 * are blocked if the memory self-refresh mode is active at that
5171 * moment. So to make sure the plane gets truly disabled, disable
5172 * first the self-refresh mode. The self-refresh enable bit in turn
5173 * will be checked/applied by the HW only at the next frame start
5174 * event which is after the vblank start event, so we need to have a
5175 * wait-for-vblank between disabling the plane and the pipe.
5176 */
5177 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5178 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5179 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005180
Matt Ropered4a6a72016-02-23 17:20:13 -08005181 /*
5182 * IVB workaround: must disable low power watermarks for at least
5183 * one frame before enabling scaling. LP watermarks can be re-enabled
5184 * when scaling is disabled.
5185 *
5186 * WaCxSRDisabledForSpriteScaling:ivb
5187 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005188 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005189 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005190
5191 /*
5192 * If we're doing a modeset, we're done. No need to do any pre-vblank
5193 * watermark programming here.
5194 */
5195 if (needs_modeset(&pipe_config->base))
5196 return;
5197
5198 /*
5199 * For platforms that support atomic watermarks, program the
5200 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5201 * will be the intermediate values that are safe for both pre- and
5202 * post- vblank; when vblank happens, the 'active' values will be set
5203 * to the final 'target' values and we'll do this again to get the
5204 * optimal watermarks. For gen9+ platforms, the values we program here
5205 * will be the final target values which will get automatically latched
5206 * at vblank time; no further programming will be necessary.
5207 *
5208 * If a platform hasn't been transitioned to atomic watermarks yet,
5209 * we'll continue to update watermarks the old way, if flags tell
5210 * us to.
5211 */
5212 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005213 dev_priv->display.initial_watermarks(old_intel_state,
5214 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005215 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005216 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005217}
5218
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005219static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005220{
5221 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005223 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005224 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005225
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005226 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005227
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005228 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005229 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005230
Daniel Vetterf99d7062014-06-19 16:01:59 +02005231 /*
5232 * FIXME: Once we grow proper nuclear flip support out of this we need
5233 * to compute the mask of flip planes precisely. For the time being
5234 * consider this a flip to a NULL plane.
5235 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005236 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005237}
5238
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005239static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005240 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005241 struct drm_atomic_state *old_state)
5242{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005243 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005244 struct drm_connector *conn;
5245 int i;
5246
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005247 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005248 struct intel_encoder *encoder =
5249 to_intel_encoder(conn_state->best_encoder);
5250
5251 if (conn_state->crtc != crtc)
5252 continue;
5253
5254 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005255 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005256 }
5257}
5258
5259static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005260 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005261 struct drm_atomic_state *old_state)
5262{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005263 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005264 struct drm_connector *conn;
5265 int i;
5266
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005267 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005268 struct intel_encoder *encoder =
5269 to_intel_encoder(conn_state->best_encoder);
5270
5271 if (conn_state->crtc != crtc)
5272 continue;
5273
5274 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005275 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005276 }
5277}
5278
5279static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005280 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005281 struct drm_atomic_state *old_state)
5282{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005283 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005284 struct drm_connector *conn;
5285 int i;
5286
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005287 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005288 struct intel_encoder *encoder =
5289 to_intel_encoder(conn_state->best_encoder);
5290
5291 if (conn_state->crtc != crtc)
5292 continue;
5293
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005294 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005295 intel_opregion_notify_encoder(encoder, true);
5296 }
5297}
5298
5299static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005300 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005301 struct drm_atomic_state *old_state)
5302{
5303 struct drm_connector_state *old_conn_state;
5304 struct drm_connector *conn;
5305 int i;
5306
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005307 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005308 struct intel_encoder *encoder =
5309 to_intel_encoder(old_conn_state->best_encoder);
5310
5311 if (old_conn_state->crtc != crtc)
5312 continue;
5313
5314 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005315 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005316 }
5317}
5318
5319static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005320 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005321 struct drm_atomic_state *old_state)
5322{
5323 struct drm_connector_state *old_conn_state;
5324 struct drm_connector *conn;
5325 int i;
5326
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005327 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005328 struct intel_encoder *encoder =
5329 to_intel_encoder(old_conn_state->best_encoder);
5330
5331 if (old_conn_state->crtc != crtc)
5332 continue;
5333
5334 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005335 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005336 }
5337}
5338
5339static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005340 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005341 struct drm_atomic_state *old_state)
5342{
5343 struct drm_connector_state *old_conn_state;
5344 struct drm_connector *conn;
5345 int i;
5346
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005347 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005348 struct intel_encoder *encoder =
5349 to_intel_encoder(old_conn_state->best_encoder);
5350
5351 if (old_conn_state->crtc != crtc)
5352 continue;
5353
5354 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005355 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005356 }
5357}
5358
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005359static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5360 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005361{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005362 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005363 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005364 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5366 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005367 struct intel_atomic_state *old_intel_state =
5368 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005369
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005370 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005371 return;
5372
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005373 /*
5374 * Sometimes spurious CPU pipe underruns happen during FDI
5375 * training, at least with VGA+HDMI cloning. Suppress them.
5376 *
5377 * On ILK we get an occasional spurious CPU pipe underruns
5378 * between eDP port A enable and vdd enable. Also PCH port
5379 * enable seems to result in the occasional CPU pipe underrun.
5380 *
5381 * Spurious PCH underruns also occur during PCH enabling.
5382 */
5383 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5384 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005385 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005386 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5387
5388 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005389 intel_prepare_shared_dpll(intel_crtc);
5390
Ville Syrjälä37a56502016-06-22 21:57:04 +03005391 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305392 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005393
5394 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005395 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005397 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005398 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005399 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005400 }
5401
5402 ironlake_set_pipeconf(crtc);
5403
Jesse Barnesf67a5592011-01-05 10:31:48 -08005404 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005405
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005406 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005407
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005408 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005409 /* Note: FDI PLL enabling _must_ be done before we enable the
5410 * cpu pipes, hence this is separate from all the other fdi/pch
5411 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005412 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005413 } else {
5414 assert_fdi_tx_disabled(dev_priv, pipe);
5415 assert_fdi_rx_disabled(dev_priv, pipe);
5416 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005417
Jesse Barnesb074cec2013-04-25 12:55:02 -07005418 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005419
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005420 /*
5421 * On ILK+ LUT must be loaded before the pipe is running but with
5422 * clocks enabled
5423 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005424 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005425
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005426 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005427 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005428 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005429
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005430 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005431 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005432
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005433 assert_vblank_disabled(crtc);
5434 drm_crtc_vblank_on(crtc);
5435
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005436 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005437
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005438 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005439 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005440
5441 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5442 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005443 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005444 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005445 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005446}
5447
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005448/* IPS only exists on ULT machines and is tied to pipe A. */
5449static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5450{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005451 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005452}
5453
Imre Deaked69cd42017-10-02 10:55:57 +03005454static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5455 enum pipe pipe, bool apply)
5456{
5457 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5458 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5459
5460 if (apply)
5461 val |= mask;
5462 else
5463 val &= ~mask;
5464
5465 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5466}
5467
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005468static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5469{
5470 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5471 enum pipe pipe = crtc->pipe;
5472 uint32_t val;
5473
5474 val = MBUS_DBOX_BW_CREDIT(1) | MBUS_DBOX_A_CREDIT(2);
5475
5476 /* Program B credit equally to all pipes */
5477 val |= MBUS_DBOX_B_CREDIT(24 / INTEL_INFO(dev_priv)->num_pipes);
5478
5479 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5480}
5481
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005482static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5483 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005484{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005485 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005486 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005488 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005489 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005490 struct intel_atomic_state *old_intel_state =
5491 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005492 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005493
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005494 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005495 return;
5496
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005497 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005498
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005499 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005500 intel_enable_shared_dpll(intel_crtc);
5501
Ville Syrjälä37a56502016-06-22 21:57:04 +03005502 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305503 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005504
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005505 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005506 intel_set_pipe_timings(intel_crtc);
5507
Jani Nikulabc58be62016-03-18 17:05:39 +02005508 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005509
Jani Nikula4d1de972016-03-18 17:05:42 +02005510 if (cpu_transcoder != TRANSCODER_EDP &&
5511 !transcoder_is_dsi(cpu_transcoder)) {
5512 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005513 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005514 }
5515
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005516 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005517 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005518 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005519 }
5520
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005521 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005522 haswell_set_pipeconf(crtc);
5523
Jani Nikula391bf042016-03-18 17:05:40 +02005524 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005525
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005526 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005527
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005528 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005529
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005530 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005531
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005532 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005533 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005534
Imre Deaked69cd42017-10-02 10:55:57 +03005535 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5536 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5537 intel_crtc->config->pch_pfit.enabled;
5538 if (psl_clkgate_wa)
5539 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5540
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005541 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005542 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005543 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005544 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005545
5546 /*
5547 * On ILK+ LUT must be loaded before the pipe is running but with
5548 * clocks enabled
5549 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005550 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005551
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005552 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005553 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005554 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005555
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005556 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005557 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005558
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005559 if (INTEL_GEN(dev_priv) >= 11)
5560 icl_pipe_mbus_enable(intel_crtc);
5561
Jani Nikula4d1de972016-03-18 17:05:42 +02005562 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005563 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005564 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005565
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005566 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005567 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005568
Ville Syrjälä00370712016-11-14 19:44:06 +02005569 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005570 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005571
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005572 assert_vblank_disabled(crtc);
5573 drm_crtc_vblank_on(crtc);
5574
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005575 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005576
Imre Deaked69cd42017-10-02 10:55:57 +03005577 if (psl_clkgate_wa) {
5578 intel_wait_for_vblank(dev_priv, pipe);
5579 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5580 }
5581
Paulo Zanonie4916942013-09-20 16:21:19 -03005582 /* If we change the relative order between pipe/planes enabling, we need
5583 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005584 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005585 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005586 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5587 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005588 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005589}
5590
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005591static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005592{
5593 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005594 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005595 int pipe = crtc->pipe;
5596
5597 /* To avoid upsetting the power well on haswell only disable the pfit if
5598 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005599 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005600 I915_WRITE(PF_CTL(pipe), 0);
5601 I915_WRITE(PF_WIN_POS(pipe), 0);
5602 I915_WRITE(PF_WIN_SZ(pipe), 0);
5603 }
5604}
5605
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005606static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5607 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005608{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005609 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005610 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005611 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5613 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005614
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005615 /*
5616 * Sometimes spurious CPU pipe underruns happen when the
5617 * pipe is already disabled, but FDI RX/TX is still enabled.
5618 * Happens at least with VGA+HDMI cloning. Suppress them.
5619 */
5620 if (intel_crtc->config->has_pch_encoder) {
5621 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005622 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005623 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005624
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005625 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005626
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005627 drm_crtc_vblank_off(crtc);
5628 assert_vblank_disabled(crtc);
5629
Ville Syrjälä4972f702017-11-29 17:37:32 +02005630 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005631
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005632 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005633
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005634 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005635 ironlake_fdi_disable(crtc);
5636
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005637 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005638
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005639 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005640 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005641
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005642 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005643 i915_reg_t reg;
5644 u32 temp;
5645
Daniel Vetterd925c592013-06-05 13:34:04 +02005646 /* disable TRANS_DP_CTL */
5647 reg = TRANS_DP_CTL(pipe);
5648 temp = I915_READ(reg);
5649 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5650 TRANS_DP_PORT_SEL_MASK);
5651 temp |= TRANS_DP_PORT_SEL_NONE;
5652 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005653
Daniel Vetterd925c592013-06-05 13:34:04 +02005654 /* disable DPLL_SEL */
5655 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005656 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005657 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005658 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005659
Daniel Vetterd925c592013-06-05 13:34:04 +02005660 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005661 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005662
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005663 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005664 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005665}
5666
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005667static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5668 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005669{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005670 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005671 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005673 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005674
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005675 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005676
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005677 drm_crtc_vblank_off(crtc);
5678 assert_vblank_disabled(crtc);
5679
Jani Nikula4d1de972016-03-18 17:05:42 +02005680 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005681 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005682 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005683
Ville Syrjälä00370712016-11-14 19:44:06 +02005684 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005685 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005686
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005687 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305688 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005689
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005690 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005691 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005692 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005693 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005694
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005695 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005696 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005697
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005698 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005699}
5700
Jesse Barnes2dd24552013-04-25 12:55:01 -07005701static void i9xx_pfit_enable(struct intel_crtc *crtc)
5702{
5703 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005704 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005705 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005706
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005707 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005708 return;
5709
Daniel Vetterc0b03412013-05-28 12:05:54 +02005710 /*
5711 * The panel fitter should only be adjusted whilst the pipe is disabled,
5712 * according to register description and PRM.
5713 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005714 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5715 assert_pipe_disabled(dev_priv, crtc->pipe);
5716
Jesse Barnesb074cec2013-04-25 12:55:02 -07005717 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5718 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005719
5720 /* Border color in case we don't scale up to the full screen. Black by
5721 * default, change to something else for debugging. */
5722 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005723}
5724
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005725enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005726{
5727 switch (port) {
5728 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005729 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005730 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005731 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005732 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005733 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005734 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005735 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005736 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005737 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005738 case PORT_F:
5739 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005740 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005741 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005742 return POWER_DOMAIN_PORT_OTHER;
5743 }
5744}
5745
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005746static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5747 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005748{
5749 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005750 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005751 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5753 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005754 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005755 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005756
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005757 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005758 return 0;
5759
Imre Deak17bd6e62018-01-09 14:20:40 +02005760 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5761 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005762 if (crtc_state->pch_pfit.enabled ||
5763 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005764 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005765
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005766 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5767 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5768
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005769 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005770 }
Imre Deak319be8a2014-03-04 19:22:57 +02005771
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005772 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005773 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005774
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005775 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005776 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005777
Imre Deak77d22dc2014-03-05 16:20:52 +02005778 return mask;
5779}
5780
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005781static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005782modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5783 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005784{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005785 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5787 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005788 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005789
5790 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005791 intel_crtc->enabled_power_domains = new_domains =
5792 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005793
Daniel Vetter5a21b662016-05-24 17:13:53 +02005794 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005795
5796 for_each_power_domain(domain, domains)
5797 intel_display_power_get(dev_priv, domain);
5798
Daniel Vetter5a21b662016-05-24 17:13:53 +02005799 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005800}
5801
5802static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005803 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005804{
5805 enum intel_display_power_domain domain;
5806
5807 for_each_power_domain(domain, domains)
5808 intel_display_power_put(dev_priv, domain);
5809}
5810
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005811static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5812 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005813{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005814 struct intel_atomic_state *old_intel_state =
5815 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005816 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005817 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005818 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005820 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005821
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005822 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005823 return;
5824
Ville Syrjälä37a56502016-06-22 21:57:04 +03005825 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305826 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005827
5828 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005829 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005830
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005831 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005832 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005833
5834 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5835 I915_WRITE(CHV_CANVAS(pipe), 0);
5836 }
5837
Daniel Vetter5b18e572014-04-24 23:55:06 +02005838 i9xx_set_pipeconf(intel_crtc);
5839
Jesse Barnes89b667f2013-04-18 14:51:36 -07005840 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005841
Daniel Vettera72e4c92014-09-30 10:56:47 +02005842 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005843
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005844 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005845
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005846 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005847 chv_prepare_pll(intel_crtc, intel_crtc->config);
5848 chv_enable_pll(intel_crtc, intel_crtc->config);
5849 } else {
5850 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5851 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005852 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005853
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005854 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005855
Jesse Barnes2dd24552013-04-25 12:55:01 -07005856 i9xx_pfit_enable(intel_crtc);
5857
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005858 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005859
Ville Syrjäläff32c542017-03-02 19:14:57 +02005860 dev_priv->display.initial_watermarks(old_intel_state,
5861 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005862 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005863
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005864 assert_vblank_disabled(crtc);
5865 drm_crtc_vblank_on(crtc);
5866
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005867 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005868}
5869
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005870static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5871{
5872 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005873 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005875 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5876 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005877}
5878
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005879static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5880 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005881{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005882 struct intel_atomic_state *old_intel_state =
5883 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005884 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005885 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005886 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005888 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005889
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005890 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005891 return;
5892
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005893 i9xx_set_pll_dividers(intel_crtc);
5894
Ville Syrjälä37a56502016-06-22 21:57:04 +03005895 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305896 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005897
5898 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005899 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005900
Daniel Vetter5b18e572014-04-24 23:55:06 +02005901 i9xx_set_pipeconf(intel_crtc);
5902
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005903 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005904
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005905 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005906 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005907
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005908 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005909
Ville Syrjälä939994d2017-09-13 17:08:56 +03005910 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005911
Jesse Barnes2dd24552013-04-25 12:55:01 -07005912 i9xx_pfit_enable(intel_crtc);
5913
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005914 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005915
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005916 if (dev_priv->display.initial_watermarks != NULL)
5917 dev_priv->display.initial_watermarks(old_intel_state,
5918 intel_crtc->config);
5919 else
5920 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005921 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005922
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005923 assert_vblank_disabled(crtc);
5924 drm_crtc_vblank_on(crtc);
5925
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005926 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005927}
5928
Daniel Vetter87476d62013-04-11 16:29:06 +02005929static void i9xx_pfit_disable(struct intel_crtc *crtc)
5930{
5931 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005932 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005933
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005934 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005935 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005936
5937 assert_pipe_disabled(dev_priv, crtc->pipe);
5938
Daniel Vetter328d8e82013-05-08 10:36:31 +02005939 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5940 I915_READ(PFIT_CONTROL));
5941 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005942}
5943
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005944static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5945 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005946{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005947 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005948 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005949 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5951 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005952
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005953 /*
5954 * On gen2 planes are double buffered but the pipe isn't, so we must
5955 * wait for planes to fully turn off before disabling the pipe.
5956 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005957 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005958 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005959
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005960 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005961
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005962 drm_crtc_vblank_off(crtc);
5963 assert_vblank_disabled(crtc);
5964
Ville Syrjälä4972f702017-11-29 17:37:32 +02005965 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005966
Daniel Vetter87476d62013-04-11 16:29:06 +02005967 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005968
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005969 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005970
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005971 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005972 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005973 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005974 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005975 vlv_disable_pll(dev_priv, pipe);
5976 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005977 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005978 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005979
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005980 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005981
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005982 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005983 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005984
5985 if (!dev_priv->display.initial_watermarks)
5986 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005987
5988 /* clock the pipe down to 640x480@60 to potentially save power */
5989 if (IS_I830(dev_priv))
5990 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005991}
5992
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005993static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5994 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005995{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005996 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005998 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005999 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006000 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006001 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006002 struct drm_atomic_state *state;
6003 struct intel_crtc_state *crtc_state;
6004 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006005
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006006 if (!intel_crtc->active)
6007 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006008
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006009 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6010 const struct intel_plane_state *plane_state =
6011 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006012
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006013 if (plane_state->base.visible)
6014 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006015 }
6016
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006017 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006018 if (!state) {
6019 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6020 crtc->base.id, crtc->name);
6021 return;
6022 }
6023
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006024 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006025
6026 /* Everything's already locked, -EDEADLK can't happen. */
6027 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6028 ret = drm_atomic_add_affected_connectors(state, crtc);
6029
6030 WARN_ON(IS_ERR(crtc_state) || ret);
6031
6032 dev_priv->display.crtc_disable(crtc_state, state);
6033
Chris Wilson08536952016-10-14 13:18:18 +01006034 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006035
Ville Syrjälä78108b72016-05-27 20:59:19 +03006036 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6037 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006038
6039 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6040 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006041 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006042 crtc->enabled = false;
6043 crtc->state->connector_mask = 0;
6044 crtc->state->encoder_mask = 0;
6045
6046 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6047 encoder->base.crtc = NULL;
6048
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006049 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006050 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006051 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006052
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006053 domains = intel_crtc->enabled_power_domains;
6054 for_each_power_domain(domain, domains)
6055 intel_display_power_put(dev_priv, domain);
6056 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006057
6058 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006059 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006060 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006061}
6062
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006063/*
6064 * turn all crtc's off, but do not adjust state
6065 * This has to be paired with a call to intel_modeset_setup_hw_state.
6066 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006067int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006068{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006069 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006070 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006071 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006072
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006073 state = drm_atomic_helper_suspend(dev);
6074 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006075 if (ret)
6076 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006077 else
6078 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006079 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006080}
6081
Chris Wilsonea5b2132010-08-04 13:50:23 +01006082void intel_encoder_destroy(struct drm_encoder *encoder)
6083{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006084 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006085
Chris Wilsonea5b2132010-08-04 13:50:23 +01006086 drm_encoder_cleanup(encoder);
6087 kfree(intel_encoder);
6088}
6089
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006090/* Cross check the actual hw state with our own modeset state tracking (and it's
6091 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006092static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6093 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006094{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006095 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006096
6097 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6098 connector->base.base.id,
6099 connector->base.name);
6100
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006101 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006102 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006103
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006104 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006105 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006106
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006107 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006108 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006109
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006110 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006111 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006112
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006113 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006114 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006115
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006116 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006117 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006118
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006119 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006120 "attached encoder crtc differs from connector crtc\n");
6121 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006122 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006123 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006124 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006125 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006126 }
6127}
6128
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006129int intel_connector_init(struct intel_connector *connector)
6130{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006131 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006132
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006133 /*
6134 * Allocate enough memory to hold intel_digital_connector_state,
6135 * This might be a few bytes too many, but for connectors that don't
6136 * need it we'll free the state and allocate a smaller one on the first
6137 * succesful commit anyway.
6138 */
6139 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6140 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006141 return -ENOMEM;
6142
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006143 __drm_atomic_helper_connector_reset(&connector->base,
6144 &conn_state->base);
6145
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006146 return 0;
6147}
6148
6149struct intel_connector *intel_connector_alloc(void)
6150{
6151 struct intel_connector *connector;
6152
6153 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6154 if (!connector)
6155 return NULL;
6156
6157 if (intel_connector_init(connector) < 0) {
6158 kfree(connector);
6159 return NULL;
6160 }
6161
6162 return connector;
6163}
6164
James Ausmus091a4f92017-10-13 11:01:44 -07006165/*
6166 * Free the bits allocated by intel_connector_alloc.
6167 * This should only be used after intel_connector_alloc has returned
6168 * successfully, and before drm_connector_init returns successfully.
6169 * Otherwise the destroy callbacks for the connector and the state should
6170 * take care of proper cleanup/free
6171 */
6172void intel_connector_free(struct intel_connector *connector)
6173{
6174 kfree(to_intel_digital_connector_state(connector->base.state));
6175 kfree(connector);
6176}
6177
Daniel Vetterf0947c32012-07-02 13:10:34 +02006178/* Simple connector->get_hw_state implementation for encoders that support only
6179 * one connector and no cloning and hence the encoder state determines the state
6180 * of the connector. */
6181bool intel_connector_get_hw_state(struct intel_connector *connector)
6182{
Daniel Vetter24929352012-07-02 20:28:59 +02006183 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006184 struct intel_encoder *encoder = connector->encoder;
6185
6186 return encoder->get_hw_state(encoder, &pipe);
6187}
6188
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006189static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006190{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006191 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6192 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006193
6194 return 0;
6195}
6196
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006197static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006198 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006199{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006200 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006201 struct drm_atomic_state *state = pipe_config->base.state;
6202 struct intel_crtc *other_crtc;
6203 struct intel_crtc_state *other_crtc_state;
6204
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006205 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6206 pipe_name(pipe), pipe_config->fdi_lanes);
6207 if (pipe_config->fdi_lanes > 4) {
6208 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6209 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006210 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006211 }
6212
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006213 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006214 if (pipe_config->fdi_lanes > 2) {
6215 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6216 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006217 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006218 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006219 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006220 }
6221 }
6222
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006223 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006224 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006225
6226 /* Ivybridge 3 pipe is really complicated */
6227 switch (pipe) {
6228 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006229 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006230 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006231 if (pipe_config->fdi_lanes <= 2)
6232 return 0;
6233
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006234 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006235 other_crtc_state =
6236 intel_atomic_get_crtc_state(state, other_crtc);
6237 if (IS_ERR(other_crtc_state))
6238 return PTR_ERR(other_crtc_state);
6239
6240 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006241 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6242 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006243 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006244 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006245 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006246 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006247 if (pipe_config->fdi_lanes > 2) {
6248 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6249 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006250 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006251 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006252
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006253 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006254 other_crtc_state =
6255 intel_atomic_get_crtc_state(state, other_crtc);
6256 if (IS_ERR(other_crtc_state))
6257 return PTR_ERR(other_crtc_state);
6258
6259 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006260 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006261 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006262 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006263 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006264 default:
6265 BUG();
6266 }
6267}
6268
Daniel Vettere29c22c2013-02-21 00:00:16 +01006269#define RETRY 1
6270static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006271 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006272{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006273 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006274 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006275 int lane, link_bw, fdi_dotclock, ret;
6276 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006277
Daniel Vettere29c22c2013-02-21 00:00:16 +01006278retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006279 /* FDI is a binary signal running at ~2.7GHz, encoding
6280 * each output octet as 10 bits. The actual frequency
6281 * is stored as a divider into a 100MHz clock, and the
6282 * mode pixel clock is stored in units of 1KHz.
6283 * Hence the bw of each lane in terms of the mode signal
6284 * is:
6285 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006286 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006287
Damien Lespiau241bfc32013-09-25 16:45:37 +01006288 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006289
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006290 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006291 pipe_config->pipe_bpp);
6292
6293 pipe_config->fdi_lanes = lane;
6294
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006295 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006296 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006297
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006298 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006299 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006300 pipe_config->pipe_bpp -= 2*3;
6301 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6302 pipe_config->pipe_bpp);
6303 needs_recompute = true;
6304 pipe_config->bw_constrained = true;
6305
6306 goto retry;
6307 }
6308
6309 if (needs_recompute)
6310 return RETRY;
6311
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006312 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006313}
6314
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006315bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006316{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006317 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6318 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6319
6320 /* IPS only exists on ULT machines and is tied to pipe A. */
6321 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006322 return false;
6323
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006324 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006325 return false;
6326
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006327 if (crtc_state->pipe_bpp > 24)
6328 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006329
6330 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006331 * We compare against max which means we must take
6332 * the increased cdclk requirement into account when
6333 * calculating the new cdclk.
6334 *
6335 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006336 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006337 if (IS_BROADWELL(dev_priv) &&
6338 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6339 return false;
6340
6341 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006342}
6343
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006344static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006345{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006346 struct drm_i915_private *dev_priv =
6347 to_i915(crtc_state->base.crtc->dev);
6348 struct intel_atomic_state *intel_state =
6349 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006350
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006351 if (!hsw_crtc_state_ips_capable(crtc_state))
6352 return false;
6353
6354 if (crtc_state->ips_force_disable)
6355 return false;
6356
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006357 /* IPS should be fine as long as at least one plane is enabled. */
6358 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006359 return false;
6360
6361 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6362 if (IS_BROADWELL(dev_priv) &&
6363 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6364 return false;
6365
6366 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006367}
6368
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006369static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6370{
6371 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6372
6373 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006374 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006375 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6376}
6377
Ville Syrjäläceb99322017-01-20 20:22:05 +02006378static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6379{
6380 uint32_t pixel_rate;
6381
6382 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6383
6384 /*
6385 * We only use IF-ID interlacing. If we ever use
6386 * PF-ID we'll need to adjust the pixel_rate here.
6387 */
6388
6389 if (pipe_config->pch_pfit.enabled) {
6390 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6391 uint32_t pfit_size = pipe_config->pch_pfit.size;
6392
6393 pipe_w = pipe_config->pipe_src_w;
6394 pipe_h = pipe_config->pipe_src_h;
6395
6396 pfit_w = (pfit_size >> 16) & 0xFFFF;
6397 pfit_h = pfit_size & 0xFFFF;
6398 if (pipe_w < pfit_w)
6399 pipe_w = pfit_w;
6400 if (pipe_h < pfit_h)
6401 pipe_h = pfit_h;
6402
6403 if (WARN_ON(!pfit_w || !pfit_h))
6404 return pixel_rate;
6405
6406 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6407 pfit_w * pfit_h);
6408 }
6409
6410 return pixel_rate;
6411}
6412
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006413static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6414{
6415 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6416
6417 if (HAS_GMCH_DISPLAY(dev_priv))
6418 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6419 crtc_state->pixel_rate =
6420 crtc_state->base.adjusted_mode.crtc_clock;
6421 else
6422 crtc_state->pixel_rate =
6423 ilk_pipe_pixel_rate(crtc_state);
6424}
6425
Daniel Vettera43f6e02013-06-07 23:10:32 +02006426static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006427 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006428{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006429 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006430 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006431 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006432 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006433
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006434 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006435 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006436
6437 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006438 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006439 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006440 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006441 if (intel_crtc_supports_double_wide(crtc) &&
6442 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006443 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006444 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006445 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006446 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006447
Ville Syrjäläf3261152016-05-24 21:34:18 +03006448 if (adjusted_mode->crtc_clock > clock_limit) {
6449 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6450 adjusted_mode->crtc_clock, clock_limit,
6451 yesno(pipe_config->double_wide));
6452 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006453 }
Chris Wilson89749352010-09-12 18:25:19 +01006454
Shashank Sharma25edf912017-07-21 20:55:07 +05306455 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6456 /*
6457 * There is only one pipe CSC unit per pipe, and we need that
6458 * for output conversion from RGB->YCBCR. So if CTM is already
6459 * applied we can't support YCBCR420 output.
6460 */
6461 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6462 return -EINVAL;
6463 }
6464
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006465 /*
6466 * Pipe horizontal size must be even in:
6467 * - DVO ganged mode
6468 * - LVDS dual channel mode
6469 * - Double wide pipe
6470 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006471 if (pipe_config->pipe_src_w & 1) {
6472 if (pipe_config->double_wide) {
6473 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6474 return -EINVAL;
6475 }
6476
6477 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6478 intel_is_dual_link_lvds(dev)) {
6479 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6480 return -EINVAL;
6481 }
6482 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006483
Damien Lespiau8693a822013-05-03 18:48:11 +01006484 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6485 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006486 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006487 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006488 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006489 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006490
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006491 intel_crtc_compute_pixel_rate(pipe_config);
6492
Daniel Vetter877d48d2013-04-19 11:24:43 +02006493 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006494 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006495
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006496 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006497}
6498
Zhenyu Wang2c072452009-06-05 15:38:42 +08006499static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006500intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006501{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006502 while (*num > DATA_LINK_M_N_MASK ||
6503 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006504 *num >>= 1;
6505 *den >>= 1;
6506 }
6507}
6508
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006509static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006510 uint32_t *ret_m, uint32_t *ret_n,
6511 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006512{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006513 /*
6514 * Reduce M/N as much as possible without loss in precision. Several DP
6515 * dongles in particular seem to be fussy about too large *link* M/N
6516 * values. The passed in values are more likely to have the least
6517 * significant bits zero than M after rounding below, so do this first.
6518 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006519 if (reduce_m_n) {
6520 while ((m & 1) == 0 && (n & 1) == 0) {
6521 m >>= 1;
6522 n >>= 1;
6523 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006524 }
6525
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006526 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6527 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6528 intel_reduce_m_n_ratio(ret_m, ret_n);
6529}
6530
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006531void
6532intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6533 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006534 struct intel_link_m_n *m_n,
6535 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006536{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006537 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006538
6539 compute_m_n(bits_per_pixel * pixel_clock,
6540 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006541 &m_n->gmch_m, &m_n->gmch_n,
6542 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006543
6544 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006545 &m_n->link_m, &m_n->link_n,
6546 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006547}
6548
Chris Wilsona7615032011-01-12 17:04:08 +00006549static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6550{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006551 if (i915_modparams.panel_use_ssc >= 0)
6552 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006553 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006554 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006555}
6556
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006557static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006558{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006559 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006560}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006561
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006562static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6563{
6564 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006565}
6566
Daniel Vetterf47709a2013-03-28 10:42:02 +01006567static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006568 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006569 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006570{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006571 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006572 u32 fp, fp2 = 0;
6573
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006574 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006575 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006576 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006577 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006578 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006579 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006580 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006581 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006582 }
6583
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006584 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006585
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006586 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006587 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006588 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006589 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006590 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006591 }
6592}
6593
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006594static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6595 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006596{
6597 u32 reg_val;
6598
6599 /*
6600 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6601 * and set it to a reasonable value instead.
6602 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006603 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006604 reg_val &= 0xffffff00;
6605 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006606 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006607
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006608 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006609 reg_val &= 0x00ffffff;
6610 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006611 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006612
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006613 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006614 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006615 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006616
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006617 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006618 reg_val &= 0x00ffffff;
6619 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006620 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006621}
6622
Daniel Vetterb5518422013-05-03 11:49:48 +02006623static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6624 struct intel_link_m_n *m_n)
6625{
6626 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006627 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006628 int pipe = crtc->pipe;
6629
Daniel Vettere3b95f12013-05-03 11:49:49 +02006630 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6631 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6632 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6633 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006634}
6635
6636static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006637 struct intel_link_m_n *m_n,
6638 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006639{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006640 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006641 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006642 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006643
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006644 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006645 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6646 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6647 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6648 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006649 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6650 * for gen < 8) and if DRRS is supported (to make sure the
6651 * registers are not unnecessarily accessed).
6652 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006653 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6654 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006655 I915_WRITE(PIPE_DATA_M2(transcoder),
6656 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6657 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6658 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6659 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6660 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006661 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006662 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6663 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6664 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6665 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006666 }
6667}
6668
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306669void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006670{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306671 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6672
6673 if (m_n == M1_N1) {
6674 dp_m_n = &crtc->config->dp_m_n;
6675 dp_m2_n2 = &crtc->config->dp_m2_n2;
6676 } else if (m_n == M2_N2) {
6677
6678 /*
6679 * M2_N2 registers are not supported. Hence m2_n2 divider value
6680 * needs to be programmed into M1_N1.
6681 */
6682 dp_m_n = &crtc->config->dp_m2_n2;
6683 } else {
6684 DRM_ERROR("Unsupported divider value\n");
6685 return;
6686 }
6687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006688 if (crtc->config->has_pch_encoder)
6689 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006690 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306691 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006692}
6693
Daniel Vetter251ac862015-06-18 10:30:24 +02006694static void vlv_compute_dpll(struct intel_crtc *crtc,
6695 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006696{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006697 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006698 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006699 if (crtc->pipe != PIPE_A)
6700 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006701
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006702 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006703 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006704 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6705 DPLL_EXT_BUFFER_ENABLE_VLV;
6706
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006707 pipe_config->dpll_hw_state.dpll_md =
6708 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6709}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006710
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006711static void chv_compute_dpll(struct intel_crtc *crtc,
6712 struct intel_crtc_state *pipe_config)
6713{
6714 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006715 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006716 if (crtc->pipe != PIPE_A)
6717 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6718
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006719 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006720 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006721 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6722
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006723 pipe_config->dpll_hw_state.dpll_md =
6724 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006725}
6726
Ville Syrjäläd288f652014-10-28 13:20:22 +02006727static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006728 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006729{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006730 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006731 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006732 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006733 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006734 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006735 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006736
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006737 /* Enable Refclk */
6738 I915_WRITE(DPLL(pipe),
6739 pipe_config->dpll_hw_state.dpll &
6740 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6741
6742 /* No need to actually set up the DPLL with DSI */
6743 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6744 return;
6745
Ville Syrjäläa5805162015-05-26 20:42:30 +03006746 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006747
Ville Syrjäläd288f652014-10-28 13:20:22 +02006748 bestn = pipe_config->dpll.n;
6749 bestm1 = pipe_config->dpll.m1;
6750 bestm2 = pipe_config->dpll.m2;
6751 bestp1 = pipe_config->dpll.p1;
6752 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006753
Jesse Barnes89b667f2013-04-18 14:51:36 -07006754 /* See eDP HDMI DPIO driver vbios notes doc */
6755
6756 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006757 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006758 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006759
6760 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006761 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006762
6763 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006765 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006766 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006767
6768 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006769 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006770
6771 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006772 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6773 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6774 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006775 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006776
6777 /*
6778 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6779 * but we don't support that).
6780 * Note: don't use the DAC post divider as it seems unstable.
6781 */
6782 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006783 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006784
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006785 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006786 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006787
Jesse Barnes89b667f2013-04-18 14:51:36 -07006788 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006789 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006790 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6791 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006792 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006793 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006794 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006795 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006796 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006797
Ville Syrjälä37a56502016-06-22 21:57:04 +03006798 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006799 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006800 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006801 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006802 0x0df40000);
6803 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006804 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006805 0x0df70000);
6806 } else { /* HDMI or VGA */
6807 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006808 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006809 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006810 0x0df70000);
6811 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006812 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006813 0x0df40000);
6814 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006815
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006816 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006817 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006818 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006819 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006820 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006821
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006822 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006824}
6825
Ville Syrjäläd288f652014-10-28 13:20:22 +02006826static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006827 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006828{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006829 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006830 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006831 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006832 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306833 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006834 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306835 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306836 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006837
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006838 /* Enable Refclk and SSC */
6839 I915_WRITE(DPLL(pipe),
6840 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6841
6842 /* No need to actually set up the DPLL with DSI */
6843 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6844 return;
6845
Ville Syrjäläd288f652014-10-28 13:20:22 +02006846 bestn = pipe_config->dpll.n;
6847 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6848 bestm1 = pipe_config->dpll.m1;
6849 bestm2 = pipe_config->dpll.m2 >> 22;
6850 bestp1 = pipe_config->dpll.p1;
6851 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306852 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306853 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306854 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006855
Ville Syrjäläa5805162015-05-26 20:42:30 +03006856 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006857
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006858 /* p1 and p2 divider */
6859 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6860 5 << DPIO_CHV_S1_DIV_SHIFT |
6861 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6862 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6863 1 << DPIO_CHV_K_DIV_SHIFT);
6864
6865 /* Feedback post-divider - m2 */
6866 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6867
6868 /* Feedback refclk divider - n and m1 */
6869 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6870 DPIO_CHV_M1_DIV_BY_2 |
6871 1 << DPIO_CHV_N_DIV_SHIFT);
6872
6873 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006874 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006875
6876 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306877 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6878 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6879 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6880 if (bestm2_frac)
6881 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6882 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006883
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306884 /* Program digital lock detect threshold */
6885 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6886 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6887 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6888 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6889 if (!bestm2_frac)
6890 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6891 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6892
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006893 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306894 if (vco == 5400000) {
6895 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6896 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6897 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6898 tribuf_calcntr = 0x9;
6899 } else if (vco <= 6200000) {
6900 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6901 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6902 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6903 tribuf_calcntr = 0x9;
6904 } else if (vco <= 6480000) {
6905 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6906 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6907 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6908 tribuf_calcntr = 0x8;
6909 } else {
6910 /* Not supported. Apply the same limits as in the max case */
6911 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6912 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6913 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6914 tribuf_calcntr = 0;
6915 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006916 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6917
Ville Syrjälä968040b2015-03-11 22:52:08 +02006918 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306919 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6920 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6921 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6922
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006923 /* AFC Recal */
6924 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6925 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6926 DPIO_AFC_RECAL);
6927
Ville Syrjäläa5805162015-05-26 20:42:30 +03006928 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006929}
6930
Ville Syrjäläd288f652014-10-28 13:20:22 +02006931/**
6932 * vlv_force_pll_on - forcibly enable just the PLL
6933 * @dev_priv: i915 private structure
6934 * @pipe: pipe PLL to enable
6935 * @dpll: PLL configuration
6936 *
6937 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6938 * in cases where we need the PLL enabled even when @pipe is not going to
6939 * be enabled.
6940 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006941int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006942 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006943{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006944 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006945 struct intel_crtc_state *pipe_config;
6946
6947 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6948 if (!pipe_config)
6949 return -ENOMEM;
6950
6951 pipe_config->base.crtc = &crtc->base;
6952 pipe_config->pixel_multiplier = 1;
6953 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006954
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006955 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006956 chv_compute_dpll(crtc, pipe_config);
6957 chv_prepare_pll(crtc, pipe_config);
6958 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006959 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006960 vlv_compute_dpll(crtc, pipe_config);
6961 vlv_prepare_pll(crtc, pipe_config);
6962 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006963 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006964
6965 kfree(pipe_config);
6966
6967 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006968}
6969
6970/**
6971 * vlv_force_pll_off - forcibly disable just the PLL
6972 * @dev_priv: i915 private structure
6973 * @pipe: pipe PLL to disable
6974 *
6975 * Disable the PLL for @pipe. To be used in cases where we need
6976 * the PLL enabled even when @pipe is not going to be enabled.
6977 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006978void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006979{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006980 if (IS_CHERRYVIEW(dev_priv))
6981 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006982 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006983 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006984}
6985
Daniel Vetter251ac862015-06-18 10:30:24 +02006986static void i9xx_compute_dpll(struct intel_crtc *crtc,
6987 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006988 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006989{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006990 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006991 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006992 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006993
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006994 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306995
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006996 dpll = DPLL_VGA_MODE_DIS;
6997
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006998 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006999 dpll |= DPLLB_MODE_LVDS;
7000 else
7001 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007002
Jani Nikula73f67aa2016-12-07 22:48:09 +02007003 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7004 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007005 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007006 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007007 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007008
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007009 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7010 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007011 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007012
Ville Syrjälä37a56502016-06-22 21:57:04 +03007013 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007014 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007015
7016 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007017 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007018 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7019 else {
7020 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007021 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007022 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7023 }
7024 switch (clock->p2) {
7025 case 5:
7026 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7027 break;
7028 case 7:
7029 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7030 break;
7031 case 10:
7032 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7033 break;
7034 case 14:
7035 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7036 break;
7037 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007038 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007039 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7040
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007041 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007042 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007043 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007044 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007045 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7046 else
7047 dpll |= PLL_REF_INPUT_DREFCLK;
7048
7049 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007050 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007051
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007052 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007053 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007054 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007055 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007056 }
7057}
7058
Daniel Vetter251ac862015-06-18 10:30:24 +02007059static void i8xx_compute_dpll(struct intel_crtc *crtc,
7060 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007061 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007062{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007063 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007064 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007065 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007066 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007067
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007068 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307069
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007070 dpll = DPLL_VGA_MODE_DIS;
7071
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007072 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007073 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7074 } else {
7075 if (clock->p1 == 2)
7076 dpll |= PLL_P1_DIVIDE_BY_TWO;
7077 else
7078 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7079 if (clock->p2 == 4)
7080 dpll |= PLL_P2_DIVIDE_BY_4;
7081 }
7082
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007083 if (!IS_I830(dev_priv) &&
7084 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007085 dpll |= DPLL_DVO_2X_MODE;
7086
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007087 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007088 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007089 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7090 else
7091 dpll |= PLL_REF_INPUT_DREFCLK;
7092
7093 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007094 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007095}
7096
Daniel Vetter8a654f32013-06-01 17:16:22 +02007097static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007098{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007099 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007100 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007101 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007102 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007103 uint32_t crtc_vtotal, crtc_vblank_end;
7104 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007105
7106 /* We need to be careful not to changed the adjusted mode, for otherwise
7107 * the hw state checker will get angry at the mismatch. */
7108 crtc_vtotal = adjusted_mode->crtc_vtotal;
7109 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007110
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007111 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007112 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007113 crtc_vtotal -= 1;
7114 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007115
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007116 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007117 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7118 else
7119 vsyncshift = adjusted_mode->crtc_hsync_start -
7120 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007121 if (vsyncshift < 0)
7122 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007123 }
7124
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007125 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007126 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007127
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007128 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007129 (adjusted_mode->crtc_hdisplay - 1) |
7130 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007131 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007132 (adjusted_mode->crtc_hblank_start - 1) |
7133 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007134 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007135 (adjusted_mode->crtc_hsync_start - 1) |
7136 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7137
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007138 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007139 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007140 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007141 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007142 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007143 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007144 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007145 (adjusted_mode->crtc_vsync_start - 1) |
7146 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7147
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007148 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7149 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7150 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7151 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007152 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007153 (pipe == PIPE_B || pipe == PIPE_C))
7154 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7155
Jani Nikulabc58be62016-03-18 17:05:39 +02007156}
7157
7158static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7159{
7160 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007161 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007162 enum pipe pipe = intel_crtc->pipe;
7163
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007164 /* pipesrc controls the size that is scaled from, which should
7165 * always be the user's requested size.
7166 */
7167 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007168 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7169 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007170}
7171
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007172static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007173 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007174{
7175 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007176 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007177 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7178 uint32_t tmp;
7179
7180 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007181 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7182 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007183 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007184 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7185 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007186 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007187 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7188 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007189
7190 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007191 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7192 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007193 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007194 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7195 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007196 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007197 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7198 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007199
7200 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007201 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7202 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7203 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007204 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007205}
7206
7207static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7208 struct intel_crtc_state *pipe_config)
7209{
7210 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007211 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007212 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007213
7214 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007215 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7216 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7217
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007218 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7219 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007220}
7221
Daniel Vetterf6a83282014-02-11 15:28:57 -08007222void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007223 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007224{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007225 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7226 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7227 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7228 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007229
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007230 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7231 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7232 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7233 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007234
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007235 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007236 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007237
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007238 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007239
7240 mode->hsync = drm_mode_hsync(mode);
7241 mode->vrefresh = drm_mode_vrefresh(mode);
7242 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007243}
7244
Daniel Vetter84b046f2013-02-19 18:48:54 +01007245static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7246{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007247 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007248 uint32_t pipeconf;
7249
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007250 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007251
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007252 /* we keep both pipes enabled on 830 */
7253 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007254 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007255
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007256 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007257 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007258
Daniel Vetterff9ce462013-04-24 14:57:17 +02007259 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007260 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7261 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007262 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007263 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007264 pipeconf |= PIPECONF_DITHER_EN |
7265 PIPECONF_DITHER_TYPE_SP;
7266
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007267 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007268 case 18:
7269 pipeconf |= PIPECONF_6BPC;
7270 break;
7271 case 24:
7272 pipeconf |= PIPECONF_8BPC;
7273 break;
7274 case 30:
7275 pipeconf |= PIPECONF_10BPC;
7276 break;
7277 default:
7278 /* Case prevented by intel_choose_pipe_bpp_dither. */
7279 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007280 }
7281 }
7282
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007283 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007284 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007285 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007286 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7287 else
7288 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7289 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007290 pipeconf |= PIPECONF_PROGRESSIVE;
7291
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007292 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007293 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007294 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007295
Daniel Vetter84b046f2013-02-19 18:48:54 +01007296 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7297 POSTING_READ(PIPECONF(intel_crtc->pipe));
7298}
7299
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007300static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7301 struct intel_crtc_state *crtc_state)
7302{
7303 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007304 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007305 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007306 int refclk = 48000;
7307
7308 memset(&crtc_state->dpll_hw_state, 0,
7309 sizeof(crtc_state->dpll_hw_state));
7310
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007311 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007312 if (intel_panel_use_ssc(dev_priv)) {
7313 refclk = dev_priv->vbt.lvds_ssc_freq;
7314 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7315 }
7316
7317 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007318 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007319 limit = &intel_limits_i8xx_dvo;
7320 } else {
7321 limit = &intel_limits_i8xx_dac;
7322 }
7323
7324 if (!crtc_state->clock_set &&
7325 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7326 refclk, NULL, &crtc_state->dpll)) {
7327 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7328 return -EINVAL;
7329 }
7330
7331 i8xx_compute_dpll(crtc, crtc_state, NULL);
7332
7333 return 0;
7334}
7335
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007336static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7337 struct intel_crtc_state *crtc_state)
7338{
7339 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007340 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007341 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007342 int refclk = 96000;
7343
7344 memset(&crtc_state->dpll_hw_state, 0,
7345 sizeof(crtc_state->dpll_hw_state));
7346
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007347 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007348 if (intel_panel_use_ssc(dev_priv)) {
7349 refclk = dev_priv->vbt.lvds_ssc_freq;
7350 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7351 }
7352
7353 if (intel_is_dual_link_lvds(dev))
7354 limit = &intel_limits_g4x_dual_channel_lvds;
7355 else
7356 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007357 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7358 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007359 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007360 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007361 limit = &intel_limits_g4x_sdvo;
7362 } else {
7363 /* The option is for other outputs */
7364 limit = &intel_limits_i9xx_sdvo;
7365 }
7366
7367 if (!crtc_state->clock_set &&
7368 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7369 refclk, NULL, &crtc_state->dpll)) {
7370 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7371 return -EINVAL;
7372 }
7373
7374 i9xx_compute_dpll(crtc, crtc_state, NULL);
7375
7376 return 0;
7377}
7378
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007379static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7380 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007381{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007382 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007383 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007384 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007385 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007386
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007387 memset(&crtc_state->dpll_hw_state, 0,
7388 sizeof(crtc_state->dpll_hw_state));
7389
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007390 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007391 if (intel_panel_use_ssc(dev_priv)) {
7392 refclk = dev_priv->vbt.lvds_ssc_freq;
7393 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7394 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007395
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007396 limit = &intel_limits_pineview_lvds;
7397 } else {
7398 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007399 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007400
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007401 if (!crtc_state->clock_set &&
7402 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7403 refclk, NULL, &crtc_state->dpll)) {
7404 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7405 return -EINVAL;
7406 }
7407
7408 i9xx_compute_dpll(crtc, crtc_state, NULL);
7409
7410 return 0;
7411}
7412
7413static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7414 struct intel_crtc_state *crtc_state)
7415{
7416 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007417 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007418 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007419 int refclk = 96000;
7420
7421 memset(&crtc_state->dpll_hw_state, 0,
7422 sizeof(crtc_state->dpll_hw_state));
7423
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007424 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007425 if (intel_panel_use_ssc(dev_priv)) {
7426 refclk = dev_priv->vbt.lvds_ssc_freq;
7427 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007428 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007429
7430 limit = &intel_limits_i9xx_lvds;
7431 } else {
7432 limit = &intel_limits_i9xx_sdvo;
7433 }
7434
7435 if (!crtc_state->clock_set &&
7436 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7437 refclk, NULL, &crtc_state->dpll)) {
7438 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7439 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007440 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007441
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007442 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007443
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007444 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007445}
7446
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007447static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7448 struct intel_crtc_state *crtc_state)
7449{
7450 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007451 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007452
7453 memset(&crtc_state->dpll_hw_state, 0,
7454 sizeof(crtc_state->dpll_hw_state));
7455
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007456 if (!crtc_state->clock_set &&
7457 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7458 refclk, NULL, &crtc_state->dpll)) {
7459 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7460 return -EINVAL;
7461 }
7462
7463 chv_compute_dpll(crtc, crtc_state);
7464
7465 return 0;
7466}
7467
7468static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7469 struct intel_crtc_state *crtc_state)
7470{
7471 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007472 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007473
7474 memset(&crtc_state->dpll_hw_state, 0,
7475 sizeof(crtc_state->dpll_hw_state));
7476
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007477 if (!crtc_state->clock_set &&
7478 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7479 refclk, NULL, &crtc_state->dpll)) {
7480 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7481 return -EINVAL;
7482 }
7483
7484 vlv_compute_dpll(crtc, crtc_state);
7485
7486 return 0;
7487}
7488
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007489static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007490 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007491{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007493 uint32_t tmp;
7494
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007495 if (INTEL_GEN(dev_priv) <= 3 &&
7496 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007497 return;
7498
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007499 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007500 if (!(tmp & PFIT_ENABLE))
7501 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007502
Daniel Vetter06922822013-07-11 13:35:40 +02007503 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007504 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007505 if (crtc->pipe != PIPE_B)
7506 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007507 } else {
7508 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7509 return;
7510 }
7511
Daniel Vetter06922822013-07-11 13:35:40 +02007512 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007513 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007514}
7515
Jesse Barnesacbec812013-09-20 11:29:32 -07007516static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007517 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007518{
7519 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007520 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007521 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007522 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007523 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007524 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007525
Ville Syrjäläb5219732016-03-15 16:40:01 +02007526 /* In case of DSI, DPLL will not be used */
7527 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307528 return;
7529
Ville Syrjäläa5805162015-05-26 20:42:30 +03007530 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007531 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007532 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007533
7534 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7535 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7536 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7537 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7538 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7539
Imre Deakdccbea32015-06-22 23:35:51 +03007540 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007541}
7542
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007543static void
7544i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7545 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007546{
7547 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007548 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007549 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7550 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7551 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007552 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007553 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007554 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007555 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007556 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007557
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007558 if (!plane->get_hw_state(plane))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007559 return;
7560
Damien Lespiaud9806c92015-01-21 14:07:19 +00007561 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007562 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007563 DRM_DEBUG_KMS("failed to alloc fb\n");
7564 return;
7565 }
7566
Damien Lespiau1b842c82015-01-21 13:50:54 +00007567 fb = &intel_fb->base;
7568
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007569 fb->dev = dev;
7570
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007571 val = I915_READ(DSPCNTR(i9xx_plane));
7572
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007573 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007574 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007575 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007576 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007577 }
7578 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007579
7580 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007581 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007582 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007583
Ville Syrjälä81894b22017-11-17 21:19:13 +02007584 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7585 offset = I915_READ(DSPOFFSET(i9xx_plane));
7586 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7587 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007588 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007589 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007590 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007591 offset = I915_READ(DSPLINOFF(i9xx_plane));
7592 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007593 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007594 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007595 }
7596 plane_config->base = base;
7597
7598 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007599 fb->width = ((val >> 16) & 0xfff) + 1;
7600 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007601
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007602 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007603 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007604
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007605 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007606
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007607 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007608
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007609 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7610 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007611 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007612 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007613
Damien Lespiau2d140302015-02-05 17:22:18 +00007614 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007615}
7616
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007617static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007618 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007619{
7620 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007621 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007622 int pipe = pipe_config->cpu_transcoder;
7623 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007624 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007625 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007626 int refclk = 100000;
7627
Ville Syrjäläb5219732016-03-15 16:40:01 +02007628 /* In case of DSI, DPLL will not be used */
7629 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7630 return;
7631
Ville Syrjäläa5805162015-05-26 20:42:30 +03007632 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007633 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7634 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7635 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7636 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007637 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007638 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007639
7640 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007641 clock.m2 = (pll_dw0 & 0xff) << 22;
7642 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7643 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007644 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7645 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7646 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7647
Imre Deakdccbea32015-06-22 23:35:51 +03007648 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007649}
7650
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007651static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007652 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007653{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007654 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007655 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007656 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007657 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007658
Imre Deak17290502016-02-12 18:55:11 +02007659 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7660 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007661 return false;
7662
Daniel Vettere143a212013-07-04 12:01:15 +02007663 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007664 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007665
Imre Deak17290502016-02-12 18:55:11 +02007666 ret = false;
7667
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007668 tmp = I915_READ(PIPECONF(crtc->pipe));
7669 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007670 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007671
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007672 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7673 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007674 switch (tmp & PIPECONF_BPC_MASK) {
7675 case PIPECONF_6BPC:
7676 pipe_config->pipe_bpp = 18;
7677 break;
7678 case PIPECONF_8BPC:
7679 pipe_config->pipe_bpp = 24;
7680 break;
7681 case PIPECONF_10BPC:
7682 pipe_config->pipe_bpp = 30;
7683 break;
7684 default:
7685 break;
7686 }
7687 }
7688
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007689 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007690 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007691 pipe_config->limited_color_range = true;
7692
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007693 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007694 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7695
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007696 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007697 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007698
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007699 i9xx_get_pfit_config(crtc, pipe_config);
7700
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007701 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007702 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007703 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007704 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7705 else
7706 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007707 pipe_config->pixel_multiplier =
7708 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7709 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007710 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007711 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007712 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007713 tmp = I915_READ(DPLL(crtc->pipe));
7714 pipe_config->pixel_multiplier =
7715 ((tmp & SDVO_MULTIPLIER_MASK)
7716 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7717 } else {
7718 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7719 * port and will be fixed up in the encoder->get_config
7720 * function. */
7721 pipe_config->pixel_multiplier = 1;
7722 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007723 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007724 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007725 /*
7726 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7727 * on 830. Filter it out here so that we don't
7728 * report errors due to that.
7729 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007730 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007731 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7732
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007733 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7734 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007735 } else {
7736 /* Mask out read-only status bits. */
7737 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7738 DPLL_PORTC_READY_MASK |
7739 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007740 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007741
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007742 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007743 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007744 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007745 vlv_crtc_clock_get(crtc, pipe_config);
7746 else
7747 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007748
Ville Syrjälä0f646142015-08-26 19:39:18 +03007749 /*
7750 * Normally the dotclock is filled in by the encoder .get_config()
7751 * but in case the pipe is enabled w/o any ports we need a sane
7752 * default.
7753 */
7754 pipe_config->base.adjusted_mode.crtc_clock =
7755 pipe_config->port_clock / pipe_config->pixel_multiplier;
7756
Imre Deak17290502016-02-12 18:55:11 +02007757 ret = true;
7758
7759out:
7760 intel_display_power_put(dev_priv, power_domain);
7761
7762 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007763}
7764
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007765static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007766{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007767 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007768 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007769 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007770 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007771 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007772 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007773 bool has_ck505 = false;
7774 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007775 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007776
7777 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007778 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007779 switch (encoder->type) {
7780 case INTEL_OUTPUT_LVDS:
7781 has_panel = true;
7782 has_lvds = true;
7783 break;
7784 case INTEL_OUTPUT_EDP:
7785 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007786 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007787 has_cpu_edp = true;
7788 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007789 default:
7790 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007791 }
7792 }
7793
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007794 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007795 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007796 can_ssc = has_ck505;
7797 } else {
7798 has_ck505 = false;
7799 can_ssc = true;
7800 }
7801
Lyude1c1a24d2016-06-14 11:04:09 -04007802 /* Check if any DPLLs are using the SSC source */
7803 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7804 u32 temp = I915_READ(PCH_DPLL(i));
7805
7806 if (!(temp & DPLL_VCO_ENABLE))
7807 continue;
7808
7809 if ((temp & PLL_REF_INPUT_MASK) ==
7810 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7811 using_ssc_source = true;
7812 break;
7813 }
7814 }
7815
7816 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7817 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007818
7819 /* Ironlake: try to setup display ref clock before DPLL
7820 * enabling. This is only under driver's control after
7821 * PCH B stepping, previous chipset stepping should be
7822 * ignoring this setting.
7823 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007824 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007825
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007826 /* As we must carefully and slowly disable/enable each source in turn,
7827 * compute the final state we want first and check if we need to
7828 * make any changes at all.
7829 */
7830 final = val;
7831 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007832 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007833 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007834 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007835 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7836
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007837 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007838 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007839 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007840
Keith Packard199e5d72011-09-22 12:01:57 -07007841 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007842 final |= DREF_SSC_SOURCE_ENABLE;
7843
7844 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7845 final |= DREF_SSC1_ENABLE;
7846
7847 if (has_cpu_edp) {
7848 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7849 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7850 else
7851 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7852 } else
7853 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007854 } else if (using_ssc_source) {
7855 final |= DREF_SSC_SOURCE_ENABLE;
7856 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007857 }
7858
7859 if (final == val)
7860 return;
7861
7862 /* Always enable nonspread source */
7863 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7864
7865 if (has_ck505)
7866 val |= DREF_NONSPREAD_CK505_ENABLE;
7867 else
7868 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7869
7870 if (has_panel) {
7871 val &= ~DREF_SSC_SOURCE_MASK;
7872 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007873
Keith Packard199e5d72011-09-22 12:01:57 -07007874 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007875 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007876 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007877 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007878 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007879 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007880
7881 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007882 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007883 POSTING_READ(PCH_DREF_CONTROL);
7884 udelay(200);
7885
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007886 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007887
7888 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007889 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007890 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007891 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007892 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007893 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007894 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007895 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007896 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007897
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007898 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007899 POSTING_READ(PCH_DREF_CONTROL);
7900 udelay(200);
7901 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007902 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007903
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007904 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007905
7906 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007907 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007908
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007909 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007910 POSTING_READ(PCH_DREF_CONTROL);
7911 udelay(200);
7912
Lyude1c1a24d2016-06-14 11:04:09 -04007913 if (!using_ssc_source) {
7914 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007915
Lyude1c1a24d2016-06-14 11:04:09 -04007916 /* Turn off the SSC source */
7917 val &= ~DREF_SSC_SOURCE_MASK;
7918 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007919
Lyude1c1a24d2016-06-14 11:04:09 -04007920 /* Turn off SSC1 */
7921 val &= ~DREF_SSC1_ENABLE;
7922
7923 I915_WRITE(PCH_DREF_CONTROL, val);
7924 POSTING_READ(PCH_DREF_CONTROL);
7925 udelay(200);
7926 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007927 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007928
7929 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007930}
7931
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007932static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007933{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007934 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007935
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007936 tmp = I915_READ(SOUTH_CHICKEN2);
7937 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7938 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007939
Imre Deakcf3598c2016-06-28 13:37:31 +03007940 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7941 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007942 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007943
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007944 tmp = I915_READ(SOUTH_CHICKEN2);
7945 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7946 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007947
Imre Deakcf3598c2016-06-28 13:37:31 +03007948 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7949 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007950 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007951}
7952
7953/* WaMPhyProgramming:hsw */
7954static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7955{
7956 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007957
7958 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7959 tmp &= ~(0xFF << 24);
7960 tmp |= (0x12 << 24);
7961 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7962
Paulo Zanonidde86e22012-12-01 12:04:25 -02007963 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7964 tmp |= (1 << 11);
7965 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7966
7967 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7968 tmp |= (1 << 11);
7969 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7970
Paulo Zanonidde86e22012-12-01 12:04:25 -02007971 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7972 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7973 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7974
7975 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7976 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7977 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7978
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007979 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7980 tmp &= ~(7 << 13);
7981 tmp |= (5 << 13);
7982 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007983
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007984 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7985 tmp &= ~(7 << 13);
7986 tmp |= (5 << 13);
7987 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007988
7989 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7990 tmp &= ~0xFF;
7991 tmp |= 0x1C;
7992 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7993
7994 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7995 tmp &= ~0xFF;
7996 tmp |= 0x1C;
7997 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7998
7999 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8000 tmp &= ~(0xFF << 16);
8001 tmp |= (0x1C << 16);
8002 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8003
8004 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8005 tmp &= ~(0xFF << 16);
8006 tmp |= (0x1C << 16);
8007 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8008
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008009 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8010 tmp |= (1 << 27);
8011 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008012
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008013 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8014 tmp |= (1 << 27);
8015 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008016
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008017 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8018 tmp &= ~(0xF << 28);
8019 tmp |= (4 << 28);
8020 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008021
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008022 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8023 tmp &= ~(0xF << 28);
8024 tmp |= (4 << 28);
8025 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008026}
8027
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008028/* Implements 3 different sequences from BSpec chapter "Display iCLK
8029 * Programming" based on the parameters passed:
8030 * - Sequence to enable CLKOUT_DP
8031 * - Sequence to enable CLKOUT_DP without spread
8032 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8033 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008034static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8035 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008036{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008037 uint32_t reg, tmp;
8038
8039 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8040 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008041 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8042 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008043 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008044
Ville Syrjäläa5805162015-05-26 20:42:30 +03008045 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008046
8047 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8048 tmp &= ~SBI_SSCCTL_DISABLE;
8049 tmp |= SBI_SSCCTL_PATHALT;
8050 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8051
8052 udelay(24);
8053
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008054 if (with_spread) {
8055 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8056 tmp &= ~SBI_SSCCTL_PATHALT;
8057 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008058
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008059 if (with_fdi) {
8060 lpt_reset_fdi_mphy(dev_priv);
8061 lpt_program_fdi_mphy(dev_priv);
8062 }
8063 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008064
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008065 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008066 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8067 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8068 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008069
Ville Syrjäläa5805162015-05-26 20:42:30 +03008070 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008071}
8072
Paulo Zanoni47701c32013-07-23 11:19:25 -03008073/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008074static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008075{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008076 uint32_t reg, tmp;
8077
Ville Syrjäläa5805162015-05-26 20:42:30 +03008078 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008079
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008080 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008081 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8082 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8083 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8084
8085 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8086 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8087 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8088 tmp |= SBI_SSCCTL_PATHALT;
8089 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8090 udelay(32);
8091 }
8092 tmp |= SBI_SSCCTL_DISABLE;
8093 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8094 }
8095
Ville Syrjäläa5805162015-05-26 20:42:30 +03008096 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008097}
8098
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008099#define BEND_IDX(steps) ((50 + (steps)) / 5)
8100
8101static const uint16_t sscdivintphase[] = {
8102 [BEND_IDX( 50)] = 0x3B23,
8103 [BEND_IDX( 45)] = 0x3B23,
8104 [BEND_IDX( 40)] = 0x3C23,
8105 [BEND_IDX( 35)] = 0x3C23,
8106 [BEND_IDX( 30)] = 0x3D23,
8107 [BEND_IDX( 25)] = 0x3D23,
8108 [BEND_IDX( 20)] = 0x3E23,
8109 [BEND_IDX( 15)] = 0x3E23,
8110 [BEND_IDX( 10)] = 0x3F23,
8111 [BEND_IDX( 5)] = 0x3F23,
8112 [BEND_IDX( 0)] = 0x0025,
8113 [BEND_IDX( -5)] = 0x0025,
8114 [BEND_IDX(-10)] = 0x0125,
8115 [BEND_IDX(-15)] = 0x0125,
8116 [BEND_IDX(-20)] = 0x0225,
8117 [BEND_IDX(-25)] = 0x0225,
8118 [BEND_IDX(-30)] = 0x0325,
8119 [BEND_IDX(-35)] = 0x0325,
8120 [BEND_IDX(-40)] = 0x0425,
8121 [BEND_IDX(-45)] = 0x0425,
8122 [BEND_IDX(-50)] = 0x0525,
8123};
8124
8125/*
8126 * Bend CLKOUT_DP
8127 * steps -50 to 50 inclusive, in steps of 5
8128 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8129 * change in clock period = -(steps / 10) * 5.787 ps
8130 */
8131static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8132{
8133 uint32_t tmp;
8134 int idx = BEND_IDX(steps);
8135
8136 if (WARN_ON(steps % 5 != 0))
8137 return;
8138
8139 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8140 return;
8141
8142 mutex_lock(&dev_priv->sb_lock);
8143
8144 if (steps % 10 != 0)
8145 tmp = 0xAAAAAAAB;
8146 else
8147 tmp = 0x00000000;
8148 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8149
8150 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8151 tmp &= 0xffff0000;
8152 tmp |= sscdivintphase[idx];
8153 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8154
8155 mutex_unlock(&dev_priv->sb_lock);
8156}
8157
8158#undef BEND_IDX
8159
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008160static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008161{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008162 struct intel_encoder *encoder;
8163 bool has_vga = false;
8164
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008165 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008166 switch (encoder->type) {
8167 case INTEL_OUTPUT_ANALOG:
8168 has_vga = true;
8169 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008170 default:
8171 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008172 }
8173 }
8174
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008175 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008176 lpt_bend_clkout_dp(dev_priv, 0);
8177 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008178 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008179 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008180 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008181}
8182
Paulo Zanonidde86e22012-12-01 12:04:25 -02008183/*
8184 * Initialize reference clocks when the driver loads
8185 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008186void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008187{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008188 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008189 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008190 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008191 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008192}
8193
Daniel Vetter6ff93602013-04-19 11:24:36 +02008194static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008195{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008196 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8198 int pipe = intel_crtc->pipe;
8199 uint32_t val;
8200
Daniel Vetter78114072013-06-13 00:54:57 +02008201 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008202
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008203 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008204 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008205 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008206 break;
8207 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008208 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008209 break;
8210 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008211 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008212 break;
8213 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008214 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008215 break;
8216 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008217 /* Case prevented by intel_choose_pipe_bpp_dither. */
8218 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008219 }
8220
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008221 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008222 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8223
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008224 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008225 val |= PIPECONF_INTERLACED_ILK;
8226 else
8227 val |= PIPECONF_PROGRESSIVE;
8228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008229 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008230 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008231
Paulo Zanonic8203562012-09-12 10:06:29 -03008232 I915_WRITE(PIPECONF(pipe), val);
8233 POSTING_READ(PIPECONF(pipe));
8234}
8235
Daniel Vetter6ff93602013-04-19 11:24:36 +02008236static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008237{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008238 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008240 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008241 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008242
Jani Nikula391bf042016-03-18 17:05:40 +02008243 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008244 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8245
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008246 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008247 val |= PIPECONF_INTERLACED_ILK;
8248 else
8249 val |= PIPECONF_PROGRESSIVE;
8250
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008251 I915_WRITE(PIPECONF(cpu_transcoder), val);
8252 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008253}
8254
Jani Nikula391bf042016-03-18 17:05:40 +02008255static void haswell_set_pipemisc(struct drm_crtc *crtc)
8256{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008257 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308259 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008260
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008261 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008262 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008263
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008264 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008265 case 18:
8266 val |= PIPEMISC_DITHER_6_BPC;
8267 break;
8268 case 24:
8269 val |= PIPEMISC_DITHER_8_BPC;
8270 break;
8271 case 30:
8272 val |= PIPEMISC_DITHER_10_BPC;
8273 break;
8274 case 36:
8275 val |= PIPEMISC_DITHER_12_BPC;
8276 break;
8277 default:
8278 /* Case prevented by pipe_config_set_bpp. */
8279 BUG();
8280 }
8281
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008282 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008283 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8284
Shashank Sharmab22ca992017-07-24 19:19:32 +05308285 if (config->ycbcr420) {
8286 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8287 PIPEMISC_YUV420_ENABLE |
8288 PIPEMISC_YUV420_MODE_FULL_BLEND;
8289 }
8290
Jani Nikula391bf042016-03-18 17:05:40 +02008291 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008292 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008293}
8294
Paulo Zanonid4b19312012-11-29 11:29:32 -02008295int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8296{
8297 /*
8298 * Account for spread spectrum to avoid
8299 * oversubscribing the link. Max center spread
8300 * is 2.5%; use 5% for safety's sake.
8301 */
8302 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008303 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008304}
8305
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008306static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008307{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008308 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008309}
8310
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008311static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8312 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008313 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008314{
8315 struct drm_crtc *crtc = &intel_crtc->base;
8316 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008317 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008318 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008319 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008320
Chris Wilsonc1858122010-12-03 21:35:48 +00008321 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008322 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008323 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008324 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008325 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008326 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008327 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008328 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008329 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008330
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008331 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008332
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008333 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8334 fp |= FP_CB_TUNE;
8335
8336 if (reduced_clock) {
8337 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8338
8339 if (reduced_clock->m < factor * reduced_clock->n)
8340 fp2 |= FP_CB_TUNE;
8341 } else {
8342 fp2 = fp;
8343 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008344
Chris Wilson5eddb702010-09-11 13:48:45 +01008345 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008346
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008347 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008348 dpll |= DPLLB_MODE_LVDS;
8349 else
8350 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008351
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008352 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008353 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008354
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008355 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8356 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008357 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008358
Ville Syrjälä37a56502016-06-22 21:57:04 +03008359 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008360 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008361
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008362 /*
8363 * The high speed IO clock is only really required for
8364 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8365 * possible to share the DPLL between CRT and HDMI. Enabling
8366 * the clock needlessly does no real harm, except use up a
8367 * bit of power potentially.
8368 *
8369 * We'll limit this to IVB with 3 pipes, since it has only two
8370 * DPLLs and so DPLL sharing is the only way to get three pipes
8371 * driving PCH ports at the same time. On SNB we could do this,
8372 * and potentially avoid enabling the second DPLL, but it's not
8373 * clear if it''s a win or loss power wise. No point in doing
8374 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8375 */
8376 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8377 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8378 dpll |= DPLL_SDVO_HIGH_SPEED;
8379
Eric Anholta07d6782011-03-30 13:01:08 -07008380 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008381 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008382 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008383 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008384
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008385 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008386 case 5:
8387 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8388 break;
8389 case 7:
8390 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8391 break;
8392 case 10:
8393 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8394 break;
8395 case 14:
8396 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8397 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008398 }
8399
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008400 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8401 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008402 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008403 else
8404 dpll |= PLL_REF_INPUT_DREFCLK;
8405
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008406 dpll |= DPLL_VCO_ENABLE;
8407
8408 crtc_state->dpll_hw_state.dpll = dpll;
8409 crtc_state->dpll_hw_state.fp0 = fp;
8410 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008411}
8412
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008413static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8414 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008415{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008416 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008417 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008418 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008419 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008420
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008421 memset(&crtc_state->dpll_hw_state, 0,
8422 sizeof(crtc_state->dpll_hw_state));
8423
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008424 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8425 if (!crtc_state->has_pch_encoder)
8426 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008427
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008428 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008429 if (intel_panel_use_ssc(dev_priv)) {
8430 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8431 dev_priv->vbt.lvds_ssc_freq);
8432 refclk = dev_priv->vbt.lvds_ssc_freq;
8433 }
8434
8435 if (intel_is_dual_link_lvds(dev)) {
8436 if (refclk == 100000)
8437 limit = &intel_limits_ironlake_dual_lvds_100m;
8438 else
8439 limit = &intel_limits_ironlake_dual_lvds;
8440 } else {
8441 if (refclk == 100000)
8442 limit = &intel_limits_ironlake_single_lvds_100m;
8443 else
8444 limit = &intel_limits_ironlake_single_lvds;
8445 }
8446 } else {
8447 limit = &intel_limits_ironlake_dac;
8448 }
8449
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008450 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008451 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8452 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008453 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8454 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008455 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008456
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008457 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008458
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008459 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008460 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8461 pipe_name(crtc->pipe));
8462 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008463 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008464
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008465 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008466}
8467
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008468static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8469 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008470{
8471 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008472 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008473 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008474
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008475 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8476 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8477 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8478 & ~TU_SIZE_MASK;
8479 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8480 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8481 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8482}
8483
8484static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8485 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008486 struct intel_link_m_n *m_n,
8487 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008488{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008489 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008490 enum pipe pipe = crtc->pipe;
8491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008492 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008493 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8494 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8495 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8496 & ~TU_SIZE_MASK;
8497 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8498 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8499 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008500 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8501 * gen < 8) and if DRRS is supported (to make sure the
8502 * registers are not unnecessarily read).
8503 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008504 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008505 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008506 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8507 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8508 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8509 & ~TU_SIZE_MASK;
8510 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8511 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8512 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8513 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008514 } else {
8515 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8516 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8517 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8518 & ~TU_SIZE_MASK;
8519 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8520 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8521 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8522 }
8523}
8524
8525void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008526 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008527{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008528 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008529 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8530 else
8531 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008532 &pipe_config->dp_m_n,
8533 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008534}
8535
Daniel Vetter72419202013-04-04 13:28:53 +02008536static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008537 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008538{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008539 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008540 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008541}
8542
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008543static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008544 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008545{
8546 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008547 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008548 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8549 uint32_t ps_ctrl = 0;
8550 int id = -1;
8551 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008552
Chandra Kondurua1b22782015-04-07 15:28:45 -07008553 /* find scaler attached to this pipe */
8554 for (i = 0; i < crtc->num_scalers; i++) {
8555 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8556 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8557 id = i;
8558 pipe_config->pch_pfit.enabled = true;
8559 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8560 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8561 break;
8562 }
8563 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008564
Chandra Kondurua1b22782015-04-07 15:28:45 -07008565 scaler_state->scaler_id = id;
8566 if (id >= 0) {
8567 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8568 } else {
8569 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008570 }
8571}
8572
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008573static void
8574skylake_get_initial_plane_config(struct intel_crtc *crtc,
8575 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008576{
8577 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008578 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008579 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8580 enum plane_id plane_id = plane->id;
8581 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008582 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008583 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008584 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008585 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008586 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008587
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008588 if (!plane->get_hw_state(plane))
8589 return;
8590
Damien Lespiaud9806c92015-01-21 14:07:19 +00008591 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008592 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008593 DRM_DEBUG_KMS("failed to alloc fb\n");
8594 return;
8595 }
8596
Damien Lespiau1b842c82015-01-21 13:50:54 +00008597 fb = &intel_fb->base;
8598
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008599 fb->dev = dev;
8600
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008601 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008602
James Ausmusb5972772018-01-30 11:49:16 -02008603 if (INTEL_GEN(dev_priv) >= 11)
8604 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8605 else
8606 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008607
8608 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008609 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008610 alpha &= PLANE_COLOR_ALPHA_MASK;
8611 } else {
8612 alpha = val & PLANE_CTL_ALPHA_MASK;
8613 }
8614
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008615 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008616 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008617 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008618
Damien Lespiau40f46282015-02-27 11:15:21 +00008619 tiling = val & PLANE_CTL_TILED_MASK;
8620 switch (tiling) {
8621 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008622 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008623 break;
8624 case PLANE_CTL_TILED_X:
8625 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008626 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008627 break;
8628 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008629 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8630 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8631 else
8632 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008633 break;
8634 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008635 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8636 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8637 else
8638 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008639 break;
8640 default:
8641 MISSING_CASE(tiling);
8642 goto error;
8643 }
8644
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008645 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008646 plane_config->base = base;
8647
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008648 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008649
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008650 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008651 fb->height = ((val >> 16) & 0xfff) + 1;
8652 fb->width = ((val >> 0) & 0x1fff) + 1;
8653
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008654 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008655 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008656 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8657
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008658 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008659
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008660 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008661
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008662 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8663 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008664 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008665 plane_config->size);
8666
Damien Lespiau2d140302015-02-05 17:22:18 +00008667 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008668 return;
8669
8670error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008671 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008672}
8673
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008674static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008675 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008676{
8677 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008678 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008679 uint32_t tmp;
8680
8681 tmp = I915_READ(PF_CTL(crtc->pipe));
8682
8683 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008684 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008685 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8686 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008687
8688 /* We currently do not free assignements of panel fitters on
8689 * ivb/hsw (since we don't use the higher upscaling modes which
8690 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008691 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008692 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8693 PF_PIPE_SEL_IVB(crtc->pipe));
8694 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008695 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008696}
8697
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008698static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008699 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008700{
8701 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008702 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008703 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008704 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008705 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008706
Imre Deak17290502016-02-12 18:55:11 +02008707 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8708 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008709 return false;
8710
Daniel Vettere143a212013-07-04 12:01:15 +02008711 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008712 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008713
Imre Deak17290502016-02-12 18:55:11 +02008714 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008715 tmp = I915_READ(PIPECONF(crtc->pipe));
8716 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008717 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008718
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008719 switch (tmp & PIPECONF_BPC_MASK) {
8720 case PIPECONF_6BPC:
8721 pipe_config->pipe_bpp = 18;
8722 break;
8723 case PIPECONF_8BPC:
8724 pipe_config->pipe_bpp = 24;
8725 break;
8726 case PIPECONF_10BPC:
8727 pipe_config->pipe_bpp = 30;
8728 break;
8729 case PIPECONF_12BPC:
8730 pipe_config->pipe_bpp = 36;
8731 break;
8732 default:
8733 break;
8734 }
8735
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008736 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8737 pipe_config->limited_color_range = true;
8738
Daniel Vetterab9412b2013-05-03 11:49:46 +02008739 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008740 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008741 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008742
Daniel Vetter88adfff2013-03-28 10:42:01 +01008743 pipe_config->has_pch_encoder = true;
8744
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008745 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8746 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8747 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008748
8749 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008750
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008751 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008752 /*
8753 * The pipe->pch transcoder and pch transcoder->pll
8754 * mapping is fixed.
8755 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008756 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008757 } else {
8758 tmp = I915_READ(PCH_DPLL_SEL);
8759 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008760 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008761 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008762 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008763 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008764
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008765 pipe_config->shared_dpll =
8766 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8767 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008768
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008769 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8770 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008771
8772 tmp = pipe_config->dpll_hw_state.dpll;
8773 pipe_config->pixel_multiplier =
8774 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8775 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008776
8777 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008778 } else {
8779 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008780 }
8781
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008782 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008783 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008784
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008785 ironlake_get_pfit_config(crtc, pipe_config);
8786
Imre Deak17290502016-02-12 18:55:11 +02008787 ret = true;
8788
8789out:
8790 intel_display_power_put(dev_priv, power_domain);
8791
8792 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008793}
8794
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008795static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8796{
Chris Wilson91c8a322016-07-05 10:40:23 +01008797 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008798 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008799
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008800 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008801 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008802 pipe_name(crtc->pipe));
8803
Imre Deak9c3a16c2017-08-14 18:15:30 +03008804 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8805 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008806 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008807 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8808 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008809 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008810 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008811 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008812 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008813 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008814 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008815 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008816 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008817 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008818 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008819 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008820
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008821 /*
8822 * In theory we can still leave IRQs enabled, as long as only the HPD
8823 * interrupts remain enabled. We used to check for that, but since it's
8824 * gen-specific and since we only disable LCPLL after we fully disable
8825 * the interrupts, the check below should be enough.
8826 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008827 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008828}
8829
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008830static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8831{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008832 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008833 return I915_READ(D_COMP_HSW);
8834 else
8835 return I915_READ(D_COMP_BDW);
8836}
8837
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008838static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8839{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008840 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008841 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008842 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8843 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008844 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008845 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008846 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008847 I915_WRITE(D_COMP_BDW, val);
8848 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008849 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008850}
8851
8852/*
8853 * This function implements pieces of two sequences from BSpec:
8854 * - Sequence for display software to disable LCPLL
8855 * - Sequence for display software to allow package C8+
8856 * The steps implemented here are just the steps that actually touch the LCPLL
8857 * register. Callers should take care of disabling all the display engine
8858 * functions, doing the mode unset, fixing interrupts, etc.
8859 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008860static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8861 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008862{
8863 uint32_t val;
8864
8865 assert_can_disable_lcpll(dev_priv);
8866
8867 val = I915_READ(LCPLL_CTL);
8868
8869 if (switch_to_fclk) {
8870 val |= LCPLL_CD_SOURCE_FCLK;
8871 I915_WRITE(LCPLL_CTL, val);
8872
Imre Deakf53dd632016-06-28 13:37:32 +03008873 if (wait_for_us(I915_READ(LCPLL_CTL) &
8874 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008875 DRM_ERROR("Switching to FCLK failed\n");
8876
8877 val = I915_READ(LCPLL_CTL);
8878 }
8879
8880 val |= LCPLL_PLL_DISABLE;
8881 I915_WRITE(LCPLL_CTL, val);
8882 POSTING_READ(LCPLL_CTL);
8883
Chris Wilson24d84412016-06-30 15:33:07 +01008884 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008885 DRM_ERROR("LCPLL still locked\n");
8886
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008887 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008888 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008889 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008890 ndelay(100);
8891
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008892 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8893 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008894 DRM_ERROR("D_COMP RCOMP still in progress\n");
8895
8896 if (allow_power_down) {
8897 val = I915_READ(LCPLL_CTL);
8898 val |= LCPLL_POWER_DOWN_ALLOW;
8899 I915_WRITE(LCPLL_CTL, val);
8900 POSTING_READ(LCPLL_CTL);
8901 }
8902}
8903
8904/*
8905 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8906 * source.
8907 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008908static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008909{
8910 uint32_t val;
8911
8912 val = I915_READ(LCPLL_CTL);
8913
8914 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8915 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8916 return;
8917
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008918 /*
8919 * Make sure we're not on PC8 state before disabling PC8, otherwise
8920 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008921 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008922 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008923
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008924 if (val & LCPLL_POWER_DOWN_ALLOW) {
8925 val &= ~LCPLL_POWER_DOWN_ALLOW;
8926 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008927 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008928 }
8929
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008930 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008931 val |= D_COMP_COMP_FORCE;
8932 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008933 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008934
8935 val = I915_READ(LCPLL_CTL);
8936 val &= ~LCPLL_PLL_DISABLE;
8937 I915_WRITE(LCPLL_CTL, val);
8938
Chris Wilson93220c02016-06-30 15:33:08 +01008939 if (intel_wait_for_register(dev_priv,
8940 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8941 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008942 DRM_ERROR("LCPLL not locked yet\n");
8943
8944 if (val & LCPLL_CD_SOURCE_FCLK) {
8945 val = I915_READ(LCPLL_CTL);
8946 val &= ~LCPLL_CD_SOURCE_FCLK;
8947 I915_WRITE(LCPLL_CTL, val);
8948
Imre Deakf53dd632016-06-28 13:37:32 +03008949 if (wait_for_us((I915_READ(LCPLL_CTL) &
8950 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008951 DRM_ERROR("Switching back to LCPLL failed\n");
8952 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008953
Mika Kuoppala59bad942015-01-16 11:34:40 +02008954 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008955
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008956 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008957 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008958}
8959
Paulo Zanoni765dab672014-03-07 20:08:18 -03008960/*
8961 * Package states C8 and deeper are really deep PC states that can only be
8962 * reached when all the devices on the system allow it, so even if the graphics
8963 * device allows PC8+, it doesn't mean the system will actually get to these
8964 * states. Our driver only allows PC8+ when going into runtime PM.
8965 *
8966 * The requirements for PC8+ are that all the outputs are disabled, the power
8967 * well is disabled and most interrupts are disabled, and these are also
8968 * requirements for runtime PM. When these conditions are met, we manually do
8969 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8970 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8971 * hang the machine.
8972 *
8973 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8974 * the state of some registers, so when we come back from PC8+ we need to
8975 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8976 * need to take care of the registers kept by RC6. Notice that this happens even
8977 * if we don't put the device in PCI D3 state (which is what currently happens
8978 * because of the runtime PM support).
8979 *
8980 * For more, read "Display Sequences for Package C8" on the hardware
8981 * documentation.
8982 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008983void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008984{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008985 uint32_t val;
8986
Paulo Zanonic67a4702013-08-19 13:18:09 -03008987 DRM_DEBUG_KMS("Enabling package C8+\n");
8988
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008989 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008990 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8991 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8992 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8993 }
8994
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008995 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008996 hsw_disable_lcpll(dev_priv, true, true);
8997}
8998
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008999void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009000{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009001 uint32_t val;
9002
Paulo Zanonic67a4702013-08-19 13:18:09 -03009003 DRM_DEBUG_KMS("Disabling package C8+\n");
9004
9005 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009006 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009007
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009008 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009009 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9010 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9011 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9012 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009013}
9014
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009015static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9016 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009017{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009018 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009019 struct intel_encoder *encoder =
9020 intel_ddi_get_crtc_new_encoder(crtc_state);
9021
9022 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9023 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9024 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009025 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009026 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009027 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009028
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009029 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009030}
9031
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009032static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9033 enum port port,
9034 struct intel_crtc_state *pipe_config)
9035{
9036 enum intel_dpll_id id;
9037 u32 temp;
9038
9039 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009040 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009041
9042 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9043 return;
9044
9045 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9046}
9047
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309048static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9049 enum port port,
9050 struct intel_crtc_state *pipe_config)
9051{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009052 enum intel_dpll_id id;
9053
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309054 switch (port) {
9055 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009056 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309057 break;
9058 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009059 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309060 break;
9061 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009062 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309063 break;
9064 default:
9065 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009066 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309067 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009068
9069 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309070}
9071
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009072static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9073 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009074 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009075{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009076 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009077 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009078
9079 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009080 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009081
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009082 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009083 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009084
9085 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009086}
9087
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009088static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9089 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009090 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009091{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009092 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009093 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009094
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009095 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009096 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009097 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009098 break;
9099 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009100 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009101 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009102 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009103 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009104 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009105 case PORT_CLK_SEL_LCPLL_810:
9106 id = DPLL_ID_LCPLL_810;
9107 break;
9108 case PORT_CLK_SEL_LCPLL_1350:
9109 id = DPLL_ID_LCPLL_1350;
9110 break;
9111 case PORT_CLK_SEL_LCPLL_2700:
9112 id = DPLL_ID_LCPLL_2700;
9113 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009114 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009115 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009116 /* fall through */
9117 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009118 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009119 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009120
9121 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009122}
9123
Jani Nikulacf304292016-03-18 17:05:41 +02009124static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9125 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009126 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009127{
9128 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009129 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009130 enum intel_display_power_domain power_domain;
9131 u32 tmp;
9132
Imre Deakd9a7bc62016-05-12 16:18:50 +03009133 /*
9134 * The pipe->transcoder mapping is fixed with the exception of the eDP
9135 * transcoder handled below.
9136 */
Jani Nikulacf304292016-03-18 17:05:41 +02009137 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9138
9139 /*
9140 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9141 * consistency and less surprising code; it's in always on power).
9142 */
9143 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9144 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9145 enum pipe trans_edp_pipe;
9146 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9147 default:
9148 WARN(1, "unknown pipe linked to edp transcoder\n");
9149 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9150 case TRANS_DDI_EDP_INPUT_A_ON:
9151 trans_edp_pipe = PIPE_A;
9152 break;
9153 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9154 trans_edp_pipe = PIPE_B;
9155 break;
9156 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9157 trans_edp_pipe = PIPE_C;
9158 break;
9159 }
9160
9161 if (trans_edp_pipe == crtc->pipe)
9162 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9163 }
9164
9165 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9166 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9167 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009168 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009169
9170 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9171
9172 return tmp & PIPECONF_ENABLE;
9173}
9174
Jani Nikula4d1de972016-03-18 17:05:42 +02009175static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9176 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009177 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009178{
9179 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009180 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009181 enum intel_display_power_domain power_domain;
9182 enum port port;
9183 enum transcoder cpu_transcoder;
9184 u32 tmp;
9185
Jani Nikula4d1de972016-03-18 17:05:42 +02009186 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9187 if (port == PORT_A)
9188 cpu_transcoder = TRANSCODER_DSI_A;
9189 else
9190 cpu_transcoder = TRANSCODER_DSI_C;
9191
9192 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9193 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9194 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009195 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009196
Imre Deakdb18b6a2016-03-24 12:41:40 +02009197 /*
9198 * The PLL needs to be enabled with a valid divider
9199 * configuration, otherwise accessing DSI registers will hang
9200 * the machine. See BSpec North Display Engine
9201 * registers/MIPI[BXT]. We can break out here early, since we
9202 * need the same DSI PLL to be enabled for both DSI ports.
9203 */
9204 if (!intel_dsi_pll_is_enabled(dev_priv))
9205 break;
9206
Jani Nikula4d1de972016-03-18 17:05:42 +02009207 /* XXX: this works for video mode only */
9208 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9209 if (!(tmp & DPI_ENABLE))
9210 continue;
9211
9212 tmp = I915_READ(MIPI_CTRL(port));
9213 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9214 continue;
9215
9216 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009217 break;
9218 }
9219
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009220 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009221}
9222
Daniel Vetter26804af2014-06-25 22:01:55 +03009223static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009224 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009225{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009226 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009227 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009228 enum port port;
9229 uint32_t tmp;
9230
9231 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9232
9233 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9234
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009235 if (IS_CANNONLAKE(dev_priv))
9236 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9237 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009238 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009239 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309240 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009241 else
9242 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009243
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009244 pll = pipe_config->shared_dpll;
9245 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009246 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9247 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009248 }
9249
Daniel Vetter26804af2014-06-25 22:01:55 +03009250 /*
9251 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9252 * DDI E. So just check whether this pipe is wired to DDI E and whether
9253 * the PCH transcoder is on.
9254 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009255 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009256 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009257 pipe_config->has_pch_encoder = true;
9258
9259 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9260 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9261 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9262
9263 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9264 }
9265}
9266
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009267static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009268 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009269{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009270 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009271 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009272 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009273 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009274
Imre Deake79dfb52017-07-20 01:50:57 +03009275 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009276
Imre Deak17290502016-02-12 18:55:11 +02009277 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9278 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009279 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009280 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009281
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009282 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009283
Jani Nikulacf304292016-03-18 17:05:41 +02009284 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009285
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009286 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009287 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9288 WARN_ON(active);
9289 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009290 }
9291
Jani Nikulacf304292016-03-18 17:05:41 +02009292 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009293 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009294
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009295 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009296 haswell_get_ddi_port_state(crtc, pipe_config);
9297 intel_get_pipe_timings(crtc, pipe_config);
9298 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009299
Jani Nikulabc58be62016-03-18 17:05:39 +02009300 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009301
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009302 pipe_config->gamma_mode =
9303 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9304
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009305 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309306 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9307 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9308
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009309 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309310 bool blend_mode_420 = tmp &
9311 PIPEMISC_YUV420_MODE_FULL_BLEND;
9312
9313 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9314 if (pipe_config->ycbcr420 != clrspace_yuv ||
9315 pipe_config->ycbcr420 != blend_mode_420)
9316 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9317 } else if (clrspace_yuv) {
9318 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9319 }
9320 }
9321
Imre Deak17290502016-02-12 18:55:11 +02009322 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9323 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009324 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009325 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009326 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009327 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009328 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009329 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009330
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009331 if (hsw_crtc_supports_ips(crtc)) {
9332 if (IS_HASWELL(dev_priv))
9333 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9334 else {
9335 /*
9336 * We cannot readout IPS state on broadwell, set to
9337 * true so we can set it to a defined state on first
9338 * commit.
9339 */
9340 pipe_config->ips_enabled = true;
9341 }
9342 }
9343
Jani Nikula4d1de972016-03-18 17:05:42 +02009344 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9345 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009346 pipe_config->pixel_multiplier =
9347 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9348 } else {
9349 pipe_config->pixel_multiplier = 1;
9350 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009351
Imre Deak17290502016-02-12 18:55:11 +02009352out:
9353 for_each_power_domain(power_domain, power_domain_mask)
9354 intel_display_power_put(dev_priv, power_domain);
9355
Jani Nikulacf304292016-03-18 17:05:41 +02009356 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009357}
9358
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009359static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009360{
9361 struct drm_i915_private *dev_priv =
9362 to_i915(plane_state->base.plane->dev);
9363 const struct drm_framebuffer *fb = plane_state->base.fb;
9364 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9365 u32 base;
9366
9367 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9368 base = obj->phys_handle->busaddr;
9369 else
9370 base = intel_plane_ggtt_offset(plane_state);
9371
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009372 base += plane_state->main.offset;
9373
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009374 /* ILK+ do this automagically */
9375 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009376 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009377 base += (plane_state->base.crtc_h *
9378 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9379
9380 return base;
9381}
9382
Ville Syrjäläed270222017-03-27 21:55:36 +03009383static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9384{
9385 int x = plane_state->base.crtc_x;
9386 int y = plane_state->base.crtc_y;
9387 u32 pos = 0;
9388
9389 if (x < 0) {
9390 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9391 x = -x;
9392 }
9393 pos |= x << CURSOR_X_SHIFT;
9394
9395 if (y < 0) {
9396 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9397 y = -y;
9398 }
9399 pos |= y << CURSOR_Y_SHIFT;
9400
9401 return pos;
9402}
9403
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009404static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9405{
9406 const struct drm_mode_config *config =
9407 &plane_state->base.plane->dev->mode_config;
9408 int width = plane_state->base.crtc_w;
9409 int height = plane_state->base.crtc_h;
9410
9411 return width > 0 && width <= config->cursor_width &&
9412 height > 0 && height <= config->cursor_height;
9413}
9414
Ville Syrjälä659056f2017-03-27 21:55:39 +03009415static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9416 struct intel_plane_state *plane_state)
9417{
9418 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009419 int src_x, src_y;
9420 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009421 int ret;
9422
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009423 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9424 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009425 DRM_PLANE_HELPER_NO_SCALING,
9426 DRM_PLANE_HELPER_NO_SCALING,
9427 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009428 if (ret)
9429 return ret;
9430
9431 if (!fb)
9432 return 0;
9433
9434 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9435 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9436 return -EINVAL;
9437 }
9438
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009439 src_x = plane_state->base.src_x >> 16;
9440 src_y = plane_state->base.src_y >> 16;
9441
9442 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9443 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9444
9445 if (src_x != 0 || src_y != 0) {
9446 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9447 return -EINVAL;
9448 }
9449
9450 plane_state->main.offset = offset;
9451
Ville Syrjälä659056f2017-03-27 21:55:39 +03009452 return 0;
9453}
9454
Ville Syrjälä292889e2017-03-17 23:18:01 +02009455static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9456 const struct intel_plane_state *plane_state)
9457{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009458 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009459
Ville Syrjälä292889e2017-03-17 23:18:01 +02009460 return CURSOR_ENABLE |
9461 CURSOR_GAMMA_ENABLE |
9462 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009463 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009464}
9465
Ville Syrjälä659056f2017-03-27 21:55:39 +03009466static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9467{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009468 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009469
9470 /*
9471 * 845g/865g are only limited by the width of their cursors,
9472 * the height is arbitrary up to the precision of the register.
9473 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009474 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009475}
9476
9477static int i845_check_cursor(struct intel_plane *plane,
9478 struct intel_crtc_state *crtc_state,
9479 struct intel_plane_state *plane_state)
9480{
9481 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009482 int ret;
9483
9484 ret = intel_check_cursor(crtc_state, plane_state);
9485 if (ret)
9486 return ret;
9487
9488 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009489 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009490 return 0;
9491
9492 /* Check for which cursor types we support */
9493 if (!i845_cursor_size_ok(plane_state)) {
9494 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9495 plane_state->base.crtc_w,
9496 plane_state->base.crtc_h);
9497 return -EINVAL;
9498 }
9499
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009500 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009501 case 256:
9502 case 512:
9503 case 1024:
9504 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009505 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009506 default:
9507 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9508 fb->pitches[0]);
9509 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009510 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009511
Ville Syrjälä659056f2017-03-27 21:55:39 +03009512 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9513
9514 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009515}
9516
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009517static void i845_update_cursor(struct intel_plane *plane,
9518 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009519 const struct intel_plane_state *plane_state)
9520{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009521 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009522 u32 cntl = 0, base = 0, pos = 0, size = 0;
9523 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009524
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009525 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009526 unsigned int width = plane_state->base.crtc_w;
9527 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009528
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009529 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009530 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009531
9532 base = intel_cursor_base(plane_state);
9533 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009534 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009535
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009536 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9537
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009538 /* On these chipsets we can only modify the base/size/stride
9539 * whilst the cursor is disabled.
9540 */
9541 if (plane->cursor.base != base ||
9542 plane->cursor.size != size ||
9543 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009544 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009545 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009546 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009547 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009548 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009549
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009550 plane->cursor.base = base;
9551 plane->cursor.size = size;
9552 plane->cursor.cntl = cntl;
9553 } else {
9554 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009555 }
9556
Ville Syrjälä75343a42017-03-27 21:55:38 +03009557 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009558
9559 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9560}
9561
9562static void i845_disable_cursor(struct intel_plane *plane,
9563 struct intel_crtc *crtc)
9564{
9565 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009566}
9567
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009568static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9569{
9570 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9571 enum intel_display_power_domain power_domain;
9572 bool ret;
9573
9574 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9575 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9576 return false;
9577
9578 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9579
9580 intel_display_power_put(dev_priv, power_domain);
9581
9582 return ret;
9583}
9584
Ville Syrjälä292889e2017-03-17 23:18:01 +02009585static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9586 const struct intel_plane_state *plane_state)
9587{
9588 struct drm_i915_private *dev_priv =
9589 to_i915(plane_state->base.plane->dev);
9590 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009591 u32 cntl;
9592
9593 cntl = MCURSOR_GAMMA_ENABLE;
9594
9595 if (HAS_DDI(dev_priv))
9596 cntl |= CURSOR_PIPE_CSC_ENABLE;
9597
Ville Syrjälä32ea06b2018-01-30 22:38:01 +02009598 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
9599 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009600
9601 switch (plane_state->base.crtc_w) {
9602 case 64:
9603 cntl |= CURSOR_MODE_64_ARGB_AX;
9604 break;
9605 case 128:
9606 cntl |= CURSOR_MODE_128_ARGB_AX;
9607 break;
9608 case 256:
9609 cntl |= CURSOR_MODE_256_ARGB_AX;
9610 break;
9611 default:
9612 MISSING_CASE(plane_state->base.crtc_w);
9613 return 0;
9614 }
9615
Robert Fossc2c446a2017-05-19 16:50:17 -04009616 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009617 cntl |= CURSOR_ROTATE_180;
9618
9619 return cntl;
9620}
9621
Ville Syrjälä659056f2017-03-27 21:55:39 +03009622static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009623{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009624 struct drm_i915_private *dev_priv =
9625 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009626 int width = plane_state->base.crtc_w;
9627 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009628
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009629 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009630 return false;
9631
Ville Syrjälä024faac2017-03-27 21:55:42 +03009632 /* Cursor width is limited to a few power-of-two sizes */
9633 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009634 case 256:
9635 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009636 case 64:
9637 break;
9638 default:
9639 return false;
9640 }
9641
Ville Syrjälädc41c152014-08-13 11:57:05 +03009642 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009643 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9644 * height from 8 lines up to the cursor width, when the
9645 * cursor is not rotated. Everything else requires square
9646 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009647 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009648 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009649 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009650 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009651 return false;
9652 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009653 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009654 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009655 }
9656
9657 return true;
9658}
9659
Ville Syrjälä659056f2017-03-27 21:55:39 +03009660static int i9xx_check_cursor(struct intel_plane *plane,
9661 struct intel_crtc_state *crtc_state,
9662 struct intel_plane_state *plane_state)
9663{
9664 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9665 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009666 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009667 int ret;
9668
9669 ret = intel_check_cursor(crtc_state, plane_state);
9670 if (ret)
9671 return ret;
9672
9673 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009674 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009675 return 0;
9676
9677 /* Check for which cursor types we support */
9678 if (!i9xx_cursor_size_ok(plane_state)) {
9679 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9680 plane_state->base.crtc_w,
9681 plane_state->base.crtc_h);
9682 return -EINVAL;
9683 }
9684
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009685 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9686 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9687 fb->pitches[0], plane_state->base.crtc_w);
9688 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009689 }
9690
9691 /*
9692 * There's something wrong with the cursor on CHV pipe C.
9693 * If it straddles the left edge of the screen then
9694 * moving it away from the edge or disabling it often
9695 * results in a pipe underrun, and often that can lead to
9696 * dead pipe (constant underrun reported, and it scans
9697 * out just a solid color). To recover from that, the
9698 * display power well must be turned off and on again.
9699 * Refuse the put the cursor into that compromised position.
9700 */
9701 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9702 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9703 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9704 return -EINVAL;
9705 }
9706
9707 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9708
9709 return 0;
9710}
9711
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009712static void i9xx_update_cursor(struct intel_plane *plane,
9713 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309714 const struct intel_plane_state *plane_state)
9715{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009716 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9717 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009718 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009719 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309720
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009721 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009722 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009723
Ville Syrjälä024faac2017-03-27 21:55:42 +03009724 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9725 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9726
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009727 base = intel_cursor_base(plane_state);
9728 pos = intel_cursor_position(plane_state);
9729 }
9730
9731 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9732
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009733 /*
9734 * On some platforms writing CURCNTR first will also
9735 * cause CURPOS to be armed by the CURBASE write.
9736 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009737 * arm itself. Thus we always start the full update
9738 * with a CURCNTR write.
9739 *
9740 * On other platforms CURPOS always requires the
9741 * CURBASE write to arm the update. Additonally
9742 * a write to any of the cursor register will cancel
9743 * an already armed cursor update. Thus leaving out
9744 * the CURBASE write after CURPOS could lead to a
9745 * cursor that doesn't appear to move, or even change
9746 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009747 *
9748 * CURCNTR and CUR_FBC_CTL are always
9749 * armed by the CURBASE write only.
9750 */
9751 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009752 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009753 plane->cursor.cntl != cntl) {
9754 I915_WRITE_FW(CURCNTR(pipe), cntl);
9755 if (HAS_CUR_FBC(dev_priv))
9756 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9757 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009758 I915_WRITE_FW(CURBASE(pipe), base);
9759
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009760 plane->cursor.base = base;
9761 plane->cursor.size = fbc_ctl;
9762 plane->cursor.cntl = cntl;
9763 } else {
9764 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009765 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009766 }
9767
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309768 POSTING_READ_FW(CURBASE(pipe));
9769
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009770 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009771}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009772
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009773static void i9xx_disable_cursor(struct intel_plane *plane,
9774 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009775{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009776 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009777}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009778
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009779static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9780{
9781 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9782 enum intel_display_power_domain power_domain;
9783 enum pipe pipe = plane->pipe;
9784 bool ret;
9785
9786 /*
9787 * Not 100% correct for planes that can move between pipes,
9788 * but that's only the case for gen2-3 which don't have any
9789 * display power wells.
9790 */
9791 power_domain = POWER_DOMAIN_PIPE(pipe);
9792 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9793 return false;
9794
9795 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9796
9797 intel_display_power_put(dev_priv, power_domain);
9798
9799 return ret;
9800}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009801
Jesse Barnes79e53942008-11-07 14:24:08 -08009802/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009803static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009804 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9805 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9806};
9807
Daniel Vettera8bb6812014-02-10 18:00:39 +01009808struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009809intel_framebuffer_create(struct drm_i915_gem_object *obj,
9810 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009811{
9812 struct intel_framebuffer *intel_fb;
9813 int ret;
9814
9815 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009816 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009817 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009818
Chris Wilson24dbf512017-02-15 10:59:18 +00009819 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009820 if (ret)
9821 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009822
9823 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009824
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009825err:
9826 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009827 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009828}
9829
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009830static int intel_modeset_disable_planes(struct drm_atomic_state *state,
9831 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +01009832{
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009833 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009834 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009835 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009836
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009837 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009838 if (ret)
9839 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009840
9841 for_each_new_plane_in_state(state, plane, plane_state, i) {
9842 if (plane_state->crtc != crtc)
9843 continue;
9844
9845 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
9846 if (ret)
9847 return ret;
9848
9849 drm_atomic_set_fb_for_plane(plane_state, NULL);
9850 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009851
9852 return 0;
9853}
9854
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009855int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009856 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009857 struct intel_load_detect_pipe *old,
9858 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009859{
9860 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009861 struct intel_encoder *intel_encoder =
9862 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009863 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009864 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009865 struct drm_crtc *crtc = NULL;
9866 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009867 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -05009868 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009869 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009870 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009871 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009872 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009873
Chris Wilsond2dff872011-04-19 08:36:26 +01009874 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009875 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009876 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009877
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009878 old->restore_state = NULL;
9879
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009880 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009881
Jesse Barnes79e53942008-11-07 14:24:08 -08009882 /*
9883 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009884 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009885 * - if the connector already has an assigned crtc, use it (but make
9886 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009887 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009888 * - try to find the first unused crtc that can drive this connector,
9889 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009890 */
9891
9892 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009893 if (connector->state->crtc) {
9894 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009895
Rob Clark51fd3712013-11-19 12:10:12 -05009896 ret = drm_modeset_lock(&crtc->mutex, ctx);
9897 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009898 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009899
9900 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009901 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009902 }
9903
9904 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009905 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009906 i++;
9907 if (!(encoder->possible_crtcs & (1 << i)))
9908 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009909
9910 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9911 if (ret)
9912 goto fail;
9913
9914 if (possible_crtc->state->enable) {
9915 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009916 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009917 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009918
9919 crtc = possible_crtc;
9920 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009921 }
9922
9923 /*
9924 * If we didn't find an unused CRTC, don't use any.
9925 */
9926 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009927 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009928 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009929 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009930 }
9931
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009932found:
9933 intel_crtc = to_intel_crtc(crtc);
9934
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009935 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009936 restore_state = drm_atomic_state_alloc(dev);
9937 if (!state || !restore_state) {
9938 ret = -ENOMEM;
9939 goto fail;
9940 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009941
9942 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009943 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009944
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009945 connector_state = drm_atomic_get_connector_state(state, connector);
9946 if (IS_ERR(connector_state)) {
9947 ret = PTR_ERR(connector_state);
9948 goto fail;
9949 }
9950
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009951 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9952 if (ret)
9953 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009954
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009955 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9956 if (IS_ERR(crtc_state)) {
9957 ret = PTR_ERR(crtc_state);
9958 goto fail;
9959 }
9960
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009961 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009962
Chris Wilson64927112011-04-20 07:25:26 +01009963 if (!mode)
9964 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009965
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009966 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009967 if (ret)
9968 goto fail;
9969
Ville Syrjälä20bdc112017-12-20 10:35:45 +01009970 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009971 if (ret)
9972 goto fail;
9973
9974 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9975 if (!ret)
9976 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +02009977 if (!ret)
9978 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009979 if (ret) {
9980 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9981 goto fail;
9982 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009983
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009984 ret = drm_atomic_commit(state);
9985 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009986 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009987 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009988 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009989
9990 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009991 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009992
Jesse Barnes79e53942008-11-07 14:24:08 -08009993 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009994 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009995 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009996
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009997fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009998 if (state) {
9999 drm_atomic_state_put(state);
10000 state = NULL;
10001 }
10002 if (restore_state) {
10003 drm_atomic_state_put(restore_state);
10004 restore_state = NULL;
10005 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010006
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010007 if (ret == -EDEADLK)
10008 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010009
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010010 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010011}
10012
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010013void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010014 struct intel_load_detect_pipe *old,
10015 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010016{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010017 struct intel_encoder *intel_encoder =
10018 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010019 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010020 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010021 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010022
Chris Wilsond2dff872011-04-19 08:36:26 +010010023 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010024 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010025 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010026
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010027 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010028 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010029
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010030 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010031 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010032 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010033 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010034}
10035
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010036static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010037 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010038{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010039 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010040 u32 dpll = pipe_config->dpll_hw_state.dpll;
10041
10042 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010043 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010044 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010045 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010046 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010047 return 96000;
10048 else
10049 return 48000;
10050}
10051
Jesse Barnes79e53942008-11-07 14:24:08 -080010052/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010053static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010054 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010055{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010056 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010057 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010058 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010059 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010060 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010061 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010062 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010063 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010064
10065 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010066 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010067 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010068 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010069
10070 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010071 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010072 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10073 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010074 } else {
10075 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10076 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10077 }
10078
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010079 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010080 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010081 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10082 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010083 else
10084 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010085 DPLL_FPA01_P1_POST_DIV_SHIFT);
10086
10087 switch (dpll & DPLL_MODE_MASK) {
10088 case DPLLB_MODE_DAC_SERIAL:
10089 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10090 5 : 10;
10091 break;
10092 case DPLLB_MODE_LVDS:
10093 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10094 7 : 14;
10095 break;
10096 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010097 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010098 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010099 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010100 }
10101
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010102 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010103 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010104 else
Imre Deakdccbea32015-06-22 23:35:51 +030010105 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010106 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010107 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010108 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010109
10110 if (is_lvds) {
10111 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10112 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010113
10114 if (lvds & LVDS_CLKB_POWER_UP)
10115 clock.p2 = 7;
10116 else
10117 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010118 } else {
10119 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10120 clock.p1 = 2;
10121 else {
10122 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10123 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10124 }
10125 if (dpll & PLL_P2_DIVIDE_BY_4)
10126 clock.p2 = 4;
10127 else
10128 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010129 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010130
Imre Deakdccbea32015-06-22 23:35:51 +030010131 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010132 }
10133
Ville Syrjälä18442d02013-09-13 16:00:08 +030010134 /*
10135 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010136 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010137 * encoder's get_config() function.
10138 */
Imre Deakdccbea32015-06-22 23:35:51 +030010139 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010140}
10141
Ville Syrjälä6878da02013-09-13 15:59:11 +030010142int intel_dotclock_calculate(int link_freq,
10143 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010144{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010145 /*
10146 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010147 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010148 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010149 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010150 *
10151 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010152 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010153 */
10154
Ville Syrjälä6878da02013-09-13 15:59:11 +030010155 if (!m_n->link_n)
10156 return 0;
10157
Chris Wilson31236982017-09-13 11:51:53 +010010158 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010159}
10160
Ville Syrjälä18442d02013-09-13 16:00:08 +030010161static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010162 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010163{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010165
10166 /* read out port_clock from the DPLL */
10167 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010168
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010169 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010170 * In case there is an active pipe without active ports,
10171 * we may need some idea for the dotclock anyway.
10172 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010173 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010174 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010175 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010176 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010177}
10178
Ville Syrjäläde330812017-10-09 19:19:50 +030010179/* Returns the currently programmed mode of the given encoder. */
10180struct drm_display_mode *
10181intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010182{
Ville Syrjäläde330812017-10-09 19:19:50 +030010183 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10184 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010185 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010186 struct intel_crtc *crtc;
10187 enum pipe pipe;
10188
10189 if (!encoder->get_hw_state(encoder, &pipe))
10190 return NULL;
10191
10192 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010193
10194 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10195 if (!mode)
10196 return NULL;
10197
Ville Syrjäläde330812017-10-09 19:19:50 +030010198 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10199 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010200 kfree(mode);
10201 return NULL;
10202 }
10203
Ville Syrjäläde330812017-10-09 19:19:50 +030010204 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010205
Ville Syrjäläde330812017-10-09 19:19:50 +030010206 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10207 kfree(crtc_state);
10208 kfree(mode);
10209 return NULL;
10210 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010211
Ville Syrjäläde330812017-10-09 19:19:50 +030010212 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010213
Ville Syrjäläde330812017-10-09 19:19:50 +030010214 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010215
Ville Syrjäläde330812017-10-09 19:19:50 +030010216 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010217
Jesse Barnes79e53942008-11-07 14:24:08 -080010218 return mode;
10219}
10220
10221static void intel_crtc_destroy(struct drm_crtc *crtc)
10222{
10223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10224
10225 drm_crtc_cleanup(crtc);
10226 kfree(intel_crtc);
10227}
10228
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010229/**
10230 * intel_wm_need_update - Check whether watermarks need updating
10231 * @plane: drm plane
10232 * @state: new plane state
10233 *
10234 * Check current plane state versus the new one to determine whether
10235 * watermarks need to be recalculated.
10236 *
10237 * Returns true or false.
10238 */
10239static bool intel_wm_need_update(struct drm_plane *plane,
10240 struct drm_plane_state *state)
10241{
Matt Roperd21fbe82015-09-24 15:53:12 -070010242 struct intel_plane_state *new = to_intel_plane_state(state);
10243 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10244
10245 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010246 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010247 return true;
10248
10249 if (!cur->base.fb || !new->base.fb)
10250 return false;
10251
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010252 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010253 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010254 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10255 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10256 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10257 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010258 return true;
10259
10260 return false;
10261}
10262
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010263static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010264{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010265 int src_w = drm_rect_width(&state->base.src) >> 16;
10266 int src_h = drm_rect_height(&state->base.src) >> 16;
10267 int dst_w = drm_rect_width(&state->base.dst);
10268 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010269
10270 return (src_w != dst_w || src_h != dst_h);
10271}
10272
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010273int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10274 struct drm_crtc_state *crtc_state,
10275 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010276 struct drm_plane_state *plane_state)
10277{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010278 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010279 struct drm_crtc *crtc = crtc_state->crtc;
10280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010281 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010282 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010283 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010284 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010285 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010286 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010287 bool turn_off, turn_on, visible, was_visible;
10288 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010289 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010290
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010291 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010292 ret = skl_update_scaler_plane(
10293 to_intel_crtc_state(crtc_state),
10294 to_intel_plane_state(plane_state));
10295 if (ret)
10296 return ret;
10297 }
10298
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010299 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010300 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010301
10302 if (!was_crtc_enabled && WARN_ON(was_visible))
10303 was_visible = false;
10304
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010305 /*
10306 * Visibility is calculated as if the crtc was on, but
10307 * after scaler setup everything depends on it being off
10308 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010309 *
10310 * FIXME this is wrong for watermarks. Watermarks should also
10311 * be computed as if the pipe would be active. Perhaps move
10312 * per-plane wm computation to the .check_plane() hook, and
10313 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010314 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010315 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010316 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010317 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10318 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010319
10320 if (!was_visible && !visible)
10321 return 0;
10322
Maarten Lankhorste8861672016-02-24 11:24:26 +010010323 if (fb != old_plane_state->base.fb)
10324 pipe_config->fb_changed = true;
10325
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010326 turn_off = was_visible && (!visible || mode_changed);
10327 turn_on = visible && (!was_visible || mode_changed);
10328
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010329 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010330 intel_crtc->base.base.id, intel_crtc->base.name,
10331 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010332 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010333
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010334 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010335 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010336 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010337 turn_off, turn_on, mode_changed);
10338
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010339 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010340 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010341 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010342
10343 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010344 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010345 pipe_config->disable_cxsr = true;
10346 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010347 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010348 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010349
Ville Syrjälä852eb002015-06-24 22:00:07 +030010350 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010351 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010352 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010353 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010354 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010355 /* FIXME bollocks */
10356 pipe_config->update_wm_pre = true;
10357 pipe_config->update_wm_post = true;
10358 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010359 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010360
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010361 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010362 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010363
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010364 /*
10365 * WaCxSRDisabledForSpriteScaling:ivb
10366 *
10367 * cstate->update_wm was already set above, so this flag will
10368 * take effect when we commit and program watermarks.
10369 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010370 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010371 needs_scaling(to_intel_plane_state(plane_state)) &&
10372 !needs_scaling(old_plane_state))
10373 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010374
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010375 return 0;
10376}
10377
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010378static bool encoders_cloneable(const struct intel_encoder *a,
10379 const struct intel_encoder *b)
10380{
10381 /* masks could be asymmetric, so check both ways */
10382 return a == b || (a->cloneable & (1 << b->type) &&
10383 b->cloneable & (1 << a->type));
10384}
10385
10386static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10387 struct intel_crtc *crtc,
10388 struct intel_encoder *encoder)
10389{
10390 struct intel_encoder *source_encoder;
10391 struct drm_connector *connector;
10392 struct drm_connector_state *connector_state;
10393 int i;
10394
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010395 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010396 if (connector_state->crtc != &crtc->base)
10397 continue;
10398
10399 source_encoder =
10400 to_intel_encoder(connector_state->best_encoder);
10401 if (!encoders_cloneable(encoder, source_encoder))
10402 return false;
10403 }
10404
10405 return true;
10406}
10407
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010408static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10409 struct drm_crtc_state *crtc_state)
10410{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010411 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010412 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010414 struct intel_crtc_state *pipe_config =
10415 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010416 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010417 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010418 bool mode_changed = needs_modeset(crtc_state);
10419
Ville Syrjälä852eb002015-06-24 22:00:07 +030010420 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010421 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010422
Maarten Lankhorstad421372015-06-15 12:33:42 +020010423 if (mode_changed && crtc_state->enable &&
10424 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010425 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010426 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10427 pipe_config);
10428 if (ret)
10429 return ret;
10430 }
10431
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010432 if (crtc_state->color_mgmt_changed) {
10433 ret = intel_color_check(crtc, crtc_state);
10434 if (ret)
10435 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010436
10437 /*
10438 * Changing color management on Intel hardware is
10439 * handled as part of planes update.
10440 */
10441 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010442 }
10443
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010444 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010445 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010446 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010447 if (ret) {
10448 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010449 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010450 }
10451 }
10452
10453 if (dev_priv->display.compute_intermediate_wm &&
10454 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10455 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10456 return 0;
10457
10458 /*
10459 * Calculate 'intermediate' watermarks that satisfy both the
10460 * old state and the new state. We can program these
10461 * immediately.
10462 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010463 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010464 intel_crtc,
10465 pipe_config);
10466 if (ret) {
10467 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10468 return ret;
10469 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010470 } else if (dev_priv->display.compute_intermediate_wm) {
10471 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10472 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010473 }
10474
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010475 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010476 if (mode_changed)
10477 ret = skl_update_scaler_crtc(pipe_config);
10478
10479 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010480 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10481 pipe_config);
10482 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010483 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010484 pipe_config);
10485 }
10486
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010487 if (HAS_IPS(dev_priv))
10488 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10489
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010490 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010491}
10492
Jani Nikula65b38e02015-04-13 11:26:56 +030010493static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010494 .atomic_begin = intel_begin_crtc_commit,
10495 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010496 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010497};
10498
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010499static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10500{
10501 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010502 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010503
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010504 drm_connector_list_iter_begin(dev, &conn_iter);
10505 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010506 if (connector->base.state->crtc)
10507 drm_connector_unreference(&connector->base);
10508
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010509 if (connector->base.encoder) {
10510 connector->base.state->best_encoder =
10511 connector->base.encoder;
10512 connector->base.state->crtc =
10513 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010514
10515 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010516 } else {
10517 connector->base.state->best_encoder = NULL;
10518 connector->base.state->crtc = NULL;
10519 }
10520 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010521 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010522}
10523
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010524static void
Robin Schroereba905b2014-05-18 02:24:50 +020010525connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010526 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010527{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010528 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010529 int bpp = pipe_config->pipe_bpp;
10530
10531 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010532 connector->base.base.id,
10533 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010534
10535 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010536 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010537 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010538 bpp, info->bpc * 3);
10539 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010540 }
10541
Mario Kleiner196f9542016-07-06 12:05:45 +020010542 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010543 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010544 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10545 bpp);
10546 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010547 }
10548}
10549
10550static int
10551compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010552 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010553{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010554 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010555 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010556 struct drm_connector *connector;
10557 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010558 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010559
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010560 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10561 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010562 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010563 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010564 bpp = 12*3;
10565 else
10566 bpp = 8*3;
10567
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010568
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010569 pipe_config->pipe_bpp = bpp;
10570
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010571 state = pipe_config->base.state;
10572
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010573 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010574 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010575 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010576 continue;
10577
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010578 connected_sink_compute_bpp(to_intel_connector(connector),
10579 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010580 }
10581
10582 return bpp;
10583}
10584
Daniel Vetter644db712013-09-19 14:53:58 +020010585static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10586{
10587 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10588 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010589 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010590 mode->crtc_hdisplay, mode->crtc_hsync_start,
10591 mode->crtc_hsync_end, mode->crtc_htotal,
10592 mode->crtc_vdisplay, mode->crtc_vsync_start,
10593 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10594}
10595
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010596static inline void
10597intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010598 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010599{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010600 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10601 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010602 m_n->gmch_m, m_n->gmch_n,
10603 m_n->link_m, m_n->link_n, m_n->tu);
10604}
10605
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010606#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10607
10608static const char * const output_type_str[] = {
10609 OUTPUT_TYPE(UNUSED),
10610 OUTPUT_TYPE(ANALOG),
10611 OUTPUT_TYPE(DVO),
10612 OUTPUT_TYPE(SDVO),
10613 OUTPUT_TYPE(LVDS),
10614 OUTPUT_TYPE(TVOUT),
10615 OUTPUT_TYPE(HDMI),
10616 OUTPUT_TYPE(DP),
10617 OUTPUT_TYPE(EDP),
10618 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010619 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010620 OUTPUT_TYPE(DP_MST),
10621};
10622
10623#undef OUTPUT_TYPE
10624
10625static void snprintf_output_types(char *buf, size_t len,
10626 unsigned int output_types)
10627{
10628 char *str = buf;
10629 int i;
10630
10631 str[0] = '\0';
10632
10633 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10634 int r;
10635
10636 if ((output_types & BIT(i)) == 0)
10637 continue;
10638
10639 r = snprintf(str, len, "%s%s",
10640 str != buf ? "," : "", output_type_str[i]);
10641 if (r >= len)
10642 break;
10643 str += r;
10644 len -= r;
10645
10646 output_types &= ~BIT(i);
10647 }
10648
10649 WARN_ON_ONCE(output_types != 0);
10650}
10651
Daniel Vetterc0b03412013-05-28 12:05:54 +020010652static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010653 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010654 const char *context)
10655{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010656 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010657 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010658 struct drm_plane *plane;
10659 struct intel_plane *intel_plane;
10660 struct intel_plane_state *state;
10661 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010662 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010663
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010664 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10665 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010666
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010667 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10668 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10669 buf, pipe_config->output_types);
10670
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010671 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10672 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010673 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010674
10675 if (pipe_config->has_pch_encoder)
10676 intel_dump_m_n_config(pipe_config, "fdi",
10677 pipe_config->fdi_lanes,
10678 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010679
Shashank Sharmab22ca992017-07-24 19:19:32 +053010680 if (pipe_config->ycbcr420)
10681 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10682
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010683 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010684 intel_dump_m_n_config(pipe_config, "dp m_n",
10685 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010686 if (pipe_config->has_drrs)
10687 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10688 pipe_config->lane_count,
10689 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010690 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010691
Daniel Vetter55072d12014-11-20 16:10:28 +010010692 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010693 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010694
Daniel Vetterc0b03412013-05-28 12:05:54 +020010695 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010696 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010697 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010698 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10699 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010700 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010701 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010702 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10703 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010704
10705 if (INTEL_GEN(dev_priv) >= 9)
10706 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10707 crtc->num_scalers,
10708 pipe_config->scaler_state.scaler_users,
10709 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010710
10711 if (HAS_GMCH_DISPLAY(dev_priv))
10712 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10713 pipe_config->gmch_pfit.control,
10714 pipe_config->gmch_pfit.pgm_ratios,
10715 pipe_config->gmch_pfit.lvds_border_bits);
10716 else
10717 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10718 pipe_config->pch_pfit.pos,
10719 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010720 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010721
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010722 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10723 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010724
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010725 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010726
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010727 DRM_DEBUG_KMS("planes on this crtc\n");
10728 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010729 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010730 intel_plane = to_intel_plane(plane);
10731 if (intel_plane->pipe != crtc->pipe)
10732 continue;
10733
10734 state = to_intel_plane_state(plane->state);
10735 fb = state->base.fb;
10736 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010737 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10738 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010739 continue;
10740 }
10741
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010742 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10743 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010744 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010745 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010746 if (INTEL_GEN(dev_priv) >= 9)
10747 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10748 state->scaler_id,
10749 state->base.src.x1 >> 16,
10750 state->base.src.y1 >> 16,
10751 drm_rect_width(&state->base.src) >> 16,
10752 drm_rect_height(&state->base.src) >> 16,
10753 state->base.dst.x1, state->base.dst.y1,
10754 drm_rect_width(&state->base.dst),
10755 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010756 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010757}
10758
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010759static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010760{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010761 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010762 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010763 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010764 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010765 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010766 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010767
10768 /*
10769 * Walk the connector list instead of the encoder
10770 * list to detect the problem on ddi platforms
10771 * where there's just one encoder per digital port.
10772 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010773 drm_connector_list_iter_begin(dev, &conn_iter);
10774 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010775 struct drm_connector_state *connector_state;
10776 struct intel_encoder *encoder;
10777
10778 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10779 if (!connector_state)
10780 connector_state = connector->state;
10781
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010782 if (!connector_state->best_encoder)
10783 continue;
10784
10785 encoder = to_intel_encoder(connector_state->best_encoder);
10786
10787 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010788
10789 switch (encoder->type) {
10790 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010791 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010792 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010793 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010794 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010795 case INTEL_OUTPUT_HDMI:
10796 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010797 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010798
10799 /* the same port mustn't appear more than once */
10800 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010801 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010802
10803 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010804 break;
10805 case INTEL_OUTPUT_DP_MST:
10806 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010807 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010808 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010809 default:
10810 break;
10811 }
10812 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010813 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010814
Ville Syrjälä477321e2016-07-28 17:50:40 +030010815 /* can't mix MST and SST/HDMI on the same port */
10816 if (used_ports & used_mst_ports)
10817 return false;
10818
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010010819 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010820}
10821
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010822static void
10823clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10824{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010825 struct drm_i915_private *dev_priv =
10826 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010827 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010828 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010829 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010830 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010831 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010832
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010833 /* FIXME: before the switch to atomic started, a new pipe_config was
10834 * kzalloc'd. Code that depends on any field being zero should be
10835 * fixed, so that the crtc_state can be safely duplicated. For now,
10836 * only fields that are know to not cause problems are preserved. */
10837
Chandra Konduru663a3642015-04-07 15:28:41 -070010838 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010839 shared_dpll = crtc_state->shared_dpll;
10840 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010841 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010842 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010843 if (IS_G4X(dev_priv) ||
10844 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010845 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010846
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010847 /* Keep base drm_crtc_state intact, only clear our extended struct */
10848 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10849 memset(&crtc_state->base + 1, 0,
10850 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010851
Chandra Konduru663a3642015-04-07 15:28:41 -070010852 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010853 crtc_state->shared_dpll = shared_dpll;
10854 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010855 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010856 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010857 if (IS_G4X(dev_priv) ||
10858 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010859 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010860}
10861
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010862static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010863intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010864 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010865{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010866 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010867 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010868 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010869 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010870 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010871 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010872 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010873
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010874 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010875
Daniel Vettere143a212013-07-04 12:01:15 +020010876 pipe_config->cpu_transcoder =
10877 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010878
Imre Deak2960bc92013-07-30 13:36:32 +030010879 /*
10880 * Sanitize sync polarity flags based on requested ones. If neither
10881 * positive or negative polarity is requested, treat this as meaning
10882 * negative polarity.
10883 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010884 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010885 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010886 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010887
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010888 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010889 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010890 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010891
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010892 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10893 pipe_config);
10894 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010895 goto fail;
10896
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010897 /*
10898 * Determine the real pipe dimensions. Note that stereo modes can
10899 * increase the actual pipe size due to the frame doubling and
10900 * insertion of additional space for blanks between the frame. This
10901 * is stored in the crtc timings. We use the requested mode to do this
10902 * computation to clearly distinguish it from the adjusted mode, which
10903 * can be changed by the connectors in the below retry loop.
10904 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010905 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010906 &pipe_config->pipe_src_w,
10907 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010908
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010909 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010910 if (connector_state->crtc != crtc)
10911 continue;
10912
10913 encoder = to_intel_encoder(connector_state->best_encoder);
10914
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010915 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10916 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10917 goto fail;
10918 }
10919
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010920 /*
10921 * Determine output_types before calling the .compute_config()
10922 * hooks so that the hooks can use this information safely.
10923 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010924 if (encoder->compute_output_type)
10925 pipe_config->output_types |=
10926 BIT(encoder->compute_output_type(encoder, pipe_config,
10927 connector_state));
10928 else
10929 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010930 }
10931
Daniel Vettere29c22c2013-02-21 00:00:16 +010010932encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010933 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010934 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010935 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010936
Daniel Vetter135c81b2013-07-21 21:37:09 +020010937 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010938 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10939 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010940
Daniel Vetter7758a112012-07-08 19:40:39 +020010941 /* Pass our mode to the connectors and the CRTC to give them a chance to
10942 * adjust it according to limitations or connector properties, and also
10943 * a chance to reject the mode entirely.
10944 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010945 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010946 if (connector_state->crtc != crtc)
10947 continue;
10948
10949 encoder = to_intel_encoder(connector_state->best_encoder);
10950
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010951 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010952 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010953 goto fail;
10954 }
10955 }
10956
Daniel Vetterff9a6752013-06-01 17:16:21 +020010957 /* Set default port clock if not overwritten by the encoder. Needs to be
10958 * done afterwards in case the encoder adjusts the mode. */
10959 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010960 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010961 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010962
Daniel Vettera43f6e02013-06-07 23:10:32 +020010963 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010964 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010965 DRM_DEBUG_KMS("CRTC fixup failed\n");
10966 goto fail;
10967 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010968
10969 if (ret == RETRY) {
10970 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10971 ret = -EINVAL;
10972 goto fail;
10973 }
10974
10975 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10976 retry = false;
10977 goto encoder_retry;
10978 }
10979
Daniel Vettere8fa4272015-08-12 11:43:34 +020010980 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010981 * only enable it on 6bpc panels and when its not a compliance
10982 * test requesting 6bpc video pattern.
10983 */
10984 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10985 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010986 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010987 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010988
Daniel Vetter7758a112012-07-08 19:40:39 +020010989fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010990 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010991}
10992
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010993static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010994{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010995 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010996
10997 if (clock1 == clock2)
10998 return true;
10999
11000 if (!clock1 || !clock2)
11001 return false;
11002
11003 diff = abs(clock1 - clock2);
11004
11005 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11006 return true;
11007
11008 return false;
11009}
11010
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011011static bool
11012intel_compare_m_n(unsigned int m, unsigned int n,
11013 unsigned int m2, unsigned int n2,
11014 bool exact)
11015{
11016 if (m == m2 && n == n2)
11017 return true;
11018
11019 if (exact || !m || !n || !m2 || !n2)
11020 return false;
11021
11022 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11023
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011024 if (n > n2) {
11025 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011026 m2 <<= 1;
11027 n2 <<= 1;
11028 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011029 } else if (n < n2) {
11030 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011031 m <<= 1;
11032 n <<= 1;
11033 }
11034 }
11035
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011036 if (n != n2)
11037 return false;
11038
11039 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011040}
11041
11042static bool
11043intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11044 struct intel_link_m_n *m2_n2,
11045 bool adjust)
11046{
11047 if (m_n->tu == m2_n2->tu &&
11048 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11049 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11050 intel_compare_m_n(m_n->link_m, m_n->link_n,
11051 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11052 if (adjust)
11053 *m2_n2 = *m_n;
11054
11055 return true;
11056 }
11057
11058 return false;
11059}
11060
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011061static void __printf(3, 4)
11062pipe_config_err(bool adjust, const char *name, const char *format, ...)
11063{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011064 struct va_format vaf;
11065 va_list args;
11066
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011067 va_start(args, format);
11068 vaf.fmt = format;
11069 vaf.va = &args;
11070
Joe Perches99a95482018-03-13 15:02:15 -070011071 if (adjust)
11072 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11073 else
11074 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011075
11076 va_end(args);
11077}
11078
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011079static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011080intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011081 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011082 struct intel_crtc_state *pipe_config,
11083 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011084{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011085 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011086 bool fixup_inherited = adjust &&
11087 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11088 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011089
Daniel Vetter66e985c2013-06-05 13:34:20 +020011090#define PIPE_CONF_CHECK_X(name) \
11091 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011092 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011093 "(expected 0x%08x, found 0x%08x)\n", \
11094 current_config->name, \
11095 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011096 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011097 }
11098
Daniel Vetter08a24032013-04-19 11:25:34 +020011099#define PIPE_CONF_CHECK_I(name) \
11100 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011101 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011102 "(expected %i, found %i)\n", \
11103 current_config->name, \
11104 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011105 ret = false; \
11106 }
11107
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011108#define PIPE_CONF_CHECK_BOOL(name) \
11109 if (current_config->name != pipe_config->name) { \
11110 pipe_config_err(adjust, __stringify(name), \
11111 "(expected %s, found %s)\n", \
11112 yesno(current_config->name), \
11113 yesno(pipe_config->name)); \
11114 ret = false; \
11115 }
11116
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011117/*
11118 * Checks state where we only read out the enabling, but not the entire
11119 * state itself (like full infoframes or ELD for audio). These states
11120 * require a full modeset on bootup to fix up.
11121 */
11122#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11123 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11124 PIPE_CONF_CHECK_BOOL(name); \
11125 } else { \
11126 pipe_config_err(adjust, __stringify(name), \
11127 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11128 yesno(current_config->name), \
11129 yesno(pipe_config->name)); \
11130 ret = false; \
11131 }
11132
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011133#define PIPE_CONF_CHECK_P(name) \
11134 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011135 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011136 "(expected %p, found %p)\n", \
11137 current_config->name, \
11138 pipe_config->name); \
11139 ret = false; \
11140 }
11141
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011142#define PIPE_CONF_CHECK_M_N(name) \
11143 if (!intel_compare_link_m_n(&current_config->name, \
11144 &pipe_config->name,\
11145 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011146 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011147 "(expected tu %i gmch %i/%i link %i/%i, " \
11148 "found tu %i, gmch %i/%i link %i/%i)\n", \
11149 current_config->name.tu, \
11150 current_config->name.gmch_m, \
11151 current_config->name.gmch_n, \
11152 current_config->name.link_m, \
11153 current_config->name.link_n, \
11154 pipe_config->name.tu, \
11155 pipe_config->name.gmch_m, \
11156 pipe_config->name.gmch_n, \
11157 pipe_config->name.link_m, \
11158 pipe_config->name.link_n); \
11159 ret = false; \
11160 }
11161
Daniel Vetter55c561a2016-03-30 11:34:36 +020011162/* This is required for BDW+ where there is only one set of registers for
11163 * switching between high and low RR.
11164 * This macro can be used whenever a comparison has to be made between one
11165 * hw state and multiple sw state variables.
11166 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011167#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11168 if (!intel_compare_link_m_n(&current_config->name, \
11169 &pipe_config->name, adjust) && \
11170 !intel_compare_link_m_n(&current_config->alt_name, \
11171 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011172 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011173 "(expected tu %i gmch %i/%i link %i/%i, " \
11174 "or tu %i gmch %i/%i link %i/%i, " \
11175 "found tu %i, gmch %i/%i link %i/%i)\n", \
11176 current_config->name.tu, \
11177 current_config->name.gmch_m, \
11178 current_config->name.gmch_n, \
11179 current_config->name.link_m, \
11180 current_config->name.link_n, \
11181 current_config->alt_name.tu, \
11182 current_config->alt_name.gmch_m, \
11183 current_config->alt_name.gmch_n, \
11184 current_config->alt_name.link_m, \
11185 current_config->alt_name.link_n, \
11186 pipe_config->name.tu, \
11187 pipe_config->name.gmch_m, \
11188 pipe_config->name.gmch_n, \
11189 pipe_config->name.link_m, \
11190 pipe_config->name.link_n); \
11191 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011192 }
11193
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011194#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11195 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011196 pipe_config_err(adjust, __stringify(name), \
11197 "(%x) (expected %i, found %i)\n", \
11198 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011199 current_config->name & (mask), \
11200 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011201 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011202 }
11203
Ville Syrjälä5e550652013-09-06 23:29:07 +030011204#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11205 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011206 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011207 "(expected %i, found %i)\n", \
11208 current_config->name, \
11209 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011210 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011211 }
11212
Daniel Vetterbb760062013-06-06 14:55:52 +020011213#define PIPE_CONF_QUIRK(quirk) \
11214 ((current_config->quirks | pipe_config->quirks) & (quirk))
11215
Daniel Vettereccb1402013-05-22 00:50:22 +020011216 PIPE_CONF_CHECK_I(cpu_transcoder);
11217
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011218 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011219 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011220 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011221
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011222 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011223 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011224
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011225 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011226 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011227
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011228 if (current_config->has_drrs)
11229 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11230 } else
11231 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011232
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011233 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011234
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011235 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11236 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11237 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11238 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11239 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11240 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011241
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011242 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11243 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11244 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11245 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11246 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11247 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011248
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011249 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011250 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011251 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011252 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011253 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011254
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011255 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11256 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011257 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011258 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011259
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011260 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011261
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011262 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011263 DRM_MODE_FLAG_INTERLACE);
11264
Daniel Vetterbb760062013-06-06 14:55:52 +020011265 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011266 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011267 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011268 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011269 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011270 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011271 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011272 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011273 DRM_MODE_FLAG_NVSYNC);
11274 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011275
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011276 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011277 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011278 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011279 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011280 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011281
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011282 if (!adjust) {
11283 PIPE_CONF_CHECK_I(pipe_src_w);
11284 PIPE_CONF_CHECK_I(pipe_src_h);
11285
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011286 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011287 if (current_config->pch_pfit.enabled) {
11288 PIPE_CONF_CHECK_X(pch_pfit.pos);
11289 PIPE_CONF_CHECK_X(pch_pfit.size);
11290 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011291
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011292 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011293 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011294 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011295
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011296 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011297
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011298 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011299 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011300 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011301 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11302 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011303 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011304 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011305 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11306 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11307 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011308 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11309 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11310 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11311 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11312 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11313 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11314 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11315 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11316 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11317 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11318 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11319 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011320
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011321 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11322 PIPE_CONF_CHECK_X(dsi_pll.div);
11323
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011324 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011325 PIPE_CONF_CHECK_I(pipe_bpp);
11326
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011327 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011328 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011329
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011330 PIPE_CONF_CHECK_I(min_voltage_level);
11331
Daniel Vetter66e985c2013-06-05 13:34:20 +020011332#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011333#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011334#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011335#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011336#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011337#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011338#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011339#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011340
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011341 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011342}
11343
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011344static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11345 const struct intel_crtc_state *pipe_config)
11346{
11347 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011348 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011349 &pipe_config->fdi_m_n);
11350 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11351
11352 /*
11353 * FDI already provided one idea for the dotclock.
11354 * Yell if the encoder disagrees.
11355 */
11356 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11357 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11358 fdi_dotclock, dotclock);
11359 }
11360}
11361
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011362static void verify_wm_state(struct drm_crtc *crtc,
11363 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011364{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011365 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011366 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011367 struct skl_pipe_wm hw_wm, *sw_wm;
11368 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11369 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11371 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011372 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011373
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011374 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011375 return;
11376
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011377 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011378 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011379
Damien Lespiau08db6652014-11-04 17:06:52 +000011380 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11381 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11382
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011383 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011384 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011385 hw_plane_wm = &hw_wm.planes[plane];
11386 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011387
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011388 /* Watermarks */
11389 for (level = 0; level <= max_level; level++) {
11390 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11391 &sw_plane_wm->wm[level]))
11392 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011393
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011394 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11395 pipe_name(pipe), plane + 1, level,
11396 sw_plane_wm->wm[level].plane_en,
11397 sw_plane_wm->wm[level].plane_res_b,
11398 sw_plane_wm->wm[level].plane_res_l,
11399 hw_plane_wm->wm[level].plane_en,
11400 hw_plane_wm->wm[level].plane_res_b,
11401 hw_plane_wm->wm[level].plane_res_l);
11402 }
11403
11404 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11405 &sw_plane_wm->trans_wm)) {
11406 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11407 pipe_name(pipe), plane + 1,
11408 sw_plane_wm->trans_wm.plane_en,
11409 sw_plane_wm->trans_wm.plane_res_b,
11410 sw_plane_wm->trans_wm.plane_res_l,
11411 hw_plane_wm->trans_wm.plane_en,
11412 hw_plane_wm->trans_wm.plane_res_b,
11413 hw_plane_wm->trans_wm.plane_res_l);
11414 }
11415
11416 /* DDB */
11417 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11418 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11419
11420 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011421 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011422 pipe_name(pipe), plane + 1,
11423 sw_ddb_entry->start, sw_ddb_entry->end,
11424 hw_ddb_entry->start, hw_ddb_entry->end);
11425 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011426 }
11427
Lyude27082492016-08-24 07:48:10 +020011428 /*
11429 * cursor
11430 * If the cursor plane isn't active, we may not have updated it's ddb
11431 * allocation. In that case since the ddb allocation will be updated
11432 * once the plane becomes visible, we can skip this check
11433 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011434 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011435 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11436 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011437
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011438 /* Watermarks */
11439 for (level = 0; level <= max_level; level++) {
11440 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11441 &sw_plane_wm->wm[level]))
11442 continue;
11443
11444 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11445 pipe_name(pipe), level,
11446 sw_plane_wm->wm[level].plane_en,
11447 sw_plane_wm->wm[level].plane_res_b,
11448 sw_plane_wm->wm[level].plane_res_l,
11449 hw_plane_wm->wm[level].plane_en,
11450 hw_plane_wm->wm[level].plane_res_b,
11451 hw_plane_wm->wm[level].plane_res_l);
11452 }
11453
11454 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11455 &sw_plane_wm->trans_wm)) {
11456 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11457 pipe_name(pipe),
11458 sw_plane_wm->trans_wm.plane_en,
11459 sw_plane_wm->trans_wm.plane_res_b,
11460 sw_plane_wm->trans_wm.plane_res_l,
11461 hw_plane_wm->trans_wm.plane_en,
11462 hw_plane_wm->trans_wm.plane_res_b,
11463 hw_plane_wm->trans_wm.plane_res_l);
11464 }
11465
11466 /* DDB */
11467 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11468 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11469
11470 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011471 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011472 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011473 sw_ddb_entry->start, sw_ddb_entry->end,
11474 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011475 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011476 }
11477}
11478
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011479static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011480verify_connector_state(struct drm_device *dev,
11481 struct drm_atomic_state *state,
11482 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011483{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011484 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011485 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011486 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011487
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011488 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011489 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011490 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011491
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011492 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011493 continue;
11494
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011495 if (crtc)
11496 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11497
11498 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011499
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011500 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011501 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011502 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011503}
11504
11505static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011506verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011507{
11508 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011509 struct drm_connector *connector;
11510 struct drm_connector_state *old_conn_state, *new_conn_state;
11511 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011512
Damien Lespiaub2784e12014-08-05 11:29:37 +010011513 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011514 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011515 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011516
11517 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11518 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011519 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011520
Daniel Vetter86b04262017-03-01 10:52:26 +010011521 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11522 new_conn_state, i) {
11523 if (old_conn_state->best_encoder == &encoder->base)
11524 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011525
Daniel Vetter86b04262017-03-01 10:52:26 +010011526 if (new_conn_state->best_encoder != &encoder->base)
11527 continue;
11528 found = enabled = true;
11529
11530 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011531 encoder->base.crtc,
11532 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011533 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011534
11535 if (!found)
11536 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011537
Rob Clarke2c719b2014-12-15 13:56:32 -050011538 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011539 "encoder's enabled state mismatch "
11540 "(expected %i, found %i)\n",
11541 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011542
11543 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011544 bool active;
11545
11546 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011547 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011548 "encoder detached but still enabled on pipe %c.\n",
11549 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011550 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011551 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011552}
11553
11554static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011555verify_crtc_state(struct drm_crtc *crtc,
11556 struct drm_crtc_state *old_crtc_state,
11557 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011558{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011559 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011560 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011561 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11563 struct intel_crtc_state *pipe_config, *sw_config;
11564 struct drm_atomic_state *old_state;
11565 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011566
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011567 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011568 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011569 pipe_config = to_intel_crtc_state(old_crtc_state);
11570 memset(pipe_config, 0, sizeof(*pipe_config));
11571 pipe_config->base.crtc = crtc;
11572 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011573
Ville Syrjälä78108b72016-05-27 20:59:19 +030011574 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011575
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011576 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011577
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011578 /* we keep both pipes enabled on 830 */
11579 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011580 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011581
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011582 I915_STATE_WARN(new_crtc_state->active != active,
11583 "crtc active state doesn't match with hw state "
11584 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011585
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011586 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11587 "transitional active state does not match atomic hw state "
11588 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011589
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011590 for_each_encoder_on_crtc(dev, crtc, encoder) {
11591 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011592
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011593 active = encoder->get_hw_state(encoder, &pipe);
11594 I915_STATE_WARN(active != new_crtc_state->active,
11595 "[ENCODER:%i] active %i with crtc active %i\n",
11596 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011597
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011598 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11599 "Encoder connected to wrong pipe %c\n",
11600 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011601
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011602 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011603 encoder->get_config(encoder, pipe_config);
11604 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011605
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011606 intel_crtc_compute_pixel_rate(pipe_config);
11607
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011608 if (!new_crtc_state->active)
11609 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011610
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011611 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011612
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011613 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011614 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011615 pipe_config, false)) {
11616 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11617 intel_dump_pipe_config(intel_crtc, pipe_config,
11618 "[hw state]");
11619 intel_dump_pipe_config(intel_crtc, sw_config,
11620 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011621 }
11622}
11623
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011624static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011625intel_verify_planes(struct intel_atomic_state *state)
11626{
11627 struct intel_plane *plane;
11628 const struct intel_plane_state *plane_state;
11629 int i;
11630
11631 for_each_new_intel_plane_in_state(state, plane,
11632 plane_state, i)
11633 assert_plane(plane, plane_state->base.visible);
11634}
11635
11636static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011637verify_single_dpll_state(struct drm_i915_private *dev_priv,
11638 struct intel_shared_dpll *pll,
11639 struct drm_crtc *crtc,
11640 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011641{
11642 struct intel_dpll_hw_state dpll_hw_state;
11643 unsigned crtc_mask;
11644 bool active;
11645
11646 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11647
11648 DRM_DEBUG_KMS("%s\n", pll->name);
11649
11650 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11651
11652 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11653 I915_STATE_WARN(!pll->on && pll->active_mask,
11654 "pll in active use but not on in sw tracking\n");
11655 I915_STATE_WARN(pll->on && !pll->active_mask,
11656 "pll is on but not used by any active crtc\n");
11657 I915_STATE_WARN(pll->on != active,
11658 "pll on state mismatch (expected %i, found %i)\n",
11659 pll->on, active);
11660 }
11661
11662 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011663 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011664 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011665 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011666
11667 return;
11668 }
11669
11670 crtc_mask = 1 << drm_crtc_index(crtc);
11671
11672 if (new_state->active)
11673 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11674 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11675 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11676 else
11677 I915_STATE_WARN(pll->active_mask & crtc_mask,
11678 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11679 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11680
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011681 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011682 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011683 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011684
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011685 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011686 &dpll_hw_state,
11687 sizeof(dpll_hw_state)),
11688 "pll hw state mismatch\n");
11689}
11690
11691static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011692verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11693 struct drm_crtc_state *old_crtc_state,
11694 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011695{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011696 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011697 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11698 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11699
11700 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011701 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011702
11703 if (old_state->shared_dpll &&
11704 old_state->shared_dpll != new_state->shared_dpll) {
11705 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11706 struct intel_shared_dpll *pll = old_state->shared_dpll;
11707
11708 I915_STATE_WARN(pll->active_mask & crtc_mask,
11709 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11710 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011711 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011712 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11713 pipe_name(drm_crtc_index(crtc)));
11714 }
11715}
11716
11717static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011718intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011719 struct drm_atomic_state *state,
11720 struct drm_crtc_state *old_state,
11721 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011722{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011723 if (!needs_modeset(new_state) &&
11724 !to_intel_crtc_state(new_state)->update_pipe)
11725 return;
11726
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011727 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011728 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011729 verify_crtc_state(crtc, old_state, new_state);
11730 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011731}
11732
11733static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011734verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011735{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011736 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011737 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011738
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011739 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011740 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011741}
Daniel Vetter53589012013-06-05 13:34:16 +020011742
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011743static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011744intel_modeset_verify_disabled(struct drm_device *dev,
11745 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011746{
Daniel Vetter86b04262017-03-01 10:52:26 +010011747 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011748 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011749 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011750}
11751
Ville Syrjälä80715b22014-05-15 20:23:23 +030011752static void update_scanline_offset(struct intel_crtc *crtc)
11753{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011754 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011755
11756 /*
11757 * The scanline counter increments at the leading edge of hsync.
11758 *
11759 * On most platforms it starts counting from vtotal-1 on the
11760 * first active line. That means the scanline counter value is
11761 * always one less than what we would expect. Ie. just after
11762 * start of vblank, which also occurs at start of hsync (on the
11763 * last active line), the scanline counter will read vblank_start-1.
11764 *
11765 * On gen2 the scanline counter starts counting from 1 instead
11766 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11767 * to keep the value positive), instead of adding one.
11768 *
11769 * On HSW+ the behaviour of the scanline counter depends on the output
11770 * type. For DP ports it behaves like most other platforms, but on HDMI
11771 * there's an extra 1 line difference. So we need to add two instead of
11772 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011773 *
11774 * On VLV/CHV DSI the scanline counter would appear to increment
11775 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11776 * that means we can't tell whether we're in vblank or not while
11777 * we're on that particular line. We must still set scanline_offset
11778 * to 1 so that the vblank timestamps come out correct when we query
11779 * the scanline counter from within the vblank interrupt handler.
11780 * However if queried just before the start of vblank we'll get an
11781 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011782 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011783 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011784 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011785 int vtotal;
11786
Ville Syrjälä124abe02015-09-08 13:40:45 +030011787 vtotal = adjusted_mode->crtc_vtotal;
11788 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011789 vtotal /= 2;
11790
11791 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011792 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011793 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011794 crtc->scanline_offset = 2;
11795 } else
11796 crtc->scanline_offset = 1;
11797}
11798
Maarten Lankhorstad421372015-06-15 12:33:42 +020011799static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011800{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011801 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011802 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011803 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011804 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011805 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011806
11807 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011808 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011809
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011810 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011812 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011813 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011814
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011815 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011816 continue;
11817
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011818 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011819
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011820 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011821 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011822
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011823 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011824 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011825}
11826
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011827/*
11828 * This implements the workaround described in the "notes" section of the mode
11829 * set sequence documentation. When going from no pipes or single pipe to
11830 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11831 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11832 */
11833static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11834{
11835 struct drm_crtc_state *crtc_state;
11836 struct intel_crtc *intel_crtc;
11837 struct drm_crtc *crtc;
11838 struct intel_crtc_state *first_crtc_state = NULL;
11839 struct intel_crtc_state *other_crtc_state = NULL;
11840 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11841 int i;
11842
11843 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011844 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011845 intel_crtc = to_intel_crtc(crtc);
11846
11847 if (!crtc_state->active || !needs_modeset(crtc_state))
11848 continue;
11849
11850 if (first_crtc_state) {
11851 other_crtc_state = to_intel_crtc_state(crtc_state);
11852 break;
11853 } else {
11854 first_crtc_state = to_intel_crtc_state(crtc_state);
11855 first_pipe = intel_crtc->pipe;
11856 }
11857 }
11858
11859 /* No workaround needed? */
11860 if (!first_crtc_state)
11861 return 0;
11862
11863 /* w/a possibly needed, check how many crtc's are already enabled. */
11864 for_each_intel_crtc(state->dev, intel_crtc) {
11865 struct intel_crtc_state *pipe_config;
11866
11867 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11868 if (IS_ERR(pipe_config))
11869 return PTR_ERR(pipe_config);
11870
11871 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11872
11873 if (!pipe_config->base.active ||
11874 needs_modeset(&pipe_config->base))
11875 continue;
11876
11877 /* 2 or more enabled crtcs means no need for w/a */
11878 if (enabled_pipe != INVALID_PIPE)
11879 return 0;
11880
11881 enabled_pipe = intel_crtc->pipe;
11882 }
11883
11884 if (enabled_pipe != INVALID_PIPE)
11885 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11886 else if (other_crtc_state)
11887 other_crtc_state->hsw_workaround_pipe = first_pipe;
11888
11889 return 0;
11890}
11891
Ville Syrjälä8d965612016-11-14 18:35:10 +020011892static int intel_lock_all_pipes(struct drm_atomic_state *state)
11893{
11894 struct drm_crtc *crtc;
11895
11896 /* Add all pipes to the state */
11897 for_each_crtc(state->dev, crtc) {
11898 struct drm_crtc_state *crtc_state;
11899
11900 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11901 if (IS_ERR(crtc_state))
11902 return PTR_ERR(crtc_state);
11903 }
11904
11905 return 0;
11906}
11907
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011908static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11909{
11910 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011911
Ville Syrjälä8d965612016-11-14 18:35:10 +020011912 /*
11913 * Add all pipes to the state, and force
11914 * a modeset on all the active ones.
11915 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011916 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011917 struct drm_crtc_state *crtc_state;
11918 int ret;
11919
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011920 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11921 if (IS_ERR(crtc_state))
11922 return PTR_ERR(crtc_state);
11923
11924 if (!crtc_state->active || needs_modeset(crtc_state))
11925 continue;
11926
11927 crtc_state->mode_changed = true;
11928
11929 ret = drm_atomic_add_affected_connectors(state, crtc);
11930 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011931 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011932
11933 ret = drm_atomic_add_affected_planes(state, crtc);
11934 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011935 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011936 }
11937
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011938 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011939}
11940
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011941static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011942{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011943 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011944 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011945 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011946 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011947 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011948
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011949 if (!check_digital_port_conflicts(state)) {
11950 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11951 return -EINVAL;
11952 }
11953
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011954 intel_state->modeset = true;
11955 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011956 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11957 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011958
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011959 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11960 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011961 intel_state->active_crtcs |= 1 << i;
11962 else
11963 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011964
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011965 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011966 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011967 }
11968
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011969 /*
11970 * See if the config requires any additional preparation, e.g.
11971 * to adjust global state with pipes off. We need to do this
11972 * here so we can get the modeset_pipe updated config for the new
11973 * mode set on this crtc. For other crtcs we need to use the
11974 * adjusted_mode bits in the crtc directly.
11975 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011976 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011977 ret = dev_priv->display.modeset_calc_cdclk(state);
11978 if (ret < 0)
11979 return ret;
11980
Ville Syrjälä8d965612016-11-14 18:35:10 +020011981 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011982 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011983 * holding all the crtc locks, even if we don't end up
11984 * touching the hardware
11985 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011986 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11987 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011988 ret = intel_lock_all_pipes(state);
11989 if (ret < 0)
11990 return ret;
11991 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011992
Ville Syrjälä8d965612016-11-14 18:35:10 +020011993 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011994 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11995 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011996 ret = intel_modeset_all_pipes(state);
11997 if (ret < 0)
11998 return ret;
11999 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012000
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012001 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12002 intel_state->cdclk.logical.cdclk,
12003 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012004 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12005 intel_state->cdclk.logical.voltage_level,
12006 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012007 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012008 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012009 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012010
Maarten Lankhorstad421372015-06-15 12:33:42 +020012011 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012012
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012013 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012014 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012015
Maarten Lankhorstad421372015-06-15 12:33:42 +020012016 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012017}
12018
Matt Roperaa363132015-09-24 15:53:18 -070012019/*
12020 * Handle calculation of various watermark data at the end of the atomic check
12021 * phase. The code here should be run after the per-crtc and per-plane 'check'
12022 * handlers to ensure that all derived state has been updated.
12023 */
Matt Roper55994c22016-05-12 07:06:08 -070012024static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012025{
12026 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012027 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012028
12029 /* Is there platform-specific watermark information to calculate? */
12030 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012031 return dev_priv->display.compute_global_watermarks(state);
12032
12033 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012034}
12035
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012036/**
12037 * intel_atomic_check - validate state object
12038 * @dev: drm device
12039 * @state: state to validate
12040 */
12041static int intel_atomic_check(struct drm_device *dev,
12042 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012043{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012044 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012045 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012046 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012047 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012048 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012049 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012050
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012051 /* Catch I915_MODE_FLAG_INHERITED */
12052 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12053 crtc_state, i) {
12054 if (crtc_state->mode.private_flags !=
12055 old_crtc_state->mode.private_flags)
12056 crtc_state->mode_changed = true;
12057 }
12058
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012059 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012060 if (ret)
12061 return ret;
12062
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012063 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012064 struct intel_crtc_state *pipe_config =
12065 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012066
Daniel Vetter26495482015-07-15 14:15:52 +020012067 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012068 continue;
12069
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012070 if (!crtc_state->enable) {
12071 any_ms = true;
12072 continue;
12073 }
12074
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012075 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012076 if (ret) {
12077 intel_dump_pipe_config(to_intel_crtc(crtc),
12078 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012079 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012080 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012081
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012082 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012083 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012084 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012085 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012086 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012087 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012088 }
12089
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012090 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012091 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012092
Daniel Vetter26495482015-07-15 14:15:52 +020012093 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12094 needs_modeset(crtc_state) ?
12095 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012096 }
12097
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012098 if (any_ms) {
12099 ret = intel_modeset_checks(state);
12100
12101 if (ret)
12102 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012103 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012104 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012105 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012106
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012107 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012108 if (ret)
12109 return ret;
12110
Ville Syrjälädd576022017-11-17 21:19:14 +020012111 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012112 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012113}
12114
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012115static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012116 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012117{
Chris Wilsonfd700752017-07-26 17:00:36 +010012118 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012119}
12120
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012121u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12122{
12123 struct drm_device *dev = crtc->base.dev;
12124
12125 if (!dev->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012126 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012127
12128 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12129}
12130
Lyude896e5bb2016-08-24 07:48:09 +020012131static void intel_update_crtc(struct drm_crtc *crtc,
12132 struct drm_atomic_state *state,
12133 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012134 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012135{
12136 struct drm_device *dev = crtc->dev;
12137 struct drm_i915_private *dev_priv = to_i915(dev);
12138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012139 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12140 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012141
12142 if (modeset) {
12143 update_scanline_offset(intel_crtc);
12144 dev_priv->display.crtc_enable(pipe_config, state);
12145 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012146 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12147 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012148 }
12149
12150 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12151 intel_fbc_enable(
12152 intel_crtc, pipe_config,
12153 to_intel_plane_state(crtc->primary->state));
12154 }
12155
12156 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012157}
12158
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012159static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012160{
12161 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012162 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012163 int i;
12164
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012165 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12166 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012167 continue;
12168
12169 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012170 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012171 }
12172}
12173
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012174static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012175{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012176 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012177 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12178 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012179 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012180 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012181 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012182 unsigned int updated = 0;
12183 bool progress;
12184 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012185 int i;
12186
12187 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12188
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012189 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012190 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012191 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012192 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012193
12194 /*
12195 * Whenever the number of active pipes changes, we need to make sure we
12196 * update the pipes in the right order so that their ddb allocations
12197 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12198 * cause pipe underruns and other bad stuff.
12199 */
12200 do {
Lyude27082492016-08-24 07:48:10 +020012201 progress = false;
12202
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012203 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012204 bool vbl_wait = false;
12205 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012206
12207 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012208 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012209 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012210
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012211 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012212 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012213
Mika Kahola2b685042017-10-10 13:17:03 +030012214 if (skl_ddb_allocation_overlaps(dev_priv,
12215 entries,
12216 &cstate->wm.skl.ddb,
12217 i))
Lyude27082492016-08-24 07:48:10 +020012218 continue;
12219
12220 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012221 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012222
12223 /*
12224 * If this is an already active pipe, it's DDB changed,
12225 * and this isn't the last pipe that needs updating
12226 * then we need to wait for a vblank to pass for the
12227 * new ddb allocation to take effect.
12228 */
Lyudece0ba282016-09-15 10:46:35 -040012229 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012230 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012231 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012232 intel_state->wm_results.dirty_pipes != updated)
12233 vbl_wait = true;
12234
12235 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012236 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012237
12238 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012239 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012240
12241 progress = true;
12242 }
12243 } while (progress);
12244}
12245
Chris Wilsonba318c62017-02-02 20:47:41 +000012246static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12247{
12248 struct intel_atomic_state *state, *next;
12249 struct llist_node *freed;
12250
12251 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12252 llist_for_each_entry_safe(state, next, freed, freed)
12253 drm_atomic_state_put(&state->base);
12254}
12255
12256static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12257{
12258 struct drm_i915_private *dev_priv =
12259 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12260
12261 intel_atomic_helper_free_state(dev_priv);
12262}
12263
Daniel Vetter9db529a2017-08-08 10:08:28 +020012264static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12265{
12266 struct wait_queue_entry wait_fence, wait_reset;
12267 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12268
12269 init_wait_entry(&wait_fence, 0);
12270 init_wait_entry(&wait_reset, 0);
12271 for (;;) {
12272 prepare_to_wait(&intel_state->commit_ready.wait,
12273 &wait_fence, TASK_UNINTERRUPTIBLE);
12274 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12275 &wait_reset, TASK_UNINTERRUPTIBLE);
12276
12277
12278 if (i915_sw_fence_done(&intel_state->commit_ready)
12279 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12280 break;
12281
12282 schedule();
12283 }
12284 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12285 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12286}
12287
Daniel Vetter94f05022016-06-14 18:01:00 +020012288static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012289{
Daniel Vetter94f05022016-06-14 18:01:00 +020012290 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012291 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012292 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012293 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012294 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012295 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012296 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012297 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012298
Daniel Vetter9db529a2017-08-08 10:08:28 +020012299 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012300
Daniel Vetterea0000f2016-06-13 16:13:46 +020012301 drm_atomic_helper_wait_for_dependencies(state);
12302
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012303 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012304 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012305
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012306 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12308
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012309 if (needs_modeset(new_crtc_state) ||
12310 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012311
12312 put_domains[to_intel_crtc(crtc)->pipe] =
12313 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012314 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012315 }
12316
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012317 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012318 continue;
12319
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012320 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12321 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012322
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012323 if (old_crtc_state->active) {
12324 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012325 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012326 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012327 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012328 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012329
12330 /*
12331 * Underruns don't always raise
12332 * interrupts, so check manually.
12333 */
12334 intel_check_cpu_fifo_underruns(dev_priv);
12335 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012336
Ville Syrjälä21794812017-08-23 18:22:26 +030012337 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012338 /*
12339 * Make sure we don't call initial_watermarks
12340 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012341 *
12342 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012343 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012344 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012345 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012346 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012347 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012348 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012349 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012350
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012351 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12352 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12353 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012354
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012355 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012356 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012357
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012358 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012359
Lyude656d1b82016-08-17 15:55:54 -040012360 /*
12361 * SKL workaround: bspec recommends we disable the SAGV when we
12362 * have more then one pipe enabled
12363 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012364 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012365 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012366
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012367 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012368 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012369
Lyude896e5bb2016-08-24 07:48:09 +020012370 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012371 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12372 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012373
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012374 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012375 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012376 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012377 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012378 spin_unlock_irq(&dev->event_lock);
12379
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012380 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012381 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012382 }
12383
Lyude896e5bb2016-08-24 07:48:09 +020012384 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012385 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012386
Daniel Vetter94f05022016-06-14 18:01:00 +020012387 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12388 * already, but still need the state for the delayed optimization. To
12389 * fix this:
12390 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12391 * - schedule that vblank worker _before_ calling hw_done
12392 * - at the start of commit_tail, cancel it _synchrously
12393 * - switch over to the vblank wait helper in the core after that since
12394 * we don't need out special handling any more.
12395 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012396 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012397
12398 /*
12399 * Now that the vblank has passed, we can go ahead and program the
12400 * optimal watermarks on platforms that need two-step watermark
12401 * programming.
12402 *
12403 * TODO: Move this (and other cleanup) to an async worker eventually.
12404 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012405 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12406 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012407
12408 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012409 dev_priv->display.optimize_watermarks(intel_state,
12410 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012411 }
12412
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012413 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012414 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12415
12416 if (put_domains[i])
12417 modeset_put_power_domains(dev_priv, put_domains[i]);
12418
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012419 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012420 }
12421
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012422 if (intel_state->modeset)
12423 intel_verify_planes(intel_state);
12424
Paulo Zanoni56feca92016-09-22 18:00:28 -030012425 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012426 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012427
Daniel Vetter94f05022016-06-14 18:01:00 +020012428 drm_atomic_helper_commit_hw_done(state);
12429
Chris Wilsond5553c02017-05-04 12:55:08 +010012430 if (intel_state->modeset) {
12431 /* As one of the primary mmio accessors, KMS has a high
12432 * likelihood of triggering bugs in unclaimed access. After we
12433 * finish modesetting, see if an error has been flagged, and if
12434 * so enable debugging for the next modeset - and hope we catch
12435 * the culprit.
12436 */
12437 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012438 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012439 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012440
Daniel Vetter5a21b662016-05-24 17:13:53 +020012441 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012442
Daniel Vetterea0000f2016-06-13 16:13:46 +020012443 drm_atomic_helper_commit_cleanup_done(state);
12444
Chris Wilson08536952016-10-14 13:18:18 +010012445 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012446
Chris Wilsonba318c62017-02-02 20:47:41 +000012447 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012448}
12449
12450static void intel_atomic_commit_work(struct work_struct *work)
12451{
Chris Wilsonc004a902016-10-28 13:58:45 +010012452 struct drm_atomic_state *state =
12453 container_of(work, struct drm_atomic_state, commit_work);
12454
Daniel Vetter94f05022016-06-14 18:01:00 +020012455 intel_atomic_commit_tail(state);
12456}
12457
Chris Wilsonc004a902016-10-28 13:58:45 +010012458static int __i915_sw_fence_call
12459intel_atomic_commit_ready(struct i915_sw_fence *fence,
12460 enum i915_sw_fence_notify notify)
12461{
12462 struct intel_atomic_state *state =
12463 container_of(fence, struct intel_atomic_state, commit_ready);
12464
12465 switch (notify) {
12466 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012467 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012468 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012469 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012470 {
12471 struct intel_atomic_helper *helper =
12472 &to_i915(state->base.dev)->atomic_helper;
12473
12474 if (llist_add(&state->freed, &helper->free_list))
12475 schedule_work(&helper->free_work);
12476 break;
12477 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012478 }
12479
12480 return NOTIFY_DONE;
12481}
12482
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012483static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12484{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012485 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012486 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012487 int i;
12488
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012489 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012490 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012491 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012492 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012493}
12494
Daniel Vetter94f05022016-06-14 18:01:00 +020012495/**
12496 * intel_atomic_commit - commit validated state object
12497 * @dev: DRM device
12498 * @state: the top-level driver state object
12499 * @nonblock: nonblocking commit
12500 *
12501 * This function commits a top-level state object that has been validated
12502 * with drm_atomic_helper_check().
12503 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012504 * RETURNS
12505 * Zero for success or -errno.
12506 */
12507static int intel_atomic_commit(struct drm_device *dev,
12508 struct drm_atomic_state *state,
12509 bool nonblock)
12510{
12511 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012512 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012513 int ret = 0;
12514
Chris Wilsonc004a902016-10-28 13:58:45 +010012515 drm_atomic_state_get(state);
12516 i915_sw_fence_init(&intel_state->commit_ready,
12517 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012518
Ville Syrjälä440df932017-03-29 17:21:23 +030012519 /*
12520 * The intel_legacy_cursor_update() fast path takes care
12521 * of avoiding the vblank waits for simple cursor
12522 * movement and flips. For cursor on/off and size changes,
12523 * we want to perform the vblank waits so that watermark
12524 * updates happen during the correct frames. Gen9+ have
12525 * double buffered watermarks and so shouldn't need this.
12526 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012527 * Unset state->legacy_cursor_update before the call to
12528 * drm_atomic_helper_setup_commit() because otherwise
12529 * drm_atomic_helper_wait_for_flip_done() is a noop and
12530 * we get FIFO underruns because we didn't wait
12531 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012532 *
12533 * FIXME doing watermarks and fb cleanup from a vblank worker
12534 * (assuming we had any) would solve these problems.
12535 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012536 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12537 struct intel_crtc_state *new_crtc_state;
12538 struct intel_crtc *crtc;
12539 int i;
12540
12541 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12542 if (new_crtc_state->wm.need_postvbl_update ||
12543 new_crtc_state->update_wm_post)
12544 state->legacy_cursor_update = false;
12545 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012546
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012547 ret = intel_atomic_prepare_commit(dev, state);
12548 if (ret) {
12549 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12550 i915_sw_fence_commit(&intel_state->commit_ready);
12551 return ret;
12552 }
12553
12554 ret = drm_atomic_helper_setup_commit(state, nonblock);
12555 if (!ret)
12556 ret = drm_atomic_helper_swap_state(state, true);
12557
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012558 if (ret) {
12559 i915_sw_fence_commit(&intel_state->commit_ready);
12560
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012561 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012562 return ret;
12563 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012564 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012565 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012566 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012567
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012568 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012569 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12570 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012571 memcpy(dev_priv->min_voltage_level,
12572 intel_state->min_voltage_level,
12573 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012574 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012575 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12576 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012577 }
12578
Chris Wilson08536952016-10-14 13:18:18 +010012579 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012580 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012581
12582 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012583 if (nonblock && intel_state->modeset) {
12584 queue_work(dev_priv->modeset_wq, &state->commit_work);
12585 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012586 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012587 } else {
12588 if (intel_state->modeset)
12589 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012590 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012591 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012592
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012593 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012594}
12595
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012596static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012597 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012598 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012599 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012600 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012601 .atomic_duplicate_state = intel_crtc_duplicate_state,
12602 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012603 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012604};
12605
Chris Wilson74d290f2017-08-17 13:37:06 +010012606struct wait_rps_boost {
12607 struct wait_queue_entry wait;
12608
12609 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000012610 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012611};
12612
12613static int do_rps_boost(struct wait_queue_entry *_wait,
12614 unsigned mode, int sync, void *key)
12615{
12616 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012617 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012618
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012619 /*
12620 * If we missed the vblank, but the request is already running it
12621 * is reasonable to assume that it will complete before the next
12622 * vblank without our intervention, so leave RPS alone.
12623 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000012624 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012625 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012626 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010012627
12628 drm_crtc_vblank_put(wait->crtc);
12629
12630 list_del(&wait->wait.entry);
12631 kfree(wait);
12632 return 1;
12633}
12634
12635static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12636 struct dma_fence *fence)
12637{
12638 struct wait_rps_boost *wait;
12639
12640 if (!dma_fence_is_i915(fence))
12641 return;
12642
12643 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12644 return;
12645
12646 if (drm_crtc_vblank_get(crtc))
12647 return;
12648
12649 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12650 if (!wait) {
12651 drm_crtc_vblank_put(crtc);
12652 return;
12653 }
12654
12655 wait->request = to_request(dma_fence_get(fence));
12656 wait->crtc = crtc;
12657
12658 wait->wait.func = do_rps_boost;
12659 wait->wait.flags = 0;
12660
12661 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12662}
12663
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012664static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
12665{
12666 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
12667 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
12668 struct drm_framebuffer *fb = plane_state->base.fb;
12669 struct i915_vma *vma;
12670
12671 if (plane->id == PLANE_CURSOR &&
12672 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12673 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12674 const int align = intel_cursor_alignment(dev_priv);
12675
12676 return i915_gem_object_attach_phys(obj, align);
12677 }
12678
12679 vma = intel_pin_and_fence_fb_obj(fb,
12680 plane_state->base.rotation,
12681 intel_plane_uses_fence(plane_state),
12682 &plane_state->flags);
12683 if (IS_ERR(vma))
12684 return PTR_ERR(vma);
12685
12686 plane_state->vma = vma;
12687
12688 return 0;
12689}
12690
12691static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
12692{
12693 struct i915_vma *vma;
12694
12695 vma = fetch_and_zero(&old_plane_state->vma);
12696 if (vma)
12697 intel_unpin_fb_vma(vma, old_plane_state->flags);
12698}
12699
Matt Roper6beb8c232014-12-01 15:40:14 -080012700/**
12701 * intel_prepare_plane_fb - Prepare fb for usage on plane
12702 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000012703 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080012704 *
12705 * Prepares a framebuffer for usage on a display plane. Generally this
12706 * involves pinning the underlying object and updating the frontbuffer tracking
12707 * bits. Some older platforms need special physical address handling for
12708 * cursor planes.
12709 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012710 * Must be called with struct_mutex held.
12711 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012712 * Returns 0 on success, negative error code on failure.
12713 */
12714int
12715intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012716 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012717{
Chris Wilsonc004a902016-10-28 13:58:45 +010012718 struct intel_atomic_state *intel_state =
12719 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012720 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012721 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012722 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012723 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012724 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012725
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012726 if (old_obj) {
12727 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012728 drm_atomic_get_existing_crtc_state(new_state->state,
12729 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012730
12731 /* Big Hammer, we also need to ensure that any pending
12732 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12733 * current scanout is retired before unpinning the old
12734 * framebuffer. Note that we rely on userspace rendering
12735 * into the buffer attached to the pipe they are waiting
12736 * on. If not, userspace generates a GPU hang with IPEHR
12737 * point to the MI_WAIT_FOR_EVENT.
12738 *
12739 * This should only fail upon a hung GPU, in which case we
12740 * can safely continue.
12741 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012742 if (needs_modeset(crtc_state)) {
12743 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12744 old_obj->resv, NULL,
12745 false, 0,
12746 GFP_KERNEL);
12747 if (ret < 0)
12748 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012749 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012750 }
12751
Chris Wilsonc004a902016-10-28 13:58:45 +010012752 if (new_state->fence) { /* explicit fencing */
12753 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12754 new_state->fence,
12755 I915_FENCE_TIMEOUT,
12756 GFP_KERNEL);
12757 if (ret < 0)
12758 return ret;
12759 }
12760
Chris Wilsonc37efb92016-06-17 08:28:47 +010012761 if (!obj)
12762 return 0;
12763
Chris Wilson4d3088c2017-07-26 17:00:38 +010012764 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012765 if (ret)
12766 return ret;
12767
Chris Wilson4d3088c2017-07-26 17:00:38 +010012768 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12769 if (ret) {
12770 i915_gem_object_unpin_pages(obj);
12771 return ret;
12772 }
12773
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012774 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010012775
12776 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12777
12778 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012779 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012780 if (ret)
12781 return ret;
12782
Chris Wilsonc004a902016-10-28 13:58:45 +010012783 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012784 struct dma_fence *fence;
12785
Chris Wilsonc004a902016-10-28 13:58:45 +010012786 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12787 obj->resv, NULL,
12788 false, I915_FENCE_TIMEOUT,
12789 GFP_KERNEL);
12790 if (ret < 0)
12791 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012792
12793 fence = reservation_object_get_excl_rcu(obj->resv);
12794 if (fence) {
12795 add_rps_boost_after_vblank(new_state->crtc, fence);
12796 dma_fence_put(fence);
12797 }
12798 } else {
12799 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012800 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012801
Chris Wilsond07f0e52016-10-28 13:58:44 +010012802 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012803}
12804
Matt Roper38f3ce32014-12-02 07:45:25 -080012805/**
12806 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12807 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000012808 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080012809 *
12810 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012811 *
12812 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012813 */
12814void
12815intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012816 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012817{
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012818 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080012819
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012820 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020012821 mutex_lock(&dev_priv->drm.struct_mutex);
12822 intel_plane_unpin_fb(to_intel_plane_state(old_state));
12823 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012824}
12825
Chandra Konduru6156a452015-04-27 13:48:39 -070012826int
12827skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12828{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012829 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012830 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012831 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012832
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012833 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012834 return DRM_PLANE_HELPER_NO_SCALING;
12835
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012836 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012837
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012838 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12839 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12840
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012841 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012842 max_dotclk *= 2;
12843
12844 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012845 return DRM_PLANE_HELPER_NO_SCALING;
12846
12847 /*
12848 * skl max scale is lower of:
12849 * close to 3 but not 3, -1 is for that purpose
12850 * or
12851 * cdclk/crtc_clock
12852 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012853 max_scale = min((1 << 16) * 3 - 1,
12854 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012855
12856 return max_scale;
12857}
12858
Matt Roper465c1202014-05-29 08:06:54 -070012859static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012860intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012861 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012862 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012863{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012864 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012865 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012866 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012867 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12868 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012869 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012870
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012871 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012872 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020012873 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012874 min_scale = 1;
12875 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12876 }
Sonika Jindald8106362015-04-10 14:37:28 +053012877 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012878 }
Sonika Jindald8106362015-04-10 14:37:28 +053012879
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020012880 ret = drm_atomic_helper_check_plane_state(&state->base,
12881 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020012882 min_scale, max_scale,
12883 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012884 if (ret)
12885 return ret;
12886
Daniel Vettercc926382016-08-15 10:41:47 +020012887 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012888 return 0;
12889
12890 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020012891 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012892 if (ret)
12893 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012894
12895 state->ctl = skl_plane_ctl(crtc_state, state);
12896 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012897 ret = i9xx_check_plane_surface(state);
12898 if (ret)
12899 return ret;
12900
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012901 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012902 }
12903
James Ausmus4036c782017-11-13 10:11:28 -080012904 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12905 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12906
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012907 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012908}
12909
Daniel Vetter5a21b662016-05-24 17:13:53 +020012910static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12911 struct drm_crtc_state *old_crtc_state)
12912{
12913 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012914 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012916 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012917 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012918 struct intel_atomic_state *old_intel_state =
12919 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012920 struct intel_crtc_state *intel_cstate =
12921 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12922 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012923
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012924 if (!modeset &&
12925 (intel_cstate->base.color_mgmt_changed ||
12926 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012927 intel_color_set_csc(&intel_cstate->base);
12928 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012929 }
12930
Daniel Vetter5a21b662016-05-24 17:13:53 +020012931 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012932 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012933
12934 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012935 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012936
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012937 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012938 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012939 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012940 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012941
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012942out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012943 if (dev_priv->display.atomic_update_watermarks)
12944 dev_priv->display.atomic_update_watermarks(old_intel_state,
12945 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012946}
12947
12948static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12949 struct drm_crtc_state *old_crtc_state)
12950{
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012951 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012953 struct intel_atomic_state *old_intel_state =
12954 to_intel_atomic_state(old_crtc_state->state);
12955 struct intel_crtc_state *new_crtc_state =
12956 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012957
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012958 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012959
12960 if (new_crtc_state->update_pipe &&
12961 !needs_modeset(&new_crtc_state->base) &&
12962 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED) {
12963 if (!IS_GEN2(dev_priv))
12964 intel_set_cpu_fifo_underrun_reporting(dev_priv, intel_crtc->pipe, true);
12965
12966 if (new_crtc_state->has_pch_encoder) {
12967 enum pipe pch_transcoder =
12968 intel_crtc_pch_transcoder(intel_crtc);
12969
12970 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
12971 }
12972 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012973}
12974
Matt Ropercf4c7c12014-12-04 10:27:42 -080012975/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012976 * intel_plane_destroy - destroy a plane
12977 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012978 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012979 * Common destruction function for all types of planes (primary, cursor,
12980 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012981 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012982void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012983{
Matt Roper465c1202014-05-29 08:06:54 -070012984 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012985 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012986}
12987
Ben Widawsky714244e2017-08-01 09:58:16 -070012988static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12989{
12990 switch (format) {
12991 case DRM_FORMAT_C8:
12992 case DRM_FORMAT_RGB565:
12993 case DRM_FORMAT_XRGB1555:
12994 case DRM_FORMAT_XRGB8888:
12995 return modifier == DRM_FORMAT_MOD_LINEAR ||
12996 modifier == I915_FORMAT_MOD_X_TILED;
12997 default:
12998 return false;
12999 }
13000}
13001
13002static bool i965_mod_supported(uint32_t format, uint64_t modifier)
13003{
13004 switch (format) {
13005 case DRM_FORMAT_C8:
13006 case DRM_FORMAT_RGB565:
13007 case DRM_FORMAT_XRGB8888:
13008 case DRM_FORMAT_XBGR8888:
13009 case DRM_FORMAT_XRGB2101010:
13010 case DRM_FORMAT_XBGR2101010:
13011 return modifier == DRM_FORMAT_MOD_LINEAR ||
13012 modifier == I915_FORMAT_MOD_X_TILED;
13013 default:
13014 return false;
13015 }
13016}
13017
13018static bool skl_mod_supported(uint32_t format, uint64_t modifier)
13019{
13020 switch (format) {
13021 case DRM_FORMAT_XRGB8888:
13022 case DRM_FORMAT_XBGR8888:
13023 case DRM_FORMAT_ARGB8888:
13024 case DRM_FORMAT_ABGR8888:
13025 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
13026 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
13027 return true;
13028 /* fall through */
13029 case DRM_FORMAT_RGB565:
13030 case DRM_FORMAT_XRGB2101010:
13031 case DRM_FORMAT_XBGR2101010:
13032 case DRM_FORMAT_YUYV:
13033 case DRM_FORMAT_YVYU:
13034 case DRM_FORMAT_UYVY:
13035 case DRM_FORMAT_VYUY:
13036 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13037 return true;
13038 /* fall through */
13039 case DRM_FORMAT_C8:
13040 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13041 modifier == I915_FORMAT_MOD_X_TILED ||
13042 modifier == I915_FORMAT_MOD_Y_TILED)
13043 return true;
13044 /* fall through */
13045 default:
13046 return false;
13047 }
13048}
13049
13050static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
13051 uint32_t format,
13052 uint64_t modifier)
13053{
13054 struct drm_i915_private *dev_priv = to_i915(plane->dev);
13055
13056 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13057 return false;
13058
13059 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
13060 modifier != DRM_FORMAT_MOD_LINEAR)
13061 return false;
13062
13063 if (INTEL_GEN(dev_priv) >= 9)
13064 return skl_mod_supported(format, modifier);
13065 else if (INTEL_GEN(dev_priv) >= 4)
13066 return i965_mod_supported(format, modifier);
13067 else
13068 return i8xx_mod_supported(format, modifier);
Ben Widawsky714244e2017-08-01 09:58:16 -070013069}
13070
13071static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13072 uint32_t format,
13073 uint64_t modifier)
13074{
13075 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13076 return false;
13077
13078 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13079}
13080
13081static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013082 .update_plane = drm_atomic_helper_update_plane,
13083 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013084 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013085 .atomic_get_property = intel_plane_atomic_get_property,
13086 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013087 .atomic_duplicate_state = intel_plane_duplicate_state,
13088 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013089 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013090};
13091
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013092static int
13093intel_legacy_cursor_update(struct drm_plane *plane,
13094 struct drm_crtc *crtc,
13095 struct drm_framebuffer *fb,
13096 int crtc_x, int crtc_y,
13097 unsigned int crtc_w, unsigned int crtc_h,
13098 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013099 uint32_t src_w, uint32_t src_h,
13100 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013101{
13102 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13103 int ret;
13104 struct drm_plane_state *old_plane_state, *new_plane_state;
13105 struct intel_plane *intel_plane = to_intel_plane(plane);
13106 struct drm_framebuffer *old_fb;
13107 struct drm_crtc_state *crtc_state = crtc->state;
13108
13109 /*
13110 * When crtc is inactive or there is a modeset pending,
13111 * wait for it to complete in the slowpath
13112 */
13113 if (!crtc_state->active || needs_modeset(crtc_state) ||
13114 to_intel_crtc_state(crtc_state)->update_pipe)
13115 goto slow;
13116
13117 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013118 /*
13119 * Don't do an async update if there is an outstanding commit modifying
13120 * the plane. This prevents our async update's changes from getting
13121 * overridden by a previous synchronous update's state.
13122 */
13123 if (old_plane_state->commit &&
13124 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13125 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013126
13127 /*
13128 * If any parameters change that may affect watermarks,
13129 * take the slowpath. Only changing fb or position should be
13130 * in the fastpath.
13131 */
13132 if (old_plane_state->crtc != crtc ||
13133 old_plane_state->src_w != src_w ||
13134 old_plane_state->src_h != src_h ||
13135 old_plane_state->crtc_w != crtc_w ||
13136 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013137 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013138 goto slow;
13139
13140 new_plane_state = intel_plane_duplicate_state(plane);
13141 if (!new_plane_state)
13142 return -ENOMEM;
13143
13144 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13145
13146 new_plane_state->src_x = src_x;
13147 new_plane_state->src_y = src_y;
13148 new_plane_state->src_w = src_w;
13149 new_plane_state->src_h = src_h;
13150 new_plane_state->crtc_x = crtc_x;
13151 new_plane_state->crtc_y = crtc_y;
13152 new_plane_state->crtc_w = crtc_w;
13153 new_plane_state->crtc_h = crtc_h;
13154
13155 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013156 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13157 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013158 to_intel_plane_state(new_plane_state));
13159 if (ret)
13160 goto out_free;
13161
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013162 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13163 if (ret)
13164 goto out_free;
13165
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013166 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13167 if (ret)
13168 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013169
13170 old_fb = old_plane_state->fb;
13171
13172 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13173 intel_plane->frontbuffer_bit);
13174
13175 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013176 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013177
Ville Syrjälä72259532017-03-02 19:15:05 +020013178 if (plane->state->visible) {
13179 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013180 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013181 to_intel_crtc_state(crtc->state),
13182 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013183 } else {
13184 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013185 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013186 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013187
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013188 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013189
13190out_unlock:
13191 mutex_unlock(&dev_priv->drm.struct_mutex);
13192out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013193 if (ret)
13194 intel_plane_destroy_state(plane, new_plane_state);
13195 else
13196 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013197 return ret;
13198
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013199slow:
13200 return drm_atomic_helper_update_plane(plane, crtc, fb,
13201 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013202 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013203}
13204
13205static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13206 .update_plane = intel_legacy_cursor_update,
13207 .disable_plane = drm_atomic_helper_disable_plane,
13208 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013209 .atomic_get_property = intel_plane_atomic_get_property,
13210 .atomic_set_property = intel_plane_atomic_set_property,
13211 .atomic_duplicate_state = intel_plane_duplicate_state,
13212 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013213 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013214};
13215
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013216static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13217 enum i9xx_plane_id i9xx_plane)
13218{
13219 if (!HAS_FBC(dev_priv))
13220 return false;
13221
13222 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13223 return i9xx_plane == PLANE_A; /* tied to pipe A */
13224 else if (IS_IVYBRIDGE(dev_priv))
13225 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13226 i9xx_plane == PLANE_C;
13227 else if (INTEL_GEN(dev_priv) >= 4)
13228 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13229 else
13230 return i9xx_plane == PLANE_A;
13231}
13232
13233static bool skl_plane_has_fbc(struct drm_i915_private *dev_priv,
13234 enum pipe pipe, enum plane_id plane_id)
13235{
13236 if (!HAS_FBC(dev_priv))
13237 return false;
13238
13239 return pipe == PIPE_A && plane_id == PLANE_PRIMARY;
13240}
13241
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013242static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013243intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013244{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013245 struct intel_plane *primary = NULL;
13246 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013247 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013248 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013249 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013250 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013251 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013252
13253 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013254 if (!primary) {
13255 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013256 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013257 }
Matt Roper465c1202014-05-29 08:06:54 -070013258
Matt Roper8e7d6882015-01-21 16:35:41 -080013259 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013260 if (!state) {
13261 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013262 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013263 }
13264
Matt Roper8e7d6882015-01-21 16:35:41 -080013265 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013266
Matt Roper465c1202014-05-29 08:06:54 -070013267 primary->can_scale = false;
13268 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013269 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013270 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013271 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013272 }
Matt Roper465c1202014-05-29 08:06:54 -070013273 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013274 /*
13275 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13276 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13277 */
13278 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013279 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013280 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013281 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013282 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013283 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013284
13285 if (INTEL_GEN(dev_priv) >= 9)
13286 primary->has_fbc = skl_plane_has_fbc(dev_priv,
13287 primary->pipe,
13288 primary->id);
13289 else
13290 primary->has_fbc = i9xx_plane_has_fbc(dev_priv,
13291 primary->i9xx_plane);
13292
13293 if (primary->has_fbc) {
13294 struct intel_fbc *fbc = &dev_priv->fbc;
13295
13296 fbc->possible_framebuffer_bits |= primary->frontbuffer_bit;
13297 }
13298
Matt Roperc59cb172014-12-01 15:40:16 -080013299 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013300
Ville Syrjälä77064e22017-12-22 21:22:28 +020013301 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013302 intel_primary_formats = skl_primary_formats;
13303 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013304
Ville Syrjälä77064e22017-12-22 21:22:28 +020013305 if (skl_plane_has_ccs(dev_priv, pipe, PLANE_PRIMARY))
Ben Widawsky714244e2017-08-01 09:58:16 -070013306 modifiers = skl_format_modifiers_ccs;
13307 else
13308 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013309
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013310 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013311 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013312 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013313 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013314 intel_primary_formats = i965_primary_formats;
13315 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013316 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013317
Ville Syrjäläed150302017-11-17 21:19:10 +020013318 primary->update_plane = i9xx_update_plane;
13319 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013320 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013321 } else {
13322 intel_primary_formats = i8xx_primary_formats;
13323 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013324 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013325
Ville Syrjäläed150302017-11-17 21:19:10 +020013326 primary->update_plane = i9xx_update_plane;
13327 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013328 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013329 }
13330
Ville Syrjälä580503c2016-10-31 22:37:00 +020013331 if (INTEL_GEN(dev_priv) >= 9)
13332 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13333 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013334 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013335 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013336 DRM_PLANE_TYPE_PRIMARY,
13337 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013338 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013339 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13340 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013341 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013342 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013343 DRM_PLANE_TYPE_PRIMARY,
13344 "primary %c", pipe_name(pipe));
13345 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013346 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13347 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013348 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013349 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013350 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013351 "plane %c",
13352 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013353 if (ret)
13354 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013355
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013356 if (INTEL_GEN(dev_priv) >= 10) {
13357 supported_rotations =
13358 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13359 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13360 DRM_MODE_REFLECT_X;
13361 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013362 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013363 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13364 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013365 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13366 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013367 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13368 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013369 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013370 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013371 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013372 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013373 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013374 }
13375
Dave Airlie5481e272016-10-25 16:36:13 +100013376 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013377 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013378 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013379 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013380
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013381 if (INTEL_GEN(dev_priv) >= 9)
13382 drm_plane_create_color_properties(&primary->base,
13383 BIT(DRM_COLOR_YCBCR_BT601) |
13384 BIT(DRM_COLOR_YCBCR_BT709),
Ville Syrjäläc8624ed2018-02-14 21:23:27 +020013385 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
13386 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
Ville Syrjälä23b28082018-02-14 21:23:26 +020013387 DRM_COLOR_YCBCR_BT709,
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013388 DRM_COLOR_YCBCR_LIMITED_RANGE);
13389
Matt Roperea2c67b2014-12-23 10:41:52 -080013390 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13391
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013392 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013393
13394fail:
13395 kfree(state);
13396 kfree(primary);
13397
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013398 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013399}
13400
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013401static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013402intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13403 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013404{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013405 struct intel_plane *cursor = NULL;
13406 struct intel_plane_state *state = NULL;
13407 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013408
13409 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013410 if (!cursor) {
13411 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013412 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013413 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013414
Matt Roper8e7d6882015-01-21 16:35:41 -080013415 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013416 if (!state) {
13417 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013418 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013419 }
13420
Matt Roper8e7d6882015-01-21 16:35:41 -080013421 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013422
Matt Roper3d7d6512014-06-10 08:28:13 -070013423 cursor->can_scale = false;
13424 cursor->max_downscale = 1;
13425 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013426 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013427 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013428 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013429
13430 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13431 cursor->update_plane = i845_update_cursor;
13432 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013433 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013434 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013435 } else {
13436 cursor->update_plane = i9xx_update_cursor;
13437 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013438 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013439 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013440 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013441
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013442 cursor->cursor.base = ~0;
13443 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013444
13445 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13446 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013447
Ville Syrjälä580503c2016-10-31 22:37:00 +020013448 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013449 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013450 intel_cursor_formats,
13451 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013452 cursor_format_modifiers,
13453 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013454 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013455 if (ret)
13456 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013457
Dave Airlie5481e272016-10-25 16:36:13 +100013458 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013459 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013460 DRM_MODE_ROTATE_0,
13461 DRM_MODE_ROTATE_0 |
13462 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013463
Ville Syrjälä580503c2016-10-31 22:37:00 +020013464 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013465 state->scaler_id = -1;
13466
Matt Roperea2c67b2014-12-23 10:41:52 -080013467 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13468
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013469 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013470
13471fail:
13472 kfree(state);
13473 kfree(cursor);
13474
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013475 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013476}
13477
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013478static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13479 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013480{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013481 struct intel_crtc_scaler_state *scaler_state =
13482 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013483 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013484 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013485
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013486 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13487 if (!crtc->num_scalers)
13488 return;
13489
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013490 for (i = 0; i < crtc->num_scalers; i++) {
13491 struct intel_scaler *scaler = &scaler_state->scalers[i];
13492
13493 scaler->in_use = 0;
13494 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013495 }
13496
13497 scaler_state->scaler_id = -1;
13498}
13499
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013500static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013501{
13502 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013503 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013504 struct intel_plane *primary = NULL;
13505 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013506 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013507
Daniel Vetter955382f2013-09-19 14:05:45 +020013508 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013509 if (!intel_crtc)
13510 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013511
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013512 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013513 if (!crtc_state) {
13514 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013515 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013516 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013517 intel_crtc->config = crtc_state;
13518 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013519 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013520
Ville Syrjälä580503c2016-10-31 22:37:00 +020013521 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013522 if (IS_ERR(primary)) {
13523 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013524 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013525 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013526 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013527
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013528 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013529 struct intel_plane *plane;
13530
Ville Syrjälä580503c2016-10-31 22:37:00 +020013531 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013532 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013533 ret = PTR_ERR(plane);
13534 goto fail;
13535 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013536 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013537 }
13538
Ville Syrjälä580503c2016-10-31 22:37:00 +020013539 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013540 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013541 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013542 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013543 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013544 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013545
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013546 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013547 &primary->base, &cursor->base,
13548 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013549 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013550 if (ret)
13551 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013552
Jesse Barnes80824002009-09-10 15:28:06 -070013553 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013554
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013555 /* initialize shared scalers */
13556 intel_crtc_init_scalers(intel_crtc, crtc_state);
13557
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013558 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
Ville Syrjäläb1558c72017-11-17 21:19:15 +020013559 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] != NULL);
13560 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] = intel_crtc;
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013561 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013562
Jesse Barnes79e53942008-11-07 14:24:08 -080013563 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013564
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013565 intel_color_init(&intel_crtc->base);
13566
Daniel Vetter87b6b102014-05-15 15:33:46 +020013567 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013568
13569 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013570
13571fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013572 /*
13573 * drm_mode_config_cleanup() will free up any
13574 * crtcs/planes already initialized.
13575 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013576 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013577 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013578
13579 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013580}
13581
Jesse Barnes752aa882013-10-31 18:55:49 +020013582enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13583{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013584 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013585
Rob Clark51fd3712013-11-19 12:10:12 -050013586 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013587
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013588 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013589 return INVALID_PIPE;
13590
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013591 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013592}
13593
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020013594int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
13595 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013596{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013597 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013598 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013599 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013600
Keith Packard418da172017-03-14 23:25:07 -070013601 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013602 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013603 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013604
Rob Clark7707e652014-07-17 23:30:04 -040013605 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013606 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013607
Daniel Vetterc05422d2009-08-11 16:05:30 +020013608 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013609}
13610
Daniel Vetter66a92782012-07-12 20:08:18 +020013611static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013612{
Daniel Vetter66a92782012-07-12 20:08:18 +020013613 struct drm_device *dev = encoder->base.dev;
13614 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013615 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013616 int entry = 0;
13617
Damien Lespiaub2784e12014-08-05 11:29:37 +010013618 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013619 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013620 index_mask |= (1 << entry);
13621
Jesse Barnes79e53942008-11-07 14:24:08 -080013622 entry++;
13623 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013624
Jesse Barnes79e53942008-11-07 14:24:08 -080013625 return index_mask;
13626}
13627
Ville Syrjälä646d5772016-10-31 22:37:14 +020013628static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013629{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013630 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013631 return false;
13632
13633 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13634 return false;
13635
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013636 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013637 return false;
13638
13639 return true;
13640}
13641
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013642static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013643{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013644 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013645 return false;
13646
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013647 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013648 return false;
13649
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013650 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013651 return false;
13652
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013653 if (HAS_PCH_LPT_H(dev_priv) &&
13654 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013655 return false;
13656
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013657 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013658 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013659 return false;
13660
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013661 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013662 return false;
13663
13664 return true;
13665}
13666
Imre Deak8090ba82016-08-10 14:07:33 +030013667void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13668{
13669 int pps_num;
13670 int pps_idx;
13671
13672 if (HAS_DDI(dev_priv))
13673 return;
13674 /*
13675 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13676 * everywhere where registers can be write protected.
13677 */
13678 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13679 pps_num = 2;
13680 else
13681 pps_num = 1;
13682
13683 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13684 u32 val = I915_READ(PP_CONTROL(pps_idx));
13685
13686 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13687 I915_WRITE(PP_CONTROL(pps_idx), val);
13688 }
13689}
13690
Imre Deak44cb7342016-08-10 14:07:29 +030013691static void intel_pps_init(struct drm_i915_private *dev_priv)
13692{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013693 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013694 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13695 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13696 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13697 else
13698 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013699
13700 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013701}
13702
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013703static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013704{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013705 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013706 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013707
Imre Deak44cb7342016-08-10 14:07:29 +030013708 intel_pps_init(dev_priv);
13709
Imre Deak97a824e12016-06-21 11:51:47 +030013710 /*
13711 * intel_edp_init_connector() depends on this completing first, to
13712 * prevent the registeration of both eDP and LVDS and the incorrect
13713 * sharing of the PPS.
13714 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013715 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013716
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013717 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013718 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013719
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013720 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013721 /*
13722 * FIXME: Broxton doesn't support port detection via the
13723 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13724 * detect the ports.
13725 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013726 intel_ddi_init(dev_priv, PORT_A);
13727 intel_ddi_init(dev_priv, PORT_B);
13728 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013729
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013730 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013731 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013732 int found;
13733
Jesse Barnesde31fac2015-03-06 15:53:32 -080013734 /*
13735 * Haswell uses DDI functions to detect digital outputs.
13736 * On SKL pre-D0 the strap isn't connected, so we assume
13737 * it's there.
13738 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013739 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013740 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013741 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013742 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013743
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013744 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013745 * register */
13746 found = I915_READ(SFUSE_STRAP);
13747
13748 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013749 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013750 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013751 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013752 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013753 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080013754 if (found & SFUSE_STRAP_DDIF_DETECTED)
13755 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013756 /*
13757 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13758 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013759 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013760 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13761 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13762 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013763 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013764
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013765 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013766 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013767 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013768
Ville Syrjälä646d5772016-10-31 22:37:14 +020013769 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013770 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013771
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013772 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013773 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013774 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013775 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013776 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013777 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013778 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013779 }
13780
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013781 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013782 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013783
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013784 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013785 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013786
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013787 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013788 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013789
Daniel Vetter270b3042012-10-27 15:52:05 +020013790 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013791 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013792 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013793 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013794
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013795 /*
13796 * The DP_DETECTED bit is the latched state of the DDC
13797 * SDA pin at boot. However since eDP doesn't require DDC
13798 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13799 * eDP ports may have been muxed to an alternate function.
13800 * Thus we can't rely on the DP_DETECTED bit alone to detect
13801 * eDP ports. Consult the VBT as well as DP_DETECTED to
13802 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013803 *
13804 * Sadly the straps seem to be missing sometimes even for HDMI
13805 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13806 * and VBT for the presence of the port. Additionally we can't
13807 * trust the port type the VBT declares as we've seen at least
13808 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013809 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013810 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013811 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13812 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013813 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013814 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013815 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013816
Jani Nikula7b91bf72017-08-18 12:30:19 +030013817 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013818 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13819 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013820 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013821 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013822 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013823
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013824 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013825 /*
13826 * eDP not supported on port D,
13827 * so no need to worry about it
13828 */
13829 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13830 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013831 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013832 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013833 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013834 }
13835
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013836 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013837 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013838 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013839
Paulo Zanonie2debe92013-02-18 19:00:27 -030013840 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013841 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013842 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013843 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013844 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013845 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013846 }
Ma Ling27185ae2009-08-24 13:50:23 +080013847
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013848 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013849 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013850 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013851
13852 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013853
Paulo Zanonie2debe92013-02-18 19:00:27 -030013854 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013855 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013856 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013857 }
Ma Ling27185ae2009-08-24 13:50:23 +080013858
Paulo Zanonie2debe92013-02-18 19:00:27 -030013859 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013860
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013861 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013862 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013863 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013864 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013865 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013866 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013867 }
Ma Ling27185ae2009-08-24 13:50:23 +080013868
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013869 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013870 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013871 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013872 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013873
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013874 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013875 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013876
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013877 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013878
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013879 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013880 encoder->base.possible_crtcs = encoder->crtc_mask;
13881 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013882 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013883 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013884
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013885 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013886
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013887 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013888}
13889
13890static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13891{
13892 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013893
Daniel Vetteref2d6332014-02-10 18:00:38 +010013894 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013895
Chris Wilsondd689282017-03-01 15:41:28 +000013896 i915_gem_object_lock(intel_fb->obj);
13897 WARN_ON(!intel_fb->obj->framebuffer_references--);
13898 i915_gem_object_unlock(intel_fb->obj);
13899
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013900 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013901
Jesse Barnes79e53942008-11-07 14:24:08 -080013902 kfree(intel_fb);
13903}
13904
13905static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013906 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013907 unsigned int *handle)
13908{
13909 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013910 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013911
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013912 if (obj->userptr.mm) {
13913 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13914 return -EINVAL;
13915 }
13916
Chris Wilson05394f32010-11-08 19:18:58 +000013917 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013918}
13919
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013920static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13921 struct drm_file *file,
13922 unsigned flags, unsigned color,
13923 struct drm_clip_rect *clips,
13924 unsigned num_clips)
13925{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013926 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013927
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013928 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013929 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013930
13931 return 0;
13932}
13933
Jesse Barnes79e53942008-11-07 14:24:08 -080013934static const struct drm_framebuffer_funcs intel_fb_funcs = {
13935 .destroy = intel_user_framebuffer_destroy,
13936 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013937 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013938};
13939
Damien Lespiaub3218032015-02-27 11:15:18 +000013940static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013941u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13942 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013943{
Chris Wilson24dbf512017-02-15 10:59:18 +000013944 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013945
13946 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013947 int cpp = drm_format_plane_cpp(pixel_format, 0);
13948
Damien Lespiaub3218032015-02-27 11:15:18 +000013949 /* "The stride in bytes must not exceed the of the size of 8K
13950 * pixels and 32K bytes."
13951 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013952 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013953 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013954 return 32*1024;
13955 } else if (gen >= 4) {
13956 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13957 return 16*1024;
13958 else
13959 return 32*1024;
13960 } else if (gen >= 3) {
13961 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13962 return 8*1024;
13963 else
13964 return 16*1024;
13965 } else {
13966 /* XXX DSPC is limited to 4k tiled */
13967 return 8*1024;
13968 }
13969}
13970
Chris Wilson24dbf512017-02-15 10:59:18 +000013971static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13972 struct drm_i915_gem_object *obj,
13973 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013974{
Chris Wilson24dbf512017-02-15 10:59:18 +000013975 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013976 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013977 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013978 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013979 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013980 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013981 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013982
Chris Wilsondd689282017-03-01 15:41:28 +000013983 i915_gem_object_lock(obj);
13984 obj->framebuffer_references++;
13985 tiling = i915_gem_object_get_tiling(obj);
13986 stride = i915_gem_object_get_stride(obj);
13987 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013988
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013989 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013990 /*
13991 * If there's a fence, enforce that
13992 * the fb modifier and tiling mode match.
13993 */
13994 if (tiling != I915_TILING_NONE &&
13995 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013996 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013997 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013998 }
13999 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014000 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014001 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014002 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014003 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014004 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014005 }
14006 }
14007
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014008 /* Passed in modifier sanity checking. */
14009 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014010 case I915_FORMAT_MOD_Y_TILED_CCS:
14011 case I915_FORMAT_MOD_Yf_TILED_CCS:
14012 switch (mode_cmd->pixel_format) {
14013 case DRM_FORMAT_XBGR8888:
14014 case DRM_FORMAT_ABGR8888:
14015 case DRM_FORMAT_XRGB8888:
14016 case DRM_FORMAT_ARGB8888:
14017 break;
14018 default:
14019 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
14020 goto err;
14021 }
14022 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014023 case I915_FORMAT_MOD_Y_TILED:
14024 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014025 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014026 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14027 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014028 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014029 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014030 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014031 case I915_FORMAT_MOD_X_TILED:
14032 break;
14033 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014034 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14035 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014036 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014037 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014038
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014039 /*
14040 * gen2/3 display engine uses the fence if present,
14041 * so the tiling mode must match the fb modifier exactly.
14042 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014043 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014044 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014045 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014046 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014047 }
14048
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014049 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014050 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014051 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014052 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014053 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014054 "tiled" : "linear",
14055 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014056 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014057 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014058
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014059 /*
14060 * If there's a fence, enforce that
14061 * the fb pitch and fence stride match.
14062 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014063 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14064 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14065 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014066 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014067 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014068
Ville Syrjälä57779d02012-10-31 17:50:14 +020014069 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014070 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014071 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014072 case DRM_FORMAT_RGB565:
14073 case DRM_FORMAT_XRGB8888:
14074 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014075 break;
14076 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014077 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014078 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14079 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014080 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014081 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014082 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014083 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014084 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014085 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014086 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14087 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014088 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014089 }
14090 break;
14091 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014092 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014093 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014094 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014095 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14096 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014097 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014098 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014099 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014100 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014101 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014102 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14103 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014104 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014105 }
14106 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014107 case DRM_FORMAT_YUYV:
14108 case DRM_FORMAT_UYVY:
14109 case DRM_FORMAT_YVYU:
14110 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014111 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014112 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14113 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014114 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014115 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014116 break;
14117 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014118 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14119 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014120 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014121 }
14122
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014123 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14124 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014125 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014126
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014127 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014128
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014129 for (i = 0; i < fb->format->num_planes; i++) {
14130 u32 stride_alignment;
14131
14132 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14133 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014134 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014135 }
14136
14137 stride_alignment = intel_fb_stride_alignment(fb, i);
14138
14139 /*
14140 * Display WA #0531: skl,bxt,kbl,glk
14141 *
14142 * Render decompression and plane width > 3840
14143 * combined with horizontal panning requires the
14144 * plane stride to be a multiple of 4. We'll just
14145 * require the entire fb to accommodate that to avoid
14146 * potential runtime errors at plane configuration time.
14147 */
14148 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14149 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14150 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14151 stride_alignment *= 4;
14152
14153 if (fb->pitches[i] & (stride_alignment - 1)) {
14154 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14155 i, fb->pitches[i], stride_alignment);
14156 goto err;
14157 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014158 }
14159
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014160 intel_fb->obj = obj;
14161
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014162 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014163 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014164 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014165
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014166 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014167 if (ret) {
14168 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014169 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014170 }
14171
Jesse Barnes79e53942008-11-07 14:24:08 -080014172 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014173
14174err:
Chris Wilsondd689282017-03-01 15:41:28 +000014175 i915_gem_object_lock(obj);
14176 obj->framebuffer_references--;
14177 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014178 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014179}
14180
Jesse Barnes79e53942008-11-07 14:24:08 -080014181static struct drm_framebuffer *
14182intel_user_framebuffer_create(struct drm_device *dev,
14183 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014184 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014185{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014186 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014187 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014188 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014189
Chris Wilson03ac0642016-07-20 13:31:51 +010014190 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14191 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014192 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014193
Chris Wilson24dbf512017-02-15 10:59:18 +000014194 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014195 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014196 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014197
14198 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014199}
14200
Chris Wilson778e23a2016-12-05 14:29:39 +000014201static void intel_atomic_state_free(struct drm_atomic_state *state)
14202{
14203 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14204
14205 drm_atomic_state_default_release(state);
14206
14207 i915_sw_fence_fini(&intel_state->commit_ready);
14208
14209 kfree(state);
14210}
14211
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014212static enum drm_mode_status
14213intel_mode_valid(struct drm_device *dev,
14214 const struct drm_display_mode *mode)
14215{
14216 if (mode->vscan > 1)
14217 return MODE_NO_VSCAN;
14218
14219 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
14220 return MODE_NO_DBLESCAN;
14221
14222 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14223 return MODE_H_ILLEGAL;
14224
14225 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14226 DRM_MODE_FLAG_NCSYNC |
14227 DRM_MODE_FLAG_PCSYNC))
14228 return MODE_HSYNC;
14229
14230 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14231 DRM_MODE_FLAG_PIXMUX |
14232 DRM_MODE_FLAG_CLKDIV2))
14233 return MODE_BAD;
14234
14235 return MODE_OK;
14236}
14237
Jesse Barnes79e53942008-11-07 14:24:08 -080014238static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014239 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014240 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014241 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014242 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014243 .atomic_check = intel_atomic_check,
14244 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014245 .atomic_state_alloc = intel_atomic_state_alloc,
14246 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014247 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014248};
14249
Imre Deak88212942016-03-16 13:38:53 +020014250/**
14251 * intel_init_display_hooks - initialize the display modesetting hooks
14252 * @dev_priv: device private
14253 */
14254void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014255{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014256 intel_init_cdclk_hooks(dev_priv);
14257
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014258 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014259 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014260 dev_priv->display.get_initial_plane_config =
14261 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014262 dev_priv->display.crtc_compute_clock =
14263 haswell_crtc_compute_clock;
14264 dev_priv->display.crtc_enable = haswell_crtc_enable;
14265 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014266 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014267 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014268 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014269 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014270 dev_priv->display.crtc_compute_clock =
14271 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014272 dev_priv->display.crtc_enable = haswell_crtc_enable;
14273 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014274 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014275 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014276 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014277 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014278 dev_priv->display.crtc_compute_clock =
14279 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014280 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14281 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014282 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014283 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014284 dev_priv->display.get_initial_plane_config =
14285 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014286 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14287 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14288 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14289 } else if (IS_VALLEYVIEW(dev_priv)) {
14290 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14291 dev_priv->display.get_initial_plane_config =
14292 i9xx_get_initial_plane_config;
14293 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014294 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14295 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014296 } else if (IS_G4X(dev_priv)) {
14297 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14298 dev_priv->display.get_initial_plane_config =
14299 i9xx_get_initial_plane_config;
14300 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14301 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14302 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014303 } else if (IS_PINEVIEW(dev_priv)) {
14304 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14305 dev_priv->display.get_initial_plane_config =
14306 i9xx_get_initial_plane_config;
14307 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14308 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14309 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014310 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014311 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014312 dev_priv->display.get_initial_plane_config =
14313 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014314 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014315 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14316 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014317 } else {
14318 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14319 dev_priv->display.get_initial_plane_config =
14320 i9xx_get_initial_plane_config;
14321 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14322 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14323 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014324 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014325
Imre Deak88212942016-03-16 13:38:53 +020014326 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014327 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014328 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014329 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014330 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014331 /* FIXME: detect B0+ stepping and use auto training */
14332 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014333 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014334 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014335 }
14336
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014337 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014338 dev_priv->display.update_crtcs = skl_update_crtcs;
14339 else
14340 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014341}
14342
Jesse Barnesb690e962010-07-19 13:53:12 -070014343/*
Keith Packard435793d2011-07-12 14:56:22 -070014344 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14345 */
14346static void quirk_ssc_force_disable(struct drm_device *dev)
14347{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014348 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014349 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014350 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014351}
14352
Carsten Emde4dca20e2012-03-15 15:56:26 +010014353/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014354 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14355 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014356 */
14357static void quirk_invert_brightness(struct drm_device *dev)
14358{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014359 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014360 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014361 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014362}
14363
Scot Doyle9c72cc62014-07-03 23:27:50 +000014364/* Some VBT's incorrectly indicate no backlight is present */
14365static void quirk_backlight_present(struct drm_device *dev)
14366{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014367 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014368 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14369 DRM_INFO("applying backlight present quirk\n");
14370}
14371
Manasi Navarec99a2592017-06-30 09:33:48 -070014372/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14373 * which is 300 ms greater than eDP spec T12 min.
14374 */
14375static void quirk_increase_t12_delay(struct drm_device *dev)
14376{
14377 struct drm_i915_private *dev_priv = to_i915(dev);
14378
14379 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14380 DRM_INFO("Applying T12 delay quirk\n");
14381}
14382
Jesse Barnesb690e962010-07-19 13:53:12 -070014383struct intel_quirk {
14384 int device;
14385 int subsystem_vendor;
14386 int subsystem_device;
14387 void (*hook)(struct drm_device *dev);
14388};
14389
Egbert Eich5f85f172012-10-14 15:46:38 +020014390/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14391struct intel_dmi_quirk {
14392 void (*hook)(struct drm_device *dev);
14393 const struct dmi_system_id (*dmi_id_list)[];
14394};
14395
14396static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14397{
14398 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14399 return 1;
14400}
14401
14402static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14403 {
14404 .dmi_id_list = &(const struct dmi_system_id[]) {
14405 {
14406 .callback = intel_dmi_reverse_brightness,
14407 .ident = "NCR Corporation",
14408 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14409 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14410 },
14411 },
14412 { } /* terminating entry */
14413 },
14414 .hook = quirk_invert_brightness,
14415 },
14416};
14417
Ben Widawskyc43b5632012-04-16 14:07:40 -070014418static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014419 /* Lenovo U160 cannot use SSC on LVDS */
14420 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014421
14422 /* Sony Vaio Y cannot use SSC on LVDS */
14423 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014424
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014425 /* Acer Aspire 5734Z must invert backlight brightness */
14426 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14427
14428 /* Acer/eMachines G725 */
14429 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14430
14431 /* Acer/eMachines e725 */
14432 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14433
14434 /* Acer/Packard Bell NCL20 */
14435 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14436
14437 /* Acer Aspire 4736Z */
14438 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014439
14440 /* Acer Aspire 5336 */
14441 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014442
14443 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14444 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014445
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014446 /* Acer C720 Chromebook (Core i3 4005U) */
14447 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14448
jens steinb2a96012014-10-28 20:25:53 +010014449 /* Apple Macbook 2,1 (Core 2 T7400) */
14450 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14451
Jani Nikula1b9448b02015-11-05 11:49:59 +020014452 /* Apple Macbook 4,1 */
14453 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14454
Scot Doyled4967d82014-07-03 23:27:52 +000014455 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14456 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014457
14458 /* HP Chromebook 14 (Celeron 2955U) */
14459 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014460
14461 /* Dell Chromebook 11 */
14462 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014463
14464 /* Dell Chromebook 11 (2015 version) */
14465 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014466
14467 /* Toshiba Satellite P50-C-18C */
14468 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014469};
14470
14471static void intel_init_quirks(struct drm_device *dev)
14472{
14473 struct pci_dev *d = dev->pdev;
14474 int i;
14475
14476 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14477 struct intel_quirk *q = &intel_quirks[i];
14478
14479 if (d->device == q->device &&
14480 (d->subsystem_vendor == q->subsystem_vendor ||
14481 q->subsystem_vendor == PCI_ANY_ID) &&
14482 (d->subsystem_device == q->subsystem_device ||
14483 q->subsystem_device == PCI_ANY_ID))
14484 q->hook(dev);
14485 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014486 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14487 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14488 intel_dmi_quirks[i].hook(dev);
14489 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014490}
14491
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014492/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014493static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014494{
David Weinehall52a05c32016-08-22 13:32:44 +030014495 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014496 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014497 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014498
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014499 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014500 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014501 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014502 sr1 = inb(VGA_SR_DATA);
14503 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014504 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014505 udelay(300);
14506
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014507 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014508 POSTING_READ(vga_reg);
14509}
14510
Daniel Vetterf8175862012-04-10 15:50:11 +020014511void intel_modeset_init_hw(struct drm_device *dev)
14512{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014513 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014514
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014515 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014516 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014517 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014518}
14519
Matt Roperd93c0372015-12-03 11:37:41 -080014520/*
14521 * Calculate what we think the watermarks should be for the state we've read
14522 * out of the hardware and then immediately program those watermarks so that
14523 * we ensure the hardware settings match our internal state.
14524 *
14525 * We can calculate what we think WM's should be by creating a duplicate of the
14526 * current state (which was constructed during hardware readout) and running it
14527 * through the atomic check code to calculate new watermark values in the
14528 * state object.
14529 */
14530static void sanitize_watermarks(struct drm_device *dev)
14531{
14532 struct drm_i915_private *dev_priv = to_i915(dev);
14533 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014534 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014535 struct drm_crtc *crtc;
14536 struct drm_crtc_state *cstate;
14537 struct drm_modeset_acquire_ctx ctx;
14538 int ret;
14539 int i;
14540
14541 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014542 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014543 return;
14544
14545 /*
14546 * We need to hold connection_mutex before calling duplicate_state so
14547 * that the connector loop is protected.
14548 */
14549 drm_modeset_acquire_init(&ctx, 0);
14550retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014551 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014552 if (ret == -EDEADLK) {
14553 drm_modeset_backoff(&ctx);
14554 goto retry;
14555 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014556 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014557 }
14558
14559 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14560 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014561 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014562
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014563 intel_state = to_intel_atomic_state(state);
14564
Matt Ropered4a6a72016-02-23 17:20:13 -080014565 /*
14566 * Hardware readout is the only time we don't want to calculate
14567 * intermediate watermarks (since we don't trust the current
14568 * watermarks).
14569 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014570 if (!HAS_GMCH_DISPLAY(dev_priv))
14571 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014572
Matt Roperd93c0372015-12-03 11:37:41 -080014573 ret = intel_atomic_check(dev, state);
14574 if (ret) {
14575 /*
14576 * If we fail here, it means that the hardware appears to be
14577 * programmed in a way that shouldn't be possible, given our
14578 * understanding of watermark requirements. This might mean a
14579 * mistake in the hardware readout code or a mistake in the
14580 * watermark calculations for a given platform. Raise a WARN
14581 * so that this is noticeable.
14582 *
14583 * If this actually happens, we'll have to just leave the
14584 * BIOS-programmed watermarks untouched and hope for the best.
14585 */
14586 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014587 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014588 }
14589
14590 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014591 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014592 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14593
Matt Ropered4a6a72016-02-23 17:20:13 -080014594 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014595 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014596
14597 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014598 }
14599
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014600put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014601 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014602fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014603 drm_modeset_drop_locks(&ctx);
14604 drm_modeset_acquire_fini(&ctx);
14605}
14606
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014607static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14608{
14609 if (IS_GEN5(dev_priv)) {
14610 u32 fdi_pll_clk =
14611 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14612
14613 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14614 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14615 dev_priv->fdi_pll_freq = 270000;
14616 } else {
14617 return;
14618 }
14619
14620 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14621}
14622
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014623int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014624{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014625 struct drm_i915_private *dev_priv = to_i915(dev);
14626 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014627 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014628 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014629
Ville Syrjälä757fffc2017-11-13 15:36:22 +020014630 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
14631
Jesse Barnes79e53942008-11-07 14:24:08 -080014632 drm_mode_config_init(dev);
14633
14634 dev->mode_config.min_width = 0;
14635 dev->mode_config.min_height = 0;
14636
Dave Airlie019d96c2011-09-29 16:20:42 +010014637 dev->mode_config.preferred_depth = 24;
14638 dev->mode_config.prefer_shadow = 1;
14639
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014640 dev->mode_config.allow_fb_modifiers = true;
14641
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014642 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014643
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014644 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014645 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014646 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014647
Jesse Barnesb690e962010-07-19 13:53:12 -070014648 intel_init_quirks(dev);
14649
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014650 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014651
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014652 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014653 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014654
Lukas Wunner69f92f62015-07-15 13:57:35 +020014655 /*
14656 * There may be no VBT; and if the BIOS enabled SSC we can
14657 * just keep using it to avoid unnecessary flicker. Whereas if the
14658 * BIOS isn't using it, don't assume it will work even if the VBT
14659 * indicates as much.
14660 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014661 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014662 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14663 DREF_SSC1_ENABLE);
14664
14665 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14666 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14667 bios_lvds_use_ssc ? "en" : "dis",
14668 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14669 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14670 }
14671 }
14672
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014673 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014674 dev->mode_config.max_width = 2048;
14675 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014676 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014677 dev->mode_config.max_width = 4096;
14678 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014679 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014680 dev->mode_config.max_width = 8192;
14681 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014682 }
Damien Lespiau068be562014-03-28 14:17:49 +000014683
Jani Nikula2a307c22016-11-30 17:43:04 +020014684 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14685 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014686 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014687 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014688 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14689 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14690 } else {
14691 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14692 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14693 }
14694
Matthew Auld73ebd502017-12-11 15:18:20 +000014695 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080014696
Zhao Yakui28c97732009-10-09 11:39:41 +080014697 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014698 INTEL_INFO(dev_priv)->num_pipes,
14699 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014700
Damien Lespiau055e3932014-08-18 13:49:10 +010014701 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014702 int ret;
14703
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014704 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014705 if (ret) {
14706 drm_mode_config_cleanup(dev);
14707 return ret;
14708 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014709 }
14710
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014711 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014712 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014713
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014714 intel_update_czclk(dev_priv);
14715 intel_modeset_init_hw(dev);
14716
Ville Syrjäläb2045352016-05-13 23:41:27 +030014717 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014718 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014719
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014720 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014721 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014722 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014723
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014724 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014725 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014726 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014727
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014728 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014729 struct intel_initial_plane_config plane_config = {};
14730
Jesse Barnes46f297f2014-03-07 08:57:48 -080014731 if (!crtc->active)
14732 continue;
14733
Jesse Barnes46f297f2014-03-07 08:57:48 -080014734 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014735 * Note that reserving the BIOS fb up front prevents us
14736 * from stuffing other stolen allocations like the ring
14737 * on top. This prevents some ugliness at boot time, and
14738 * can even allow for smooth boot transitions if the BIOS
14739 * fb is large enough for the active pipe configuration.
14740 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014741 dev_priv->display.get_initial_plane_config(crtc,
14742 &plane_config);
14743
14744 /*
14745 * If the fb is shared between multiple heads, we'll
14746 * just get the first one.
14747 */
14748 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014749 }
Matt Roperd93c0372015-12-03 11:37:41 -080014750
14751 /*
14752 * Make sure hardware watermarks really match the state we read out.
14753 * Note that we need to do this after reconstructing the BIOS fb's
14754 * since the watermark calculation done here will use pstate->fb.
14755 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014756 if (!HAS_GMCH_DISPLAY(dev_priv))
14757 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014758
14759 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014760}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014761
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014762void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14763{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014764 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014765 /* 640x480@60Hz, ~25175 kHz */
14766 struct dpll clock = {
14767 .m1 = 18,
14768 .m2 = 7,
14769 .p1 = 13,
14770 .p2 = 4,
14771 .n = 2,
14772 };
14773 u32 dpll, fp;
14774 int i;
14775
14776 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14777
14778 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14779 pipe_name(pipe), clock.vco, clock.dot);
14780
14781 fp = i9xx_dpll_compute_fp(&clock);
14782 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14783 DPLL_VGA_MODE_DIS |
14784 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14785 PLL_P2_DIVIDE_BY_4 |
14786 PLL_REF_INPUT_DREFCLK |
14787 DPLL_VCO_ENABLE;
14788
14789 I915_WRITE(FP0(pipe), fp);
14790 I915_WRITE(FP1(pipe), fp);
14791
14792 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14793 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14794 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14795 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14796 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14797 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14798 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14799
14800 /*
14801 * Apparently we need to have VGA mode enabled prior to changing
14802 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14803 * dividers, even though the register value does change.
14804 */
14805 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14806 I915_WRITE(DPLL(pipe), dpll);
14807
14808 /* Wait for the clocks to stabilize. */
14809 POSTING_READ(DPLL(pipe));
14810 udelay(150);
14811
14812 /* The pixel multiplier can only be updated once the
14813 * DPLL is enabled and the clocks are stable.
14814 *
14815 * So write it again.
14816 */
14817 I915_WRITE(DPLL(pipe), dpll);
14818
14819 /* We do this three times for luck */
14820 for (i = 0; i < 3 ; i++) {
14821 I915_WRITE(DPLL(pipe), dpll);
14822 POSTING_READ(DPLL(pipe));
14823 udelay(150); /* wait for warmup */
14824 }
14825
14826 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14827 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020014828
14829 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014830}
14831
14832void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14833{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014834 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
14835
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014836 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14837 pipe_name(pipe));
14838
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020014839 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
14840 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
14841 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
14842 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & CURSOR_MODE);
14843 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & CURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014844
14845 I915_WRITE(PIPECONF(pipe), 0);
14846 POSTING_READ(PIPECONF(pipe));
14847
Ville Syrjälä8fedd642017-11-29 17:37:30 +020014848 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014849
14850 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14851 POSTING_READ(DPLL(pipe));
14852}
14853
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014854static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020014855 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020014856{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014857 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020014858 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
14859 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014860
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014861 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
14862 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
14863}
Daniel Vetterfa555832012-10-10 23:14:00 +020014864
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014865static void
14866intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
14867{
14868 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020014869
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014870 if (INTEL_GEN(dev_priv) >= 4)
14871 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020014872
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014873 for_each_intel_crtc(&dev_priv->drm, crtc) {
14874 struct intel_plane *plane =
14875 to_intel_plane(crtc->base.primary);
14876
14877 if (intel_plane_mapping_ok(crtc, plane))
14878 continue;
14879
14880 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
14881 plane->base.name);
14882 intel_plane_disable_noatomic(crtc, plane);
14883 }
Daniel Vetterfa555832012-10-10 23:14:00 +020014884}
14885
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014886static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14887{
14888 struct drm_device *dev = crtc->base.dev;
14889 struct intel_encoder *encoder;
14890
14891 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14892 return true;
14893
14894 return false;
14895}
14896
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014897static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14898{
14899 struct drm_device *dev = encoder->base.dev;
14900 struct intel_connector *connector;
14901
14902 for_each_connector_on_encoder(dev, &encoder->base, connector)
14903 return connector;
14904
14905 return NULL;
14906}
14907
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014908static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014909 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014910{
14911 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014912 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014913}
14914
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014915static void intel_sanitize_crtc(struct intel_crtc *crtc,
14916 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014917{
14918 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014919 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014920 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014921
Daniel Vetter24929352012-07-02 20:28:59 +020014922 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020014923 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020014924 i915_reg_t reg = PIPECONF(cpu_transcoder);
14925
14926 I915_WRITE(reg,
14927 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14928 }
Daniel Vetter24929352012-07-02 20:28:59 +020014929
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014930 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014931 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014932 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014933 struct intel_plane *plane;
14934
Daniel Vetter96256042015-02-13 21:03:42 +010014935 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014936
14937 /* Disable everything but the primary plane */
14938 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014939 const struct intel_plane_state *plane_state =
14940 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014941
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014942 if (plane_state->base.visible &&
14943 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
14944 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014945 }
Daniel Vetter96256042015-02-13 21:03:42 +010014946 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014947
Daniel Vetter24929352012-07-02 20:28:59 +020014948 /* Adjust the state of the output pipe according to whether we
14949 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014950 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014951 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014952
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014953 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014954 /*
14955 * We start out with underrun reporting disabled to avoid races.
14956 * For correct bookkeeping mark this on active crtcs.
14957 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014958 * Also on gmch platforms we dont have any hardware bits to
14959 * disable the underrun reporting. Which means we need to start
14960 * out with underrun reporting disabled also on inactive pipes,
14961 * since otherwise we'll complain about the garbage we read when
14962 * e.g. coming up after runtime pm.
14963 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014964 * No protection against concurrent access is required - at
14965 * worst a fifo underrun happens which also sets this to false.
14966 */
14967 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014968 /*
14969 * We track the PCH trancoder underrun reporting state
14970 * within the crtc. With crtc for pipe A housing the underrun
14971 * reporting state for PCH transcoder A, crtc for pipe B housing
14972 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14973 * and marking underrun reporting as disabled for the non-existing
14974 * PCH transcoders B and C would prevent enabling the south
14975 * error interrupt (see cpt_can_enable_serr_int()).
14976 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014977 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014978 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014979 }
Daniel Vetter24929352012-07-02 20:28:59 +020014980}
14981
14982static void intel_sanitize_encoder(struct intel_encoder *encoder)
14983{
14984 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014985
14986 /* We need to check both for a crtc link (meaning that the
14987 * encoder is active and trying to read from a pipe) and the
14988 * pipe itself being active. */
14989 bool has_active_crtc = encoder->base.crtc &&
14990 to_intel_crtc(encoder->base.crtc)->active;
14991
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014992 connector = intel_encoder_find_connector(encoder);
14993 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014994 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14995 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014996 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014997
14998 /* Connector is active, but has no active pipe. This is
14999 * fallout from our resume register restoring. Disable
15000 * the encoder manually again. */
15001 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015002 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15003
Daniel Vetter24929352012-07-02 20:28:59 +020015004 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15005 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015006 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015007 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015008 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015009 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015010 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015011 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015012
15013 /* Inconsistent output/port/pipe state happens presumably due to
15014 * a bug in one of the get_hw_state functions. Or someplace else
15015 * in our code, like the register restore mess on resume. Clamp
15016 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015017
15018 connector->base.dpms = DRM_MODE_DPMS_OFF;
15019 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015020 }
Daniel Vetter24929352012-07-02 20:28:59 +020015021}
15022
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015023void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015024{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015025 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015026
Imre Deak04098752014-02-18 00:02:16 +020015027 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15028 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015029 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015030 }
15031}
15032
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015033void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015034{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015035 /* This function can be called both from intel_modeset_setup_hw_state or
15036 * at a very early point in our resume sequence, where the power well
15037 * structures are not yet restored. Since this function is at a very
15038 * paranoid "someone might have enabled VGA while we were not looking"
15039 * level, just check if the power well is enabled instead of trying to
15040 * follow the "don't touch the power well if we don't need it" policy
15041 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015042 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015043 return;
15044
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015045 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015046
15047 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015048}
15049
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015050/* FIXME read out full plane state for all planes */
15051static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015052{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015053 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
15054 struct intel_crtc_state *crtc_state =
15055 to_intel_crtc_state(crtc->base.state);
15056 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015057
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015058 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
15059 struct intel_plane_state *plane_state =
15060 to_intel_plane_state(plane->base.state);
15061 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015062
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015063 intel_set_plane_visible(crtc_state, plane_state, visible);
15064 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015065}
15066
Daniel Vetter30e984d2013-06-05 13:34:17 +020015067static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015068{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015069 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015070 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015071 struct intel_crtc *crtc;
15072 struct intel_encoder *encoder;
15073 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015074 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015075 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015076
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015077 dev_priv->active_crtcs = 0;
15078
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015079 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015080 struct intel_crtc_state *crtc_state =
15081 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015082
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015083 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015084 memset(crtc_state, 0, sizeof(*crtc_state));
15085 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015086
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015087 crtc_state->base.active = crtc_state->base.enable =
15088 dev_priv->display.get_pipe_config(crtc, crtc_state);
15089
15090 crtc->base.enabled = crtc_state->base.enable;
15091 crtc->active = crtc_state->base.active;
15092
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015093 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015094 dev_priv->active_crtcs |= 1 << crtc->pipe;
15095
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015096 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015097
Ville Syrjälä78108b72016-05-27 20:59:19 +030015098 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15099 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015100 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015101 }
15102
Daniel Vetter53589012013-06-05 13:34:16 +020015103 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15104 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15105
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015106 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015107 &pll->state.hw_state);
15108 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015109 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015110 struct intel_crtc_state *crtc_state =
15111 to_intel_crtc_state(crtc->base.state);
15112
15113 if (crtc_state->base.active &&
15114 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015115 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015116 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015117 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015118
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015119 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015120 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015121 }
15122
Damien Lespiaub2784e12014-08-05 11:29:37 +010015123 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015124 pipe = 0;
15125
15126 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015127 struct intel_crtc_state *crtc_state;
15128
Ville Syrjälä98187832016-10-31 22:37:10 +020015129 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015130 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015131
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015132 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015133 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015134 } else {
15135 encoder->base.crtc = NULL;
15136 }
15137
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015138 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015139 encoder->base.base.id, encoder->base.name,
15140 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015141 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015142 }
15143
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015144 drm_connector_list_iter_begin(dev, &conn_iter);
15145 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015146 if (connector->get_hw_state(connector)) {
15147 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015148
15149 encoder = connector->encoder;
15150 connector->base.encoder = &encoder->base;
15151
15152 if (encoder->base.crtc &&
15153 encoder->base.crtc->state->active) {
15154 /*
15155 * This has to be done during hardware readout
15156 * because anything calling .crtc_disable may
15157 * rely on the connector_mask being accurate.
15158 */
15159 encoder->base.crtc->state->connector_mask |=
15160 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015161 encoder->base.crtc->state->encoder_mask |=
15162 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015163 }
15164
Daniel Vetter24929352012-07-02 20:28:59 +020015165 } else {
15166 connector->base.dpms = DRM_MODE_DPMS_OFF;
15167 connector->base.encoder = NULL;
15168 }
15169 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015170 connector->base.base.id, connector->base.name,
15171 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015172 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015173 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015174
15175 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015176 struct intel_crtc_state *crtc_state =
15177 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015178 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015179
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015180 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015181 if (crtc_state->base.active) {
15182 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15183 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015184 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15185
15186 /*
15187 * The initial mode needs to be set in order to keep
15188 * the atomic core happy. It wants a valid mode if the
15189 * crtc's enabled, so we do the above call.
15190 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015191 * But we don't set all the derived state fully, hence
15192 * set a flag to indicate that a full recalculation is
15193 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015194 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015195 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015196
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015197 intel_crtc_compute_pixel_rate(crtc_state);
15198
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015199 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015200 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015201 if (WARN_ON(min_cdclk < 0))
15202 min_cdclk = 0;
15203 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015204
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015205 drm_calc_timestamping_constants(&crtc->base,
15206 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015207 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015208 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015209
Ville Syrjäläd305e062017-08-30 21:57:03 +030015210 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015211 dev_priv->min_voltage_level[crtc->pipe] =
15212 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015213
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015214 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015215 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015216}
15217
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015218static void
15219get_encoder_power_domains(struct drm_i915_private *dev_priv)
15220{
15221 struct intel_encoder *encoder;
15222
15223 for_each_intel_encoder(&dev_priv->drm, encoder) {
15224 u64 get_domains;
15225 enum intel_display_power_domain domain;
15226
15227 if (!encoder->get_power_domains)
15228 continue;
15229
15230 get_domains = encoder->get_power_domains(encoder);
15231 for_each_power_domain(domain, get_domains)
15232 intel_display_power_get(dev_priv, domain);
15233 }
15234}
15235
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015236static void intel_early_display_was(struct drm_i915_private *dev_priv)
15237{
15238 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15239 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15240 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15241 DARBF_GATING_DIS);
15242
15243 if (IS_HASWELL(dev_priv)) {
15244 /*
15245 * WaRsPkgCStateDisplayPMReq:hsw
15246 * System hang if this isn't done before disabling all planes!
15247 */
15248 I915_WRITE(CHICKEN_PAR1_1,
15249 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15250 }
15251}
15252
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015253/* Scan out the current hw modeset state,
15254 * and sanitizes it to the current state
15255 */
15256static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015257intel_modeset_setup_hw_state(struct drm_device *dev,
15258 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015259{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015260 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015261 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015262 struct intel_crtc *crtc;
15263 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015264 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015265
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015266 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015267 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015268
15269 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015270 get_encoder_power_domains(dev_priv);
15271
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015272 intel_sanitize_plane_mapping(dev_priv);
15273
Damien Lespiaub2784e12014-08-05 11:29:37 +010015274 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015275 intel_sanitize_encoder(encoder);
15276 }
15277
Damien Lespiau055e3932014-08-18 13:49:10 +010015278 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015279 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015280
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015281 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015282 intel_dump_pipe_config(crtc, crtc->config,
15283 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015284 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015285
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015286 intel_modeset_update_connector_atomic_state(dev);
15287
Daniel Vetter35c95372013-07-17 06:55:04 +020015288 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15289 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15290
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015291 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015292 continue;
15293
15294 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15295
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015296 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015297 pll->on = false;
15298 }
15299
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015300 if (IS_G4X(dev_priv)) {
15301 g4x_wm_get_hw_state(dev);
15302 g4x_wm_sanitize(dev_priv);
15303 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015304 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015305 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015306 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015307 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015308 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015309 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015310 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015311
15312 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015313 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015314
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015315 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015316 if (WARN_ON(put_domains))
15317 modeset_put_power_domains(dev_priv, put_domains);
15318 }
15319 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015320
Imre Deak8d8c3862017-02-17 17:39:46 +020015321 intel_power_domains_verify_state(dev_priv);
15322
Paulo Zanoni010cf732016-01-19 11:35:48 -020015323 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015324}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015325
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015326void intel_display_resume(struct drm_device *dev)
15327{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015328 struct drm_i915_private *dev_priv = to_i915(dev);
15329 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15330 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015331 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015332
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015333 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015334 if (state)
15335 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015336
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015337 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015338
Maarten Lankhorst73974892016-08-05 23:28:27 +030015339 while (1) {
15340 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15341 if (ret != -EDEADLK)
15342 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015343
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015344 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015345 }
15346
Maarten Lankhorst73974892016-08-05 23:28:27 +030015347 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015348 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015349
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015350 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015351 drm_modeset_drop_locks(&ctx);
15352 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015353
Chris Wilson08536952016-10-14 13:18:18 +010015354 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015355 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015356 if (state)
15357 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015358}
15359
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015360int intel_connector_register(struct drm_connector *connector)
15361{
15362 struct intel_connector *intel_connector = to_intel_connector(connector);
15363 int ret;
15364
15365 ret = intel_backlight_device_register(intel_connector);
15366 if (ret)
15367 goto err;
15368
15369 return 0;
15370
15371err:
15372 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015373}
15374
Chris Wilsonc191eca2016-06-17 11:40:33 +010015375void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015376{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015377 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015378
Chris Wilsone63d87c2016-06-17 11:40:34 +010015379 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015380 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015381}
15382
Manasi Navare886c6b82017-10-26 14:52:00 -070015383static void intel_hpd_poll_fini(struct drm_device *dev)
15384{
15385 struct intel_connector *connector;
15386 struct drm_connector_list_iter conn_iter;
15387
Chris Wilson448aa912017-11-28 11:01:47 +000015388 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015389 drm_connector_list_iter_begin(dev, &conn_iter);
15390 for_each_intel_connector_iter(connector, &conn_iter) {
15391 if (connector->modeset_retry_work.func)
15392 cancel_work_sync(&connector->modeset_retry_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050015393 if (connector->hdcp_shim) {
15394 cancel_delayed_work_sync(&connector->hdcp_check_work);
15395 cancel_work_sync(&connector->hdcp_prop_work);
15396 }
Manasi Navare886c6b82017-10-26 14:52:00 -070015397 }
15398 drm_connector_list_iter_end(&conn_iter);
15399}
15400
Jesse Barnes79e53942008-11-07 14:24:08 -080015401void intel_modeset_cleanup(struct drm_device *dev)
15402{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015403 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015404
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015405 flush_work(&dev_priv->atomic_helper.free_work);
15406 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15407
Chris Wilsondc979972016-05-10 14:10:04 +010015408 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015409
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015410 /*
15411 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015412 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015413 * experience fancy races otherwise.
15414 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015415 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015416
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015417 /*
15418 * Due to the hpd irq storm handling the hotplug work can re-arm the
15419 * poll handlers. Hence disable polling after hpd handling is shut down.
15420 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015421 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015422
Daniel Vetter4f256d82017-07-15 00:46:55 +020015423 /* poll work can call into fbdev, hence clean that up afterwards */
15424 intel_fbdev_fini(dev_priv);
15425
Jesse Barnes723bfd72010-10-07 16:01:13 -070015426 intel_unregister_dsm_handler();
15427
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015428 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015429
Chris Wilson1630fe72011-07-08 12:22:42 +010015430 /* flush any delayed tasks or pending work */
15431 flush_scheduled_work();
15432
Jesse Barnes79e53942008-11-07 14:24:08 -080015433 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015434
Chris Wilson1ee8da62016-05-12 12:43:23 +010015435 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015436
Chris Wilsondc979972016-05-10 14:10:04 +010015437 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015438
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015439 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015440
15441 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080015442}
15443
Chris Wilsondf0e9242010-09-09 16:20:55 +010015444void intel_connector_attach_encoder(struct intel_connector *connector,
15445 struct intel_encoder *encoder)
15446{
15447 connector->encoder = encoder;
15448 drm_mode_connector_attach_encoder(&connector->base,
15449 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015450}
Dave Airlie28d52042009-09-21 14:33:58 +100015451
15452/*
15453 * set vga decode state - true == enable VGA decode
15454 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015455int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015456{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015457 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015458 u16 gmch_ctrl;
15459
Chris Wilson75fa0412014-02-07 18:37:02 -020015460 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15461 DRM_ERROR("failed to read control word\n");
15462 return -EIO;
15463 }
15464
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015465 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15466 return 0;
15467
Dave Airlie28d52042009-09-21 14:33:58 +100015468 if (state)
15469 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15470 else
15471 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015472
15473 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15474 DRM_ERROR("failed to write control word\n");
15475 return -EIO;
15476 }
15477
Dave Airlie28d52042009-09-21 14:33:58 +100015478 return 0;
15479}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015480
Chris Wilson98a2f412016-10-12 10:05:18 +010015481#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15482
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015483struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015484
15485 u32 power_well_driver;
15486
Chris Wilson63b66e52013-08-08 15:12:06 +020015487 int num_transcoders;
15488
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015489 struct intel_cursor_error_state {
15490 u32 control;
15491 u32 position;
15492 u32 base;
15493 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015494 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015495
15496 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015497 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015498 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015499 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015500 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015501
15502 struct intel_plane_error_state {
15503 u32 control;
15504 u32 stride;
15505 u32 size;
15506 u32 pos;
15507 u32 addr;
15508 u32 surface;
15509 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015510 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015511
15512 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015513 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015514 enum transcoder cpu_transcoder;
15515
15516 u32 conf;
15517
15518 u32 htotal;
15519 u32 hblank;
15520 u32 hsync;
15521 u32 vtotal;
15522 u32 vblank;
15523 u32 vsync;
15524 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015525};
15526
15527struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015528intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015529{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015530 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015531 int transcoders[] = {
15532 TRANSCODER_A,
15533 TRANSCODER_B,
15534 TRANSCODER_C,
15535 TRANSCODER_EDP,
15536 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015537 int i;
15538
Chris Wilsonc0336662016-05-06 15:40:21 +010015539 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015540 return NULL;
15541
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015542 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015543 if (error == NULL)
15544 return NULL;
15545
Chris Wilsonc0336662016-05-06 15:40:21 +010015546 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015547 error->power_well_driver =
15548 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015549
Damien Lespiau055e3932014-08-18 13:49:10 +010015550 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015551 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015552 __intel_display_power_is_enabled(dev_priv,
15553 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015554 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015555 continue;
15556
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015557 error->cursor[i].control = I915_READ(CURCNTR(i));
15558 error->cursor[i].position = I915_READ(CURPOS(i));
15559 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015560
15561 error->plane[i].control = I915_READ(DSPCNTR(i));
15562 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015563 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015564 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015565 error->plane[i].pos = I915_READ(DSPPOS(i));
15566 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015567 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015568 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015569 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015570 error->plane[i].surface = I915_READ(DSPSURF(i));
15571 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15572 }
15573
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015574 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015575
Chris Wilsonc0336662016-05-06 15:40:21 +010015576 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015577 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015578 }
15579
Jani Nikula4d1de972016-03-18 17:05:42 +020015580 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015581 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015582 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015583 error->num_transcoders++; /* Account for eDP. */
15584
15585 for (i = 0; i < error->num_transcoders; i++) {
15586 enum transcoder cpu_transcoder = transcoders[i];
15587
Imre Deakddf9c532013-11-27 22:02:02 +020015588 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015589 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015590 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015591 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015592 continue;
15593
Chris Wilson63b66e52013-08-08 15:12:06 +020015594 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15595
15596 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15597 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15598 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15599 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15600 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15601 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15602 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015603 }
15604
15605 return error;
15606}
15607
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015608#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15609
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015610void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015611intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015612 struct intel_display_error_state *error)
15613{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015614 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015615 int i;
15616
Chris Wilson63b66e52013-08-08 15:12:06 +020015617 if (!error)
15618 return;
15619
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015620 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015621 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015622 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015623 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015624 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015625 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015626 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015627 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015628 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015629 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015630
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015631 err_printf(m, "Plane [%d]:\n", i);
15632 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15633 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015634 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015635 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15636 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015637 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015638 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015639 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015640 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015641 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15642 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015643 }
15644
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015645 err_printf(m, "Cursor [%d]:\n", i);
15646 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15647 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15648 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015649 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015650
15651 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015652 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015653 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015654 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015655 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015656 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15657 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15658 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15659 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15660 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15661 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15662 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15663 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015664}
Chris Wilson98a2f412016-10-12 10:05:18 +010015665
15666#endif