blob: 2b63859a74b651db9b02b6614551e031fc122a43 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Daniel Vetterd2acd212012-10-20 20:57:43 +020083int
84intel_pch_rawclk(struct drm_device *dev)
85{
86 struct drm_i915_private *dev_priv = dev->dev_private;
87
88 WARN_ON(!HAS_PCH_SPLIT(dev));
89
90 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
91}
92
Ma Lingd4906092009-03-18 20:13:27 +080093static bool
94intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080097static bool
98intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102static bool
103intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800104 int target, int refclk, intel_clock_t *match_clock,
105 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800106static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800108 int target, int refclk, intel_clock_t *match_clock,
109 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700111static bool
112intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
115
Chris Wilson021357a2010-09-07 20:54:59 +0100116static inline u32 /* units of 100MHz */
117intel_fdi_link_freq(struct drm_device *dev)
118{
Chris Wilson8b99e682010-10-13 09:59:17 +0100119 if (IS_GEN5(dev)) {
120 struct drm_i915_private *dev_priv = dev->dev_private;
121 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
122 } else
123 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100124}
125
Keith Packarde4b36692009-06-05 19:22:17 -0700126static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
139
140static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
Eric Anholt273e27c2011-03-30 13:01:10 -0700153
Keith Packarde4b36692009-06-05 19:22:17 -0700154static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 5, .max = 80 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 200000,
164 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
173 .m1 = { .min = 10, .max = 22 },
174 .m2 = { .min = 5, .max = 9 },
175 .p = { .min = 7, .max = 98 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 112000,
178 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
Eric Anholt273e27c2011-03-30 13:01:10 -0700182
Keith Packarde4b36692009-06-05 19:22:17 -0700183static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .dot = { .min = 25000, .max = 270000 },
185 .vco = { .min = 1750000, .max = 3500000},
186 .n = { .min = 1, .max = 4 },
187 .m = { .min = 104, .max = 138 },
188 .m1 = { .min = 17, .max = 23 },
189 .m2 = { .min = 5, .max = 11 },
190 .p = { .min = 10, .max = 30 },
191 .p1 = { .min = 1, .max = 3},
192 .p2 = { .dot_limit = 270000,
193 .p2_slow = 10,
194 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800195 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 22000, .max = 400000 },
201 .vco = { .min = 1750000, .max = 3500000},
202 .n = { .min = 1, .max = 4 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 16, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 5, .max = 80 },
207 .p1 = { .min = 1, .max = 8},
208 .p2 = { .dot_limit = 165000,
209 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 20000, .max = 115000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 28, .max = 112 },
221 .p1 = { .min = 2, .max = 8 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 80000, .max = 224000 },
230 .vco = { .min = 1750000, .max = 3500000 },
231 .n = { .min = 1, .max = 3 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 17, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 14, .max = 42 },
236 .p1 = { .min = 2, .max = 6 },
237 .p2 = { .dot_limit = 0,
238 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800239 },
Ma Lingd4906092009-03-18 20:13:27 +0800240 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 161670, .max = 227000 },
245 .vco = { .min = 1750000, .max = 3500000},
246 .n = { .min = 1, .max = 2 },
247 .m = { .min = 97, .max = 108 },
248 .m1 = { .min = 0x10, .max = 0x12 },
249 .m2 = { .min = 0x05, .max = 0x06 },
250 .p = { .min = 10, .max = 20 },
251 .p1 = { .min = 1, .max = 2},
252 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 20000, .max = 400000},
259 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 5, .max = 80 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 200000,
269 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500273static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .dot = { .min = 20000, .max = 400000 },
275 .vco = { .min = 1700000, .max = 3500000 },
276 .n = { .min = 3, .max = 6 },
277 .m = { .min = 2, .max = 256 },
278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 7, .max = 112 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 112000,
283 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Eric Anholt273e27c2011-03-30 13:01:10 -0700287/* Ironlake / Sandybridge
288 *
289 * We calculate clock using (register_value + 2) for N/M1/M2, so here
290 * the range value for them is (actual_value - 2).
291 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 5 },
296 .m = { .min = 79, .max = 127 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 5, .max = 80 },
300 .p1 = { .min = 1, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800303 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 118 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 28, .max = 112 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
Eric Anholt273e27c2011-03-30 13:01:10 -0700334/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 2 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 3 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000},
366 .n = { .min = 1, .max = 2 },
367 .m = { .min = 81, .max = 90 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 10, .max = 20 },
371 .p1 = { .min = 1, .max = 2},
372 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800375};
376
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700377static const intel_limit_t intel_limits_vlv_dac = {
378 .dot = { .min = 25000, .max = 270000 },
379 .vco = { .min = 4000000, .max = 6000000 },
380 .n = { .min = 1, .max = 7 },
381 .m = { .min = 22, .max = 450 }, /* guess */
382 .m1 = { .min = 2, .max = 3 },
383 .m2 = { .min = 11, .max = 156 },
384 .p = { .min = 10, .max = 30 },
385 .p1 = { .min = 2, .max = 3 },
386 .p2 = { .dot_limit = 270000,
387 .p2_slow = 2, .p2_fast = 20 },
388 .find_pll = intel_vlv_find_best_pll,
389};
390
391static const intel_limit_t intel_limits_vlv_hdmi = {
392 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc92572012-09-27 19:13:09 +0530393 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 60, .max = 300 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530406 .dot = { .min = 25000, .max = 270000 },
407 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530409 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
Jesse Barnes57f350b2012-03-28 13:39:25 -0700419u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
420{
421 unsigned long flags;
422 u32 val = 0;
423
424 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
425 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
426 DRM_ERROR("DPIO idle wait timed out\n");
427 goto out_unlock;
428 }
429
430 I915_WRITE(DPIO_REG, reg);
431 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
432 DPIO_BYTE);
433 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
434 DRM_ERROR("DPIO read wait timed out\n");
435 goto out_unlock;
436 }
437 val = I915_READ(DPIO_DATA);
438
439out_unlock:
440 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
441 return val;
442}
443
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700444static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
445 u32 val)
446{
447 unsigned long flags;
448
449 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
450 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
451 DRM_ERROR("DPIO idle wait timed out\n");
452 goto out_unlock;
453 }
454
455 I915_WRITE(DPIO_DATA, val);
456 I915_WRITE(DPIO_REG, reg);
457 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
458 DPIO_BYTE);
459 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
460 DRM_ERROR("DPIO write wait timed out\n");
461
462out_unlock:
463 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
464}
465
Jesse Barnes57f350b2012-03-28 13:39:25 -0700466static void vlv_init_dpio(struct drm_device *dev)
467{
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
470 /* Reset the DPIO config */
471 I915_WRITE(DPIO_CTL, 0);
472 POSTING_READ(DPIO_CTL);
473 I915_WRITE(DPIO_CTL, 1);
474 POSTING_READ(DPIO_CTL);
475}
476
Daniel Vetter618563e2012-04-01 13:38:50 +0200477static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
478{
479 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
480 return 1;
481}
482
483static const struct dmi_system_id intel_dual_link_lvds[] = {
484 {
485 .callback = intel_dual_link_lvds_callback,
486 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
487 .matches = {
488 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
489 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
490 },
491 },
492 { } /* terminating entry */
493};
494
Takashi Iwaib0354382012-03-20 13:07:05 +0100495static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
496 unsigned int reg)
497{
498 unsigned int val;
499
Takashi Iwai121d5272012-03-20 13:07:06 +0100500 /* use the module option value if specified */
501 if (i915_lvds_channel_mode > 0)
502 return i915_lvds_channel_mode == 2;
503
Daniel Vetter618563e2012-04-01 13:38:50 +0200504 if (dmi_check_system(intel_dual_link_lvds))
505 return true;
506
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 if (dev_priv->lvds_val)
508 val = dev_priv->lvds_val;
509 else {
510 /* BIOS should set the proper LVDS register value at boot, but
511 * in reality, it doesn't set the value when the lid is closed;
512 * we need to check "the value to be set" in VBT when LVDS
513 * register is uninitialized.
514 */
515 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500516 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100517 val = dev_priv->bios_lvds_val;
518 dev_priv->lvds_val = val;
519 }
520 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
521}
522
Chris Wilson1b894b52010-12-14 20:04:54 +0000523static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
524 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800528 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529
530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100531 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000533 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800534 limit = &intel_limits_ironlake_dual_lvds_100m;
535 else
536 limit = &intel_limits_ironlake_dual_lvds;
537 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800539 limit = &intel_limits_ironlake_single_lvds_100m;
540 else
541 limit = &intel_limits_ironlake_single_lvds;
542 }
543 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800544 HAS_eDP)
545 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800548
549 return limit;
550}
551
Ma Ling044c7c42009-03-18 20:13:23 +0800552static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
553{
554 struct drm_device *dev = crtc->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 const intel_limit_t *limit;
557
558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100559 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800560 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 else
563 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700564 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800565 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
566 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800572 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700573 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800574
575 return limit;
576}
577
Chris Wilson1b894b52010-12-14 20:04:54 +0000578static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 struct drm_device *dev = crtc->dev;
581 const intel_limit_t *limit;
582
Eric Anholtbad720f2009-10-22 16:11:14 -0700583 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000584 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800585 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800586 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800588 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800590 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500591 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700592 } else if (IS_VALLEYVIEW(dev)) {
593 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
594 limit = &intel_limits_vlv_dac;
595 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
596 limit = &intel_limits_vlv_hdmi;
597 else
598 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100599 } else if (!IS_GEN2(dev)) {
600 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
601 limit = &intel_limits_i9xx_lvds;
602 else
603 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 } else {
605 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 else
Keith Packarde4b36692009-06-05 19:22:17 -0700608 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 }
610 return limit;
611}
612
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613/* m1 is reserved as 0 in Pineview, n is a ring counter */
614static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
Shaohua Li21778322009-02-23 15:19:16 +0800616 clock->m = clock->m2 + 2;
617 clock->p = clock->p1 * clock->p2;
618 clock->vco = refclk * clock->m / clock->n;
619 clock->dot = clock->vco / clock->p;
620}
621
622static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
623{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500624 if (IS_PINEVIEW(dev)) {
625 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800626 return;
627 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
629 clock->p = clock->p1 * clock->p2;
630 clock->vco = refclk * clock->m / (clock->n + 2);
631 clock->dot = clock->vco / clock->p;
632}
633
Jesse Barnes79e53942008-11-07 14:24:08 -0800634/**
635 * Returns whether any output on the specified pipe is of the specified type
636 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100639 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800641
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200642 for_each_encoder_on_crtc(dev, crtc, encoder)
643 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100644 return true;
645
646 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800649#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650/**
651 * Returns whether the given set of divisors are valid for a given refclk with
652 * the given connectors.
653 */
654
Chris Wilson1b894b52010-12-14 20:04:54 +0000655static bool intel_PLL_is_valid(struct drm_device *dev,
656 const intel_limit_t *limit,
657 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800658{
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500667 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ma Lingd4906092009-03-18 20:13:27 +0800684static bool
685intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800686 int target, int refclk, intel_clock_t *match_clock,
687 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800688
Jesse Barnes79e53942008-11-07 14:24:08 -0800689{
690 struct drm_device *dev = crtc->dev;
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int err = target;
694
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200695 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800696 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 /*
698 * For LVDS, if the panel is on, just rely on its current
699 * settings for dual-channel. We haven't figured out how to
700 * reliably set up different single/dual channel state, if we
701 * even can.
702 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100703 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 clock.p2 = limit->p2.p2_fast;
705 else
706 clock.p2 = limit->p2.p2_slow;
707 } else {
708 if (target < limit->p2.dot_limit)
709 clock.p2 = limit->p2.p2_slow;
710 else
711 clock.p2 = limit->p2.p2_fast;
712 }
713
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Zhao Yakui42158662009-11-20 11:24:18 +0800716 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717 clock.m1++) {
718 for (clock.m2 = limit->m2.min;
719 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 /* m1 is always 0 in Pineview */
721 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800722 break;
723 for (clock.n = limit->n.min;
724 clock.n <= limit->n.max; clock.n++) {
725 for (clock.p1 = limit->p1.min;
726 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 int this_err;
728
Shaohua Li21778322009-02-23 15:19:16 +0800729 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000730 if (!intel_PLL_is_valid(dev, limit,
731 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800733 if (match_clock &&
734 clock.p != match_clock->p)
735 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736
737 this_err = abs(clock.dot - target);
738 if (this_err < err) {
739 *best_clock = clock;
740 err = this_err;
741 }
742 }
743 }
744 }
745 }
746
747 return (err != target);
748}
749
Ma Lingd4906092009-03-18 20:13:27 +0800750static bool
751intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800752 int target, int refclk, intel_clock_t *match_clock,
753 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800754{
755 struct drm_device *dev = crtc->dev;
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 intel_clock_t clock;
758 int max_n;
759 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400760 /* approximately equals target * 0.00585 */
761 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800762 found = false;
763
764 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800765 int lvds_reg;
766
Eric Anholtc619eed2010-01-28 16:45:52 -0800767 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800768 lvds_reg = PCH_LVDS;
769 else
770 lvds_reg = LVDS;
771 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800772 LVDS_CLKB_POWER_UP)
773 clock.p2 = limit->p2.p2_fast;
774 else
775 clock.p2 = limit->p2.p2_slow;
776 } else {
777 if (target < limit->p2.dot_limit)
778 clock.p2 = limit->p2.p2_slow;
779 else
780 clock.p2 = limit->p2.p2_fast;
781 }
782
783 memset(best_clock, 0, sizeof(*best_clock));
784 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.m1 = limit->m1.max;
789 clock.m1 >= limit->m1.min; clock.m1--) {
790 for (clock.m2 = limit->m2.max;
791 clock.m2 >= limit->m2.min; clock.m2--) {
792 for (clock.p1 = limit->p1.max;
793 clock.p1 >= limit->p1.min; clock.p1--) {
794 int this_err;
795
Shaohua Li21778322009-02-23 15:19:16 +0800796 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800799 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000803
804 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800805 if (this_err < err_most) {
806 *best_clock = clock;
807 err_most = this_err;
808 max_n = clock.n;
809 found = true;
810 }
811 }
812 }
813 }
814 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800815 return found;
816}
Ma Lingd4906092009-03-18 20:13:27 +0800817
Zhenyu Wang2c072452009-06-05 15:38:42 +0800818static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500819intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800820 int target, int refclk, intel_clock_t *match_clock,
821 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800822{
823 struct drm_device *dev = crtc->dev;
824 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800825
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800826 if (target < 200000) {
827 clock.n = 1;
828 clock.p1 = 2;
829 clock.p2 = 10;
830 clock.m1 = 12;
831 clock.m2 = 9;
832 } else {
833 clock.n = 2;
834 clock.p1 = 1;
835 clock.p2 = 10;
836 clock.m1 = 14;
837 clock.m2 = 8;
838 }
839 intel_clock(dev, refclk, &clock);
840 memcpy(best_clock, &clock, sizeof(intel_clock_t));
841 return true;
842}
843
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844/* DisplayPort has only two frequencies, 162MHz and 270MHz */
845static bool
846intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800847 int target, int refclk, intel_clock_t *match_clock,
848 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849{
Chris Wilson5eddb702010-09-11 13:48:45 +0100850 intel_clock_t clock;
851 if (target < 200000) {
852 clock.p1 = 2;
853 clock.p2 = 10;
854 clock.n = 2;
855 clock.m1 = 23;
856 clock.m2 = 8;
857 } else {
858 clock.p1 = 1;
859 clock.p2 = 10;
860 clock.n = 1;
861 clock.m1 = 14;
862 clock.m2 = 2;
863 }
864 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
865 clock.p = (clock.p1 * clock.p2);
866 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
867 clock.vco = 0;
868 memcpy(best_clock, &clock, sizeof(intel_clock_t));
869 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870}
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700871static bool
872intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
876 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
877 u32 m, n, fastclk;
878 u32 updrate, minupdate, fracbits, p;
879 unsigned long bestppm, ppm, absppm;
880 int dotclk, flag;
881
Alan Coxaf447bd2012-07-25 13:49:18 +0100882 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700883 dotclk = target * 1000;
884 bestppm = 1000000;
885 ppm = absppm = 0;
886 fastclk = dotclk / (2*100);
887 updrate = 0;
888 minupdate = 19200;
889 fracbits = 1;
890 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
891 bestm1 = bestm2 = bestp1 = bestp2 = 0;
892
893 /* based on hardware requirement, prefer smaller n to precision */
894 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
895 updrate = refclk / n;
896 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
897 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
898 if (p2 > 10)
899 p2 = p2 - 1;
900 p = p1 * p2;
901 /* based on hardware requirement, prefer bigger m1,m2 values */
902 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
903 m2 = (((2*(fastclk * p * n / m1 )) +
904 refclk) / (2*refclk));
905 m = m1 * m2;
906 vco = updrate * m;
907 if (vco >= limit->vco.min && vco < limit->vco.max) {
908 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
909 absppm = (ppm > 0) ? ppm : (-ppm);
910 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
911 bestppm = 0;
912 flag = 1;
913 }
914 if (absppm < bestppm - 10) {
915 bestppm = absppm;
916 flag = 1;
917 }
918 if (flag) {
919 bestn = n;
920 bestm1 = m1;
921 bestm2 = m2;
922 bestp1 = p1;
923 bestp2 = p2;
924 flag = 0;
925 }
926 }
927 }
928 }
929 }
930 }
931 best_clock->n = bestn;
932 best_clock->m1 = bestm1;
933 best_clock->m2 = bestm2;
934 best_clock->p1 = bestp1;
935 best_clock->p2 = bestp2;
936
937 return true;
938}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200940enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
941 enum pipe pipe)
942{
943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
945
946 return intel_crtc->cpu_transcoder;
947}
948
Paulo Zanonia928d532012-05-04 17:18:15 -0300949static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 frame, frame_reg = PIPEFRAME(pipe);
953
954 frame = I915_READ(frame_reg);
955
956 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
957 DRM_DEBUG_KMS("vblank wait timed out\n");
958}
959
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700960/**
961 * intel_wait_for_vblank - wait for vblank on a given pipe
962 * @dev: drm device
963 * @pipe: pipe to wait for
964 *
965 * Wait for vblank to occur on a given pipe. Needed for various bits of
966 * mode setting code.
967 */
968void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800969{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800971 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Paulo Zanonia928d532012-05-04 17:18:15 -0300973 if (INTEL_INFO(dev)->gen >= 5) {
974 ironlake_wait_for_vblank(dev, pipe);
975 return;
976 }
977
Chris Wilson300387c2010-09-05 20:25:43 +0100978 /* Clear existing vblank status. Note this will clear any other
979 * sticky status fields as well.
980 *
981 * This races with i915_driver_irq_handler() with the result
982 * that either function could miss a vblank event. Here it is not
983 * fatal, as we will either wait upon the next vblank interrupt or
984 * timeout. Generally speaking intel_wait_for_vblank() is only
985 * called during modeset at which time the GPU should be idle and
986 * should *not* be performing page flips and thus not waiting on
987 * vblanks...
988 * Currently, the result of us stealing a vblank from the irq
989 * handler is that a single frame will be skipped during swapbuffers.
990 */
991 I915_WRITE(pipestat_reg,
992 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
993
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100995 if (wait_for(I915_READ(pipestat_reg) &
996 PIPE_VBLANK_INTERRUPT_STATUS,
997 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 DRM_DEBUG_KMS("vblank wait timed out\n");
999}
1000
Keith Packardab7ad7f2010-10-03 00:33:06 -07001001/*
1002 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001003 * @dev: drm device
1004 * @pipe: pipe to wait for
1005 *
1006 * After disabling a pipe, we can't wait for vblank in the usual way,
1007 * spinning on the vblank interrupt status bit, since we won't actually
1008 * see an interrupt when the pipe is disabled.
1009 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 * On Gen4 and above:
1011 * wait for the pipe register state bit to turn off
1012 *
1013 * Otherwise:
1014 * wait for the display line value to settle (it usually
1015 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001018void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019{
1020 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001021 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1022 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001023
Keith Packardab7ad7f2010-10-03 00:33:06 -07001024 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001025 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001028 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1029 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001030 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001032 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1035
Paulo Zanoni837ba002012-05-04 17:18:14 -03001036 if (IS_GEN2(dev))
1037 line_mask = DSL_LINEMASK_GEN2;
1038 else
1039 line_mask = DSL_LINEMASK_GEN3;
1040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the display line to settle */
1042 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001045 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 time_after(timeout, jiffies));
1047 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001050}
1051
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052static const char *state_string(bool enabled)
1053{
1054 return enabled ? "on" : "off";
1055}
1056
1057/* Only for pre-ILK configs */
1058static void assert_pll(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
1060{
1061 int reg;
1062 u32 val;
1063 bool cur_state;
1064
1065 reg = DPLL(pipe);
1066 val = I915_READ(reg);
1067 cur_state = !!(val & DPLL_VCO_ENABLE);
1068 WARN(cur_state != state,
1069 "PLL state assertion failure (expected %s, current %s)\n",
1070 state_string(state), state_string(cur_state));
1071}
1072#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1073#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1074
Jesse Barnes040484a2011-01-03 12:14:26 -08001075/* For ILK+ */
1076static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001077 struct intel_pch_pll *pll,
1078 struct intel_crtc *crtc,
1079 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 u32 val;
1082 bool cur_state;
1083
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001084 if (HAS_PCH_LPT(dev_priv->dev)) {
1085 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1086 return;
1087 }
1088
Chris Wilson92b27b02012-05-20 18:10:50 +01001089 if (WARN (!pll,
1090 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001091 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001092
Chris Wilson92b27b02012-05-20 18:10:50 +01001093 val = I915_READ(pll->pll_reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1097 pll->pll_reg, state_string(state), state_string(cur_state), val);
1098
1099 /* Make sure the selected PLL is correctly attached to the transcoder */
1100 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001101 u32 pch_dpll;
1102
1103 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001104 cur_state = pll->pll_reg == _PCH_DPLL_B;
1105 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1106 "PLL[%d] not attached to this transcoder %d: %08x\n",
1107 cur_state, crtc->pipe, pch_dpll)) {
1108 cur_state = !!(val >> (4*crtc->pipe + 3));
1109 WARN(cur_state != state,
1110 "PLL[%d] not %s on this transcoder %d: %08x\n",
1111 pll->pll_reg == _PCH_DPLL_B,
1112 state_string(state),
1113 crtc->pipe,
1114 val);
1115 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117}
Chris Wilson92b27b02012-05-20 18:10:50 +01001118#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1119#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
1121static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
1123{
1124 int reg;
1125 u32 val;
1126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 if (IS_HASWELL(dev_priv->dev)) {
1131 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 WARN(cur_state != state,
1141 "FDI TX state assertion failure (expected %s, current %s)\n",
1142 state_string(state), state_string(cur_state));
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
1150 int reg;
1151 u32 val;
1152 bool cur_state;
1153
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001154 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1155 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1156 return;
1157 } else {
1158 reg = FDI_RX_CTL(pipe);
1159 val = I915_READ(reg);
1160 cur_state = !!(val & FDI_RX_ENABLE);
1161 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001162 WARN(cur_state != state,
1163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
1176 if (dev_priv->info->gen == 5)
1177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1180 if (IS_HASWELL(dev_priv->dev))
1181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1186}
1187
1188static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int reg;
1192 u32 val;
1193
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001194 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1195 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1196 return;
1197 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 reg = FDI_RX_CTL(pipe);
1199 val = I915_READ(reg);
1200 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1201}
1202
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
1205{
1206 int pp_reg, lvds_reg;
1207 u32 val;
1208 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001209 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210
1211 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1212 pp_reg = PCH_PP_CONTROL;
1213 lvds_reg = PCH_LVDS;
1214 } else {
1215 pp_reg = PP_CONTROL;
1216 lvds_reg = LVDS;
1217 }
1218
1219 val = I915_READ(pp_reg);
1220 if (!(val & PANEL_POWER_ON) ||
1221 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1222 locked = false;
1223
1224 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1225 panel_pipe = PIPE_B;
1226
1227 WARN(panel_pipe == pipe && locked,
1228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001232void assert_pipe(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234{
1235 int reg;
1236 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001237 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001238 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1239 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240
Daniel Vetter8e636782012-01-22 01:36:48 +01001241 /* if we need the pipe A quirk it must be always on */
1242 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1243 state = true;
1244
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001247 cur_state = !!(val & PIPECONF_ENABLE);
1248 WARN(cur_state != state,
1249 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251}
1252
Chris Wilson931872f2012-01-16 23:01:13 +00001253static void assert_plane(struct drm_i915_private *dev_priv,
1254 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255{
1256 int reg;
1257 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001258 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
1260 reg = DSPCNTR(plane);
1261 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001262 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1263 WARN(cur_state != state,
1264 "plane %c assertion failure (expected %s, current %s)\n",
1265 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266}
1267
Chris Wilson931872f2012-01-16 23:01:13 +00001268#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1269#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1270
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
1274 int reg, i;
1275 u32 val;
1276 int cur_pipe;
1277
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001279 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1280 reg = DSPCNTR(pipe);
1281 val = I915_READ(reg);
1282 WARN((val & DISPLAY_PLANE_ENABLE),
1283 "plane %c assertion failure, should be disabled but not\n",
1284 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001285 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001286 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001287
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 /* Need to check both planes against the pipe */
1289 for (i = 0; i < 2; i++) {
1290 reg = DSPCNTR(i);
1291 val = I915_READ(reg);
1292 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1293 DISPPLANE_SEL_PIPE_SHIFT;
1294 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1296 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297 }
1298}
1299
Jesse Barnes92f25842011-01-04 15:09:34 -08001300static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1301{
1302 u32 val;
1303 bool enabled;
1304
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001305 if (HAS_PCH_LPT(dev_priv->dev)) {
1306 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1307 return;
1308 }
1309
Jesse Barnes92f25842011-01-04 15:09:34 -08001310 val = I915_READ(PCH_DREF_CONTROL);
1311 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1312 DREF_SUPERSPREAD_SOURCE_MASK));
1313 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1314}
1315
1316static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321 bool enabled;
1322
1323 reg = TRANSCONF(pipe);
1324 val = I915_READ(reg);
1325 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 WARN(enabled,
1327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
1337 if (HAS_PCH_CPT(dev_priv->dev)) {
1338 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1339 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1340 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1341 return false;
1342 } else {
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344 return false;
1345 }
1346 return true;
1347}
1348
Keith Packard1519b992011-08-06 10:35:34 -07001349static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1351{
1352 if ((val & PORT_ENABLE) == 0)
1353 return false;
1354
1355 if (HAS_PCH_CPT(dev_priv->dev)) {
1356 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1357 return false;
1358 } else {
1359 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1360 return false;
1361 }
1362 return true;
1363}
1364
1365static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 val)
1367{
1368 if ((val & LVDS_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1373 return false;
1374 } else {
1375 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1376 return false;
1377 }
1378 return true;
1379}
1380
1381static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe, u32 val)
1383{
1384 if ((val & ADPA_DAC_ENABLE) == 0)
1385 return false;
1386 if (HAS_PCH_CPT(dev_priv->dev)) {
1387 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1388 return false;
1389 } else {
1390 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1391 return false;
1392 }
1393 return true;
1394}
1395
Jesse Barnes291906f2011-02-02 12:28:03 -08001396static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001397 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001398{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001399 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001400 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001401 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001403
Daniel Vetter75c5da22012-09-10 21:58:29 +02001404 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1405 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001406 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001407}
1408
1409static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, int reg)
1411{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001412 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001414 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416
Daniel Vetter75c5da22012-09-10 21:58:29 +02001417 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1418 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001419 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001420}
1421
1422static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe)
1424{
1425 int reg;
1426 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001427
Keith Packardf0575e92011-07-25 22:12:43 -07001428 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1429 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1430 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
1432 reg = PCH_ADPA;
1433 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001434 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001435 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001437
1438 reg = PCH_LVDS;
1439 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001440 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001443
1444 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1445 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1447}
1448
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 * intel_enable_pll - enable a PLL
1451 * @dev_priv: i915 private structure
1452 * @pipe: pipe PLL to enable
1453 *
1454 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1455 * make sure the PLL reg is writable first though, since the panel write
1456 * protect mechanism may be enabled.
1457 *
1458 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001459 *
1460 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001462static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463{
1464 int reg;
1465 u32 val;
1466
1467 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001468 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* PLL is protected by panel, make sure we can write it */
1471 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1472 assert_panel_unlocked(dev_priv, pipe);
1473
1474 reg = DPLL(pipe);
1475 val = I915_READ(reg);
1476 val |= DPLL_VCO_ENABLE;
1477
1478 /* We do this three times for luck */
1479 I915_WRITE(reg, val);
1480 POSTING_READ(reg);
1481 udelay(150); /* wait for warmup */
1482 I915_WRITE(reg, val);
1483 POSTING_READ(reg);
1484 udelay(150); /* wait for warmup */
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487 udelay(150); /* wait for warmup */
1488}
1489
1490/**
1491 * intel_disable_pll - disable a PLL
1492 * @dev_priv: i915 private structure
1493 * @pipe: pipe PLL to disable
1494 *
1495 * Disable the PLL for @pipe, making sure the pipe is off first.
1496 *
1497 * Note! This is for pre-ILK only.
1498 */
1499static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1500{
1501 int reg;
1502 u32 val;
1503
1504 /* Don't disable pipe A or pipe A PLLs if needed */
1505 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1506 return;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
1511 reg = DPLL(pipe);
1512 val = I915_READ(reg);
1513 val &= ~DPLL_VCO_ENABLE;
1514 I915_WRITE(reg, val);
1515 POSTING_READ(reg);
1516}
1517
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001518/* SBI access */
1519static void
1520intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1521{
1522 unsigned long flags;
1523
1524 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001525 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001526 100)) {
1527 DRM_ERROR("timeout waiting for SBI to become ready\n");
1528 goto out_unlock;
1529 }
1530
1531 I915_WRITE(SBI_ADDR,
1532 (reg << 16));
1533 I915_WRITE(SBI_DATA,
1534 value);
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRWR);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1542 goto out_unlock;
1543 }
1544
1545out_unlock:
1546 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1547}
1548
1549static u32
1550intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1551{
1552 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001553 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001554
1555 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001556 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557 100)) {
1558 DRM_ERROR("timeout waiting for SBI to become ready\n");
1559 goto out_unlock;
1560 }
1561
1562 I915_WRITE(SBI_ADDR,
1563 (reg << 16));
1564 I915_WRITE(SBI_CTL_STAT,
1565 SBI_BUSY |
1566 SBI_CTL_OP_CRRD);
1567
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001568 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001569 100)) {
1570 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1571 goto out_unlock;
1572 }
1573
1574 value = I915_READ(SBI_DATA);
1575
1576out_unlock:
1577 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1578 return value;
1579}
1580
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001582 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001583 * @dev_priv: i915 private structure
1584 * @pipe: pipe PLL to enable
1585 *
1586 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1587 * drives the transcoder clock.
1588 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001589static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001590{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 int reg;
1594 u32 val;
1595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001597 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 pll = intel_crtc->pch_pll;
1599 if (pll == NULL)
1600 return;
1601
1602 if (WARN_ON(pll->refcount == 0))
1603 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604
1605 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1606 pll->pll_reg, pll->active, pll->on,
1607 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608
1609 /* PCH refclock must be enabled first */
1610 assert_pch_refclk_enabled(dev_priv);
1611
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001612 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001613 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 return;
1615 }
1616
1617 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1618
1619 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620 val = I915_READ(reg);
1621 val |= DPLL_VCO_ENABLE;
1622 I915_WRITE(reg, val);
1623 POSTING_READ(reg);
1624 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001625
1626 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001627}
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001630{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1632 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001633 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001635
Jesse Barnes92f25842011-01-04 15:09:34 -08001636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 if (pll == NULL)
1639 return;
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->refcount == 0))
1642 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643
1644 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1645 pll->pll_reg, pll->active, pll->on,
1646 intel_crtc->base.base.id);
1647
Chris Wilson48da64a2012-05-13 20:16:12 +01001648 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001649 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001650 return;
1651 }
1652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001653 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001654 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655 return;
1656 }
1657
1658 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001659
1660 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001661 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001662
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001663 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664 val = I915_READ(reg);
1665 val &= ~DPLL_VCO_ENABLE;
1666 I915_WRITE(reg, val);
1667 POSTING_READ(reg);
1668 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001669
1670 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001671}
1672
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001673static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001675{
1676 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001678 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001679
1680 /* PCH only available on ILK+ */
1681 BUG_ON(dev_priv->info->gen < 5);
1682
1683 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001684 assert_pch_pll_enabled(dev_priv,
1685 to_intel_crtc(crtc)->pch_pll,
1686 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001687
1688 /* FDI must be feeding us bits for PCH ports */
1689 assert_fdi_tx_enabled(dev_priv, pipe);
1690 assert_fdi_rx_enabled(dev_priv, pipe);
1691
1692 reg = TRANSCONF(pipe);
1693 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001694 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695
1696 if (HAS_PCH_IBX(dev_priv->dev)) {
1697 /*
1698 * make the BPC in transcoder be consistent with
1699 * that in pipeconf reg.
1700 */
1701 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001702 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001703 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001704
1705 val &= ~TRANS_INTERLACE_MASK;
1706 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001707 if (HAS_PCH_IBX(dev_priv->dev) &&
1708 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1709 val |= TRANS_LEGACY_INTERLACED_ILK;
1710 else
1711 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001712 else
1713 val |= TRANS_PROGRESSIVE;
1714
Jesse Barnes040484a2011-01-03 12:14:26 -08001715 I915_WRITE(reg, val | TRANS_ENABLE);
1716 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1717 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1718}
1719
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001720static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001721 enum transcoder cpu_transcoder)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001723 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724
1725 /* PCH only available on ILK+ */
1726 BUG_ON(dev_priv->info->gen < 5);
1727
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728 /* FDI must be feeding us bits for PCH ports */
Paulo Zanoni937bb612012-10-31 18:12:47 -02001729 assert_fdi_tx_enabled(dev_priv, cpu_transcoder);
1730 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001732 /* Workaround: set timing override bit. */
1733 val = I915_READ(_TRANSA_CHICKEN2);
1734 val |= TRANS_AUTOTRAIN_GEN_STALL_DIS;
1735 I915_WRITE(_TRANSA_CHICKEN2, val);
1736
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001737 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001738 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001739
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001740 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1741 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001742 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001743 else
1744 val |= TRANS_PROGRESSIVE;
1745
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001746 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001747 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1748 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001749}
1750
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001751static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1752 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001753{
1754 int reg;
1755 u32 val;
1756
1757 /* FDI relies on the transcoder */
1758 assert_fdi_tx_disabled(dev_priv, pipe);
1759 assert_fdi_rx_disabled(dev_priv, pipe);
1760
Jesse Barnes291906f2011-02-02 12:28:03 -08001761 /* Ports must be off as well */
1762 assert_pch_ports_disabled(dev_priv, pipe);
1763
Jesse Barnes040484a2011-01-03 12:14:26 -08001764 reg = TRANSCONF(pipe);
1765 val = I915_READ(reg);
1766 val &= ~TRANS_ENABLE;
1767 I915_WRITE(reg, val);
1768 /* wait for PCH transcoder off, transcoder state */
1769 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001770 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001771}
1772
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001773static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001774{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001775 u32 val;
1776
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001777 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001778 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001779 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001781 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1782 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001783
1784 /* Workaround: clear timing override bit. */
1785 val = I915_READ(_TRANSA_CHICKEN2);
1786 val &= ~TRANS_AUTOTRAIN_GEN_STALL_DIS;
1787 I915_WRITE(_TRANSA_CHICKEN2, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001788}
1789
Jesse Barnes92f25842011-01-04 15:09:34 -08001790/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001791 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792 * @dev_priv: i915 private structure
1793 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001794 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 *
1796 * Enable @pipe, making sure that various hardware specific requirements
1797 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1798 *
1799 * @pipe should be %PIPE_A or %PIPE_B.
1800 *
1801 * Will wait until the pipe is actually running (i.e. first vblank) before
1802 * returning.
1803 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001804static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1805 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001806{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001807 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1808 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001809 int reg;
1810 u32 val;
1811
1812 /*
1813 * A pipe without a PLL won't actually be able to drive bits from
1814 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1815 * need the check.
1816 */
1817 if (!HAS_PCH_SPLIT(dev_priv->dev))
1818 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001819 else {
1820 if (pch_port) {
1821 /* if driving the PCH, we need FDI enabled */
1822 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1823 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1824 }
1825 /* FIXME: assert CPU port conditions for SNB+ */
1826 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001827
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001828 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001830 if (val & PIPECONF_ENABLE)
1831 return;
1832
1833 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834 intel_wait_for_vblank(dev_priv->dev, pipe);
1835}
1836
1837/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001838 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839 * @dev_priv: i915 private structure
1840 * @pipe: pipe to disable
1841 *
1842 * Disable @pipe, making sure that various hardware specific requirements
1843 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1844 *
1845 * @pipe should be %PIPE_A or %PIPE_B.
1846 *
1847 * Will wait until the pipe has shut down before returning.
1848 */
1849static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1850 enum pipe pipe)
1851{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001852 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1853 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 int reg;
1855 u32 val;
1856
1857 /*
1858 * Make sure planes won't keep trying to pump pixels to us,
1859 * or we might hang the display.
1860 */
1861 assert_planes_disabled(dev_priv, pipe);
1862
1863 /* Don't disable pipe A or pipe A PLLs if needed */
1864 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1865 return;
1866
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001867 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001868 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001869 if ((val & PIPECONF_ENABLE) == 0)
1870 return;
1871
1872 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1874}
1875
Keith Packardd74362c2011-07-28 14:47:14 -07001876/*
1877 * Plane regs are double buffered, going from enabled->disabled needs a
1878 * trigger in order to latch. The display address reg provides this.
1879 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001880void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001881 enum plane plane)
1882{
Damien Lespiau14f86142012-10-29 15:24:49 +00001883 if (dev_priv->info->gen >= 4)
1884 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1885 else
1886 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001887}
1888
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889/**
1890 * intel_enable_plane - enable a display plane on a given pipe
1891 * @dev_priv: i915 private structure
1892 * @plane: plane to enable
1893 * @pipe: pipe being fed
1894 *
1895 * Enable @plane on @pipe, making sure that @pipe is running first.
1896 */
1897static void intel_enable_plane(struct drm_i915_private *dev_priv,
1898 enum plane plane, enum pipe pipe)
1899{
1900 int reg;
1901 u32 val;
1902
1903 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1904 assert_pipe_enabled(dev_priv, pipe);
1905
1906 reg = DSPCNTR(plane);
1907 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001908 if (val & DISPLAY_PLANE_ENABLE)
1909 return;
1910
1911 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001912 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001913 intel_wait_for_vblank(dev_priv->dev, pipe);
1914}
1915
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916/**
1917 * intel_disable_plane - disable a display plane
1918 * @dev_priv: i915 private structure
1919 * @plane: plane to disable
1920 * @pipe: pipe consuming the data
1921 *
1922 * Disable @plane; should be an independent operation.
1923 */
1924static void intel_disable_plane(struct drm_i915_private *dev_priv,
1925 enum plane plane, enum pipe pipe)
1926{
1927 int reg;
1928 u32 val;
1929
1930 reg = DSPCNTR(plane);
1931 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001932 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1933 return;
1934
1935 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 intel_flush_display_plane(dev_priv, plane);
1937 intel_wait_for_vblank(dev_priv->dev, pipe);
1938}
1939
Chris Wilson127bd2a2010-07-23 23:32:05 +01001940int
Chris Wilson48b956c2010-09-14 12:50:34 +01001941intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001942 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001943 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001944{
Chris Wilsonce453d82011-02-21 14:43:56 +00001945 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001946 u32 alignment;
1947 int ret;
1948
Chris Wilson05394f32010-11-08 19:18:58 +00001949 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001951 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1952 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001953 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001954 alignment = 4 * 1024;
1955 else
1956 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001957 break;
1958 case I915_TILING_X:
1959 /* pin() will align the object as required by fence */
1960 alignment = 0;
1961 break;
1962 case I915_TILING_Y:
1963 /* FIXME: Is this true? */
1964 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1965 return -EINVAL;
1966 default:
1967 BUG();
1968 }
1969
Chris Wilsonce453d82011-02-21 14:43:56 +00001970 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001971 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001972 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001973 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001974
1975 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1976 * fence, whereas 965+ only requires a fence if using
1977 * framebuffer compression. For simplicity, we always install
1978 * a fence as the cost is not that onerous.
1979 */
Chris Wilson06d98132012-04-17 15:31:24 +01001980 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001981 if (ret)
1982 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001983
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001984 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985
Chris Wilsonce453d82011-02-21 14:43:56 +00001986 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001987 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001988
1989err_unpin:
1990 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001991err_interruptible:
1992 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001994}
1995
Chris Wilson1690e1e2011-12-14 13:57:08 +01001996void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1997{
1998 i915_gem_object_unpin_fence(obj);
1999 i915_gem_object_unpin(obj);
2000}
2001
Daniel Vetterc2c75132012-07-05 12:17:30 +02002002/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2003 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002004unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2005 unsigned int bpp,
2006 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002007{
2008 int tile_rows, tiles;
2009
2010 tile_rows = *y / 8;
2011 *y %= 8;
2012 tiles = *x / (512/bpp);
2013 *x %= 512/bpp;
2014
2015 return tile_rows * pitch * 8 + tiles * 4096;
2016}
2017
Jesse Barnes17638cd2011-06-24 12:19:23 -07002018static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2019 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002020{
2021 struct drm_device *dev = crtc->dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2024 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002025 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002026 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002027 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002028 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002029 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002030
2031 switch (plane) {
2032 case 0:
2033 case 1:
2034 break;
2035 default:
2036 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2037 return -EINVAL;
2038 }
2039
2040 intel_fb = to_intel_framebuffer(fb);
2041 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002042
Chris Wilson5eddb702010-09-11 13:48:45 +01002043 reg = DSPCNTR(plane);
2044 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002045 /* Mask out pixel format bits in case we change it */
2046 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002047 switch (fb->pixel_format) {
2048 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002049 dspcntr |= DISPPLANE_8BPP;
2050 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002051 case DRM_FORMAT_XRGB1555:
2052 case DRM_FORMAT_ARGB1555:
2053 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002054 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002055 case DRM_FORMAT_RGB565:
2056 dspcntr |= DISPPLANE_BGRX565;
2057 break;
2058 case DRM_FORMAT_XRGB8888:
2059 case DRM_FORMAT_ARGB8888:
2060 dspcntr |= DISPPLANE_BGRX888;
2061 break;
2062 case DRM_FORMAT_XBGR8888:
2063 case DRM_FORMAT_ABGR8888:
2064 dspcntr |= DISPPLANE_RGBX888;
2065 break;
2066 case DRM_FORMAT_XRGB2101010:
2067 case DRM_FORMAT_ARGB2101010:
2068 dspcntr |= DISPPLANE_BGRX101010;
2069 break;
2070 case DRM_FORMAT_XBGR2101010:
2071 case DRM_FORMAT_ABGR2101010:
2072 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002073 break;
2074 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002075 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002076 return -EINVAL;
2077 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002078
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002079 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002080 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002081 dspcntr |= DISPPLANE_TILED;
2082 else
2083 dspcntr &= ~DISPPLANE_TILED;
2084 }
2085
Chris Wilson5eddb702010-09-11 13:48:45 +01002086 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002087
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002089
Daniel Vetterc2c75132012-07-05 12:17:30 +02002090 if (INTEL_INFO(dev)->gen >= 4) {
2091 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002092 intel_gen4_compute_offset_xtiled(&x, &y,
2093 fb->bits_per_pixel / 8,
2094 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002095 linear_offset -= intel_crtc->dspaddr_offset;
2096 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002097 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002098 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002099
2100 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2101 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002102 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002103 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002104 I915_MODIFY_DISPBASE(DSPSURF(plane),
2105 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002106 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002107 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002108 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002111
Jesse Barnes17638cd2011-06-24 12:19:23 -07002112 return 0;
2113}
2114
2115static int ironlake_update_plane(struct drm_crtc *crtc,
2116 struct drm_framebuffer *fb, int x, int y)
2117{
2118 struct drm_device *dev = crtc->dev;
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2121 struct intel_framebuffer *intel_fb;
2122 struct drm_i915_gem_object *obj;
2123 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002124 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002125 u32 dspcntr;
2126 u32 reg;
2127
2128 switch (plane) {
2129 case 0:
2130 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002131 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002132 break;
2133 default:
2134 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2135 return -EINVAL;
2136 }
2137
2138 intel_fb = to_intel_framebuffer(fb);
2139 obj = intel_fb->obj;
2140
2141 reg = DSPCNTR(plane);
2142 dspcntr = I915_READ(reg);
2143 /* Mask out pixel format bits in case we change it */
2144 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002145 switch (fb->pixel_format) {
2146 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 dspcntr |= DISPPLANE_8BPP;
2148 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002149 case DRM_FORMAT_RGB565:
2150 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002151 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002152 case DRM_FORMAT_XRGB8888:
2153 case DRM_FORMAT_ARGB8888:
2154 dspcntr |= DISPPLANE_BGRX888;
2155 break;
2156 case DRM_FORMAT_XBGR8888:
2157 case DRM_FORMAT_ABGR8888:
2158 dspcntr |= DISPPLANE_RGBX888;
2159 break;
2160 case DRM_FORMAT_XRGB2101010:
2161 case DRM_FORMAT_ARGB2101010:
2162 dspcntr |= DISPPLANE_BGRX101010;
2163 break;
2164 case DRM_FORMAT_XBGR2101010:
2165 case DRM_FORMAT_ABGR2101010:
2166 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 break;
2168 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002169 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002170 return -EINVAL;
2171 }
2172
2173 if (obj->tiling_mode != I915_TILING_NONE)
2174 dspcntr |= DISPPLANE_TILED;
2175 else
2176 dspcntr &= ~DISPPLANE_TILED;
2177
2178 /* must disable */
2179 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2180
2181 I915_WRITE(reg, dspcntr);
2182
Daniel Vettere506a0c2012-07-05 12:17:29 +02002183 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002184 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002185 intel_gen4_compute_offset_xtiled(&x, &y,
2186 fb->bits_per_pixel / 8,
2187 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002188 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002189
Daniel Vettere506a0c2012-07-05 12:17:29 +02002190 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2191 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002192 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002193 I915_MODIFY_DISPBASE(DSPSURF(plane),
2194 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002195 if (IS_HASWELL(dev)) {
2196 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2197 } else {
2198 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2199 I915_WRITE(DSPLINOFF(plane), linear_offset);
2200 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002201 POSTING_READ(reg);
2202
2203 return 0;
2204}
2205
2206/* Assume fb object is pinned & idle & fenced and just update base pointers */
2207static int
2208intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2209 int x, int y, enum mode_set_atomic state)
2210{
2211 struct drm_device *dev = crtc->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002214 if (dev_priv->display.disable_fbc)
2215 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002216 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002217
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002218 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002219}
2220
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002221static int
Chris Wilson14667a42012-04-03 17:58:35 +01002222intel_finish_fb(struct drm_framebuffer *old_fb)
2223{
2224 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2226 bool was_interruptible = dev_priv->mm.interruptible;
2227 int ret;
2228
2229 wait_event(dev_priv->pending_flip_queue,
2230 atomic_read(&dev_priv->mm.wedged) ||
2231 atomic_read(&obj->pending_flip) == 0);
2232
2233 /* Big Hammer, we also need to ensure that any pending
2234 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2235 * current scanout is retired before unpinning the old
2236 * framebuffer.
2237 *
2238 * This should only fail upon a hung GPU, in which case we
2239 * can safely continue.
2240 */
2241 dev_priv->mm.interruptible = false;
2242 ret = i915_gem_object_finish_gpu(obj);
2243 dev_priv->mm.interruptible = was_interruptible;
2244
2245 return ret;
2246}
2247
Ville Syrjälä198598d2012-10-31 17:50:24 +02002248static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2249{
2250 struct drm_device *dev = crtc->dev;
2251 struct drm_i915_master_private *master_priv;
2252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2253
2254 if (!dev->primary->master)
2255 return;
2256
2257 master_priv = dev->primary->master->driver_priv;
2258 if (!master_priv->sarea_priv)
2259 return;
2260
2261 switch (intel_crtc->pipe) {
2262 case 0:
2263 master_priv->sarea_priv->pipeA_x = x;
2264 master_priv->sarea_priv->pipeA_y = y;
2265 break;
2266 case 1:
2267 master_priv->sarea_priv->pipeB_x = x;
2268 master_priv->sarea_priv->pipeB_y = y;
2269 break;
2270 default:
2271 break;
2272 }
2273}
2274
Chris Wilson14667a42012-04-03 17:58:35 +01002275static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002276intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002277 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002278{
2279 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002280 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002282 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002283 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002284
2285 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002286 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002287 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002288 return 0;
2289 }
2290
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002291 if(intel_crtc->plane > dev_priv->num_pipe) {
2292 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2293 intel_crtc->plane,
2294 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002296 }
2297
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002298 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002299 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002300 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002301 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 if (ret != 0) {
2303 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002304 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002305 return ret;
2306 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002307
Daniel Vetter94352cf2012-07-05 22:51:56 +02002308 if (crtc->fb)
2309 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002310
Daniel Vetter94352cf2012-07-05 22:51:56 +02002311 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002312 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002314 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002315 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002316 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002317 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002318
Daniel Vetter94352cf2012-07-05 22:51:56 +02002319 old_fb = crtc->fb;
2320 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002321 crtc->x = x;
2322 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002323
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002324 if (old_fb) {
2325 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002326 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002327 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002328
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002329 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002330 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002331
Ville Syrjälä198598d2012-10-31 17:50:24 +02002332 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002333
2334 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002335}
2336
Chris Wilson5eddb702010-09-11 13:48:45 +01002337static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002338{
2339 struct drm_device *dev = crtc->dev;
2340 struct drm_i915_private *dev_priv = dev->dev_private;
2341 u32 dpa_ctl;
2342
Zhao Yakui28c97732009-10-09 11:39:41 +08002343 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002344 dpa_ctl = I915_READ(DP_A);
2345 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2346
2347 if (clock < 200000) {
2348 u32 temp;
2349 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2350 /* workaround for 160Mhz:
2351 1) program 0x4600c bits 15:0 = 0x8124
2352 2) program 0x46010 bit 0 = 1
2353 3) program 0x46034 bit 24 = 1
2354 4) program 0x64000 bit 14 = 1
2355 */
2356 temp = I915_READ(0x4600c);
2357 temp &= 0xffff0000;
2358 I915_WRITE(0x4600c, temp | 0x8124);
2359
2360 temp = I915_READ(0x46010);
2361 I915_WRITE(0x46010, temp | 1);
2362
2363 temp = I915_READ(0x46034);
2364 I915_WRITE(0x46034, temp | (1 << 24));
2365 } else {
2366 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2367 }
2368 I915_WRITE(DP_A, dpa_ctl);
2369
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002371 udelay(500);
2372}
2373
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002374static void intel_fdi_normal_train(struct drm_crtc *crtc)
2375{
2376 struct drm_device *dev = crtc->dev;
2377 struct drm_i915_private *dev_priv = dev->dev_private;
2378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2379 int pipe = intel_crtc->pipe;
2380 u32 reg, temp;
2381
2382 /* enable normal train */
2383 reg = FDI_TX_CTL(pipe);
2384 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002385 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002386 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2387 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002388 } else {
2389 temp &= ~FDI_LINK_TRAIN_NONE;
2390 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002391 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002392 I915_WRITE(reg, temp);
2393
2394 reg = FDI_RX_CTL(pipe);
2395 temp = I915_READ(reg);
2396 if (HAS_PCH_CPT(dev)) {
2397 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2398 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2399 } else {
2400 temp &= ~FDI_LINK_TRAIN_NONE;
2401 temp |= FDI_LINK_TRAIN_NONE;
2402 }
2403 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2404
2405 /* wait one idle pattern time */
2406 POSTING_READ(reg);
2407 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002408
2409 /* IVB wants error correction enabled */
2410 if (IS_IVYBRIDGE(dev))
2411 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2412 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002413}
2414
Jesse Barnes291427f2011-07-29 12:42:37 -07002415static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2416{
2417 struct drm_i915_private *dev_priv = dev->dev_private;
2418 u32 flags = I915_READ(SOUTH_CHICKEN1);
2419
2420 flags |= FDI_PHASE_SYNC_OVR(pipe);
2421 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2422 flags |= FDI_PHASE_SYNC_EN(pipe);
2423 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2424 POSTING_READ(SOUTH_CHICKEN1);
2425}
2426
Daniel Vetter01a415f2012-10-27 15:58:40 +02002427static void ivb_modeset_global_resources(struct drm_device *dev)
2428{
2429 struct drm_i915_private *dev_priv = dev->dev_private;
2430 struct intel_crtc *pipe_B_crtc =
2431 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2432 struct intel_crtc *pipe_C_crtc =
2433 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2434 uint32_t temp;
2435
2436 /* When everything is off disable fdi C so that we could enable fdi B
2437 * with all lanes. XXX: This misses the case where a pipe is not using
2438 * any pch resources and so doesn't need any fdi lanes. */
2439 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2440 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2441 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2442
2443 temp = I915_READ(SOUTH_CHICKEN1);
2444 temp &= ~FDI_BC_BIFURCATION_SELECT;
2445 DRM_DEBUG_KMS("disabling fdi C rx\n");
2446 I915_WRITE(SOUTH_CHICKEN1, temp);
2447 }
2448}
2449
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450/* The FDI link training functions for ILK/Ibexpeak. */
2451static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2452{
2453 struct drm_device *dev = crtc->dev;
2454 struct drm_i915_private *dev_priv = dev->dev_private;
2455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2456 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002457 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002460 /* FDI needs bits from pipe & plane first */
2461 assert_pipe_enabled(dev_priv, pipe);
2462 assert_plane_enabled(dev_priv, plane);
2463
Adam Jacksone1a44742010-06-25 15:32:14 -04002464 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2465 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002466 reg = FDI_RX_IMR(pipe);
2467 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002468 temp &= ~FDI_RX_SYMBOL_LOCK;
2469 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 I915_WRITE(reg, temp);
2471 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002472 udelay(150);
2473
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 reg = FDI_TX_CTL(pipe);
2476 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002477 temp &= ~(7 << 19);
2478 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 temp &= ~FDI_LINK_TRAIN_NONE;
2480 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_RX_CTL(pipe);
2484 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_NONE;
2486 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2488
2489 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 udelay(150);
2491
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002492 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002493 if (HAS_PCH_IBX(dev)) {
2494 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2495 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2496 FDI_RX_PHASE_SYNC_POINTER_EN);
2497 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002498
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002500 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2503
2504 if ((temp & FDI_RX_BIT_LOCK)) {
2505 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507 break;
2508 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002510 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512
2513 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 reg = FDI_TX_CTL(pipe);
2515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 temp &= ~FDI_LINK_TRAIN_NONE;
2517 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 reg = FDI_RX_CTL(pipe);
2521 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 temp &= ~FDI_LINK_TRAIN_NONE;
2523 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 I915_WRITE(reg, temp);
2525
2526 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 udelay(150);
2528
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002530 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2533
2534 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 DRM_DEBUG_KMS("FDI train 2 done.\n");
2537 break;
2538 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002539 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002540 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542
2543 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002544
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545}
2546
Akshay Joshi0206e352011-08-16 15:34:10 -04002547static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2549 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2550 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2551 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2552};
2553
2554/* The FDI link training functions for SNB/Cougarpoint. */
2555static void gen6_fdi_link_train(struct drm_crtc *crtc)
2556{
2557 struct drm_device *dev = crtc->dev;
2558 struct drm_i915_private *dev_priv = dev->dev_private;
2559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2560 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002561 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562
Adam Jacksone1a44742010-06-25 15:32:14 -04002563 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2564 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 reg = FDI_RX_IMR(pipe);
2566 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002567 temp &= ~FDI_RX_SYMBOL_LOCK;
2568 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp);
2570
2571 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002572 udelay(150);
2573
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 reg = FDI_TX_CTL(pipe);
2576 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002577 temp &= ~(7 << 19);
2578 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002579 temp &= ~FDI_LINK_TRAIN_NONE;
2580 temp |= FDI_LINK_TRAIN_PATTERN_1;
2581 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2582 /* SNB-B */
2583 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002584 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585
Daniel Vetterd74cf322012-10-26 10:58:13 +02002586 I915_WRITE(FDI_RX_MISC(pipe),
2587 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2588
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 reg = FDI_RX_CTL(pipe);
2590 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 if (HAS_PCH_CPT(dev)) {
2592 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2593 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2594 } else {
2595 temp &= ~FDI_LINK_TRAIN_NONE;
2596 temp |= FDI_LINK_TRAIN_PATTERN_1;
2597 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2599
2600 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002601 udelay(150);
2602
Jesse Barnes291427f2011-07-29 12:42:37 -07002603 if (HAS_PCH_CPT(dev))
2604 cpt_phase_pointer_enable(dev, pipe);
2605
Akshay Joshi0206e352011-08-16 15:34:10 -04002606 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 reg = FDI_TX_CTL(pipe);
2608 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002609 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2610 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614 udelay(500);
2615
Sean Paulfa37d392012-03-02 12:53:39 -05002616 for (retry = 0; retry < 5; retry++) {
2617 reg = FDI_RX_IIR(pipe);
2618 temp = I915_READ(reg);
2619 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2620 if (temp & FDI_RX_BIT_LOCK) {
2621 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2622 DRM_DEBUG_KMS("FDI train 1 done.\n");
2623 break;
2624 }
2625 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002626 }
Sean Paulfa37d392012-03-02 12:53:39 -05002627 if (retry < 5)
2628 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 }
2630 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632
2633 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 reg = FDI_TX_CTL(pipe);
2635 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002636 temp &= ~FDI_LINK_TRAIN_NONE;
2637 temp |= FDI_LINK_TRAIN_PATTERN_2;
2638 if (IS_GEN6(dev)) {
2639 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2640 /* SNB-B */
2641 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2642 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644
Chris Wilson5eddb702010-09-11 13:48:45 +01002645 reg = FDI_RX_CTL(pipe);
2646 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002647 if (HAS_PCH_CPT(dev)) {
2648 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2649 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2650 } else {
2651 temp &= ~FDI_LINK_TRAIN_NONE;
2652 temp |= FDI_LINK_TRAIN_PATTERN_2;
2653 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002654 I915_WRITE(reg, temp);
2655
2656 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657 udelay(150);
2658
Akshay Joshi0206e352011-08-16 15:34:10 -04002659 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002660 reg = FDI_TX_CTL(pipe);
2661 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2663 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 I915_WRITE(reg, temp);
2665
2666 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667 udelay(500);
2668
Sean Paulfa37d392012-03-02 12:53:39 -05002669 for (retry = 0; retry < 5; retry++) {
2670 reg = FDI_RX_IIR(pipe);
2671 temp = I915_READ(reg);
2672 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2673 if (temp & FDI_RX_SYMBOL_LOCK) {
2674 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2675 DRM_DEBUG_KMS("FDI train 2 done.\n");
2676 break;
2677 }
2678 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679 }
Sean Paulfa37d392012-03-02 12:53:39 -05002680 if (retry < 5)
2681 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002682 }
2683 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685
2686 DRM_DEBUG_KMS("FDI train done.\n");
2687}
2688
Jesse Barnes357555c2011-04-28 15:09:55 -07002689/* Manual link training for Ivy Bridge A0 parts */
2690static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2691{
2692 struct drm_device *dev = crtc->dev;
2693 struct drm_i915_private *dev_priv = dev->dev_private;
2694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2695 int pipe = intel_crtc->pipe;
2696 u32 reg, temp, i;
2697
2698 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2699 for train result */
2700 reg = FDI_RX_IMR(pipe);
2701 temp = I915_READ(reg);
2702 temp &= ~FDI_RX_SYMBOL_LOCK;
2703 temp &= ~FDI_RX_BIT_LOCK;
2704 I915_WRITE(reg, temp);
2705
2706 POSTING_READ(reg);
2707 udelay(150);
2708
Daniel Vetter01a415f2012-10-27 15:58:40 +02002709 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2710 I915_READ(FDI_RX_IIR(pipe)));
2711
Jesse Barnes357555c2011-04-28 15:09:55 -07002712 /* enable CPU FDI TX and PCH FDI RX */
2713 reg = FDI_TX_CTL(pipe);
2714 temp = I915_READ(reg);
2715 temp &= ~(7 << 19);
2716 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2717 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2718 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2719 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2720 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002721 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002722 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2723
Daniel Vetterd74cf322012-10-26 10:58:13 +02002724 I915_WRITE(FDI_RX_MISC(pipe),
2725 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2726
Jesse Barnes357555c2011-04-28 15:09:55 -07002727 reg = FDI_RX_CTL(pipe);
2728 temp = I915_READ(reg);
2729 temp &= ~FDI_LINK_TRAIN_AUTO;
2730 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2731 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002732 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002733 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2734
2735 POSTING_READ(reg);
2736 udelay(150);
2737
Jesse Barnes291427f2011-07-29 12:42:37 -07002738 if (HAS_PCH_CPT(dev))
2739 cpt_phase_pointer_enable(dev, pipe);
2740
Akshay Joshi0206e352011-08-16 15:34:10 -04002741 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002742 reg = FDI_TX_CTL(pipe);
2743 temp = I915_READ(reg);
2744 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2745 temp |= snb_b_fdi_train_param[i];
2746 I915_WRITE(reg, temp);
2747
2748 POSTING_READ(reg);
2749 udelay(500);
2750
2751 reg = FDI_RX_IIR(pipe);
2752 temp = I915_READ(reg);
2753 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2754
2755 if (temp & FDI_RX_BIT_LOCK ||
2756 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2757 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002758 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002759 break;
2760 }
2761 }
2762 if (i == 4)
2763 DRM_ERROR("FDI train 1 fail!\n");
2764
2765 /* Train 2 */
2766 reg = FDI_TX_CTL(pipe);
2767 temp = I915_READ(reg);
2768 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2769 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2770 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2771 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2772 I915_WRITE(reg, temp);
2773
2774 reg = FDI_RX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2777 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2778 I915_WRITE(reg, temp);
2779
2780 POSTING_READ(reg);
2781 udelay(150);
2782
Akshay Joshi0206e352011-08-16 15:34:10 -04002783 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002784 reg = FDI_TX_CTL(pipe);
2785 temp = I915_READ(reg);
2786 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2787 temp |= snb_b_fdi_train_param[i];
2788 I915_WRITE(reg, temp);
2789
2790 POSTING_READ(reg);
2791 udelay(500);
2792
2793 reg = FDI_RX_IIR(pipe);
2794 temp = I915_READ(reg);
2795 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2796
2797 if (temp & FDI_RX_SYMBOL_LOCK) {
2798 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002799 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002800 break;
2801 }
2802 }
2803 if (i == 4)
2804 DRM_ERROR("FDI train 2 fail!\n");
2805
2806 DRM_DEBUG_KMS("FDI train done.\n");
2807}
2808
Daniel Vetter88cefb62012-08-12 19:27:14 +02002809static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002810{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002811 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002812 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002813 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002815
Jesse Barnesc64e3112010-09-10 11:27:03 -07002816
Jesse Barnes0e23b992010-09-10 11:10:00 -07002817 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 reg = FDI_RX_CTL(pipe);
2819 temp = I915_READ(reg);
2820 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002821 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2823 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2824
2825 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002826 udelay(200);
2827
2828 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002829 temp = I915_READ(reg);
2830 I915_WRITE(reg, temp | FDI_PCDCLK);
2831
2832 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002833 udelay(200);
2834
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002835 /* On Haswell, the PLL configuration for ports and pipes is handled
2836 * separately, as part of DDI setup */
2837 if (!IS_HASWELL(dev)) {
2838 /* Enable CPU FDI TX PLL, always on for Ironlake */
2839 reg = FDI_TX_CTL(pipe);
2840 temp = I915_READ(reg);
2841 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2842 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002843
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002844 POSTING_READ(reg);
2845 udelay(100);
2846 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002847 }
2848}
2849
Daniel Vetter88cefb62012-08-12 19:27:14 +02002850static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2851{
2852 struct drm_device *dev = intel_crtc->base.dev;
2853 struct drm_i915_private *dev_priv = dev->dev_private;
2854 int pipe = intel_crtc->pipe;
2855 u32 reg, temp;
2856
2857 /* Switch from PCDclk to Rawclk */
2858 reg = FDI_RX_CTL(pipe);
2859 temp = I915_READ(reg);
2860 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2861
2862 /* Disable CPU FDI TX PLL */
2863 reg = FDI_TX_CTL(pipe);
2864 temp = I915_READ(reg);
2865 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2866
2867 POSTING_READ(reg);
2868 udelay(100);
2869
2870 reg = FDI_RX_CTL(pipe);
2871 temp = I915_READ(reg);
2872 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2873
2874 /* Wait for the clocks to turn off. */
2875 POSTING_READ(reg);
2876 udelay(100);
2877}
2878
Jesse Barnes291427f2011-07-29 12:42:37 -07002879static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2880{
2881 struct drm_i915_private *dev_priv = dev->dev_private;
2882 u32 flags = I915_READ(SOUTH_CHICKEN1);
2883
2884 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2885 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2886 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2887 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2888 POSTING_READ(SOUTH_CHICKEN1);
2889}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002890static void ironlake_fdi_disable(struct drm_crtc *crtc)
2891{
2892 struct drm_device *dev = crtc->dev;
2893 struct drm_i915_private *dev_priv = dev->dev_private;
2894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2895 int pipe = intel_crtc->pipe;
2896 u32 reg, temp;
2897
2898 /* disable CPU FDI tx and PCH FDI rx */
2899 reg = FDI_TX_CTL(pipe);
2900 temp = I915_READ(reg);
2901 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2902 POSTING_READ(reg);
2903
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 temp &= ~(0x7 << 16);
2907 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2908 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2909
2910 POSTING_READ(reg);
2911 udelay(100);
2912
2913 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002914 if (HAS_PCH_IBX(dev)) {
2915 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002916 I915_WRITE(FDI_RX_CHICKEN(pipe),
2917 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002918 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002919 } else if (HAS_PCH_CPT(dev)) {
2920 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002921 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002922
2923 /* still set train pattern 1 */
2924 reg = FDI_TX_CTL(pipe);
2925 temp = I915_READ(reg);
2926 temp &= ~FDI_LINK_TRAIN_NONE;
2927 temp |= FDI_LINK_TRAIN_PATTERN_1;
2928 I915_WRITE(reg, temp);
2929
2930 reg = FDI_RX_CTL(pipe);
2931 temp = I915_READ(reg);
2932 if (HAS_PCH_CPT(dev)) {
2933 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2934 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2935 } else {
2936 temp &= ~FDI_LINK_TRAIN_NONE;
2937 temp |= FDI_LINK_TRAIN_PATTERN_1;
2938 }
2939 /* BPC in FDI rx is consistent with that in PIPECONF */
2940 temp &= ~(0x07 << 16);
2941 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2942 I915_WRITE(reg, temp);
2943
2944 POSTING_READ(reg);
2945 udelay(100);
2946}
2947
Chris Wilson5bb61642012-09-27 21:25:58 +01002948static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2949{
2950 struct drm_device *dev = crtc->dev;
2951 struct drm_i915_private *dev_priv = dev->dev_private;
2952 unsigned long flags;
2953 bool pending;
2954
2955 if (atomic_read(&dev_priv->mm.wedged))
2956 return false;
2957
2958 spin_lock_irqsave(&dev->event_lock, flags);
2959 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2960 spin_unlock_irqrestore(&dev->event_lock, flags);
2961
2962 return pending;
2963}
2964
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002965static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2966{
Chris Wilson0f911282012-04-17 10:05:38 +01002967 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002968 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002969
2970 if (crtc->fb == NULL)
2971 return;
2972
Chris Wilson5bb61642012-09-27 21:25:58 +01002973 wait_event(dev_priv->pending_flip_queue,
2974 !intel_crtc_has_pending_flip(crtc));
2975
Chris Wilson0f911282012-04-17 10:05:38 +01002976 mutex_lock(&dev->struct_mutex);
2977 intel_finish_fb(crtc->fb);
2978 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002979}
2980
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002981static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002982{
2983 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002984 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002985
2986 /*
2987 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2988 * must be driven by its own crtc; no sharing is possible.
2989 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002990 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002991 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002992 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002993 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002994 return false;
2995 continue;
2996 }
2997 }
2998
2999 return true;
3000}
3001
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003002static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
3003{
3004 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3005}
3006
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003007/* Program iCLKIP clock to the desired frequency */
3008static void lpt_program_iclkip(struct drm_crtc *crtc)
3009{
3010 struct drm_device *dev = crtc->dev;
3011 struct drm_i915_private *dev_priv = dev->dev_private;
3012 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3013 u32 temp;
3014
3015 /* It is necessary to ungate the pixclk gate prior to programming
3016 * the divisors, and gate it back when it is done.
3017 */
3018 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3019
3020 /* Disable SSCCTL */
3021 intel_sbi_write(dev_priv, SBI_SSCCTL6,
3022 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
3023 SBI_SSCCTL_DISABLE);
3024
3025 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3026 if (crtc->mode.clock == 20000) {
3027 auxdiv = 1;
3028 divsel = 0x41;
3029 phaseinc = 0x20;
3030 } else {
3031 /* The iCLK virtual clock root frequency is in MHz,
3032 * but the crtc->mode.clock in in KHz. To get the divisors,
3033 * it is necessary to divide one by another, so we
3034 * convert the virtual clock precision to KHz here for higher
3035 * precision.
3036 */
3037 u32 iclk_virtual_root_freq = 172800 * 1000;
3038 u32 iclk_pi_range = 64;
3039 u32 desired_divisor, msb_divisor_value, pi_value;
3040
3041 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3042 msb_divisor_value = desired_divisor / iclk_pi_range;
3043 pi_value = desired_divisor % iclk_pi_range;
3044
3045 auxdiv = 0;
3046 divsel = msb_divisor_value - 2;
3047 phaseinc = pi_value;
3048 }
3049
3050 /* This should not happen with any sane values */
3051 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3052 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3053 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3054 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3055
3056 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3057 crtc->mode.clock,
3058 auxdiv,
3059 divsel,
3060 phasedir,
3061 phaseinc);
3062
3063 /* Program SSCDIVINTPHASE6 */
3064 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
3065 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3066 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3067 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3068 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3069 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3070 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3071
3072 intel_sbi_write(dev_priv,
3073 SBI_SSCDIVINTPHASE6,
3074 temp);
3075
3076 /* Program SSCAUXDIV */
3077 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
3078 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3079 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3080 intel_sbi_write(dev_priv,
3081 SBI_SSCAUXDIV6,
3082 temp);
3083
3084
3085 /* Enable modulator and associated divider */
3086 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
3087 temp &= ~SBI_SSCCTL_DISABLE;
3088 intel_sbi_write(dev_priv,
3089 SBI_SSCCTL6,
3090 temp);
3091
3092 /* Wait for initialization time */
3093 udelay(24);
3094
3095 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3096}
3097
Jesse Barnesf67a5592011-01-05 10:31:48 -08003098/*
3099 * Enable PCH resources required for PCH ports:
3100 * - PCH PLLs
3101 * - FDI training & RX/TX
3102 * - update transcoder timings
3103 * - DP transcoding bits
3104 * - transcoder
3105 */
3106static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003107{
3108 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003109 struct drm_i915_private *dev_priv = dev->dev_private;
3110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3111 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003112 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003113
Chris Wilsone7e164d2012-05-11 09:21:25 +01003114 assert_transcoder_disabled(dev_priv, pipe);
3115
Daniel Vettercd986ab2012-10-26 10:58:12 +02003116 /* Write the TU size bits before fdi link training, so that error
3117 * detection works. */
3118 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3119 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3120
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003121 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003122 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003123
Daniel Vetter572deb32012-10-27 18:46:14 +02003124 /* XXX: pch pll's can be enabled any time before we enable the PCH
3125 * transcoder, and we actually should do this to not upset any PCH
3126 * transcoder that already use the clock when we share it.
3127 *
3128 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3129 * unconditionally resets the pll - we need that to have the right LVDS
3130 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003131 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003132
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003133 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003134 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003135
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003136 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003137 switch (pipe) {
3138 default:
3139 case 0:
3140 temp |= TRANSA_DPLL_ENABLE;
3141 sel = TRANSA_DPLLB_SEL;
3142 break;
3143 case 1:
3144 temp |= TRANSB_DPLL_ENABLE;
3145 sel = TRANSB_DPLLB_SEL;
3146 break;
3147 case 2:
3148 temp |= TRANSC_DPLL_ENABLE;
3149 sel = TRANSC_DPLLB_SEL;
3150 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003151 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003152 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3153 temp |= sel;
3154 else
3155 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003156 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003157 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003158
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003159 /* set transcoder timing, panel must allow it */
3160 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003161 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3162 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3163 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3164
3165 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3166 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3167 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003168 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003169
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003170 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003171
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003172 /* For PCH DP, enable TRANS_DP_CTL */
3173 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003174 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3175 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003176 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003177 reg = TRANS_DP_CTL(pipe);
3178 temp = I915_READ(reg);
3179 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003180 TRANS_DP_SYNC_MASK |
3181 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 temp |= (TRANS_DP_OUTPUT_ENABLE |
3183 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003184 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003185
3186 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003188 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003190
3191 switch (intel_trans_dp_port_sel(crtc)) {
3192 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003193 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003194 break;
3195 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003196 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003197 break;
3198 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003199 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003200 break;
3201 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003202 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003203 }
3204
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003206 }
3207
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003208 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003209}
3210
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003211static void lpt_pch_enable(struct drm_crtc *crtc)
3212{
3213 struct drm_device *dev = crtc->dev;
3214 struct drm_i915_private *dev_priv = dev->dev_private;
3215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3216 int pipe = intel_crtc->pipe;
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003217 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003218
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003219 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003220
3221 /* Write the TU size bits before fdi link training, so that error
3222 * detection works. */
3223 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3224 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3225
3226 /* For PCH output, training FDI link */
3227 dev_priv->display.fdi_link_train(crtc);
3228
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003229 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003230
Paulo Zanoni0540e482012-10-31 18:12:40 -02003231 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003232 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3233 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3234 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003235
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003236 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3237 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3238 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3239 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003240
Paulo Zanoni937bb612012-10-31 18:12:47 -02003241 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003242}
3243
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003244static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3245{
3246 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3247
3248 if (pll == NULL)
3249 return;
3250
3251 if (pll->refcount == 0) {
3252 WARN(1, "bad PCH PLL refcount\n");
3253 return;
3254 }
3255
3256 --pll->refcount;
3257 intel_crtc->pch_pll = NULL;
3258}
3259
3260static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3261{
3262 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3263 struct intel_pch_pll *pll;
3264 int i;
3265
3266 pll = intel_crtc->pch_pll;
3267 if (pll) {
3268 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3269 intel_crtc->base.base.id, pll->pll_reg);
3270 goto prepare;
3271 }
3272
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003273 if (HAS_PCH_IBX(dev_priv->dev)) {
3274 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3275 i = intel_crtc->pipe;
3276 pll = &dev_priv->pch_plls[i];
3277
3278 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3279 intel_crtc->base.base.id, pll->pll_reg);
3280
3281 goto found;
3282 }
3283
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003284 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3285 pll = &dev_priv->pch_plls[i];
3286
3287 /* Only want to check enabled timings first */
3288 if (pll->refcount == 0)
3289 continue;
3290
3291 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3292 fp == I915_READ(pll->fp0_reg)) {
3293 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3294 intel_crtc->base.base.id,
3295 pll->pll_reg, pll->refcount, pll->active);
3296
3297 goto found;
3298 }
3299 }
3300
3301 /* Ok no matching timings, maybe there's a free one? */
3302 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3303 pll = &dev_priv->pch_plls[i];
3304 if (pll->refcount == 0) {
3305 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3306 intel_crtc->base.base.id, pll->pll_reg);
3307 goto found;
3308 }
3309 }
3310
3311 return NULL;
3312
3313found:
3314 intel_crtc->pch_pll = pll;
3315 pll->refcount++;
3316 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3317prepare: /* separate function? */
3318 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003319
Chris Wilsone04c7352012-05-02 20:43:56 +01003320 /* Wait for the clocks to stabilize before rewriting the regs */
3321 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003322 POSTING_READ(pll->pll_reg);
3323 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003324
3325 I915_WRITE(pll->fp0_reg, fp);
3326 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003327 pll->on = false;
3328 return pll;
3329}
3330
Jesse Barnesd4270e52011-10-11 10:43:02 -07003331void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3332{
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3335 u32 temp;
3336
3337 temp = I915_READ(dslreg);
3338 udelay(500);
3339 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3340 /* Without this, mode sets may fail silently on FDI */
3341 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3342 udelay(250);
3343 I915_WRITE(tc2reg, 0);
3344 if (wait_for(I915_READ(dslreg) != temp, 5))
3345 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3346 }
3347}
3348
Jesse Barnesf67a5592011-01-05 10:31:48 -08003349static void ironlake_crtc_enable(struct drm_crtc *crtc)
3350{
3351 struct drm_device *dev = crtc->dev;
3352 struct drm_i915_private *dev_priv = dev->dev_private;
3353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003354 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003355 int pipe = intel_crtc->pipe;
3356 int plane = intel_crtc->plane;
3357 u32 temp;
3358 bool is_pch_port;
3359
Daniel Vetter08a48462012-07-02 11:43:47 +02003360 WARN_ON(!crtc->enabled);
3361
Jesse Barnesf67a5592011-01-05 10:31:48 -08003362 if (intel_crtc->active)
3363 return;
3364
3365 intel_crtc->active = true;
3366 intel_update_watermarks(dev);
3367
3368 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3369 temp = I915_READ(PCH_LVDS);
3370 if ((temp & LVDS_PORT_EN) == 0)
3371 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3372 }
3373
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003374 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003375
Daniel Vetter46b6f812012-09-06 22:08:33 +02003376 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003377 /* Note: FDI PLL enabling _must_ be done before we enable the
3378 * cpu pipes, hence this is separate from all the other fdi/pch
3379 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003380 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003381 } else {
3382 assert_fdi_tx_disabled(dev_priv, pipe);
3383 assert_fdi_rx_disabled(dev_priv, pipe);
3384 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003385
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003386 for_each_encoder_on_crtc(dev, crtc, encoder)
3387 if (encoder->pre_enable)
3388 encoder->pre_enable(encoder);
3389
Jesse Barnesf67a5592011-01-05 10:31:48 -08003390 /* Enable panel fitting for LVDS */
3391 if (dev_priv->pch_pf_size &&
3392 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3393 /* Force use of hard-coded filter coefficients
3394 * as some pre-programmed values are broken,
3395 * e.g. x201.
3396 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003397 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3398 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3399 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003400 }
3401
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003402 /*
3403 * On ILK+ LUT must be loaded before the pipe is running but with
3404 * clocks enabled
3405 */
3406 intel_crtc_load_lut(crtc);
3407
Jesse Barnesf67a5592011-01-05 10:31:48 -08003408 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3409 intel_enable_plane(dev_priv, plane, pipe);
3410
3411 if (is_pch_port)
3412 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003413
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003414 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003415 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003416 mutex_unlock(&dev->struct_mutex);
3417
Chris Wilson6b383a72010-09-13 13:54:26 +01003418 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003419
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003420 for_each_encoder_on_crtc(dev, crtc, encoder)
3421 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003422
3423 if (HAS_PCH_CPT(dev))
3424 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003425
3426 /*
3427 * There seems to be a race in PCH platform hw (at least on some
3428 * outputs) where an enabled pipe still completes any pageflip right
3429 * away (as if the pipe is off) instead of waiting for vblank. As soon
3430 * as the first vblank happend, everything works as expected. Hence just
3431 * wait for one vblank before returning to avoid strange things
3432 * happening.
3433 */
3434 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435}
3436
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003437static void haswell_crtc_enable(struct drm_crtc *crtc)
3438{
3439 struct drm_device *dev = crtc->dev;
3440 struct drm_i915_private *dev_priv = dev->dev_private;
3441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3442 struct intel_encoder *encoder;
3443 int pipe = intel_crtc->pipe;
3444 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003445 bool is_pch_port;
3446
3447 WARN_ON(!crtc->enabled);
3448
3449 if (intel_crtc->active)
3450 return;
3451
3452 intel_crtc->active = true;
3453 intel_update_watermarks(dev);
3454
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003455 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003456
Paulo Zanoni83616632012-10-23 18:29:54 -02003457 if (is_pch_port)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003458 ironlake_fdi_pll_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003459
3460 for_each_encoder_on_crtc(dev, crtc, encoder)
3461 if (encoder->pre_enable)
3462 encoder->pre_enable(encoder);
3463
Paulo Zanoni1f544382012-10-24 11:32:00 -02003464 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003465
Paulo Zanoni1f544382012-10-24 11:32:00 -02003466 /* Enable panel fitting for eDP */
3467 if (dev_priv->pch_pf_size && HAS_eDP) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003468 /* Force use of hard-coded filter coefficients
3469 * as some pre-programmed values are broken,
3470 * e.g. x201.
3471 */
3472 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3473 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3474 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3475 }
3476
3477 /*
3478 * On ILK+ LUT must be loaded before the pipe is running but with
3479 * clocks enabled
3480 */
3481 intel_crtc_load_lut(crtc);
3482
Paulo Zanoni1f544382012-10-24 11:32:00 -02003483 intel_ddi_set_pipe_settings(crtc);
3484 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485
3486 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3487 intel_enable_plane(dev_priv, plane, pipe);
3488
3489 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003490 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003491
3492 mutex_lock(&dev->struct_mutex);
3493 intel_update_fbc(dev);
3494 mutex_unlock(&dev->struct_mutex);
3495
3496 intel_crtc_update_cursor(crtc, true);
3497
3498 for_each_encoder_on_crtc(dev, crtc, encoder)
3499 encoder->enable(encoder);
3500
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501 /*
3502 * There seems to be a race in PCH platform hw (at least on some
3503 * outputs) where an enabled pipe still completes any pageflip right
3504 * away (as if the pipe is off) instead of waiting for vblank. As soon
3505 * as the first vblank happend, everything works as expected. Hence just
3506 * wait for one vblank before returning to avoid strange things
3507 * happening.
3508 */
3509 intel_wait_for_vblank(dev, intel_crtc->pipe);
3510}
3511
Jesse Barnes6be4a602010-09-10 10:26:01 -07003512static void ironlake_crtc_disable(struct drm_crtc *crtc)
3513{
3514 struct drm_device *dev = crtc->dev;
3515 struct drm_i915_private *dev_priv = dev->dev_private;
3516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003517 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003518 int pipe = intel_crtc->pipe;
3519 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003521
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003522
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003523 if (!intel_crtc->active)
3524 return;
3525
Daniel Vetterea9d7582012-07-10 10:42:52 +02003526 for_each_encoder_on_crtc(dev, crtc, encoder)
3527 encoder->disable(encoder);
3528
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003529 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003530 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003531 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003532
Jesse Barnesb24e7172011-01-04 15:09:30 -08003533 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003534
Chris Wilson973d04f2011-07-08 12:22:37 +01003535 if (dev_priv->cfb_plane == plane)
3536 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003537
Jesse Barnesb24e7172011-01-04 15:09:30 -08003538 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003539
Jesse Barnes6be4a602010-09-10 10:26:01 -07003540 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003541 I915_WRITE(PF_CTL(pipe), 0);
3542 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003543
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003544 for_each_encoder_on_crtc(dev, crtc, encoder)
3545 if (encoder->post_disable)
3546 encoder->post_disable(encoder);
3547
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003548 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003549
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003550 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003551
Jesse Barnes6be4a602010-09-10 10:26:01 -07003552 if (HAS_PCH_CPT(dev)) {
3553 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 reg = TRANS_DP_CTL(pipe);
3555 temp = I915_READ(reg);
3556 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003557 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003559
3560 /* disable DPLL_SEL */
3561 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003562 switch (pipe) {
3563 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003564 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003565 break;
3566 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003567 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003568 break;
3569 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003570 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003571 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003572 break;
3573 default:
3574 BUG(); /* wtf */
3575 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003576 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003577 }
3578
3579 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003580 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003581
Daniel Vetter88cefb62012-08-12 19:27:14 +02003582 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003583
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003584 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003585 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003586
3587 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003588 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003589 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003590}
3591
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003592static void haswell_crtc_disable(struct drm_crtc *crtc)
3593{
3594 struct drm_device *dev = crtc->dev;
3595 struct drm_i915_private *dev_priv = dev->dev_private;
3596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3597 struct intel_encoder *encoder;
3598 int pipe = intel_crtc->pipe;
3599 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003600 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003601 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003602
3603 if (!intel_crtc->active)
3604 return;
3605
Paulo Zanoni83616632012-10-23 18:29:54 -02003606 is_pch_port = haswell_crtc_driving_pch(crtc);
3607
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003608 for_each_encoder_on_crtc(dev, crtc, encoder)
3609 encoder->disable(encoder);
3610
3611 intel_crtc_wait_for_pending_flips(crtc);
3612 drm_vblank_off(dev, pipe);
3613 intel_crtc_update_cursor(crtc, false);
3614
3615 intel_disable_plane(dev_priv, plane, pipe);
3616
3617 if (dev_priv->cfb_plane == plane)
3618 intel_disable_fbc(dev);
3619
3620 intel_disable_pipe(dev_priv, pipe);
3621
Paulo Zanoniad80a812012-10-24 16:06:19 -02003622 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003623
3624 /* Disable PF */
3625 I915_WRITE(PF_CTL(pipe), 0);
3626 I915_WRITE(PF_WIN_SZ(pipe), 0);
3627
Paulo Zanoni1f544382012-10-24 11:32:00 -02003628 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003629
3630 for_each_encoder_on_crtc(dev, crtc, encoder)
3631 if (encoder->post_disable)
3632 encoder->post_disable(encoder);
3633
Paulo Zanoni83616632012-10-23 18:29:54 -02003634 if (is_pch_port) {
3635 ironlake_fdi_disable(crtc);
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003636 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni83616632012-10-23 18:29:54 -02003637 ironlake_fdi_pll_disable(intel_crtc);
3638 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003639
3640 intel_crtc->active = false;
3641 intel_update_watermarks(dev);
3642
3643 mutex_lock(&dev->struct_mutex);
3644 intel_update_fbc(dev);
3645 mutex_unlock(&dev->struct_mutex);
3646}
3647
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003648static void ironlake_crtc_off(struct drm_crtc *crtc)
3649{
3650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3651 intel_put_pch_pll(intel_crtc);
3652}
3653
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003654static void haswell_crtc_off(struct drm_crtc *crtc)
3655{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3657
3658 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3659 * start using it. */
3660 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3661
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003662 intel_ddi_put_crtc_pll(crtc);
3663}
3664
Daniel Vetter02e792f2009-09-15 22:57:34 +02003665static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3666{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003667 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003668 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003669 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003670
Chris Wilson23f09ce2010-08-12 13:53:37 +01003671 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003672 dev_priv->mm.interruptible = false;
3673 (void) intel_overlay_switch_off(intel_crtc->overlay);
3674 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003675 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003676 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003677
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003678 /* Let userspace switch the overlay on again. In most cases userspace
3679 * has to recompute where to put it anyway.
3680 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003681}
3682
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003683static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003684{
3685 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003686 struct drm_i915_private *dev_priv = dev->dev_private;
3687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003688 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003689 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003690 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003691
Daniel Vetter08a48462012-07-02 11:43:47 +02003692 WARN_ON(!crtc->enabled);
3693
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003694 if (intel_crtc->active)
3695 return;
3696
3697 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003698 intel_update_watermarks(dev);
3699
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003700 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003701 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003702 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003703
3704 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003705 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003706
3707 /* Give the overlay scaler a chance to enable if it's on this pipe */
3708 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003709 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003710
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003711 for_each_encoder_on_crtc(dev, crtc, encoder)
3712 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003713}
3714
3715static void i9xx_crtc_disable(struct drm_crtc *crtc)
3716{
3717 struct drm_device *dev = crtc->dev;
3718 struct drm_i915_private *dev_priv = dev->dev_private;
3719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003720 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003721 int pipe = intel_crtc->pipe;
3722 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003723
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003724
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003725 if (!intel_crtc->active)
3726 return;
3727
Daniel Vetterea9d7582012-07-10 10:42:52 +02003728 for_each_encoder_on_crtc(dev, crtc, encoder)
3729 encoder->disable(encoder);
3730
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003732 intel_crtc_wait_for_pending_flips(crtc);
3733 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003734 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003735 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003736
Chris Wilson973d04f2011-07-08 12:22:37 +01003737 if (dev_priv->cfb_plane == plane)
3738 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003739
Jesse Barnesb24e7172011-01-04 15:09:30 -08003740 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003741 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003742 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003743
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003744 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003745 intel_update_fbc(dev);
3746 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003747}
3748
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003749static void i9xx_crtc_off(struct drm_crtc *crtc)
3750{
3751}
3752
Daniel Vetter976f8a22012-07-08 22:34:21 +02003753static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3754 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003755{
3756 struct drm_device *dev = crtc->dev;
3757 struct drm_i915_master_private *master_priv;
3758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3759 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003760
3761 if (!dev->primary->master)
3762 return;
3763
3764 master_priv = dev->primary->master->driver_priv;
3765 if (!master_priv->sarea_priv)
3766 return;
3767
Jesse Barnes79e53942008-11-07 14:24:08 -08003768 switch (pipe) {
3769 case 0:
3770 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3771 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3772 break;
3773 case 1:
3774 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3775 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3776 break;
3777 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003778 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003779 break;
3780 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003781}
3782
Daniel Vetter976f8a22012-07-08 22:34:21 +02003783/**
3784 * Sets the power management mode of the pipe and plane.
3785 */
3786void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003787{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003788 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003789 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003790 struct intel_encoder *intel_encoder;
3791 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003792
Daniel Vetter976f8a22012-07-08 22:34:21 +02003793 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3794 enable |= intel_encoder->connectors_active;
3795
3796 if (enable)
3797 dev_priv->display.crtc_enable(crtc);
3798 else
3799 dev_priv->display.crtc_disable(crtc);
3800
3801 intel_crtc_update_sarea(crtc, enable);
3802}
3803
3804static void intel_crtc_noop(struct drm_crtc *crtc)
3805{
3806}
3807
3808static void intel_crtc_disable(struct drm_crtc *crtc)
3809{
3810 struct drm_device *dev = crtc->dev;
3811 struct drm_connector *connector;
3812 struct drm_i915_private *dev_priv = dev->dev_private;
3813
3814 /* crtc should still be enabled when we disable it. */
3815 WARN_ON(!crtc->enabled);
3816
3817 dev_priv->display.crtc_disable(crtc);
3818 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003819 dev_priv->display.off(crtc);
3820
Chris Wilson931872f2012-01-16 23:01:13 +00003821 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3822 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003823
3824 if (crtc->fb) {
3825 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003826 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003827 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003828 crtc->fb = NULL;
3829 }
3830
3831 /* Update computed state. */
3832 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3833 if (!connector->encoder || !connector->encoder->crtc)
3834 continue;
3835
3836 if (connector->encoder->crtc != crtc)
3837 continue;
3838
3839 connector->dpms = DRM_MODE_DPMS_OFF;
3840 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003841 }
3842}
3843
Daniel Vettera261b242012-07-26 19:21:47 +02003844void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003845{
Daniel Vettera261b242012-07-26 19:21:47 +02003846 struct drm_crtc *crtc;
3847
3848 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3849 if (crtc->enabled)
3850 intel_crtc_disable(crtc);
3851 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003852}
3853
Daniel Vetter1f703852012-07-11 16:51:39 +02003854void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003855{
Jesse Barnes79e53942008-11-07 14:24:08 -08003856}
3857
Chris Wilsonea5b2132010-08-04 13:50:23 +01003858void intel_encoder_destroy(struct drm_encoder *encoder)
3859{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003860 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003861
Chris Wilsonea5b2132010-08-04 13:50:23 +01003862 drm_encoder_cleanup(encoder);
3863 kfree(intel_encoder);
3864}
3865
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003866/* Simple dpms helper for encodres with just one connector, no cloning and only
3867 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3868 * state of the entire output pipe. */
3869void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3870{
3871 if (mode == DRM_MODE_DPMS_ON) {
3872 encoder->connectors_active = true;
3873
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003874 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003875 } else {
3876 encoder->connectors_active = false;
3877
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003878 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003879 }
3880}
3881
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003882/* Cross check the actual hw state with our own modeset state tracking (and it's
3883 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003884static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003885{
3886 if (connector->get_hw_state(connector)) {
3887 struct intel_encoder *encoder = connector->encoder;
3888 struct drm_crtc *crtc;
3889 bool encoder_enabled;
3890 enum pipe pipe;
3891
3892 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3893 connector->base.base.id,
3894 drm_get_connector_name(&connector->base));
3895
3896 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3897 "wrong connector dpms state\n");
3898 WARN(connector->base.encoder != &encoder->base,
3899 "active connector not linked to encoder\n");
3900 WARN(!encoder->connectors_active,
3901 "encoder->connectors_active not set\n");
3902
3903 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3904 WARN(!encoder_enabled, "encoder not enabled\n");
3905 if (WARN_ON(!encoder->base.crtc))
3906 return;
3907
3908 crtc = encoder->base.crtc;
3909
3910 WARN(!crtc->enabled, "crtc not enabled\n");
3911 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3912 WARN(pipe != to_intel_crtc(crtc)->pipe,
3913 "encoder active on the wrong pipe\n");
3914 }
3915}
3916
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003917/* Even simpler default implementation, if there's really no special case to
3918 * consider. */
3919void intel_connector_dpms(struct drm_connector *connector, int mode)
3920{
3921 struct intel_encoder *encoder = intel_attached_encoder(connector);
3922
3923 /* All the simple cases only support two dpms states. */
3924 if (mode != DRM_MODE_DPMS_ON)
3925 mode = DRM_MODE_DPMS_OFF;
3926
3927 if (mode == connector->dpms)
3928 return;
3929
3930 connector->dpms = mode;
3931
3932 /* Only need to change hw state when actually enabled */
3933 if (encoder->base.crtc)
3934 intel_encoder_dpms(encoder, mode);
3935 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003936 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003937
Daniel Vetterb9805142012-08-31 17:37:33 +02003938 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003939}
3940
Daniel Vetterf0947c32012-07-02 13:10:34 +02003941/* Simple connector->get_hw_state implementation for encoders that support only
3942 * one connector and no cloning and hence the encoder state determines the state
3943 * of the connector. */
3944bool intel_connector_get_hw_state(struct intel_connector *connector)
3945{
Daniel Vetter24929352012-07-02 20:28:59 +02003946 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003947 struct intel_encoder *encoder = connector->encoder;
3948
3949 return encoder->get_hw_state(encoder, &pipe);
3950}
3951
Jesse Barnes79e53942008-11-07 14:24:08 -08003952static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003953 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003954 struct drm_display_mode *adjusted_mode)
3955{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003956 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003957
Eric Anholtbad720f2009-10-22 16:11:14 -07003958 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003959 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003960 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3961 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003962 }
Chris Wilson89749352010-09-12 18:25:19 +01003963
Daniel Vetterf9bef082012-04-15 19:53:19 +02003964 /* All interlaced capable intel hw wants timings in frames. Note though
3965 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3966 * timings, so we need to be careful not to clobber these.*/
3967 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3968 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003969
Chris Wilson44f46b422012-06-21 13:19:59 +03003970 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3971 * with a hsync front porch of 0.
3972 */
3973 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3974 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3975 return false;
3976
Jesse Barnes79e53942008-11-07 14:24:08 -08003977 return true;
3978}
3979
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003980static int valleyview_get_display_clock_speed(struct drm_device *dev)
3981{
3982 return 400000; /* FIXME */
3983}
3984
Jesse Barnese70236a2009-09-21 10:42:27 -07003985static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003986{
Jesse Barnese70236a2009-09-21 10:42:27 -07003987 return 400000;
3988}
Jesse Barnes79e53942008-11-07 14:24:08 -08003989
Jesse Barnese70236a2009-09-21 10:42:27 -07003990static int i915_get_display_clock_speed(struct drm_device *dev)
3991{
3992 return 333000;
3993}
Jesse Barnes79e53942008-11-07 14:24:08 -08003994
Jesse Barnese70236a2009-09-21 10:42:27 -07003995static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3996{
3997 return 200000;
3998}
Jesse Barnes79e53942008-11-07 14:24:08 -08003999
Jesse Barnese70236a2009-09-21 10:42:27 -07004000static int i915gm_get_display_clock_speed(struct drm_device *dev)
4001{
4002 u16 gcfgc = 0;
4003
4004 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4005
4006 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004007 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004008 else {
4009 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4010 case GC_DISPLAY_CLOCK_333_MHZ:
4011 return 333000;
4012 default:
4013 case GC_DISPLAY_CLOCK_190_200_MHZ:
4014 return 190000;
4015 }
4016 }
4017}
Jesse Barnes79e53942008-11-07 14:24:08 -08004018
Jesse Barnese70236a2009-09-21 10:42:27 -07004019static int i865_get_display_clock_speed(struct drm_device *dev)
4020{
4021 return 266000;
4022}
4023
4024static int i855_get_display_clock_speed(struct drm_device *dev)
4025{
4026 u16 hpllcc = 0;
4027 /* Assume that the hardware is in the high speed state. This
4028 * should be the default.
4029 */
4030 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4031 case GC_CLOCK_133_200:
4032 case GC_CLOCK_100_200:
4033 return 200000;
4034 case GC_CLOCK_166_250:
4035 return 250000;
4036 case GC_CLOCK_100_133:
4037 return 133000;
4038 }
4039
4040 /* Shouldn't happen */
4041 return 0;
4042}
4043
4044static int i830_get_display_clock_speed(struct drm_device *dev)
4045{
4046 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004047}
4048
Zhenyu Wang2c072452009-06-05 15:38:42 +08004049struct fdi_m_n {
4050 u32 tu;
4051 u32 gmch_m;
4052 u32 gmch_n;
4053 u32 link_m;
4054 u32 link_n;
4055};
4056
4057static void
4058fdi_reduce_ratio(u32 *num, u32 *den)
4059{
4060 while (*num > 0xffffff || *den > 0xffffff) {
4061 *num >>= 1;
4062 *den >>= 1;
4063 }
4064}
4065
Zhenyu Wang2c072452009-06-05 15:38:42 +08004066static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004067ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
4068 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004069{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004070 m_n->tu = 64; /* default size */
4071
Chris Wilson22ed1112010-12-04 01:01:29 +00004072 /* BUG_ON(pixel_clock > INT_MAX / 36); */
4073 m_n->gmch_m = bits_per_pixel * pixel_clock;
4074 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004075 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4076
Chris Wilson22ed1112010-12-04 01:01:29 +00004077 m_n->link_m = pixel_clock;
4078 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004079 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
4080}
4081
Chris Wilsona7615032011-01-12 17:04:08 +00004082static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4083{
Keith Packard72bbe582011-09-26 16:09:45 -07004084 if (i915_panel_use_ssc >= 0)
4085 return i915_panel_use_ssc != 0;
4086 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004087 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004088}
4089
Jesse Barnes5a354202011-06-24 12:19:22 -07004090/**
4091 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4092 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004093 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004094 *
4095 * A pipe may be connected to one or more outputs. Based on the depth of the
4096 * attached framebuffer, choose a good color depth to use on the pipe.
4097 *
4098 * If possible, match the pipe depth to the fb depth. In some cases, this
4099 * isn't ideal, because the connected output supports a lesser or restricted
4100 * set of depths. Resolve that here:
4101 * LVDS typically supports only 6bpc, so clamp down in that case
4102 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4103 * Displays may support a restricted set as well, check EDID and clamp as
4104 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004105 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004106 *
4107 * RETURNS:
4108 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4109 * true if they don't match).
4110 */
4111static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004112 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004113 unsigned int *pipe_bpp,
4114 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004115{
4116 struct drm_device *dev = crtc->dev;
4117 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004118 struct drm_connector *connector;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004119 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004120 unsigned int display_bpc = UINT_MAX, bpc;
4121
4122 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004123 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004124
4125 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4126 unsigned int lvds_bpc;
4127
4128 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4129 LVDS_A3_POWER_UP)
4130 lvds_bpc = 8;
4131 else
4132 lvds_bpc = 6;
4133
4134 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004135 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004136 display_bpc = lvds_bpc;
4137 }
4138 continue;
4139 }
4140
Jesse Barnes5a354202011-06-24 12:19:22 -07004141 /* Not one of the known troublemakers, check the EDID */
4142 list_for_each_entry(connector, &dev->mode_config.connector_list,
4143 head) {
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004144 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004145 continue;
4146
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004147 /* Don't use an invalid EDID bpc value */
4148 if (connector->display_info.bpc &&
4149 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004150 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004151 display_bpc = connector->display_info.bpc;
4152 }
4153 }
4154
4155 /*
4156 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4157 * through, clamp it down. (Note: >12bpc will be caught below.)
4158 */
4159 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4160 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004161 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004162 display_bpc = 12;
4163 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004164 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004165 display_bpc = 8;
4166 }
4167 }
4168 }
4169
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004170 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4171 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4172 display_bpc = 6;
4173 }
4174
Jesse Barnes5a354202011-06-24 12:19:22 -07004175 /*
4176 * We could just drive the pipe at the highest bpc all the time and
4177 * enable dithering as needed, but that costs bandwidth. So choose
4178 * the minimum value that expresses the full color range of the fb but
4179 * also stays within the max display bpc discovered above.
4180 */
4181
Daniel Vetter94352cf2012-07-05 22:51:56 +02004182 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004183 case 8:
4184 bpc = 8; /* since we go through a colormap */
4185 break;
4186 case 15:
4187 case 16:
4188 bpc = 6; /* min is 18bpp */
4189 break;
4190 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004191 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004192 break;
4193 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004194 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004195 break;
4196 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004197 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004198 break;
4199 default:
4200 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4201 bpc = min((unsigned int)8, display_bpc);
4202 break;
4203 }
4204
Keith Packard578393c2011-09-05 11:53:21 -07004205 display_bpc = min(display_bpc, bpc);
4206
Adam Jackson82820492011-10-10 16:33:34 -04004207 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4208 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004209
Keith Packard578393c2011-09-05 11:53:21 -07004210 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004211
4212 return display_bpc != bpc;
4213}
4214
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004215static int vlv_get_refclk(struct drm_crtc *crtc)
4216{
4217 struct drm_device *dev = crtc->dev;
4218 struct drm_i915_private *dev_priv = dev->dev_private;
4219 int refclk = 27000; /* for DP & HDMI */
4220
4221 return 100000; /* only one validated so far */
4222
4223 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4224 refclk = 96000;
4225 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4226 if (intel_panel_use_ssc(dev_priv))
4227 refclk = 100000;
4228 else
4229 refclk = 96000;
4230 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4231 refclk = 100000;
4232 }
4233
4234 return refclk;
4235}
4236
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004237static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4238{
4239 struct drm_device *dev = crtc->dev;
4240 struct drm_i915_private *dev_priv = dev->dev_private;
4241 int refclk;
4242
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004243 if (IS_VALLEYVIEW(dev)) {
4244 refclk = vlv_get_refclk(crtc);
4245 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004246 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4247 refclk = dev_priv->lvds_ssc_freq * 1000;
4248 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4249 refclk / 1000);
4250 } else if (!IS_GEN2(dev)) {
4251 refclk = 96000;
4252 } else {
4253 refclk = 48000;
4254 }
4255
4256 return refclk;
4257}
4258
4259static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4260 intel_clock_t *clock)
4261{
4262 /* SDVO TV has fixed PLL values depend on its clock range,
4263 this mirrors vbios setting. */
4264 if (adjusted_mode->clock >= 100000
4265 && adjusted_mode->clock < 140500) {
4266 clock->p1 = 2;
4267 clock->p2 = 10;
4268 clock->n = 3;
4269 clock->m1 = 16;
4270 clock->m2 = 8;
4271 } else if (adjusted_mode->clock >= 140500
4272 && adjusted_mode->clock <= 200000) {
4273 clock->p1 = 1;
4274 clock->p2 = 10;
4275 clock->n = 6;
4276 clock->m1 = 12;
4277 clock->m2 = 8;
4278 }
4279}
4280
Jesse Barnesa7516a02011-12-15 12:30:37 -08004281static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4282 intel_clock_t *clock,
4283 intel_clock_t *reduced_clock)
4284{
4285 struct drm_device *dev = crtc->dev;
4286 struct drm_i915_private *dev_priv = dev->dev_private;
4287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4288 int pipe = intel_crtc->pipe;
4289 u32 fp, fp2 = 0;
4290
4291 if (IS_PINEVIEW(dev)) {
4292 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4293 if (reduced_clock)
4294 fp2 = (1 << reduced_clock->n) << 16 |
4295 reduced_clock->m1 << 8 | reduced_clock->m2;
4296 } else {
4297 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4298 if (reduced_clock)
4299 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4300 reduced_clock->m2;
4301 }
4302
4303 I915_WRITE(FP0(pipe), fp);
4304
4305 intel_crtc->lowfreq_avail = false;
4306 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4307 reduced_clock && i915_powersave) {
4308 I915_WRITE(FP1(pipe), fp2);
4309 intel_crtc->lowfreq_avail = true;
4310 } else {
4311 I915_WRITE(FP1(pipe), fp);
4312 }
4313}
4314
Daniel Vetter93e537a2012-03-28 23:11:26 +02004315static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4316 struct drm_display_mode *adjusted_mode)
4317{
4318 struct drm_device *dev = crtc->dev;
4319 struct drm_i915_private *dev_priv = dev->dev_private;
4320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4321 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004322 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004323
4324 temp = I915_READ(LVDS);
4325 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4326 if (pipe == 1) {
4327 temp |= LVDS_PIPEB_SELECT;
4328 } else {
4329 temp &= ~LVDS_PIPEB_SELECT;
4330 }
4331 /* set the corresponsding LVDS_BORDER bit */
4332 temp |= dev_priv->lvds_border_bits;
4333 /* Set the B0-B3 data pairs corresponding to whether we're going to
4334 * set the DPLLs for dual-channel mode or not.
4335 */
4336 if (clock->p2 == 7)
4337 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4338 else
4339 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4340
4341 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4342 * appropriately here, but we need to look more thoroughly into how
4343 * panels behave in the two modes.
4344 */
4345 /* set the dithering flag on LVDS as needed */
4346 if (INTEL_INFO(dev)->gen >= 4) {
4347 if (dev_priv->lvds_dither)
4348 temp |= LVDS_ENABLE_DITHER;
4349 else
4350 temp &= ~LVDS_ENABLE_DITHER;
4351 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004352 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004353 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004354 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004355 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004356 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004357 I915_WRITE(LVDS, temp);
4358}
4359
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004360static void vlv_update_pll(struct drm_crtc *crtc,
4361 struct drm_display_mode *mode,
4362 struct drm_display_mode *adjusted_mode,
4363 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304364 int num_connectors)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004365{
4366 struct drm_device *dev = crtc->dev;
4367 struct drm_i915_private *dev_priv = dev->dev_private;
4368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4369 int pipe = intel_crtc->pipe;
4370 u32 dpll, mdiv, pdiv;
4371 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304372 bool is_sdvo;
4373 u32 temp;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004374
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304375 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4376 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4377
4378 dpll = DPLL_VGA_MODE_DIS;
4379 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4380 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4381 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4382
4383 I915_WRITE(DPLL(pipe), dpll);
4384 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004385
4386 bestn = clock->n;
4387 bestm1 = clock->m1;
4388 bestm2 = clock->m2;
4389 bestp1 = clock->p1;
4390 bestp2 = clock->p2;
4391
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304392 /*
4393 * In Valleyview PLL and program lane counter registers are exposed
4394 * through DPIO interface
4395 */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004396 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4397 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4398 mdiv |= ((bestn << DPIO_N_SHIFT));
4399 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4400 mdiv |= (1 << DPIO_K_SHIFT);
4401 mdiv |= DPIO_ENABLE_CALIBRATION;
4402 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4403
4404 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4405
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304406 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004407 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304408 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4409 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004410 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4411
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304412 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004413
4414 dpll |= DPLL_VCO_ENABLE;
4415 I915_WRITE(DPLL(pipe), dpll);
4416 POSTING_READ(DPLL(pipe));
4417 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4418 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4419
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304420 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004421
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304422 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4423 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4424
4425 I915_WRITE(DPLL(pipe), dpll);
4426
4427 /* Wait for the clocks to stabilize. */
4428 POSTING_READ(DPLL(pipe));
4429 udelay(150);
4430
4431 temp = 0;
4432 if (is_sdvo) {
4433 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004434 if (temp > 1)
4435 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4436 else
4437 temp = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004438 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304439 I915_WRITE(DPLL_MD(pipe), temp);
4440 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004441
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304442 /* Now program lane control registers */
4443 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4444 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4445 {
4446 temp = 0x1000C4;
4447 if(pipe == 1)
4448 temp |= (1 << 21);
4449 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4450 }
4451 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4452 {
4453 temp = 0x1000C4;
4454 if(pipe == 1)
4455 temp |= (1 << 21);
4456 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4457 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004458}
4459
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004460static void i9xx_update_pll(struct drm_crtc *crtc,
4461 struct drm_display_mode *mode,
4462 struct drm_display_mode *adjusted_mode,
4463 intel_clock_t *clock, intel_clock_t *reduced_clock,
4464 int num_connectors)
4465{
4466 struct drm_device *dev = crtc->dev;
4467 struct drm_i915_private *dev_priv = dev->dev_private;
4468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4469 int pipe = intel_crtc->pipe;
4470 u32 dpll;
4471 bool is_sdvo;
4472
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304473 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4474
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004475 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4476 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4477
4478 dpll = DPLL_VGA_MODE_DIS;
4479
4480 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4481 dpll |= DPLLB_MODE_LVDS;
4482 else
4483 dpll |= DPLLB_MODE_DAC_SERIAL;
4484 if (is_sdvo) {
4485 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4486 if (pixel_multiplier > 1) {
4487 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4488 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4489 }
4490 dpll |= DPLL_DVO_HIGH_SPEED;
4491 }
4492 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4493 dpll |= DPLL_DVO_HIGH_SPEED;
4494
4495 /* compute bitmask from p1 value */
4496 if (IS_PINEVIEW(dev))
4497 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4498 else {
4499 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4500 if (IS_G4X(dev) && reduced_clock)
4501 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4502 }
4503 switch (clock->p2) {
4504 case 5:
4505 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4506 break;
4507 case 7:
4508 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4509 break;
4510 case 10:
4511 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4512 break;
4513 case 14:
4514 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4515 break;
4516 }
4517 if (INTEL_INFO(dev)->gen >= 4)
4518 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4519
4520 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4521 dpll |= PLL_REF_INPUT_TVCLKINBC;
4522 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4523 /* XXX: just matching BIOS for now */
4524 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4525 dpll |= 3;
4526 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4527 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4528 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4529 else
4530 dpll |= PLL_REF_INPUT_DREFCLK;
4531
4532 dpll |= DPLL_VCO_ENABLE;
4533 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4534 POSTING_READ(DPLL(pipe));
4535 udelay(150);
4536
4537 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4538 * This is an exception to the general rule that mode_set doesn't turn
4539 * things on.
4540 */
4541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4542 intel_update_lvds(crtc, clock, adjusted_mode);
4543
4544 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4545 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4546
4547 I915_WRITE(DPLL(pipe), dpll);
4548
4549 /* Wait for the clocks to stabilize. */
4550 POSTING_READ(DPLL(pipe));
4551 udelay(150);
4552
4553 if (INTEL_INFO(dev)->gen >= 4) {
4554 u32 temp = 0;
4555 if (is_sdvo) {
4556 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4557 if (temp > 1)
4558 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4559 else
4560 temp = 0;
4561 }
4562 I915_WRITE(DPLL_MD(pipe), temp);
4563 } else {
4564 /* The pixel multiplier can only be updated once the
4565 * DPLL is enabled and the clocks are stable.
4566 *
4567 * So write it again.
4568 */
4569 I915_WRITE(DPLL(pipe), dpll);
4570 }
4571}
4572
4573static void i8xx_update_pll(struct drm_crtc *crtc,
4574 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304575 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004576 int num_connectors)
4577{
4578 struct drm_device *dev = crtc->dev;
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4581 int pipe = intel_crtc->pipe;
4582 u32 dpll;
4583
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304584 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4585
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004586 dpll = DPLL_VGA_MODE_DIS;
4587
4588 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4589 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4590 } else {
4591 if (clock->p1 == 2)
4592 dpll |= PLL_P1_DIVIDE_BY_TWO;
4593 else
4594 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4595 if (clock->p2 == 4)
4596 dpll |= PLL_P2_DIVIDE_BY_4;
4597 }
4598
4599 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4600 /* XXX: just matching BIOS for now */
4601 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4602 dpll |= 3;
4603 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4604 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4605 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4606 else
4607 dpll |= PLL_REF_INPUT_DREFCLK;
4608
4609 dpll |= DPLL_VCO_ENABLE;
4610 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4611 POSTING_READ(DPLL(pipe));
4612 udelay(150);
4613
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004614 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4615 * This is an exception to the general rule that mode_set doesn't turn
4616 * things on.
4617 */
4618 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4619 intel_update_lvds(crtc, clock, adjusted_mode);
4620
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004621 I915_WRITE(DPLL(pipe), dpll);
4622
4623 /* Wait for the clocks to stabilize. */
4624 POSTING_READ(DPLL(pipe));
4625 udelay(150);
4626
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627 /* The pixel multiplier can only be updated once the
4628 * DPLL is enabled and the clocks are stable.
4629 *
4630 * So write it again.
4631 */
4632 I915_WRITE(DPLL(pipe), dpll);
4633}
4634
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004635static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4636 struct drm_display_mode *mode,
4637 struct drm_display_mode *adjusted_mode)
4638{
4639 struct drm_device *dev = intel_crtc->base.dev;
4640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004642 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004643 uint32_t vsyncshift;
4644
4645 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4646 /* the chip adds 2 halflines automatically */
4647 adjusted_mode->crtc_vtotal -= 1;
4648 adjusted_mode->crtc_vblank_end -= 1;
4649 vsyncshift = adjusted_mode->crtc_hsync_start
4650 - adjusted_mode->crtc_htotal / 2;
4651 } else {
4652 vsyncshift = 0;
4653 }
4654
4655 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004656 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004657
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004658 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004659 (adjusted_mode->crtc_hdisplay - 1) |
4660 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004661 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004662 (adjusted_mode->crtc_hblank_start - 1) |
4663 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004664 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004665 (adjusted_mode->crtc_hsync_start - 1) |
4666 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4667
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004668 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004669 (adjusted_mode->crtc_vdisplay - 1) |
4670 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004671 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004672 (adjusted_mode->crtc_vblank_start - 1) |
4673 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004674 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004675 (adjusted_mode->crtc_vsync_start - 1) |
4676 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4677
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004678 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4679 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4680 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4681 * bits. */
4682 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4683 (pipe == PIPE_B || pipe == PIPE_C))
4684 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4685
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004686 /* pipesrc controls the size that is scaled from, which should
4687 * always be the user's requested size.
4688 */
4689 I915_WRITE(PIPESRC(pipe),
4690 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4691}
4692
Eric Anholtf564048e2011-03-30 13:01:02 -07004693static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4694 struct drm_display_mode *mode,
4695 struct drm_display_mode *adjusted_mode,
4696 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004697 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004698{
4699 struct drm_device *dev = crtc->dev;
4700 struct drm_i915_private *dev_priv = dev->dev_private;
4701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4702 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004703 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004704 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004705 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004706 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004707 bool ok, has_reduced_clock = false, is_sdvo = false;
4708 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004709 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004710 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004711 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004712
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004713 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004714 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004715 case INTEL_OUTPUT_LVDS:
4716 is_lvds = true;
4717 break;
4718 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004719 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004720 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004721 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004722 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004723 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004724 case INTEL_OUTPUT_TVOUT:
4725 is_tv = true;
4726 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004727 case INTEL_OUTPUT_DISPLAYPORT:
4728 is_dp = true;
4729 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004730 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004731
Eric Anholtc751ce42010-03-25 11:48:48 -07004732 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004733 }
4734
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004735 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004736
Ma Lingd4906092009-03-18 20:13:27 +08004737 /*
4738 * Returns a set of divisors for the desired target clock with the given
4739 * refclk, or FALSE. The returned values represent the clock equation:
4740 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4741 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004742 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004743 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4744 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004745 if (!ok) {
4746 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004747 return -EINVAL;
4748 }
4749
4750 /* Ensure that the cursor is valid for the new mode before changing... */
4751 intel_crtc_update_cursor(crtc, true);
4752
4753 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004754 /*
4755 * Ensure we match the reduced clock's P to the target clock.
4756 * If the clocks don't match, we can't switch the display clock
4757 * by using the FP0/FP1. In such case we will disable the LVDS
4758 * downclock feature.
4759 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004760 has_reduced_clock = limit->find_pll(limit, crtc,
4761 dev_priv->lvds_downclock,
4762 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004763 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004764 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004765 }
4766
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004767 if (is_sdvo && is_tv)
4768 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004769
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004770 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304771 i8xx_update_pll(crtc, adjusted_mode, &clock,
4772 has_reduced_clock ? &reduced_clock : NULL,
4773 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004774 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304775 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4776 has_reduced_clock ? &reduced_clock : NULL,
4777 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004778 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004779 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4780 has_reduced_clock ? &reduced_clock : NULL,
4781 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004782
4783 /* setup pipeconf */
4784 pipeconf = I915_READ(PIPECONF(pipe));
4785
4786 /* Set up the display plane register */
4787 dspcntr = DISPPLANE_GAMMA_ENABLE;
4788
Eric Anholt929c77f2011-03-30 13:01:04 -07004789 if (pipe == 0)
4790 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4791 else
4792 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004793
4794 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4795 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4796 * core speed.
4797 *
4798 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4799 * pipe == 0 check?
4800 */
4801 if (mode->clock >
4802 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4803 pipeconf |= PIPECONF_DOUBLE_WIDE;
4804 else
4805 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4806 }
4807
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004808 /* default to 8bpc */
4809 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4810 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004811 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004812 pipeconf |= PIPECONF_BPP_6 |
4813 PIPECONF_DITHER_EN |
4814 PIPECONF_DITHER_TYPE_SP;
4815 }
4816 }
4817
Gajanan Bhat19c03922012-09-27 19:13:07 +05304818 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4819 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4820 pipeconf |= PIPECONF_BPP_6 |
4821 PIPECONF_ENABLE |
4822 I965_PIPECONF_ACTIVE;
4823 }
4824 }
4825
Eric Anholtf564048e2011-03-30 13:01:02 -07004826 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4827 drm_mode_debug_printmodeline(mode);
4828
Jesse Barnesa7516a02011-12-15 12:30:37 -08004829 if (HAS_PIPE_CXSR(dev)) {
4830 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004831 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4832 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004833 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004834 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4835 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4836 }
4837 }
4838
Keith Packard617cf882012-02-08 13:53:38 -08004839 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004840 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004841 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004842 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004843 else
Keith Packard617cf882012-02-08 13:53:38 -08004844 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004845
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004846 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004847
4848 /* pipesrc and dspsize control the size that is scaled from,
4849 * which should always be the user's requested size.
4850 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004851 I915_WRITE(DSPSIZE(plane),
4852 ((mode->vdisplay - 1) << 16) |
4853 (mode->hdisplay - 1));
4854 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004855
Eric Anholtf564048e2011-03-30 13:01:02 -07004856 I915_WRITE(PIPECONF(pipe), pipeconf);
4857 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004858 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004859
4860 intel_wait_for_vblank(dev, pipe);
4861
Eric Anholtf564048e2011-03-30 13:01:02 -07004862 I915_WRITE(DSPCNTR(plane), dspcntr);
4863 POSTING_READ(DSPCNTR(plane));
4864
Daniel Vetter94352cf2012-07-05 22:51:56 +02004865 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004866
4867 intel_update_watermarks(dev);
4868
Eric Anholtf564048e2011-03-30 13:01:02 -07004869 return ret;
4870}
4871
Keith Packard9fb526d2011-09-26 22:24:57 -07004872/*
4873 * Initialize reference clocks when the driver loads
4874 */
4875void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004876{
4877 struct drm_i915_private *dev_priv = dev->dev_private;
4878 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004879 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004880 u32 temp;
4881 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004882 bool has_cpu_edp = false;
4883 bool has_pch_edp = false;
4884 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004885 bool has_ck505 = false;
4886 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004887
4888 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004889 list_for_each_entry(encoder, &mode_config->encoder_list,
4890 base.head) {
4891 switch (encoder->type) {
4892 case INTEL_OUTPUT_LVDS:
4893 has_panel = true;
4894 has_lvds = true;
4895 break;
4896 case INTEL_OUTPUT_EDP:
4897 has_panel = true;
4898 if (intel_encoder_is_pch_edp(&encoder->base))
4899 has_pch_edp = true;
4900 else
4901 has_cpu_edp = true;
4902 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004903 }
4904 }
4905
Keith Packard99eb6a02011-09-26 14:29:12 -07004906 if (HAS_PCH_IBX(dev)) {
4907 has_ck505 = dev_priv->display_clock_mode;
4908 can_ssc = has_ck505;
4909 } else {
4910 has_ck505 = false;
4911 can_ssc = true;
4912 }
4913
4914 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4915 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4916 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004917
4918 /* Ironlake: try to setup display ref clock before DPLL
4919 * enabling. This is only under driver's control after
4920 * PCH B stepping, previous chipset stepping should be
4921 * ignoring this setting.
4922 */
4923 temp = I915_READ(PCH_DREF_CONTROL);
4924 /* Always enable nonspread source */
4925 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004926
Keith Packard99eb6a02011-09-26 14:29:12 -07004927 if (has_ck505)
4928 temp |= DREF_NONSPREAD_CK505_ENABLE;
4929 else
4930 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004931
Keith Packard199e5d72011-09-22 12:01:57 -07004932 if (has_panel) {
4933 temp &= ~DREF_SSC_SOURCE_MASK;
4934 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004935
Keith Packard199e5d72011-09-22 12:01:57 -07004936 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004937 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004938 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004939 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004940 } else
4941 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004942
4943 /* Get SSC going before enabling the outputs */
4944 I915_WRITE(PCH_DREF_CONTROL, temp);
4945 POSTING_READ(PCH_DREF_CONTROL);
4946 udelay(200);
4947
Jesse Barnes13d83a62011-08-03 12:59:20 -07004948 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4949
4950 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004951 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004952 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004953 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004954 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004955 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004956 else
4957 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004958 } else
4959 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4960
4961 I915_WRITE(PCH_DREF_CONTROL, temp);
4962 POSTING_READ(PCH_DREF_CONTROL);
4963 udelay(200);
4964 } else {
4965 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4966
4967 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4968
4969 /* Turn off CPU output */
4970 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4971
4972 I915_WRITE(PCH_DREF_CONTROL, temp);
4973 POSTING_READ(PCH_DREF_CONTROL);
4974 udelay(200);
4975
4976 /* Turn off the SSC source */
4977 temp &= ~DREF_SSC_SOURCE_MASK;
4978 temp |= DREF_SSC_SOURCE_DISABLE;
4979
4980 /* Turn off SSC1 */
4981 temp &= ~ DREF_SSC1_ENABLE;
4982
Jesse Barnes13d83a62011-08-03 12:59:20 -07004983 I915_WRITE(PCH_DREF_CONTROL, temp);
4984 POSTING_READ(PCH_DREF_CONTROL);
4985 udelay(200);
4986 }
4987}
4988
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004989static int ironlake_get_refclk(struct drm_crtc *crtc)
4990{
4991 struct drm_device *dev = crtc->dev;
4992 struct drm_i915_private *dev_priv = dev->dev_private;
4993 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004994 struct intel_encoder *edp_encoder = NULL;
4995 int num_connectors = 0;
4996 bool is_lvds = false;
4997
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004998 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004999 switch (encoder->type) {
5000 case INTEL_OUTPUT_LVDS:
5001 is_lvds = true;
5002 break;
5003 case INTEL_OUTPUT_EDP:
5004 edp_encoder = encoder;
5005 break;
5006 }
5007 num_connectors++;
5008 }
5009
5010 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5011 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5012 dev_priv->lvds_ssc_freq);
5013 return dev_priv->lvds_ssc_freq * 1000;
5014 }
5015
5016 return 120000;
5017}
5018
Paulo Zanonic8203562012-09-12 10:06:29 -03005019static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5020 struct drm_display_mode *adjusted_mode,
5021 bool dither)
5022{
5023 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5025 int pipe = intel_crtc->pipe;
5026 uint32_t val;
5027
5028 val = I915_READ(PIPECONF(pipe));
5029
5030 val &= ~PIPE_BPC_MASK;
5031 switch (intel_crtc->bpp) {
5032 case 18:
5033 val |= PIPE_6BPC;
5034 break;
5035 case 24:
5036 val |= PIPE_8BPC;
5037 break;
5038 case 30:
5039 val |= PIPE_10BPC;
5040 break;
5041 case 36:
5042 val |= PIPE_12BPC;
5043 break;
5044 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005045 /* Case prevented by intel_choose_pipe_bpp_dither. */
5046 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005047 }
5048
5049 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5050 if (dither)
5051 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5052
5053 val &= ~PIPECONF_INTERLACE_MASK;
5054 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5055 val |= PIPECONF_INTERLACED_ILK;
5056 else
5057 val |= PIPECONF_PROGRESSIVE;
5058
5059 I915_WRITE(PIPECONF(pipe), val);
5060 POSTING_READ(PIPECONF(pipe));
5061}
5062
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005063static void haswell_set_pipeconf(struct drm_crtc *crtc,
5064 struct drm_display_mode *adjusted_mode,
5065 bool dither)
5066{
5067 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005069 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005070 uint32_t val;
5071
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005072 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005073
5074 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5075 if (dither)
5076 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5077
5078 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5079 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5080 val |= PIPECONF_INTERLACED_ILK;
5081 else
5082 val |= PIPECONF_PROGRESSIVE;
5083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005084 I915_WRITE(PIPECONF(cpu_transcoder), val);
5085 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005086}
5087
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005088static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5089 struct drm_display_mode *adjusted_mode,
5090 intel_clock_t *clock,
5091 bool *has_reduced_clock,
5092 intel_clock_t *reduced_clock)
5093{
5094 struct drm_device *dev = crtc->dev;
5095 struct drm_i915_private *dev_priv = dev->dev_private;
5096 struct intel_encoder *intel_encoder;
5097 int refclk;
5098 const intel_limit_t *limit;
5099 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5100
5101 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5102 switch (intel_encoder->type) {
5103 case INTEL_OUTPUT_LVDS:
5104 is_lvds = true;
5105 break;
5106 case INTEL_OUTPUT_SDVO:
5107 case INTEL_OUTPUT_HDMI:
5108 is_sdvo = true;
5109 if (intel_encoder->needs_tv_clock)
5110 is_tv = true;
5111 break;
5112 case INTEL_OUTPUT_TVOUT:
5113 is_tv = true;
5114 break;
5115 }
5116 }
5117
5118 refclk = ironlake_get_refclk(crtc);
5119
5120 /*
5121 * Returns a set of divisors for the desired target clock with the given
5122 * refclk, or FALSE. The returned values represent the clock equation:
5123 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5124 */
5125 limit = intel_limit(crtc, refclk);
5126 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5127 clock);
5128 if (!ret)
5129 return false;
5130
5131 if (is_lvds && dev_priv->lvds_downclock_avail) {
5132 /*
5133 * Ensure we match the reduced clock's P to the target clock.
5134 * If the clocks don't match, we can't switch the display clock
5135 * by using the FP0/FP1. In such case we will disable the LVDS
5136 * downclock feature.
5137 */
5138 *has_reduced_clock = limit->find_pll(limit, crtc,
5139 dev_priv->lvds_downclock,
5140 refclk,
5141 clock,
5142 reduced_clock);
5143 }
5144
5145 if (is_sdvo && is_tv)
5146 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5147
5148 return true;
5149}
5150
Daniel Vetter01a415f2012-10-27 15:58:40 +02005151static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5152{
5153 struct drm_i915_private *dev_priv = dev->dev_private;
5154 uint32_t temp;
5155
5156 temp = I915_READ(SOUTH_CHICKEN1);
5157 if (temp & FDI_BC_BIFURCATION_SELECT)
5158 return;
5159
5160 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5161 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5162
5163 temp |= FDI_BC_BIFURCATION_SELECT;
5164 DRM_DEBUG_KMS("enabling fdi C rx\n");
5165 I915_WRITE(SOUTH_CHICKEN1, temp);
5166 POSTING_READ(SOUTH_CHICKEN1);
5167}
5168
5169static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5170{
5171 struct drm_device *dev = intel_crtc->base.dev;
5172 struct drm_i915_private *dev_priv = dev->dev_private;
5173 struct intel_crtc *pipe_B_crtc =
5174 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5175
5176 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5177 intel_crtc->pipe, intel_crtc->fdi_lanes);
5178 if (intel_crtc->fdi_lanes > 4) {
5179 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5180 intel_crtc->pipe, intel_crtc->fdi_lanes);
5181 /* Clamp lanes to avoid programming the hw with bogus values. */
5182 intel_crtc->fdi_lanes = 4;
5183
5184 return false;
5185 }
5186
5187 if (dev_priv->num_pipe == 2)
5188 return true;
5189
5190 switch (intel_crtc->pipe) {
5191 case PIPE_A:
5192 return true;
5193 case PIPE_B:
5194 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5195 intel_crtc->fdi_lanes > 2) {
5196 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5197 intel_crtc->pipe, intel_crtc->fdi_lanes);
5198 /* Clamp lanes to avoid programming the hw with bogus values. */
5199 intel_crtc->fdi_lanes = 2;
5200
5201 return false;
5202 }
5203
5204 if (intel_crtc->fdi_lanes > 2)
5205 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5206 else
5207 cpt_enable_fdi_bc_bifurcation(dev);
5208
5209 return true;
5210 case PIPE_C:
5211 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5212 if (intel_crtc->fdi_lanes > 2) {
5213 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5214 intel_crtc->pipe, intel_crtc->fdi_lanes);
5215 /* Clamp lanes to avoid programming the hw with bogus values. */
5216 intel_crtc->fdi_lanes = 2;
5217
5218 return false;
5219 }
5220 } else {
5221 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5222 return false;
5223 }
5224
5225 cpt_enable_fdi_bc_bifurcation(dev);
5226
5227 return true;
5228 default:
5229 BUG();
5230 }
5231}
5232
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005233static void ironlake_set_m_n(struct drm_crtc *crtc,
5234 struct drm_display_mode *mode,
5235 struct drm_display_mode *adjusted_mode)
5236{
5237 struct drm_device *dev = crtc->dev;
5238 struct drm_i915_private *dev_priv = dev->dev_private;
5239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005240 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005241 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5242 struct fdi_m_n m_n = {0};
5243 int target_clock, pixel_multiplier, lane, link_bw;
5244 bool is_dp = false, is_cpu_edp = false;
5245
5246 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5247 switch (intel_encoder->type) {
5248 case INTEL_OUTPUT_DISPLAYPORT:
5249 is_dp = true;
5250 break;
5251 case INTEL_OUTPUT_EDP:
5252 is_dp = true;
5253 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5254 is_cpu_edp = true;
5255 edp_encoder = intel_encoder;
5256 break;
5257 }
5258 }
5259
5260 /* FDI link */
5261 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5262 lane = 0;
5263 /* CPU eDP doesn't require FDI link, so just set DP M/N
5264 according to current link config */
5265 if (is_cpu_edp) {
5266 intel_edp_link_config(edp_encoder, &lane, &link_bw);
5267 } else {
5268 /* FDI is a binary signal running at ~2.7GHz, encoding
5269 * each output octet as 10 bits. The actual frequency
5270 * is stored as a divider into a 100MHz clock, and the
5271 * mode pixel clock is stored in units of 1KHz.
5272 * Hence the bw of each lane in terms of the mode signal
5273 * is:
5274 */
5275 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5276 }
5277
5278 /* [e]DP over FDI requires target mode clock instead of link clock. */
5279 if (edp_encoder)
5280 target_clock = intel_edp_target_clock(edp_encoder, mode);
5281 else if (is_dp)
5282 target_clock = mode->clock;
5283 else
5284 target_clock = adjusted_mode->clock;
5285
5286 if (!lane) {
5287 /*
5288 * Account for spread spectrum to avoid
5289 * oversubscribing the link. Max center spread
5290 * is 2.5%; use 5% for safety's sake.
5291 */
5292 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5293 lane = bps / (link_bw * 8) + 1;
5294 }
5295
5296 intel_crtc->fdi_lanes = lane;
5297
5298 if (pixel_multiplier > 1)
5299 link_bw *= pixel_multiplier;
5300 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5301 &m_n);
5302
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005303 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5304 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5305 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5306 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005307}
5308
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005309static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5310 struct drm_display_mode *adjusted_mode,
5311 intel_clock_t *clock, u32 fp)
5312{
5313 struct drm_crtc *crtc = &intel_crtc->base;
5314 struct drm_device *dev = crtc->dev;
5315 struct drm_i915_private *dev_priv = dev->dev_private;
5316 struct intel_encoder *intel_encoder;
5317 uint32_t dpll;
5318 int factor, pixel_multiplier, num_connectors = 0;
5319 bool is_lvds = false, is_sdvo = false, is_tv = false;
5320 bool is_dp = false, is_cpu_edp = false;
5321
5322 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5323 switch (intel_encoder->type) {
5324 case INTEL_OUTPUT_LVDS:
5325 is_lvds = true;
5326 break;
5327 case INTEL_OUTPUT_SDVO:
5328 case INTEL_OUTPUT_HDMI:
5329 is_sdvo = true;
5330 if (intel_encoder->needs_tv_clock)
5331 is_tv = true;
5332 break;
5333 case INTEL_OUTPUT_TVOUT:
5334 is_tv = true;
5335 break;
5336 case INTEL_OUTPUT_DISPLAYPORT:
5337 is_dp = true;
5338 break;
5339 case INTEL_OUTPUT_EDP:
5340 is_dp = true;
5341 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5342 is_cpu_edp = true;
5343 break;
5344 }
5345
5346 num_connectors++;
5347 }
5348
5349 /* Enable autotuning of the PLL clock (if permissible) */
5350 factor = 21;
5351 if (is_lvds) {
5352 if ((intel_panel_use_ssc(dev_priv) &&
5353 dev_priv->lvds_ssc_freq == 100) ||
5354 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5355 factor = 25;
5356 } else if (is_sdvo && is_tv)
5357 factor = 20;
5358
5359 if (clock->m < factor * clock->n)
5360 fp |= FP_CB_TUNE;
5361
5362 dpll = 0;
5363
5364 if (is_lvds)
5365 dpll |= DPLLB_MODE_LVDS;
5366 else
5367 dpll |= DPLLB_MODE_DAC_SERIAL;
5368 if (is_sdvo) {
5369 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5370 if (pixel_multiplier > 1) {
5371 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5372 }
5373 dpll |= DPLL_DVO_HIGH_SPEED;
5374 }
5375 if (is_dp && !is_cpu_edp)
5376 dpll |= DPLL_DVO_HIGH_SPEED;
5377
5378 /* compute bitmask from p1 value */
5379 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5380 /* also FPA1 */
5381 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5382
5383 switch (clock->p2) {
5384 case 5:
5385 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5386 break;
5387 case 7:
5388 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5389 break;
5390 case 10:
5391 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5392 break;
5393 case 14:
5394 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5395 break;
5396 }
5397
5398 if (is_sdvo && is_tv)
5399 dpll |= PLL_REF_INPUT_TVCLKINBC;
5400 else if (is_tv)
5401 /* XXX: just matching BIOS for now */
5402 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5403 dpll |= 3;
5404 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5405 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5406 else
5407 dpll |= PLL_REF_INPUT_DREFCLK;
5408
5409 return dpll;
5410}
5411
Eric Anholtf564048e2011-03-30 13:01:02 -07005412static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5413 struct drm_display_mode *mode,
5414 struct drm_display_mode *adjusted_mode,
5415 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005416 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005417{
5418 struct drm_device *dev = crtc->dev;
5419 struct drm_i915_private *dev_priv = dev->dev_private;
5420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5421 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005422 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005423 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005424 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005425 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005426 bool ok, has_reduced_clock = false;
5427 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005428 struct intel_encoder *encoder;
Eric Anholtfae14982011-03-30 13:01:09 -07005429 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005430 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005431 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005432
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005433 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005434 switch (encoder->type) {
5435 case INTEL_OUTPUT_LVDS:
5436 is_lvds = true;
5437 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005438 case INTEL_OUTPUT_DISPLAYPORT:
5439 is_dp = true;
5440 break;
5441 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005442 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005443 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005444 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005445 break;
5446 }
5447
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005448 num_connectors++;
5449 }
5450
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005451 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5452 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5453
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005454 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5455 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005456 if (!ok) {
5457 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5458 return -EINVAL;
5459 }
5460
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005461 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005462 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005463
Eric Anholt8febb292011-03-30 13:01:07 -07005464 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005465 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5466 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005467 if (is_lvds && dev_priv->lvds_dither)
5468 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07005469
Eric Anholta07d6782011-03-30 13:01:08 -07005470 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5471 if (has_reduced_clock)
5472 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5473 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005474
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005475 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005476
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005477 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005478 drm_mode_debug_printmodeline(mode);
5479
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005480 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5481 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005482 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005483
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005484 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5485 if (pll == NULL) {
5486 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5487 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005488 return -EINVAL;
5489 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005490 } else
5491 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005492
5493 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5494 * This is an exception to the general rule that mode_set doesn't turn
5495 * things on.
5496 */
5497 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005498 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005499 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005500 if (HAS_PCH_CPT(dev)) {
5501 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005502 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005503 } else {
5504 if (pipe == 1)
5505 temp |= LVDS_PIPEB_SELECT;
5506 else
5507 temp &= ~LVDS_PIPEB_SELECT;
5508 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005509
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005510 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005511 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005512 /* Set the B0-B3 data pairs corresponding to whether we're going to
5513 * set the DPLLs for dual-channel mode or not.
5514 */
5515 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005516 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005517 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005518 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005519
5520 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5521 * appropriately here, but we need to look more thoroughly into how
5522 * panels behave in the two modes.
5523 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005524 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005525 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005526 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005527 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005528 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005529 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005530 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005531
Jesse Barnese3aef172012-04-10 11:58:03 -07005532 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005533 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005534 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005535 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005536 I915_WRITE(TRANSDATA_M1(pipe), 0);
5537 I915_WRITE(TRANSDATA_N1(pipe), 0);
5538 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5539 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005540 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005541
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005542 if (intel_crtc->pch_pll) {
5543 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005544
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005545 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005546 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005547 udelay(150);
5548
Eric Anholt8febb292011-03-30 13:01:07 -07005549 /* The pixel multiplier can only be updated once the
5550 * DPLL is enabled and the clocks are stable.
5551 *
5552 * So write it again.
5553 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005554 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005555 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005556
Chris Wilson5eddb702010-09-11 13:48:45 +01005557 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005558 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005559 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005560 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005561 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005562 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005563 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005564 }
5565 }
5566
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005567 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005568
Daniel Vetter01a415f2012-10-27 15:58:40 +02005569 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5570 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005571 ironlake_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005572
Daniel Vetter01a415f2012-10-27 15:58:40 +02005573 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
5574
Jesse Barnese3aef172012-04-10 11:58:03 -07005575 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005576 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005577
Paulo Zanonic8203562012-09-12 10:06:29 -03005578 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005579
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005580 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005581
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005582 /* Set up the display plane register */
5583 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005584 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005585
Daniel Vetter94352cf2012-07-05 22:51:56 +02005586 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005587
5588 intel_update_watermarks(dev);
5589
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005590 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5591
Daniel Vetter01a415f2012-10-27 15:58:40 +02005592 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005593}
5594
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005595static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5596 struct drm_display_mode *mode,
5597 struct drm_display_mode *adjusted_mode,
5598 int x, int y,
5599 struct drm_framebuffer *fb)
5600{
5601 struct drm_device *dev = crtc->dev;
5602 struct drm_i915_private *dev_priv = dev->dev_private;
5603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5604 int pipe = intel_crtc->pipe;
5605 int plane = intel_crtc->plane;
5606 int num_connectors = 0;
5607 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005608 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005609 bool ok, has_reduced_clock = false;
5610 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5611 struct intel_encoder *encoder;
5612 u32 temp;
5613 int ret;
5614 bool dither;
5615
5616 for_each_encoder_on_crtc(dev, crtc, encoder) {
5617 switch (encoder->type) {
5618 case INTEL_OUTPUT_LVDS:
5619 is_lvds = true;
5620 break;
5621 case INTEL_OUTPUT_DISPLAYPORT:
5622 is_dp = true;
5623 break;
5624 case INTEL_OUTPUT_EDP:
5625 is_dp = true;
5626 if (!intel_encoder_is_pch_edp(&encoder->base))
5627 is_cpu_edp = true;
5628 break;
5629 }
5630
5631 num_connectors++;
5632 }
5633
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005634 if (is_cpu_edp)
5635 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5636 else
5637 intel_crtc->cpu_transcoder = pipe;
5638
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005639 /* We are not sure yet this won't happen. */
5640 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5641 INTEL_PCH_TYPE(dev));
5642
5643 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5644 num_connectors, pipe_name(pipe));
5645
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005646 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005647 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5648
5649 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5650
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005651 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5652 return -EINVAL;
5653
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005654 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5655 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5656 &has_reduced_clock,
5657 &reduced_clock);
5658 if (!ok) {
5659 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5660 return -EINVAL;
5661 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005662 }
5663
5664 /* Ensure that the cursor is valid for the new mode before changing... */
5665 intel_crtc_update_cursor(crtc, true);
5666
5667 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005668 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5669 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005670 if (is_lvds && dev_priv->lvds_dither)
5671 dither = true;
5672
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005673 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5674 drm_mode_debug_printmodeline(mode);
5675
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005676 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5677 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5678 if (has_reduced_clock)
5679 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5680 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005681
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005682 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5683 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005684
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005685 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5686 * own on pre-Haswell/LPT generation */
5687 if (!is_cpu_edp) {
5688 struct intel_pch_pll *pll;
5689
5690 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5691 if (pll == NULL) {
5692 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5693 pipe);
5694 return -EINVAL;
5695 }
5696 } else
5697 intel_put_pch_pll(intel_crtc);
5698
5699 /* The LVDS pin pair needs to be on before the DPLLs are
5700 * enabled. This is an exception to the general rule that
5701 * mode_set doesn't turn things on.
5702 */
5703 if (is_lvds) {
5704 temp = I915_READ(PCH_LVDS);
5705 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5706 if (HAS_PCH_CPT(dev)) {
5707 temp &= ~PORT_TRANS_SEL_MASK;
5708 temp |= PORT_TRANS_SEL_CPT(pipe);
5709 } else {
5710 if (pipe == 1)
5711 temp |= LVDS_PIPEB_SELECT;
5712 else
5713 temp &= ~LVDS_PIPEB_SELECT;
5714 }
5715
5716 /* set the corresponsding LVDS_BORDER bit */
5717 temp |= dev_priv->lvds_border_bits;
5718 /* Set the B0-B3 data pairs corresponding to whether
5719 * we're going to set the DPLLs for dual-channel mode or
5720 * not.
5721 */
5722 if (clock.p2 == 7)
5723 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005724 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005725 temp &= ~(LVDS_B0B3_POWER_UP |
5726 LVDS_CLKB_POWER_UP);
5727
5728 /* It would be nice to set 24 vs 18-bit mode
5729 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5730 * look more thoroughly into how panels behave in the
5731 * two modes.
5732 */
5733 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5734 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5735 temp |= LVDS_HSYNC_POLARITY;
5736 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5737 temp |= LVDS_VSYNC_POLARITY;
5738 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005739 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005740 }
5741
5742 if (is_dp && !is_cpu_edp) {
5743 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5744 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005745 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5746 /* For non-DP output, clear any trans DP clock recovery
5747 * setting.*/
5748 I915_WRITE(TRANSDATA_M1(pipe), 0);
5749 I915_WRITE(TRANSDATA_N1(pipe), 0);
5750 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5751 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5752 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005753 }
5754
5755 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005756 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5757 if (intel_crtc->pch_pll) {
5758 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5759
5760 /* Wait for the clocks to stabilize. */
5761 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5762 udelay(150);
5763
5764 /* The pixel multiplier can only be updated once the
5765 * DPLL is enabled and the clocks are stable.
5766 *
5767 * So write it again.
5768 */
5769 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5770 }
5771
5772 if (intel_crtc->pch_pll) {
5773 if (is_lvds && has_reduced_clock && i915_powersave) {
5774 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5775 intel_crtc->lowfreq_avail = true;
5776 } else {
5777 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5778 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005779 }
5780 }
5781
5782 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5783
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005784 if (!is_dp || is_cpu_edp)
5785 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005786
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005787 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5788 if (is_cpu_edp)
5789 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005790
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005791 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005792
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005793 /* Set up the display plane register */
5794 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5795 POSTING_READ(DSPCNTR(plane));
5796
5797 ret = intel_pipe_set_base(crtc, x, y, fb);
5798
5799 intel_update_watermarks(dev);
5800
5801 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5802
5803 return ret;
5804}
5805
Eric Anholtf564048e2011-03-30 13:01:02 -07005806static int intel_crtc_mode_set(struct drm_crtc *crtc,
5807 struct drm_display_mode *mode,
5808 struct drm_display_mode *adjusted_mode,
5809 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005810 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005811{
5812 struct drm_device *dev = crtc->dev;
5813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005814 struct drm_encoder_helper_funcs *encoder_funcs;
5815 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5817 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005818 int ret;
5819
Eric Anholt0b701d22011-03-30 13:01:03 -07005820 drm_vblank_pre_modeset(dev, pipe);
5821
Eric Anholtf564048e2011-03-30 13:01:02 -07005822 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005823 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005824 drm_vblank_post_modeset(dev, pipe);
5825
Daniel Vetter9256aa12012-10-31 19:26:13 +01005826 if (ret != 0)
5827 return ret;
5828
5829 for_each_encoder_on_crtc(dev, crtc, encoder) {
5830 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5831 encoder->base.base.id,
5832 drm_get_encoder_name(&encoder->base),
5833 mode->base.id, mode->name);
5834 encoder_funcs = encoder->base.helper_private;
5835 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5836 }
5837
5838 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005839}
5840
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005841static bool intel_eld_uptodate(struct drm_connector *connector,
5842 int reg_eldv, uint32_t bits_eldv,
5843 int reg_elda, uint32_t bits_elda,
5844 int reg_edid)
5845{
5846 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5847 uint8_t *eld = connector->eld;
5848 uint32_t i;
5849
5850 i = I915_READ(reg_eldv);
5851 i &= bits_eldv;
5852
5853 if (!eld[0])
5854 return !i;
5855
5856 if (!i)
5857 return false;
5858
5859 i = I915_READ(reg_elda);
5860 i &= ~bits_elda;
5861 I915_WRITE(reg_elda, i);
5862
5863 for (i = 0; i < eld[2]; i++)
5864 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5865 return false;
5866
5867 return true;
5868}
5869
Wu Fengguange0dac652011-09-05 14:25:34 +08005870static void g4x_write_eld(struct drm_connector *connector,
5871 struct drm_crtc *crtc)
5872{
5873 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5874 uint8_t *eld = connector->eld;
5875 uint32_t eldv;
5876 uint32_t len;
5877 uint32_t i;
5878
5879 i = I915_READ(G4X_AUD_VID_DID);
5880
5881 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5882 eldv = G4X_ELDV_DEVCL_DEVBLC;
5883 else
5884 eldv = G4X_ELDV_DEVCTG;
5885
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005886 if (intel_eld_uptodate(connector,
5887 G4X_AUD_CNTL_ST, eldv,
5888 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5889 G4X_HDMIW_HDMIEDID))
5890 return;
5891
Wu Fengguange0dac652011-09-05 14:25:34 +08005892 i = I915_READ(G4X_AUD_CNTL_ST);
5893 i &= ~(eldv | G4X_ELD_ADDR);
5894 len = (i >> 9) & 0x1f; /* ELD buffer size */
5895 I915_WRITE(G4X_AUD_CNTL_ST, i);
5896
5897 if (!eld[0])
5898 return;
5899
5900 len = min_t(uint8_t, eld[2], len);
5901 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5902 for (i = 0; i < len; i++)
5903 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5904
5905 i = I915_READ(G4X_AUD_CNTL_ST);
5906 i |= eldv;
5907 I915_WRITE(G4X_AUD_CNTL_ST, i);
5908}
5909
Wang Xingchao83358c852012-08-16 22:43:37 +08005910static void haswell_write_eld(struct drm_connector *connector,
5911 struct drm_crtc *crtc)
5912{
5913 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5914 uint8_t *eld = connector->eld;
5915 struct drm_device *dev = crtc->dev;
5916 uint32_t eldv;
5917 uint32_t i;
5918 int len;
5919 int pipe = to_intel_crtc(crtc)->pipe;
5920 int tmp;
5921
5922 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5923 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5924 int aud_config = HSW_AUD_CFG(pipe);
5925 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5926
5927
5928 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5929
5930 /* Audio output enable */
5931 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5932 tmp = I915_READ(aud_cntrl_st2);
5933 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5934 I915_WRITE(aud_cntrl_st2, tmp);
5935
5936 /* Wait for 1 vertical blank */
5937 intel_wait_for_vblank(dev, pipe);
5938
5939 /* Set ELD valid state */
5940 tmp = I915_READ(aud_cntrl_st2);
5941 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5942 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5943 I915_WRITE(aud_cntrl_st2, tmp);
5944 tmp = I915_READ(aud_cntrl_st2);
5945 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5946
5947 /* Enable HDMI mode */
5948 tmp = I915_READ(aud_config);
5949 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5950 /* clear N_programing_enable and N_value_index */
5951 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5952 I915_WRITE(aud_config, tmp);
5953
5954 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5955
5956 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5957
5958 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5959 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5960 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5961 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5962 } else
5963 I915_WRITE(aud_config, 0);
5964
5965 if (intel_eld_uptodate(connector,
5966 aud_cntrl_st2, eldv,
5967 aud_cntl_st, IBX_ELD_ADDRESS,
5968 hdmiw_hdmiedid))
5969 return;
5970
5971 i = I915_READ(aud_cntrl_st2);
5972 i &= ~eldv;
5973 I915_WRITE(aud_cntrl_st2, i);
5974
5975 if (!eld[0])
5976 return;
5977
5978 i = I915_READ(aud_cntl_st);
5979 i &= ~IBX_ELD_ADDRESS;
5980 I915_WRITE(aud_cntl_st, i);
5981 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5982 DRM_DEBUG_DRIVER("port num:%d\n", i);
5983
5984 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5985 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5986 for (i = 0; i < len; i++)
5987 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5988
5989 i = I915_READ(aud_cntrl_st2);
5990 i |= eldv;
5991 I915_WRITE(aud_cntrl_st2, i);
5992
5993}
5994
Wu Fengguange0dac652011-09-05 14:25:34 +08005995static void ironlake_write_eld(struct drm_connector *connector,
5996 struct drm_crtc *crtc)
5997{
5998 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5999 uint8_t *eld = connector->eld;
6000 uint32_t eldv;
6001 uint32_t i;
6002 int len;
6003 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006004 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006005 int aud_cntl_st;
6006 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006007 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006008
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006009 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006010 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6011 aud_config = IBX_AUD_CFG(pipe);
6012 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006013 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006014 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006015 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6016 aud_config = CPT_AUD_CFG(pipe);
6017 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006018 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006019 }
6020
Wang Xingchao9b138a82012-08-09 16:52:18 +08006021 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006022
6023 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006024 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006025 if (!i) {
6026 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6027 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006028 eldv = IBX_ELD_VALIDB;
6029 eldv |= IBX_ELD_VALIDB << 4;
6030 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006031 } else {
6032 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006033 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006034 }
6035
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006036 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6037 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6038 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006039 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6040 } else
6041 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006042
6043 if (intel_eld_uptodate(connector,
6044 aud_cntrl_st2, eldv,
6045 aud_cntl_st, IBX_ELD_ADDRESS,
6046 hdmiw_hdmiedid))
6047 return;
6048
Wu Fengguange0dac652011-09-05 14:25:34 +08006049 i = I915_READ(aud_cntrl_st2);
6050 i &= ~eldv;
6051 I915_WRITE(aud_cntrl_st2, i);
6052
6053 if (!eld[0])
6054 return;
6055
Wu Fengguange0dac652011-09-05 14:25:34 +08006056 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006057 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006058 I915_WRITE(aud_cntl_st, i);
6059
6060 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6061 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6062 for (i = 0; i < len; i++)
6063 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6064
6065 i = I915_READ(aud_cntrl_st2);
6066 i |= eldv;
6067 I915_WRITE(aud_cntrl_st2, i);
6068}
6069
6070void intel_write_eld(struct drm_encoder *encoder,
6071 struct drm_display_mode *mode)
6072{
6073 struct drm_crtc *crtc = encoder->crtc;
6074 struct drm_connector *connector;
6075 struct drm_device *dev = encoder->dev;
6076 struct drm_i915_private *dev_priv = dev->dev_private;
6077
6078 connector = drm_select_eld(encoder, mode);
6079 if (!connector)
6080 return;
6081
6082 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6083 connector->base.id,
6084 drm_get_connector_name(connector),
6085 connector->encoder->base.id,
6086 drm_get_encoder_name(connector->encoder));
6087
6088 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6089
6090 if (dev_priv->display.write_eld)
6091 dev_priv->display.write_eld(connector, crtc);
6092}
6093
Jesse Barnes79e53942008-11-07 14:24:08 -08006094/** Loads the palette/gamma unit for the CRTC with the prepared values */
6095void intel_crtc_load_lut(struct drm_crtc *crtc)
6096{
6097 struct drm_device *dev = crtc->dev;
6098 struct drm_i915_private *dev_priv = dev->dev_private;
6099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006100 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006101 int i;
6102
6103 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006104 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006105 return;
6106
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006107 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006108 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006109 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006110
Jesse Barnes79e53942008-11-07 14:24:08 -08006111 for (i = 0; i < 256; i++) {
6112 I915_WRITE(palreg + 4 * i,
6113 (intel_crtc->lut_r[i] << 16) |
6114 (intel_crtc->lut_g[i] << 8) |
6115 intel_crtc->lut_b[i]);
6116 }
6117}
6118
Chris Wilson560b85b2010-08-07 11:01:38 +01006119static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6120{
6121 struct drm_device *dev = crtc->dev;
6122 struct drm_i915_private *dev_priv = dev->dev_private;
6123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6124 bool visible = base != 0;
6125 u32 cntl;
6126
6127 if (intel_crtc->cursor_visible == visible)
6128 return;
6129
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006130 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006131 if (visible) {
6132 /* On these chipsets we can only modify the base whilst
6133 * the cursor is disabled.
6134 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006135 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006136
6137 cntl &= ~(CURSOR_FORMAT_MASK);
6138 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6139 cntl |= CURSOR_ENABLE |
6140 CURSOR_GAMMA_ENABLE |
6141 CURSOR_FORMAT_ARGB;
6142 } else
6143 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006144 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006145
6146 intel_crtc->cursor_visible = visible;
6147}
6148
6149static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6150{
6151 struct drm_device *dev = crtc->dev;
6152 struct drm_i915_private *dev_priv = dev->dev_private;
6153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6154 int pipe = intel_crtc->pipe;
6155 bool visible = base != 0;
6156
6157 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006158 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006159 if (base) {
6160 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6161 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6162 cntl |= pipe << 28; /* Connect to correct pipe */
6163 } else {
6164 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6165 cntl |= CURSOR_MODE_DISABLE;
6166 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006167 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006168
6169 intel_crtc->cursor_visible = visible;
6170 }
6171 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006172 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006173}
6174
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006175static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6176{
6177 struct drm_device *dev = crtc->dev;
6178 struct drm_i915_private *dev_priv = dev->dev_private;
6179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6180 int pipe = intel_crtc->pipe;
6181 bool visible = base != 0;
6182
6183 if (intel_crtc->cursor_visible != visible) {
6184 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6185 if (base) {
6186 cntl &= ~CURSOR_MODE;
6187 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6188 } else {
6189 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6190 cntl |= CURSOR_MODE_DISABLE;
6191 }
6192 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6193
6194 intel_crtc->cursor_visible = visible;
6195 }
6196 /* and commit changes on next vblank */
6197 I915_WRITE(CURBASE_IVB(pipe), base);
6198}
6199
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006200/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006201static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6202 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006203{
6204 struct drm_device *dev = crtc->dev;
6205 struct drm_i915_private *dev_priv = dev->dev_private;
6206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6207 int pipe = intel_crtc->pipe;
6208 int x = intel_crtc->cursor_x;
6209 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006210 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006211 bool visible;
6212
6213 pos = 0;
6214
Chris Wilson6b383a72010-09-13 13:54:26 +01006215 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006216 base = intel_crtc->cursor_addr;
6217 if (x > (int) crtc->fb->width)
6218 base = 0;
6219
6220 if (y > (int) crtc->fb->height)
6221 base = 0;
6222 } else
6223 base = 0;
6224
6225 if (x < 0) {
6226 if (x + intel_crtc->cursor_width < 0)
6227 base = 0;
6228
6229 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6230 x = -x;
6231 }
6232 pos |= x << CURSOR_X_SHIFT;
6233
6234 if (y < 0) {
6235 if (y + intel_crtc->cursor_height < 0)
6236 base = 0;
6237
6238 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6239 y = -y;
6240 }
6241 pos |= y << CURSOR_Y_SHIFT;
6242
6243 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006244 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006245 return;
6246
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006247 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006248 I915_WRITE(CURPOS_IVB(pipe), pos);
6249 ivb_update_cursor(crtc, base);
6250 } else {
6251 I915_WRITE(CURPOS(pipe), pos);
6252 if (IS_845G(dev) || IS_I865G(dev))
6253 i845_update_cursor(crtc, base);
6254 else
6255 i9xx_update_cursor(crtc, base);
6256 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006257}
6258
Jesse Barnes79e53942008-11-07 14:24:08 -08006259static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006260 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006261 uint32_t handle,
6262 uint32_t width, uint32_t height)
6263{
6264 struct drm_device *dev = crtc->dev;
6265 struct drm_i915_private *dev_priv = dev->dev_private;
6266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006267 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006268 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006269 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006270
Jesse Barnes79e53942008-11-07 14:24:08 -08006271 /* if we want to turn off the cursor ignore width and height */
6272 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006273 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006274 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006275 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006276 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006277 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006278 }
6279
6280 /* Currently we only support 64x64 cursors */
6281 if (width != 64 || height != 64) {
6282 DRM_ERROR("we currently only support 64x64 cursors\n");
6283 return -EINVAL;
6284 }
6285
Chris Wilson05394f32010-11-08 19:18:58 +00006286 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006287 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006288 return -ENOENT;
6289
Chris Wilson05394f32010-11-08 19:18:58 +00006290 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006291 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006292 ret = -ENOMEM;
6293 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006294 }
6295
Dave Airlie71acb5e2008-12-30 20:31:46 +10006296 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006297 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006298 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006299 if (obj->tiling_mode) {
6300 DRM_ERROR("cursor cannot be tiled\n");
6301 ret = -EINVAL;
6302 goto fail_locked;
6303 }
6304
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006305 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006306 if (ret) {
6307 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006308 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006309 }
6310
Chris Wilsond9e86c02010-11-10 16:40:20 +00006311 ret = i915_gem_object_put_fence(obj);
6312 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006313 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006314 goto fail_unpin;
6315 }
6316
Chris Wilson05394f32010-11-08 19:18:58 +00006317 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006318 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006319 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006320 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006321 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6322 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006323 if (ret) {
6324 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006325 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006326 }
Chris Wilson05394f32010-11-08 19:18:58 +00006327 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006328 }
6329
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006330 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006331 I915_WRITE(CURSIZE, (height << 12) | width);
6332
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006333 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006334 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006335 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006336 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006337 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6338 } else
6339 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006340 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006341 }
Jesse Barnes80824002009-09-10 15:28:06 -07006342
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006343 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006344
6345 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006346 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006347 intel_crtc->cursor_width = width;
6348 intel_crtc->cursor_height = height;
6349
Chris Wilson6b383a72010-09-13 13:54:26 +01006350 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006351
Jesse Barnes79e53942008-11-07 14:24:08 -08006352 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006353fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006354 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006355fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006356 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006357fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006358 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006359 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006360}
6361
6362static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6363{
Jesse Barnes79e53942008-11-07 14:24:08 -08006364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006365
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006366 intel_crtc->cursor_x = x;
6367 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006368
Chris Wilson6b383a72010-09-13 13:54:26 +01006369 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006370
6371 return 0;
6372}
6373
6374/** Sets the color ramps on behalf of RandR */
6375void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6376 u16 blue, int regno)
6377{
6378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6379
6380 intel_crtc->lut_r[regno] = red >> 8;
6381 intel_crtc->lut_g[regno] = green >> 8;
6382 intel_crtc->lut_b[regno] = blue >> 8;
6383}
6384
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006385void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6386 u16 *blue, int regno)
6387{
6388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6389
6390 *red = intel_crtc->lut_r[regno] << 8;
6391 *green = intel_crtc->lut_g[regno] << 8;
6392 *blue = intel_crtc->lut_b[regno] << 8;
6393}
6394
Jesse Barnes79e53942008-11-07 14:24:08 -08006395static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006396 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006397{
James Simmons72034252010-08-03 01:33:19 +01006398 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006400
James Simmons72034252010-08-03 01:33:19 +01006401 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006402 intel_crtc->lut_r[i] = red[i] >> 8;
6403 intel_crtc->lut_g[i] = green[i] >> 8;
6404 intel_crtc->lut_b[i] = blue[i] >> 8;
6405 }
6406
6407 intel_crtc_load_lut(crtc);
6408}
6409
6410/**
6411 * Get a pipe with a simple mode set on it for doing load-based monitor
6412 * detection.
6413 *
6414 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006415 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006416 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006417 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006418 * configured for it. In the future, it could choose to temporarily disable
6419 * some outputs to free up a pipe for its use.
6420 *
6421 * \return crtc, or NULL if no pipes are available.
6422 */
6423
6424/* VESA 640x480x72Hz mode to set on the pipe */
6425static struct drm_display_mode load_detect_mode = {
6426 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6427 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6428};
6429
Chris Wilsond2dff872011-04-19 08:36:26 +01006430static struct drm_framebuffer *
6431intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006432 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006433 struct drm_i915_gem_object *obj)
6434{
6435 struct intel_framebuffer *intel_fb;
6436 int ret;
6437
6438 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6439 if (!intel_fb) {
6440 drm_gem_object_unreference_unlocked(&obj->base);
6441 return ERR_PTR(-ENOMEM);
6442 }
6443
6444 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6445 if (ret) {
6446 drm_gem_object_unreference_unlocked(&obj->base);
6447 kfree(intel_fb);
6448 return ERR_PTR(ret);
6449 }
6450
6451 return &intel_fb->base;
6452}
6453
6454static u32
6455intel_framebuffer_pitch_for_width(int width, int bpp)
6456{
6457 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6458 return ALIGN(pitch, 64);
6459}
6460
6461static u32
6462intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6463{
6464 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6465 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6466}
6467
6468static struct drm_framebuffer *
6469intel_framebuffer_create_for_mode(struct drm_device *dev,
6470 struct drm_display_mode *mode,
6471 int depth, int bpp)
6472{
6473 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006474 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006475
6476 obj = i915_gem_alloc_object(dev,
6477 intel_framebuffer_size_for_mode(mode, bpp));
6478 if (obj == NULL)
6479 return ERR_PTR(-ENOMEM);
6480
6481 mode_cmd.width = mode->hdisplay;
6482 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006483 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6484 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006485 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006486
6487 return intel_framebuffer_create(dev, &mode_cmd, obj);
6488}
6489
6490static struct drm_framebuffer *
6491mode_fits_in_fbdev(struct drm_device *dev,
6492 struct drm_display_mode *mode)
6493{
6494 struct drm_i915_private *dev_priv = dev->dev_private;
6495 struct drm_i915_gem_object *obj;
6496 struct drm_framebuffer *fb;
6497
6498 if (dev_priv->fbdev == NULL)
6499 return NULL;
6500
6501 obj = dev_priv->fbdev->ifb.obj;
6502 if (obj == NULL)
6503 return NULL;
6504
6505 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006506 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6507 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006508 return NULL;
6509
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006510 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006511 return NULL;
6512
6513 return fb;
6514}
6515
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006516bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006517 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006518 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006519{
6520 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006521 struct intel_encoder *intel_encoder =
6522 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006523 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006524 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006525 struct drm_crtc *crtc = NULL;
6526 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006527 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006528 int i = -1;
6529
Chris Wilsond2dff872011-04-19 08:36:26 +01006530 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6531 connector->base.id, drm_get_connector_name(connector),
6532 encoder->base.id, drm_get_encoder_name(encoder));
6533
Jesse Barnes79e53942008-11-07 14:24:08 -08006534 /*
6535 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006536 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006537 * - if the connector already has an assigned crtc, use it (but make
6538 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006539 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006540 * - try to find the first unused crtc that can drive this connector,
6541 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006542 */
6543
6544 /* See if we already have a CRTC for this connector */
6545 if (encoder->crtc) {
6546 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006547
Daniel Vetter24218aa2012-08-12 19:27:11 +02006548 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006549 old->load_detect_temp = false;
6550
6551 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006552 if (connector->dpms != DRM_MODE_DPMS_ON)
6553 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006554
Chris Wilson71731882011-04-19 23:10:58 +01006555 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006556 }
6557
6558 /* Find an unused one (if possible) */
6559 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6560 i++;
6561 if (!(encoder->possible_crtcs & (1 << i)))
6562 continue;
6563 if (!possible_crtc->enabled) {
6564 crtc = possible_crtc;
6565 break;
6566 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006567 }
6568
6569 /*
6570 * If we didn't find an unused CRTC, don't use any.
6571 */
6572 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006573 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6574 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006575 }
6576
Daniel Vetterfc303102012-07-09 10:40:58 +02006577 intel_encoder->new_crtc = to_intel_crtc(crtc);
6578 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006579
6580 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006581 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006582 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006583 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006584
Chris Wilson64927112011-04-20 07:25:26 +01006585 if (!mode)
6586 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006587
Chris Wilsond2dff872011-04-19 08:36:26 +01006588 /* We need a framebuffer large enough to accommodate all accesses
6589 * that the plane may generate whilst we perform load detection.
6590 * We can not rely on the fbcon either being present (we get called
6591 * during its initialisation to detect all boot displays, or it may
6592 * not even exist) or that it is large enough to satisfy the
6593 * requested mode.
6594 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006595 fb = mode_fits_in_fbdev(dev, mode);
6596 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006597 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006598 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6599 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006600 } else
6601 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006602 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006603 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02006604 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006605 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006606
Daniel Vetter94352cf2012-07-05 22:51:56 +02006607 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006608 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006609 if (old->release_fb)
6610 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006611 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006612 }
Chris Wilson71731882011-04-19 23:10:58 +01006613
Jesse Barnes79e53942008-11-07 14:24:08 -08006614 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006615 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006616
Chris Wilson71731882011-04-19 23:10:58 +01006617 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006618fail:
6619 connector->encoder = NULL;
6620 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006621 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006622}
6623
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006624void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006625 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006626{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006627 struct intel_encoder *intel_encoder =
6628 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006629 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006630
Chris Wilsond2dff872011-04-19 08:36:26 +01006631 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6632 connector->base.id, drm_get_connector_name(connector),
6633 encoder->base.id, drm_get_encoder_name(encoder));
6634
Chris Wilson8261b192011-04-19 23:18:09 +01006635 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006636 struct drm_crtc *crtc = encoder->crtc;
6637
6638 to_intel_connector(connector)->new_encoder = NULL;
6639 intel_encoder->new_crtc = NULL;
6640 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006641
6642 if (old->release_fb)
6643 old->release_fb->funcs->destroy(old->release_fb);
6644
Chris Wilson0622a532011-04-21 09:32:11 +01006645 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006646 }
6647
Eric Anholtc751ce42010-03-25 11:48:48 -07006648 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006649 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6650 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006651}
6652
6653/* Returns the clock of the currently programmed mode of the given pipe. */
6654static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6655{
6656 struct drm_i915_private *dev_priv = dev->dev_private;
6657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6658 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006659 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006660 u32 fp;
6661 intel_clock_t clock;
6662
6663 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006664 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006665 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006666 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006667
6668 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006669 if (IS_PINEVIEW(dev)) {
6670 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6671 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006672 } else {
6673 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6674 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6675 }
6676
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006677 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006678 if (IS_PINEVIEW(dev))
6679 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6680 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006681 else
6682 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006683 DPLL_FPA01_P1_POST_DIV_SHIFT);
6684
6685 switch (dpll & DPLL_MODE_MASK) {
6686 case DPLLB_MODE_DAC_SERIAL:
6687 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6688 5 : 10;
6689 break;
6690 case DPLLB_MODE_LVDS:
6691 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6692 7 : 14;
6693 break;
6694 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006695 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006696 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6697 return 0;
6698 }
6699
6700 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006701 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006702 } else {
6703 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6704
6705 if (is_lvds) {
6706 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6707 DPLL_FPA01_P1_POST_DIV_SHIFT);
6708 clock.p2 = 14;
6709
6710 if ((dpll & PLL_REF_INPUT_MASK) ==
6711 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6712 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006713 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006714 } else
Shaohua Li21778322009-02-23 15:19:16 +08006715 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006716 } else {
6717 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6718 clock.p1 = 2;
6719 else {
6720 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6721 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6722 }
6723 if (dpll & PLL_P2_DIVIDE_BY_4)
6724 clock.p2 = 4;
6725 else
6726 clock.p2 = 2;
6727
Shaohua Li21778322009-02-23 15:19:16 +08006728 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006729 }
6730 }
6731
6732 /* XXX: It would be nice to validate the clocks, but we can't reuse
6733 * i830PllIsValid() because it relies on the xf86_config connector
6734 * configuration being accurate, which it isn't necessarily.
6735 */
6736
6737 return clock.dot;
6738}
6739
6740/** Returns the currently programmed mode of the given pipe. */
6741struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6742 struct drm_crtc *crtc)
6743{
Jesse Barnes548f2452011-02-17 10:40:53 -08006744 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006746 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006747 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006748 int htot = I915_READ(HTOTAL(cpu_transcoder));
6749 int hsync = I915_READ(HSYNC(cpu_transcoder));
6750 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6751 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006752
6753 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6754 if (!mode)
6755 return NULL;
6756
6757 mode->clock = intel_crtc_clock_get(dev, crtc);
6758 mode->hdisplay = (htot & 0xffff) + 1;
6759 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6760 mode->hsync_start = (hsync & 0xffff) + 1;
6761 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6762 mode->vdisplay = (vtot & 0xffff) + 1;
6763 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6764 mode->vsync_start = (vsync & 0xffff) + 1;
6765 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6766
6767 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006768
6769 return mode;
6770}
6771
Daniel Vetter3dec0092010-08-20 21:40:52 +02006772static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006773{
6774 struct drm_device *dev = crtc->dev;
6775 drm_i915_private_t *dev_priv = dev->dev_private;
6776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6777 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006778 int dpll_reg = DPLL(pipe);
6779 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006780
Eric Anholtbad720f2009-10-22 16:11:14 -07006781 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006782 return;
6783
6784 if (!dev_priv->lvds_downclock_avail)
6785 return;
6786
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006787 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006788 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006789 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006790
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006791 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006792
6793 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6794 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006795 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006796
Jesse Barnes652c3932009-08-17 13:31:43 -07006797 dpll = I915_READ(dpll_reg);
6798 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006799 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006800 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006801}
6802
6803static void intel_decrease_pllclock(struct drm_crtc *crtc)
6804{
6805 struct drm_device *dev = crtc->dev;
6806 drm_i915_private_t *dev_priv = dev->dev_private;
6807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006808
Eric Anholtbad720f2009-10-22 16:11:14 -07006809 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006810 return;
6811
6812 if (!dev_priv->lvds_downclock_avail)
6813 return;
6814
6815 /*
6816 * Since this is called by a timer, we should never get here in
6817 * the manual case.
6818 */
6819 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006820 int pipe = intel_crtc->pipe;
6821 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006822 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006823
Zhao Yakui44d98a62009-10-09 11:39:40 +08006824 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006825
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006826 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006827
Chris Wilson074b5e12012-05-02 12:07:06 +01006828 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006829 dpll |= DISPLAY_RATE_SELECT_FPA1;
6830 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006831 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006832 dpll = I915_READ(dpll_reg);
6833 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006834 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006835 }
6836
6837}
6838
Chris Wilsonf047e392012-07-21 12:31:41 +01006839void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006840{
Chris Wilsonf047e392012-07-21 12:31:41 +01006841 i915_update_gfx_val(dev->dev_private);
6842}
6843
6844void intel_mark_idle(struct drm_device *dev)
6845{
Chris Wilsonf047e392012-07-21 12:31:41 +01006846}
6847
6848void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6849{
6850 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006851 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006852
6853 if (!i915_powersave)
6854 return;
6855
Jesse Barnes652c3932009-08-17 13:31:43 -07006856 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006857 if (!crtc->fb)
6858 continue;
6859
Chris Wilsonf047e392012-07-21 12:31:41 +01006860 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6861 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006862 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006863}
6864
Chris Wilsonf047e392012-07-21 12:31:41 +01006865void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006866{
Chris Wilsonf047e392012-07-21 12:31:41 +01006867 struct drm_device *dev = obj->base.dev;
6868 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006869
Chris Wilsonf047e392012-07-21 12:31:41 +01006870 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006871 return;
6872
Jesse Barnes652c3932009-08-17 13:31:43 -07006873 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6874 if (!crtc->fb)
6875 continue;
6876
Chris Wilsonf047e392012-07-21 12:31:41 +01006877 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6878 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006879 }
6880}
6881
Jesse Barnes79e53942008-11-07 14:24:08 -08006882static void intel_crtc_destroy(struct drm_crtc *crtc)
6883{
6884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006885 struct drm_device *dev = crtc->dev;
6886 struct intel_unpin_work *work;
6887 unsigned long flags;
6888
6889 spin_lock_irqsave(&dev->event_lock, flags);
6890 work = intel_crtc->unpin_work;
6891 intel_crtc->unpin_work = NULL;
6892 spin_unlock_irqrestore(&dev->event_lock, flags);
6893
6894 if (work) {
6895 cancel_work_sync(&work->work);
6896 kfree(work);
6897 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006898
6899 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006900
Jesse Barnes79e53942008-11-07 14:24:08 -08006901 kfree(intel_crtc);
6902}
6903
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006904static void intel_unpin_work_fn(struct work_struct *__work)
6905{
6906 struct intel_unpin_work *work =
6907 container_of(__work, struct intel_unpin_work, work);
6908
6909 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006910 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006911 drm_gem_object_unreference(&work->pending_flip_obj->base);
6912 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006913
Chris Wilson7782de32011-07-08 12:22:41 +01006914 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006915 mutex_unlock(&work->dev->struct_mutex);
6916 kfree(work);
6917}
6918
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006919static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006920 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006921{
6922 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6924 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006925 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006926 struct drm_pending_vblank_event *e;
Daniel Vetter95cb1b02012-10-02 20:10:37 +02006927 struct timeval tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006928 unsigned long flags;
6929
6930 /* Ignore early vblank irqs */
6931 if (intel_crtc == NULL)
6932 return;
6933
6934 spin_lock_irqsave(&dev->event_lock, flags);
6935 work = intel_crtc->unpin_work;
6936 if (work == NULL || !work->pending) {
6937 spin_unlock_irqrestore(&dev->event_lock, flags);
6938 return;
6939 }
6940
6941 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006942
6943 if (work->event) {
6944 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006945 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006946
Mario Kleiner49b14a52010-12-09 07:00:07 +01006947 e->event.tv_sec = tvbl.tv_sec;
6948 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006950 list_add_tail(&e->base.link,
6951 &e->base.file_priv->event_list);
6952 wake_up_interruptible(&e->base.file_priv->event_wait);
6953 }
6954
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006955 drm_vblank_put(dev, intel_crtc->pipe);
6956
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006957 spin_unlock_irqrestore(&dev->event_lock, flags);
6958
Chris Wilson05394f32010-11-08 19:18:58 +00006959 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006960
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006961 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006962 &obj->pending_flip.counter);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006963
Chris Wilson5bb61642012-09-27 21:25:58 +01006964 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006965 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006966
6967 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006968}
6969
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006970void intel_finish_page_flip(struct drm_device *dev, int pipe)
6971{
6972 drm_i915_private_t *dev_priv = dev->dev_private;
6973 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6974
Mario Kleiner49b14a52010-12-09 07:00:07 +01006975 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006976}
6977
6978void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6979{
6980 drm_i915_private_t *dev_priv = dev->dev_private;
6981 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6982
Mario Kleiner49b14a52010-12-09 07:00:07 +01006983 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006984}
6985
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006986void intel_prepare_page_flip(struct drm_device *dev, int plane)
6987{
6988 drm_i915_private_t *dev_priv = dev->dev_private;
6989 struct intel_crtc *intel_crtc =
6990 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6991 unsigned long flags;
6992
6993 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006994 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006995 if ((++intel_crtc->unpin_work->pending) > 1)
6996 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006997 } else {
6998 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6999 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007000 spin_unlock_irqrestore(&dev->event_lock, flags);
7001}
7002
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007003static int intel_gen2_queue_flip(struct drm_device *dev,
7004 struct drm_crtc *crtc,
7005 struct drm_framebuffer *fb,
7006 struct drm_i915_gem_object *obj)
7007{
7008 struct drm_i915_private *dev_priv = dev->dev_private;
7009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007010 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007011 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007012 int ret;
7013
Daniel Vetter6d90c952012-04-26 23:28:05 +02007014 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007015 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007016 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007017
Daniel Vetter6d90c952012-04-26 23:28:05 +02007018 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007019 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007020 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007021
7022 /* Can't queue multiple flips, so wait for the previous
7023 * one to finish before executing the next.
7024 */
7025 if (intel_crtc->plane)
7026 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7027 else
7028 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007029 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7030 intel_ring_emit(ring, MI_NOOP);
7031 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7032 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7033 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007034 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007035 intel_ring_emit(ring, 0); /* aux display base address, unused */
7036 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007037 return 0;
7038
7039err_unpin:
7040 intel_unpin_fb_obj(obj);
7041err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007042 return ret;
7043}
7044
7045static int intel_gen3_queue_flip(struct drm_device *dev,
7046 struct drm_crtc *crtc,
7047 struct drm_framebuffer *fb,
7048 struct drm_i915_gem_object *obj)
7049{
7050 struct drm_i915_private *dev_priv = dev->dev_private;
7051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007052 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007053 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007054 int ret;
7055
Daniel Vetter6d90c952012-04-26 23:28:05 +02007056 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007057 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007058 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007059
Daniel Vetter6d90c952012-04-26 23:28:05 +02007060 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007061 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007062 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007063
7064 if (intel_crtc->plane)
7065 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7066 else
7067 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007068 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7069 intel_ring_emit(ring, MI_NOOP);
7070 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7071 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7072 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007073 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007074 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007075
Daniel Vetter6d90c952012-04-26 23:28:05 +02007076 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007077 return 0;
7078
7079err_unpin:
7080 intel_unpin_fb_obj(obj);
7081err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007082 return ret;
7083}
7084
7085static int intel_gen4_queue_flip(struct drm_device *dev,
7086 struct drm_crtc *crtc,
7087 struct drm_framebuffer *fb,
7088 struct drm_i915_gem_object *obj)
7089{
7090 struct drm_i915_private *dev_priv = dev->dev_private;
7091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7092 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007093 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007094 int ret;
7095
Daniel Vetter6d90c952012-04-26 23:28:05 +02007096 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007097 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007098 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007099
Daniel Vetter6d90c952012-04-26 23:28:05 +02007100 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007101 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007102 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007103
7104 /* i965+ uses the linear or tiled offsets from the
7105 * Display Registers (which do not change across a page-flip)
7106 * so we need only reprogram the base address.
7107 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007108 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7109 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7110 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007111 intel_ring_emit(ring,
7112 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7113 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007114
7115 /* XXX Enabling the panel-fitter across page-flip is so far
7116 * untested on non-native modes, so ignore it for now.
7117 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7118 */
7119 pf = 0;
7120 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007121 intel_ring_emit(ring, pf | pipesrc);
7122 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007123 return 0;
7124
7125err_unpin:
7126 intel_unpin_fb_obj(obj);
7127err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007128 return ret;
7129}
7130
7131static int intel_gen6_queue_flip(struct drm_device *dev,
7132 struct drm_crtc *crtc,
7133 struct drm_framebuffer *fb,
7134 struct drm_i915_gem_object *obj)
7135{
7136 struct drm_i915_private *dev_priv = dev->dev_private;
7137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007138 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007139 uint32_t pf, pipesrc;
7140 int ret;
7141
Daniel Vetter6d90c952012-04-26 23:28:05 +02007142 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007143 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007144 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007145
Daniel Vetter6d90c952012-04-26 23:28:05 +02007146 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007147 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007148 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007149
Daniel Vetter6d90c952012-04-26 23:28:05 +02007150 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7151 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7152 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007153 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007154
Chris Wilson99d9acd2012-04-17 20:37:00 +01007155 /* Contrary to the suggestions in the documentation,
7156 * "Enable Panel Fitter" does not seem to be required when page
7157 * flipping with a non-native mode, and worse causes a normal
7158 * modeset to fail.
7159 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7160 */
7161 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007162 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007163 intel_ring_emit(ring, pf | pipesrc);
7164 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007165 return 0;
7166
7167err_unpin:
7168 intel_unpin_fb_obj(obj);
7169err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007170 return ret;
7171}
7172
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007173/*
7174 * On gen7 we currently use the blit ring because (in early silicon at least)
7175 * the render ring doesn't give us interrpts for page flip completion, which
7176 * means clients will hang after the first flip is queued. Fortunately the
7177 * blit ring generates interrupts properly, so use it instead.
7178 */
7179static int intel_gen7_queue_flip(struct drm_device *dev,
7180 struct drm_crtc *crtc,
7181 struct drm_framebuffer *fb,
7182 struct drm_i915_gem_object *obj)
7183{
7184 struct drm_i915_private *dev_priv = dev->dev_private;
7185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7186 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007187 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007188 int ret;
7189
7190 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7191 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007192 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007193
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007194 switch(intel_crtc->plane) {
7195 case PLANE_A:
7196 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7197 break;
7198 case PLANE_B:
7199 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7200 break;
7201 case PLANE_C:
7202 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7203 break;
7204 default:
7205 WARN_ONCE(1, "unknown plane in flip command\n");
7206 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007207 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007208 }
7209
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007210 ret = intel_ring_begin(ring, 4);
7211 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007212 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007213
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007214 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007215 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007216 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007217 intel_ring_emit(ring, (MI_NOOP));
7218 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007219 return 0;
7220
7221err_unpin:
7222 intel_unpin_fb_obj(obj);
7223err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007224 return ret;
7225}
7226
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007227static int intel_default_queue_flip(struct drm_device *dev,
7228 struct drm_crtc *crtc,
7229 struct drm_framebuffer *fb,
7230 struct drm_i915_gem_object *obj)
7231{
7232 return -ENODEV;
7233}
7234
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007235static int intel_crtc_page_flip(struct drm_crtc *crtc,
7236 struct drm_framebuffer *fb,
7237 struct drm_pending_vblank_event *event)
7238{
7239 struct drm_device *dev = crtc->dev;
7240 struct drm_i915_private *dev_priv = dev->dev_private;
7241 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007242 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7244 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007245 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007246 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007247
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007248 /* Can't change pixel format via MI display flips. */
7249 if (fb->pixel_format != crtc->fb->pixel_format)
7250 return -EINVAL;
7251
7252 /*
7253 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7254 * Note that pitch changes could also affect these register.
7255 */
7256 if (INTEL_INFO(dev)->gen > 3 &&
7257 (fb->offsets[0] != crtc->fb->offsets[0] ||
7258 fb->pitches[0] != crtc->fb->pitches[0]))
7259 return -EINVAL;
7260
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007261 work = kzalloc(sizeof *work, GFP_KERNEL);
7262 if (work == NULL)
7263 return -ENOMEM;
7264
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007265 work->event = event;
7266 work->dev = crtc->dev;
7267 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007268 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007269 INIT_WORK(&work->work, intel_unpin_work_fn);
7270
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007271 ret = drm_vblank_get(dev, intel_crtc->pipe);
7272 if (ret)
7273 goto free_work;
7274
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007275 /* We borrow the event spin lock for protecting unpin_work */
7276 spin_lock_irqsave(&dev->event_lock, flags);
7277 if (intel_crtc->unpin_work) {
7278 spin_unlock_irqrestore(&dev->event_lock, flags);
7279 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007280 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007281
7282 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007283 return -EBUSY;
7284 }
7285 intel_crtc->unpin_work = work;
7286 spin_unlock_irqrestore(&dev->event_lock, flags);
7287
7288 intel_fb = to_intel_framebuffer(fb);
7289 obj = intel_fb->obj;
7290
Chris Wilson79158102012-05-23 11:13:58 +01007291 ret = i915_mutex_lock_interruptible(dev);
7292 if (ret)
7293 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007294
Jesse Barnes75dfca82010-02-10 15:09:44 -08007295 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007296 drm_gem_object_reference(&work->old_fb_obj->base);
7297 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007298
7299 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007300
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007301 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007302
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007303 work->enable_stall_check = true;
7304
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007305 /* Block clients from rendering to the new back buffer until
7306 * the flip occurs and the object is no longer visible.
7307 */
Chris Wilson05394f32010-11-08 19:18:58 +00007308 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007309
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007310 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7311 if (ret)
7312 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007313
Chris Wilson7782de32011-07-08 12:22:41 +01007314 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007315 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007316 mutex_unlock(&dev->struct_mutex);
7317
Jesse Barnese5510fa2010-07-01 16:48:37 -07007318 trace_i915_flip_request(intel_crtc->plane, obj);
7319
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007320 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007321
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007322cleanup_pending:
7323 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007324 drm_gem_object_unreference(&work->old_fb_obj->base);
7325 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007326 mutex_unlock(&dev->struct_mutex);
7327
Chris Wilson79158102012-05-23 11:13:58 +01007328cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007329 spin_lock_irqsave(&dev->event_lock, flags);
7330 intel_crtc->unpin_work = NULL;
7331 spin_unlock_irqrestore(&dev->event_lock, flags);
7332
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007333 drm_vblank_put(dev, intel_crtc->pipe);
7334free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007335 kfree(work);
7336
7337 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007338}
7339
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007340static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007341 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7342 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007343 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007344};
7345
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007346bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7347{
7348 struct intel_encoder *other_encoder;
7349 struct drm_crtc *crtc = &encoder->new_crtc->base;
7350
7351 if (WARN_ON(!crtc))
7352 return false;
7353
7354 list_for_each_entry(other_encoder,
7355 &crtc->dev->mode_config.encoder_list,
7356 base.head) {
7357
7358 if (&other_encoder->new_crtc->base != crtc ||
7359 encoder == other_encoder)
7360 continue;
7361 else
7362 return true;
7363 }
7364
7365 return false;
7366}
7367
Daniel Vetter50f56112012-07-02 09:35:43 +02007368static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7369 struct drm_crtc *crtc)
7370{
7371 struct drm_device *dev;
7372 struct drm_crtc *tmp;
7373 int crtc_mask = 1;
7374
7375 WARN(!crtc, "checking null crtc?\n");
7376
7377 dev = crtc->dev;
7378
7379 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7380 if (tmp == crtc)
7381 break;
7382 crtc_mask <<= 1;
7383 }
7384
7385 if (encoder->possible_crtcs & crtc_mask)
7386 return true;
7387 return false;
7388}
7389
Daniel Vetter9a935852012-07-05 22:34:27 +02007390/**
7391 * intel_modeset_update_staged_output_state
7392 *
7393 * Updates the staged output configuration state, e.g. after we've read out the
7394 * current hw state.
7395 */
7396static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7397{
7398 struct intel_encoder *encoder;
7399 struct intel_connector *connector;
7400
7401 list_for_each_entry(connector, &dev->mode_config.connector_list,
7402 base.head) {
7403 connector->new_encoder =
7404 to_intel_encoder(connector->base.encoder);
7405 }
7406
7407 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7408 base.head) {
7409 encoder->new_crtc =
7410 to_intel_crtc(encoder->base.crtc);
7411 }
7412}
7413
7414/**
7415 * intel_modeset_commit_output_state
7416 *
7417 * This function copies the stage display pipe configuration to the real one.
7418 */
7419static void intel_modeset_commit_output_state(struct drm_device *dev)
7420{
7421 struct intel_encoder *encoder;
7422 struct intel_connector *connector;
7423
7424 list_for_each_entry(connector, &dev->mode_config.connector_list,
7425 base.head) {
7426 connector->base.encoder = &connector->new_encoder->base;
7427 }
7428
7429 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7430 base.head) {
7431 encoder->base.crtc = &encoder->new_crtc->base;
7432 }
7433}
7434
Daniel Vetter7758a112012-07-08 19:40:39 +02007435static struct drm_display_mode *
7436intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7437 struct drm_display_mode *mode)
7438{
7439 struct drm_device *dev = crtc->dev;
7440 struct drm_display_mode *adjusted_mode;
7441 struct drm_encoder_helper_funcs *encoder_funcs;
7442 struct intel_encoder *encoder;
7443
7444 adjusted_mode = drm_mode_duplicate(dev, mode);
7445 if (!adjusted_mode)
7446 return ERR_PTR(-ENOMEM);
7447
7448 /* Pass our mode to the connectors and the CRTC to give them a chance to
7449 * adjust it according to limitations or connector properties, and also
7450 * a chance to reject the mode entirely.
7451 */
7452 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7453 base.head) {
7454
7455 if (&encoder->new_crtc->base != crtc)
7456 continue;
7457 encoder_funcs = encoder->base.helper_private;
7458 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7459 adjusted_mode))) {
7460 DRM_DEBUG_KMS("Encoder fixup failed\n");
7461 goto fail;
7462 }
7463 }
7464
7465 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7466 DRM_DEBUG_KMS("CRTC fixup failed\n");
7467 goto fail;
7468 }
7469 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7470
7471 return adjusted_mode;
7472fail:
7473 drm_mode_destroy(dev, adjusted_mode);
7474 return ERR_PTR(-EINVAL);
7475}
7476
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007477/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7478 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7479static void
7480intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7481 unsigned *prepare_pipes, unsigned *disable_pipes)
7482{
7483 struct intel_crtc *intel_crtc;
7484 struct drm_device *dev = crtc->dev;
7485 struct intel_encoder *encoder;
7486 struct intel_connector *connector;
7487 struct drm_crtc *tmp_crtc;
7488
7489 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7490
7491 /* Check which crtcs have changed outputs connected to them, these need
7492 * to be part of the prepare_pipes mask. We don't (yet) support global
7493 * modeset across multiple crtcs, so modeset_pipes will only have one
7494 * bit set at most. */
7495 list_for_each_entry(connector, &dev->mode_config.connector_list,
7496 base.head) {
7497 if (connector->base.encoder == &connector->new_encoder->base)
7498 continue;
7499
7500 if (connector->base.encoder) {
7501 tmp_crtc = connector->base.encoder->crtc;
7502
7503 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7504 }
7505
7506 if (connector->new_encoder)
7507 *prepare_pipes |=
7508 1 << connector->new_encoder->new_crtc->pipe;
7509 }
7510
7511 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7512 base.head) {
7513 if (encoder->base.crtc == &encoder->new_crtc->base)
7514 continue;
7515
7516 if (encoder->base.crtc) {
7517 tmp_crtc = encoder->base.crtc;
7518
7519 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7520 }
7521
7522 if (encoder->new_crtc)
7523 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7524 }
7525
7526 /* Check for any pipes that will be fully disabled ... */
7527 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7528 base.head) {
7529 bool used = false;
7530
7531 /* Don't try to disable disabled crtcs. */
7532 if (!intel_crtc->base.enabled)
7533 continue;
7534
7535 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7536 base.head) {
7537 if (encoder->new_crtc == intel_crtc)
7538 used = true;
7539 }
7540
7541 if (!used)
7542 *disable_pipes |= 1 << intel_crtc->pipe;
7543 }
7544
7545
7546 /* set_mode is also used to update properties on life display pipes. */
7547 intel_crtc = to_intel_crtc(crtc);
7548 if (crtc->enabled)
7549 *prepare_pipes |= 1 << intel_crtc->pipe;
7550
7551 /* We only support modeset on one single crtc, hence we need to do that
7552 * only for the passed in crtc iff we change anything else than just
7553 * disable crtcs.
7554 *
7555 * This is actually not true, to be fully compatible with the old crtc
7556 * helper we automatically disable _any_ output (i.e. doesn't need to be
7557 * connected to the crtc we're modesetting on) if it's disconnected.
7558 * Which is a rather nutty api (since changed the output configuration
7559 * without userspace's explicit request can lead to confusion), but
7560 * alas. Hence we currently need to modeset on all pipes we prepare. */
7561 if (*prepare_pipes)
7562 *modeset_pipes = *prepare_pipes;
7563
7564 /* ... and mask these out. */
7565 *modeset_pipes &= ~(*disable_pipes);
7566 *prepare_pipes &= ~(*disable_pipes);
7567}
7568
Daniel Vetterea9d7582012-07-10 10:42:52 +02007569static bool intel_crtc_in_use(struct drm_crtc *crtc)
7570{
7571 struct drm_encoder *encoder;
7572 struct drm_device *dev = crtc->dev;
7573
7574 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7575 if (encoder->crtc == crtc)
7576 return true;
7577
7578 return false;
7579}
7580
7581static void
7582intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7583{
7584 struct intel_encoder *intel_encoder;
7585 struct intel_crtc *intel_crtc;
7586 struct drm_connector *connector;
7587
7588 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7589 base.head) {
7590 if (!intel_encoder->base.crtc)
7591 continue;
7592
7593 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7594
7595 if (prepare_pipes & (1 << intel_crtc->pipe))
7596 intel_encoder->connectors_active = false;
7597 }
7598
7599 intel_modeset_commit_output_state(dev);
7600
7601 /* Update computed state. */
7602 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7603 base.head) {
7604 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7605 }
7606
7607 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7608 if (!connector->encoder || !connector->encoder->crtc)
7609 continue;
7610
7611 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7612
7613 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007614 struct drm_property *dpms_property =
7615 dev->mode_config.dpms_property;
7616
Daniel Vetterea9d7582012-07-10 10:42:52 +02007617 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02007618 drm_connector_property_set_value(connector,
7619 dpms_property,
7620 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007621
7622 intel_encoder = to_intel_encoder(connector->encoder);
7623 intel_encoder->connectors_active = true;
7624 }
7625 }
7626
7627}
7628
Daniel Vetter25c5b262012-07-08 22:08:04 +02007629#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7630 list_for_each_entry((intel_crtc), \
7631 &(dev)->mode_config.crtc_list, \
7632 base.head) \
7633 if (mask & (1 <<(intel_crtc)->pipe)) \
7634
Daniel Vetterb9805142012-08-31 17:37:33 +02007635void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007636intel_modeset_check_state(struct drm_device *dev)
7637{
7638 struct intel_crtc *crtc;
7639 struct intel_encoder *encoder;
7640 struct intel_connector *connector;
7641
7642 list_for_each_entry(connector, &dev->mode_config.connector_list,
7643 base.head) {
7644 /* This also checks the encoder/connector hw state with the
7645 * ->get_hw_state callbacks. */
7646 intel_connector_check_state(connector);
7647
7648 WARN(&connector->new_encoder->base != connector->base.encoder,
7649 "connector's staged encoder doesn't match current encoder\n");
7650 }
7651
7652 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7653 base.head) {
7654 bool enabled = false;
7655 bool active = false;
7656 enum pipe pipe, tracked_pipe;
7657
7658 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7659 encoder->base.base.id,
7660 drm_get_encoder_name(&encoder->base));
7661
7662 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7663 "encoder's stage crtc doesn't match current crtc\n");
7664 WARN(encoder->connectors_active && !encoder->base.crtc,
7665 "encoder's active_connectors set, but no crtc\n");
7666
7667 list_for_each_entry(connector, &dev->mode_config.connector_list,
7668 base.head) {
7669 if (connector->base.encoder != &encoder->base)
7670 continue;
7671 enabled = true;
7672 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7673 active = true;
7674 }
7675 WARN(!!encoder->base.crtc != enabled,
7676 "encoder's enabled state mismatch "
7677 "(expected %i, found %i)\n",
7678 !!encoder->base.crtc, enabled);
7679 WARN(active && !encoder->base.crtc,
7680 "active encoder with no crtc\n");
7681
7682 WARN(encoder->connectors_active != active,
7683 "encoder's computed active state doesn't match tracked active state "
7684 "(expected %i, found %i)\n", active, encoder->connectors_active);
7685
7686 active = encoder->get_hw_state(encoder, &pipe);
7687 WARN(active != encoder->connectors_active,
7688 "encoder's hw state doesn't match sw tracking "
7689 "(expected %i, found %i)\n",
7690 encoder->connectors_active, active);
7691
7692 if (!encoder->base.crtc)
7693 continue;
7694
7695 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7696 WARN(active && pipe != tracked_pipe,
7697 "active encoder's pipe doesn't match"
7698 "(expected %i, found %i)\n",
7699 tracked_pipe, pipe);
7700
7701 }
7702
7703 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7704 base.head) {
7705 bool enabled = false;
7706 bool active = false;
7707
7708 DRM_DEBUG_KMS("[CRTC:%d]\n",
7709 crtc->base.base.id);
7710
7711 WARN(crtc->active && !crtc->base.enabled,
7712 "active crtc, but not enabled in sw tracking\n");
7713
7714 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7715 base.head) {
7716 if (encoder->base.crtc != &crtc->base)
7717 continue;
7718 enabled = true;
7719 if (encoder->connectors_active)
7720 active = true;
7721 }
7722 WARN(active != crtc->active,
7723 "crtc's computed active state doesn't match tracked active state "
7724 "(expected %i, found %i)\n", active, crtc->active);
7725 WARN(enabled != crtc->base.enabled,
7726 "crtc's computed enabled state doesn't match tracked enabled state "
7727 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7728
7729 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7730 }
7731}
7732
Daniel Vettera6778b32012-07-02 09:56:42 +02007733bool intel_set_mode(struct drm_crtc *crtc,
7734 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007735 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007736{
7737 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007738 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007739 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007740 struct intel_crtc *intel_crtc;
7741 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007742 bool ret = true;
7743
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007744 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007745 &prepare_pipes, &disable_pipes);
7746
7747 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7748 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007749
Daniel Vetter976f8a22012-07-08 22:34:21 +02007750 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7751 intel_crtc_disable(&intel_crtc->base);
7752
Daniel Vettera6778b32012-07-02 09:56:42 +02007753 saved_hwmode = crtc->hwmode;
7754 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007755
Daniel Vetter25c5b262012-07-08 22:08:04 +02007756 /* Hack: Because we don't (yet) support global modeset on multiple
7757 * crtcs, we don't keep track of the new mode for more than one crtc.
7758 * Hence simply check whether any bit is set in modeset_pipes in all the
7759 * pieces of code that are not yet converted to deal with mutliple crtcs
7760 * changing their mode at the same time. */
7761 adjusted_mode = NULL;
7762 if (modeset_pipes) {
7763 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7764 if (IS_ERR(adjusted_mode)) {
7765 return false;
7766 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007767 }
7768
Daniel Vetterea9d7582012-07-10 10:42:52 +02007769 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7770 if (intel_crtc->base.enabled)
7771 dev_priv->display.crtc_disable(&intel_crtc->base);
7772 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007773
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007774 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7775 * to set it here already despite that we pass it down the callchain.
7776 */
7777 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007778 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007779
Daniel Vetterea9d7582012-07-10 10:42:52 +02007780 /* Only after disabling all output pipelines that will be changed can we
7781 * update the the output configuration. */
7782 intel_modeset_update_state(dev, prepare_pipes);
7783
Daniel Vetter47fab732012-10-26 10:58:18 +02007784 if (dev_priv->display.modeset_global_resources)
7785 dev_priv->display.modeset_global_resources(dev);
7786
Daniel Vettera6778b32012-07-02 09:56:42 +02007787 /* Set up the DPLL and any encoders state that needs to adjust or depend
7788 * on the DPLL.
7789 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007790 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7791 ret = !intel_crtc_mode_set(&intel_crtc->base,
7792 mode, adjusted_mode,
7793 x, y, fb);
7794 if (!ret)
7795 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007796 }
7797
7798 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007799 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7800 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007801
Daniel Vetter25c5b262012-07-08 22:08:04 +02007802 if (modeset_pipes) {
7803 /* Store real post-adjustment hardware mode. */
7804 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007805
Daniel Vetter25c5b262012-07-08 22:08:04 +02007806 /* Calculate and store various constants which
7807 * are later needed by vblank and swap-completion
7808 * timestamping. They are derived from true hwmode.
7809 */
7810 drm_calc_timestamping_constants(crtc);
7811 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007812
7813 /* FIXME: add subpixel order */
7814done:
7815 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007816 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007817 crtc->hwmode = saved_hwmode;
7818 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007819 } else {
7820 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007821 }
7822
7823 return ret;
7824}
7825
Daniel Vetter25c5b262012-07-08 22:08:04 +02007826#undef for_each_intel_crtc_masked
7827
Daniel Vetterd9e55602012-07-04 22:16:09 +02007828static void intel_set_config_free(struct intel_set_config *config)
7829{
7830 if (!config)
7831 return;
7832
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007833 kfree(config->save_connector_encoders);
7834 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007835 kfree(config);
7836}
7837
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007838static int intel_set_config_save_state(struct drm_device *dev,
7839 struct intel_set_config *config)
7840{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007841 struct drm_encoder *encoder;
7842 struct drm_connector *connector;
7843 int count;
7844
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007845 config->save_encoder_crtcs =
7846 kcalloc(dev->mode_config.num_encoder,
7847 sizeof(struct drm_crtc *), GFP_KERNEL);
7848 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007849 return -ENOMEM;
7850
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007851 config->save_connector_encoders =
7852 kcalloc(dev->mode_config.num_connector,
7853 sizeof(struct drm_encoder *), GFP_KERNEL);
7854 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007855 return -ENOMEM;
7856
7857 /* Copy data. Note that driver private data is not affected.
7858 * Should anything bad happen only the expected state is
7859 * restored, not the drivers personal bookkeeping.
7860 */
7861 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007862 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007863 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007864 }
7865
7866 count = 0;
7867 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007868 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007869 }
7870
7871 return 0;
7872}
7873
7874static void intel_set_config_restore_state(struct drm_device *dev,
7875 struct intel_set_config *config)
7876{
Daniel Vetter9a935852012-07-05 22:34:27 +02007877 struct intel_encoder *encoder;
7878 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007879 int count;
7880
7881 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007882 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7883 encoder->new_crtc =
7884 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007885 }
7886
7887 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007888 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7889 connector->new_encoder =
7890 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007891 }
7892}
7893
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007894static void
7895intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7896 struct intel_set_config *config)
7897{
7898
7899 /* We should be able to check here if the fb has the same properties
7900 * and then just flip_or_move it */
7901 if (set->crtc->fb != set->fb) {
7902 /* If we have no fb then treat it as a full mode set */
7903 if (set->crtc->fb == NULL) {
7904 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7905 config->mode_changed = true;
7906 } else if (set->fb == NULL) {
7907 config->mode_changed = true;
7908 } else if (set->fb->depth != set->crtc->fb->depth) {
7909 config->mode_changed = true;
7910 } else if (set->fb->bits_per_pixel !=
7911 set->crtc->fb->bits_per_pixel) {
7912 config->mode_changed = true;
7913 } else
7914 config->fb_changed = true;
7915 }
7916
Daniel Vetter835c5872012-07-10 18:11:08 +02007917 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007918 config->fb_changed = true;
7919
7920 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7921 DRM_DEBUG_KMS("modes are different, full mode set\n");
7922 drm_mode_debug_printmodeline(&set->crtc->mode);
7923 drm_mode_debug_printmodeline(set->mode);
7924 config->mode_changed = true;
7925 }
7926}
7927
Daniel Vetter2e431052012-07-04 22:42:15 +02007928static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007929intel_modeset_stage_output_state(struct drm_device *dev,
7930 struct drm_mode_set *set,
7931 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007932{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007933 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007934 struct intel_connector *connector;
7935 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007936 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007937
Daniel Vetter9a935852012-07-05 22:34:27 +02007938 /* The upper layers ensure that we either disabl a crtc or have a list
7939 * of connectors. For paranoia, double-check this. */
7940 WARN_ON(!set->fb && (set->num_connectors != 0));
7941 WARN_ON(set->fb && (set->num_connectors == 0));
7942
Daniel Vetter50f56112012-07-02 09:35:43 +02007943 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007944 list_for_each_entry(connector, &dev->mode_config.connector_list,
7945 base.head) {
7946 /* Otherwise traverse passed in connector list and get encoders
7947 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007948 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007949 if (set->connectors[ro] == &connector->base) {
7950 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007951 break;
7952 }
7953 }
7954
Daniel Vetter9a935852012-07-05 22:34:27 +02007955 /* If we disable the crtc, disable all its connectors. Also, if
7956 * the connector is on the changing crtc but not on the new
7957 * connector list, disable it. */
7958 if ((!set->fb || ro == set->num_connectors) &&
7959 connector->base.encoder &&
7960 connector->base.encoder->crtc == set->crtc) {
7961 connector->new_encoder = NULL;
7962
7963 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7964 connector->base.base.id,
7965 drm_get_connector_name(&connector->base));
7966 }
7967
7968
7969 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007970 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007971 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007972 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007973
Daniel Vetter9a935852012-07-05 22:34:27 +02007974 /* Disable all disconnected encoders. */
7975 if (connector->base.status == connector_status_disconnected)
7976 connector->new_encoder = NULL;
7977 }
7978 /* connector->new_encoder is now updated for all connectors. */
7979
7980 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007981 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007982 list_for_each_entry(connector, &dev->mode_config.connector_list,
7983 base.head) {
7984 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007985 continue;
7986
Daniel Vetter9a935852012-07-05 22:34:27 +02007987 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007988
7989 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007990 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007991 new_crtc = set->crtc;
7992 }
7993
7994 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007995 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7996 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007997 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007998 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007999 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8000
8001 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8002 connector->base.base.id,
8003 drm_get_connector_name(&connector->base),
8004 new_crtc->base.id);
8005 }
8006
8007 /* Check for any encoders that needs to be disabled. */
8008 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8009 base.head) {
8010 list_for_each_entry(connector,
8011 &dev->mode_config.connector_list,
8012 base.head) {
8013 if (connector->new_encoder == encoder) {
8014 WARN_ON(!connector->new_encoder->new_crtc);
8015
8016 goto next_encoder;
8017 }
8018 }
8019 encoder->new_crtc = NULL;
8020next_encoder:
8021 /* Only now check for crtc changes so we don't miss encoders
8022 * that will be disabled. */
8023 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008024 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008025 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008026 }
8027 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008028 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008029
Daniel Vetter2e431052012-07-04 22:42:15 +02008030 return 0;
8031}
8032
8033static int intel_crtc_set_config(struct drm_mode_set *set)
8034{
8035 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008036 struct drm_mode_set save_set;
8037 struct intel_set_config *config;
8038 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008039
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008040 BUG_ON(!set);
8041 BUG_ON(!set->crtc);
8042 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008043
8044 if (!set->mode)
8045 set->fb = NULL;
8046
Daniel Vetter431e50f2012-07-10 17:53:42 +02008047 /* The fb helper likes to play gross jokes with ->mode_set_config.
8048 * Unfortunately the crtc helper doesn't do much at all for this case,
8049 * so we have to cope with this madness until the fb helper is fixed up. */
8050 if (set->fb && set->num_connectors == 0)
8051 return 0;
8052
Daniel Vetter2e431052012-07-04 22:42:15 +02008053 if (set->fb) {
8054 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8055 set->crtc->base.id, set->fb->base.id,
8056 (int)set->num_connectors, set->x, set->y);
8057 } else {
8058 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008059 }
8060
8061 dev = set->crtc->dev;
8062
8063 ret = -ENOMEM;
8064 config = kzalloc(sizeof(*config), GFP_KERNEL);
8065 if (!config)
8066 goto out_config;
8067
8068 ret = intel_set_config_save_state(dev, config);
8069 if (ret)
8070 goto out_config;
8071
8072 save_set.crtc = set->crtc;
8073 save_set.mode = &set->crtc->mode;
8074 save_set.x = set->crtc->x;
8075 save_set.y = set->crtc->y;
8076 save_set.fb = set->crtc->fb;
8077
8078 /* Compute whether we need a full modeset, only an fb base update or no
8079 * change at all. In the future we might also check whether only the
8080 * mode changed, e.g. for LVDS where we only change the panel fitter in
8081 * such cases. */
8082 intel_set_config_compute_mode_changes(set, config);
8083
Daniel Vetter9a935852012-07-05 22:34:27 +02008084 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008085 if (ret)
8086 goto fail;
8087
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008088 if (config->mode_changed) {
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008089 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008090 DRM_DEBUG_KMS("attempting to set mode from"
8091 " userspace\n");
8092 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa62012-07-05 23:36:17 +02008093 }
8094
8095 if (!intel_set_mode(set->crtc, set->mode,
8096 set->x, set->y, set->fb)) {
8097 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
8098 set->crtc->base.id);
8099 ret = -EINVAL;
8100 goto fail;
8101 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008102 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008103 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008104 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008105 }
8106
Daniel Vetterd9e55602012-07-04 22:16:09 +02008107 intel_set_config_free(config);
8108
Daniel Vetter50f56112012-07-02 09:35:43 +02008109 return 0;
8110
8111fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008112 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008113
8114 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008115 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02008116 !intel_set_mode(save_set.crtc, save_set.mode,
8117 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008118 DRM_ERROR("failed to restore config after modeset failure\n");
8119
Daniel Vetterd9e55602012-07-04 22:16:09 +02008120out_config:
8121 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008122 return ret;
8123}
8124
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008125static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008126 .cursor_set = intel_crtc_cursor_set,
8127 .cursor_move = intel_crtc_cursor_move,
8128 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008129 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008130 .destroy = intel_crtc_destroy,
8131 .page_flip = intel_crtc_page_flip,
8132};
8133
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008134static void intel_cpu_pll_init(struct drm_device *dev)
8135{
8136 if (IS_HASWELL(dev))
8137 intel_ddi_pll_init(dev);
8138}
8139
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008140static void intel_pch_pll_init(struct drm_device *dev)
8141{
8142 drm_i915_private_t *dev_priv = dev->dev_private;
8143 int i;
8144
8145 if (dev_priv->num_pch_pll == 0) {
8146 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8147 return;
8148 }
8149
8150 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8151 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8152 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8153 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8154 }
8155}
8156
Hannes Ederb358d0a2008-12-18 21:18:47 +01008157static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008158{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008159 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008160 struct intel_crtc *intel_crtc;
8161 int i;
8162
8163 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8164 if (intel_crtc == NULL)
8165 return;
8166
8167 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8168
8169 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008170 for (i = 0; i < 256; i++) {
8171 intel_crtc->lut_r[i] = i;
8172 intel_crtc->lut_g[i] = i;
8173 intel_crtc->lut_b[i] = i;
8174 }
8175
Jesse Barnes80824002009-09-10 15:28:06 -07008176 /* Swap pipes & planes for FBC on pre-965 */
8177 intel_crtc->pipe = pipe;
8178 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008179 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008180 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008181 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008182 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008183 }
8184
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008185 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8186 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8187 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8188 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8189
Jesse Barnes5a354202011-06-24 12:19:22 -07008190 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008191
Jesse Barnes79e53942008-11-07 14:24:08 -08008192 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008193}
8194
Carl Worth08d7b3d2009-04-29 14:43:54 -07008195int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008196 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008197{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008198 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008199 struct drm_mode_object *drmmode_obj;
8200 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008201
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008202 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8203 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008204
Daniel Vetterc05422d2009-08-11 16:05:30 +02008205 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8206 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008207
Daniel Vetterc05422d2009-08-11 16:05:30 +02008208 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008209 DRM_ERROR("no such CRTC id\n");
8210 return -EINVAL;
8211 }
8212
Daniel Vetterc05422d2009-08-11 16:05:30 +02008213 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8214 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008215
Daniel Vetterc05422d2009-08-11 16:05:30 +02008216 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008217}
8218
Daniel Vetter66a92782012-07-12 20:08:18 +02008219static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008220{
Daniel Vetter66a92782012-07-12 20:08:18 +02008221 struct drm_device *dev = encoder->base.dev;
8222 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008223 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008224 int entry = 0;
8225
Daniel Vetter66a92782012-07-12 20:08:18 +02008226 list_for_each_entry(source_encoder,
8227 &dev->mode_config.encoder_list, base.head) {
8228
8229 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008230 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008231
8232 /* Intel hw has only one MUX where enocoders could be cloned. */
8233 if (encoder->cloneable && source_encoder->cloneable)
8234 index_mask |= (1 << entry);
8235
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 entry++;
8237 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008238
Jesse Barnes79e53942008-11-07 14:24:08 -08008239 return index_mask;
8240}
8241
Chris Wilson4d302442010-12-14 19:21:29 +00008242static bool has_edp_a(struct drm_device *dev)
8243{
8244 struct drm_i915_private *dev_priv = dev->dev_private;
8245
8246 if (!IS_MOBILE(dev))
8247 return false;
8248
8249 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8250 return false;
8251
8252 if (IS_GEN5(dev) &&
8253 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8254 return false;
8255
8256 return true;
8257}
8258
Jesse Barnes79e53942008-11-07 14:24:08 -08008259static void intel_setup_outputs(struct drm_device *dev)
8260{
Eric Anholt725e30a2009-01-22 13:01:02 -08008261 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008262 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008263 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008264 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008265
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008266 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008267 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8268 /* disable the panel fitter on everything but LVDS */
8269 I915_WRITE(PFIT_CONTROL, 0);
8270 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008271
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008272 intel_crt_init(dev);
8273
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008274 if (IS_HASWELL(dev)) {
8275 int found;
8276
8277 /* Haswell uses DDI functions to detect digital outputs */
8278 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8279 /* DDI A only supports eDP */
8280 if (found)
8281 intel_ddi_init(dev, PORT_A);
8282
8283 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8284 * register */
8285 found = I915_READ(SFUSE_STRAP);
8286
8287 if (found & SFUSE_STRAP_DDIB_DETECTED)
8288 intel_ddi_init(dev, PORT_B);
8289 if (found & SFUSE_STRAP_DDIC_DETECTED)
8290 intel_ddi_init(dev, PORT_C);
8291 if (found & SFUSE_STRAP_DDID_DETECTED)
8292 intel_ddi_init(dev, PORT_D);
8293 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008294 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008295 dpd_is_edp = intel_dpd_is_edp(dev);
8296
8297 if (has_edp_a(dev))
8298 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008299
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008300 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008301 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008302 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008303 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008304 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008305 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008306 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008307 }
8308
8309 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008310 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008311
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008312 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008313 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008314
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008315 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008316 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008317
Daniel Vetter270b3042012-10-27 15:52:05 +02008318 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008319 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008320 } else if (IS_VALLEYVIEW(dev)) {
8321 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008322
Gajanan Bhat19c03922012-09-27 19:13:07 +05308323 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8324 if (I915_READ(DP_C) & DP_DETECTED)
8325 intel_dp_init(dev, DP_C, PORT_C);
8326
Jesse Barnes4a87d652012-06-15 11:55:16 -07008327 if (I915_READ(SDVOB) & PORT_DETECTED) {
8328 /* SDVOB multiplex with HDMIB */
8329 found = intel_sdvo_init(dev, SDVOB, true);
8330 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008331 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008332 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008333 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008334 }
8335
8336 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008337 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008338
Zhenyu Wang103a1962009-11-27 11:44:36 +08008339 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008340 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008341
Eric Anholt725e30a2009-01-22 13:01:02 -08008342 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008343 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008344 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008345 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8346 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008347 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008348 }
Ma Ling27185ae2009-08-24 13:50:23 +08008349
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008350 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8351 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008352 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008353 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008354 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008355
8356 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008357
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008358 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8359 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008360 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008361 }
Ma Ling27185ae2009-08-24 13:50:23 +08008362
8363 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8364
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008365 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8366 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008367 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008368 }
8369 if (SUPPORTS_INTEGRATED_DP(dev)) {
8370 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008371 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008372 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008373 }
Ma Ling27185ae2009-08-24 13:50:23 +08008374
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008375 if (SUPPORTS_INTEGRATED_DP(dev) &&
8376 (I915_READ(DP_D) & DP_DETECTED)) {
8377 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008378 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008379 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008380 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008381 intel_dvo_init(dev);
8382
Zhenyu Wang103a1962009-11-27 11:44:36 +08008383 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008384 intel_tv_init(dev);
8385
Chris Wilson4ef69c72010-09-09 15:14:28 +01008386 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8387 encoder->base.possible_crtcs = encoder->crtc_mask;
8388 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008389 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008390 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008391
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008392 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008393 ironlake_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008394
8395 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008396}
8397
8398static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8399{
8400 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008401
8402 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008403 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008404
8405 kfree(intel_fb);
8406}
8407
8408static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008409 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008410 unsigned int *handle)
8411{
8412 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008413 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008414
Chris Wilson05394f32010-11-08 19:18:58 +00008415 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008416}
8417
8418static const struct drm_framebuffer_funcs intel_fb_funcs = {
8419 .destroy = intel_user_framebuffer_destroy,
8420 .create_handle = intel_user_framebuffer_create_handle,
8421};
8422
Dave Airlie38651672010-03-30 05:34:13 +00008423int intel_framebuffer_init(struct drm_device *dev,
8424 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008425 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008426 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008427{
Jesse Barnes79e53942008-11-07 14:24:08 -08008428 int ret;
8429
Chris Wilson05394f32010-11-08 19:18:58 +00008430 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008431 return -EINVAL;
8432
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008433 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008434 return -EINVAL;
8435
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008436 /* FIXME <= Gen4 stride limits are bit unclear */
8437 if (mode_cmd->pitches[0] > 32768)
8438 return -EINVAL;
8439
8440 if (obj->tiling_mode != I915_TILING_NONE &&
8441 mode_cmd->pitches[0] != obj->stride)
8442 return -EINVAL;
8443
Ville Syrjälä57779d02012-10-31 17:50:14 +02008444 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008445 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008446 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008447 case DRM_FORMAT_RGB565:
8448 case DRM_FORMAT_XRGB8888:
8449 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008450 break;
8451 case DRM_FORMAT_XRGB1555:
8452 case DRM_FORMAT_ARGB1555:
8453 if (INTEL_INFO(dev)->gen > 3)
8454 return -EINVAL;
8455 break;
8456 case DRM_FORMAT_XBGR8888:
8457 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008458 case DRM_FORMAT_XRGB2101010:
8459 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008460 case DRM_FORMAT_XBGR2101010:
8461 case DRM_FORMAT_ABGR2101010:
8462 if (INTEL_INFO(dev)->gen < 4)
8463 return -EINVAL;
Jesse Barnesb5626742011-06-24 12:19:27 -07008464 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008465 case DRM_FORMAT_YUYV:
8466 case DRM_FORMAT_UYVY:
8467 case DRM_FORMAT_YVYU:
8468 case DRM_FORMAT_VYUY:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008469 if (INTEL_INFO(dev)->gen < 6)
8470 return -EINVAL;
Chris Wilson57cd6502010-08-08 12:34:44 +01008471 break;
8472 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008473 DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008474 return -EINVAL;
8475 }
8476
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008477 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8478 if (mode_cmd->offsets[0] != 0)
8479 return -EINVAL;
8480
Jesse Barnes79e53942008-11-07 14:24:08 -08008481 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8482 if (ret) {
8483 DRM_ERROR("framebuffer init failed %d\n", ret);
8484 return ret;
8485 }
8486
8487 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008488 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008489 return 0;
8490}
8491
Jesse Barnes79e53942008-11-07 14:24:08 -08008492static struct drm_framebuffer *
8493intel_user_framebuffer_create(struct drm_device *dev,
8494 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008495 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008496{
Chris Wilson05394f32010-11-08 19:18:58 +00008497 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008498
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008499 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8500 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008501 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008502 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008503
Chris Wilsond2dff872011-04-19 08:36:26 +01008504 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008505}
8506
Jesse Barnes79e53942008-11-07 14:24:08 -08008507static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008508 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008509 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008510};
8511
Jesse Barnese70236a2009-09-21 10:42:27 -07008512/* Set up chip specific display functions */
8513static void intel_init_display(struct drm_device *dev)
8514{
8515 struct drm_i915_private *dev_priv = dev->dev_private;
8516
8517 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008518 if (IS_HASWELL(dev)) {
8519 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008520 dev_priv->display.crtc_enable = haswell_crtc_enable;
8521 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008522 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008523 dev_priv->display.update_plane = ironlake_update_plane;
8524 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008525 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008526 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8527 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008528 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008529 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008530 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008531 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008532 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8533 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008534 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008535 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008536 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008537
Jesse Barnese70236a2009-09-21 10:42:27 -07008538 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008539 if (IS_VALLEYVIEW(dev))
8540 dev_priv->display.get_display_clock_speed =
8541 valleyview_get_display_clock_speed;
8542 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008543 dev_priv->display.get_display_clock_speed =
8544 i945_get_display_clock_speed;
8545 else if (IS_I915G(dev))
8546 dev_priv->display.get_display_clock_speed =
8547 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008548 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008549 dev_priv->display.get_display_clock_speed =
8550 i9xx_misc_get_display_clock_speed;
8551 else if (IS_I915GM(dev))
8552 dev_priv->display.get_display_clock_speed =
8553 i915gm_get_display_clock_speed;
8554 else if (IS_I865G(dev))
8555 dev_priv->display.get_display_clock_speed =
8556 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008557 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008558 dev_priv->display.get_display_clock_speed =
8559 i855_get_display_clock_speed;
8560 else /* 852, 830 */
8561 dev_priv->display.get_display_clock_speed =
8562 i830_get_display_clock_speed;
8563
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008564 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008565 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008566 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008567 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008568 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008569 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008570 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008571 } else if (IS_IVYBRIDGE(dev)) {
8572 /* FIXME: detect B0+ stepping and use auto training */
8573 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008574 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008575 dev_priv->display.modeset_global_resources =
8576 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008577 } else if (IS_HASWELL(dev)) {
8578 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008579 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008580 } else
8581 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008582 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008583 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008584 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008585
8586 /* Default just returns -ENODEV to indicate unsupported */
8587 dev_priv->display.queue_flip = intel_default_queue_flip;
8588
8589 switch (INTEL_INFO(dev)->gen) {
8590 case 2:
8591 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8592 break;
8593
8594 case 3:
8595 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8596 break;
8597
8598 case 4:
8599 case 5:
8600 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8601 break;
8602
8603 case 6:
8604 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8605 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008606 case 7:
8607 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8608 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008609 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008610}
8611
Jesse Barnesb690e962010-07-19 13:53:12 -07008612/*
8613 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8614 * resume, or other times. This quirk makes sure that's the case for
8615 * affected systems.
8616 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008617static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008618{
8619 struct drm_i915_private *dev_priv = dev->dev_private;
8620
8621 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008622 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008623}
8624
Keith Packard435793d2011-07-12 14:56:22 -07008625/*
8626 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8627 */
8628static void quirk_ssc_force_disable(struct drm_device *dev)
8629{
8630 struct drm_i915_private *dev_priv = dev->dev_private;
8631 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008632 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008633}
8634
Carsten Emde4dca20e2012-03-15 15:56:26 +01008635/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008636 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8637 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008638 */
8639static void quirk_invert_brightness(struct drm_device *dev)
8640{
8641 struct drm_i915_private *dev_priv = dev->dev_private;
8642 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008643 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008644}
8645
8646struct intel_quirk {
8647 int device;
8648 int subsystem_vendor;
8649 int subsystem_device;
8650 void (*hook)(struct drm_device *dev);
8651};
8652
Ben Widawskyc43b5632012-04-16 14:07:40 -07008653static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008654 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008655 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008656
Jesse Barnesb690e962010-07-19 13:53:12 -07008657 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8658 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8659
Jesse Barnesb690e962010-07-19 13:53:12 -07008660 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8661 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8662
Daniel Vetterccd0d362012-10-10 23:13:59 +02008663 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008664 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008665 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008666
8667 /* Lenovo U160 cannot use SSC on LVDS */
8668 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008669
8670 /* Sony Vaio Y cannot use SSC on LVDS */
8671 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008672
8673 /* Acer Aspire 5734Z must invert backlight brightness */
8674 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008675};
8676
8677static void intel_init_quirks(struct drm_device *dev)
8678{
8679 struct pci_dev *d = dev->pdev;
8680 int i;
8681
8682 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8683 struct intel_quirk *q = &intel_quirks[i];
8684
8685 if (d->device == q->device &&
8686 (d->subsystem_vendor == q->subsystem_vendor ||
8687 q->subsystem_vendor == PCI_ANY_ID) &&
8688 (d->subsystem_device == q->subsystem_device ||
8689 q->subsystem_device == PCI_ANY_ID))
8690 q->hook(dev);
8691 }
8692}
8693
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008694/* Disable the VGA plane that we never use */
8695static void i915_disable_vga(struct drm_device *dev)
8696{
8697 struct drm_i915_private *dev_priv = dev->dev_private;
8698 u8 sr1;
8699 u32 vga_reg;
8700
8701 if (HAS_PCH_SPLIT(dev))
8702 vga_reg = CPU_VGACNTRL;
8703 else
8704 vga_reg = VGACNTRL;
8705
8706 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008707 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008708 sr1 = inb(VGA_SR_DATA);
8709 outb(sr1 | 1<<5, VGA_SR_DATA);
8710 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8711 udelay(300);
8712
8713 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8714 POSTING_READ(vga_reg);
8715}
8716
Daniel Vetterf8175862012-04-10 15:50:11 +02008717void intel_modeset_init_hw(struct drm_device *dev)
8718{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008719 /* We attempt to init the necessary power wells early in the initialization
8720 * time, so the subsystems that expect power to be enabled can work.
8721 */
8722 intel_init_power_wells(dev);
8723
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008724 intel_prepare_ddi(dev);
8725
Daniel Vetterf8175862012-04-10 15:50:11 +02008726 intel_init_clock_gating(dev);
8727
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008728 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008729 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008730 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008731}
8732
Jesse Barnes79e53942008-11-07 14:24:08 -08008733void intel_modeset_init(struct drm_device *dev)
8734{
Jesse Barnes652c3932009-08-17 13:31:43 -07008735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008736 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008737
8738 drm_mode_config_init(dev);
8739
8740 dev->mode_config.min_width = 0;
8741 dev->mode_config.min_height = 0;
8742
Dave Airlie019d96c2011-09-29 16:20:42 +01008743 dev->mode_config.preferred_depth = 24;
8744 dev->mode_config.prefer_shadow = 1;
8745
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008746 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008747
Jesse Barnesb690e962010-07-19 13:53:12 -07008748 intel_init_quirks(dev);
8749
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008750 intel_init_pm(dev);
8751
Jesse Barnese70236a2009-09-21 10:42:27 -07008752 intel_init_display(dev);
8753
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008754 if (IS_GEN2(dev)) {
8755 dev->mode_config.max_width = 2048;
8756 dev->mode_config.max_height = 2048;
8757 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008758 dev->mode_config.max_width = 4096;
8759 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008760 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008761 dev->mode_config.max_width = 8192;
8762 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008763 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008764 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008765
Zhao Yakui28c97732009-10-09 11:39:41 +08008766 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008767 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008768
Dave Airliea3524f12010-06-06 18:59:41 +10008769 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008771 ret = intel_plane_init(dev, i);
8772 if (ret)
8773 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008774 }
8775
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008776 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008777 intel_pch_pll_init(dev);
8778
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008779 /* Just disable it once at startup */
8780 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008781 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008782}
8783
Daniel Vetter24929352012-07-02 20:28:59 +02008784static void
8785intel_connector_break_all_links(struct intel_connector *connector)
8786{
8787 connector->base.dpms = DRM_MODE_DPMS_OFF;
8788 connector->base.encoder = NULL;
8789 connector->encoder->connectors_active = false;
8790 connector->encoder->base.crtc = NULL;
8791}
8792
Daniel Vetter7fad7982012-07-04 17:51:47 +02008793static void intel_enable_pipe_a(struct drm_device *dev)
8794{
8795 struct intel_connector *connector;
8796 struct drm_connector *crt = NULL;
8797 struct intel_load_detect_pipe load_detect_temp;
8798
8799 /* We can't just switch on the pipe A, we need to set things up with a
8800 * proper mode and output configuration. As a gross hack, enable pipe A
8801 * by enabling the load detect pipe once. */
8802 list_for_each_entry(connector,
8803 &dev->mode_config.connector_list,
8804 base.head) {
8805 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8806 crt = &connector->base;
8807 break;
8808 }
8809 }
8810
8811 if (!crt)
8812 return;
8813
8814 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8815 intel_release_load_detect_pipe(crt, &load_detect_temp);
8816
8817
8818}
8819
Daniel Vetterfa555832012-10-10 23:14:00 +02008820static bool
8821intel_check_plane_mapping(struct intel_crtc *crtc)
8822{
8823 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8824 u32 reg, val;
8825
8826 if (dev_priv->num_pipe == 1)
8827 return true;
8828
8829 reg = DSPCNTR(!crtc->plane);
8830 val = I915_READ(reg);
8831
8832 if ((val & DISPLAY_PLANE_ENABLE) &&
8833 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8834 return false;
8835
8836 return true;
8837}
8838
Daniel Vetter24929352012-07-02 20:28:59 +02008839static void intel_sanitize_crtc(struct intel_crtc *crtc)
8840{
8841 struct drm_device *dev = crtc->base.dev;
8842 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008843 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008844
Daniel Vetter24929352012-07-02 20:28:59 +02008845 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008846 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008847 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8848
8849 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008850 * disable the crtc (and hence change the state) if it is wrong. Note
8851 * that gen4+ has a fixed plane -> pipe mapping. */
8852 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008853 struct intel_connector *connector;
8854 bool plane;
8855
Daniel Vetter24929352012-07-02 20:28:59 +02008856 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8857 crtc->base.base.id);
8858
8859 /* Pipe has the wrong plane attached and the plane is active.
8860 * Temporarily change the plane mapping and disable everything
8861 * ... */
8862 plane = crtc->plane;
8863 crtc->plane = !plane;
8864 dev_priv->display.crtc_disable(&crtc->base);
8865 crtc->plane = plane;
8866
8867 /* ... and break all links. */
8868 list_for_each_entry(connector, &dev->mode_config.connector_list,
8869 base.head) {
8870 if (connector->encoder->base.crtc != &crtc->base)
8871 continue;
8872
8873 intel_connector_break_all_links(connector);
8874 }
8875
8876 WARN_ON(crtc->active);
8877 crtc->base.enabled = false;
8878 }
Daniel Vetter24929352012-07-02 20:28:59 +02008879
Daniel Vetter7fad7982012-07-04 17:51:47 +02008880 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8881 crtc->pipe == PIPE_A && !crtc->active) {
8882 /* BIOS forgot to enable pipe A, this mostly happens after
8883 * resume. Force-enable the pipe to fix this, the update_dpms
8884 * call below we restore the pipe to the right state, but leave
8885 * the required bits on. */
8886 intel_enable_pipe_a(dev);
8887 }
8888
Daniel Vetter24929352012-07-02 20:28:59 +02008889 /* Adjust the state of the output pipe according to whether we
8890 * have active connectors/encoders. */
8891 intel_crtc_update_dpms(&crtc->base);
8892
8893 if (crtc->active != crtc->base.enabled) {
8894 struct intel_encoder *encoder;
8895
8896 /* This can happen either due to bugs in the get_hw_state
8897 * functions or because the pipe is force-enabled due to the
8898 * pipe A quirk. */
8899 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8900 crtc->base.base.id,
8901 crtc->base.enabled ? "enabled" : "disabled",
8902 crtc->active ? "enabled" : "disabled");
8903
8904 crtc->base.enabled = crtc->active;
8905
8906 /* Because we only establish the connector -> encoder ->
8907 * crtc links if something is active, this means the
8908 * crtc is now deactivated. Break the links. connector
8909 * -> encoder links are only establish when things are
8910 * actually up, hence no need to break them. */
8911 WARN_ON(crtc->active);
8912
8913 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8914 WARN_ON(encoder->connectors_active);
8915 encoder->base.crtc = NULL;
8916 }
8917 }
8918}
8919
8920static void intel_sanitize_encoder(struct intel_encoder *encoder)
8921{
8922 struct intel_connector *connector;
8923 struct drm_device *dev = encoder->base.dev;
8924
8925 /* We need to check both for a crtc link (meaning that the
8926 * encoder is active and trying to read from a pipe) and the
8927 * pipe itself being active. */
8928 bool has_active_crtc = encoder->base.crtc &&
8929 to_intel_crtc(encoder->base.crtc)->active;
8930
8931 if (encoder->connectors_active && !has_active_crtc) {
8932 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8933 encoder->base.base.id,
8934 drm_get_encoder_name(&encoder->base));
8935
8936 /* Connector is active, but has no active pipe. This is
8937 * fallout from our resume register restoring. Disable
8938 * the encoder manually again. */
8939 if (encoder->base.crtc) {
8940 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8941 encoder->base.base.id,
8942 drm_get_encoder_name(&encoder->base));
8943 encoder->disable(encoder);
8944 }
8945
8946 /* Inconsistent output/port/pipe state happens presumably due to
8947 * a bug in one of the get_hw_state functions. Or someplace else
8948 * in our code, like the register restore mess on resume. Clamp
8949 * things to off as a safer default. */
8950 list_for_each_entry(connector,
8951 &dev->mode_config.connector_list,
8952 base.head) {
8953 if (connector->encoder != encoder)
8954 continue;
8955
8956 intel_connector_break_all_links(connector);
8957 }
8958 }
8959 /* Enabled encoders without active connectors will be fixed in
8960 * the crtc fixup. */
8961}
8962
8963/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8964 * and i915 state tracking structures. */
8965void intel_modeset_setup_hw_state(struct drm_device *dev)
8966{
8967 struct drm_i915_private *dev_priv = dev->dev_private;
8968 enum pipe pipe;
8969 u32 tmp;
8970 struct intel_crtc *crtc;
8971 struct intel_encoder *encoder;
8972 struct intel_connector *connector;
8973
Paulo Zanonie28d54c2012-10-24 16:09:25 -02008974 if (IS_HASWELL(dev)) {
8975 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8976
8977 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8978 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8979 case TRANS_DDI_EDP_INPUT_A_ON:
8980 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8981 pipe = PIPE_A;
8982 break;
8983 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8984 pipe = PIPE_B;
8985 break;
8986 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8987 pipe = PIPE_C;
8988 break;
8989 }
8990
8991 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8992 crtc->cpu_transcoder = TRANSCODER_EDP;
8993
8994 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
8995 pipe_name(pipe));
8996 }
8997 }
8998
Daniel Vetter24929352012-07-02 20:28:59 +02008999 for_each_pipe(pipe) {
9000 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9001
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009002 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009003 if (tmp & PIPECONF_ENABLE)
9004 crtc->active = true;
9005 else
9006 crtc->active = false;
9007
9008 crtc->base.enabled = crtc->active;
9009
9010 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9011 crtc->base.base.id,
9012 crtc->active ? "enabled" : "disabled");
9013 }
9014
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009015 if (IS_HASWELL(dev))
9016 intel_ddi_setup_hw_pll_state(dev);
9017
Daniel Vetter24929352012-07-02 20:28:59 +02009018 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9019 base.head) {
9020 pipe = 0;
9021
9022 if (encoder->get_hw_state(encoder, &pipe)) {
9023 encoder->base.crtc =
9024 dev_priv->pipe_to_crtc_mapping[pipe];
9025 } else {
9026 encoder->base.crtc = NULL;
9027 }
9028
9029 encoder->connectors_active = false;
9030 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9031 encoder->base.base.id,
9032 drm_get_encoder_name(&encoder->base),
9033 encoder->base.crtc ? "enabled" : "disabled",
9034 pipe);
9035 }
9036
9037 list_for_each_entry(connector, &dev->mode_config.connector_list,
9038 base.head) {
9039 if (connector->get_hw_state(connector)) {
9040 connector->base.dpms = DRM_MODE_DPMS_ON;
9041 connector->encoder->connectors_active = true;
9042 connector->base.encoder = &connector->encoder->base;
9043 } else {
9044 connector->base.dpms = DRM_MODE_DPMS_OFF;
9045 connector->base.encoder = NULL;
9046 }
9047 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9048 connector->base.base.id,
9049 drm_get_connector_name(&connector->base),
9050 connector->base.encoder ? "enabled" : "disabled");
9051 }
9052
9053 /* HW state is read out, now we need to sanitize this mess. */
9054 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9055 base.head) {
9056 intel_sanitize_encoder(encoder);
9057 }
9058
9059 for_each_pipe(pipe) {
9060 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9061 intel_sanitize_crtc(crtc);
9062 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009063
9064 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009065
9066 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009067
9068 drm_mode_config_reset(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009069}
9070
Chris Wilson2c7111d2011-03-29 10:40:27 +01009071void intel_modeset_gem_init(struct drm_device *dev)
9072{
Chris Wilson1833b132012-05-09 11:56:28 +01009073 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009074
9075 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009076
9077 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009078}
9079
9080void intel_modeset_cleanup(struct drm_device *dev)
9081{
Jesse Barnes652c3932009-08-17 13:31:43 -07009082 struct drm_i915_private *dev_priv = dev->dev_private;
9083 struct drm_crtc *crtc;
9084 struct intel_crtc *intel_crtc;
9085
Keith Packardf87ea762010-10-03 19:36:26 -07009086 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009087 mutex_lock(&dev->struct_mutex);
9088
Jesse Barnes723bfd72010-10-07 16:01:13 -07009089 intel_unregister_dsm_handler();
9090
9091
Jesse Barnes652c3932009-08-17 13:31:43 -07009092 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9093 /* Skip inactive CRTCs */
9094 if (!crtc->fb)
9095 continue;
9096
9097 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009098 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009099 }
9100
Chris Wilson973d04f2011-07-08 12:22:37 +01009101 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009102
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009103 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009104
Daniel Vetter930ebb42012-06-29 23:32:16 +02009105 ironlake_teardown_rc6(dev);
9106
Jesse Barnes57f350b2012-03-28 13:39:25 -07009107 if (IS_VALLEYVIEW(dev))
9108 vlv_init_dpio(dev);
9109
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009110 mutex_unlock(&dev->struct_mutex);
9111
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009112 /* Disable the irq before mode object teardown, for the irq might
9113 * enqueue unpin/hotplug work. */
9114 drm_irq_uninstall(dev);
9115 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009116 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009117
Chris Wilson1630fe72011-07-08 12:22:42 +01009118 /* flush any delayed tasks or pending work */
9119 flush_scheduled_work();
9120
Jesse Barnes79e53942008-11-07 14:24:08 -08009121 drm_mode_config_cleanup(dev);
9122}
9123
Dave Airlie28d52042009-09-21 14:33:58 +10009124/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009125 * Return which encoder is currently attached for connector.
9126 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009127struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009128{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009129 return &intel_attached_encoder(connector)->base;
9130}
Jesse Barnes79e53942008-11-07 14:24:08 -08009131
Chris Wilsondf0e9242010-09-09 16:20:55 +01009132void intel_connector_attach_encoder(struct intel_connector *connector,
9133 struct intel_encoder *encoder)
9134{
9135 connector->encoder = encoder;
9136 drm_mode_connector_attach_encoder(&connector->base,
9137 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009138}
Dave Airlie28d52042009-09-21 14:33:58 +10009139
9140/*
9141 * set vga decode state - true == enable VGA decode
9142 */
9143int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9144{
9145 struct drm_i915_private *dev_priv = dev->dev_private;
9146 u16 gmch_ctrl;
9147
9148 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9149 if (state)
9150 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9151 else
9152 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9153 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9154 return 0;
9155}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009156
9157#ifdef CONFIG_DEBUG_FS
9158#include <linux/seq_file.h>
9159
9160struct intel_display_error_state {
9161 struct intel_cursor_error_state {
9162 u32 control;
9163 u32 position;
9164 u32 base;
9165 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009166 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009167
9168 struct intel_pipe_error_state {
9169 u32 conf;
9170 u32 source;
9171
9172 u32 htotal;
9173 u32 hblank;
9174 u32 hsync;
9175 u32 vtotal;
9176 u32 vblank;
9177 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009178 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009179
9180 struct intel_plane_error_state {
9181 u32 control;
9182 u32 stride;
9183 u32 size;
9184 u32 pos;
9185 u32 addr;
9186 u32 surface;
9187 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009188 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009189};
9190
9191struct intel_display_error_state *
9192intel_display_capture_error_state(struct drm_device *dev)
9193{
Akshay Joshi0206e352011-08-16 15:34:10 -04009194 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009195 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009196 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009197 int i;
9198
9199 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9200 if (error == NULL)
9201 return NULL;
9202
Damien Lespiau52331302012-08-15 19:23:25 +01009203 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009204 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9205
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009206 error->cursor[i].control = I915_READ(CURCNTR(i));
9207 error->cursor[i].position = I915_READ(CURPOS(i));
9208 error->cursor[i].base = I915_READ(CURBASE(i));
9209
9210 error->plane[i].control = I915_READ(DSPCNTR(i));
9211 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9212 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009213 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009214 error->plane[i].addr = I915_READ(DSPADDR(i));
9215 if (INTEL_INFO(dev)->gen >= 4) {
9216 error->plane[i].surface = I915_READ(DSPSURF(i));
9217 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9218 }
9219
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009220 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009221 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009222 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9223 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9224 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9225 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9226 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9227 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009228 }
9229
9230 return error;
9231}
9232
9233void
9234intel_display_print_error_state(struct seq_file *m,
9235 struct drm_device *dev,
9236 struct intel_display_error_state *error)
9237{
Damien Lespiau52331302012-08-15 19:23:25 +01009238 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009239 int i;
9240
Damien Lespiau52331302012-08-15 19:23:25 +01009241 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9242 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009243 seq_printf(m, "Pipe [%d]:\n", i);
9244 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9245 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9246 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9247 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9248 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9249 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9250 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9251 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9252
9253 seq_printf(m, "Plane [%d]:\n", i);
9254 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9255 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9256 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9257 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9258 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9259 if (INTEL_INFO(dev)->gen >= 4) {
9260 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9261 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9262 }
9263
9264 seq_printf(m, "Cursor [%d]:\n", i);
9265 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9266 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9267 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9268 }
9269}
9270#endif