blob: af0bcfee4771fd1af6ed0d2f06a5a9d4cf500f65 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Jesse Barneseb1bfe82014-02-12 12:26:25 -080089static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020093static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070096 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020098static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020099static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800105static void intel_begin_crtc_commit(struct drm_crtc *crtc);
106static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200111static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530404 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
416 return state->mode_changed || state->active_changed;
417}
418
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
Damien Lespiau40935612014-10-29 11:16:59 +0000422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300425 struct intel_encoder *encoder;
426
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200443 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300444 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200445 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200446 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200447 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200448
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300449 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
454
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 }
459
460 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461
462 return false;
463}
464
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100472 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000473 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000478 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200483 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800484 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800491{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200492 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 const intel_limit_t *limit;
494
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100496 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800498 else
Keith Packarde4b36692009-06-05 19:22:17 -0700499 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700504 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800505 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700506 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800507
508 return limit;
509}
510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 const intel_limit_t *limit;
516
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800521 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500525 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800526 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700530 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300531 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100532 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700541 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200542 else
543 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 }
545 return limit;
546}
547
Imre Deakdccbea32015-06-22 23:35:51 +0300548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558{
Shaohua Li21778322009-02-23 15:19:16 +0800559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200561 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300562 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300565
566 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800567}
568
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800575{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200576 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300579 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300582
583 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584}
585
Imre Deakdccbea32015-06-22 23:35:51 +0300586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300591 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300596}
597
Imre Deakdccbea32015-06-22 23:35:51 +0300598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300603 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300607
608 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300609}
610
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
Chris Wilson1b894b52010-12-14 20:04:54 +0000617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400642 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400647 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 return true;
650}
651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100665 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300666 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300668 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 } else {
670 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300671 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300673 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Zhao Yakui42158662009-11-20 11:24:18 +0800691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200695 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 int this_err;
702
Imre Deakdccbea32015-06-22 23:35:51 +0300703 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ma Lingd4906092009-03-18 20:13:27 +0800724static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200729{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300730 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200731 intel_clock_t clock;
732 int err = target;
733
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 memset(best_clock, 0, sizeof(*best_clock));
735
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
746 int this_err;
747
Imre Deakdccbea32015-06-22 23:35:51 +0300748 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
751 continue;
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
Ma Lingd4906092009-03-18 20:13:27 +0800769static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800774{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800776 intel_clock_t clock;
777 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800781
782 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
Ma Lingd4906092009-03-18 20:13:27 +0800786 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200789 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
Imre Deakdccbea32015-06-22 23:35:51 +0300798 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800801 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000802
803 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800814 return found;
815}
Ma Lingd4906092009-03-18 20:13:27 +0800816
Imre Deakd5dd62b2015-03-17 11:40:03 +0200817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
Imre Deak24be4e42015-03-17 11:40:04 +0200837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
Imre Deakd5dd62b2015-03-17 11:40:03 +0200840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
Zhenyu Wang2c072452009-06-05 15:38:42 +0800857static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300864 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300865 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300866 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300869 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
875 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300884
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300887
Imre Deakdccbea32015-06-22 23:35:51 +0300888 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300892 continue;
893
Imre Deakd5dd62b2015-03-17 11:40:03 +0200894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300899
Imre Deakd5dd62b2015-03-17 11:40:03 +0200900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 }
904 }
905 }
906 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300908 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700909}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300918 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200919 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200925 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200939 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
Imre Deakdccbea32015-06-22 23:35:51 +0300951 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
Imre Deak9ca3ba02015-03-17 11:40:05 +0200956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300963 }
964 }
965
966 return found;
967}
968
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100985 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 * as Haswell has gained clock readout/fastboot support.
987 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000988 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700995 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997}
998
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001005 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006}
1007
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001021 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001029 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001045 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001051 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001056 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001060 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
Damien Lespiauc36346e2012-12-13 16:09:03 +00001076 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001077 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001091 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
1101 default:
1102 return true;
1103 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001104 }
1105
1106 return I915_READ(SDEISR) & bit;
1107}
1108
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109static const char *state_string(bool enabled)
1110{
1111 return enabled ? "on" : "off";
1112}
1113
1114/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001115void assert_pll(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
1121
1122 reg = DPLL(pipe);
1123 val = I915_READ(reg);
1124 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001126 "PLL state assertion failure (expected %s, current %s)\n",
1127 state_string(state), state_string(cur_state));
1128}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129
Jani Nikula23538ef2013-08-27 15:12:22 +03001130/* XXX: the dsi pll is shared between MIPI DSI ports */
1131static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1132{
1133 u32 val;
1134 bool cur_state;
1135
Ville Syrjäläa5805162015-05-26 20:42:30 +03001136 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001137 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001138 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001139
1140 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001142 "DSI PLL state assertion failure (expected %s, current %s)\n",
1143 state_string(state), state_string(cur_state));
1144}
1145#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1146#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1147
Daniel Vetter55607e82013-06-16 21:42:39 +02001148struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001149intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001150{
Daniel Vettere2b78262013-06-07 23:10:03 +02001151 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001153 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 return NULL;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001157}
1158
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001160void assert_shared_dpll(struct drm_i915_private *dev_priv,
1161 struct intel_shared_dpll *pll,
1162 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163{
Jesse Barnes040484a2011-01-03 12:14:26 -08001164 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001165 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001166
Chris Wilson92b27b02012-05-20 18:10:50 +01001167 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001168 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001169 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001170
Daniel Vetter53589012013-06-05 13:34:16 +02001171 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001172 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001173 "%s assertion failure (expected %s, current %s)\n",
1174 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
Jesse Barnes040484a2011-01-03 12:14:26 -08001176
1177static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
1179{
1180 int reg;
1181 u32 val;
1182 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001183 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1184 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001185
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001186 if (HAS_DDI(dev_priv->dev)) {
1187 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001188 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001189 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001191 } else {
1192 reg = FDI_TX_CTL(pipe);
1193 val = I915_READ(reg);
1194 cur_state = !!(val & FDI_TX_ENABLE);
1195 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001197 "FDI TX state assertion failure (expected %s, current %s)\n",
1198 state_string(state), state_string(cur_state));
1199}
1200#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1201#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1202
1203static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
1205{
1206 int reg;
1207 u32 val;
1208 bool cur_state;
1209
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001210 reg = FDI_RX_CTL(pipe);
1211 val = I915_READ(reg);
1212 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001213 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001214 "FDI RX state assertion failure (expected %s, current %s)\n",
1215 state_string(state), state_string(cur_state));
1216}
1217#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1218#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1219
1220static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe)
1222{
1223 int reg;
1224 u32 val;
1225
1226 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001227 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001228 return;
1229
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001231 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 return;
1233
Jesse Barnes040484a2011-01-03 12:14:26 -08001234 reg = FDI_TX_CTL(pipe);
1235 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001236 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001237}
1238
Daniel Vetter55607e82013-06-16 21:42:39 +02001239void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001241{
1242 int reg;
1243 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001244 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001245
1246 reg = FDI_RX_CTL(pipe);
1247 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001248 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001250 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001252}
1253
Daniel Vetterb680c372014-09-19 18:27:27 +02001254void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001257 struct drm_device *dev = dev_priv->dev;
1258 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259 u32 val;
1260 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001261 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262
Jani Nikulabedd4db2014-08-22 15:04:13 +03001263 if (WARN_ON(HAS_DDI(dev)))
1264 return;
1265
1266 if (HAS_PCH_SPLIT(dev)) {
1267 u32 port_sel;
1268
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1271
1272 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1273 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1274 panel_pipe = PIPE_B;
1275 /* XXX: else fix for eDP */
1276 } else if (IS_VALLEYVIEW(dev)) {
1277 /* presumably write lock depends on pipe, not port select */
1278 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1279 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001280 } else {
1281 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001282 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1283 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 }
1285
1286 val = I915_READ(pp_reg);
1287 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001288 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 locked = false;
1290
Rob Clarke2c719b2014-12-15 13:56:32 -05001291 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001293 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294}
1295
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001296static void assert_cursor(struct drm_i915_private *dev_priv,
1297 enum pipe pipe, bool state)
1298{
1299 struct drm_device *dev = dev_priv->dev;
1300 bool cur_state;
1301
Paulo Zanonid9d82082014-02-27 16:30:56 -03001302 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001304 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001305 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306
Rob Clarke2c719b2014-12-15 13:56:32 -05001307 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001308 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1309 pipe_name(pipe), state_string(state), state_string(cur_state));
1310}
1311#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1312#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1313
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001314void assert_pipe(struct drm_i915_private *dev_priv,
1315 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001316{
1317 int reg;
1318 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001320 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1321 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001323 /* if we need the pipe quirk it must be always on */
1324 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1325 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001326 state = true;
1327
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001328 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001329 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001330 cur_state = false;
1331 } else {
1332 reg = PIPECONF(cpu_transcoder);
1333 val = I915_READ(reg);
1334 cur_state = !!(val & PIPECONF_ENABLE);
1335 }
1336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001338 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340}
1341
Chris Wilson931872f2012-01-16 23:01:13 +00001342static void assert_plane(struct drm_i915_private *dev_priv,
1343 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001344{
1345 int reg;
1346 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001347 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348
1349 reg = DSPCNTR(plane);
1350 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001351 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001352 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001353 "plane %c assertion failure (expected %s, current %s)\n",
1354 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355}
1356
Chris Wilson931872f2012-01-16 23:01:13 +00001357#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1358#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1359
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001363 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001364 int reg, i;
1365 u32 val;
1366 int cur_pipe;
1367
Ville Syrjälä653e1022013-06-04 13:49:05 +03001368 /* Primary planes are fixed to pipes on gen4+ */
1369 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001370 reg = DSPCNTR(pipe);
1371 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001373 "plane %c assertion failure, should be disabled but not\n",
1374 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001375 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001376 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001377
Jesse Barnesb24e7172011-01-04 15:09:30 -08001378 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001379 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380 reg = DSPCNTR(i);
1381 val = I915_READ(reg);
1382 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1383 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001385 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1386 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 }
1388}
1389
Jesse Barnes19332d72013-03-28 09:55:38 -07001390static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001393 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001394 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001395 u32 val;
1396
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001397 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001398 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001399 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001401 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1402 sprite, pipe_name(pipe));
1403 }
1404 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001406 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001407 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001409 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001410 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001411 }
1412 } else if (INTEL_INFO(dev)->gen >= 7) {
1413 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 plane_name(pipe), pipe_name(pipe));
1418 } else if (INTEL_INFO(dev)->gen >= 5) {
1419 reg = DVSCNTR(pipe);
1420 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001421 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001422 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1423 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001424 }
1425}
1426
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001427static void assert_vblank_disabled(struct drm_crtc *crtc)
1428{
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430 drm_crtc_vblank_put(crtc);
1431}
1432
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001433static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001434{
1435 u32 val;
1436 bool enabled;
1437
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001439
Jesse Barnes92f25842011-01-04 15:09:34 -08001440 val = I915_READ(PCH_DREF_CONTROL);
1441 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1442 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001444}
1445
Daniel Vetterab9412b2013-05-03 11:49:46 +02001446static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1447 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001448{
1449 int reg;
1450 u32 val;
1451 bool enabled;
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001454 val = I915_READ(reg);
1455 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001457 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1458 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001459}
1460
Keith Packard4e634382011-08-06 10:39:45 -07001461static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1462 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001463{
1464 if ((val & DP_PORT_EN) == 0)
1465 return false;
1466
1467 if (HAS_PCH_CPT(dev_priv->dev)) {
1468 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1469 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1470 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1471 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001472 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1473 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1474 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001475 } else {
1476 if ((val & DP_PIPE_MASK) != (pipe << 30))
1477 return false;
1478 }
1479 return true;
1480}
1481
Keith Packard1519b992011-08-06 10:35:34 -07001482static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1483 enum pipe pipe, u32 val)
1484{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001485 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001486 return false;
1487
1488 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001489 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001490 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001491 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1492 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1493 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001494 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497 }
1498 return true;
1499}
1500
1501static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1502 enum pipe pipe, u32 val)
1503{
1504 if ((val & LVDS_PORT_EN) == 0)
1505 return false;
1506
1507 if (HAS_PCH_CPT(dev_priv->dev)) {
1508 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1509 return false;
1510 } else {
1511 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & ADPA_DAC_ENABLE) == 0)
1521 return false;
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
Jesse Barnes291906f2011-02-02 12:28:03 -08001532static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001533 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001534{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001535 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001536 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001537 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001538 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001539
Rob Clarke2c719b2014-12-15 13:56:32 -05001540 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001541 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001543}
1544
1545static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1546 enum pipe pipe, int reg)
1547{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001548 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001549 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001550 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001551 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001552
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001554 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001556}
1557
1558static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1559 enum pipe pipe)
1560{
1561 int reg;
1562 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001563
Keith Packardf0575e92011-07-25 22:12:43 -07001564 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1565 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1566 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001567
1568 reg = PCH_ADPA;
1569 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001571 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001572 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
1574 reg = PCH_LVDS;
1575 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001576 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001577 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001578 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Paulo Zanonie2debe92013-02-18 19:00:27 -03001580 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1581 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1582 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583}
1584
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001585static void intel_init_dpio(struct drm_device *dev)
1586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588
1589 if (!IS_VALLEYVIEW(dev))
1590 return;
1591
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001592 /*
1593 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1594 * CHV x1 PHY (DP/HDMI D)
1595 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1596 */
1597 if (IS_CHERRYVIEW(dev)) {
1598 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1599 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1600 } else {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1602 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001603}
1604
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001606 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607{
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 struct drm_device *dev = crtc->base.dev;
1609 struct drm_i915_private *dev_priv = dev->dev_private;
1610 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001611 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001616 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1617
1618 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001619 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001621
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 I915_WRITE(reg, dpll);
1623 POSTING_READ(reg);
1624 udelay(150);
1625
1626 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1627 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001631
1632 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
1642}
1643
Ville Syrjäläd288f652014-10-28 13:20:22 +02001644static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001645 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001646{
1647 struct drm_device *dev = crtc->base.dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 int pipe = crtc->pipe;
1650 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651 u32 tmp;
1652
1653 assert_pipe_disabled(dev_priv, crtc->pipe);
1654
1655 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1656
Ville Syrjäläa5805162015-05-26 20:42:30 +03001657 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658
1659 /* Enable back the 10bit clock to display controller */
1660 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1661 tmp |= DPIO_DCLKP_EN;
1662 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1663
Ville Syrjälä54433e92015-05-26 20:42:31 +03001664 mutex_unlock(&dev_priv->sb_lock);
1665
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666 /*
1667 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1668 */
1669 udelay(1);
1670
1671 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001672 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673
1674 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001675 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001676 DRM_ERROR("PLL %d failed to lock\n", pipe);
1677
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001678 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001679 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001680 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681}
1682
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683static int intel_num_dvo_pipes(struct drm_device *dev)
1684{
1685 struct intel_crtc *crtc;
1686 int count = 0;
1687
1688 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001689 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001690 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691
1692 return count;
1693}
1694
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001695static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001696{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 struct drm_device *dev = crtc->base.dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001700 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001703
1704 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001705 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706
1707 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001708 if (IS_MOBILE(dev) && !IS_I830(dev))
1709 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001710
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001711 /* Enable DVO 2x clock on both PLLs if necessary */
1712 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1713 /*
1714 * It appears to be important that we don't enable this
1715 * for the current pipe before otherwise configuring the
1716 * PLL. No idea how this should be handled if multiple
1717 * DVO outputs are enabled simultaneosly.
1718 */
1719 dpll |= DPLL_DVO_2X_MODE;
1720 I915_WRITE(DPLL(!crtc->pipe),
1721 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1722 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723
1724 /* Wait for the clocks to stabilize. */
1725 POSTING_READ(reg);
1726 udelay(150);
1727
1728 if (INTEL_INFO(dev)->gen >= 4) {
1729 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001730 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731 } else {
1732 /* The pixel multiplier can only be updated once the
1733 * DPLL is enabled and the clocks are stable.
1734 *
1735 * So write it again.
1736 */
1737 I915_WRITE(reg, dpll);
1738 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001739
1740 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001741 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742 POSTING_READ(reg);
1743 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
1750}
1751
1752/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001753 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 * @dev_priv: i915 private structure
1755 * @pipe: pipe PLL to disable
1756 *
1757 * Disable the PLL for @pipe, making sure the pipe is off first.
1758 *
1759 * Note! This is for pre-ILK only.
1760 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001761static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 struct drm_device *dev = crtc->base.dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 enum pipe pipe = crtc->pipe;
1766
1767 /* Disable DVO 2x clock on both PLLs if necessary */
1768 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001769 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001770 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 I915_WRITE(DPLL(PIPE_B),
1772 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1773 I915_WRITE(DPLL(PIPE_A),
1774 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1775 }
1776
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001777 /* Don't disable pipe or pipe PLLs if needed */
1778 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1779 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001780 return;
1781
1782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
1784
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001785 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001786 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787}
1788
Jesse Barnesf6071162013-10-01 10:41:38 -07001789static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1790{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001791 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001792
1793 /* Make sure the pipe isn't still relying on us */
1794 assert_pipe_disabled(dev_priv, pipe);
1795
Imre Deake5cbfbf2014-01-09 17:08:16 +02001796 /*
1797 * Leave integrated clock source and reference clock enabled for pipe B.
1798 * The latter is needed for VGA hotplug / manual detection.
1799 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001800 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001801 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001802 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001803 I915_WRITE(DPLL(pipe), val);
1804 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001805
1806}
1807
1808static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1809{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001810 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811 u32 val;
1812
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001813 /* Make sure the pipe isn't still relying on us */
1814 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001817 val = DPLL_SSC_REF_CLK_CHV |
1818 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 if (pipe != PIPE_A)
1820 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1821 I915_WRITE(DPLL(pipe), val);
1822 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001823
Ville Syrjäläa5805162015-05-26 20:42:30 +03001824 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001825
1826 /* Disable 10bit clock to display controller */
1827 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1828 val &= ~DPIO_DCLKP_EN;
1829 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1830
Ville Syrjälä61407f62014-05-27 16:32:55 +03001831 /* disable left/right clock distribution */
1832 if (pipe != PIPE_B) {
1833 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1834 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1835 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1836 } else {
1837 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1838 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1839 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1840 }
1841
Ville Syrjäläa5805162015-05-26 20:42:30 +03001842 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001843}
1844
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001845void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001846 struct intel_digital_port *dport,
1847 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848{
1849 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001850 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 switch (dport->port) {
1853 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001856 break;
1857 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001859 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001861 break;
1862 case PORT_D:
1863 port_mask = DPLL_PORTD_READY_MASK;
1864 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001865 break;
1866 default:
1867 BUG();
1868 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001870 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1871 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1872 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001873}
1874
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1876{
1877 struct drm_device *dev = crtc->base.dev;
1878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1880
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001881 if (WARN_ON(pll == NULL))
1882 return;
1883
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001884 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001885 if (pll->active == 0) {
1886 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1887 WARN_ON(pll->on);
1888 assert_shared_dpll_disabled(dev_priv, pll);
1889
1890 pll->mode_set(dev_priv, pll);
1891 }
1892}
1893
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001894/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001895 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001896 * @dev_priv: i915 private structure
1897 * @pipe: pipe PLL to enable
1898 *
1899 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1900 * drives the transcoder clock.
1901 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001902static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001903{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001904 struct drm_device *dev = crtc->base.dev;
1905 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vetter87a875b2013-06-05 13:34:19 +02001908 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001909 return;
1910
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001911 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001912 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913
Damien Lespiau74dd6922014-07-29 18:06:17 +01001914 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001915 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001916 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001917
Daniel Vettercdbd2312013-06-05 13:34:03 +02001918 if (pll->active++) {
1919 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001920 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 return;
1922 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001923 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001924
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001925 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1926
Daniel Vetter46edb022013-06-05 13:34:12 +02001927 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001928 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001930}
1931
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001932static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001933{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001934 struct drm_device *dev = crtc->base.dev;
1935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001936 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001937
Jesse Barnes92f25842011-01-04 15:09:34 -08001938 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001939 BUG_ON(INTEL_INFO(dev)->gen < 5);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001940 if (pll == NULL)
1941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001943 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945
Daniel Vetter46edb022013-06-05 13:34:12 +02001946 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1947 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001948 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001949
Chris Wilson48da64a2012-05-13 20:16:12 +01001950 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001951 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001952 return;
1953 }
1954
Daniel Vettere9d69442013-06-05 13:34:15 +02001955 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001956 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001957 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001958 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001959
Daniel Vetter46edb022013-06-05 13:34:12 +02001960 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001961 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001962 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001963
1964 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001965}
1966
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001967static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1968 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001969{
Daniel Vetter23670b322012-11-01 09:15:30 +01001970 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001971 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001973 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001974
1975 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001976 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001977
1978 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001979 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001980 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001981
1982 /* FDI must be feeding us bits for PCH ports */
1983 assert_fdi_tx_enabled(dev_priv, pipe);
1984 assert_fdi_rx_enabled(dev_priv, pipe);
1985
Daniel Vetter23670b322012-11-01 09:15:30 +01001986 if (HAS_PCH_CPT(dev)) {
1987 /* Workaround: Set the timing override bit before enabling the
1988 * pch transcoder. */
1989 reg = TRANS_CHICKEN2(pipe);
1990 val = I915_READ(reg);
1991 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1992 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001993 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001994
Daniel Vetterab9412b2013-05-03 11:49:46 +02001995 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001996 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001997 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001998
1999 if (HAS_PCH_IBX(dev_priv->dev)) {
2000 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002001 * Make the BPC in transcoder be consistent with
2002 * that in pipeconf reg. For HDMI we must use 8bpc
2003 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002004 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002005 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002006 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2007 val |= PIPECONF_8BPC;
2008 else
2009 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002010 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002011
2012 val &= ~TRANS_INTERLACE_MASK;
2013 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002014 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002015 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002016 val |= TRANS_LEGACY_INTERLACED_ILK;
2017 else
2018 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002019 else
2020 val |= TRANS_PROGRESSIVE;
2021
Jesse Barnes040484a2011-01-03 12:14:26 -08002022 I915_WRITE(reg, val | TRANS_ENABLE);
2023 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002024 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002025}
2026
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002027static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002029{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031
2032 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002033 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002036 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002037 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002038
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002039 /* Workaround: set timing override bit. */
2040 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002041 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002042 I915_WRITE(_TRANSA_CHICKEN2, val);
2043
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002044 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002047 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2048 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002049 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002050 else
2051 val |= TRANS_PROGRESSIVE;
2052
Daniel Vetterab9412b2013-05-03 11:49:46 +02002053 I915_WRITE(LPT_TRANSCONF, val);
2054 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002055 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056}
2057
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002058static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2059 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002060{
Daniel Vetter23670b322012-11-01 09:15:30 +01002061 struct drm_device *dev = dev_priv->dev;
2062 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002063
2064 /* FDI relies on the transcoder */
2065 assert_fdi_tx_disabled(dev_priv, pipe);
2066 assert_fdi_rx_disabled(dev_priv, pipe);
2067
Jesse Barnes291906f2011-02-02 12:28:03 -08002068 /* Ports must be off as well */
2069 assert_pch_ports_disabled(dev_priv, pipe);
2070
Daniel Vetterab9412b2013-05-03 11:49:46 +02002071 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002072 val = I915_READ(reg);
2073 val &= ~TRANS_ENABLE;
2074 I915_WRITE(reg, val);
2075 /* wait for PCH transcoder off, transcoder state */
2076 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002077 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002078
2079 if (!HAS_PCH_IBX(dev)) {
2080 /* Workaround: Clear the timing override chicken bit again. */
2081 reg = TRANS_CHICKEN2(pipe);
2082 val = I915_READ(reg);
2083 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2084 I915_WRITE(reg, val);
2085 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002086}
2087
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002088static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002090 u32 val;
2091
Daniel Vetterab9412b2013-05-03 11:49:46 +02002092 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002093 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002094 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002096 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002097 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002098
2099 /* Workaround: clear timing override bit. */
2100 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002101 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002102 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002103}
2104
2105/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002106 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002107 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002109 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002112static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113{
Paulo Zanoni03722642014-01-17 13:51:09 -02002114 struct drm_device *dev = crtc->base.dev;
2115 struct drm_i915_private *dev_priv = dev->dev_private;
2116 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002117 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2118 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002119 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120 int reg;
2121 u32 val;
2122
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002123 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2124
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002125 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002126 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002127 assert_sprites_disabled(dev_priv, pipe);
2128
Paulo Zanoni681e5812012-12-06 11:12:38 -02002129 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002130 pch_transcoder = TRANSCODER_A;
2131 else
2132 pch_transcoder = pipe;
2133
Jesse Barnesb24e7172011-01-04 15:09:30 -08002134 /*
2135 * A pipe without a PLL won't actually be able to drive bits from
2136 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2137 * need the check.
2138 */
Imre Deak50360402015-01-16 00:55:16 -08002139 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002140 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002141 assert_dsi_pll_enabled(dev_priv);
2142 else
2143 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002144 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002145 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002146 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002147 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002148 assert_fdi_tx_pll_enabled(dev_priv,
2149 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002150 }
2151 /* FIXME: assert CPU port conditions for SNB+ */
2152 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002153
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002154 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002156 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002157 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2158 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002159 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002160 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002161
2162 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002163 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164}
2165
2166/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002167 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002170 * Disable the pipe of @crtc, making sure that various hardware
2171 * specific requirements are met, if applicable, e.g. plane
2172 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173 *
2174 * Will wait until the pipe has shut down before returning.
2175 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002179 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002180 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 int reg;
2182 u32 val;
2183
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002184 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2185
Jesse Barnesb24e7172011-01-04 15:09:30 -08002186 /*
2187 * Make sure planes won't keep trying to pump pixels to us,
2188 * or we might hang the display.
2189 */
2190 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002191 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002192 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002194 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002195 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002196 if ((val & PIPECONF_ENABLE) == 0)
2197 return;
2198
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 /*
2200 * Double wide has implications for planes
2201 * so best keep it disabled when not needed.
2202 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002203 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_DOUBLE_WIDE;
2205
2206 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002207 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2208 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002209 val &= ~PIPECONF_ENABLE;
2210
2211 I915_WRITE(reg, val);
2212 if ((val & PIPECONF_ENABLE) == 0)
2213 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002214}
2215
Chris Wilson693db182013-03-05 14:52:39 +00002216static bool need_vtd_wa(struct drm_device *dev)
2217{
2218#ifdef CONFIG_INTEL_IOMMU
2219 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2220 return true;
2221#endif
2222 return false;
2223}
2224
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002225unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002226intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2227 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002228{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002229 unsigned int tile_height;
2230 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002231
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002232 switch (fb_format_modifier) {
2233 case DRM_FORMAT_MOD_NONE:
2234 tile_height = 1;
2235 break;
2236 case I915_FORMAT_MOD_X_TILED:
2237 tile_height = IS_GEN2(dev) ? 16 : 8;
2238 break;
2239 case I915_FORMAT_MOD_Y_TILED:
2240 tile_height = 32;
2241 break;
2242 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002243 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2244 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002245 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002246 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 tile_height = 64;
2248 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002249 case 2:
2250 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002251 tile_height = 32;
2252 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002253 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002254 tile_height = 16;
2255 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002256 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002257 WARN_ONCE(1,
2258 "128-bit pixels are not supported for display!");
2259 tile_height = 16;
2260 break;
2261 }
2262 break;
2263 default:
2264 MISSING_CASE(fb_format_modifier);
2265 tile_height = 1;
2266 break;
2267 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002268
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002269 return tile_height;
2270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
2274 uint32_t pixel_format, uint64_t fb_format_modifier)
2275{
2276 return ALIGN(height, intel_tile_height(dev, pixel_format,
2277 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002278}
2279
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002280static int
2281intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2282 const struct drm_plane_state *plane_state)
2283{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002285 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002287 *view = i915_ggtt_view_normal;
2288
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289 if (!plane_state)
2290 return 0;
2291
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002292 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002293 return 0;
2294
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002295 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002296
2297 info->height = fb->height;
2298 info->pixel_format = fb->pixel_format;
2299 info->pitch = fb->pitches[0];
2300 info->fb_modifier = fb->modifier[0];
2301
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002302 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2303 fb->modifier[0]);
2304 tile_pitch = PAGE_SIZE / tile_height;
2305 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2306 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2307 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2308
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002309 return 0;
2310}
2311
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002312static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2313{
2314 if (INTEL_INFO(dev_priv)->gen >= 9)
2315 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002316 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2317 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318 return 128 * 1024;
2319 else if (INTEL_INFO(dev_priv)->gen >= 4)
2320 return 4 * 1024;
2321 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002322 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002323}
2324
Chris Wilson127bd2a2010-07-23 23:32:05 +01002325int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002326intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2327 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002328 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002329 struct intel_engine_cs *pipelined,
2330 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002332 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002333 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002335 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002336 u32 alignment;
2337 int ret;
2338
Matt Roperebcdd392014-07-09 16:22:11 -07002339 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2340
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002341 switch (fb->modifier[0]) {
2342 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002343 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002344 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002345 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002346 if (INTEL_INFO(dev)->gen >= 9)
2347 alignment = 256 * 1024;
2348 else {
2349 /* pin() will align the object as required by fence */
2350 alignment = 0;
2351 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002352 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002353 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002354 case I915_FORMAT_MOD_Yf_TILED:
2355 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2356 "Y tiling bo slipped through, driver bug!\n"))
2357 return -EINVAL;
2358 alignment = 1 * 1024 * 1024;
2359 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002360 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002361 MISSING_CASE(fb->modifier[0]);
2362 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363 }
2364
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002365 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2366 if (ret)
2367 return ret;
2368
Chris Wilson693db182013-03-05 14:52:39 +00002369 /* Note that the w/a also requires 64 PTE of padding following the
2370 * bo. We currently fill all unused PTE with the shadow page and so
2371 * we should always have valid PTE following the scanout preventing
2372 * the VT-d warning.
2373 */
2374 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2375 alignment = 256 * 1024;
2376
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002377 /*
2378 * Global gtt pte registers are special registers which actually forward
2379 * writes to a chunk of system memory. Which means that there is no risk
2380 * that the register values disappear as soon as we call
2381 * intel_runtime_pm_put(), so it is correct to wrap only the
2382 * pin/unpin/fence and not more.
2383 */
2384 intel_runtime_pm_get(dev_priv);
2385
Chris Wilsonce453d82011-02-21 14:43:56 +00002386 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002387 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002388 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002389 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002390 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
2392 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2393 * fence, whereas 965+ only requires a fence if using
2394 * framebuffer compression. For simplicity, we always install
2395 * a fence as the cost is not that onerous.
2396 */
Chris Wilson06d98132012-04-17 15:31:24 +01002397 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002398 if (ret)
2399 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002400
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002401 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002402
Chris Wilsonce453d82011-02-21 14:43:56 +00002403 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002404 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002405 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002406
2407err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002408 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002409err_interruptible:
2410 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002411 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002412 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413}
2414
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002415static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2416 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002417{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002418 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002419 struct i915_ggtt_view view;
2420 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421
Matt Roperebcdd392014-07-09 16:22:11 -07002422 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2423
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002424 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2425 WARN_ONCE(ret, "Couldn't get view from plane state!");
2426
Chris Wilson1690e1e2011-12-14 13:57:08 +01002427 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002429}
2430
Daniel Vetterc2c75132012-07-05 12:17:30 +02002431/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2432 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002433unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2434 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002435 unsigned int tiling_mode,
2436 unsigned int cpp,
2437 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002438{
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 if (tiling_mode != I915_TILING_NONE) {
2440 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 tile_rows = *y / 8;
2443 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tiles = *x / (512/cpp);
2446 *x %= 512/cpp;
2447
2448 return tile_rows * pitch * 8 + tiles * 4096;
2449 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002450 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 unsigned int offset;
2452
2453 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002454 *y = (offset & alignment) / pitch;
2455 *x = ((offset & alignment) - *y * pitch) / cpp;
2456 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458}
2459
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002460static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002461{
2462 switch (format) {
2463 case DISPPLANE_8BPP:
2464 return DRM_FORMAT_C8;
2465 case DISPPLANE_BGRX555:
2466 return DRM_FORMAT_XRGB1555;
2467 case DISPPLANE_BGRX565:
2468 return DRM_FORMAT_RGB565;
2469 default:
2470 case DISPPLANE_BGRX888:
2471 return DRM_FORMAT_XRGB8888;
2472 case DISPPLANE_RGBX888:
2473 return DRM_FORMAT_XBGR8888;
2474 case DISPPLANE_BGRX101010:
2475 return DRM_FORMAT_XRGB2101010;
2476 case DISPPLANE_RGBX101010:
2477 return DRM_FORMAT_XBGR2101010;
2478 }
2479}
2480
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002481static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2482{
2483 switch (format) {
2484 case PLANE_CTL_FORMAT_RGB_565:
2485 return DRM_FORMAT_RGB565;
2486 default:
2487 case PLANE_CTL_FORMAT_XRGB_8888:
2488 if (rgb_order) {
2489 if (alpha)
2490 return DRM_FORMAT_ABGR8888;
2491 else
2492 return DRM_FORMAT_XBGR8888;
2493 } else {
2494 if (alpha)
2495 return DRM_FORMAT_ARGB8888;
2496 else
2497 return DRM_FORMAT_XRGB8888;
2498 }
2499 case PLANE_CTL_FORMAT_XRGB_2101010:
2500 if (rgb_order)
2501 return DRM_FORMAT_XBGR2101010;
2502 else
2503 return DRM_FORMAT_XRGB2101010;
2504 }
2505}
2506
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002507static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002508intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2509 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510{
2511 struct drm_device *dev = crtc->base.dev;
2512 struct drm_i915_gem_object *obj = NULL;
2513 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002514 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002515 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2516 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2517 PAGE_SIZE);
2518
2519 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002520
Chris Wilsonff2652e2014-03-10 08:07:02 +00002521 if (plane_config->size == 0)
2522 return false;
2523
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002524 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2525 base_aligned,
2526 base_aligned,
2527 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002528 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002529 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
Damien Lespiau49af4492015-01-20 12:51:44 +00002531 obj->tiling_mode = plane_config->tiling;
2532 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002533 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002534
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002535 mode_cmd.pixel_format = fb->pixel_format;
2536 mode_cmd.width = fb->width;
2537 mode_cmd.height = fb->height;
2538 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002539 mode_cmd.modifier[0] = fb->modifier[0];
2540 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
2542 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002543 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002544 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002545 DRM_DEBUG_KMS("intel fb init failed\n");
2546 goto out_unref_obj;
2547 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002549
Daniel Vetterf6936e22015-03-26 12:17:05 +01002550 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552
2553out_unref_obj:
2554 drm_gem_object_unreference(&obj->base);
2555 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556 return false;
2557}
2558
Matt Roperafd65eb2015-02-03 13:10:04 -08002559/* Update plane->state->fb to match plane->fb after driver-internal updates */
2560static void
2561update_state_fb(struct drm_plane *plane)
2562{
2563 if (plane->fb == plane->state->fb)
2564 return;
2565
2566 if (plane->state->fb)
2567 drm_framebuffer_unreference(plane->state->fb);
2568 plane->state->fb = plane->fb;
2569 if (plane->state->fb)
2570 drm_framebuffer_reference(plane->state->fb);
2571}
2572
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002573static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002574intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2575 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576{
2577 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002578 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002579 struct drm_crtc *c;
2580 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002581 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002582 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002583 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002584 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585
Damien Lespiau2d140302015-02-05 17:22:18 +00002586 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002587 return;
2588
Daniel Vetterf6936e22015-03-26 12:17:05 +01002589 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002590 fb = &plane_config->fb->base;
2591 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002592 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593
Damien Lespiau2d140302015-02-05 17:22:18 +00002594 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595
2596 /*
2597 * Failed to alloc the obj, check to see if we should share
2598 * an fb with another CRTC instead
2599 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002600 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002601 i = to_intel_crtc(c);
2602
2603 if (c == &intel_crtc->base)
2604 continue;
2605
Matt Roper2ff8fde2014-07-08 07:50:07 -07002606 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002607 continue;
2608
Daniel Vetter88595ac2015-03-26 12:42:24 +01002609 fb = c->primary->fb;
2610 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 continue;
2612
Daniel Vetter88595ac2015-03-26 12:42:24 +01002613 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002614 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002615 drm_framebuffer_reference(fb);
2616 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 }
2618 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619
2620 return;
2621
2622valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002623 plane_state->src_x = plane_state->src_y = 0;
2624 plane_state->src_w = fb->width << 16;
2625 plane_state->src_h = fb->height << 16;
2626
2627 plane_state->crtc_x = plane_state->src_y = 0;
2628 plane_state->crtc_w = fb->width;
2629 plane_state->crtc_h = fb->height;
2630
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 obj = intel_fb_obj(fb);
2632 if (obj->tiling_mode != I915_TILING_NONE)
2633 dev_priv->preserve_bios_swizzle = true;
2634
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002635 drm_framebuffer_reference(fb);
2636 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002637 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002638 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002639 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002640}
2641
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002642static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2643 struct drm_framebuffer *fb,
2644 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002645{
2646 struct drm_device *dev = crtc->dev;
2647 struct drm_i915_private *dev_priv = dev->dev_private;
2648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002649 struct drm_plane *primary = crtc->primary;
2650 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002651 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002652 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002653 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002654 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002655 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302656 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002657
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002658 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002659 I915_WRITE(reg, 0);
2660 if (INTEL_INFO(dev)->gen >= 4)
2661 I915_WRITE(DSPSURF(plane), 0);
2662 else
2663 I915_WRITE(DSPADDR(plane), 0);
2664 POSTING_READ(reg);
2665 return;
2666 }
2667
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002668 obj = intel_fb_obj(fb);
2669 if (WARN_ON(obj == NULL))
2670 return;
2671
2672 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2673
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002674 dspcntr = DISPPLANE_GAMMA_ENABLE;
2675
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002676 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002677
2678 if (INTEL_INFO(dev)->gen < 4) {
2679 if (intel_crtc->pipe == PIPE_B)
2680 dspcntr |= DISPPLANE_SEL_PIPE_B;
2681
2682 /* pipesrc and dspsize control the size that is scaled from,
2683 * which should always be the user's requested size.
2684 */
2685 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002686 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2687 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002688 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002689 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2690 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002691 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2692 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002693 I915_WRITE(PRIMPOS(plane), 0);
2694 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695 }
2696
Ville Syrjälä57779d02012-10-31 17:50:14 +02002697 switch (fb->pixel_format) {
2698 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002699 dspcntr |= DISPPLANE_8BPP;
2700 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002702 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002703 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 case DRM_FORMAT_RGB565:
2705 dspcntr |= DISPPLANE_BGRX565;
2706 break;
2707 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 dspcntr |= DISPPLANE_BGRX888;
2709 break;
2710 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 dspcntr |= DISPPLANE_RGBX888;
2712 break;
2713 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 dspcntr |= DISPPLANE_BGRX101010;
2715 break;
2716 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002718 break;
2719 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002720 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002721 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002723 if (INTEL_INFO(dev)->gen >= 4 &&
2724 obj->tiling_mode != I915_TILING_NONE)
2725 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002726
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002727 if (IS_G4X(dev))
2728 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2729
Ville Syrjäläb98971272014-08-27 16:51:22 +03002730 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002731
Daniel Vetterc2c75132012-07-05 12:17:30 +02002732 if (INTEL_INFO(dev)->gen >= 4) {
2733 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002734 intel_gen4_compute_page_offset(dev_priv,
2735 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002736 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002737 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 linear_offset -= intel_crtc->dspaddr_offset;
2739 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002740 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002741 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742
Matt Roper8e7d6882015-01-21 16:35:41 -08002743 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302744 dspcntr |= DISPPLANE_ROTATE_180;
2745
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002746 x += (intel_crtc->config->pipe_src_w - 1);
2747 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302748
2749 /* Finding the last pixel of the last line of the display
2750 data and adding to linear_offset*/
2751 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002752 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2753 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 }
2755
2756 I915_WRITE(reg, dspcntr);
2757
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002758 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002759 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002760 I915_WRITE(DSPSURF(plane),
2761 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002762 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002763 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002764 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002765 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002767}
2768
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002769static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2770 struct drm_framebuffer *fb,
2771 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002772{
2773 struct drm_device *dev = crtc->dev;
2774 struct drm_i915_private *dev_priv = dev->dev_private;
2775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002776 struct drm_plane *primary = crtc->primary;
2777 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002778 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002779 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002780 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002782 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302783 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002784
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002785 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002786 I915_WRITE(reg, 0);
2787 I915_WRITE(DSPSURF(plane), 0);
2788 POSTING_READ(reg);
2789 return;
2790 }
2791
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002792 obj = intel_fb_obj(fb);
2793 if (WARN_ON(obj == NULL))
2794 return;
2795
2796 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2797
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798 dspcntr = DISPPLANE_GAMMA_ENABLE;
2799
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002800 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002801
2802 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2803 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2804
Ville Syrjälä57779d02012-10-31 17:50:14 +02002805 switch (fb->pixel_format) {
2806 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807 dspcntr |= DISPPLANE_8BPP;
2808 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 case DRM_FORMAT_RGB565:
2810 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002811 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002813 dspcntr |= DISPPLANE_BGRX888;
2814 break;
2815 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 dspcntr |= DISPPLANE_RGBX888;
2817 break;
2818 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_BGRX101010;
2820 break;
2821 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 break;
2824 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002825 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002826 }
2827
2828 if (obj->tiling_mode != I915_TILING_NONE)
2829 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002831 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002832 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002833
Ville Syrjäläb98971272014-08-27 16:51:22 +03002834 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002835 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002836 intel_gen4_compute_page_offset(dev_priv,
2837 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002838 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002839 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002840 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002841 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302842 dspcntr |= DISPPLANE_ROTATE_180;
2843
2844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002845 x += (intel_crtc->config->pipe_src_w - 1);
2846 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302847
2848 /* Finding the last pixel of the last line of the display
2849 data and adding to linear_offset*/
2850 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002851 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2852 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302853 }
2854 }
2855
2856 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002857
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002858 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002859 I915_WRITE(DSPSURF(plane),
2860 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002861 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002862 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2863 } else {
2864 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2865 I915_WRITE(DSPLINOFF(plane), linear_offset);
2866 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002868}
2869
Damien Lespiaub3218032015-02-27 11:15:18 +00002870u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2871 uint32_t pixel_format)
2872{
2873 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2874
2875 /*
2876 * The stride is either expressed as a multiple of 64 bytes
2877 * chunks for linear buffers or in number of tiles for tiled
2878 * buffers.
2879 */
2880 switch (fb_modifier) {
2881 case DRM_FORMAT_MOD_NONE:
2882 return 64;
2883 case I915_FORMAT_MOD_X_TILED:
2884 if (INTEL_INFO(dev)->gen == 2)
2885 return 128;
2886 return 512;
2887 case I915_FORMAT_MOD_Y_TILED:
2888 /* No need to check for old gens and Y tiling since this is
2889 * about the display engine and those will be blocked before
2890 * we get here.
2891 */
2892 return 128;
2893 case I915_FORMAT_MOD_Yf_TILED:
2894 if (bits_per_pixel == 8)
2895 return 64;
2896 else
2897 return 128;
2898 default:
2899 MISSING_CASE(fb_modifier);
2900 return 64;
2901 }
2902}
2903
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002904unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2905 struct drm_i915_gem_object *obj)
2906{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002907 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002908
2909 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002910 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002911
2912 return i915_gem_obj_ggtt_offset_view(obj, view);
2913}
2914
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002915static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2916{
2917 struct drm_device *dev = intel_crtc->base.dev;
2918 struct drm_i915_private *dev_priv = dev->dev_private;
2919
2920 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2921 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2922 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2923 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2924 intel_crtc->base.base.id, intel_crtc->pipe, id);
2925}
2926
Chandra Kondurua1b22782015-04-07 15:28:45 -07002927/*
2928 * This function detaches (aka. unbinds) unused scalers in hardware
2929 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002930static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002931{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002932 struct intel_crtc_scaler_state *scaler_state;
2933 int i;
2934
Chandra Kondurua1b22782015-04-07 15:28:45 -07002935 scaler_state = &intel_crtc->config->scaler_state;
2936
2937 /* loop through and disable scalers that aren't in use */
2938 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002939 if (!scaler_state->scalers[i].in_use)
2940 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002941 }
2942}
2943
Chandra Konduru6156a452015-04-27 13:48:39 -07002944u32 skl_plane_ctl_format(uint32_t pixel_format)
2945{
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002947 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002954 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 /*
2956 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2957 * to be already pre-multiplied. We need to add a knob (or a different
2958 * DRM_FORMAT) for user-space to configure that.
2959 */
2960 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002961 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002975 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002979 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002981
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983}
2984
2985u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2986{
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 switch (fb_modifier) {
2988 case DRM_FORMAT_MOD_NONE:
2989 break;
2990 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 default:
2997 MISSING_CASE(fb_modifier);
2998 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002999
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001}
3002
3003u32 skl_plane_ctl_rotation(unsigned int rotation)
3004{
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 switch (rotation) {
3006 case BIT(DRM_ROTATE_0):
3007 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303008 /*
3009 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3010 * while i915 HW rotation is clockwise, thats why this swapping.
3011 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303013 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003015 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303017 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 default:
3019 MISSING_CASE(rotation);
3020 }
3021
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023}
3024
Damien Lespiau70d21f02013-07-03 21:06:04 +01003025static void skylake_update_primary_plane(struct drm_crtc *crtc,
3026 struct drm_framebuffer *fb,
3027 int x, int y)
3028{
3029 struct drm_device *dev = crtc->dev;
3030 struct drm_i915_private *dev_priv = dev->dev_private;
3031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003032 struct drm_plane *plane = crtc->primary;
3033 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003034 struct drm_i915_gem_object *obj;
3035 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303036 u32 plane_ctl, stride_div, stride;
3037 u32 tile_height, plane_offset, plane_size;
3038 unsigned int rotation;
3039 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003040 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 struct intel_crtc_state *crtc_state = intel_crtc->config;
3042 struct intel_plane_state *plane_state;
3043 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3044 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3045 int scaler_id = -1;
3046
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003048
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003049 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3051 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3052 POSTING_READ(PLANE_CTL(pipe, 0));
3053 return;
3054 }
3055
3056 plane_ctl = PLANE_CTL_ENABLE |
3057 PLANE_CTL_PIPE_GAMMA_ENABLE |
3058 PLANE_CTL_PIPE_CSC_ENABLE;
3059
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3061 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303063
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303064 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066
Damien Lespiaub3218032015-02-27 11:15:18 +00003067 obj = intel_fb_obj(fb);
3068 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3069 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303070 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3071
Chandra Konduru6156a452015-04-27 13:48:39 -07003072 /*
3073 * FIXME: intel_plane_state->src, dst aren't set when transitional
3074 * update_plane helpers are called from legacy paths.
3075 * Once full atomic crtc is available, below check can be avoided.
3076 */
3077 if (drm_rect_width(&plane_state->src)) {
3078 scaler_id = plane_state->scaler_id;
3079 src_x = plane_state->src.x1 >> 16;
3080 src_y = plane_state->src.y1 >> 16;
3081 src_w = drm_rect_width(&plane_state->src) >> 16;
3082 src_h = drm_rect_height(&plane_state->src) >> 16;
3083 dst_x = plane_state->dst.x1;
3084 dst_y = plane_state->dst.y1;
3085 dst_w = drm_rect_width(&plane_state->dst);
3086 dst_h = drm_rect_height(&plane_state->dst);
3087
3088 WARN_ON(x != src_x || y != src_y);
3089 } else {
3090 src_w = intel_crtc->config->pipe_src_w;
3091 src_h = intel_crtc->config->pipe_src_h;
3092 }
3093
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303094 if (intel_rotation_90_or_270(rotation)) {
3095 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003096 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303097 fb->modifier[0]);
3098 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003099 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303100 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 } else {
3103 stride = fb->pitches[0] / stride_div;
3104 x_offset = x;
3105 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 }
3108 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003109
Damien Lespiau70d21f02013-07-03 21:06:04 +01003110 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303111 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3112 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3113 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
3115 if (scaler_id >= 0) {
3116 uint32_t ps_ctrl = 0;
3117
3118 WARN_ON(!dst_w || !dst_h);
3119 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3120 crtc_state->scaler_state.scalers[scaler_id].mode;
3121 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3122 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3123 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3124 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3125 I915_WRITE(PLANE_POS(pipe, 0), 0);
3126 } else {
3127 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3128 }
3129
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003130 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003131
3132 POSTING_READ(PLANE_SURF(pipe, 0));
3133}
3134
Jesse Barnes17638cd2011-06-24 12:19:23 -07003135/* Assume fb object is pinned & idle & fenced and just update base pointers */
3136static int
3137intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3138 int x, int y, enum mode_set_atomic state)
3139{
3140 struct drm_device *dev = crtc->dev;
3141 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003142
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003143 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003144 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003145
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003146 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3147
3148 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003149}
3150
Ville Syrjälä75147472014-11-24 18:28:11 +02003151static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003152{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003153 struct drm_crtc *crtc;
3154
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003155 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3157 enum plane plane = intel_crtc->plane;
3158
3159 intel_prepare_page_flip(dev, plane);
3160 intel_finish_page_flip_plane(dev, plane);
3161 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003162}
3163
3164static void intel_update_primary_planes(struct drm_device *dev)
3165{
3166 struct drm_i915_private *dev_priv = dev->dev_private;
3167 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003168
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003169 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3171
Rob Clark51fd3712013-11-19 12:10:12 -05003172 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003173 /*
3174 * FIXME: Once we have proper support for primary planes (and
3175 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003176 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003177 */
Matt Roperf4510a22014-04-01 15:22:40 -07003178 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003179 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003180 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003181 crtc->x,
3182 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003183 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003184 }
3185}
3186
Ville Syrjälä75147472014-11-24 18:28:11 +02003187void intel_prepare_reset(struct drm_device *dev)
3188{
3189 /* no reset support for gen2 */
3190 if (IS_GEN2(dev))
3191 return;
3192
3193 /* reset doesn't touch the display */
3194 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3195 return;
3196
3197 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003198 /*
3199 * Disabling the crtcs gracefully seems nicer. Also the
3200 * g33 docs say we should at least disable all the planes.
3201 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003202 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003203}
3204
3205void intel_finish_reset(struct drm_device *dev)
3206{
3207 struct drm_i915_private *dev_priv = to_i915(dev);
3208
3209 /*
3210 * Flips in the rings will be nuked by the reset,
3211 * so complete all pending flips so that user space
3212 * will get its events and not get stuck.
3213 */
3214 intel_complete_page_flips(dev);
3215
3216 /* no reset support for gen2 */
3217 if (IS_GEN2(dev))
3218 return;
3219
3220 /* reset doesn't touch the display */
3221 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3222 /*
3223 * Flips in the rings have been nuked by the reset,
3224 * so update the base address of all primary
3225 * planes to the the last fb to make sure we're
3226 * showing the correct fb after a reset.
3227 */
3228 intel_update_primary_planes(dev);
3229 return;
3230 }
3231
3232 /*
3233 * The display has been reset as well,
3234 * so need a full re-initialization.
3235 */
3236 intel_runtime_pm_disable_interrupts(dev_priv);
3237 intel_runtime_pm_enable_interrupts(dev_priv);
3238
3239 intel_modeset_init_hw(dev);
3240
3241 spin_lock_irq(&dev_priv->irq_lock);
3242 if (dev_priv->display.hpd_irq_setup)
3243 dev_priv->display.hpd_irq_setup(dev);
3244 spin_unlock_irq(&dev_priv->irq_lock);
3245
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003246 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003247
3248 intel_hpd_init(dev_priv);
3249
3250 drm_modeset_unlock_all(dev);
3251}
3252
Chris Wilson2e2f3512015-04-27 13:41:14 +01003253static void
Chris Wilson14667a42012-04-03 17:58:35 +01003254intel_finish_fb(struct drm_framebuffer *old_fb)
3255{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003256 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003257 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003258 bool was_interruptible = dev_priv->mm.interruptible;
3259 int ret;
3260
Chris Wilson14667a42012-04-03 17:58:35 +01003261 /* Big Hammer, we also need to ensure that any pending
3262 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3263 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003264 * framebuffer. Note that we rely on userspace rendering
3265 * into the buffer attached to the pipe they are waiting
3266 * on. If not, userspace generates a GPU hang with IPEHR
3267 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003268 *
3269 * This should only fail upon a hung GPU, in which case we
3270 * can safely continue.
3271 */
3272 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003273 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003274 dev_priv->mm.interruptible = was_interruptible;
3275
Chris Wilson2e2f3512015-04-27 13:41:14 +01003276 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003277}
3278
Chris Wilson7d5e3792014-03-04 13:15:08 +00003279static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3280{
3281 struct drm_device *dev = crtc->dev;
3282 struct drm_i915_private *dev_priv = dev->dev_private;
3283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003284 bool pending;
3285
3286 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3287 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3288 return false;
3289
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003290 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003291 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003292 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003293
3294 return pending;
3295}
3296
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003297static void intel_update_pipe_size(struct intel_crtc *crtc)
3298{
3299 struct drm_device *dev = crtc->base.dev;
3300 struct drm_i915_private *dev_priv = dev->dev_private;
3301 const struct drm_display_mode *adjusted_mode;
3302
3303 if (!i915.fastboot)
3304 return;
3305
3306 /*
3307 * Update pipe size and adjust fitter if needed: the reason for this is
3308 * that in compute_mode_changes we check the native mode (not the pfit
3309 * mode) to see if we can flip rather than do a full mode set. In the
3310 * fastboot case, we'll flip, but if we don't update the pipesrc and
3311 * pfit state, we'll end up with a big fb scanned out into the wrong
3312 * sized surface.
3313 *
3314 * To fix this properly, we need to hoist the checks up into
3315 * compute_mode_changes (or above), check the actual pfit state and
3316 * whether the platform allows pfit disable with pipe active, and only
3317 * then update the pipesrc and pfit state, even on the flip path.
3318 */
3319
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003320 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003321
3322 I915_WRITE(PIPESRC(crtc->pipe),
3323 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3324 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003325 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003326 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3327 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003328 I915_WRITE(PF_CTL(crtc->pipe), 0);
3329 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3330 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3331 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003332 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3333 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334}
3335
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003336static void intel_fdi_normal_train(struct drm_crtc *crtc)
3337{
3338 struct drm_device *dev = crtc->dev;
3339 struct drm_i915_private *dev_priv = dev->dev_private;
3340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3341 int pipe = intel_crtc->pipe;
3342 u32 reg, temp;
3343
3344 /* enable normal train */
3345 reg = FDI_TX_CTL(pipe);
3346 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003347 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003348 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3349 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003350 } else {
3351 temp &= ~FDI_LINK_TRAIN_NONE;
3352 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003353 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003354 I915_WRITE(reg, temp);
3355
3356 reg = FDI_RX_CTL(pipe);
3357 temp = I915_READ(reg);
3358 if (HAS_PCH_CPT(dev)) {
3359 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3360 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3361 } else {
3362 temp &= ~FDI_LINK_TRAIN_NONE;
3363 temp |= FDI_LINK_TRAIN_NONE;
3364 }
3365 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3366
3367 /* wait one idle pattern time */
3368 POSTING_READ(reg);
3369 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003370
3371 /* IVB wants error correction enabled */
3372 if (IS_IVYBRIDGE(dev))
3373 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3374 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003375}
3376
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377/* The FDI link training functions for ILK/Ibexpeak. */
3378static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3379{
3380 struct drm_device *dev = crtc->dev;
3381 struct drm_i915_private *dev_priv = dev->dev_private;
3382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3383 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003384 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003385
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003386 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003387 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003388
Adam Jacksone1a44742010-06-25 15:32:14 -04003389 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3390 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 reg = FDI_RX_IMR(pipe);
3392 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003393 temp &= ~FDI_RX_SYMBOL_LOCK;
3394 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003395 I915_WRITE(reg, temp);
3396 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003397 udelay(150);
3398
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_TX_CTL(pipe);
3401 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003402 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003403 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 reg = FDI_RX_CTL(pipe);
3409 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3413
3414 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 udelay(150);
3416
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003417 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003418 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3419 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3420 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003421
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003423 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3426
3427 if ((temp & FDI_RX_BIT_LOCK)) {
3428 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430 break;
3431 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003433 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435
3436 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 reg = FDI_TX_CTL(pipe);
3438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 temp &= ~FDI_LINK_TRAIN_NONE;
3440 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 reg = FDI_RX_CTL(pipe);
3444 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 temp &= ~FDI_LINK_TRAIN_NONE;
3446 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 I915_WRITE(reg, temp);
3448
3449 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450 udelay(150);
3451
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003453 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3456
3457 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 DRM_DEBUG_KMS("FDI train 2 done.\n");
3460 break;
3461 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003463 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465
3466 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003467
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468}
3469
Akshay Joshi0206e352011-08-16 15:34:10 -04003470static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3472 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3473 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3474 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3475};
3476
3477/* The FDI link training functions for SNB/Cougarpoint. */
3478static void gen6_fdi_link_train(struct drm_crtc *crtc)
3479{
3480 struct drm_device *dev = crtc->dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3483 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003484 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485
Adam Jacksone1a44742010-06-25 15:32:14 -04003486 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3487 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 reg = FDI_RX_IMR(pipe);
3489 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003490 temp &= ~FDI_RX_SYMBOL_LOCK;
3491 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 I915_WRITE(reg, temp);
3493
3494 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003495 udelay(150);
3496
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003498 reg = FDI_TX_CTL(pipe);
3499 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003500 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003501 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502 temp &= ~FDI_LINK_TRAIN_NONE;
3503 temp |= FDI_LINK_TRAIN_PATTERN_1;
3504 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3505 /* SNB-B */
3506 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508
Daniel Vetterd74cf322012-10-26 10:58:13 +02003509 I915_WRITE(FDI_RX_MISC(pipe),
3510 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3511
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_RX_CTL(pipe);
3513 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 if (HAS_PCH_CPT(dev)) {
3515 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3516 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3517 } else {
3518 temp &= ~FDI_LINK_TRAIN_NONE;
3519 temp |= FDI_LINK_TRAIN_PATTERN_1;
3520 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3522
3523 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524 udelay(150);
3525
Akshay Joshi0206e352011-08-16 15:34:10 -04003526 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 reg = FDI_TX_CTL(pipe);
3528 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3530 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 I915_WRITE(reg, temp);
3532
3533 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 udelay(500);
3535
Sean Paulfa37d392012-03-02 12:53:39 -05003536 for (retry = 0; retry < 5; retry++) {
3537 reg = FDI_RX_IIR(pipe);
3538 temp = I915_READ(reg);
3539 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3540 if (temp & FDI_RX_BIT_LOCK) {
3541 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3542 DRM_DEBUG_KMS("FDI train 1 done.\n");
3543 break;
3544 }
3545 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 }
Sean Paulfa37d392012-03-02 12:53:39 -05003547 if (retry < 5)
3548 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003549 }
3550 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003551 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552
3553 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 reg = FDI_TX_CTL(pipe);
3555 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003556 temp &= ~FDI_LINK_TRAIN_NONE;
3557 temp |= FDI_LINK_TRAIN_PATTERN_2;
3558 if (IS_GEN6(dev)) {
3559 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3560 /* SNB-B */
3561 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3562 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003563 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003564
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 reg = FDI_RX_CTL(pipe);
3566 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003567 if (HAS_PCH_CPT(dev)) {
3568 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3569 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3570 } else {
3571 temp &= ~FDI_LINK_TRAIN_NONE;
3572 temp |= FDI_LINK_TRAIN_PATTERN_2;
3573 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 I915_WRITE(reg, temp);
3575
3576 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003577 udelay(150);
3578
Akshay Joshi0206e352011-08-16 15:34:10 -04003579 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 reg = FDI_TX_CTL(pipe);
3581 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003582 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3583 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003584 I915_WRITE(reg, temp);
3585
3586 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003587 udelay(500);
3588
Sean Paulfa37d392012-03-02 12:53:39 -05003589 for (retry = 0; retry < 5; retry++) {
3590 reg = FDI_RX_IIR(pipe);
3591 temp = I915_READ(reg);
3592 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3593 if (temp & FDI_RX_SYMBOL_LOCK) {
3594 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3595 DRM_DEBUG_KMS("FDI train 2 done.\n");
3596 break;
3597 }
3598 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599 }
Sean Paulfa37d392012-03-02 12:53:39 -05003600 if (retry < 5)
3601 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003602 }
3603 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003604 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605
3606 DRM_DEBUG_KMS("FDI train done.\n");
3607}
3608
Jesse Barnes357555c2011-04-28 15:09:55 -07003609/* Manual link training for Ivy Bridge A0 parts */
3610static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3615 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003616 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003617
3618 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3619 for train result */
3620 reg = FDI_RX_IMR(pipe);
3621 temp = I915_READ(reg);
3622 temp &= ~FDI_RX_SYMBOL_LOCK;
3623 temp &= ~FDI_RX_BIT_LOCK;
3624 I915_WRITE(reg, temp);
3625
3626 POSTING_READ(reg);
3627 udelay(150);
3628
Daniel Vetter01a415f2012-10-27 15:58:40 +02003629 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3630 I915_READ(FDI_RX_IIR(pipe)));
3631
Jesse Barnes139ccd32013-08-19 11:04:55 -07003632 /* Try each vswing and preemphasis setting twice before moving on */
3633 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3634 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003635 reg = FDI_TX_CTL(pipe);
3636 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003637 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3638 temp &= ~FDI_TX_ENABLE;
3639 I915_WRITE(reg, temp);
3640
3641 reg = FDI_RX_CTL(pipe);
3642 temp = I915_READ(reg);
3643 temp &= ~FDI_LINK_TRAIN_AUTO;
3644 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3645 temp &= ~FDI_RX_ENABLE;
3646 I915_WRITE(reg, temp);
3647
3648 /* enable CPU FDI TX and PCH FDI RX */
3649 reg = FDI_TX_CTL(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003652 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003654 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp |= snb_b_fdi_train_param[j/2];
3656 temp |= FDI_COMPOSITE_SYNC;
3657 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3658
3659 I915_WRITE(FDI_RX_MISC(pipe),
3660 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3661
3662 reg = FDI_RX_CTL(pipe);
3663 temp = I915_READ(reg);
3664 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3665 temp |= FDI_COMPOSITE_SYNC;
3666 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3667
3668 POSTING_READ(reg);
3669 udelay(1); /* should be 0.5us */
3670
3671 for (i = 0; i < 4; i++) {
3672 reg = FDI_RX_IIR(pipe);
3673 temp = I915_READ(reg);
3674 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3675
3676 if (temp & FDI_RX_BIT_LOCK ||
3677 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3678 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3679 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3680 i);
3681 break;
3682 }
3683 udelay(1); /* should be 0.5us */
3684 }
3685 if (i == 4) {
3686 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3687 continue;
3688 }
3689
3690 /* Train 2 */
3691 reg = FDI_TX_CTL(pipe);
3692 temp = I915_READ(reg);
3693 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3694 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3695 I915_WRITE(reg, temp);
3696
3697 reg = FDI_RX_CTL(pipe);
3698 temp = I915_READ(reg);
3699 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3700 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003701 I915_WRITE(reg, temp);
3702
3703 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003704 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003705
Jesse Barnes139ccd32013-08-19 11:04:55 -07003706 for (i = 0; i < 4; i++) {
3707 reg = FDI_RX_IIR(pipe);
3708 temp = I915_READ(reg);
3709 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003710
Jesse Barnes139ccd32013-08-19 11:04:55 -07003711 if (temp & FDI_RX_SYMBOL_LOCK ||
3712 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3713 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3714 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3715 i);
3716 goto train_done;
3717 }
3718 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 if (i == 4)
3721 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003722 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003723
Jesse Barnes139ccd32013-08-19 11:04:55 -07003724train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003725 DRM_DEBUG_KMS("FDI train done.\n");
3726}
3727
Daniel Vetter88cefb62012-08-12 19:27:14 +02003728static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003729{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003730 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003731 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003734
Jesse Barnesc64e3112010-09-10 11:27:03 -07003735
Jesse Barnes0e23b992010-09-10 11:10:00 -07003736 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003737 reg = FDI_RX_CTL(pipe);
3738 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003739 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003740 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003741 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3743
3744 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745 udelay(200);
3746
3747 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003748 temp = I915_READ(reg);
3749 I915_WRITE(reg, temp | FDI_PCDCLK);
3750
3751 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 udelay(200);
3753
Paulo Zanoni20749732012-11-23 15:30:38 -02003754 /* Enable CPU FDI TX PLL, always on for Ironlake */
3755 reg = FDI_TX_CTL(pipe);
3756 temp = I915_READ(reg);
3757 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3758 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003759
Paulo Zanoni20749732012-11-23 15:30:38 -02003760 POSTING_READ(reg);
3761 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003762 }
3763}
3764
Daniel Vetter88cefb62012-08-12 19:27:14 +02003765static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3766{
3767 struct drm_device *dev = intel_crtc->base.dev;
3768 struct drm_i915_private *dev_priv = dev->dev_private;
3769 int pipe = intel_crtc->pipe;
3770 u32 reg, temp;
3771
3772 /* Switch from PCDclk to Rawclk */
3773 reg = FDI_RX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3776
3777 /* Disable CPU FDI TX PLL */
3778 reg = FDI_TX_CTL(pipe);
3779 temp = I915_READ(reg);
3780 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3781
3782 POSTING_READ(reg);
3783 udelay(100);
3784
3785 reg = FDI_RX_CTL(pipe);
3786 temp = I915_READ(reg);
3787 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3788
3789 /* Wait for the clocks to turn off. */
3790 POSTING_READ(reg);
3791 udelay(100);
3792}
3793
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003794static void ironlake_fdi_disable(struct drm_crtc *crtc)
3795{
3796 struct drm_device *dev = crtc->dev;
3797 struct drm_i915_private *dev_priv = dev->dev_private;
3798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3799 int pipe = intel_crtc->pipe;
3800 u32 reg, temp;
3801
3802 /* disable CPU FDI tx and PCH FDI rx */
3803 reg = FDI_TX_CTL(pipe);
3804 temp = I915_READ(reg);
3805 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3806 POSTING_READ(reg);
3807
3808 reg = FDI_RX_CTL(pipe);
3809 temp = I915_READ(reg);
3810 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003811 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003812 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3813
3814 POSTING_READ(reg);
3815 udelay(100);
3816
3817 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003818 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003819 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003820
3821 /* still set train pattern 1 */
3822 reg = FDI_TX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 temp &= ~FDI_LINK_TRAIN_NONE;
3825 temp |= FDI_LINK_TRAIN_PATTERN_1;
3826 I915_WRITE(reg, temp);
3827
3828 reg = FDI_RX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 if (HAS_PCH_CPT(dev)) {
3831 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3832 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3833 } else {
3834 temp &= ~FDI_LINK_TRAIN_NONE;
3835 temp |= FDI_LINK_TRAIN_PATTERN_1;
3836 }
3837 /* BPC in FDI rx is consistent with that in PIPECONF */
3838 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840 I915_WRITE(reg, temp);
3841
3842 POSTING_READ(reg);
3843 udelay(100);
3844}
3845
Chris Wilson5dce5b932014-01-20 10:17:36 +00003846bool intel_has_pending_fb_unpin(struct drm_device *dev)
3847{
3848 struct intel_crtc *crtc;
3849
3850 /* Note that we don't need to be called with mode_config.lock here
3851 * as our list of CRTC objects is static for the lifetime of the
3852 * device and so cannot disappear as we iterate. Similarly, we can
3853 * happily treat the predicates as racy, atomic checks as userspace
3854 * cannot claim and pin a new fb without at least acquring the
3855 * struct_mutex and so serialising with us.
3856 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003857 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003858 if (atomic_read(&crtc->unpin_work_count) == 0)
3859 continue;
3860
3861 if (crtc->unpin_work)
3862 intel_wait_for_vblank(dev, crtc->pipe);
3863
3864 return true;
3865 }
3866
3867 return false;
3868}
3869
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003870static void page_flip_completed(struct intel_crtc *intel_crtc)
3871{
3872 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3873 struct intel_unpin_work *work = intel_crtc->unpin_work;
3874
3875 /* ensure that the unpin work is consistent wrt ->pending. */
3876 smp_rmb();
3877 intel_crtc->unpin_work = NULL;
3878
3879 if (work->event)
3880 drm_send_vblank_event(intel_crtc->base.dev,
3881 intel_crtc->pipe,
3882 work->event);
3883
3884 drm_crtc_vblank_put(&intel_crtc->base);
3885
3886 wake_up_all(&dev_priv->pending_flip_queue);
3887 queue_work(dev_priv->wq, &work->work);
3888
3889 trace_i915_flip_complete(intel_crtc->plane,
3890 work->pending_flip_obj);
3891}
3892
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003893void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003894{
Chris Wilson0f911282012-04-17 10:05:38 +01003895 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003896 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003897
Daniel Vetter2c10d572012-12-20 21:24:07 +01003898 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003899 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3900 !intel_crtc_has_pending_flip(crtc),
3901 60*HZ) == 0)) {
3902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003903
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003904 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003905 if (intel_crtc->unpin_work) {
3906 WARN_ONCE(1, "Removing stuck page flip\n");
3907 page_flip_completed(intel_crtc);
3908 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003909 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003910 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003911
Chris Wilson975d5682014-08-20 13:13:34 +01003912 if (crtc->primary->fb) {
3913 mutex_lock(&dev->struct_mutex);
3914 intel_finish_fb(crtc->primary->fb);
3915 mutex_unlock(&dev->struct_mutex);
3916 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003917}
3918
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003919/* Program iCLKIP clock to the desired frequency */
3920static void lpt_program_iclkip(struct drm_crtc *crtc)
3921{
3922 struct drm_device *dev = crtc->dev;
3923 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003924 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003925 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3926 u32 temp;
3927
Ville Syrjäläa5805162015-05-26 20:42:30 +03003928 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003929
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003930 /* It is necessary to ungate the pixclk gate prior to programming
3931 * the divisors, and gate it back when it is done.
3932 */
3933 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3934
3935 /* Disable SSCCTL */
3936 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003937 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3938 SBI_SSCCTL_DISABLE,
3939 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003940
3941 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003942 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943 auxdiv = 1;
3944 divsel = 0x41;
3945 phaseinc = 0x20;
3946 } else {
3947 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003948 * but the adjusted_mode->crtc_clock in in KHz. To get the
3949 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003950 * convert the virtual clock precision to KHz here for higher
3951 * precision.
3952 */
3953 u32 iclk_virtual_root_freq = 172800 * 1000;
3954 u32 iclk_pi_range = 64;
3955 u32 desired_divisor, msb_divisor_value, pi_value;
3956
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003957 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 msb_divisor_value = desired_divisor / iclk_pi_range;
3959 pi_value = desired_divisor % iclk_pi_range;
3960
3961 auxdiv = 0;
3962 divsel = msb_divisor_value - 2;
3963 phaseinc = pi_value;
3964 }
3965
3966 /* This should not happen with any sane values */
3967 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3968 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3969 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3970 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3971
3972 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003973 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 auxdiv,
3975 divsel,
3976 phasedir,
3977 phaseinc);
3978
3979 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003980 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003981 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3982 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3983 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3984 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3985 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3986 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003987 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003988
3989 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003990 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003991 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3992 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003993 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003994
3995 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003996 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003997 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003998 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999
4000 /* Wait for initialization time */
4001 udelay(24);
4002
4003 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004004
Ville Syrjäläa5805162015-05-26 20:42:30 +03004005 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006}
4007
Daniel Vetter275f01b22013-05-03 11:49:47 +02004008static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4009 enum pipe pch_transcoder)
4010{
4011 struct drm_device *dev = crtc->base.dev;
4012 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004013 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004014
4015 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4016 I915_READ(HTOTAL(cpu_transcoder)));
4017 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4018 I915_READ(HBLANK(cpu_transcoder)));
4019 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4020 I915_READ(HSYNC(cpu_transcoder)));
4021
4022 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4023 I915_READ(VTOTAL(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4025 I915_READ(VBLANK(cpu_transcoder)));
4026 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4027 I915_READ(VSYNC(cpu_transcoder)));
4028 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4029 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4030}
4031
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004032static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004033{
4034 struct drm_i915_private *dev_priv = dev->dev_private;
4035 uint32_t temp;
4036
4037 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004038 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004039 return;
4040
4041 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4042 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4043
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004044 temp &= ~FDI_BC_BIFURCATION_SELECT;
4045 if (enable)
4046 temp |= FDI_BC_BIFURCATION_SELECT;
4047
4048 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004049 I915_WRITE(SOUTH_CHICKEN1, temp);
4050 POSTING_READ(SOUTH_CHICKEN1);
4051}
4052
4053static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4054{
4055 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004056
4057 switch (intel_crtc->pipe) {
4058 case PIPE_A:
4059 break;
4060 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004061 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065
4066 break;
4067 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069
4070 break;
4071 default:
4072 BUG();
4073 }
4074}
4075
Jesse Barnesf67a5592011-01-05 10:31:48 -08004076/*
4077 * Enable PCH resources required for PCH ports:
4078 * - PCH PLLs
4079 * - FDI training & RX/TX
4080 * - update transcoder timings
4081 * - DP transcoding bits
4082 * - transcoder
4083 */
4084static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004085{
4086 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004087 struct drm_i915_private *dev_priv = dev->dev_private;
4088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4089 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004090 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004091
Daniel Vetterab9412b2013-05-03 11:49:46 +02004092 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004093
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004094 if (IS_IVYBRIDGE(dev))
4095 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4096
Daniel Vettercd986ab2012-10-26 10:58:12 +02004097 /* Write the TU size bits before fdi link training, so that error
4098 * detection works. */
4099 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4100 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4101
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004102 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004103 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004104
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004105 /* We need to program the right clock selection before writing the pixel
4106 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004107 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004108 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004109
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004110 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004111 temp |= TRANS_DPLL_ENABLE(pipe);
4112 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004113 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004114 temp |= sel;
4115 else
4116 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004117 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004120 /* XXX: pch pll's can be enabled any time before we enable the PCH
4121 * transcoder, and we actually should do this to not upset any PCH
4122 * transcoder that already use the clock when we share it.
4123 *
4124 * Note that enable_shared_dpll tries to do the right thing, but
4125 * get_shared_dpll unconditionally resets the pll - we need that to have
4126 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004127 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004128
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004129 /* set transcoder timing, panel must allow it */
4130 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004131 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004132
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004133 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004134
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004136 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004137 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004138 reg = TRANS_DP_CTL(pipe);
4139 temp = I915_READ(reg);
4140 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004141 TRANS_DP_SYNC_MASK |
4142 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004143 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004144 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004145
4146 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150
4151 switch (intel_trans_dp_port_sel(crtc)) {
4152 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004153 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 break;
4155 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004156 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 break;
4158 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 break;
4161 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004162 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 }
4164
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 }
4167
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004168 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004169}
4170
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004171static void lpt_pch_enable(struct drm_crtc *crtc)
4172{
4173 struct drm_device *dev = crtc->dev;
4174 struct drm_i915_private *dev_priv = dev->dev_private;
4175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004176 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004177
Daniel Vetterab9412b2013-05-03 11:49:46 +02004178 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004179
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004180 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004181
Paulo Zanoni0540e482012-10-31 18:12:40 -02004182 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004183 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004184
Paulo Zanoni937bb612012-10-31 18:12:47 -02004185 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004186}
4187
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004188struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4189 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004190{
Daniel Vettere2b78262013-06-07 23:10:03 +02004191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004192 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004193 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004194 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004195
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004196 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4197
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004198 if (HAS_PCH_IBX(dev_priv->dev)) {
4199 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004200 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004201 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004202
Daniel Vetter46edb022013-06-05 13:34:12 +02004203 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4204 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004205
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004206 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004207
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004208 goto found;
4209 }
4210
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304211 if (IS_BROXTON(dev_priv->dev)) {
4212 /* PLL is attached to port in bxt */
4213 struct intel_encoder *encoder;
4214 struct intel_digital_port *intel_dig_port;
4215
4216 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4217 if (WARN_ON(!encoder))
4218 return NULL;
4219
4220 intel_dig_port = enc_to_dig_port(&encoder->base);
4221 /* 1:1 mapping between ports and PLLs */
4222 i = (enum intel_dpll_id)intel_dig_port->port;
4223 pll = &dev_priv->shared_dplls[i];
4224 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4225 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004226 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304227
4228 goto found;
4229 }
4230
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004231 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4232 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004233
4234 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004235 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004236 continue;
4237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004238 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004239 &shared_dpll[i].hw_state,
4240 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004241 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004242 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004243 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004244 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004245 goto found;
4246 }
4247 }
4248
4249 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004250 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4251 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004252 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004253 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4254 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004255 goto found;
4256 }
4257 }
4258
4259 return NULL;
4260
4261found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004262 if (shared_dpll[i].crtc_mask == 0)
4263 shared_dpll[i].hw_state =
4264 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004265
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004266 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004267 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4268 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004269
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004270 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004271
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004272 return pll;
4273}
4274
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004275static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004276{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 struct drm_i915_private *dev_priv = to_i915(state->dev);
4278 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004279 struct intel_shared_dpll *pll;
4280 enum intel_dpll_id i;
4281
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004282 if (!to_intel_atomic_state(state)->dpll_set)
4283 return;
4284
4285 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004286 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4287 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004289 }
4290}
4291
Daniel Vettera1520312013-05-03 11:49:50 +02004292static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004293{
4294 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004295 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004296 u32 temp;
4297
4298 temp = I915_READ(dslreg);
4299 udelay(500);
4300 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004301 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004302 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004303 }
4304}
4305
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004306static int
4307skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4308 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4309 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004310{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004311 struct intel_crtc_scaler_state *scaler_state =
4312 &crtc_state->scaler_state;
4313 struct intel_crtc *intel_crtc =
4314 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004315 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004316
4317 need_scaling = intel_rotation_90_or_270(rotation) ?
4318 (src_h != dst_w || src_w != dst_h):
4319 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004320
4321 /*
4322 * if plane is being disabled or scaler is no more required or force detach
4323 * - free scaler binded to this plane/crtc
4324 * - in order to do this, update crtc->scaler_usage
4325 *
4326 * Here scaler state in crtc_state is set free so that
4327 * scaler can be assigned to other user. Actual register
4328 * update to free the scaler is done in plane/panel-fit programming.
4329 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4330 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004331 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004332 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004333 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004334 scaler_state->scalers[*scaler_id].in_use = 0;
4335
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004336 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4337 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4338 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004339 scaler_state->scaler_users);
4340 *scaler_id = -1;
4341 }
4342 return 0;
4343 }
4344
4345 /* range checks */
4346 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4347 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4348
4349 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4350 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004351 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004352 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004353 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004354 return -EINVAL;
4355 }
4356
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004357 /* mark this plane as a scaler user in crtc_state */
4358 scaler_state->scaler_users |= (1 << scaler_user);
4359 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4360 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4361 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4362 scaler_state->scaler_users);
4363
4364 return 0;
4365}
4366
4367/**
4368 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4369 *
4370 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004371 *
4372 * Return
4373 * 0 - scaler_usage updated successfully
4374 * error - requested scaling cannot be supported or other error condition
4375 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004376int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004377{
4378 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4379 struct drm_display_mode *adjusted_mode =
4380 &state->base.adjusted_mode;
4381
4382 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4383 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4384
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004385 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4387 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004388 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389}
4390
4391/**
4392 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4393 *
4394 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004395 * @plane_state: atomic plane state to update
4396 *
4397 * Return
4398 * 0 - scaler_usage updated successfully
4399 * error - requested scaling cannot be supported or other error condition
4400 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004401static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4402 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004403{
4404
4405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004406 struct intel_plane *intel_plane =
4407 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004408 struct drm_framebuffer *fb = plane_state->base.fb;
4409 int ret;
4410
4411 bool force_detach = !fb || !plane_state->visible;
4412
4413 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4414 intel_plane->base.base.id, intel_crtc->pipe,
4415 drm_plane_index(&intel_plane->base));
4416
4417 ret = skl_update_scaler(crtc_state, force_detach,
4418 drm_plane_index(&intel_plane->base),
4419 &plane_state->scaler_id,
4420 plane_state->base.rotation,
4421 drm_rect_width(&plane_state->src) >> 16,
4422 drm_rect_height(&plane_state->src) >> 16,
4423 drm_rect_width(&plane_state->dst),
4424 drm_rect_height(&plane_state->dst));
4425
4426 if (ret || plane_state->scaler_id < 0)
4427 return ret;
4428
Chandra Kondurua1b22782015-04-07 15:28:45 -07004429 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004430 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004431 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004432 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004433 return -EINVAL;
4434 }
4435
4436 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004437 switch (fb->pixel_format) {
4438 case DRM_FORMAT_RGB565:
4439 case DRM_FORMAT_XBGR8888:
4440 case DRM_FORMAT_XRGB8888:
4441 case DRM_FORMAT_ABGR8888:
4442 case DRM_FORMAT_ARGB8888:
4443 case DRM_FORMAT_XRGB2101010:
4444 case DRM_FORMAT_XBGR2101010:
4445 case DRM_FORMAT_YUYV:
4446 case DRM_FORMAT_YVYU:
4447 case DRM_FORMAT_UYVY:
4448 case DRM_FORMAT_VYUY:
4449 break;
4450 default:
4451 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4452 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4453 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004454 }
4455
Chandra Kondurua1b22782015-04-07 15:28:45 -07004456 return 0;
4457}
4458
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004459static void skylake_scaler_disable(struct intel_crtc *crtc)
4460{
4461 int i;
4462
4463 for (i = 0; i < crtc->num_scalers; i++)
4464 skl_detach_scaler(crtc, i);
4465}
4466
4467static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004468{
4469 struct drm_device *dev = crtc->base.dev;
4470 struct drm_i915_private *dev_priv = dev->dev_private;
4471 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004472 struct intel_crtc_scaler_state *scaler_state =
4473 &crtc->config->scaler_state;
4474
4475 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4476
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004477 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004478 int id;
4479
4480 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4481 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4482 return;
4483 }
4484
4485 id = scaler_state->scaler_id;
4486 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4487 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4488 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4489 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4490
4491 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004492 }
4493}
4494
Jesse Barnesb074cec2013-04-25 12:55:02 -07004495static void ironlake_pfit_enable(struct intel_crtc *crtc)
4496{
4497 struct drm_device *dev = crtc->base.dev;
4498 struct drm_i915_private *dev_priv = dev->dev_private;
4499 int pipe = crtc->pipe;
4500
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004501 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004502 /* Force use of hard-coded filter coefficients
4503 * as some pre-programmed values are broken,
4504 * e.g. x201.
4505 */
4506 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4507 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4508 PF_PIPE_SEL_IVB(pipe));
4509 else
4510 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004511 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4512 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004513 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004514}
4515
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004516void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004517{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004518 struct drm_device *dev = crtc->base.dev;
4519 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004520
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004521 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004522 return;
4523
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004524 /* We can only enable IPS after we enable a plane and wait for a vblank */
4525 intel_wait_for_vblank(dev, crtc->pipe);
4526
Paulo Zanonid77e4532013-09-24 13:52:55 -03004527 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004528 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004529 mutex_lock(&dev_priv->rps.hw_lock);
4530 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4531 mutex_unlock(&dev_priv->rps.hw_lock);
4532 /* Quoting Art Runyan: "its not safe to expect any particular
4533 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004534 * mailbox." Moreover, the mailbox may return a bogus state,
4535 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004536 */
4537 } else {
4538 I915_WRITE(IPS_CTL, IPS_ENABLE);
4539 /* The bit only becomes 1 in the next vblank, so this wait here
4540 * is essentially intel_wait_for_vblank. If we don't have this
4541 * and don't wait for vblanks until the end of crtc_enable, then
4542 * the HW state readout code will complain that the expected
4543 * IPS_CTL value is not the one we read. */
4544 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4545 DRM_ERROR("Timed out waiting for IPS enable\n");
4546 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004547}
4548
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004549void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004550{
4551 struct drm_device *dev = crtc->base.dev;
4552 struct drm_i915_private *dev_priv = dev->dev_private;
4553
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004554 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004555 return;
4556
4557 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004558 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004559 mutex_lock(&dev_priv->rps.hw_lock);
4560 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4561 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004562 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4563 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4564 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004565 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004566 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004567 POSTING_READ(IPS_CTL);
4568 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569
4570 /* We need to wait for a vblank before we can disable the plane. */
4571 intel_wait_for_vblank(dev, crtc->pipe);
4572}
4573
4574/** Loads the palette/gamma unit for the CRTC with the prepared values */
4575static void intel_crtc_load_lut(struct drm_crtc *crtc)
4576{
4577 struct drm_device *dev = crtc->dev;
4578 struct drm_i915_private *dev_priv = dev->dev_private;
4579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4580 enum pipe pipe = intel_crtc->pipe;
4581 int palreg = PALETTE(pipe);
4582 int i;
4583 bool reenable_ips = false;
4584
4585 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004586 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004587 return;
4588
Imre Deak50360402015-01-16 00:55:16 -08004589 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004590 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004591 assert_dsi_pll_enabled(dev_priv);
4592 else
4593 assert_pll_enabled(dev_priv, pipe);
4594 }
4595
4596 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304597 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598 palreg = LGC_PALETTE(pipe);
4599
4600 /* Workaround : Do not read or write the pipe palette/gamma data while
4601 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4602 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004603 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004604 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4605 GAMMA_MODE_MODE_SPLIT)) {
4606 hsw_disable_ips(intel_crtc);
4607 reenable_ips = true;
4608 }
4609
4610 for (i = 0; i < 256; i++) {
4611 I915_WRITE(palreg + 4 * i,
4612 (intel_crtc->lut_r[i] << 16) |
4613 (intel_crtc->lut_g[i] << 8) |
4614 intel_crtc->lut_b[i]);
4615 }
4616
4617 if (reenable_ips)
4618 hsw_enable_ips(intel_crtc);
4619}
4620
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004621static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004622{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004623 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004624 struct drm_device *dev = intel_crtc->base.dev;
4625 struct drm_i915_private *dev_priv = dev->dev_private;
4626
4627 mutex_lock(&dev->struct_mutex);
4628 dev_priv->mm.interruptible = false;
4629 (void) intel_overlay_switch_off(intel_crtc->overlay);
4630 dev_priv->mm.interruptible = true;
4631 mutex_unlock(&dev->struct_mutex);
4632 }
4633
4634 /* Let userspace switch the overlay on again. In most cases userspace
4635 * has to recompute where to put it anyway.
4636 */
4637}
4638
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004639/**
4640 * intel_post_enable_primary - Perform operations after enabling primary plane
4641 * @crtc: the CRTC whose primary plane was just enabled
4642 *
4643 * Performs potentially sleeping operations that must be done after the primary
4644 * plane is enabled, such as updating FBC and IPS. Note that this may be
4645 * called due to an explicit primary plane update, or due to an implicit
4646 * re-enable that is caused when a sprite plane is updated to no longer
4647 * completely hide the primary plane.
4648 */
4649static void
4650intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004651{
4652 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004653 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4655 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004656
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004657 /*
4658 * BDW signals flip done immediately if the plane
4659 * is disabled, even if the plane enable is already
4660 * armed to occur at the next vblank :(
4661 */
4662 if (IS_BROADWELL(dev))
4663 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004664
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004665 /*
4666 * FIXME IPS should be fine as long as one plane is
4667 * enabled, but in practice it seems to have problems
4668 * when going from primary only to sprite only and vice
4669 * versa.
4670 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004671 hsw_enable_ips(intel_crtc);
4672
Daniel Vetterf99d7062014-06-19 16:01:59 +02004673 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004674 * Gen2 reports pipe underruns whenever all planes are disabled.
4675 * So don't enable underrun reporting before at least some planes
4676 * are enabled.
4677 * FIXME: Need to fix the logic to work when we turn off all planes
4678 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004679 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004680 if (IS_GEN2(dev))
4681 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4682
4683 /* Underruns don't raise interrupts, so check manually. */
4684 if (HAS_GMCH_DISPLAY(dev))
4685 i9xx_check_fifo_underruns(dev_priv);
4686}
4687
4688/**
4689 * intel_pre_disable_primary - Perform operations before disabling primary plane
4690 * @crtc: the CRTC whose primary plane is to be disabled
4691 *
4692 * Performs potentially sleeping operations that must be done before the
4693 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4694 * be called due to an explicit primary plane update, or due to an implicit
4695 * disable that is caused when a sprite plane completely hides the primary
4696 * plane.
4697 */
4698static void
4699intel_pre_disable_primary(struct drm_crtc *crtc)
4700{
4701 struct drm_device *dev = crtc->dev;
4702 struct drm_i915_private *dev_priv = dev->dev_private;
4703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4704 int pipe = intel_crtc->pipe;
4705
4706 /*
4707 * Gen2 reports pipe underruns whenever all planes are disabled.
4708 * So diasble underrun reporting before all the planes get disabled.
4709 * FIXME: Need to fix the logic to work when we turn off all planes
4710 * but leave the pipe running.
4711 */
4712 if (IS_GEN2(dev))
4713 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4714
4715 /*
4716 * Vblank time updates from the shadow to live plane control register
4717 * are blocked if the memory self-refresh mode is active at that
4718 * moment. So to make sure the plane gets truly disabled, disable
4719 * first the self-refresh mode. The self-refresh enable bit in turn
4720 * will be checked/applied by the HW only at the next frame start
4721 * event which is after the vblank start event, so we need to have a
4722 * wait-for-vblank between disabling the plane and the pipe.
4723 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004724 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004725 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004726 dev_priv->wm.vlv.cxsr = false;
4727 intel_wait_for_vblank(dev, pipe);
4728 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004729
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004730 /*
4731 * FIXME IPS should be fine as long as one plane is
4732 * enabled, but in practice it seems to have problems
4733 * when going from primary only to sprite only and vice
4734 * versa.
4735 */
4736 hsw_disable_ips(intel_crtc);
4737}
4738
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004739static void intel_post_plane_update(struct intel_crtc *crtc)
4740{
4741 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4742 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004743 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004744 struct drm_plane *plane;
4745
4746 if (atomic->wait_vblank)
4747 intel_wait_for_vblank(dev, crtc->pipe);
4748
4749 intel_frontbuffer_flip(dev, atomic->fb_bits);
4750
Ville Syrjälä852eb002015-06-24 22:00:07 +03004751 if (atomic->disable_cxsr)
4752 crtc->wm.cxsr_allowed = true;
4753
Ville Syrjäläf015c552015-06-24 22:00:02 +03004754 if (crtc->atomic.update_wm_post)
4755 intel_update_watermarks(&crtc->base);
4756
Paulo Zanonic80ac852015-07-02 19:25:13 -03004757 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004758 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004759
4760 if (atomic->post_enable_primary)
4761 intel_post_enable_primary(&crtc->base);
4762
4763 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4764 intel_update_sprite_watermarks(plane, &crtc->base,
4765 0, 0, 0, false, false);
4766
4767 memset(atomic, 0, sizeof(*atomic));
4768}
4769
4770static void intel_pre_plane_update(struct intel_crtc *crtc)
4771{
4772 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004773 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004774 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4775 struct drm_plane *p;
4776
4777 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004778 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4779 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004780
4781 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004782 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4783 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004784 mutex_unlock(&dev->struct_mutex);
4785 }
4786
4787 if (atomic->wait_for_flips)
4788 intel_crtc_wait_for_pending_flips(&crtc->base);
4789
Paulo Zanonic80ac852015-07-02 19:25:13 -03004790 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004791 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004792
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004793 if (crtc->atomic.disable_ips)
4794 hsw_disable_ips(crtc);
4795
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796 if (atomic->pre_disable_primary)
4797 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004798
4799 if (atomic->disable_cxsr) {
4800 crtc->wm.cxsr_allowed = false;
4801 intel_set_memory_cxsr(dev_priv, false);
4802 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004803}
4804
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004805static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004806{
4807 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004809 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004810 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004811
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004812 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004813
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004814 drm_for_each_plane_mask(p, dev, plane_mask)
4815 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004816
Daniel Vetterf99d7062014-06-19 16:01:59 +02004817 /*
4818 * FIXME: Once we grow proper nuclear flip support out of this we need
4819 * to compute the mask of flip planes precisely. For the time being
4820 * consider this a flip to a NULL plane.
4821 */
4822 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004823}
4824
Jesse Barnesf67a5592011-01-05 10:31:48 -08004825static void ironlake_crtc_enable(struct drm_crtc *crtc)
4826{
4827 struct drm_device *dev = crtc->dev;
4828 struct drm_i915_private *dev_priv = dev->dev_private;
4829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004830 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004831 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004832
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004833 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004834 return;
4835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004836 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004837 intel_prepare_shared_dpll(intel_crtc);
4838
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004839 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304840 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004841
4842 intel_set_pipe_timings(intel_crtc);
4843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004844 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004845 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004847 }
4848
4849 ironlake_set_pipeconf(crtc);
4850
Jesse Barnesf67a5592011-01-05 10:31:48 -08004851 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004852
Daniel Vettera72e4c92014-09-30 10:56:47 +02004853 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4854 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004855
Daniel Vetterf6736a12013-06-05 13:34:30 +02004856 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004857 if (encoder->pre_enable)
4858 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004861 /* Note: FDI PLL enabling _must_ be done before we enable the
4862 * cpu pipes, hence this is separate from all the other fdi/pch
4863 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004864 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004865 } else {
4866 assert_fdi_tx_disabled(dev_priv, pipe);
4867 assert_fdi_rx_disabled(dev_priv, pipe);
4868 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869
Jesse Barnesb074cec2013-04-25 12:55:02 -07004870 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004871
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004872 /*
4873 * On ILK+ LUT must be loaded before the pipe is running but with
4874 * clocks enabled
4875 */
4876 intel_crtc_load_lut(crtc);
4877
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004878 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004879 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004880
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004882 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004883
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004884 assert_vblank_disabled(crtc);
4885 drm_crtc_vblank_on(crtc);
4886
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004887 for_each_encoder_on_crtc(dev, crtc, encoder)
4888 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004889
4890 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004891 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004892}
4893
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004894/* IPS only exists on ULT machines and is tied to pipe A. */
4895static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4896{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004897 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004898}
4899
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004900static void haswell_crtc_enable(struct drm_crtc *crtc)
4901{
4902 struct drm_device *dev = crtc->dev;
4903 struct drm_i915_private *dev_priv = dev->dev_private;
4904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4905 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004906 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4907 struct intel_crtc_state *pipe_config =
4908 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004909
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004910 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004911 return;
4912
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004913 if (intel_crtc_to_shared_dpll(intel_crtc))
4914 intel_enable_shared_dpll(intel_crtc);
4915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004916 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304917 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004918
4919 intel_set_pipe_timings(intel_crtc);
4920
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004921 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4922 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4923 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004924 }
4925
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004926 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004927 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004929 }
4930
4931 haswell_set_pipeconf(crtc);
4932
4933 intel_set_pipe_csc(crtc);
4934
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004935 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004936
Daniel Vettera72e4c92014-09-30 10:56:47 +02004937 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004938 for_each_encoder_on_crtc(dev, crtc, encoder)
4939 if (encoder->pre_enable)
4940 encoder->pre_enable(encoder);
4941
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004943 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4944 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004945 dev_priv->display.fdi_link_train(crtc);
4946 }
4947
Paulo Zanoni1f544382012-10-24 11:32:00 -02004948 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004950 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004951 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004952 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004953 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004954 else
4955 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004956
4957 /*
4958 * On ILK+ LUT must be loaded before the pipe is running but with
4959 * clocks enabled
4960 */
4961 intel_crtc_load_lut(crtc);
4962
Paulo Zanoni1f544382012-10-24 11:32:00 -02004963 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004964 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004965
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004966 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004967 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004968
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004969 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004970 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004971
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004972 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004973 intel_ddi_set_vc_payload_alloc(crtc, true);
4974
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004975 assert_vblank_disabled(crtc);
4976 drm_crtc_vblank_on(crtc);
4977
Jani Nikula8807e552013-08-30 19:40:32 +03004978 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004980 intel_opregion_notify_encoder(encoder, true);
4981 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004982
Paulo Zanonie4916942013-09-20 16:21:19 -03004983 /* If we change the relative order between pipe/planes enabling, we need
4984 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004985 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4986 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4987 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4988 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4989 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004990}
4991
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004992static void ironlake_pfit_disable(struct intel_crtc *crtc)
4993{
4994 struct drm_device *dev = crtc->base.dev;
4995 struct drm_i915_private *dev_priv = dev->dev_private;
4996 int pipe = crtc->pipe;
4997
4998 /* To avoid upsetting the power well on haswell only disable the pfit if
4999 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005000 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005001 I915_WRITE(PF_CTL(pipe), 0);
5002 I915_WRITE(PF_WIN_POS(pipe), 0);
5003 I915_WRITE(PF_WIN_SZ(pipe), 0);
5004 }
5005}
5006
Jesse Barnes6be4a602010-09-10 10:26:01 -07005007static void ironlake_crtc_disable(struct drm_crtc *crtc)
5008{
5009 struct drm_device *dev = crtc->dev;
5010 struct drm_i915_private *dev_priv = dev->dev_private;
5011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005012 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005013 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005014 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005015
Daniel Vetterea9d7582012-07-10 10:42:52 +02005016 for_each_encoder_on_crtc(dev, crtc, encoder)
5017 encoder->disable(encoder);
5018
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005019 drm_crtc_vblank_off(crtc);
5020 assert_vblank_disabled(crtc);
5021
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005022 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005023 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005024
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005025 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005026
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005027 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005028
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005029 if (intel_crtc->config->has_pch_encoder)
5030 ironlake_fdi_disable(crtc);
5031
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005032 for_each_encoder_on_crtc(dev, crtc, encoder)
5033 if (encoder->post_disable)
5034 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005035
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005036 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005037 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005038
Daniel Vetterd925c592013-06-05 13:34:04 +02005039 if (HAS_PCH_CPT(dev)) {
5040 /* disable TRANS_DP_CTL */
5041 reg = TRANS_DP_CTL(pipe);
5042 temp = I915_READ(reg);
5043 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5044 TRANS_DP_PORT_SEL_MASK);
5045 temp |= TRANS_DP_PORT_SEL_NONE;
5046 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005047
Daniel Vetterd925c592013-06-05 13:34:04 +02005048 /* disable DPLL_SEL */
5049 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005050 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005051 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005052 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005053
Daniel Vetterd925c592013-06-05 13:34:04 +02005054 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005055 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005056
5057 intel_crtc->active = false;
5058 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005059}
5060
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061static void haswell_crtc_disable(struct drm_crtc *crtc)
5062{
5063 struct drm_device *dev = crtc->dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5066 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005067 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005068
Jani Nikula8807e552013-08-30 19:40:32 +03005069 for_each_encoder_on_crtc(dev, crtc, encoder) {
5070 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005071 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005072 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005074 drm_crtc_vblank_off(crtc);
5075 assert_vblank_disabled(crtc);
5076
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005077 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005078 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5079 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005080 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005081
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005082 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005083 intel_ddi_set_vc_payload_alloc(crtc, false);
5084
Paulo Zanoniad80a812012-10-24 16:06:19 -02005085 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005087 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005088 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005089 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005090 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005091 else
5092 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005093
Paulo Zanoni1f544382012-10-24 11:32:00 -02005094 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005096 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005097 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005098 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005099 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005100
Imre Deak97b040a2014-06-25 22:01:50 +03005101 for_each_encoder_on_crtc(dev, crtc, encoder)
5102 if (encoder->post_disable)
5103 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005104
5105 intel_crtc->active = false;
5106 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107}
5108
Jesse Barnes2dd24552013-04-25 12:55:01 -07005109static void i9xx_pfit_enable(struct intel_crtc *crtc)
5110{
5111 struct drm_device *dev = crtc->base.dev;
5112 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005113 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005114
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005115 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005116 return;
5117
Daniel Vetterc0b03412013-05-28 12:05:54 +02005118 /*
5119 * The panel fitter should only be adjusted whilst the pipe is disabled,
5120 * according to register description and PRM.
5121 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005122 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5123 assert_pipe_disabled(dev_priv, crtc->pipe);
5124
Jesse Barnesb074cec2013-04-25 12:55:02 -07005125 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5126 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005127
5128 /* Border color in case we don't scale up to the full screen. Black by
5129 * default, change to something else for debugging. */
5130 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005131}
5132
Dave Airlied05410f2014-06-05 13:22:59 +10005133static enum intel_display_power_domain port_to_power_domain(enum port port)
5134{
5135 switch (port) {
5136 case PORT_A:
5137 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5138 case PORT_B:
5139 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5140 case PORT_C:
5141 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5142 case PORT_D:
5143 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5144 default:
5145 WARN_ON_ONCE(1);
5146 return POWER_DOMAIN_PORT_OTHER;
5147 }
5148}
5149
Imre Deak77d22dc2014-03-05 16:20:52 +02005150#define for_each_power_domain(domain, mask) \
5151 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5152 if ((1 << (domain)) & (mask))
5153
Imre Deak319be8a2014-03-04 19:22:57 +02005154enum intel_display_power_domain
5155intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005156{
Imre Deak319be8a2014-03-04 19:22:57 +02005157 struct drm_device *dev = intel_encoder->base.dev;
5158 struct intel_digital_port *intel_dig_port;
5159
5160 switch (intel_encoder->type) {
5161 case INTEL_OUTPUT_UNKNOWN:
5162 /* Only DDI platforms should ever use this output type */
5163 WARN_ON_ONCE(!HAS_DDI(dev));
5164 case INTEL_OUTPUT_DISPLAYPORT:
5165 case INTEL_OUTPUT_HDMI:
5166 case INTEL_OUTPUT_EDP:
5167 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005168 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005169 case INTEL_OUTPUT_DP_MST:
5170 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5171 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005172 case INTEL_OUTPUT_ANALOG:
5173 return POWER_DOMAIN_PORT_CRT;
5174 case INTEL_OUTPUT_DSI:
5175 return POWER_DOMAIN_PORT_DSI;
5176 default:
5177 return POWER_DOMAIN_PORT_OTHER;
5178 }
5179}
5180
5181static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5182{
5183 struct drm_device *dev = crtc->dev;
5184 struct intel_encoder *intel_encoder;
5185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5186 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005187 unsigned long mask;
5188 enum transcoder transcoder;
5189
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005190 if (!crtc->state->active)
5191 return 0;
5192
Imre Deak77d22dc2014-03-05 16:20:52 +02005193 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5194
5195 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5196 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005197 if (intel_crtc->config->pch_pfit.enabled ||
5198 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005199 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5200
Imre Deak319be8a2014-03-04 19:22:57 +02005201 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5202 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5203
Imre Deak77d22dc2014-03-05 16:20:52 +02005204 return mask;
5205}
5206
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005207static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5208{
5209 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5211 enum intel_display_power_domain domain;
5212 unsigned long domains, new_domains, old_domains;
5213
5214 old_domains = intel_crtc->enabled_power_domains;
5215 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5216
5217 domains = new_domains & ~old_domains;
5218
5219 for_each_power_domain(domain, domains)
5220 intel_display_power_get(dev_priv, domain);
5221
5222 return old_domains & ~new_domains;
5223}
5224
5225static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5226 unsigned long domains)
5227{
5228 enum intel_display_power_domain domain;
5229
5230 for_each_power_domain(domain, domains)
5231 intel_display_power_put(dev_priv, domain);
5232}
5233
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005234static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005235{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005236 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005237 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005238 unsigned long put_domains[I915_MAX_PIPES] = {};
5239 struct drm_crtc_state *crtc_state;
5240 struct drm_crtc *crtc;
5241 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005242
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005243 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5244 if (needs_modeset(crtc->state))
5245 put_domains[to_intel_crtc(crtc)->pipe] =
5246 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005247 }
5248
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005249 if (dev_priv->display.modeset_commit_cdclk) {
5250 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5251
5252 if (cdclk != dev_priv->cdclk_freq &&
5253 !WARN_ON(!state->allow_modeset))
5254 dev_priv->display.modeset_commit_cdclk(state);
5255 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005256
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005257 for (i = 0; i < I915_MAX_PIPES; i++)
5258 if (put_domains[i])
5259 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005260}
5261
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005262static void intel_update_max_cdclk(struct drm_device *dev)
5263{
5264 struct drm_i915_private *dev_priv = dev->dev_private;
5265
5266 if (IS_SKYLAKE(dev)) {
5267 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5268
5269 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5270 dev_priv->max_cdclk_freq = 675000;
5271 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5272 dev_priv->max_cdclk_freq = 540000;
5273 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5274 dev_priv->max_cdclk_freq = 450000;
5275 else
5276 dev_priv->max_cdclk_freq = 337500;
5277 } else if (IS_BROADWELL(dev)) {
5278 /*
5279 * FIXME with extra cooling we can allow
5280 * 540 MHz for ULX and 675 Mhz for ULT.
5281 * How can we know if extra cooling is
5282 * available? PCI ID, VTB, something else?
5283 */
5284 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5285 dev_priv->max_cdclk_freq = 450000;
5286 else if (IS_BDW_ULX(dev))
5287 dev_priv->max_cdclk_freq = 450000;
5288 else if (IS_BDW_ULT(dev))
5289 dev_priv->max_cdclk_freq = 540000;
5290 else
5291 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005292 } else if (IS_CHERRYVIEW(dev)) {
5293 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005294 } else if (IS_VALLEYVIEW(dev)) {
5295 dev_priv->max_cdclk_freq = 400000;
5296 } else {
5297 /* otherwise assume cdclk is fixed */
5298 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5299 }
5300
5301 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5302 dev_priv->max_cdclk_freq);
5303}
5304
5305static void intel_update_cdclk(struct drm_device *dev)
5306{
5307 struct drm_i915_private *dev_priv = dev->dev_private;
5308
5309 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5310 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5311 dev_priv->cdclk_freq);
5312
5313 /*
5314 * Program the gmbus_freq based on the cdclk frequency.
5315 * BSpec erroneously claims we should aim for 4MHz, but
5316 * in fact 1MHz is the correct frequency.
5317 */
5318 if (IS_VALLEYVIEW(dev)) {
5319 /*
5320 * Program the gmbus_freq based on the cdclk frequency.
5321 * BSpec erroneously claims we should aim for 4MHz, but
5322 * in fact 1MHz is the correct frequency.
5323 */
5324 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5325 }
5326
5327 if (dev_priv->max_cdclk_freq == 0)
5328 intel_update_max_cdclk(dev);
5329}
5330
Damien Lespiau70d0c572015-06-04 18:21:29 +01005331static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305332{
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334 uint32_t divider;
5335 uint32_t ratio;
5336 uint32_t current_freq;
5337 int ret;
5338
5339 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5340 switch (frequency) {
5341 case 144000:
5342 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5343 ratio = BXT_DE_PLL_RATIO(60);
5344 break;
5345 case 288000:
5346 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5347 ratio = BXT_DE_PLL_RATIO(60);
5348 break;
5349 case 384000:
5350 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5351 ratio = BXT_DE_PLL_RATIO(60);
5352 break;
5353 case 576000:
5354 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5355 ratio = BXT_DE_PLL_RATIO(60);
5356 break;
5357 case 624000:
5358 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5359 ratio = BXT_DE_PLL_RATIO(65);
5360 break;
5361 case 19200:
5362 /*
5363 * Bypass frequency with DE PLL disabled. Init ratio, divider
5364 * to suppress GCC warning.
5365 */
5366 ratio = 0;
5367 divider = 0;
5368 break;
5369 default:
5370 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5371
5372 return;
5373 }
5374
5375 mutex_lock(&dev_priv->rps.hw_lock);
5376 /* Inform power controller of upcoming frequency change */
5377 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5378 0x80000000);
5379 mutex_unlock(&dev_priv->rps.hw_lock);
5380
5381 if (ret) {
5382 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5383 ret, frequency);
5384 return;
5385 }
5386
5387 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5388 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5389 current_freq = current_freq * 500 + 1000;
5390
5391 /*
5392 * DE PLL has to be disabled when
5393 * - setting to 19.2MHz (bypass, PLL isn't used)
5394 * - before setting to 624MHz (PLL needs toggling)
5395 * - before setting to any frequency from 624MHz (PLL needs toggling)
5396 */
5397 if (frequency == 19200 || frequency == 624000 ||
5398 current_freq == 624000) {
5399 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5400 /* Timeout 200us */
5401 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5402 1))
5403 DRM_ERROR("timout waiting for DE PLL unlock\n");
5404 }
5405
5406 if (frequency != 19200) {
5407 uint32_t val;
5408
5409 val = I915_READ(BXT_DE_PLL_CTL);
5410 val &= ~BXT_DE_PLL_RATIO_MASK;
5411 val |= ratio;
5412 I915_WRITE(BXT_DE_PLL_CTL, val);
5413
5414 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5415 /* Timeout 200us */
5416 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5417 DRM_ERROR("timeout waiting for DE PLL lock\n");
5418
5419 val = I915_READ(CDCLK_CTL);
5420 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5421 val |= divider;
5422 /*
5423 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5424 * enable otherwise.
5425 */
5426 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5427 if (frequency >= 500000)
5428 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5429
5430 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5431 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5432 val |= (frequency - 1000) / 500;
5433 I915_WRITE(CDCLK_CTL, val);
5434 }
5435
5436 mutex_lock(&dev_priv->rps.hw_lock);
5437 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5438 DIV_ROUND_UP(frequency, 25000));
5439 mutex_unlock(&dev_priv->rps.hw_lock);
5440
5441 if (ret) {
5442 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5443 ret, frequency);
5444 return;
5445 }
5446
Damien Lespiaua47871b2015-06-04 18:21:34 +01005447 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305448}
5449
5450void broxton_init_cdclk(struct drm_device *dev)
5451{
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453 uint32_t val;
5454
5455 /*
5456 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5457 * or else the reset will hang because there is no PCH to respond.
5458 * Move the handshake programming to initialization sequence.
5459 * Previously was left up to BIOS.
5460 */
5461 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5462 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5463 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5464
5465 /* Enable PG1 for cdclk */
5466 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5467
5468 /* check if cd clock is enabled */
5469 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5470 DRM_DEBUG_KMS("Display already initialized\n");
5471 return;
5472 }
5473
5474 /*
5475 * FIXME:
5476 * - The initial CDCLK needs to be read from VBT.
5477 * Need to make this change after VBT has changes for BXT.
5478 * - check if setting the max (or any) cdclk freq is really necessary
5479 * here, it belongs to modeset time
5480 */
5481 broxton_set_cdclk(dev, 624000);
5482
5483 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005484 POSTING_READ(DBUF_CTL);
5485
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305486 udelay(10);
5487
5488 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5489 DRM_ERROR("DBuf power enable timeout!\n");
5490}
5491
5492void broxton_uninit_cdclk(struct drm_device *dev)
5493{
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495
5496 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005497 POSTING_READ(DBUF_CTL);
5498
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305499 udelay(10);
5500
5501 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5502 DRM_ERROR("DBuf power disable timeout!\n");
5503
5504 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5505 broxton_set_cdclk(dev, 19200);
5506
5507 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5508}
5509
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005510static const struct skl_cdclk_entry {
5511 unsigned int freq;
5512 unsigned int vco;
5513} skl_cdclk_frequencies[] = {
5514 { .freq = 308570, .vco = 8640 },
5515 { .freq = 337500, .vco = 8100 },
5516 { .freq = 432000, .vco = 8640 },
5517 { .freq = 450000, .vco = 8100 },
5518 { .freq = 540000, .vco = 8100 },
5519 { .freq = 617140, .vco = 8640 },
5520 { .freq = 675000, .vco = 8100 },
5521};
5522
5523static unsigned int skl_cdclk_decimal(unsigned int freq)
5524{
5525 return (freq - 1000) / 500;
5526}
5527
5528static unsigned int skl_cdclk_get_vco(unsigned int freq)
5529{
5530 unsigned int i;
5531
5532 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5533 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5534
5535 if (e->freq == freq)
5536 return e->vco;
5537 }
5538
5539 return 8100;
5540}
5541
5542static void
5543skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5544{
5545 unsigned int min_freq;
5546 u32 val;
5547
5548 /* select the minimum CDCLK before enabling DPLL 0 */
5549 val = I915_READ(CDCLK_CTL);
5550 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5551 val |= CDCLK_FREQ_337_308;
5552
5553 if (required_vco == 8640)
5554 min_freq = 308570;
5555 else
5556 min_freq = 337500;
5557
5558 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5559
5560 I915_WRITE(CDCLK_CTL, val);
5561 POSTING_READ(CDCLK_CTL);
5562
5563 /*
5564 * We always enable DPLL0 with the lowest link rate possible, but still
5565 * taking into account the VCO required to operate the eDP panel at the
5566 * desired frequency. The usual DP link rates operate with a VCO of
5567 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5568 * The modeset code is responsible for the selection of the exact link
5569 * rate later on, with the constraint of choosing a frequency that
5570 * works with required_vco.
5571 */
5572 val = I915_READ(DPLL_CTRL1);
5573
5574 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5575 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5576 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5577 if (required_vco == 8640)
5578 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5579 SKL_DPLL0);
5580 else
5581 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5582 SKL_DPLL0);
5583
5584 I915_WRITE(DPLL_CTRL1, val);
5585 POSTING_READ(DPLL_CTRL1);
5586
5587 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5588
5589 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5590 DRM_ERROR("DPLL0 not locked\n");
5591}
5592
5593static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5594{
5595 int ret;
5596 u32 val;
5597
5598 /* inform PCU we want to change CDCLK */
5599 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5600 mutex_lock(&dev_priv->rps.hw_lock);
5601 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5602 mutex_unlock(&dev_priv->rps.hw_lock);
5603
5604 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5605}
5606
5607static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5608{
5609 unsigned int i;
5610
5611 for (i = 0; i < 15; i++) {
5612 if (skl_cdclk_pcu_ready(dev_priv))
5613 return true;
5614 udelay(10);
5615 }
5616
5617 return false;
5618}
5619
5620static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5621{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005622 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005623 u32 freq_select, pcu_ack;
5624
5625 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5626
5627 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5628 DRM_ERROR("failed to inform PCU about cdclk change\n");
5629 return;
5630 }
5631
5632 /* set CDCLK_CTL */
5633 switch(freq) {
5634 case 450000:
5635 case 432000:
5636 freq_select = CDCLK_FREQ_450_432;
5637 pcu_ack = 1;
5638 break;
5639 case 540000:
5640 freq_select = CDCLK_FREQ_540;
5641 pcu_ack = 2;
5642 break;
5643 case 308570:
5644 case 337500:
5645 default:
5646 freq_select = CDCLK_FREQ_337_308;
5647 pcu_ack = 0;
5648 break;
5649 case 617140:
5650 case 675000:
5651 freq_select = CDCLK_FREQ_675_617;
5652 pcu_ack = 3;
5653 break;
5654 }
5655
5656 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5657 POSTING_READ(CDCLK_CTL);
5658
5659 /* inform PCU of the change */
5660 mutex_lock(&dev_priv->rps.hw_lock);
5661 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5662 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005663
5664 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005665}
5666
5667void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5668{
5669 /* disable DBUF power */
5670 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5671 POSTING_READ(DBUF_CTL);
5672
5673 udelay(10);
5674
5675 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5676 DRM_ERROR("DBuf power disable timeout\n");
5677
5678 /* disable DPLL0 */
5679 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5680 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5681 DRM_ERROR("Couldn't disable DPLL0\n");
5682
5683 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5684}
5685
5686void skl_init_cdclk(struct drm_i915_private *dev_priv)
5687{
5688 u32 val;
5689 unsigned int required_vco;
5690
5691 /* enable PCH reset handshake */
5692 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5693 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5694
5695 /* enable PG1 and Misc I/O */
5696 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5697
5698 /* DPLL0 already enabed !? */
5699 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5700 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5701 return;
5702 }
5703
5704 /* enable DPLL0 */
5705 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5706 skl_dpll0_enable(dev_priv, required_vco);
5707
5708 /* set CDCLK to the frequency the BIOS chose */
5709 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5710
5711 /* enable DBUF power */
5712 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5713 POSTING_READ(DBUF_CTL);
5714
5715 udelay(10);
5716
5717 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5718 DRM_ERROR("DBuf power enable timeout\n");
5719}
5720
Ville Syrjälädfcab172014-06-13 13:37:47 +03005721/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005722static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005723{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005724 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005725
Jesse Barnes586f49d2013-11-04 16:06:59 -08005726 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005727 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005728 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5729 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005730 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005731
Ville Syrjälädfcab172014-06-13 13:37:47 +03005732 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005733}
5734
5735/* Adjust CDclk dividers to allow high res or save power if possible */
5736static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5737{
5738 struct drm_i915_private *dev_priv = dev->dev_private;
5739 u32 val, cmd;
5740
Vandana Kannan164dfd22014-11-24 13:37:41 +05305741 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5742 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005743
Ville Syrjälädfcab172014-06-13 13:37:47 +03005744 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005745 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005746 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005747 cmd = 1;
5748 else
5749 cmd = 0;
5750
5751 mutex_lock(&dev_priv->rps.hw_lock);
5752 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5753 val &= ~DSPFREQGUAR_MASK;
5754 val |= (cmd << DSPFREQGUAR_SHIFT);
5755 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5756 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5757 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5758 50)) {
5759 DRM_ERROR("timed out waiting for CDclk change\n");
5760 }
5761 mutex_unlock(&dev_priv->rps.hw_lock);
5762
Ville Syrjälä54433e92015-05-26 20:42:31 +03005763 mutex_lock(&dev_priv->sb_lock);
5764
Ville Syrjälädfcab172014-06-13 13:37:47 +03005765 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005766 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005767
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005768 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005769
Jesse Barnes30a970c2013-11-04 13:48:12 -08005770 /* adjust cdclk divider */
5771 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005772 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005773 val |= divider;
5774 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005775
5776 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5777 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5778 50))
5779 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005780 }
5781
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782 /* adjust self-refresh exit latency value */
5783 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5784 val &= ~0x7f;
5785
5786 /*
5787 * For high bandwidth configs, we set a higher latency in the bunit
5788 * so that the core display fetch happens in time to avoid underruns.
5789 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005790 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005791 val |= 4500 / 250; /* 4.5 usec */
5792 else
5793 val |= 3000 / 250; /* 3.0 usec */
5794 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005795
Ville Syrjäläa5805162015-05-26 20:42:30 +03005796 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005797
Ville Syrjäläb6283052015-06-03 15:45:07 +03005798 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799}
5800
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005801static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5802{
5803 struct drm_i915_private *dev_priv = dev->dev_private;
5804 u32 val, cmd;
5805
Vandana Kannan164dfd22014-11-24 13:37:41 +05305806 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5807 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005808
5809 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005810 case 333333:
5811 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005812 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005813 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005814 break;
5815 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005816 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005817 return;
5818 }
5819
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005820 /*
5821 * Specs are full of misinformation, but testing on actual
5822 * hardware has shown that we just need to write the desired
5823 * CCK divider into the Punit register.
5824 */
5825 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5826
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005827 mutex_lock(&dev_priv->rps.hw_lock);
5828 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5829 val &= ~DSPFREQGUAR_MASK_CHV;
5830 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5831 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5832 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5833 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5834 50)) {
5835 DRM_ERROR("timed out waiting for CDclk change\n");
5836 }
5837 mutex_unlock(&dev_priv->rps.hw_lock);
5838
Ville Syrjäläb6283052015-06-03 15:45:07 +03005839 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005840}
5841
Jesse Barnes30a970c2013-11-04 13:48:12 -08005842static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5843 int max_pixclk)
5844{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005845 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005846 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005847
Jesse Barnes30a970c2013-11-04 13:48:12 -08005848 /*
5849 * Really only a few cases to deal with, as only 4 CDclks are supported:
5850 * 200MHz
5851 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005852 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005853 * 400MHz (VLV only)
5854 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5855 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005856 *
5857 * We seem to get an unstable or solid color picture at 200MHz.
5858 * Not sure what's wrong. For now use 200MHz only when all pipes
5859 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005860 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005861 if (!IS_CHERRYVIEW(dev_priv) &&
5862 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005863 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005864 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005865 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005866 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005867 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005868 else
5869 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005870}
5871
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305872static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5873 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005874{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305875 /*
5876 * FIXME:
5877 * - remove the guardband, it's not needed on BXT
5878 * - set 19.2MHz bypass frequency if there are no active pipes
5879 */
5880 if (max_pixclk > 576000*9/10)
5881 return 624000;
5882 else if (max_pixclk > 384000*9/10)
5883 return 576000;
5884 else if (max_pixclk > 288000*9/10)
5885 return 384000;
5886 else if (max_pixclk > 144000*9/10)
5887 return 288000;
5888 else
5889 return 144000;
5890}
5891
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005892/* Compute the max pixel clock for new configuration. Uses atomic state if
5893 * that's non-NULL, look at current state otherwise. */
5894static int intel_mode_max_pixclk(struct drm_device *dev,
5895 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005896{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005898 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 int max_pixclk = 0;
5900
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005901 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005902 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005903 if (IS_ERR(crtc_state))
5904 return PTR_ERR(crtc_state);
5905
5906 if (!crtc_state->base.enable)
5907 continue;
5908
5909 max_pixclk = max(max_pixclk,
5910 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005911 }
5912
5913 return max_pixclk;
5914}
5915
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005916static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005917{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005918 struct drm_device *dev = state->dev;
5919 struct drm_i915_private *dev_priv = dev->dev_private;
5920 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005922 if (max_pixclk < 0)
5923 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005925 to_intel_atomic_state(state)->cdclk =
5926 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305927
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005928 return 0;
5929}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005931static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5932{
5933 struct drm_device *dev = state->dev;
5934 struct drm_i915_private *dev_priv = dev->dev_private;
5935 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005936
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005937 if (max_pixclk < 0)
5938 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005939
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005940 to_intel_atomic_state(state)->cdclk =
5941 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005942
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005943 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005944}
5945
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005946static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5947{
5948 unsigned int credits, default_credits;
5949
5950 if (IS_CHERRYVIEW(dev_priv))
5951 default_credits = PFI_CREDIT(12);
5952 else
5953 default_credits = PFI_CREDIT(8);
5954
Vandana Kannan164dfd22014-11-24 13:37:41 +05305955 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005956 /* CHV suggested value is 31 or 63 */
5957 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005958 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005959 else
5960 credits = PFI_CREDIT(15);
5961 } else {
5962 credits = default_credits;
5963 }
5964
5965 /*
5966 * WA - write default credits before re-programming
5967 * FIXME: should we also set the resend bit here?
5968 */
5969 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5970 default_credits);
5971
5972 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5973 credits | PFI_CREDIT_RESEND);
5974
5975 /*
5976 * FIXME is this guaranteed to clear
5977 * immediately or should we poll for it?
5978 */
5979 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5980}
5981
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005982static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005983{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005984 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005985 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005986 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005988 /*
5989 * FIXME: We can end up here with all power domains off, yet
5990 * with a CDCLK frequency other than the minimum. To account
5991 * for this take the PIPE-A power domain, which covers the HW
5992 * blocks needed for the following programming. This can be
5993 * removed once it's guaranteed that we get here either with
5994 * the minimum CDCLK set, or the required power domains
5995 * enabled.
5996 */
5997 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005998
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005999 if (IS_CHERRYVIEW(dev))
6000 cherryview_set_cdclk(dev, req_cdclk);
6001 else
6002 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006003
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006004 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006005
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006006 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006007}
6008
Jesse Barnes89b667f2013-04-18 14:51:36 -07006009static void valleyview_crtc_enable(struct drm_crtc *crtc)
6010{
6011 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006012 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6014 struct intel_encoder *encoder;
6015 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006016 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006017
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006018 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006019 return;
6020
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006021 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306022
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006023 if (!is_dsi) {
6024 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006025 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006026 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006027 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006028 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006029
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006030 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306031 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006032
6033 intel_set_pipe_timings(intel_crtc);
6034
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006035 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6036 struct drm_i915_private *dev_priv = dev->dev_private;
6037
6038 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6039 I915_WRITE(CHV_CANVAS(pipe), 0);
6040 }
6041
Daniel Vetter5b18e572014-04-24 23:55:06 +02006042 i9xx_set_pipeconf(intel_crtc);
6043
Jesse Barnes89b667f2013-04-18 14:51:36 -07006044 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006045
Daniel Vettera72e4c92014-09-30 10:56:47 +02006046 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006047
Jesse Barnes89b667f2013-04-18 14:51:36 -07006048 for_each_encoder_on_crtc(dev, crtc, encoder)
6049 if (encoder->pre_pll_enable)
6050 encoder->pre_pll_enable(encoder);
6051
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006052 if (!is_dsi) {
6053 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006054 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006055 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006056 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006057 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006058
6059 for_each_encoder_on_crtc(dev, crtc, encoder)
6060 if (encoder->pre_enable)
6061 encoder->pre_enable(encoder);
6062
Jesse Barnes2dd24552013-04-25 12:55:01 -07006063 i9xx_pfit_enable(intel_crtc);
6064
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006065 intel_crtc_load_lut(crtc);
6066
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006067 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006068
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006069 assert_vblank_disabled(crtc);
6070 drm_crtc_vblank_on(crtc);
6071
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006072 for_each_encoder_on_crtc(dev, crtc, encoder)
6073 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006074}
6075
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006076static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6077{
6078 struct drm_device *dev = crtc->base.dev;
6079 struct drm_i915_private *dev_priv = dev->dev_private;
6080
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006081 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6082 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006083}
6084
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006085static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006086{
6087 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006088 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006090 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006091 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006092
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006093 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006094 return;
6095
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006096 i9xx_set_pll_dividers(intel_crtc);
6097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006098 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306099 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006100
6101 intel_set_pipe_timings(intel_crtc);
6102
Daniel Vetter5b18e572014-04-24 23:55:06 +02006103 i9xx_set_pipeconf(intel_crtc);
6104
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006105 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006106
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006107 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006108 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006109
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006110 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006111 if (encoder->pre_enable)
6112 encoder->pre_enable(encoder);
6113
Daniel Vetterf6736a12013-06-05 13:34:30 +02006114 i9xx_enable_pll(intel_crtc);
6115
Jesse Barnes2dd24552013-04-25 12:55:01 -07006116 i9xx_pfit_enable(intel_crtc);
6117
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006118 intel_crtc_load_lut(crtc);
6119
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006120 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006121 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006122
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006123 assert_vblank_disabled(crtc);
6124 drm_crtc_vblank_on(crtc);
6125
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006126 for_each_encoder_on_crtc(dev, crtc, encoder)
6127 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006128}
6129
Daniel Vetter87476d62013-04-11 16:29:06 +02006130static void i9xx_pfit_disable(struct intel_crtc *crtc)
6131{
6132 struct drm_device *dev = crtc->base.dev;
6133 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006134
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006135 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006136 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006137
6138 assert_pipe_disabled(dev_priv, crtc->pipe);
6139
Daniel Vetter328d8e82013-05-08 10:36:31 +02006140 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6141 I915_READ(PFIT_CONTROL));
6142 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006143}
6144
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006145static void i9xx_crtc_disable(struct drm_crtc *crtc)
6146{
6147 struct drm_device *dev = crtc->dev;
6148 struct drm_i915_private *dev_priv = dev->dev_private;
6149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006150 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006151 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006152
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006153 /*
6154 * On gen2 planes are double buffered but the pipe isn't, so we must
6155 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006156 * We also need to wait on all gmch platforms because of the
6157 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006158 */
Imre Deak564ed192014-06-13 14:54:21 +03006159 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006160
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006161 for_each_encoder_on_crtc(dev, crtc, encoder)
6162 encoder->disable(encoder);
6163
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006164 drm_crtc_vblank_off(crtc);
6165 assert_vblank_disabled(crtc);
6166
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006167 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006168
Daniel Vetter87476d62013-04-11 16:29:06 +02006169 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006170
Jesse Barnes89b667f2013-04-18 14:51:36 -07006171 for_each_encoder_on_crtc(dev, crtc, encoder)
6172 if (encoder->post_disable)
6173 encoder->post_disable(encoder);
6174
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006175 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006176 if (IS_CHERRYVIEW(dev))
6177 chv_disable_pll(dev_priv, pipe);
6178 else if (IS_VALLEYVIEW(dev))
6179 vlv_disable_pll(dev_priv, pipe);
6180 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006181 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006182 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006183
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006184 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006185 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006186
6187 intel_crtc->active = false;
6188 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006189}
6190
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006191static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006192{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006194 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006195 enum intel_display_power_domain domain;
6196 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006197
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006198 if (!intel_crtc->active)
6199 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006200
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006201 if (to_intel_plane_state(crtc->primary->state)->visible) {
6202 intel_crtc_wait_for_pending_flips(crtc);
6203 intel_pre_disable_primary(crtc);
6204 }
6205
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006206 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006207 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006208 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006209
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006210 domains = intel_crtc->enabled_power_domains;
6211 for_each_power_domain(domain, domains)
6212 intel_display_power_put(dev_priv, domain);
6213 intel_crtc->enabled_power_domains = 0;
6214}
6215
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006216/*
6217 * turn all crtc's off, but do not adjust state
6218 * This has to be paired with a call to intel_modeset_setup_hw_state.
6219 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006220int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006221{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006222 struct drm_mode_config *config = &dev->mode_config;
6223 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6224 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006225 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006226 unsigned crtc_mask = 0;
6227 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006228
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006229 if (WARN_ON(!ctx))
6230 return 0;
6231
6232 lockdep_assert_held(&ctx->ww_ctx);
6233 state = drm_atomic_state_alloc(dev);
6234 if (WARN_ON(!state))
6235 return -ENOMEM;
6236
6237 state->acquire_ctx = ctx;
6238 state->allow_modeset = true;
6239
6240 for_each_crtc(dev, crtc) {
6241 struct drm_crtc_state *crtc_state =
6242 drm_atomic_get_crtc_state(state, crtc);
6243
6244 ret = PTR_ERR_OR_ZERO(crtc_state);
6245 if (ret)
6246 goto free;
6247
6248 if (!crtc_state->active)
6249 continue;
6250
6251 crtc_state->active = false;
6252 crtc_mask |= 1 << drm_crtc_index(crtc);
6253 }
6254
6255 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006256 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006257
6258 if (!ret) {
6259 for_each_crtc(dev, crtc)
6260 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6261 crtc->state->active = true;
6262
6263 return ret;
6264 }
6265 }
6266
6267free:
6268 if (ret)
6269 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6270 drm_atomic_state_free(state);
6271 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006272}
6273
Chris Wilsoncdd59982010-09-08 16:30:16 +01006274/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006275int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006276{
6277 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006278 struct drm_mode_config *config = &dev->mode_config;
6279 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006281 struct intel_crtc_state *pipe_config;
6282 struct drm_atomic_state *state;
6283 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006284
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006285 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006286 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006287
6288 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006289 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006290
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006291 /* this function should be called with drm_modeset_lock_all for now */
6292 if (WARN_ON(!ctx))
6293 return -EIO;
6294 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006295
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006296 state = drm_atomic_state_alloc(dev);
6297 if (WARN_ON(!state))
6298 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006299
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006300 state->acquire_ctx = ctx;
6301 state->allow_modeset = true;
6302
6303 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6304 if (IS_ERR(pipe_config)) {
6305 ret = PTR_ERR(pipe_config);
6306 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006307 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006308 pipe_config->base.active = enable;
6309
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006310 ret = drm_atomic_commit(state);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006311 if (!ret)
6312 return ret;
6313
6314err:
6315 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6316 drm_atomic_state_free(state);
6317 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306318}
6319
6320/**
6321 * Sets the power management mode of the pipe and plane.
6322 */
6323void intel_crtc_update_dpms(struct drm_crtc *crtc)
6324{
6325 struct drm_device *dev = crtc->dev;
6326 struct intel_encoder *intel_encoder;
6327 bool enable = false;
6328
6329 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6330 enable |= intel_encoder->connectors_active;
6331
6332 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006333}
6334
Chris Wilsonea5b2132010-08-04 13:50:23 +01006335void intel_encoder_destroy(struct drm_encoder *encoder)
6336{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006337 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006338
Chris Wilsonea5b2132010-08-04 13:50:23 +01006339 drm_encoder_cleanup(encoder);
6340 kfree(intel_encoder);
6341}
6342
Damien Lespiau92373292013-08-08 22:28:57 +01006343/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006344 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6345 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006346static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006347{
6348 if (mode == DRM_MODE_DPMS_ON) {
6349 encoder->connectors_active = true;
6350
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006351 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006352 } else {
6353 encoder->connectors_active = false;
6354
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006355 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006356 }
6357}
6358
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006359/* Cross check the actual hw state with our own modeset state tracking (and it's
6360 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006361static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006362{
6363 if (connector->get_hw_state(connector)) {
6364 struct intel_encoder *encoder = connector->encoder;
6365 struct drm_crtc *crtc;
6366 bool encoder_enabled;
6367 enum pipe pipe;
6368
6369 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6370 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006371 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006372
Dave Airlie0e32b392014-05-02 14:02:48 +10006373 /* there is no real hw state for MST connectors */
6374 if (connector->mst_port)
6375 return;
6376
Rob Clarke2c719b2014-12-15 13:56:32 -05006377 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006378 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006379 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006380 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006381
Dave Airlie36cd7442014-05-02 13:44:18 +10006382 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006383 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006384 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006385
Dave Airlie36cd7442014-05-02 13:44:18 +10006386 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006387 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6388 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006389 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006390
Dave Airlie36cd7442014-05-02 13:44:18 +10006391 crtc = encoder->base.crtc;
6392
Matt Roper83d65732015-02-25 13:12:16 -08006393 I915_STATE_WARN(!crtc->state->enable,
6394 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006395 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6396 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006397 "encoder active on the wrong pipe\n");
6398 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006399 }
6400}
6401
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006402int intel_connector_init(struct intel_connector *connector)
6403{
6404 struct drm_connector_state *connector_state;
6405
6406 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6407 if (!connector_state)
6408 return -ENOMEM;
6409
6410 connector->base.state = connector_state;
6411 return 0;
6412}
6413
6414struct intel_connector *intel_connector_alloc(void)
6415{
6416 struct intel_connector *connector;
6417
6418 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6419 if (!connector)
6420 return NULL;
6421
6422 if (intel_connector_init(connector) < 0) {
6423 kfree(connector);
6424 return NULL;
6425 }
6426
6427 return connector;
6428}
6429
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006430/* Even simpler default implementation, if there's really no special case to
6431 * consider. */
6432void intel_connector_dpms(struct drm_connector *connector, int mode)
6433{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006434 /* All the simple cases only support two dpms states. */
6435 if (mode != DRM_MODE_DPMS_ON)
6436 mode = DRM_MODE_DPMS_OFF;
6437
6438 if (mode == connector->dpms)
6439 return;
6440
6441 connector->dpms = mode;
6442
6443 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006444 if (connector->encoder)
6445 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006446
Daniel Vetterb9805142012-08-31 17:37:33 +02006447 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006448}
6449
Daniel Vetterf0947c32012-07-02 13:10:34 +02006450/* Simple connector->get_hw_state implementation for encoders that support only
6451 * one connector and no cloning and hence the encoder state determines the state
6452 * of the connector. */
6453bool intel_connector_get_hw_state(struct intel_connector *connector)
6454{
Daniel Vetter24929352012-07-02 20:28:59 +02006455 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006456 struct intel_encoder *encoder = connector->encoder;
6457
6458 return encoder->get_hw_state(encoder, &pipe);
6459}
6460
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006462{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6464 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006465
6466 return 0;
6467}
6468
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006470 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006471{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006472 struct drm_atomic_state *state = pipe_config->base.state;
6473 struct intel_crtc *other_crtc;
6474 struct intel_crtc_state *other_crtc_state;
6475
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006476 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6477 pipe_name(pipe), pipe_config->fdi_lanes);
6478 if (pipe_config->fdi_lanes > 4) {
6479 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6480 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006481 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006482 }
6483
Paulo Zanonibafb6552013-11-02 21:07:44 -07006484 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485 if (pipe_config->fdi_lanes > 2) {
6486 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6487 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006488 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006489 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006490 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491 }
6492 }
6493
6494 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006496
6497 /* Ivybridge 3 pipe is really complicated */
6498 switch (pipe) {
6499 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006500 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006501 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502 if (pipe_config->fdi_lanes <= 2)
6503 return 0;
6504
6505 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6506 other_crtc_state =
6507 intel_atomic_get_crtc_state(state, other_crtc);
6508 if (IS_ERR(other_crtc_state))
6509 return PTR_ERR(other_crtc_state);
6510
6511 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006512 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6513 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006515 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006518 if (pipe_config->fdi_lanes > 2) {
6519 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6520 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006522 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523
6524 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6525 other_crtc_state =
6526 intel_atomic_get_crtc_state(state, other_crtc);
6527 if (IS_ERR(other_crtc_state))
6528 return PTR_ERR(other_crtc_state);
6529
6530 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006531 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006532 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006533 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006535 default:
6536 BUG();
6537 }
6538}
6539
Daniel Vettere29c22c2013-02-21 00:00:16 +01006540#define RETRY 1
6541static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006542 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006543{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006544 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006545 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006546 int lane, link_bw, fdi_dotclock, ret;
6547 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006548
Daniel Vettere29c22c2013-02-21 00:00:16 +01006549retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006550 /* FDI is a binary signal running at ~2.7GHz, encoding
6551 * each output octet as 10 bits. The actual frequency
6552 * is stored as a divider into a 100MHz clock, and the
6553 * mode pixel clock is stored in units of 1KHz.
6554 * Hence the bw of each lane in terms of the mode signal
6555 * is:
6556 */
6557 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6558
Damien Lespiau241bfc32013-09-25 16:45:37 +01006559 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006560
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006561 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006562 pipe_config->pipe_bpp);
6563
6564 pipe_config->fdi_lanes = lane;
6565
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006566 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006567 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006569 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6570 intel_crtc->pipe, pipe_config);
6571 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006572 pipe_config->pipe_bpp -= 2*3;
6573 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6574 pipe_config->pipe_bpp);
6575 needs_recompute = true;
6576 pipe_config->bw_constrained = true;
6577
6578 goto retry;
6579 }
6580
6581 if (needs_recompute)
6582 return RETRY;
6583
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006584 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006585}
6586
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006587static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6588 struct intel_crtc_state *pipe_config)
6589{
6590 if (pipe_config->pipe_bpp > 24)
6591 return false;
6592
6593 /* HSW can handle pixel rate up to cdclk? */
6594 if (IS_HASWELL(dev_priv->dev))
6595 return true;
6596
6597 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006598 * We compare against max which means we must take
6599 * the increased cdclk requirement into account when
6600 * calculating the new cdclk.
6601 *
6602 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006603 */
6604 return ilk_pipe_pixel_rate(pipe_config) <=
6605 dev_priv->max_cdclk_freq * 95 / 100;
6606}
6607
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006608static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006609 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006610{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006611 struct drm_device *dev = crtc->base.dev;
6612 struct drm_i915_private *dev_priv = dev->dev_private;
6613
Jani Nikulad330a952014-01-21 11:24:25 +02006614 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006615 hsw_crtc_supports_ips(crtc) &&
6616 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006617}
6618
Daniel Vettera43f6e02013-06-07 23:10:32 +02006619static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006620 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006621{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006622 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006623 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006624 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006625
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006626 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006627 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006628 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006629
6630 /*
6631 * Enable pixel doubling when the dot clock
6632 * is > 90% of the (display) core speed.
6633 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006634 * GDG double wide on either pipe,
6635 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006636 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006637 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006638 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006639 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006640 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006641 }
6642
Damien Lespiau241bfc32013-09-25 16:45:37 +01006643 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006644 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006645 }
Chris Wilson89749352010-09-12 18:25:19 +01006646
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006647 /*
6648 * Pipe horizontal size must be even in:
6649 * - DVO ganged mode
6650 * - LVDS dual channel mode
6651 * - Double wide pipe
6652 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006653 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006654 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6655 pipe_config->pipe_src_w &= ~1;
6656
Damien Lespiau8693a822013-05-03 18:48:11 +01006657 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6658 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006659 */
6660 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6661 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006662 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006663
Damien Lespiauf5adf942013-06-24 18:29:34 +01006664 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006665 hsw_compute_ips_config(crtc, pipe_config);
6666
Daniel Vetter877d48d2013-04-19 11:24:43 +02006667 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006668 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006669
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006670 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006671}
6672
Ville Syrjälä1652d192015-03-31 14:12:01 +03006673static int skylake_get_display_clock_speed(struct drm_device *dev)
6674{
6675 struct drm_i915_private *dev_priv = to_i915(dev);
6676 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6677 uint32_t cdctl = I915_READ(CDCLK_CTL);
6678 uint32_t linkrate;
6679
Damien Lespiau414355a2015-06-04 18:21:31 +01006680 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006681 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006682
6683 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6684 return 540000;
6685
6686 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006687 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006688
Damien Lespiau71cd8422015-04-30 16:39:17 +01006689 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6690 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006691 /* vco 8640 */
6692 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6693 case CDCLK_FREQ_450_432:
6694 return 432000;
6695 case CDCLK_FREQ_337_308:
6696 return 308570;
6697 case CDCLK_FREQ_675_617:
6698 return 617140;
6699 default:
6700 WARN(1, "Unknown cd freq selection\n");
6701 }
6702 } else {
6703 /* vco 8100 */
6704 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6705 case CDCLK_FREQ_450_432:
6706 return 450000;
6707 case CDCLK_FREQ_337_308:
6708 return 337500;
6709 case CDCLK_FREQ_675_617:
6710 return 675000;
6711 default:
6712 WARN(1, "Unknown cd freq selection\n");
6713 }
6714 }
6715
6716 /* error case, do as if DPLL0 isn't enabled */
6717 return 24000;
6718}
6719
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006720static int broxton_get_display_clock_speed(struct drm_device *dev)
6721{
6722 struct drm_i915_private *dev_priv = to_i915(dev);
6723 uint32_t cdctl = I915_READ(CDCLK_CTL);
6724 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6725 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6726 int cdclk;
6727
6728 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6729 return 19200;
6730
6731 cdclk = 19200 * pll_ratio / 2;
6732
6733 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6734 case BXT_CDCLK_CD2X_DIV_SEL_1:
6735 return cdclk; /* 576MHz or 624MHz */
6736 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6737 return cdclk * 2 / 3; /* 384MHz */
6738 case BXT_CDCLK_CD2X_DIV_SEL_2:
6739 return cdclk / 2; /* 288MHz */
6740 case BXT_CDCLK_CD2X_DIV_SEL_4:
6741 return cdclk / 4; /* 144MHz */
6742 }
6743
6744 /* error case, do as if DE PLL isn't enabled */
6745 return 19200;
6746}
6747
Ville Syrjälä1652d192015-03-31 14:12:01 +03006748static int broadwell_get_display_clock_speed(struct drm_device *dev)
6749{
6750 struct drm_i915_private *dev_priv = dev->dev_private;
6751 uint32_t lcpll = I915_READ(LCPLL_CTL);
6752 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6753
6754 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6755 return 800000;
6756 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6757 return 450000;
6758 else if (freq == LCPLL_CLK_FREQ_450)
6759 return 450000;
6760 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6761 return 540000;
6762 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6763 return 337500;
6764 else
6765 return 675000;
6766}
6767
6768static int haswell_get_display_clock_speed(struct drm_device *dev)
6769{
6770 struct drm_i915_private *dev_priv = dev->dev_private;
6771 uint32_t lcpll = I915_READ(LCPLL_CTL);
6772 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6773
6774 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6775 return 800000;
6776 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6777 return 450000;
6778 else if (freq == LCPLL_CLK_FREQ_450)
6779 return 450000;
6780 else if (IS_HSW_ULT(dev))
6781 return 337500;
6782 else
6783 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006784}
6785
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006786static int valleyview_get_display_clock_speed(struct drm_device *dev)
6787{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006788 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006789 u32 val;
6790 int divider;
6791
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006792 if (dev_priv->hpll_freq == 0)
6793 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6794
Ville Syrjäläa5805162015-05-26 20:42:30 +03006795 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006796 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006797 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006798
6799 divider = val & DISPLAY_FREQUENCY_VALUES;
6800
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006801 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6802 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6803 "cdclk change in progress\n");
6804
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006805 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006806}
6807
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006808static int ilk_get_display_clock_speed(struct drm_device *dev)
6809{
6810 return 450000;
6811}
6812
Jesse Barnese70236a2009-09-21 10:42:27 -07006813static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006814{
Jesse Barnese70236a2009-09-21 10:42:27 -07006815 return 400000;
6816}
Jesse Barnes79e53942008-11-07 14:24:08 -08006817
Jesse Barnese70236a2009-09-21 10:42:27 -07006818static int i915_get_display_clock_speed(struct drm_device *dev)
6819{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006820 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006821}
Jesse Barnes79e53942008-11-07 14:24:08 -08006822
Jesse Barnese70236a2009-09-21 10:42:27 -07006823static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6824{
6825 return 200000;
6826}
Jesse Barnes79e53942008-11-07 14:24:08 -08006827
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006828static int pnv_get_display_clock_speed(struct drm_device *dev)
6829{
6830 u16 gcfgc = 0;
6831
6832 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6833
6834 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6835 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006836 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006837 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006838 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006839 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006840 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006841 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6842 return 200000;
6843 default:
6844 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6845 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006846 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006847 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006848 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006849 }
6850}
6851
Jesse Barnese70236a2009-09-21 10:42:27 -07006852static int i915gm_get_display_clock_speed(struct drm_device *dev)
6853{
6854 u16 gcfgc = 0;
6855
6856 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6857
6858 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006859 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006860 else {
6861 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6862 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006863 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006864 default:
6865 case GC_DISPLAY_CLOCK_190_200_MHZ:
6866 return 190000;
6867 }
6868 }
6869}
Jesse Barnes79e53942008-11-07 14:24:08 -08006870
Jesse Barnese70236a2009-09-21 10:42:27 -07006871static int i865_get_display_clock_speed(struct drm_device *dev)
6872{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006873 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006874}
6875
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006876static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006877{
6878 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006879
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006880 /*
6881 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6882 * encoding is different :(
6883 * FIXME is this the right way to detect 852GM/852GMV?
6884 */
6885 if (dev->pdev->revision == 0x1)
6886 return 133333;
6887
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006888 pci_bus_read_config_word(dev->pdev->bus,
6889 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6890
Jesse Barnese70236a2009-09-21 10:42:27 -07006891 /* Assume that the hardware is in the high speed state. This
6892 * should be the default.
6893 */
6894 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6895 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006896 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006897 case GC_CLOCK_100_200:
6898 return 200000;
6899 case GC_CLOCK_166_250:
6900 return 250000;
6901 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006902 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006903 case GC_CLOCK_133_266:
6904 case GC_CLOCK_133_266_2:
6905 case GC_CLOCK_166_266:
6906 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006907 }
6908
6909 /* Shouldn't happen */
6910 return 0;
6911}
6912
6913static int i830_get_display_clock_speed(struct drm_device *dev)
6914{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006915 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006916}
6917
Ville Syrjälä34edce22015-05-22 11:22:33 +03006918static unsigned int intel_hpll_vco(struct drm_device *dev)
6919{
6920 struct drm_i915_private *dev_priv = dev->dev_private;
6921 static const unsigned int blb_vco[8] = {
6922 [0] = 3200000,
6923 [1] = 4000000,
6924 [2] = 5333333,
6925 [3] = 4800000,
6926 [4] = 6400000,
6927 };
6928 static const unsigned int pnv_vco[8] = {
6929 [0] = 3200000,
6930 [1] = 4000000,
6931 [2] = 5333333,
6932 [3] = 4800000,
6933 [4] = 2666667,
6934 };
6935 static const unsigned int cl_vco[8] = {
6936 [0] = 3200000,
6937 [1] = 4000000,
6938 [2] = 5333333,
6939 [3] = 6400000,
6940 [4] = 3333333,
6941 [5] = 3566667,
6942 [6] = 4266667,
6943 };
6944 static const unsigned int elk_vco[8] = {
6945 [0] = 3200000,
6946 [1] = 4000000,
6947 [2] = 5333333,
6948 [3] = 4800000,
6949 };
6950 static const unsigned int ctg_vco[8] = {
6951 [0] = 3200000,
6952 [1] = 4000000,
6953 [2] = 5333333,
6954 [3] = 6400000,
6955 [4] = 2666667,
6956 [5] = 4266667,
6957 };
6958 const unsigned int *vco_table;
6959 unsigned int vco;
6960 uint8_t tmp = 0;
6961
6962 /* FIXME other chipsets? */
6963 if (IS_GM45(dev))
6964 vco_table = ctg_vco;
6965 else if (IS_G4X(dev))
6966 vco_table = elk_vco;
6967 else if (IS_CRESTLINE(dev))
6968 vco_table = cl_vco;
6969 else if (IS_PINEVIEW(dev))
6970 vco_table = pnv_vco;
6971 else if (IS_G33(dev))
6972 vco_table = blb_vco;
6973 else
6974 return 0;
6975
6976 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6977
6978 vco = vco_table[tmp & 0x7];
6979 if (vco == 0)
6980 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6981 else
6982 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6983
6984 return vco;
6985}
6986
6987static int gm45_get_display_clock_speed(struct drm_device *dev)
6988{
6989 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6990 uint16_t tmp = 0;
6991
6992 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6993
6994 cdclk_sel = (tmp >> 12) & 0x1;
6995
6996 switch (vco) {
6997 case 2666667:
6998 case 4000000:
6999 case 5333333:
7000 return cdclk_sel ? 333333 : 222222;
7001 case 3200000:
7002 return cdclk_sel ? 320000 : 228571;
7003 default:
7004 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7005 return 222222;
7006 }
7007}
7008
7009static int i965gm_get_display_clock_speed(struct drm_device *dev)
7010{
7011 static const uint8_t div_3200[] = { 16, 10, 8 };
7012 static const uint8_t div_4000[] = { 20, 12, 10 };
7013 static const uint8_t div_5333[] = { 24, 16, 14 };
7014 const uint8_t *div_table;
7015 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7016 uint16_t tmp = 0;
7017
7018 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7019
7020 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7021
7022 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7023 goto fail;
7024
7025 switch (vco) {
7026 case 3200000:
7027 div_table = div_3200;
7028 break;
7029 case 4000000:
7030 div_table = div_4000;
7031 break;
7032 case 5333333:
7033 div_table = div_5333;
7034 break;
7035 default:
7036 goto fail;
7037 }
7038
7039 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7040
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007041fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007042 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7043 return 200000;
7044}
7045
7046static int g33_get_display_clock_speed(struct drm_device *dev)
7047{
7048 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7049 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7050 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7051 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7052 const uint8_t *div_table;
7053 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7054 uint16_t tmp = 0;
7055
7056 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7057
7058 cdclk_sel = (tmp >> 4) & 0x7;
7059
7060 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7061 goto fail;
7062
7063 switch (vco) {
7064 case 3200000:
7065 div_table = div_3200;
7066 break;
7067 case 4000000:
7068 div_table = div_4000;
7069 break;
7070 case 4800000:
7071 div_table = div_4800;
7072 break;
7073 case 5333333:
7074 div_table = div_5333;
7075 break;
7076 default:
7077 goto fail;
7078 }
7079
7080 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7081
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007082fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007083 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7084 return 190476;
7085}
7086
Zhenyu Wang2c072452009-06-05 15:38:42 +08007087static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007088intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007089{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007090 while (*num > DATA_LINK_M_N_MASK ||
7091 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007092 *num >>= 1;
7093 *den >>= 1;
7094 }
7095}
7096
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007097static void compute_m_n(unsigned int m, unsigned int n,
7098 uint32_t *ret_m, uint32_t *ret_n)
7099{
7100 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7101 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7102 intel_reduce_m_n_ratio(ret_m, ret_n);
7103}
7104
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007105void
7106intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7107 int pixel_clock, int link_clock,
7108 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007109{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007110 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007111
7112 compute_m_n(bits_per_pixel * pixel_clock,
7113 link_clock * nlanes * 8,
7114 &m_n->gmch_m, &m_n->gmch_n);
7115
7116 compute_m_n(pixel_clock, link_clock,
7117 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007118}
7119
Chris Wilsona7615032011-01-12 17:04:08 +00007120static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7121{
Jani Nikulad330a952014-01-21 11:24:25 +02007122 if (i915.panel_use_ssc >= 0)
7123 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007124 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007125 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007126}
7127
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007128static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7129 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007130{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007131 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007132 struct drm_i915_private *dev_priv = dev->dev_private;
7133 int refclk;
7134
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007135 WARN_ON(!crtc_state->base.state);
7136
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007137 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007138 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007139 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007140 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007141 refclk = dev_priv->vbt.lvds_ssc_freq;
7142 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007143 } else if (!IS_GEN2(dev)) {
7144 refclk = 96000;
7145 } else {
7146 refclk = 48000;
7147 }
7148
7149 return refclk;
7150}
7151
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007152static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007153{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007154 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007155}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007156
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007157static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7158{
7159 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007160}
7161
Daniel Vetterf47709a2013-03-28 10:42:02 +01007162static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007163 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007164 intel_clock_t *reduced_clock)
7165{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007166 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007167 u32 fp, fp2 = 0;
7168
7169 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007170 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007171 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007172 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007173 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007174 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007175 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007176 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007177 }
7178
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007179 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007180
Daniel Vetterf47709a2013-03-28 10:42:02 +01007181 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007182 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007183 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007184 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007185 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007186 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007187 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007188 }
7189}
7190
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007191static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7192 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007193{
7194 u32 reg_val;
7195
7196 /*
7197 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7198 * and set it to a reasonable value instead.
7199 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007200 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007201 reg_val &= 0xffffff00;
7202 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007203 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007204
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007205 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007206 reg_val &= 0x8cffffff;
7207 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007208 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007209
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007210 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007211 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007212 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007213
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007214 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007215 reg_val &= 0x00ffffff;
7216 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007217 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007218}
7219
Daniel Vetterb5518422013-05-03 11:49:48 +02007220static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7221 struct intel_link_m_n *m_n)
7222{
7223 struct drm_device *dev = crtc->base.dev;
7224 struct drm_i915_private *dev_priv = dev->dev_private;
7225 int pipe = crtc->pipe;
7226
Daniel Vettere3b95f12013-05-03 11:49:49 +02007227 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7228 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7229 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7230 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007231}
7232
7233static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007234 struct intel_link_m_n *m_n,
7235 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007236{
7237 struct drm_device *dev = crtc->base.dev;
7238 struct drm_i915_private *dev_priv = dev->dev_private;
7239 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007240 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007241
7242 if (INTEL_INFO(dev)->gen >= 5) {
7243 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7244 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7245 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7246 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007247 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7248 * for gen < 8) and if DRRS is supported (to make sure the
7249 * registers are not unnecessarily accessed).
7250 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307251 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007252 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007253 I915_WRITE(PIPE_DATA_M2(transcoder),
7254 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7255 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7256 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7257 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7258 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007259 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007260 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7261 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7262 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7263 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007264 }
7265}
7266
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307267void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007268{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307269 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7270
7271 if (m_n == M1_N1) {
7272 dp_m_n = &crtc->config->dp_m_n;
7273 dp_m2_n2 = &crtc->config->dp_m2_n2;
7274 } else if (m_n == M2_N2) {
7275
7276 /*
7277 * M2_N2 registers are not supported. Hence m2_n2 divider value
7278 * needs to be programmed into M1_N1.
7279 */
7280 dp_m_n = &crtc->config->dp_m2_n2;
7281 } else {
7282 DRM_ERROR("Unsupported divider value\n");
7283 return;
7284 }
7285
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007286 if (crtc->config->has_pch_encoder)
7287 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007288 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307289 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007290}
7291
Daniel Vetter251ac862015-06-18 10:30:24 +02007292static void vlv_compute_dpll(struct intel_crtc *crtc,
7293 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007294{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007295 u32 dpll, dpll_md;
7296
7297 /*
7298 * Enable DPIO clock input. We should never disable the reference
7299 * clock for pipe B, since VGA hotplug / manual detection depends
7300 * on it.
7301 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007302 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7303 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007304 /* We should never disable this, set it here for state tracking */
7305 if (crtc->pipe == PIPE_B)
7306 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7307 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007308 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007309
Ville Syrjäläd288f652014-10-28 13:20:22 +02007310 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007311 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007312 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007313}
7314
Ville Syrjäläd288f652014-10-28 13:20:22 +02007315static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007316 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007317{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007318 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007319 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007320 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007321 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007322 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007323 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007324
Ville Syrjäläa5805162015-05-26 20:42:30 +03007325 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007326
Ville Syrjäläd288f652014-10-28 13:20:22 +02007327 bestn = pipe_config->dpll.n;
7328 bestm1 = pipe_config->dpll.m1;
7329 bestm2 = pipe_config->dpll.m2;
7330 bestp1 = pipe_config->dpll.p1;
7331 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007332
Jesse Barnes89b667f2013-04-18 14:51:36 -07007333 /* See eDP HDMI DPIO driver vbios notes doc */
7334
7335 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007336 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007337 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007338
7339 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007340 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007341
7342 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007343 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007344 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007345 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007346
7347 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007348 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007349
7350 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007351 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7352 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7353 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007354 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007355
7356 /*
7357 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7358 * but we don't support that).
7359 * Note: don't use the DAC post divider as it seems unstable.
7360 */
7361 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007362 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007363
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007364 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007365 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007366
Jesse Barnes89b667f2013-04-18 14:51:36 -07007367 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007368 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7370 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007371 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007372 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007373 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007374 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007375 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007376
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007377 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007378 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007379 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007380 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007381 0x0df40000);
7382 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007383 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007384 0x0df70000);
7385 } else { /* HDMI or VGA */
7386 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007387 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007388 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007389 0x0df70000);
7390 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007392 0x0df40000);
7393 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007394
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007395 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007396 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007397 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7398 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007399 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007400 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007401
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007402 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007403 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007404}
7405
Daniel Vetter251ac862015-06-18 10:30:24 +02007406static void chv_compute_dpll(struct intel_crtc *crtc,
7407 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007408{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007409 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7410 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007411 DPLL_VCO_ENABLE;
7412 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007413 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007414
Ville Syrjäläd288f652014-10-28 13:20:22 +02007415 pipe_config->dpll_hw_state.dpll_md =
7416 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007417}
7418
Ville Syrjäläd288f652014-10-28 13:20:22 +02007419static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007420 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007421{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007422 struct drm_device *dev = crtc->base.dev;
7423 struct drm_i915_private *dev_priv = dev->dev_private;
7424 int pipe = crtc->pipe;
7425 int dpll_reg = DPLL(crtc->pipe);
7426 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307427 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007428 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307429 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307430 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007431
Ville Syrjäläd288f652014-10-28 13:20:22 +02007432 bestn = pipe_config->dpll.n;
7433 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7434 bestm1 = pipe_config->dpll.m1;
7435 bestm2 = pipe_config->dpll.m2 >> 22;
7436 bestp1 = pipe_config->dpll.p1;
7437 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307438 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307439 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307440 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007441
7442 /*
7443 * Enable Refclk and SSC
7444 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007445 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007446 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007447
Ville Syrjäläa5805162015-05-26 20:42:30 +03007448 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007449
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007450 /* p1 and p2 divider */
7451 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7452 5 << DPIO_CHV_S1_DIV_SHIFT |
7453 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7454 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7455 1 << DPIO_CHV_K_DIV_SHIFT);
7456
7457 /* Feedback post-divider - m2 */
7458 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7459
7460 /* Feedback refclk divider - n and m1 */
7461 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7462 DPIO_CHV_M1_DIV_BY_2 |
7463 1 << DPIO_CHV_N_DIV_SHIFT);
7464
7465 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307466 if (bestm2_frac)
7467 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007468
7469 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307470 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7471 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7472 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7473 if (bestm2_frac)
7474 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7475 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007476
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307477 /* Program digital lock detect threshold */
7478 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7479 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7480 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7481 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7482 if (!bestm2_frac)
7483 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7484 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7485
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007486 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307487 if (vco == 5400000) {
7488 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7489 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7490 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7491 tribuf_calcntr = 0x9;
7492 } else if (vco <= 6200000) {
7493 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7494 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7495 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7496 tribuf_calcntr = 0x9;
7497 } else if (vco <= 6480000) {
7498 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7499 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7500 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7501 tribuf_calcntr = 0x8;
7502 } else {
7503 /* Not supported. Apply the same limits as in the max case */
7504 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7505 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7506 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7507 tribuf_calcntr = 0;
7508 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007509 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7510
Ville Syrjälä968040b2015-03-11 22:52:08 +02007511 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307512 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7513 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7514 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7515
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007516 /* AFC Recal */
7517 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7518 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7519 DPIO_AFC_RECAL);
7520
Ville Syrjäläa5805162015-05-26 20:42:30 +03007521 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007522}
7523
Ville Syrjäläd288f652014-10-28 13:20:22 +02007524/**
7525 * vlv_force_pll_on - forcibly enable just the PLL
7526 * @dev_priv: i915 private structure
7527 * @pipe: pipe PLL to enable
7528 * @dpll: PLL configuration
7529 *
7530 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7531 * in cases where we need the PLL enabled even when @pipe is not going to
7532 * be enabled.
7533 */
7534void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7535 const struct dpll *dpll)
7536{
7537 struct intel_crtc *crtc =
7538 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007539 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007540 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007541 .pixel_multiplier = 1,
7542 .dpll = *dpll,
7543 };
7544
7545 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007546 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007547 chv_prepare_pll(crtc, &pipe_config);
7548 chv_enable_pll(crtc, &pipe_config);
7549 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007550 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007551 vlv_prepare_pll(crtc, &pipe_config);
7552 vlv_enable_pll(crtc, &pipe_config);
7553 }
7554}
7555
7556/**
7557 * vlv_force_pll_off - forcibly disable just the PLL
7558 * @dev_priv: i915 private structure
7559 * @pipe: pipe PLL to disable
7560 *
7561 * Disable the PLL for @pipe. To be used in cases where we need
7562 * the PLL enabled even when @pipe is not going to be enabled.
7563 */
7564void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7565{
7566 if (IS_CHERRYVIEW(dev))
7567 chv_disable_pll(to_i915(dev), pipe);
7568 else
7569 vlv_disable_pll(to_i915(dev), pipe);
7570}
7571
Daniel Vetter251ac862015-06-18 10:30:24 +02007572static void i9xx_compute_dpll(struct intel_crtc *crtc,
7573 struct intel_crtc_state *crtc_state,
7574 intel_clock_t *reduced_clock,
7575 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007577 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007579 u32 dpll;
7580 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007581 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007582
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007583 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307584
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007585 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7586 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587
7588 dpll = DPLL_VGA_MODE_DIS;
7589
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007590 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007591 dpll |= DPLLB_MODE_LVDS;
7592 else
7593 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007594
Daniel Vetteref1b4602013-06-01 17:17:04 +02007595 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007596 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007597 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007599
7600 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007601 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007602
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007603 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007604 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007605
7606 /* compute bitmask from p1 value */
7607 if (IS_PINEVIEW(dev))
7608 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7609 else {
7610 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7611 if (IS_G4X(dev) && reduced_clock)
7612 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7613 }
7614 switch (clock->p2) {
7615 case 5:
7616 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7617 break;
7618 case 7:
7619 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7620 break;
7621 case 10:
7622 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7623 break;
7624 case 14:
7625 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7626 break;
7627 }
7628 if (INTEL_INFO(dev)->gen >= 4)
7629 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7630
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007631 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007633 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007634 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7635 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7636 else
7637 dpll |= PLL_REF_INPUT_DREFCLK;
7638
7639 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007640 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007641
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007642 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007643 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007644 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007645 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007646 }
7647}
7648
Daniel Vetter251ac862015-06-18 10:30:24 +02007649static void i8xx_compute_dpll(struct intel_crtc *crtc,
7650 struct intel_crtc_state *crtc_state,
7651 intel_clock_t *reduced_clock,
7652 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007653{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007654 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007656 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007657 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007658
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007659 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307660
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007661 dpll = DPLL_VGA_MODE_DIS;
7662
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007663 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007664 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7665 } else {
7666 if (clock->p1 == 2)
7667 dpll |= PLL_P1_DIVIDE_BY_TWO;
7668 else
7669 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7670 if (clock->p2 == 4)
7671 dpll |= PLL_P2_DIVIDE_BY_4;
7672 }
7673
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007674 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007675 dpll |= DPLL_DVO_2X_MODE;
7676
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007677 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007678 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7679 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7680 else
7681 dpll |= PLL_REF_INPUT_DREFCLK;
7682
7683 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007684 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007685}
7686
Daniel Vetter8a654f32013-06-01 17:16:22 +02007687static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007688{
7689 struct drm_device *dev = intel_crtc->base.dev;
7690 struct drm_i915_private *dev_priv = dev->dev_private;
7691 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007692 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007693 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007694 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007695 uint32_t crtc_vtotal, crtc_vblank_end;
7696 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007697
7698 /* We need to be careful not to changed the adjusted mode, for otherwise
7699 * the hw state checker will get angry at the mismatch. */
7700 crtc_vtotal = adjusted_mode->crtc_vtotal;
7701 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007702
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007703 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007704 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007705 crtc_vtotal -= 1;
7706 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007707
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007708 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007709 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7710 else
7711 vsyncshift = adjusted_mode->crtc_hsync_start -
7712 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007713 if (vsyncshift < 0)
7714 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007715 }
7716
7717 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007718 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007719
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007720 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007721 (adjusted_mode->crtc_hdisplay - 1) |
7722 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007723 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007724 (adjusted_mode->crtc_hblank_start - 1) |
7725 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007726 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007727 (adjusted_mode->crtc_hsync_start - 1) |
7728 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7729
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007730 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007731 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007732 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007733 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007734 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007735 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007736 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007737 (adjusted_mode->crtc_vsync_start - 1) |
7738 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7739
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007740 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7741 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7742 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7743 * bits. */
7744 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7745 (pipe == PIPE_B || pipe == PIPE_C))
7746 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7747
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007748 /* pipesrc controls the size that is scaled from, which should
7749 * always be the user's requested size.
7750 */
7751 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007752 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7753 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007754}
7755
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007756static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007757 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007758{
7759 struct drm_device *dev = crtc->base.dev;
7760 struct drm_i915_private *dev_priv = dev->dev_private;
7761 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7762 uint32_t tmp;
7763
7764 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007765 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7766 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007767 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007768 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7769 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007770 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007771 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7772 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007773
7774 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007775 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7776 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007777 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007778 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7779 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007780 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007781 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7782 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007783
7784 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007785 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7786 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7787 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007788 }
7789
7790 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007791 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7792 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7793
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007794 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7795 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007796}
7797
Daniel Vetterf6a83282014-02-11 15:28:57 -08007798void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007799 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007800{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007801 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7802 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7803 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7804 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007805
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007806 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7807 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7808 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7809 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007810
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007811 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007812 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007813
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007814 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7815 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007816
7817 mode->hsync = drm_mode_hsync(mode);
7818 mode->vrefresh = drm_mode_vrefresh(mode);
7819 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007820}
7821
Daniel Vetter84b046f2013-02-19 18:48:54 +01007822static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7823{
7824 struct drm_device *dev = intel_crtc->base.dev;
7825 struct drm_i915_private *dev_priv = dev->dev_private;
7826 uint32_t pipeconf;
7827
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007828 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007829
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007830 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7831 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7832 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007833
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007834 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007835 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007836
Daniel Vetterff9ce462013-04-24 14:57:17 +02007837 /* only g4x and later have fancy bpc/dither controls */
7838 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007839 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007840 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007841 pipeconf |= PIPECONF_DITHER_EN |
7842 PIPECONF_DITHER_TYPE_SP;
7843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007844 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007845 case 18:
7846 pipeconf |= PIPECONF_6BPC;
7847 break;
7848 case 24:
7849 pipeconf |= PIPECONF_8BPC;
7850 break;
7851 case 30:
7852 pipeconf |= PIPECONF_10BPC;
7853 break;
7854 default:
7855 /* Case prevented by intel_choose_pipe_bpp_dither. */
7856 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007857 }
7858 }
7859
7860 if (HAS_PIPE_CXSR(dev)) {
7861 if (intel_crtc->lowfreq_avail) {
7862 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7863 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7864 } else {
7865 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007866 }
7867 }
7868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007869 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007870 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007871 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007872 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7873 else
7874 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7875 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007876 pipeconf |= PIPECONF_PROGRESSIVE;
7877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007878 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007879 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007880
Daniel Vetter84b046f2013-02-19 18:48:54 +01007881 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7882 POSTING_READ(PIPECONF(intel_crtc->pipe));
7883}
7884
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007885static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7886 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007887{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007888 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007889 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007890 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007891 intel_clock_t clock;
7892 bool ok;
7893 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007894 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007895 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007896 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007897 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007898 struct drm_connector_state *connector_state;
7899 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007900
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007901 memset(&crtc_state->dpll_hw_state, 0,
7902 sizeof(crtc_state->dpll_hw_state));
7903
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007904 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007905 if (connector_state->crtc != &crtc->base)
7906 continue;
7907
7908 encoder = to_intel_encoder(connector_state->best_encoder);
7909
Chris Wilson5eddb702010-09-11 13:48:45 +01007910 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007911 case INTEL_OUTPUT_DSI:
7912 is_dsi = true;
7913 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007914 default:
7915 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007916 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007917
Eric Anholtc751ce42010-03-25 11:48:48 -07007918 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007919 }
7920
Jani Nikulaf2335332013-09-13 11:03:09 +03007921 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007922 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007923
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007924 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007925 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007926
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007927 /*
7928 * Returns a set of divisors for the desired target clock with
7929 * the given refclk, or FALSE. The returned values represent
7930 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7931 * 2) / p1 / p2.
7932 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007933 limit = intel_limit(crtc_state, refclk);
7934 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007935 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007936 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007937 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007938 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7939 return -EINVAL;
7940 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007941
Jani Nikulaf2335332013-09-13 11:03:09 +03007942 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007943 crtc_state->dpll.n = clock.n;
7944 crtc_state->dpll.m1 = clock.m1;
7945 crtc_state->dpll.m2 = clock.m2;
7946 crtc_state->dpll.p1 = clock.p1;
7947 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007948 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007949
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007950 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007951 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007952 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007953 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007954 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007955 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007956 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007957 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007958 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007959 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007960 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007961
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007962 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007963}
7964
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007965static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007966 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007967{
7968 struct drm_device *dev = crtc->base.dev;
7969 struct drm_i915_private *dev_priv = dev->dev_private;
7970 uint32_t tmp;
7971
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007972 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7973 return;
7974
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007975 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007976 if (!(tmp & PFIT_ENABLE))
7977 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007978
Daniel Vetter06922822013-07-11 13:35:40 +02007979 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007980 if (INTEL_INFO(dev)->gen < 4) {
7981 if (crtc->pipe != PIPE_B)
7982 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007983 } else {
7984 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7985 return;
7986 }
7987
Daniel Vetter06922822013-07-11 13:35:40 +02007988 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007989 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7990 if (INTEL_INFO(dev)->gen < 5)
7991 pipe_config->gmch_pfit.lvds_border_bits =
7992 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7993}
7994
Jesse Barnesacbec812013-09-20 11:29:32 -07007995static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007996 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007997{
7998 struct drm_device *dev = crtc->base.dev;
7999 struct drm_i915_private *dev_priv = dev->dev_private;
8000 int pipe = pipe_config->cpu_transcoder;
8001 intel_clock_t clock;
8002 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008003 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008004
Shobhit Kumarf573de52014-07-30 20:32:37 +05308005 /* In case of MIPI DPLL will not even be used */
8006 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8007 return;
8008
Ville Syrjäläa5805162015-05-26 20:42:30 +03008009 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008010 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008011 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008012
8013 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8014 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8015 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8016 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8017 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8018
Imre Deakdccbea32015-06-22 23:35:51 +03008019 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008020}
8021
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008022static void
8023i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8024 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008025{
8026 struct drm_device *dev = crtc->base.dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
8028 u32 val, base, offset;
8029 int pipe = crtc->pipe, plane = crtc->plane;
8030 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008031 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008032 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008033 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008034
Damien Lespiau42a7b082015-02-05 19:35:13 +00008035 val = I915_READ(DSPCNTR(plane));
8036 if (!(val & DISPLAY_PLANE_ENABLE))
8037 return;
8038
Damien Lespiaud9806c92015-01-21 14:07:19 +00008039 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008040 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008041 DRM_DEBUG_KMS("failed to alloc fb\n");
8042 return;
8043 }
8044
Damien Lespiau1b842c82015-01-21 13:50:54 +00008045 fb = &intel_fb->base;
8046
Daniel Vetter18c52472015-02-10 17:16:09 +00008047 if (INTEL_INFO(dev)->gen >= 4) {
8048 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008049 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008050 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8051 }
8052 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008053
8054 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008055 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008056 fb->pixel_format = fourcc;
8057 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008058
8059 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008060 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008061 offset = I915_READ(DSPTILEOFF(plane));
8062 else
8063 offset = I915_READ(DSPLINOFF(plane));
8064 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8065 } else {
8066 base = I915_READ(DSPADDR(plane));
8067 }
8068 plane_config->base = base;
8069
8070 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008071 fb->width = ((val >> 16) & 0xfff) + 1;
8072 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008073
8074 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008075 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008076
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008077 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008078 fb->pixel_format,
8079 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008080
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008081 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008082
Damien Lespiau2844a922015-01-20 12:51:48 +00008083 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8084 pipe_name(pipe), plane, fb->width, fb->height,
8085 fb->bits_per_pixel, base, fb->pitches[0],
8086 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008087
Damien Lespiau2d140302015-02-05 17:22:18 +00008088 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008089}
8090
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008091static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008092 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008093{
8094 struct drm_device *dev = crtc->base.dev;
8095 struct drm_i915_private *dev_priv = dev->dev_private;
8096 int pipe = pipe_config->cpu_transcoder;
8097 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8098 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008099 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008100 int refclk = 100000;
8101
Ville Syrjäläa5805162015-05-26 20:42:30 +03008102 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008103 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8104 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8105 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8106 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008107 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008108 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008109
8110 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008111 clock.m2 = (pll_dw0 & 0xff) << 22;
8112 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8113 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008114 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8115 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8116 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8117
Imre Deakdccbea32015-06-22 23:35:51 +03008118 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008119}
8120
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008121static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008122 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008123{
8124 struct drm_device *dev = crtc->base.dev;
8125 struct drm_i915_private *dev_priv = dev->dev_private;
8126 uint32_t tmp;
8127
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008128 if (!intel_display_power_is_enabled(dev_priv,
8129 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008130 return false;
8131
Daniel Vettere143a212013-07-04 12:01:15 +02008132 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008133 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008134
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008135 tmp = I915_READ(PIPECONF(crtc->pipe));
8136 if (!(tmp & PIPECONF_ENABLE))
8137 return false;
8138
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008139 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8140 switch (tmp & PIPECONF_BPC_MASK) {
8141 case PIPECONF_6BPC:
8142 pipe_config->pipe_bpp = 18;
8143 break;
8144 case PIPECONF_8BPC:
8145 pipe_config->pipe_bpp = 24;
8146 break;
8147 case PIPECONF_10BPC:
8148 pipe_config->pipe_bpp = 30;
8149 break;
8150 default:
8151 break;
8152 }
8153 }
8154
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008155 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8156 pipe_config->limited_color_range = true;
8157
Ville Syrjälä282740f2013-09-04 18:30:03 +03008158 if (INTEL_INFO(dev)->gen < 4)
8159 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8160
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008161 intel_get_pipe_timings(crtc, pipe_config);
8162
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008163 i9xx_get_pfit_config(crtc, pipe_config);
8164
Daniel Vetter6c49f242013-06-06 12:45:25 +02008165 if (INTEL_INFO(dev)->gen >= 4) {
8166 tmp = I915_READ(DPLL_MD(crtc->pipe));
8167 pipe_config->pixel_multiplier =
8168 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8169 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008170 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008171 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8172 tmp = I915_READ(DPLL(crtc->pipe));
8173 pipe_config->pixel_multiplier =
8174 ((tmp & SDVO_MULTIPLIER_MASK)
8175 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8176 } else {
8177 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8178 * port and will be fixed up in the encoder->get_config
8179 * function. */
8180 pipe_config->pixel_multiplier = 1;
8181 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008182 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8183 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008184 /*
8185 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8186 * on 830. Filter it out here so that we don't
8187 * report errors due to that.
8188 */
8189 if (IS_I830(dev))
8190 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8191
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008192 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8193 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008194 } else {
8195 /* Mask out read-only status bits. */
8196 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8197 DPLL_PORTC_READY_MASK |
8198 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008199 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008200
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008201 if (IS_CHERRYVIEW(dev))
8202 chv_crtc_clock_get(crtc, pipe_config);
8203 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008204 vlv_crtc_clock_get(crtc, pipe_config);
8205 else
8206 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008207
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008208 return true;
8209}
8210
Paulo Zanonidde86e22012-12-01 12:04:25 -02008211static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008212{
8213 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008214 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008215 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008216 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008217 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008218 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008219 bool has_ck505 = false;
8220 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008221
8222 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008223 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008224 switch (encoder->type) {
8225 case INTEL_OUTPUT_LVDS:
8226 has_panel = true;
8227 has_lvds = true;
8228 break;
8229 case INTEL_OUTPUT_EDP:
8230 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008231 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008232 has_cpu_edp = true;
8233 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008234 default:
8235 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008236 }
8237 }
8238
Keith Packard99eb6a02011-09-26 14:29:12 -07008239 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008240 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008241 can_ssc = has_ck505;
8242 } else {
8243 has_ck505 = false;
8244 can_ssc = true;
8245 }
8246
Imre Deak2de69052013-05-08 13:14:04 +03008247 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8248 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008249
8250 /* Ironlake: try to setup display ref clock before DPLL
8251 * enabling. This is only under driver's control after
8252 * PCH B stepping, previous chipset stepping should be
8253 * ignoring this setting.
8254 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008256
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257 /* As we must carefully and slowly disable/enable each source in turn,
8258 * compute the final state we want first and check if we need to
8259 * make any changes at all.
8260 */
8261 final = val;
8262 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008263 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008265 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8267
8268 final &= ~DREF_SSC_SOURCE_MASK;
8269 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8270 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008271
Keith Packard199e5d72011-09-22 12:01:57 -07008272 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008273 final |= DREF_SSC_SOURCE_ENABLE;
8274
8275 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8276 final |= DREF_SSC1_ENABLE;
8277
8278 if (has_cpu_edp) {
8279 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8280 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8281 else
8282 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8283 } else
8284 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8285 } else {
8286 final |= DREF_SSC_SOURCE_DISABLE;
8287 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8288 }
8289
8290 if (final == val)
8291 return;
8292
8293 /* Always enable nonspread source */
8294 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8295
8296 if (has_ck505)
8297 val |= DREF_NONSPREAD_CK505_ENABLE;
8298 else
8299 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8300
8301 if (has_panel) {
8302 val &= ~DREF_SSC_SOURCE_MASK;
8303 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008304
Keith Packard199e5d72011-09-22 12:01:57 -07008305 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008306 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008307 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008308 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008309 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008310 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008311
8312 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008314 POSTING_READ(PCH_DREF_CONTROL);
8315 udelay(200);
8316
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008317 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008318
8319 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008320 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008321 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008322 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008323 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008324 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008326 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008327 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008328
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008329 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008330 POSTING_READ(PCH_DREF_CONTROL);
8331 udelay(200);
8332 } else {
8333 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8334
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008335 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008336
8337 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008338 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008339
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008340 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008341 POSTING_READ(PCH_DREF_CONTROL);
8342 udelay(200);
8343
8344 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008345 val &= ~DREF_SSC_SOURCE_MASK;
8346 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008347
8348 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008349 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008350
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008351 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008352 POSTING_READ(PCH_DREF_CONTROL);
8353 udelay(200);
8354 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008355
8356 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008357}
8358
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008359static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008360{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008361 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008363 tmp = I915_READ(SOUTH_CHICKEN2);
8364 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8365 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008366
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008367 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8368 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8369 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008370
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008371 tmp = I915_READ(SOUTH_CHICKEN2);
8372 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8373 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008375 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8376 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8377 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008378}
8379
8380/* WaMPhyProgramming:hsw */
8381static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8382{
8383 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008384
8385 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8386 tmp &= ~(0xFF << 24);
8387 tmp |= (0x12 << 24);
8388 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8389
Paulo Zanonidde86e22012-12-01 12:04:25 -02008390 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8391 tmp |= (1 << 11);
8392 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8393
8394 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8395 tmp |= (1 << 11);
8396 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8397
Paulo Zanonidde86e22012-12-01 12:04:25 -02008398 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8399 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8400 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8401
8402 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8403 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8404 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8405
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008406 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8407 tmp &= ~(7 << 13);
8408 tmp |= (5 << 13);
8409 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008410
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008411 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8412 tmp &= ~(7 << 13);
8413 tmp |= (5 << 13);
8414 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008415
8416 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8417 tmp &= ~0xFF;
8418 tmp |= 0x1C;
8419 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8420
8421 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8422 tmp &= ~0xFF;
8423 tmp |= 0x1C;
8424 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8425
8426 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8427 tmp &= ~(0xFF << 16);
8428 tmp |= (0x1C << 16);
8429 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8430
8431 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8432 tmp &= ~(0xFF << 16);
8433 tmp |= (0x1C << 16);
8434 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8435
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008436 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8437 tmp |= (1 << 27);
8438 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008439
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008440 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8441 tmp |= (1 << 27);
8442 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008443
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008444 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8445 tmp &= ~(0xF << 28);
8446 tmp |= (4 << 28);
8447 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008448
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008449 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8450 tmp &= ~(0xF << 28);
8451 tmp |= (4 << 28);
8452 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008453}
8454
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008455/* Implements 3 different sequences from BSpec chapter "Display iCLK
8456 * Programming" based on the parameters passed:
8457 * - Sequence to enable CLKOUT_DP
8458 * - Sequence to enable CLKOUT_DP without spread
8459 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8460 */
8461static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8462 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008463{
8464 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008465 uint32_t reg, tmp;
8466
8467 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8468 with_spread = true;
8469 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8470 with_fdi, "LP PCH doesn't have FDI\n"))
8471 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008472
Ville Syrjäläa5805162015-05-26 20:42:30 +03008473 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008474
8475 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8476 tmp &= ~SBI_SSCCTL_DISABLE;
8477 tmp |= SBI_SSCCTL_PATHALT;
8478 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8479
8480 udelay(24);
8481
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008482 if (with_spread) {
8483 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8484 tmp &= ~SBI_SSCCTL_PATHALT;
8485 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008486
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008487 if (with_fdi) {
8488 lpt_reset_fdi_mphy(dev_priv);
8489 lpt_program_fdi_mphy(dev_priv);
8490 }
8491 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008492
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008493 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8494 SBI_GEN0 : SBI_DBUFF0;
8495 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8496 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8497 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008498
Ville Syrjäläa5805162015-05-26 20:42:30 +03008499 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008500}
8501
Paulo Zanoni47701c32013-07-23 11:19:25 -03008502/* Sequence to disable CLKOUT_DP */
8503static void lpt_disable_clkout_dp(struct drm_device *dev)
8504{
8505 struct drm_i915_private *dev_priv = dev->dev_private;
8506 uint32_t reg, tmp;
8507
Ville Syrjäläa5805162015-05-26 20:42:30 +03008508 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008509
8510 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8511 SBI_GEN0 : SBI_DBUFF0;
8512 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8513 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8514 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8515
8516 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8517 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8518 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8519 tmp |= SBI_SSCCTL_PATHALT;
8520 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8521 udelay(32);
8522 }
8523 tmp |= SBI_SSCCTL_DISABLE;
8524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8525 }
8526
Ville Syrjäläa5805162015-05-26 20:42:30 +03008527 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008528}
8529
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008530static void lpt_init_pch_refclk(struct drm_device *dev)
8531{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008532 struct intel_encoder *encoder;
8533 bool has_vga = false;
8534
Damien Lespiaub2784e12014-08-05 11:29:37 +01008535 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008536 switch (encoder->type) {
8537 case INTEL_OUTPUT_ANALOG:
8538 has_vga = true;
8539 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008540 default:
8541 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008542 }
8543 }
8544
Paulo Zanoni47701c32013-07-23 11:19:25 -03008545 if (has_vga)
8546 lpt_enable_clkout_dp(dev, true, true);
8547 else
8548 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008549}
8550
Paulo Zanonidde86e22012-12-01 12:04:25 -02008551/*
8552 * Initialize reference clocks when the driver loads
8553 */
8554void intel_init_pch_refclk(struct drm_device *dev)
8555{
8556 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8557 ironlake_init_pch_refclk(dev);
8558 else if (HAS_PCH_LPT(dev))
8559 lpt_init_pch_refclk(dev);
8560}
8561
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008562static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008563{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008564 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008565 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008566 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008567 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008568 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008569 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008570 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008571 bool is_lvds = false;
8572
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008573 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008574 if (connector_state->crtc != crtc_state->base.crtc)
8575 continue;
8576
8577 encoder = to_intel_encoder(connector_state->best_encoder);
8578
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008579 switch (encoder->type) {
8580 case INTEL_OUTPUT_LVDS:
8581 is_lvds = true;
8582 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008583 default:
8584 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008585 }
8586 num_connectors++;
8587 }
8588
8589 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008590 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008591 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008592 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008593 }
8594
8595 return 120000;
8596}
8597
Daniel Vetter6ff93602013-04-19 11:24:36 +02008598static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008599{
8600 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8602 int pipe = intel_crtc->pipe;
8603 uint32_t val;
8604
Daniel Vetter78114072013-06-13 00:54:57 +02008605 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008606
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008607 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008608 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008609 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008610 break;
8611 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008612 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008613 break;
8614 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008615 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008616 break;
8617 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008618 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008619 break;
8620 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008621 /* Case prevented by intel_choose_pipe_bpp_dither. */
8622 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008623 }
8624
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008625 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008626 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8627
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008628 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008629 val |= PIPECONF_INTERLACED_ILK;
8630 else
8631 val |= PIPECONF_PROGRESSIVE;
8632
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008633 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008634 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008635
Paulo Zanonic8203562012-09-12 10:06:29 -03008636 I915_WRITE(PIPECONF(pipe), val);
8637 POSTING_READ(PIPECONF(pipe));
8638}
8639
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008640/*
8641 * Set up the pipe CSC unit.
8642 *
8643 * Currently only full range RGB to limited range RGB conversion
8644 * is supported, but eventually this should handle various
8645 * RGB<->YCbCr scenarios as well.
8646 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008647static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008648{
8649 struct drm_device *dev = crtc->dev;
8650 struct drm_i915_private *dev_priv = dev->dev_private;
8651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8652 int pipe = intel_crtc->pipe;
8653 uint16_t coeff = 0x7800; /* 1.0 */
8654
8655 /*
8656 * TODO: Check what kind of values actually come out of the pipe
8657 * with these coeff/postoff values and adjust to get the best
8658 * accuracy. Perhaps we even need to take the bpc value into
8659 * consideration.
8660 */
8661
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008662 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008663 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8664
8665 /*
8666 * GY/GU and RY/RU should be the other way around according
8667 * to BSpec, but reality doesn't agree. Just set them up in
8668 * a way that results in the correct picture.
8669 */
8670 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8671 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8672
8673 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8674 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8675
8676 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8677 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8678
8679 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8680 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8681 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8682
8683 if (INTEL_INFO(dev)->gen > 6) {
8684 uint16_t postoff = 0;
8685
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008686 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008687 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008688
8689 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8690 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8691 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8692
8693 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8694 } else {
8695 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8696
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008697 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008698 mode |= CSC_BLACK_SCREEN_OFFSET;
8699
8700 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8701 }
8702}
8703
Daniel Vetter6ff93602013-04-19 11:24:36 +02008704static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008705{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008706 struct drm_device *dev = crtc->dev;
8707 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008709 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008710 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008711 uint32_t val;
8712
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008713 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008714
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008715 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008716 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8717
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008718 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008719 val |= PIPECONF_INTERLACED_ILK;
8720 else
8721 val |= PIPECONF_PROGRESSIVE;
8722
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008723 I915_WRITE(PIPECONF(cpu_transcoder), val);
8724 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008725
8726 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8727 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008728
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308729 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008730 val = 0;
8731
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008732 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008733 case 18:
8734 val |= PIPEMISC_DITHER_6_BPC;
8735 break;
8736 case 24:
8737 val |= PIPEMISC_DITHER_8_BPC;
8738 break;
8739 case 30:
8740 val |= PIPEMISC_DITHER_10_BPC;
8741 break;
8742 case 36:
8743 val |= PIPEMISC_DITHER_12_BPC;
8744 break;
8745 default:
8746 /* Case prevented by pipe_config_set_bpp. */
8747 BUG();
8748 }
8749
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008750 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008751 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8752
8753 I915_WRITE(PIPEMISC(pipe), val);
8754 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008755}
8756
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008757static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008758 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008759 intel_clock_t *clock,
8760 bool *has_reduced_clock,
8761 intel_clock_t *reduced_clock)
8762{
8763 struct drm_device *dev = crtc->dev;
8764 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008765 int refclk;
8766 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008767 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008768
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008769 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008770
8771 /*
8772 * Returns a set of divisors for the desired target clock with the given
8773 * refclk, or FALSE. The returned values represent the clock equation:
8774 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8775 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008776 limit = intel_limit(crtc_state, refclk);
8777 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008778 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008779 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008780 if (!ret)
8781 return false;
8782
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008783 return true;
8784}
8785
Paulo Zanonid4b19312012-11-29 11:29:32 -02008786int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8787{
8788 /*
8789 * Account for spread spectrum to avoid
8790 * oversubscribing the link. Max center spread
8791 * is 2.5%; use 5% for safety's sake.
8792 */
8793 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008794 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008795}
8796
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008797static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008798{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008799 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008800}
8801
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008802static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008803 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008804 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008805 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008806{
8807 struct drm_crtc *crtc = &intel_crtc->base;
8808 struct drm_device *dev = crtc->dev;
8809 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008810 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008811 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008812 struct drm_connector_state *connector_state;
8813 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008814 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008815 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008816 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008817
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008818 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008819 if (connector_state->crtc != crtc_state->base.crtc)
8820 continue;
8821
8822 encoder = to_intel_encoder(connector_state->best_encoder);
8823
8824 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008825 case INTEL_OUTPUT_LVDS:
8826 is_lvds = true;
8827 break;
8828 case INTEL_OUTPUT_SDVO:
8829 case INTEL_OUTPUT_HDMI:
8830 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008831 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008832 default:
8833 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008834 }
8835
8836 num_connectors++;
8837 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008838
Chris Wilsonc1858122010-12-03 21:35:48 +00008839 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008840 factor = 21;
8841 if (is_lvds) {
8842 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008843 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008844 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008845 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008846 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008847 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008848
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008849 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008850 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008851
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008852 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8853 *fp2 |= FP_CB_TUNE;
8854
Chris Wilson5eddb702010-09-11 13:48:45 +01008855 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008856
Eric Anholta07d6782011-03-30 13:01:08 -07008857 if (is_lvds)
8858 dpll |= DPLLB_MODE_LVDS;
8859 else
8860 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008861
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008863 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008864
8865 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008866 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008867 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008868 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008869
Eric Anholta07d6782011-03-30 13:01:08 -07008870 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008871 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008872 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008873 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008874
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008875 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008876 case 5:
8877 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8878 break;
8879 case 7:
8880 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8881 break;
8882 case 10:
8883 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8884 break;
8885 case 14:
8886 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8887 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008888 }
8889
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008890 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008891 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008892 else
8893 dpll |= PLL_REF_INPUT_DREFCLK;
8894
Daniel Vetter959e16d2013-06-05 13:34:21 +02008895 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008896}
8897
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008898static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8899 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008900{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008901 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008902 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008903 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008904 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008905 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008906 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008907
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008908 memset(&crtc_state->dpll_hw_state, 0,
8909 sizeof(crtc_state->dpll_hw_state));
8910
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008911 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008912
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008913 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8914 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8915
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008916 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008917 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008918 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008919 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8920 return -EINVAL;
8921 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008922 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008923 if (!crtc_state->clock_set) {
8924 crtc_state->dpll.n = clock.n;
8925 crtc_state->dpll.m1 = clock.m1;
8926 crtc_state->dpll.m2 = clock.m2;
8927 crtc_state->dpll.p1 = clock.p1;
8928 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008929 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008930
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008931 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008932 if (crtc_state->has_pch_encoder) {
8933 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008934 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008935 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008936
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008937 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008938 &fp, &reduced_clock,
8939 has_reduced_clock ? &fp2 : NULL);
8940
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008941 crtc_state->dpll_hw_state.dpll = dpll;
8942 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008943 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008944 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008945 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008947
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008948 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008949 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008950 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008951 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008952 return -EINVAL;
8953 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008954 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008955
Rodrigo Viviab585de2015-03-24 12:40:09 -07008956 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008957 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008958 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008959 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008960
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008961 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008962}
8963
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008964static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8965 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008966{
8967 struct drm_device *dev = crtc->base.dev;
8968 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008969 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008970
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008971 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8972 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8973 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8974 & ~TU_SIZE_MASK;
8975 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8976 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8977 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8978}
8979
8980static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8981 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008982 struct intel_link_m_n *m_n,
8983 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008984{
8985 struct drm_device *dev = crtc->base.dev;
8986 struct drm_i915_private *dev_priv = dev->dev_private;
8987 enum pipe pipe = crtc->pipe;
8988
8989 if (INTEL_INFO(dev)->gen >= 5) {
8990 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8991 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8992 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8993 & ~TU_SIZE_MASK;
8994 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8995 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8996 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008997 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8998 * gen < 8) and if DRRS is supported (to make sure the
8999 * registers are not unnecessarily read).
9000 */
9001 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009002 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009003 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9004 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9005 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9006 & ~TU_SIZE_MASK;
9007 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9008 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9009 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9010 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009011 } else {
9012 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9013 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9014 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9015 & ~TU_SIZE_MASK;
9016 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9017 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9018 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9019 }
9020}
9021
9022void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009023 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009024{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009025 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009026 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9027 else
9028 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009029 &pipe_config->dp_m_n,
9030 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009031}
9032
Daniel Vetter72419202013-04-04 13:28:53 +02009033static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009034 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009035{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009036 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009037 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009038}
9039
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009040static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009041 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009042{
9043 struct drm_device *dev = crtc->base.dev;
9044 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009045 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9046 uint32_t ps_ctrl = 0;
9047 int id = -1;
9048 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009049
Chandra Kondurua1b22782015-04-07 15:28:45 -07009050 /* find scaler attached to this pipe */
9051 for (i = 0; i < crtc->num_scalers; i++) {
9052 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9053 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9054 id = i;
9055 pipe_config->pch_pfit.enabled = true;
9056 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9057 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9058 break;
9059 }
9060 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009061
Chandra Kondurua1b22782015-04-07 15:28:45 -07009062 scaler_state->scaler_id = id;
9063 if (id >= 0) {
9064 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9065 } else {
9066 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009067 }
9068}
9069
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009070static void
9071skylake_get_initial_plane_config(struct intel_crtc *crtc,
9072 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009073{
9074 struct drm_device *dev = crtc->base.dev;
9075 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009076 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009077 int pipe = crtc->pipe;
9078 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009079 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009080 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009081 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009082
Damien Lespiaud9806c92015-01-21 14:07:19 +00009083 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009084 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009085 DRM_DEBUG_KMS("failed to alloc fb\n");
9086 return;
9087 }
9088
Damien Lespiau1b842c82015-01-21 13:50:54 +00009089 fb = &intel_fb->base;
9090
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009091 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009092 if (!(val & PLANE_CTL_ENABLE))
9093 goto error;
9094
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009095 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9096 fourcc = skl_format_to_fourcc(pixel_format,
9097 val & PLANE_CTL_ORDER_RGBX,
9098 val & PLANE_CTL_ALPHA_MASK);
9099 fb->pixel_format = fourcc;
9100 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9101
Damien Lespiau40f46282015-02-27 11:15:21 +00009102 tiling = val & PLANE_CTL_TILED_MASK;
9103 switch (tiling) {
9104 case PLANE_CTL_TILED_LINEAR:
9105 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9106 break;
9107 case PLANE_CTL_TILED_X:
9108 plane_config->tiling = I915_TILING_X;
9109 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9110 break;
9111 case PLANE_CTL_TILED_Y:
9112 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9113 break;
9114 case PLANE_CTL_TILED_YF:
9115 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9116 break;
9117 default:
9118 MISSING_CASE(tiling);
9119 goto error;
9120 }
9121
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009122 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9123 plane_config->base = base;
9124
9125 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9126
9127 val = I915_READ(PLANE_SIZE(pipe, 0));
9128 fb->height = ((val >> 16) & 0xfff) + 1;
9129 fb->width = ((val >> 0) & 0x1fff) + 1;
9130
9131 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009132 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9133 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009134 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9135
9136 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009137 fb->pixel_format,
9138 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009139
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009140 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009141
9142 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9143 pipe_name(pipe), fb->width, fb->height,
9144 fb->bits_per_pixel, base, fb->pitches[0],
9145 plane_config->size);
9146
Damien Lespiau2d140302015-02-05 17:22:18 +00009147 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009148 return;
9149
9150error:
9151 kfree(fb);
9152}
9153
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009154static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009155 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009156{
9157 struct drm_device *dev = crtc->base.dev;
9158 struct drm_i915_private *dev_priv = dev->dev_private;
9159 uint32_t tmp;
9160
9161 tmp = I915_READ(PF_CTL(crtc->pipe));
9162
9163 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009164 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009165 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9166 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009167
9168 /* We currently do not free assignements of panel fitters on
9169 * ivb/hsw (since we don't use the higher upscaling modes which
9170 * differentiates them) so just WARN about this case for now. */
9171 if (IS_GEN7(dev)) {
9172 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9173 PF_PIPE_SEL_IVB(crtc->pipe));
9174 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009175 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009176}
9177
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009178static void
9179ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9180 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009181{
9182 struct drm_device *dev = crtc->base.dev;
9183 struct drm_i915_private *dev_priv = dev->dev_private;
9184 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009185 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009186 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009187 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009188 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009189 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009190
Damien Lespiau42a7b082015-02-05 19:35:13 +00009191 val = I915_READ(DSPCNTR(pipe));
9192 if (!(val & DISPLAY_PLANE_ENABLE))
9193 return;
9194
Damien Lespiaud9806c92015-01-21 14:07:19 +00009195 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009196 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009197 DRM_DEBUG_KMS("failed to alloc fb\n");
9198 return;
9199 }
9200
Damien Lespiau1b842c82015-01-21 13:50:54 +00009201 fb = &intel_fb->base;
9202
Daniel Vetter18c52472015-02-10 17:16:09 +00009203 if (INTEL_INFO(dev)->gen >= 4) {
9204 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009205 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009206 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9207 }
9208 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009209
9210 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009211 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009212 fb->pixel_format = fourcc;
9213 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009214
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009215 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009216 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009217 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009218 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009219 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009220 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009221 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009222 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009223 }
9224 plane_config->base = base;
9225
9226 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009227 fb->width = ((val >> 16) & 0xfff) + 1;
9228 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009229
9230 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009231 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009232
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009233 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009234 fb->pixel_format,
9235 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009236
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009237 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009238
Damien Lespiau2844a922015-01-20 12:51:48 +00009239 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9240 pipe_name(pipe), fb->width, fb->height,
9241 fb->bits_per_pixel, base, fb->pitches[0],
9242 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009243
Damien Lespiau2d140302015-02-05 17:22:18 +00009244 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009245}
9246
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009247static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009248 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009249{
9250 struct drm_device *dev = crtc->base.dev;
9251 struct drm_i915_private *dev_priv = dev->dev_private;
9252 uint32_t tmp;
9253
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009254 if (!intel_display_power_is_enabled(dev_priv,
9255 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009256 return false;
9257
Daniel Vettere143a212013-07-04 12:01:15 +02009258 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009259 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009260
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009261 tmp = I915_READ(PIPECONF(crtc->pipe));
9262 if (!(tmp & PIPECONF_ENABLE))
9263 return false;
9264
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009265 switch (tmp & PIPECONF_BPC_MASK) {
9266 case PIPECONF_6BPC:
9267 pipe_config->pipe_bpp = 18;
9268 break;
9269 case PIPECONF_8BPC:
9270 pipe_config->pipe_bpp = 24;
9271 break;
9272 case PIPECONF_10BPC:
9273 pipe_config->pipe_bpp = 30;
9274 break;
9275 case PIPECONF_12BPC:
9276 pipe_config->pipe_bpp = 36;
9277 break;
9278 default:
9279 break;
9280 }
9281
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009282 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9283 pipe_config->limited_color_range = true;
9284
Daniel Vetterab9412b2013-05-03 11:49:46 +02009285 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009286 struct intel_shared_dpll *pll;
9287
Daniel Vetter88adfff2013-03-28 10:42:01 +01009288 pipe_config->has_pch_encoder = true;
9289
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009290 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9291 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9292 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009293
9294 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009295
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009296 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009297 pipe_config->shared_dpll =
9298 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009299 } else {
9300 tmp = I915_READ(PCH_DPLL_SEL);
9301 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9302 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9303 else
9304 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9305 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009306
9307 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9308
9309 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9310 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009311
9312 tmp = pipe_config->dpll_hw_state.dpll;
9313 pipe_config->pixel_multiplier =
9314 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9315 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009316
9317 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009318 } else {
9319 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009320 }
9321
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009322 intel_get_pipe_timings(crtc, pipe_config);
9323
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009324 ironlake_get_pfit_config(crtc, pipe_config);
9325
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009326 return true;
9327}
9328
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009329static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9330{
9331 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009332 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009334 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009335 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009336 pipe_name(crtc->pipe));
9337
Rob Clarke2c719b2014-12-15 13:56:32 -05009338 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9339 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9340 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9341 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9342 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9343 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009344 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009345 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009346 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009347 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009348 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009349 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009350 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009351 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009352 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009353
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009354 /*
9355 * In theory we can still leave IRQs enabled, as long as only the HPD
9356 * interrupts remain enabled. We used to check for that, but since it's
9357 * gen-specific and since we only disable LCPLL after we fully disable
9358 * the interrupts, the check below should be enough.
9359 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009360 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009361}
9362
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009363static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9364{
9365 struct drm_device *dev = dev_priv->dev;
9366
9367 if (IS_HASWELL(dev))
9368 return I915_READ(D_COMP_HSW);
9369 else
9370 return I915_READ(D_COMP_BDW);
9371}
9372
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009373static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9374{
9375 struct drm_device *dev = dev_priv->dev;
9376
9377 if (IS_HASWELL(dev)) {
9378 mutex_lock(&dev_priv->rps.hw_lock);
9379 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9380 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009381 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009382 mutex_unlock(&dev_priv->rps.hw_lock);
9383 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009384 I915_WRITE(D_COMP_BDW, val);
9385 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009386 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009387}
9388
9389/*
9390 * This function implements pieces of two sequences from BSpec:
9391 * - Sequence for display software to disable LCPLL
9392 * - Sequence for display software to allow package C8+
9393 * The steps implemented here are just the steps that actually touch the LCPLL
9394 * register. Callers should take care of disabling all the display engine
9395 * functions, doing the mode unset, fixing interrupts, etc.
9396 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009397static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9398 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009399{
9400 uint32_t val;
9401
9402 assert_can_disable_lcpll(dev_priv);
9403
9404 val = I915_READ(LCPLL_CTL);
9405
9406 if (switch_to_fclk) {
9407 val |= LCPLL_CD_SOURCE_FCLK;
9408 I915_WRITE(LCPLL_CTL, val);
9409
9410 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9411 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9412 DRM_ERROR("Switching to FCLK failed\n");
9413
9414 val = I915_READ(LCPLL_CTL);
9415 }
9416
9417 val |= LCPLL_PLL_DISABLE;
9418 I915_WRITE(LCPLL_CTL, val);
9419 POSTING_READ(LCPLL_CTL);
9420
9421 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9422 DRM_ERROR("LCPLL still locked\n");
9423
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009424 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009425 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009426 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009427 ndelay(100);
9428
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009429 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9430 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009431 DRM_ERROR("D_COMP RCOMP still in progress\n");
9432
9433 if (allow_power_down) {
9434 val = I915_READ(LCPLL_CTL);
9435 val |= LCPLL_POWER_DOWN_ALLOW;
9436 I915_WRITE(LCPLL_CTL, val);
9437 POSTING_READ(LCPLL_CTL);
9438 }
9439}
9440
9441/*
9442 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9443 * source.
9444 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009445static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009446{
9447 uint32_t val;
9448
9449 val = I915_READ(LCPLL_CTL);
9450
9451 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9452 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9453 return;
9454
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009455 /*
9456 * Make sure we're not on PC8 state before disabling PC8, otherwise
9457 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009458 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009459 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009460
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009461 if (val & LCPLL_POWER_DOWN_ALLOW) {
9462 val &= ~LCPLL_POWER_DOWN_ALLOW;
9463 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009464 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009465 }
9466
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009467 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009468 val |= D_COMP_COMP_FORCE;
9469 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009470 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009471
9472 val = I915_READ(LCPLL_CTL);
9473 val &= ~LCPLL_PLL_DISABLE;
9474 I915_WRITE(LCPLL_CTL, val);
9475
9476 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9477 DRM_ERROR("LCPLL not locked yet\n");
9478
9479 if (val & LCPLL_CD_SOURCE_FCLK) {
9480 val = I915_READ(LCPLL_CTL);
9481 val &= ~LCPLL_CD_SOURCE_FCLK;
9482 I915_WRITE(LCPLL_CTL, val);
9483
9484 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9485 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9486 DRM_ERROR("Switching back to LCPLL failed\n");
9487 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009488
Mika Kuoppala59bad942015-01-16 11:34:40 +02009489 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009490 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009491}
9492
Paulo Zanoni765dab672014-03-07 20:08:18 -03009493/*
9494 * Package states C8 and deeper are really deep PC states that can only be
9495 * reached when all the devices on the system allow it, so even if the graphics
9496 * device allows PC8+, it doesn't mean the system will actually get to these
9497 * states. Our driver only allows PC8+ when going into runtime PM.
9498 *
9499 * The requirements for PC8+ are that all the outputs are disabled, the power
9500 * well is disabled and most interrupts are disabled, and these are also
9501 * requirements for runtime PM. When these conditions are met, we manually do
9502 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9503 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9504 * hang the machine.
9505 *
9506 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9507 * the state of some registers, so when we come back from PC8+ we need to
9508 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9509 * need to take care of the registers kept by RC6. Notice that this happens even
9510 * if we don't put the device in PCI D3 state (which is what currently happens
9511 * because of the runtime PM support).
9512 *
9513 * For more, read "Display Sequences for Package C8" on the hardware
9514 * documentation.
9515 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009516void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009517{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009518 struct drm_device *dev = dev_priv->dev;
9519 uint32_t val;
9520
Paulo Zanonic67a4702013-08-19 13:18:09 -03009521 DRM_DEBUG_KMS("Enabling package C8+\n");
9522
Paulo Zanonic67a4702013-08-19 13:18:09 -03009523 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9524 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9525 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9526 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9527 }
9528
9529 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009530 hsw_disable_lcpll(dev_priv, true, true);
9531}
9532
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009533void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009534{
9535 struct drm_device *dev = dev_priv->dev;
9536 uint32_t val;
9537
Paulo Zanonic67a4702013-08-19 13:18:09 -03009538 DRM_DEBUG_KMS("Disabling package C8+\n");
9539
9540 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009541 lpt_init_pch_refclk(dev);
9542
9543 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9544 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9545 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9546 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9547 }
9548
9549 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009550}
9551
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009552static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309553{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009554 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009555 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309556
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009557 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309558}
9559
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009560/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009561static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009562{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009563 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009564 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009565 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009566
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009567 for_each_intel_crtc(state->dev, intel_crtc) {
9568 int pixel_rate;
9569
9570 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9571 if (IS_ERR(crtc_state))
9572 return PTR_ERR(crtc_state);
9573
9574 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009575 continue;
9576
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009577 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009578
9579 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009580 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009581 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9582
9583 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9584 }
9585
9586 return max_pixel_rate;
9587}
9588
9589static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9590{
9591 struct drm_i915_private *dev_priv = dev->dev_private;
9592 uint32_t val, data;
9593 int ret;
9594
9595 if (WARN((I915_READ(LCPLL_CTL) &
9596 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9597 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9598 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9599 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9600 "trying to change cdclk frequency with cdclk not enabled\n"))
9601 return;
9602
9603 mutex_lock(&dev_priv->rps.hw_lock);
9604 ret = sandybridge_pcode_write(dev_priv,
9605 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9606 mutex_unlock(&dev_priv->rps.hw_lock);
9607 if (ret) {
9608 DRM_ERROR("failed to inform pcode about cdclk change\n");
9609 return;
9610 }
9611
9612 val = I915_READ(LCPLL_CTL);
9613 val |= LCPLL_CD_SOURCE_FCLK;
9614 I915_WRITE(LCPLL_CTL, val);
9615
9616 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9617 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9618 DRM_ERROR("Switching to FCLK failed\n");
9619
9620 val = I915_READ(LCPLL_CTL);
9621 val &= ~LCPLL_CLK_FREQ_MASK;
9622
9623 switch (cdclk) {
9624 case 450000:
9625 val |= LCPLL_CLK_FREQ_450;
9626 data = 0;
9627 break;
9628 case 540000:
9629 val |= LCPLL_CLK_FREQ_54O_BDW;
9630 data = 1;
9631 break;
9632 case 337500:
9633 val |= LCPLL_CLK_FREQ_337_5_BDW;
9634 data = 2;
9635 break;
9636 case 675000:
9637 val |= LCPLL_CLK_FREQ_675_BDW;
9638 data = 3;
9639 break;
9640 default:
9641 WARN(1, "invalid cdclk frequency\n");
9642 return;
9643 }
9644
9645 I915_WRITE(LCPLL_CTL, val);
9646
9647 val = I915_READ(LCPLL_CTL);
9648 val &= ~LCPLL_CD_SOURCE_FCLK;
9649 I915_WRITE(LCPLL_CTL, val);
9650
9651 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9652 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9653 DRM_ERROR("Switching back to LCPLL failed\n");
9654
9655 mutex_lock(&dev_priv->rps.hw_lock);
9656 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9657 mutex_unlock(&dev_priv->rps.hw_lock);
9658
9659 intel_update_cdclk(dev);
9660
9661 WARN(cdclk != dev_priv->cdclk_freq,
9662 "cdclk requested %d kHz but got %d kHz\n",
9663 cdclk, dev_priv->cdclk_freq);
9664}
9665
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009666static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009667{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009668 struct drm_i915_private *dev_priv = to_i915(state->dev);
9669 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009670 int cdclk;
9671
9672 /*
9673 * FIXME should also account for plane ratio
9674 * once 64bpp pixel formats are supported.
9675 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009676 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009677 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009678 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009679 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009680 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009681 cdclk = 450000;
9682 else
9683 cdclk = 337500;
9684
9685 /*
9686 * FIXME move the cdclk caclulation to
9687 * compute_config() so we can fail gracegully.
9688 */
9689 if (cdclk > dev_priv->max_cdclk_freq) {
9690 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9691 cdclk, dev_priv->max_cdclk_freq);
9692 cdclk = dev_priv->max_cdclk_freq;
9693 }
9694
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009695 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009696
9697 return 0;
9698}
9699
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009700static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009701{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009702 struct drm_device *dev = old_state->dev;
9703 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009704
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009705 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009706}
9707
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009708static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9709 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009710{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009711 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009712 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009713
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009714 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009715
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009716 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009717}
9718
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309719static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9720 enum port port,
9721 struct intel_crtc_state *pipe_config)
9722{
9723 switch (port) {
9724 case PORT_A:
9725 pipe_config->ddi_pll_sel = SKL_DPLL0;
9726 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9727 break;
9728 case PORT_B:
9729 pipe_config->ddi_pll_sel = SKL_DPLL1;
9730 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9731 break;
9732 case PORT_C:
9733 pipe_config->ddi_pll_sel = SKL_DPLL2;
9734 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9735 break;
9736 default:
9737 DRM_ERROR("Incorrect port type\n");
9738 }
9739}
9740
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009741static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9742 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009743 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009744{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009745 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009746
9747 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9748 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9749
9750 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009751 case SKL_DPLL0:
9752 /*
9753 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9754 * of the shared DPLL framework and thus needs to be read out
9755 * separately
9756 */
9757 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9758 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9759 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009760 case SKL_DPLL1:
9761 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9762 break;
9763 case SKL_DPLL2:
9764 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9765 break;
9766 case SKL_DPLL3:
9767 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9768 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009769 }
9770}
9771
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009772static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9773 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009774 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009775{
9776 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9777
9778 switch (pipe_config->ddi_pll_sel) {
9779 case PORT_CLK_SEL_WRPLL1:
9780 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9781 break;
9782 case PORT_CLK_SEL_WRPLL2:
9783 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9784 break;
9785 }
9786}
9787
Daniel Vetter26804af2014-06-25 22:01:55 +03009788static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009789 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009790{
9791 struct drm_device *dev = crtc->base.dev;
9792 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009793 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009794 enum port port;
9795 uint32_t tmp;
9796
9797 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9798
9799 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9800
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009801 if (IS_SKYLAKE(dev))
9802 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309803 else if (IS_BROXTON(dev))
9804 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009805 else
9806 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009807
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009808 if (pipe_config->shared_dpll >= 0) {
9809 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9810
9811 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9812 &pipe_config->dpll_hw_state));
9813 }
9814
Daniel Vetter26804af2014-06-25 22:01:55 +03009815 /*
9816 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9817 * DDI E. So just check whether this pipe is wired to DDI E and whether
9818 * the PCH transcoder is on.
9819 */
Damien Lespiauca370452013-12-03 13:56:24 +00009820 if (INTEL_INFO(dev)->gen < 9 &&
9821 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009822 pipe_config->has_pch_encoder = true;
9823
9824 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9825 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9826 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9827
9828 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9829 }
9830}
9831
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009832static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009833 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009834{
9835 struct drm_device *dev = crtc->base.dev;
9836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009837 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009838 uint32_t tmp;
9839
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009840 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009841 POWER_DOMAIN_PIPE(crtc->pipe)))
9842 return false;
9843
Daniel Vettere143a212013-07-04 12:01:15 +02009844 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009845 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9846
Daniel Vettereccb1402013-05-22 00:50:22 +02009847 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9848 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9849 enum pipe trans_edp_pipe;
9850 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9851 default:
9852 WARN(1, "unknown pipe linked to edp transcoder\n");
9853 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9854 case TRANS_DDI_EDP_INPUT_A_ON:
9855 trans_edp_pipe = PIPE_A;
9856 break;
9857 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9858 trans_edp_pipe = PIPE_B;
9859 break;
9860 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9861 trans_edp_pipe = PIPE_C;
9862 break;
9863 }
9864
9865 if (trans_edp_pipe == crtc->pipe)
9866 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9867 }
9868
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009869 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009870 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009871 return false;
9872
Daniel Vettereccb1402013-05-22 00:50:22 +02009873 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009874 if (!(tmp & PIPECONF_ENABLE))
9875 return false;
9876
Daniel Vetter26804af2014-06-25 22:01:55 +03009877 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009878
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009879 intel_get_pipe_timings(crtc, pipe_config);
9880
Chandra Kondurua1b22782015-04-07 15:28:45 -07009881 if (INTEL_INFO(dev)->gen >= 9) {
9882 skl_init_scalers(dev, crtc, pipe_config);
9883 }
9884
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009885 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009886
9887 if (INTEL_INFO(dev)->gen >= 9) {
9888 pipe_config->scaler_state.scaler_id = -1;
9889 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9890 }
9891
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009892 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009893 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009894 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009895 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009896 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009897 else
9898 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009899 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009900
Jesse Barnese59150d2014-01-07 13:30:45 -08009901 if (IS_HASWELL(dev))
9902 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9903 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009904
Clint Taylorebb69c92014-09-30 10:30:22 -07009905 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9906 pipe_config->pixel_multiplier =
9907 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9908 } else {
9909 pipe_config->pixel_multiplier = 1;
9910 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009911
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009912 return true;
9913}
9914
Chris Wilson560b85b2010-08-07 11:01:38 +01009915static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9916{
9917 struct drm_device *dev = crtc->dev;
9918 struct drm_i915_private *dev_priv = dev->dev_private;
9919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009920 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009921
Ville Syrjälädc41c152014-08-13 11:57:05 +03009922 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009923 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9924 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009925 unsigned int stride = roundup_pow_of_two(width) * 4;
9926
9927 switch (stride) {
9928 default:
9929 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9930 width, stride);
9931 stride = 256;
9932 /* fallthrough */
9933 case 256:
9934 case 512:
9935 case 1024:
9936 case 2048:
9937 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009938 }
9939
Ville Syrjälädc41c152014-08-13 11:57:05 +03009940 cntl |= CURSOR_ENABLE |
9941 CURSOR_GAMMA_ENABLE |
9942 CURSOR_FORMAT_ARGB |
9943 CURSOR_STRIDE(stride);
9944
9945 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009946 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009947
Ville Syrjälädc41c152014-08-13 11:57:05 +03009948 if (intel_crtc->cursor_cntl != 0 &&
9949 (intel_crtc->cursor_base != base ||
9950 intel_crtc->cursor_size != size ||
9951 intel_crtc->cursor_cntl != cntl)) {
9952 /* On these chipsets we can only modify the base/size/stride
9953 * whilst the cursor is disabled.
9954 */
9955 I915_WRITE(_CURACNTR, 0);
9956 POSTING_READ(_CURACNTR);
9957 intel_crtc->cursor_cntl = 0;
9958 }
9959
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009960 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009961 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009962 intel_crtc->cursor_base = base;
9963 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009964
9965 if (intel_crtc->cursor_size != size) {
9966 I915_WRITE(CURSIZE, size);
9967 intel_crtc->cursor_size = size;
9968 }
9969
Chris Wilson4b0e3332014-05-30 16:35:26 +03009970 if (intel_crtc->cursor_cntl != cntl) {
9971 I915_WRITE(_CURACNTR, cntl);
9972 POSTING_READ(_CURACNTR);
9973 intel_crtc->cursor_cntl = cntl;
9974 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009975}
9976
9977static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9978{
9979 struct drm_device *dev = crtc->dev;
9980 struct drm_i915_private *dev_priv = dev->dev_private;
9981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9982 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009983 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009984
Chris Wilson4b0e3332014-05-30 16:35:26 +03009985 cntl = 0;
9986 if (base) {
9987 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009988 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309989 case 64:
9990 cntl |= CURSOR_MODE_64_ARGB_AX;
9991 break;
9992 case 128:
9993 cntl |= CURSOR_MODE_128_ARGB_AX;
9994 break;
9995 case 256:
9996 cntl |= CURSOR_MODE_256_ARGB_AX;
9997 break;
9998 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009999 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010000 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010001 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010002 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010003
10004 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10005 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010006 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010007
Matt Roper8e7d6882015-01-21 16:35:41 -080010008 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010009 cntl |= CURSOR_ROTATE_180;
10010
Chris Wilson4b0e3332014-05-30 16:35:26 +030010011 if (intel_crtc->cursor_cntl != cntl) {
10012 I915_WRITE(CURCNTR(pipe), cntl);
10013 POSTING_READ(CURCNTR(pipe));
10014 intel_crtc->cursor_cntl = cntl;
10015 }
10016
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010017 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010018 I915_WRITE(CURBASE(pipe), base);
10019 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010020
10021 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010022}
10023
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010024/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010025static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10026 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010027{
10028 struct drm_device *dev = crtc->dev;
10029 struct drm_i915_private *dev_priv = dev->dev_private;
10030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10031 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010032 int x = crtc->cursor_x;
10033 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010034 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010035
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010036 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010037 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010038
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010039 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010040 base = 0;
10041
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010042 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010043 base = 0;
10044
10045 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010046 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010047 base = 0;
10048
10049 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10050 x = -x;
10051 }
10052 pos |= x << CURSOR_X_SHIFT;
10053
10054 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010055 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010056 base = 0;
10057
10058 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10059 y = -y;
10060 }
10061 pos |= y << CURSOR_Y_SHIFT;
10062
Chris Wilson4b0e3332014-05-30 16:35:26 +030010063 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010064 return;
10065
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010066 I915_WRITE(CURPOS(pipe), pos);
10067
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010068 /* ILK+ do this automagically */
10069 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010070 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010071 base += (intel_crtc->base.cursor->state->crtc_h *
10072 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010073 }
10074
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010075 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010076 i845_update_cursor(crtc, base);
10077 else
10078 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010079}
10080
Ville Syrjälädc41c152014-08-13 11:57:05 +030010081static bool cursor_size_ok(struct drm_device *dev,
10082 uint32_t width, uint32_t height)
10083{
10084 if (width == 0 || height == 0)
10085 return false;
10086
10087 /*
10088 * 845g/865g are special in that they are only limited by
10089 * the width of their cursors, the height is arbitrary up to
10090 * the precision of the register. Everything else requires
10091 * square cursors, limited to a few power-of-two sizes.
10092 */
10093 if (IS_845G(dev) || IS_I865G(dev)) {
10094 if ((width & 63) != 0)
10095 return false;
10096
10097 if (width > (IS_845G(dev) ? 64 : 512))
10098 return false;
10099
10100 if (height > 1023)
10101 return false;
10102 } else {
10103 switch (width | height) {
10104 case 256:
10105 case 128:
10106 if (IS_GEN2(dev))
10107 return false;
10108 case 64:
10109 break;
10110 default:
10111 return false;
10112 }
10113 }
10114
10115 return true;
10116}
10117
Jesse Barnes79e53942008-11-07 14:24:08 -080010118static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010119 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010120{
James Simmons72034252010-08-03 01:33:19 +010010121 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010123
James Simmons72034252010-08-03 01:33:19 +010010124 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010125 intel_crtc->lut_r[i] = red[i] >> 8;
10126 intel_crtc->lut_g[i] = green[i] >> 8;
10127 intel_crtc->lut_b[i] = blue[i] >> 8;
10128 }
10129
10130 intel_crtc_load_lut(crtc);
10131}
10132
Jesse Barnes79e53942008-11-07 14:24:08 -080010133/* VESA 640x480x72Hz mode to set on the pipe */
10134static struct drm_display_mode load_detect_mode = {
10135 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10136 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10137};
10138
Daniel Vettera8bb6812014-02-10 18:00:39 +010010139struct drm_framebuffer *
10140__intel_framebuffer_create(struct drm_device *dev,
10141 struct drm_mode_fb_cmd2 *mode_cmd,
10142 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010143{
10144 struct intel_framebuffer *intel_fb;
10145 int ret;
10146
10147 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10148 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010149 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010150 return ERR_PTR(-ENOMEM);
10151 }
10152
10153 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010154 if (ret)
10155 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010156
10157 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010158err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010159 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010160 kfree(intel_fb);
10161
10162 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010163}
10164
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010165static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010166intel_framebuffer_create(struct drm_device *dev,
10167 struct drm_mode_fb_cmd2 *mode_cmd,
10168 struct drm_i915_gem_object *obj)
10169{
10170 struct drm_framebuffer *fb;
10171 int ret;
10172
10173 ret = i915_mutex_lock_interruptible(dev);
10174 if (ret)
10175 return ERR_PTR(ret);
10176 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10177 mutex_unlock(&dev->struct_mutex);
10178
10179 return fb;
10180}
10181
Chris Wilsond2dff872011-04-19 08:36:26 +010010182static u32
10183intel_framebuffer_pitch_for_width(int width, int bpp)
10184{
10185 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10186 return ALIGN(pitch, 64);
10187}
10188
10189static u32
10190intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10191{
10192 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010193 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010194}
10195
10196static struct drm_framebuffer *
10197intel_framebuffer_create_for_mode(struct drm_device *dev,
10198 struct drm_display_mode *mode,
10199 int depth, int bpp)
10200{
10201 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010202 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010203
10204 obj = i915_gem_alloc_object(dev,
10205 intel_framebuffer_size_for_mode(mode, bpp));
10206 if (obj == NULL)
10207 return ERR_PTR(-ENOMEM);
10208
10209 mode_cmd.width = mode->hdisplay;
10210 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010211 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10212 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010213 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010214
10215 return intel_framebuffer_create(dev, &mode_cmd, obj);
10216}
10217
10218static struct drm_framebuffer *
10219mode_fits_in_fbdev(struct drm_device *dev,
10220 struct drm_display_mode *mode)
10221{
Daniel Vetter4520f532013-10-09 09:18:51 +020010222#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010223 struct drm_i915_private *dev_priv = dev->dev_private;
10224 struct drm_i915_gem_object *obj;
10225 struct drm_framebuffer *fb;
10226
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010227 if (!dev_priv->fbdev)
10228 return NULL;
10229
10230 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010231 return NULL;
10232
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010233 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010234 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010235
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010236 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010237 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10238 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010239 return NULL;
10240
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010241 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010242 return NULL;
10243
10244 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010245#else
10246 return NULL;
10247#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010248}
10249
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010250static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10251 struct drm_crtc *crtc,
10252 struct drm_display_mode *mode,
10253 struct drm_framebuffer *fb,
10254 int x, int y)
10255{
10256 struct drm_plane_state *plane_state;
10257 int hdisplay, vdisplay;
10258 int ret;
10259
10260 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10261 if (IS_ERR(plane_state))
10262 return PTR_ERR(plane_state);
10263
10264 if (mode)
10265 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10266 else
10267 hdisplay = vdisplay = 0;
10268
10269 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10270 if (ret)
10271 return ret;
10272 drm_atomic_set_fb_for_plane(plane_state, fb);
10273 plane_state->crtc_x = 0;
10274 plane_state->crtc_y = 0;
10275 plane_state->crtc_w = hdisplay;
10276 plane_state->crtc_h = vdisplay;
10277 plane_state->src_x = x << 16;
10278 plane_state->src_y = y << 16;
10279 plane_state->src_w = hdisplay << 16;
10280 plane_state->src_h = vdisplay << 16;
10281
10282 return 0;
10283}
10284
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010285bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010286 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010287 struct intel_load_detect_pipe *old,
10288 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010289{
10290 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010291 struct intel_encoder *intel_encoder =
10292 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010294 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010295 struct drm_crtc *crtc = NULL;
10296 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010297 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010298 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010299 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010300 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010301 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010302 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010303
Chris Wilsond2dff872011-04-19 08:36:26 +010010304 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010305 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010306 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010307
Rob Clark51fd3712013-11-19 12:10:12 -050010308retry:
10309 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10310 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010311 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010312
Jesse Barnes79e53942008-11-07 14:24:08 -080010313 /*
10314 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010315 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010316 * - if the connector already has an assigned crtc, use it (but make
10317 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010318 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010319 * - try to find the first unused crtc that can drive this connector,
10320 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010321 */
10322
10323 /* See if we already have a CRTC for this connector */
10324 if (encoder->crtc) {
10325 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010326
Rob Clark51fd3712013-11-19 12:10:12 -050010327 ret = drm_modeset_lock(&crtc->mutex, ctx);
10328 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010329 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010330 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10331 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010332 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010333
Daniel Vetter24218aa2012-08-12 19:27:11 +020010334 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010335 old->load_detect_temp = false;
10336
10337 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010338 if (connector->dpms != DRM_MODE_DPMS_ON)
10339 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010340
Chris Wilson71731882011-04-19 23:10:58 +010010341 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010342 }
10343
10344 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010345 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010346 i++;
10347 if (!(encoder->possible_crtcs & (1 << i)))
10348 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010349 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010350 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010351
10352 crtc = possible_crtc;
10353 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010354 }
10355
10356 /*
10357 * If we didn't find an unused CRTC, don't use any.
10358 */
10359 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010360 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010361 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010362 }
10363
Rob Clark51fd3712013-11-19 12:10:12 -050010364 ret = drm_modeset_lock(&crtc->mutex, ctx);
10365 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010366 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010367 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10368 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010369 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010370
10371 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010372 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010373 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010374 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010375
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010376 state = drm_atomic_state_alloc(dev);
10377 if (!state)
10378 return false;
10379
10380 state->acquire_ctx = ctx;
10381
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010382 connector_state = drm_atomic_get_connector_state(state, connector);
10383 if (IS_ERR(connector_state)) {
10384 ret = PTR_ERR(connector_state);
10385 goto fail;
10386 }
10387
10388 connector_state->crtc = crtc;
10389 connector_state->best_encoder = &intel_encoder->base;
10390
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010391 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10392 if (IS_ERR(crtc_state)) {
10393 ret = PTR_ERR(crtc_state);
10394 goto fail;
10395 }
10396
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010397 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010398
Chris Wilson64927112011-04-20 07:25:26 +010010399 if (!mode)
10400 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010401
Chris Wilsond2dff872011-04-19 08:36:26 +010010402 /* We need a framebuffer large enough to accommodate all accesses
10403 * that the plane may generate whilst we perform load detection.
10404 * We can not rely on the fbcon either being present (we get called
10405 * during its initialisation to detect all boot displays, or it may
10406 * not even exist) or that it is large enough to satisfy the
10407 * requested mode.
10408 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010409 fb = mode_fits_in_fbdev(dev, mode);
10410 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010411 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010412 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10413 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010414 } else
10415 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010416 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010417 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010418 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010420
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010421 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10422 if (ret)
10423 goto fail;
10424
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010425 drm_mode_copy(&crtc_state->base.mode, mode);
10426
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010427 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010428 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010429 if (old->release_fb)
10430 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010431 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010432 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010433 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010434
Jesse Barnes79e53942008-11-07 14:24:08 -080010435 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010436 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010437 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010438
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010439fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010440 drm_atomic_state_free(state);
10441 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010442
Rob Clark51fd3712013-11-19 12:10:12 -050010443 if (ret == -EDEADLK) {
10444 drm_modeset_backoff(ctx);
10445 goto retry;
10446 }
10447
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010449}
10450
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010451void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010452 struct intel_load_detect_pipe *old,
10453 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010454{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010455 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010456 struct intel_encoder *intel_encoder =
10457 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010458 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010459 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010461 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010462 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010463 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010464 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010465
Chris Wilsond2dff872011-04-19 08:36:26 +010010466 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010467 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010468 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010469
Chris Wilson8261b192011-04-19 23:18:09 +010010470 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010471 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010472 if (!state)
10473 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010474
10475 state->acquire_ctx = ctx;
10476
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010477 connector_state = drm_atomic_get_connector_state(state, connector);
10478 if (IS_ERR(connector_state))
10479 goto fail;
10480
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010481 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10482 if (IS_ERR(crtc_state))
10483 goto fail;
10484
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010485 connector_state->best_encoder = NULL;
10486 connector_state->crtc = NULL;
10487
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010488 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010489
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010490 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10491 0, 0);
10492 if (ret)
10493 goto fail;
10494
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010495 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010496 if (ret)
10497 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010498
Daniel Vetter36206362012-12-10 20:42:17 +010010499 if (old->release_fb) {
10500 drm_framebuffer_unregister_private(old->release_fb);
10501 drm_framebuffer_unreference(old->release_fb);
10502 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010503
Chris Wilson0622a532011-04-21 09:32:11 +010010504 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010505 }
10506
Eric Anholtc751ce42010-03-25 11:48:48 -070010507 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010508 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10509 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010510
10511 return;
10512fail:
10513 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10514 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010515}
10516
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010517static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010518 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010519{
10520 struct drm_i915_private *dev_priv = dev->dev_private;
10521 u32 dpll = pipe_config->dpll_hw_state.dpll;
10522
10523 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010524 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010525 else if (HAS_PCH_SPLIT(dev))
10526 return 120000;
10527 else if (!IS_GEN2(dev))
10528 return 96000;
10529 else
10530 return 48000;
10531}
10532
Jesse Barnes79e53942008-11-07 14:24:08 -080010533/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010534static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010535 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010536{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010537 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010538 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010539 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010540 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010541 u32 fp;
10542 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010543 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010544 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010545
10546 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010547 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010548 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010549 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010550
10551 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010552 if (IS_PINEVIEW(dev)) {
10553 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10554 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010555 } else {
10556 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10557 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10558 }
10559
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010560 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010561 if (IS_PINEVIEW(dev))
10562 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10563 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010564 else
10565 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 DPLL_FPA01_P1_POST_DIV_SHIFT);
10567
10568 switch (dpll & DPLL_MODE_MASK) {
10569 case DPLLB_MODE_DAC_SERIAL:
10570 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10571 5 : 10;
10572 break;
10573 case DPLLB_MODE_LVDS:
10574 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10575 7 : 14;
10576 break;
10577 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010578 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010580 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010581 }
10582
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010583 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010584 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010585 else
Imre Deakdccbea32015-06-22 23:35:51 +030010586 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010587 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010588 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010589 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010590
10591 if (is_lvds) {
10592 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10593 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010594
10595 if (lvds & LVDS_CLKB_POWER_UP)
10596 clock.p2 = 7;
10597 else
10598 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 } else {
10600 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10601 clock.p1 = 2;
10602 else {
10603 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10604 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10605 }
10606 if (dpll & PLL_P2_DIVIDE_BY_4)
10607 clock.p2 = 4;
10608 else
10609 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010610 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010611
Imre Deakdccbea32015-06-22 23:35:51 +030010612 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010613 }
10614
Ville Syrjälä18442d02013-09-13 16:00:08 +030010615 /*
10616 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010617 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010618 * encoder's get_config() function.
10619 */
Imre Deakdccbea32015-06-22 23:35:51 +030010620 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010621}
10622
Ville Syrjälä6878da02013-09-13 15:59:11 +030010623int intel_dotclock_calculate(int link_freq,
10624 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010625{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010626 /*
10627 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010628 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010629 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010630 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010631 *
10632 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010633 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010634 */
10635
Ville Syrjälä6878da02013-09-13 15:59:11 +030010636 if (!m_n->link_n)
10637 return 0;
10638
10639 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10640}
10641
Ville Syrjälä18442d02013-09-13 16:00:08 +030010642static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010643 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010644{
10645 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010646
10647 /* read out port_clock from the DPLL */
10648 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010649
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010650 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010651 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010652 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010653 * agree once we know their relationship in the encoder's
10654 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010655 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010656 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010657 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10658 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010659}
10660
10661/** Returns the currently programmed mode of the given pipe. */
10662struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10663 struct drm_crtc *crtc)
10664{
Jesse Barnes548f2452011-02-17 10:40:53 -080010665 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010667 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010669 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010670 int htot = I915_READ(HTOTAL(cpu_transcoder));
10671 int hsync = I915_READ(HSYNC(cpu_transcoder));
10672 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10673 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010674 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010675
10676 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10677 if (!mode)
10678 return NULL;
10679
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010680 /*
10681 * Construct a pipe_config sufficient for getting the clock info
10682 * back out of crtc_clock_get.
10683 *
10684 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10685 * to use a real value here instead.
10686 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010687 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010688 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010689 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10690 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10691 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010692 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10693
Ville Syrjälä773ae032013-09-23 17:48:20 +030010694 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010695 mode->hdisplay = (htot & 0xffff) + 1;
10696 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10697 mode->hsync_start = (hsync & 0xffff) + 1;
10698 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10699 mode->vdisplay = (vtot & 0xffff) + 1;
10700 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10701 mode->vsync_start = (vsync & 0xffff) + 1;
10702 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10703
10704 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010705
10706 return mode;
10707}
10708
Chris Wilsonf047e392012-07-21 12:31:41 +010010709void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010710{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010711 struct drm_i915_private *dev_priv = dev->dev_private;
10712
Chris Wilsonf62a0072014-02-21 17:55:39 +000010713 if (dev_priv->mm.busy)
10714 return;
10715
Paulo Zanoni43694d62014-03-07 20:08:08 -030010716 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010717 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010718 if (INTEL_INFO(dev)->gen >= 6)
10719 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010720 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010721}
10722
10723void intel_mark_idle(struct drm_device *dev)
10724{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010725 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010726
Chris Wilsonf62a0072014-02-21 17:55:39 +000010727 if (!dev_priv->mm.busy)
10728 return;
10729
10730 dev_priv->mm.busy = false;
10731
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010732 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010733 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010734
Paulo Zanoni43694d62014-03-07 20:08:08 -030010735 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010736}
10737
Jesse Barnes79e53942008-11-07 14:24:08 -080010738static void intel_crtc_destroy(struct drm_crtc *crtc)
10739{
10740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010741 struct drm_device *dev = crtc->dev;
10742 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010743
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010744 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010745 work = intel_crtc->unpin_work;
10746 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010747 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010748
10749 if (work) {
10750 cancel_work_sync(&work->work);
10751 kfree(work);
10752 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010753
10754 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010755
Jesse Barnes79e53942008-11-07 14:24:08 -080010756 kfree(intel_crtc);
10757}
10758
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010759static void intel_unpin_work_fn(struct work_struct *__work)
10760{
10761 struct intel_unpin_work *work =
10762 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010763 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10764 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -030010765 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010766 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010767
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010768 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010769 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010770 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010771
Paulo Zanoni7733b492015-07-07 15:26:04 -030010772 intel_fbc_update(dev_priv);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010773
10774 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010775 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010776 mutex_unlock(&dev->struct_mutex);
10777
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010778 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010779 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010780
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010781 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10782 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010783
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010784 kfree(work);
10785}
10786
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010787static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010788 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010789{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10791 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010792 unsigned long flags;
10793
10794 /* Ignore early vblank irqs */
10795 if (intel_crtc == NULL)
10796 return;
10797
Daniel Vetterf3260382014-09-15 14:55:23 +020010798 /*
10799 * This is called both by irq handlers and the reset code (to complete
10800 * lost pageflips) so needs the full irqsave spinlocks.
10801 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010802 spin_lock_irqsave(&dev->event_lock, flags);
10803 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010804
10805 /* Ensure we don't miss a work->pending update ... */
10806 smp_rmb();
10807
10808 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010809 spin_unlock_irqrestore(&dev->event_lock, flags);
10810 return;
10811 }
10812
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010813 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010814
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010815 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010816}
10817
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010818void intel_finish_page_flip(struct drm_device *dev, int pipe)
10819{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010820 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010821 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10822
Mario Kleiner49b14a52010-12-09 07:00:07 +010010823 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010824}
10825
10826void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10827{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010828 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010829 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10830
Mario Kleiner49b14a52010-12-09 07:00:07 +010010831 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010832}
10833
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010834/* Is 'a' after or equal to 'b'? */
10835static bool g4x_flip_count_after_eq(u32 a, u32 b)
10836{
10837 return !((a - b) & 0x80000000);
10838}
10839
10840static bool page_flip_finished(struct intel_crtc *crtc)
10841{
10842 struct drm_device *dev = crtc->base.dev;
10843 struct drm_i915_private *dev_priv = dev->dev_private;
10844
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010845 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10846 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10847 return true;
10848
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010849 /*
10850 * The relevant registers doen't exist on pre-ctg.
10851 * As the flip done interrupt doesn't trigger for mmio
10852 * flips on gmch platforms, a flip count check isn't
10853 * really needed there. But since ctg has the registers,
10854 * include it in the check anyway.
10855 */
10856 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10857 return true;
10858
10859 /*
10860 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10861 * used the same base address. In that case the mmio flip might
10862 * have completed, but the CS hasn't even executed the flip yet.
10863 *
10864 * A flip count check isn't enough as the CS might have updated
10865 * the base address just after start of vblank, but before we
10866 * managed to process the interrupt. This means we'd complete the
10867 * CS flip too soon.
10868 *
10869 * Combining both checks should get us a good enough result. It may
10870 * still happen that the CS flip has been executed, but has not
10871 * yet actually completed. But in case the base address is the same
10872 * anyway, we don't really care.
10873 */
10874 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10875 crtc->unpin_work->gtt_offset &&
10876 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10877 crtc->unpin_work->flip_count);
10878}
10879
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010880void intel_prepare_page_flip(struct drm_device *dev, int plane)
10881{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010882 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010883 struct intel_crtc *intel_crtc =
10884 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10885 unsigned long flags;
10886
Daniel Vetterf3260382014-09-15 14:55:23 +020010887
10888 /*
10889 * This is called both by irq handlers and the reset code (to complete
10890 * lost pageflips) so needs the full irqsave spinlocks.
10891 *
10892 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010893 * generate a page-flip completion irq, i.e. every modeset
10894 * is also accompanied by a spurious intel_prepare_page_flip().
10895 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010896 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010897 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010898 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010899 spin_unlock_irqrestore(&dev->event_lock, flags);
10900}
10901
Robin Schroereba905b2014-05-18 02:24:50 +020010902static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010903{
10904 /* Ensure that the work item is consistent when activating it ... */
10905 smp_wmb();
10906 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10907 /* and that it is marked active as soon as the irq could fire. */
10908 smp_wmb();
10909}
10910
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010911static int intel_gen2_queue_flip(struct drm_device *dev,
10912 struct drm_crtc *crtc,
10913 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010914 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010915 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010916 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010917{
John Harrison6258fbe2015-05-29 17:43:48 +010010918 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010920 u32 flip_mask;
10921 int ret;
10922
John Harrison5fb9de12015-05-29 17:44:07 +010010923 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010924 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010925 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010926
10927 /* Can't queue multiple flips, so wait for the previous
10928 * one to finish before executing the next.
10929 */
10930 if (intel_crtc->plane)
10931 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10932 else
10933 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010934 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10935 intel_ring_emit(ring, MI_NOOP);
10936 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10937 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10938 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010939 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010940 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010941
10942 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010943 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010944}
10945
10946static int intel_gen3_queue_flip(struct drm_device *dev,
10947 struct drm_crtc *crtc,
10948 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010949 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010950 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010951 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010952{
John Harrison6258fbe2015-05-29 17:43:48 +010010953 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010955 u32 flip_mask;
10956 int ret;
10957
John Harrison5fb9de12015-05-29 17:44:07 +010010958 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010959 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010960 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961
10962 if (intel_crtc->plane)
10963 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10964 else
10965 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010966 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10967 intel_ring_emit(ring, MI_NOOP);
10968 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10969 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10970 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010971 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010972 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010973
Chris Wilsone7d841c2012-12-03 11:36:30 +000010974 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010975 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010976}
10977
10978static int intel_gen4_queue_flip(struct drm_device *dev,
10979 struct drm_crtc *crtc,
10980 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010981 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010982 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010983 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010984{
John Harrison6258fbe2015-05-29 17:43:48 +010010985 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010986 struct drm_i915_private *dev_priv = dev->dev_private;
10987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10988 uint32_t pf, pipesrc;
10989 int ret;
10990
John Harrison5fb9de12015-05-29 17:44:07 +010010991 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010992 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010993 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010994
10995 /* i965+ uses the linear or tiled offsets from the
10996 * Display Registers (which do not change across a page-flip)
10997 * so we need only reprogram the base address.
10998 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010999 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11000 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11001 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011002 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011003 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011004
11005 /* XXX Enabling the panel-fitter across page-flip is so far
11006 * untested on non-native modes, so ignore it for now.
11007 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11008 */
11009 pf = 0;
11010 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011011 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011012
11013 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011014 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015}
11016
11017static int intel_gen6_queue_flip(struct drm_device *dev,
11018 struct drm_crtc *crtc,
11019 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011020 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011021 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011022 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023{
John Harrison6258fbe2015-05-29 17:43:48 +010011024 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011025 struct drm_i915_private *dev_priv = dev->dev_private;
11026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11027 uint32_t pf, pipesrc;
11028 int ret;
11029
John Harrison5fb9de12015-05-29 17:44:07 +010011030 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011031 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011032 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011033
Daniel Vetter6d90c952012-04-26 23:28:05 +020011034 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11035 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11036 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011037 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011038
Chris Wilson99d9acd2012-04-17 20:37:00 +010011039 /* Contrary to the suggestions in the documentation,
11040 * "Enable Panel Fitter" does not seem to be required when page
11041 * flipping with a non-native mode, and worse causes a normal
11042 * modeset to fail.
11043 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11044 */
11045 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011047 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011048
11049 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011050 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011051}
11052
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011053static int intel_gen7_queue_flip(struct drm_device *dev,
11054 struct drm_crtc *crtc,
11055 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011056 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011057 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011058 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011059{
John Harrison6258fbe2015-05-29 17:43:48 +010011060 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011062 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011063 int len, ret;
11064
Robin Schroereba905b2014-05-18 02:24:50 +020011065 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011066 case PLANE_A:
11067 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11068 break;
11069 case PLANE_B:
11070 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11071 break;
11072 case PLANE_C:
11073 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11074 break;
11075 default:
11076 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011077 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011078 }
11079
Chris Wilsonffe74d72013-08-26 20:58:12 +010011080 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011081 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011082 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011083 /*
11084 * On Gen 8, SRM is now taking an extra dword to accommodate
11085 * 48bits addresses, and we need a NOOP for the batch size to
11086 * stay even.
11087 */
11088 if (IS_GEN8(dev))
11089 len += 2;
11090 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011091
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011092 /*
11093 * BSpec MI_DISPLAY_FLIP for IVB:
11094 * "The full packet must be contained within the same cache line."
11095 *
11096 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11097 * cacheline, if we ever start emitting more commands before
11098 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11099 * then do the cacheline alignment, and finally emit the
11100 * MI_DISPLAY_FLIP.
11101 */
John Harrisonbba09b12015-05-29 17:44:06 +010011102 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011103 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011104 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011105
John Harrison5fb9de12015-05-29 17:44:07 +010011106 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011107 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011108 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011109
Chris Wilsonffe74d72013-08-26 20:58:12 +010011110 /* Unmask the flip-done completion message. Note that the bspec says that
11111 * we should do this for both the BCS and RCS, and that we must not unmask
11112 * more than one flip event at any time (or ensure that one flip message
11113 * can be sent by waiting for flip-done prior to queueing new flips).
11114 * Experimentation says that BCS works despite DERRMR masking all
11115 * flip-done completion events and that unmasking all planes at once
11116 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11117 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11118 */
11119 if (ring->id == RCS) {
11120 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11121 intel_ring_emit(ring, DERRMR);
11122 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11123 DERRMR_PIPEB_PRI_FLIP_DONE |
11124 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011125 if (IS_GEN8(dev))
11126 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11127 MI_SRM_LRM_GLOBAL_GTT);
11128 else
11129 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11130 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011131 intel_ring_emit(ring, DERRMR);
11132 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011133 if (IS_GEN8(dev)) {
11134 intel_ring_emit(ring, 0);
11135 intel_ring_emit(ring, MI_NOOP);
11136 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011137 }
11138
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011139 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011140 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011141 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011142 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011143
11144 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011145 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011146}
11147
Sourab Gupta84c33a62014-06-02 16:47:17 +053011148static bool use_mmio_flip(struct intel_engine_cs *ring,
11149 struct drm_i915_gem_object *obj)
11150{
11151 /*
11152 * This is not being used for older platforms, because
11153 * non-availability of flip done interrupt forces us to use
11154 * CS flips. Older platforms derive flip done using some clever
11155 * tricks involving the flip_pending status bits and vblank irqs.
11156 * So using MMIO flips there would disrupt this mechanism.
11157 */
11158
Chris Wilson8e09bf82014-07-08 10:40:30 +010011159 if (ring == NULL)
11160 return true;
11161
Sourab Gupta84c33a62014-06-02 16:47:17 +053011162 if (INTEL_INFO(ring->dev)->gen < 5)
11163 return false;
11164
11165 if (i915.use_mmio_flip < 0)
11166 return false;
11167 else if (i915.use_mmio_flip > 0)
11168 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011169 else if (i915.enable_execlists)
11170 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011171 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011172 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011173}
11174
Damien Lespiauff944562014-11-20 14:58:16 +000011175static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11176{
11177 struct drm_device *dev = intel_crtc->base.dev;
11178 struct drm_i915_private *dev_priv = dev->dev_private;
11179 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011180 const enum pipe pipe = intel_crtc->pipe;
11181 u32 ctl, stride;
11182
11183 ctl = I915_READ(PLANE_CTL(pipe, 0));
11184 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011185 switch (fb->modifier[0]) {
11186 case DRM_FORMAT_MOD_NONE:
11187 break;
11188 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011189 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011190 break;
11191 case I915_FORMAT_MOD_Y_TILED:
11192 ctl |= PLANE_CTL_TILED_Y;
11193 break;
11194 case I915_FORMAT_MOD_Yf_TILED:
11195 ctl |= PLANE_CTL_TILED_YF;
11196 break;
11197 default:
11198 MISSING_CASE(fb->modifier[0]);
11199 }
Damien Lespiauff944562014-11-20 14:58:16 +000011200
11201 /*
11202 * The stride is either expressed as a multiple of 64 bytes chunks for
11203 * linear buffers or in number of tiles for tiled buffers.
11204 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011205 stride = fb->pitches[0] /
11206 intel_fb_stride_alignment(dev, fb->modifier[0],
11207 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011208
11209 /*
11210 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11211 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11212 */
11213 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11214 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11215
11216 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11217 POSTING_READ(PLANE_SURF(pipe, 0));
11218}
11219
11220static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011221{
11222 struct drm_device *dev = intel_crtc->base.dev;
11223 struct drm_i915_private *dev_priv = dev->dev_private;
11224 struct intel_framebuffer *intel_fb =
11225 to_intel_framebuffer(intel_crtc->base.primary->fb);
11226 struct drm_i915_gem_object *obj = intel_fb->obj;
11227 u32 dspcntr;
11228 u32 reg;
11229
Sourab Gupta84c33a62014-06-02 16:47:17 +053011230 reg = DSPCNTR(intel_crtc->plane);
11231 dspcntr = I915_READ(reg);
11232
Damien Lespiauc5d97472014-10-25 00:11:11 +010011233 if (obj->tiling_mode != I915_TILING_NONE)
11234 dspcntr |= DISPPLANE_TILED;
11235 else
11236 dspcntr &= ~DISPPLANE_TILED;
11237
Sourab Gupta84c33a62014-06-02 16:47:17 +053011238 I915_WRITE(reg, dspcntr);
11239
11240 I915_WRITE(DSPSURF(intel_crtc->plane),
11241 intel_crtc->unpin_work->gtt_offset);
11242 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011243
Damien Lespiauff944562014-11-20 14:58:16 +000011244}
11245
11246/*
11247 * XXX: This is the temporary way to update the plane registers until we get
11248 * around to using the usual plane update functions for MMIO flips
11249 */
11250static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11251{
11252 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011253 u32 start_vbl_count;
11254
11255 intel_mark_page_flip_active(intel_crtc);
11256
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011257 intel_pipe_update_start(intel_crtc, &start_vbl_count);
Damien Lespiauff944562014-11-20 14:58:16 +000011258
11259 if (INTEL_INFO(dev)->gen >= 9)
11260 skl_do_mmio_flip(intel_crtc);
11261 else
11262 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11263 ilk_do_mmio_flip(intel_crtc);
11264
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020011265 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011266}
11267
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011268static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011269{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011270 struct intel_mmio_flip *mmio_flip =
11271 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011272
Daniel Vettereed29a52015-05-21 14:21:25 +020011273 if (mmio_flip->req)
11274 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011275 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011276 false, NULL,
11277 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011278
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011279 intel_do_mmio_flip(mmio_flip->crtc);
11280
Daniel Vettereed29a52015-05-21 14:21:25 +020011281 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011282 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011283}
11284
11285static int intel_queue_mmio_flip(struct drm_device *dev,
11286 struct drm_crtc *crtc,
11287 struct drm_framebuffer *fb,
11288 struct drm_i915_gem_object *obj,
11289 struct intel_engine_cs *ring,
11290 uint32_t flags)
11291{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011292 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011293
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011294 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11295 if (mmio_flip == NULL)
11296 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011297
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011298 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011299 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011300 mmio_flip->crtc = to_intel_crtc(crtc);
11301
11302 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11303 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011304
Sourab Gupta84c33a62014-06-02 16:47:17 +053011305 return 0;
11306}
11307
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011308static int intel_default_queue_flip(struct drm_device *dev,
11309 struct drm_crtc *crtc,
11310 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011311 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011312 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011313 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011314{
11315 return -ENODEV;
11316}
11317
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011318static bool __intel_pageflip_stall_check(struct drm_device *dev,
11319 struct drm_crtc *crtc)
11320{
11321 struct drm_i915_private *dev_priv = dev->dev_private;
11322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11323 struct intel_unpin_work *work = intel_crtc->unpin_work;
11324 u32 addr;
11325
11326 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11327 return true;
11328
11329 if (!work->enable_stall_check)
11330 return false;
11331
11332 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011333 if (work->flip_queued_req &&
11334 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011335 return false;
11336
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011337 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011338 }
11339
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011340 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011341 return false;
11342
11343 /* Potential stall - if we see that the flip has happened,
11344 * assume a missed interrupt. */
11345 if (INTEL_INFO(dev)->gen >= 4)
11346 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11347 else
11348 addr = I915_READ(DSPADDR(intel_crtc->plane));
11349
11350 /* There is a potential issue here with a false positive after a flip
11351 * to the same address. We could address this by checking for a
11352 * non-incrementing frame counter.
11353 */
11354 return addr == work->gtt_offset;
11355}
11356
11357void intel_check_page_flip(struct drm_device *dev, int pipe)
11358{
11359 struct drm_i915_private *dev_priv = dev->dev_private;
11360 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011362 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011363
Dave Gordon6c51d462015-03-06 15:34:26 +000011364 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011365
11366 if (crtc == NULL)
11367 return;
11368
Daniel Vetterf3260382014-09-15 14:55:23 +020011369 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011370 work = intel_crtc->unpin_work;
11371 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011372 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011373 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011374 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011375 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011376 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011377 if (work != NULL &&
11378 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11379 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011380 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011381}
11382
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011383static int intel_crtc_page_flip(struct drm_crtc *crtc,
11384 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011385 struct drm_pending_vblank_event *event,
11386 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011387{
11388 struct drm_device *dev = crtc->dev;
11389 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011390 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011391 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011393 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011394 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011395 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011396 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011397 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011398 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011399 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011400
Matt Roper2ff8fde2014-07-08 07:50:07 -070011401 /*
11402 * drm_mode_page_flip_ioctl() should already catch this, but double
11403 * check to be safe. In the future we may enable pageflipping from
11404 * a disabled primary plane.
11405 */
11406 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11407 return -EBUSY;
11408
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011409 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011410 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011411 return -EINVAL;
11412
11413 /*
11414 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11415 * Note that pitch changes could also affect these register.
11416 */
11417 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011418 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11419 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011420 return -EINVAL;
11421
Chris Wilsonf900db42014-02-20 09:26:13 +000011422 if (i915_terminally_wedged(&dev_priv->gpu_error))
11423 goto out_hang;
11424
Daniel Vetterb14c5672013-09-19 12:18:32 +020011425 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011426 if (work == NULL)
11427 return -ENOMEM;
11428
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011429 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011430 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011431 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011432 INIT_WORK(&work->work, intel_unpin_work_fn);
11433
Daniel Vetter87b6b102014-05-15 15:33:46 +020011434 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011435 if (ret)
11436 goto free_work;
11437
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011438 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011439 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011440 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011441 /* Before declaring the flip queue wedged, check if
11442 * the hardware completed the operation behind our backs.
11443 */
11444 if (__intel_pageflip_stall_check(dev, crtc)) {
11445 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11446 page_flip_completed(intel_crtc);
11447 } else {
11448 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011449 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011450
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011451 drm_crtc_vblank_put(crtc);
11452 kfree(work);
11453 return -EBUSY;
11454 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011455 }
11456 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011457 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011458
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011459 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11460 flush_workqueue(dev_priv->wq);
11461
Jesse Barnes75dfca82010-02-10 15:09:44 -080011462 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011463 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011464 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011465
Matt Roperf4510a22014-04-01 15:22:40 -070011466 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011467 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011468
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011469 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011470
Chris Wilson89ed88b2015-02-16 14:31:49 +000011471 ret = i915_mutex_lock_interruptible(dev);
11472 if (ret)
11473 goto cleanup;
11474
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011475 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011476 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011477
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011478 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011479 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011480
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011481 if (IS_VALLEYVIEW(dev)) {
11482 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011483 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011484 /* vlv: DISPLAY_FLIP fails to change tiling */
11485 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011486 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011487 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011488 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011489 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011490 if (ring == NULL || ring->id != RCS)
11491 ring = &dev_priv->ring[BCS];
11492 } else {
11493 ring = &dev_priv->ring[RCS];
11494 }
11495
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011496 mmio_flip = use_mmio_flip(ring, obj);
11497
11498 /* When using CS flips, we want to emit semaphores between rings.
11499 * However, when using mmio flips we will create a task to do the
11500 * synchronisation, so all we want here is to pin the framebuffer
11501 * into the display plane and skip any waits.
11502 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011503 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011504 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011505 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011506 if (ret)
11507 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011508
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011509 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11510 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011511
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011512 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011513 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11514 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011515 if (ret)
11516 goto cleanup_unpin;
11517
John Harrisonf06cc1b2014-11-24 18:49:37 +000011518 i915_gem_request_assign(&work->flip_queued_req,
11519 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011520 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011521 if (!request) {
11522 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11523 if (ret)
11524 goto cleanup_unpin;
11525 }
11526
11527 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011528 page_flip_flags);
11529 if (ret)
11530 goto cleanup_unpin;
11531
John Harrison6258fbe2015-05-29 17:43:48 +010011532 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011533 }
11534
John Harrison91af1272015-06-18 13:14:56 +010011535 if (request)
John Harrison75289872015-05-29 17:43:49 +010011536 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011537
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011538 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011539 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011540
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011541 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011542 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011543 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011544
Paulo Zanoni7733b492015-07-07 15:26:04 -030011545 intel_fbc_disable(dev_priv);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011546 intel_frontbuffer_flip_prepare(dev,
11547 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011548
Jesse Barnese5510fa2010-07-01 16:48:37 -070011549 trace_i915_flip_request(intel_crtc->plane, obj);
11550
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011551 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011552
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011553cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011554 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011555cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011556 if (request)
11557 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011558 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011559 mutex_unlock(&dev->struct_mutex);
11560cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011561 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011562 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011563
Chris Wilson89ed88b2015-02-16 14:31:49 +000011564 drm_gem_object_unreference_unlocked(&obj->base);
11565 drm_framebuffer_unreference(work->old_fb);
11566
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011567 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011568 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011569 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011570
Daniel Vetter87b6b102014-05-15 15:33:46 +020011571 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011572free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011573 kfree(work);
11574
Chris Wilsonf900db42014-02-20 09:26:13 +000011575 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011576 struct drm_atomic_state *state;
11577 struct drm_plane_state *plane_state;
11578
Chris Wilsonf900db42014-02-20 09:26:13 +000011579out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011580 state = drm_atomic_state_alloc(dev);
11581 if (!state)
11582 return -ENOMEM;
11583 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11584
11585retry:
11586 plane_state = drm_atomic_get_plane_state(state, primary);
11587 ret = PTR_ERR_OR_ZERO(plane_state);
11588 if (!ret) {
11589 drm_atomic_set_fb_for_plane(plane_state, fb);
11590
11591 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11592 if (!ret)
11593 ret = drm_atomic_commit(state);
11594 }
11595
11596 if (ret == -EDEADLK) {
11597 drm_modeset_backoff(state->acquire_ctx);
11598 drm_atomic_state_clear(state);
11599 goto retry;
11600 }
11601
11602 if (ret)
11603 drm_atomic_state_free(state);
11604
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011605 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011606 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011607 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011608 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011609 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011610 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011611 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011612}
11613
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011614
11615/**
11616 * intel_wm_need_update - Check whether watermarks need updating
11617 * @plane: drm plane
11618 * @state: new plane state
11619 *
11620 * Check current plane state versus the new one to determine whether
11621 * watermarks need to be recalculated.
11622 *
11623 * Returns true or false.
11624 */
11625static bool intel_wm_need_update(struct drm_plane *plane,
11626 struct drm_plane_state *state)
11627{
11628 /* Update watermarks on tiling changes. */
11629 if (!plane->state->fb || !state->fb ||
11630 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11631 plane->state->rotation != state->rotation)
11632 return true;
11633
11634 if (plane->state->crtc_w != state->crtc_w)
11635 return true;
11636
11637 return false;
11638}
11639
11640int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11641 struct drm_plane_state *plane_state)
11642{
11643 struct drm_crtc *crtc = crtc_state->crtc;
11644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11645 struct drm_plane *plane = plane_state->plane;
11646 struct drm_device *dev = crtc->dev;
11647 struct drm_i915_private *dev_priv = dev->dev_private;
11648 struct intel_plane_state *old_plane_state =
11649 to_intel_plane_state(plane->state);
11650 int idx = intel_crtc->base.base.id, ret;
11651 int i = drm_plane_index(plane);
11652 bool mode_changed = needs_modeset(crtc_state);
11653 bool was_crtc_enabled = crtc->state->active;
11654 bool is_crtc_enabled = crtc_state->active;
11655
11656 bool turn_off, turn_on, visible, was_visible;
11657 struct drm_framebuffer *fb = plane_state->fb;
11658
11659 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11660 plane->type != DRM_PLANE_TYPE_CURSOR) {
11661 ret = skl_update_scaler_plane(
11662 to_intel_crtc_state(crtc_state),
11663 to_intel_plane_state(plane_state));
11664 if (ret)
11665 return ret;
11666 }
11667
11668 /*
11669 * Disabling a plane is always okay; we just need to update
11670 * fb tracking in a special way since cleanup_fb() won't
11671 * get called by the plane helpers.
11672 */
11673 if (old_plane_state->base.fb && !fb)
11674 intel_crtc->atomic.disabled_planes |= 1 << i;
11675
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011676 was_visible = old_plane_state->visible;
11677 visible = to_intel_plane_state(plane_state)->visible;
11678
11679 if (!was_crtc_enabled && WARN_ON(was_visible))
11680 was_visible = false;
11681
11682 if (!is_crtc_enabled && WARN_ON(visible))
11683 visible = false;
11684
11685 if (!was_visible && !visible)
11686 return 0;
11687
11688 turn_off = was_visible && (!visible || mode_changed);
11689 turn_on = visible && (!was_visible || mode_changed);
11690
11691 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11692 plane->base.id, fb ? fb->base.id : -1);
11693
11694 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11695 plane->base.id, was_visible, visible,
11696 turn_off, turn_on, mode_changed);
11697
Ville Syrjälä852eb002015-06-24 22:00:07 +030011698 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011699 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011700 /* must disable cxsr around plane enable/disable */
11701 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11702 intel_crtc->atomic.disable_cxsr = true;
11703 /* to potentially re-enable cxsr */
11704 intel_crtc->atomic.wait_vblank = true;
11705 intel_crtc->atomic.update_wm_post = true;
11706 }
11707 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011708 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011709 /* must disable cxsr around plane enable/disable */
11710 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11711 if (is_crtc_enabled)
11712 intel_crtc->atomic.wait_vblank = true;
11713 intel_crtc->atomic.disable_cxsr = true;
11714 }
11715 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011716 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011717 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011718
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011719 if (visible)
11720 intel_crtc->atomic.fb_bits |=
11721 to_intel_plane(plane)->frontbuffer_bit;
11722
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011723 switch (plane->type) {
11724 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011725 intel_crtc->atomic.wait_for_flips = true;
11726 intel_crtc->atomic.pre_disable_primary = turn_off;
11727 intel_crtc->atomic.post_enable_primary = turn_on;
11728
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011729 if (turn_off) {
11730 /*
11731 * FIXME: Actually if we will still have any other
11732 * plane enabled on the pipe we could let IPS enabled
11733 * still, but for now lets consider that when we make
11734 * primary invisible by setting DSPCNTR to 0 on
11735 * update_primary_plane function IPS needs to be
11736 * disable.
11737 */
11738 intel_crtc->atomic.disable_ips = true;
11739
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011740 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011741 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011742
11743 /*
11744 * FBC does not work on some platforms for rotated
11745 * planes, so disable it when rotation is not 0 and
11746 * update it when rotation is set back to 0.
11747 *
11748 * FIXME: This is redundant with the fbc update done in
11749 * the primary plane enable function except that that
11750 * one is done too late. We eventually need to unify
11751 * this.
11752 */
11753
11754 if (visible &&
11755 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11756 dev_priv->fbc.crtc == intel_crtc &&
11757 plane_state->rotation != BIT(DRM_ROTATE_0))
11758 intel_crtc->atomic.disable_fbc = true;
11759
11760 /*
11761 * BDW signals flip done immediately if the plane
11762 * is disabled, even if the plane enable is already
11763 * armed to occur at the next vblank :(
11764 */
11765 if (turn_on && IS_BROADWELL(dev))
11766 intel_crtc->atomic.wait_vblank = true;
11767
11768 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11769 break;
11770 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011771 break;
11772 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011773 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011774 intel_crtc->atomic.wait_vblank = true;
11775 intel_crtc->atomic.update_sprite_watermarks |=
11776 1 << i;
11777 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011778 }
11779 return 0;
11780}
11781
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011782static bool encoders_cloneable(const struct intel_encoder *a,
11783 const struct intel_encoder *b)
11784{
11785 /* masks could be asymmetric, so check both ways */
11786 return a == b || (a->cloneable & (1 << b->type) &&
11787 b->cloneable & (1 << a->type));
11788}
11789
11790static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11791 struct intel_crtc *crtc,
11792 struct intel_encoder *encoder)
11793{
11794 struct intel_encoder *source_encoder;
11795 struct drm_connector *connector;
11796 struct drm_connector_state *connector_state;
11797 int i;
11798
11799 for_each_connector_in_state(state, connector, connector_state, i) {
11800 if (connector_state->crtc != &crtc->base)
11801 continue;
11802
11803 source_encoder =
11804 to_intel_encoder(connector_state->best_encoder);
11805 if (!encoders_cloneable(encoder, source_encoder))
11806 return false;
11807 }
11808
11809 return true;
11810}
11811
11812static bool check_encoder_cloning(struct drm_atomic_state *state,
11813 struct intel_crtc *crtc)
11814{
11815 struct intel_encoder *encoder;
11816 struct drm_connector *connector;
11817 struct drm_connector_state *connector_state;
11818 int i;
11819
11820 for_each_connector_in_state(state, connector, connector_state, i) {
11821 if (connector_state->crtc != &crtc->base)
11822 continue;
11823
11824 encoder = to_intel_encoder(connector_state->best_encoder);
11825 if (!check_single_encoder_cloning(state, crtc, encoder))
11826 return false;
11827 }
11828
11829 return true;
11830}
11831
11832static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11833 struct drm_crtc_state *crtc_state)
11834{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011835 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011836 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011838 struct intel_crtc_state *pipe_config =
11839 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011840 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011841 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011842 bool mode_changed = needs_modeset(crtc_state);
11843
11844 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11845 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11846 return -EINVAL;
11847 }
11848
11849 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11850 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11851 idx, crtc->state->active, intel_crtc->active);
11852
Ville Syrjälä852eb002015-06-24 22:00:07 +030011853 if (mode_changed && !crtc_state->active)
11854 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011855
Maarten Lankhorstad421372015-06-15 12:33:42 +020011856 if (mode_changed && crtc_state->enable &&
11857 dev_priv->display.crtc_compute_clock &&
11858 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11859 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11860 pipe_config);
11861 if (ret)
11862 return ret;
11863 }
11864
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011865 ret = 0;
11866 if (INTEL_INFO(dev)->gen >= 9) {
11867 if (mode_changed)
11868 ret = skl_update_scaler_crtc(pipe_config);
11869
11870 if (!ret)
11871 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11872 pipe_config);
11873 }
11874
11875 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011876}
11877
Jani Nikula65b38e02015-04-13 11:26:56 +030011878static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011879 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11880 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011881 .atomic_begin = intel_begin_crtc_commit,
11882 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011883 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011884};
11885
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011886static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11887{
11888 struct intel_connector *connector;
11889
11890 for_each_intel_connector(dev, connector) {
11891 if (connector->base.encoder) {
11892 connector->base.state->best_encoder =
11893 connector->base.encoder;
11894 connector->base.state->crtc =
11895 connector->base.encoder->crtc;
11896 } else {
11897 connector->base.state->best_encoder = NULL;
11898 connector->base.state->crtc = NULL;
11899 }
11900 }
11901}
11902
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011903static void
Robin Schroereba905b2014-05-18 02:24:50 +020011904connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011905 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011906{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011907 int bpp = pipe_config->pipe_bpp;
11908
11909 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11910 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011911 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011912
11913 /* Don't use an invalid EDID bpc value */
11914 if (connector->base.display_info.bpc &&
11915 connector->base.display_info.bpc * 3 < bpp) {
11916 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11917 bpp, connector->base.display_info.bpc*3);
11918 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11919 }
11920
11921 /* Clamp bpp to 8 on screens without EDID 1.4 */
11922 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11923 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11924 bpp);
11925 pipe_config->pipe_bpp = 24;
11926 }
11927}
11928
11929static int
11930compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011931 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011932{
11933 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011934 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011935 struct drm_connector *connector;
11936 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011937 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011938
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011939 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011940 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011941 else if (INTEL_INFO(dev)->gen >= 5)
11942 bpp = 12*3;
11943 else
11944 bpp = 8*3;
11945
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011946
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011947 pipe_config->pipe_bpp = bpp;
11948
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011949 state = pipe_config->base.state;
11950
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011951 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011952 for_each_connector_in_state(state, connector, connector_state, i) {
11953 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011954 continue;
11955
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011956 connected_sink_compute_bpp(to_intel_connector(connector),
11957 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011958 }
11959
11960 return bpp;
11961}
11962
Daniel Vetter644db712013-09-19 14:53:58 +020011963static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11964{
11965 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11966 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011967 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011968 mode->crtc_hdisplay, mode->crtc_hsync_start,
11969 mode->crtc_hsync_end, mode->crtc_htotal,
11970 mode->crtc_vdisplay, mode->crtc_vsync_start,
11971 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11972}
11973
Daniel Vetterc0b03412013-05-28 12:05:54 +020011974static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011975 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011976 const char *context)
11977{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011978 struct drm_device *dev = crtc->base.dev;
11979 struct drm_plane *plane;
11980 struct intel_plane *intel_plane;
11981 struct intel_plane_state *state;
11982 struct drm_framebuffer *fb;
11983
11984 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11985 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011986
11987 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11988 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11989 pipe_config->pipe_bpp, pipe_config->dither);
11990 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11991 pipe_config->has_pch_encoder,
11992 pipe_config->fdi_lanes,
11993 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11994 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11995 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011996 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11997 pipe_config->has_dp_encoder,
11998 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11999 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12000 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012001
12002 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
12003 pipe_config->has_dp_encoder,
12004 pipe_config->dp_m2_n2.gmch_m,
12005 pipe_config->dp_m2_n2.gmch_n,
12006 pipe_config->dp_m2_n2.link_m,
12007 pipe_config->dp_m2_n2.link_n,
12008 pipe_config->dp_m2_n2.tu);
12009
Daniel Vetter55072d12014-11-20 16:10:28 +010012010 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12011 pipe_config->has_audio,
12012 pipe_config->has_infoframe);
12013
Daniel Vetterc0b03412013-05-28 12:05:54 +020012014 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012015 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012016 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012017 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12018 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012019 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012020 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12021 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012022 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12023 crtc->num_scalers,
12024 pipe_config->scaler_state.scaler_users,
12025 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012026 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12027 pipe_config->gmch_pfit.control,
12028 pipe_config->gmch_pfit.pgm_ratios,
12029 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012030 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012031 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012032 pipe_config->pch_pfit.size,
12033 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012034 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012035 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012036
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012037 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012038 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012039 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012040 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012041 pipe_config->ddi_pll_sel,
12042 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012043 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012044 pipe_config->dpll_hw_state.pll0,
12045 pipe_config->dpll_hw_state.pll1,
12046 pipe_config->dpll_hw_state.pll2,
12047 pipe_config->dpll_hw_state.pll3,
12048 pipe_config->dpll_hw_state.pll6,
12049 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012050 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012051 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012052 pipe_config->dpll_hw_state.pcsdw12);
12053 } else if (IS_SKYLAKE(dev)) {
12054 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12055 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12056 pipe_config->ddi_pll_sel,
12057 pipe_config->dpll_hw_state.ctrl1,
12058 pipe_config->dpll_hw_state.cfgcr1,
12059 pipe_config->dpll_hw_state.cfgcr2);
12060 } else if (HAS_DDI(dev)) {
12061 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12062 pipe_config->ddi_pll_sel,
12063 pipe_config->dpll_hw_state.wrpll);
12064 } else {
12065 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12066 "fp0: 0x%x, fp1: 0x%x\n",
12067 pipe_config->dpll_hw_state.dpll,
12068 pipe_config->dpll_hw_state.dpll_md,
12069 pipe_config->dpll_hw_state.fp0,
12070 pipe_config->dpll_hw_state.fp1);
12071 }
12072
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012073 DRM_DEBUG_KMS("planes on this crtc\n");
12074 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12075 intel_plane = to_intel_plane(plane);
12076 if (intel_plane->pipe != crtc->pipe)
12077 continue;
12078
12079 state = to_intel_plane_state(plane->state);
12080 fb = state->base.fb;
12081 if (!fb) {
12082 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12083 "disabled, scaler_id = %d\n",
12084 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12085 plane->base.id, intel_plane->pipe,
12086 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12087 drm_plane_index(plane), state->scaler_id);
12088 continue;
12089 }
12090
12091 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12092 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12093 plane->base.id, intel_plane->pipe,
12094 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12095 drm_plane_index(plane));
12096 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12097 fb->base.id, fb->width, fb->height, fb->pixel_format);
12098 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12099 state->scaler_id,
12100 state->src.x1 >> 16, state->src.y1 >> 16,
12101 drm_rect_width(&state->src) >> 16,
12102 drm_rect_height(&state->src) >> 16,
12103 state->dst.x1, state->dst.y1,
12104 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12105 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012106}
12107
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012108static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012109{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012110 struct drm_device *dev = state->dev;
12111 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012112 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012113 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012114 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012115 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012116
12117 /*
12118 * Walk the connector list instead of the encoder
12119 * list to detect the problem on ddi platforms
12120 * where there's just one encoder per digital port.
12121 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012122 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012123 if (!connector_state->best_encoder)
12124 continue;
12125
12126 encoder = to_intel_encoder(connector_state->best_encoder);
12127
12128 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012129
12130 switch (encoder->type) {
12131 unsigned int port_mask;
12132 case INTEL_OUTPUT_UNKNOWN:
12133 if (WARN_ON(!HAS_DDI(dev)))
12134 break;
12135 case INTEL_OUTPUT_DISPLAYPORT:
12136 case INTEL_OUTPUT_HDMI:
12137 case INTEL_OUTPUT_EDP:
12138 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12139
12140 /* the same port mustn't appear more than once */
12141 if (used_ports & port_mask)
12142 return false;
12143
12144 used_ports |= port_mask;
12145 default:
12146 break;
12147 }
12148 }
12149
12150 return true;
12151}
12152
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012153static void
12154clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12155{
12156 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012157 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012158 struct intel_dpll_hw_state dpll_hw_state;
12159 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012160 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012161
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012162 /* FIXME: before the switch to atomic started, a new pipe_config was
12163 * kzalloc'd. Code that depends on any field being zero should be
12164 * fixed, so that the crtc_state can be safely duplicated. For now,
12165 * only fields that are know to not cause problems are preserved. */
12166
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012167 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012168 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012169 shared_dpll = crtc_state->shared_dpll;
12170 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012171 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012172
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012173 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012174
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012175 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012176 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012177 crtc_state->shared_dpll = shared_dpll;
12178 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012179 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012180}
12181
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012182static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012183intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012184 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012185{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012186 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012187 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012188 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012189 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012190 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012191 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012192 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012193
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012194 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012195
Daniel Vettere143a212013-07-04 12:01:15 +020012196 pipe_config->cpu_transcoder =
12197 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012198
Imre Deak2960bc92013-07-30 13:36:32 +030012199 /*
12200 * Sanitize sync polarity flags based on requested ones. If neither
12201 * positive or negative polarity is requested, treat this as meaning
12202 * negative polarity.
12203 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012204 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012205 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012206 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012207
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012208 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012209 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012210 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012211
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012212 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12213 * plane pixel format and any sink constraints into account. Returns the
12214 * source plane bpp so that dithering can be selected on mismatches
12215 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012216 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12217 pipe_config);
12218 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012219 goto fail;
12220
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012221 /*
12222 * Determine the real pipe dimensions. Note that stereo modes can
12223 * increase the actual pipe size due to the frame doubling and
12224 * insertion of additional space for blanks between the frame. This
12225 * is stored in the crtc timings. We use the requested mode to do this
12226 * computation to clearly distinguish it from the adjusted mode, which
12227 * can be changed by the connectors in the below retry loop.
12228 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012229 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012230 &pipe_config->pipe_src_w,
12231 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012232
Daniel Vettere29c22c2013-02-21 00:00:16 +010012233encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012234 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012235 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012236 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012237
Daniel Vetter135c81b2013-07-21 21:37:09 +020012238 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012239 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12240 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012241
Daniel Vetter7758a112012-07-08 19:40:39 +020012242 /* Pass our mode to the connectors and the CRTC to give them a chance to
12243 * adjust it according to limitations or connector properties, and also
12244 * a chance to reject the mode entirely.
12245 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012246 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012247 if (connector_state->crtc != crtc)
12248 continue;
12249
12250 encoder = to_intel_encoder(connector_state->best_encoder);
12251
Daniel Vetterefea6e82013-07-21 21:36:59 +020012252 if (!(encoder->compute_config(encoder, pipe_config))) {
12253 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012254 goto fail;
12255 }
12256 }
12257
Daniel Vetterff9a6752013-06-01 17:16:21 +020012258 /* Set default port clock if not overwritten by the encoder. Needs to be
12259 * done afterwards in case the encoder adjusts the mode. */
12260 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012261 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012262 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012263
Daniel Vettera43f6e02013-06-07 23:10:32 +020012264 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012265 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012266 DRM_DEBUG_KMS("CRTC fixup failed\n");
12267 goto fail;
12268 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012269
12270 if (ret == RETRY) {
12271 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12272 ret = -EINVAL;
12273 goto fail;
12274 }
12275
12276 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12277 retry = false;
12278 goto encoder_retry;
12279 }
12280
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012281 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012282 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012283 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012284
Daniel Vetter7758a112012-07-08 19:40:39 +020012285fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012286 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012287}
12288
Daniel Vetterea9d7582012-07-10 10:42:52 +020012289static bool intel_crtc_in_use(struct drm_crtc *crtc)
12290{
12291 struct drm_encoder *encoder;
12292 struct drm_device *dev = crtc->dev;
12293
12294 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12295 if (encoder->crtc == crtc)
12296 return true;
12297
12298 return false;
12299}
12300
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012301static void
12302intel_modeset_update_state(struct drm_atomic_state *state)
12303{
12304 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012305 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012306 struct drm_crtc *crtc;
12307 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012308 struct drm_connector *connector;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012309 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012310
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012311 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012312
Damien Lespiaub2784e12014-08-05 11:29:37 +010012313 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012314 if (!intel_encoder->base.crtc)
12315 continue;
12316
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012317 crtc = intel_encoder->base.crtc;
12318 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12319 if (!crtc_state || !needs_modeset(crtc->state))
12320 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012321
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012322 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012323 }
12324
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012325 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012326
Ville Syrjälä76688512014-01-10 11:28:06 +020012327 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012328 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012329 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012330
12331 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012332
12333 /* Update hwmode for vblank functions */
12334 if (crtc->state->active)
12335 crtc->hwmode = crtc->state->adjusted_mode;
12336 else
12337 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012338 }
12339
12340 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12341 if (!connector->encoder || !connector->encoder->crtc)
12342 continue;
12343
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012344 crtc = connector->encoder->crtc;
12345 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12346 if (!crtc_state || !needs_modeset(crtc->state))
12347 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012348
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012349 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012350 struct drm_property *dpms_property =
12351 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012352
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012353 connector->dpms = DRM_MODE_DPMS_ON;
12354 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012355
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012356 intel_encoder = to_intel_encoder(connector->encoder);
12357 intel_encoder->connectors_active = true;
12358 } else
12359 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012360 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012361}
12362
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012363static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012364{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012365 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012366
12367 if (clock1 == clock2)
12368 return true;
12369
12370 if (!clock1 || !clock2)
12371 return false;
12372
12373 diff = abs(clock1 - clock2);
12374
12375 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12376 return true;
12377
12378 return false;
12379}
12380
Daniel Vetter25c5b262012-07-08 22:08:04 +020012381#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12382 list_for_each_entry((intel_crtc), \
12383 &(dev)->mode_config.crtc_list, \
12384 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012385 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012386
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012387
12388static bool
12389intel_compare_m_n(unsigned int m, unsigned int n,
12390 unsigned int m2, unsigned int n2,
12391 bool exact)
12392{
12393 if (m == m2 && n == n2)
12394 return true;
12395
12396 if (exact || !m || !n || !m2 || !n2)
12397 return false;
12398
12399 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12400
12401 if (m > m2) {
12402 while (m > m2) {
12403 m2 <<= 1;
12404 n2 <<= 1;
12405 }
12406 } else if (m < m2) {
12407 while (m < m2) {
12408 m <<= 1;
12409 n <<= 1;
12410 }
12411 }
12412
12413 return m == m2 && n == n2;
12414}
12415
12416static bool
12417intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12418 struct intel_link_m_n *m2_n2,
12419 bool adjust)
12420{
12421 if (m_n->tu == m2_n2->tu &&
12422 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12423 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12424 intel_compare_m_n(m_n->link_m, m_n->link_n,
12425 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12426 if (adjust)
12427 *m2_n2 = *m_n;
12428
12429 return true;
12430 }
12431
12432 return false;
12433}
12434
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012435static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012436intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012437 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012438 struct intel_crtc_state *pipe_config,
12439 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012440{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012441 bool ret = true;
12442
12443#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12444 do { \
12445 if (!adjust) \
12446 DRM_ERROR(fmt, ##__VA_ARGS__); \
12447 else \
12448 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12449 } while (0)
12450
Daniel Vetter66e985c2013-06-05 13:34:20 +020012451#define PIPE_CONF_CHECK_X(name) \
12452 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012453 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012454 "(expected 0x%08x, found 0x%08x)\n", \
12455 current_config->name, \
12456 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012457 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012458 }
12459
Daniel Vetter08a24032013-04-19 11:25:34 +020012460#define PIPE_CONF_CHECK_I(name) \
12461 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012462 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012463 "(expected %i, found %i)\n", \
12464 current_config->name, \
12465 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012466 ret = false; \
12467 }
12468
12469#define PIPE_CONF_CHECK_M_N(name) \
12470 if (!intel_compare_link_m_n(&current_config->name, \
12471 &pipe_config->name,\
12472 adjust)) { \
12473 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12474 "(expected tu %i gmch %i/%i link %i/%i, " \
12475 "found tu %i, gmch %i/%i link %i/%i)\n", \
12476 current_config->name.tu, \
12477 current_config->name.gmch_m, \
12478 current_config->name.gmch_n, \
12479 current_config->name.link_m, \
12480 current_config->name.link_n, \
12481 pipe_config->name.tu, \
12482 pipe_config->name.gmch_m, \
12483 pipe_config->name.gmch_n, \
12484 pipe_config->name.link_m, \
12485 pipe_config->name.link_n); \
12486 ret = false; \
12487 }
12488
12489#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12490 if (!intel_compare_link_m_n(&current_config->name, \
12491 &pipe_config->name, adjust) && \
12492 !intel_compare_link_m_n(&current_config->alt_name, \
12493 &pipe_config->name, adjust)) { \
12494 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12495 "(expected tu %i gmch %i/%i link %i/%i, " \
12496 "or tu %i gmch %i/%i link %i/%i, " \
12497 "found tu %i, gmch %i/%i link %i/%i)\n", \
12498 current_config->name.tu, \
12499 current_config->name.gmch_m, \
12500 current_config->name.gmch_n, \
12501 current_config->name.link_m, \
12502 current_config->name.link_n, \
12503 current_config->alt_name.tu, \
12504 current_config->alt_name.gmch_m, \
12505 current_config->alt_name.gmch_n, \
12506 current_config->alt_name.link_m, \
12507 current_config->alt_name.link_n, \
12508 pipe_config->name.tu, \
12509 pipe_config->name.gmch_m, \
12510 pipe_config->name.gmch_n, \
12511 pipe_config->name.link_m, \
12512 pipe_config->name.link_n); \
12513 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012514 }
12515
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012516/* This is required for BDW+ where there is only one set of registers for
12517 * switching between high and low RR.
12518 * This macro can be used whenever a comparison has to be made between one
12519 * hw state and multiple sw state variables.
12520 */
12521#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12522 if ((current_config->name != pipe_config->name) && \
12523 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012524 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012525 "(expected %i or %i, found %i)\n", \
12526 current_config->name, \
12527 current_config->alt_name, \
12528 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012529 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012530 }
12531
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012532#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12533 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012534 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012535 "(expected %i, found %i)\n", \
12536 current_config->name & (mask), \
12537 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012538 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012539 }
12540
Ville Syrjälä5e550652013-09-06 23:29:07 +030012541#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12542 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012543 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012544 "(expected %i, found %i)\n", \
12545 current_config->name, \
12546 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012547 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012548 }
12549
Daniel Vetterbb760062013-06-06 14:55:52 +020012550#define PIPE_CONF_QUIRK(quirk) \
12551 ((current_config->quirks | pipe_config->quirks) & (quirk))
12552
Daniel Vettereccb1402013-05-22 00:50:22 +020012553 PIPE_CONF_CHECK_I(cpu_transcoder);
12554
Daniel Vetter08a24032013-04-19 11:25:34 +020012555 PIPE_CONF_CHECK_I(has_pch_encoder);
12556 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012557 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012558
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012559 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012560
12561 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012562 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012563
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012564 PIPE_CONF_CHECK_I(has_drrs);
12565 if (current_config->has_drrs)
12566 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12567 } else
12568 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012569
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012570 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12571 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12572 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12573 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12574 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12575 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012576
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012577 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12578 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12579 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12580 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12581 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12582 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012583
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012584 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012585 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012586 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12587 IS_VALLEYVIEW(dev))
12588 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012589 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012590
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012591 PIPE_CONF_CHECK_I(has_audio);
12592
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012593 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012594 DRM_MODE_FLAG_INTERLACE);
12595
Daniel Vetterbb760062013-06-06 14:55:52 +020012596 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012597 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012598 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012599 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012600 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012601 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012602 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012603 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012604 DRM_MODE_FLAG_NVSYNC);
12605 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012606
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012607 PIPE_CONF_CHECK_I(pipe_src_w);
12608 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012609
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012610 PIPE_CONF_CHECK_I(gmch_pfit.control);
12611 /* pfit ratios are autocomputed by the hw on gen4+ */
12612 if (INTEL_INFO(dev)->gen < 4)
12613 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12614 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012615
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012616 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12617 if (current_config->pch_pfit.enabled) {
12618 PIPE_CONF_CHECK_I(pch_pfit.pos);
12619 PIPE_CONF_CHECK_I(pch_pfit.size);
12620 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012621
Chandra Kondurua1b22782015-04-07 15:28:45 -070012622 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12623
Jesse Barnese59150d2014-01-07 13:30:45 -080012624 /* BDW+ don't expose a synchronous way to read the state */
12625 if (IS_HASWELL(dev))
12626 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012627
Ville Syrjälä282740f2013-09-04 18:30:03 +030012628 PIPE_CONF_CHECK_I(double_wide);
12629
Daniel Vetter26804af2014-06-25 22:01:55 +030012630 PIPE_CONF_CHECK_X(ddi_pll_sel);
12631
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012632 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012633 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012634 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012635 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12636 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012637 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012638 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12639 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12640 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012641
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012642 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12643 PIPE_CONF_CHECK_I(pipe_bpp);
12644
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012645 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012646 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012647
Daniel Vetter66e985c2013-06-05 13:34:20 +020012648#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012649#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012650#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012651#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012652#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012653#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012654#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012655
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012656 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012657}
12658
Damien Lespiau08db6652014-11-04 17:06:52 +000012659static void check_wm_state(struct drm_device *dev)
12660{
12661 struct drm_i915_private *dev_priv = dev->dev_private;
12662 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12663 struct intel_crtc *intel_crtc;
12664 int plane;
12665
12666 if (INTEL_INFO(dev)->gen < 9)
12667 return;
12668
12669 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12670 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12671
12672 for_each_intel_crtc(dev, intel_crtc) {
12673 struct skl_ddb_entry *hw_entry, *sw_entry;
12674 const enum pipe pipe = intel_crtc->pipe;
12675
12676 if (!intel_crtc->active)
12677 continue;
12678
12679 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012680 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012681 hw_entry = &hw_ddb.plane[pipe][plane];
12682 sw_entry = &sw_ddb->plane[pipe][plane];
12683
12684 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12685 continue;
12686
12687 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12688 "(expected (%u,%u), found (%u,%u))\n",
12689 pipe_name(pipe), plane + 1,
12690 sw_entry->start, sw_entry->end,
12691 hw_entry->start, hw_entry->end);
12692 }
12693
12694 /* cursor */
12695 hw_entry = &hw_ddb.cursor[pipe];
12696 sw_entry = &sw_ddb->cursor[pipe];
12697
12698 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12699 continue;
12700
12701 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12702 "(expected (%u,%u), found (%u,%u))\n",
12703 pipe_name(pipe),
12704 sw_entry->start, sw_entry->end,
12705 hw_entry->start, hw_entry->end);
12706 }
12707}
12708
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012709static void
12710check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012711{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012712 struct intel_connector *connector;
12713
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012714 for_each_intel_connector(dev, connector) {
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012715 struct drm_encoder *encoder = connector->base.encoder;
12716 struct drm_connector_state *state = connector->base.state;
12717
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012718 /* This also checks the encoder/connector hw state with the
12719 * ->get_hw_state callbacks. */
12720 intel_connector_check_state(connector);
12721
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012722 I915_STATE_WARN(state->best_encoder != encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012723 "connector's staged encoder doesn't match current encoder\n");
12724 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012725}
12726
12727static void
12728check_encoder_state(struct drm_device *dev)
12729{
12730 struct intel_encoder *encoder;
12731 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012732
Damien Lespiaub2784e12014-08-05 11:29:37 +010012733 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012734 bool enabled = false;
12735 bool active = false;
12736 enum pipe pipe, tracked_pipe;
12737
12738 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12739 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012740 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012741
Rob Clarke2c719b2014-12-15 13:56:32 -050012742 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012743 "encoder's active_connectors set, but no crtc\n");
12744
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012745 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012746 if (connector->base.encoder != &encoder->base)
12747 continue;
12748 enabled = true;
12749 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12750 active = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012751
12752 I915_STATE_WARN(connector->base.state->crtc !=
12753 encoder->base.crtc,
12754 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012755 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012756 /*
12757 * for MST connectors if we unplug the connector is gone
12758 * away but the encoder is still connected to a crtc
12759 * until a modeset happens in response to the hotplug.
12760 */
12761 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12762 continue;
12763
Rob Clarke2c719b2014-12-15 13:56:32 -050012764 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012765 "encoder's enabled state mismatch "
12766 "(expected %i, found %i)\n",
12767 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012768 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012769 "active encoder with no crtc\n");
12770
Rob Clarke2c719b2014-12-15 13:56:32 -050012771 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012772 "encoder's computed active state doesn't match tracked active state "
12773 "(expected %i, found %i)\n", active, encoder->connectors_active);
12774
12775 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012776 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012777 "encoder's hw state doesn't match sw tracking "
12778 "(expected %i, found %i)\n",
12779 encoder->connectors_active, active);
12780
12781 if (!encoder->base.crtc)
12782 continue;
12783
12784 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012785 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012786 "active encoder's pipe doesn't match"
12787 "(expected %i, found %i)\n",
12788 tracked_pipe, pipe);
12789
12790 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012791}
12792
12793static void
12794check_crtc_state(struct drm_device *dev)
12795{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012796 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012797 struct intel_crtc *crtc;
12798 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012799 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012800
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012801 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012802 bool enabled = false;
12803 bool active = false;
12804
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012805 memset(&pipe_config, 0, sizeof(pipe_config));
12806
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012807 DRM_DEBUG_KMS("[CRTC:%d]\n",
12808 crtc->base.base.id);
12809
Matt Roper83d65732015-02-25 13:12:16 -080012810 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012811 "active crtc, but not enabled in sw tracking\n");
12812
Damien Lespiaub2784e12014-08-05 11:29:37 +010012813 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012814 if (encoder->base.crtc != &crtc->base)
12815 continue;
12816 enabled = true;
12817 if (encoder->connectors_active)
12818 active = true;
12819 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012820
Rob Clarke2c719b2014-12-15 13:56:32 -050012821 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012822 "crtc's computed active state doesn't match tracked active state "
12823 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012824 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012825 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012826 "(expected %i, found %i)\n", enabled,
12827 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012828
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012829 active = dev_priv->display.get_pipe_config(crtc,
12830 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012831
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012832 /* hw state is inconsistent with the pipe quirk */
12833 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12834 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012835 active = crtc->active;
12836
Damien Lespiaub2784e12014-08-05 11:29:37 +010012837 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012838 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012839 if (encoder->base.crtc != &crtc->base)
12840 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012841 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012842 encoder->get_config(encoder, &pipe_config);
12843 }
12844
Rob Clarke2c719b2014-12-15 13:56:32 -050012845 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012846 "crtc active state doesn't match with hw state "
12847 "(expected %i, found %i)\n", crtc->active, active);
12848
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012849 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12850 "transitional active state does not match atomic hw state "
12851 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12852
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012853 if (!active)
12854 continue;
12855
12856 if (!intel_pipe_config_compare(dev, crtc->config,
12857 &pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012858 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012859 intel_dump_pipe_config(crtc, &pipe_config,
12860 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012861 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012862 "[sw state]");
12863 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012864 }
12865}
12866
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012867static void
12868check_shared_dpll_state(struct drm_device *dev)
12869{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012870 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012871 struct intel_crtc *crtc;
12872 struct intel_dpll_hw_state dpll_hw_state;
12873 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012874
12875 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12876 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12877 int enabled_crtcs = 0, active_crtcs = 0;
12878 bool active;
12879
12880 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12881
12882 DRM_DEBUG_KMS("%s\n", pll->name);
12883
12884 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12885
Rob Clarke2c719b2014-12-15 13:56:32 -050012886 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012887 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012888 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012889 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012890 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012891 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012892 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012893 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012894 "pll on state mismatch (expected %i, found %i)\n",
12895 pll->on, active);
12896
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012897 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012898 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012899 enabled_crtcs++;
12900 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12901 active_crtcs++;
12902 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012903 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012904 "pll active crtcs mismatch (expected %i, found %i)\n",
12905 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012906 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012907 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012908 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012909
Rob Clarke2c719b2014-12-15 13:56:32 -050012910 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012911 sizeof(dpll_hw_state)),
12912 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012913 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012914}
12915
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012916void
12917intel_modeset_check_state(struct drm_device *dev)
12918{
Damien Lespiau08db6652014-11-04 17:06:52 +000012919 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012920 check_connector_state(dev);
12921 check_encoder_state(dev);
12922 check_crtc_state(dev);
12923 check_shared_dpll_state(dev);
12924}
12925
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012926void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012927 int dotclock)
12928{
12929 /*
12930 * FDI already provided one idea for the dotclock.
12931 * Yell if the encoder disagrees.
12932 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012933 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012934 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012935 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012936}
12937
Ville Syrjälä80715b22014-05-15 20:23:23 +030012938static void update_scanline_offset(struct intel_crtc *crtc)
12939{
12940 struct drm_device *dev = crtc->base.dev;
12941
12942 /*
12943 * The scanline counter increments at the leading edge of hsync.
12944 *
12945 * On most platforms it starts counting from vtotal-1 on the
12946 * first active line. That means the scanline counter value is
12947 * always one less than what we would expect. Ie. just after
12948 * start of vblank, which also occurs at start of hsync (on the
12949 * last active line), the scanline counter will read vblank_start-1.
12950 *
12951 * On gen2 the scanline counter starts counting from 1 instead
12952 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12953 * to keep the value positive), instead of adding one.
12954 *
12955 * On HSW+ the behaviour of the scanline counter depends on the output
12956 * type. For DP ports it behaves like most other platforms, but on HDMI
12957 * there's an extra 1 line difference. So we need to add two instead of
12958 * one to the value.
12959 */
12960 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012961 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012962 int vtotal;
12963
12964 vtotal = mode->crtc_vtotal;
12965 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12966 vtotal /= 2;
12967
12968 crtc->scanline_offset = vtotal - 1;
12969 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012970 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012971 crtc->scanline_offset = 2;
12972 } else
12973 crtc->scanline_offset = 1;
12974}
12975
Maarten Lankhorstad421372015-06-15 12:33:42 +020012976static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012977{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012978 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012979 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012980 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012981 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012982 struct intel_crtc_state *intel_crtc_state;
12983 struct drm_crtc *crtc;
12984 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012985 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012986
12987 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012988 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012989
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012990 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012991 int dpll;
12992
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012993 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012994 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012995 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012996
Maarten Lankhorstad421372015-06-15 12:33:42 +020012997 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012998 continue;
12999
Maarten Lankhorstad421372015-06-15 12:33:42 +020013000 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013001
Maarten Lankhorstad421372015-06-15 12:33:42 +020013002 if (!shared_dpll)
13003 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13004
13005 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013006 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013007}
13008
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013009/*
13010 * This implements the workaround described in the "notes" section of the mode
13011 * set sequence documentation. When going from no pipes or single pipe to
13012 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13013 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13014 */
13015static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13016{
13017 struct drm_crtc_state *crtc_state;
13018 struct intel_crtc *intel_crtc;
13019 struct drm_crtc *crtc;
13020 struct intel_crtc_state *first_crtc_state = NULL;
13021 struct intel_crtc_state *other_crtc_state = NULL;
13022 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13023 int i;
13024
13025 /* look at all crtc's that are going to be enabled in during modeset */
13026 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13027 intel_crtc = to_intel_crtc(crtc);
13028
13029 if (!crtc_state->active || !needs_modeset(crtc_state))
13030 continue;
13031
13032 if (first_crtc_state) {
13033 other_crtc_state = to_intel_crtc_state(crtc_state);
13034 break;
13035 } else {
13036 first_crtc_state = to_intel_crtc_state(crtc_state);
13037 first_pipe = intel_crtc->pipe;
13038 }
13039 }
13040
13041 /* No workaround needed? */
13042 if (!first_crtc_state)
13043 return 0;
13044
13045 /* w/a possibly needed, check how many crtc's are already enabled. */
13046 for_each_intel_crtc(state->dev, intel_crtc) {
13047 struct intel_crtc_state *pipe_config;
13048
13049 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13050 if (IS_ERR(pipe_config))
13051 return PTR_ERR(pipe_config);
13052
13053 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13054
13055 if (!pipe_config->base.active ||
13056 needs_modeset(&pipe_config->base))
13057 continue;
13058
13059 /* 2 or more enabled crtcs means no need for w/a */
13060 if (enabled_pipe != INVALID_PIPE)
13061 return 0;
13062
13063 enabled_pipe = intel_crtc->pipe;
13064 }
13065
13066 if (enabled_pipe != INVALID_PIPE)
13067 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13068 else if (other_crtc_state)
13069 other_crtc_state->hsw_workaround_pipe = first_pipe;
13070
13071 return 0;
13072}
13073
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013074static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13075{
13076 struct drm_crtc *crtc;
13077 struct drm_crtc_state *crtc_state;
13078 int ret = 0;
13079
13080 /* add all active pipes to the state */
13081 for_each_crtc(state->dev, crtc) {
13082 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13083 if (IS_ERR(crtc_state))
13084 return PTR_ERR(crtc_state);
13085
13086 if (!crtc_state->active || needs_modeset(crtc_state))
13087 continue;
13088
13089 crtc_state->mode_changed = true;
13090
13091 ret = drm_atomic_add_affected_connectors(state, crtc);
13092 if (ret)
13093 break;
13094
13095 ret = drm_atomic_add_affected_planes(state, crtc);
13096 if (ret)
13097 break;
13098 }
13099
13100 return ret;
13101}
13102
13103
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013104static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013105{
13106 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013107 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013108 int ret;
13109
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013110 if (!check_digital_port_conflicts(state)) {
13111 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13112 return -EINVAL;
13113 }
13114
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013115 /*
13116 * See if the config requires any additional preparation, e.g.
13117 * to adjust global state with pipes off. We need to do this
13118 * here so we can get the modeset_pipe updated config for the new
13119 * mode set on this crtc. For other crtcs we need to use the
13120 * adjusted_mode bits in the crtc directly.
13121 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013122 if (dev_priv->display.modeset_calc_cdclk) {
13123 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013124
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013125 ret = dev_priv->display.modeset_calc_cdclk(state);
13126
13127 cdclk = to_intel_atomic_state(state)->cdclk;
13128 if (!ret && cdclk != dev_priv->cdclk_freq)
13129 ret = intel_modeset_all_pipes(state);
13130
13131 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013132 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013133 } else
13134 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013135
Maarten Lankhorstad421372015-06-15 12:33:42 +020013136 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013137
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013138 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013139 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013140
Maarten Lankhorstad421372015-06-15 12:33:42 +020013141 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013142}
13143
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013144/**
13145 * intel_atomic_check - validate state object
13146 * @dev: drm device
13147 * @state: state to validate
13148 */
13149static int intel_atomic_check(struct drm_device *dev,
13150 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013151{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013152 struct drm_crtc *crtc;
13153 struct drm_crtc_state *crtc_state;
13154 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013155 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013156
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013157 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013158 if (ret)
13159 return ret;
13160
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013161 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013162 struct intel_crtc_state *pipe_config =
13163 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013164
13165 /* Catch I915_MODE_FLAG_INHERITED */
13166 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13167 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013168
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013169 if (!crtc_state->enable) {
13170 if (needs_modeset(crtc_state))
13171 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013172 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013173 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013174
Daniel Vetter26495482015-07-15 14:15:52 +020013175 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013176 continue;
13177
Daniel Vetter26495482015-07-15 14:15:52 +020013178 /* FIXME: For only active_changed we shouldn't need to do any
13179 * state recomputation at all. */
13180
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013181 ret = drm_atomic_add_affected_connectors(state, crtc);
13182 if (ret)
13183 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013184
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013185 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013186 if (ret)
13187 return ret;
13188
Daniel Vetter26495482015-07-15 14:15:52 +020013189 if (i915.fastboot &&
13190 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013191 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013192 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013193 crtc_state->mode_changed = false;
13194 }
13195
13196 if (needs_modeset(crtc_state)) {
13197 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013198
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013199 ret = drm_atomic_add_affected_planes(state, crtc);
13200 if (ret)
13201 return ret;
13202 }
13203
Daniel Vetter26495482015-07-15 14:15:52 +020013204 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13205 needs_modeset(crtc_state) ?
13206 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013207 }
13208
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013209 if (any_ms) {
13210 ret = intel_modeset_checks(state);
13211
13212 if (ret)
13213 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013214 } else
13215 to_intel_atomic_state(state)->cdclk =
13216 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013217
13218 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013219}
13220
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013221/**
13222 * intel_atomic_commit - commit validated state object
13223 * @dev: DRM device
13224 * @state: the top-level driver state object
13225 * @async: asynchronous commit
13226 *
13227 * This function commits a top-level state object that has been validated
13228 * with drm_atomic_helper_check().
13229 *
13230 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13231 * we can only handle plane-related operations and do not yet support
13232 * asynchronous commit.
13233 *
13234 * RETURNS
13235 * Zero for success or -errno.
13236 */
13237static int intel_atomic_commit(struct drm_device *dev,
13238 struct drm_atomic_state *state,
13239 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013240{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013241 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013242 struct drm_crtc *crtc;
13243 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013244 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013245 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013246 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013247
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013248 if (async) {
13249 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13250 return -EINVAL;
13251 }
13252
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013253 ret = drm_atomic_helper_prepare_planes(dev, state);
13254 if (ret)
13255 return ret;
13256
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013257 drm_atomic_helper_swap_state(dev, state);
13258
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013259 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13261
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013262 if (!needs_modeset(crtc->state))
13263 continue;
13264
13265 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013266 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013267
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013268 if (crtc_state->active) {
13269 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13270 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013271 intel_crtc->active = false;
13272 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013273 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013274 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013275
Daniel Vetterea9d7582012-07-10 10:42:52 +020013276 /* Only after disabling all output pipelines that will be changed can we
13277 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013278 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013279
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013280 /* The state has been swaped above, so state actually contains the
13281 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013282 if (any_ms)
13283 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013284
Daniel Vettera6778b32012-07-02 09:56:42 +020013285 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013286 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13288 bool modeset = needs_modeset(crtc->state);
13289
13290 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013291 update_scanline_offset(to_intel_crtc(crtc));
13292 dev_priv->display.crtc_enable(crtc);
13293 }
13294
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013295 if (!modeset)
13296 intel_pre_plane_update(intel_crtc);
13297
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013298 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013299 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013300 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013301
Daniel Vettera6778b32012-07-02 09:56:42 +020013302 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013303
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013304 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013305 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013306 drm_atomic_state_free(state);
13307
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013308 if (any_ms)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013309 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013310
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013311 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013312}
13313
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013314void intel_crtc_restore_mode(struct drm_crtc *crtc)
13315{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013316 struct drm_device *dev = crtc->dev;
13317 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013318 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013319 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013320
13321 state = drm_atomic_state_alloc(dev);
13322 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013323 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013324 crtc->base.id);
13325 return;
13326 }
13327
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013328 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013329
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013330retry:
13331 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13332 ret = PTR_ERR_OR_ZERO(crtc_state);
13333 if (!ret) {
13334 if (!crtc_state->active)
13335 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013336
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013337 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013338 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013339 }
13340
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013341 if (ret == -EDEADLK) {
13342 drm_atomic_state_clear(state);
13343 drm_modeset_backoff(state->acquire_ctx);
13344 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013345 }
13346
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013347 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013348out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013349 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013350}
13351
Daniel Vetter25c5b262012-07-08 22:08:04 +020013352#undef for_each_intel_crtc_masked
13353
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013354static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013355 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013356 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013357 .destroy = intel_crtc_destroy,
13358 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013359 .atomic_duplicate_state = intel_crtc_duplicate_state,
13360 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013361};
13362
Daniel Vetter53589012013-06-05 13:34:16 +020013363static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13364 struct intel_shared_dpll *pll,
13365 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013366{
Daniel Vetter53589012013-06-05 13:34:16 +020013367 uint32_t val;
13368
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013369 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013370 return false;
13371
Daniel Vetter53589012013-06-05 13:34:16 +020013372 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013373 hw_state->dpll = val;
13374 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13375 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013376
13377 return val & DPLL_VCO_ENABLE;
13378}
13379
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013380static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13381 struct intel_shared_dpll *pll)
13382{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013383 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13384 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013385}
13386
Daniel Vettere7b903d2013-06-05 13:34:14 +020013387static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13388 struct intel_shared_dpll *pll)
13389{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013390 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013391 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013392
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013393 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013394
13395 /* Wait for the clocks to stabilize. */
13396 POSTING_READ(PCH_DPLL(pll->id));
13397 udelay(150);
13398
13399 /* The pixel multiplier can only be updated once the
13400 * DPLL is enabled and the clocks are stable.
13401 *
13402 * So write it again.
13403 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013404 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013405 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013406 udelay(200);
13407}
13408
13409static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13410 struct intel_shared_dpll *pll)
13411{
13412 struct drm_device *dev = dev_priv->dev;
13413 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013414
13415 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013416 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013417 if (intel_crtc_to_shared_dpll(crtc) == pll)
13418 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13419 }
13420
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013421 I915_WRITE(PCH_DPLL(pll->id), 0);
13422 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013423 udelay(200);
13424}
13425
Daniel Vetter46edb022013-06-05 13:34:12 +020013426static char *ibx_pch_dpll_names[] = {
13427 "PCH DPLL A",
13428 "PCH DPLL B",
13429};
13430
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013431static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013432{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013433 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013434 int i;
13435
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013436 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013437
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013438 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013439 dev_priv->shared_dplls[i].id = i;
13440 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013441 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013442 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13443 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013444 dev_priv->shared_dplls[i].get_hw_state =
13445 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013446 }
13447}
13448
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013449static void intel_shared_dpll_init(struct drm_device *dev)
13450{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013451 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013452
Ville Syrjäläb6283052015-06-03 15:45:07 +030013453 intel_update_cdclk(dev);
13454
Daniel Vetter9cd86932014-06-25 22:01:57 +030013455 if (HAS_DDI(dev))
13456 intel_ddi_pll_init(dev);
13457 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013458 ibx_pch_dpll_init(dev);
13459 else
13460 dev_priv->num_shared_dpll = 0;
13461
13462 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013463}
13464
Matt Roper6beb8c232014-12-01 15:40:14 -080013465/**
13466 * intel_prepare_plane_fb - Prepare fb for usage on plane
13467 * @plane: drm plane to prepare for
13468 * @fb: framebuffer to prepare for presentation
13469 *
13470 * Prepares a framebuffer for usage on a display plane. Generally this
13471 * involves pinning the underlying object and updating the frontbuffer tracking
13472 * bits. Some older platforms need special physical address handling for
13473 * cursor planes.
13474 *
13475 * Returns 0 on success, negative error code on failure.
13476 */
13477int
13478intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013479 struct drm_framebuffer *fb,
13480 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013481{
13482 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013483 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013484 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13485 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013486 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013487
Matt Roperea2c67b2014-12-23 10:41:52 -080013488 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013489 return 0;
13490
Matt Roper4c345742014-07-09 16:22:10 -070013491 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013492
Matt Roper6beb8c232014-12-01 15:40:14 -080013493 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13494 INTEL_INFO(dev)->cursor_needs_physical) {
13495 int align = IS_I830(dev) ? 16 * 1024 : 256;
13496 ret = i915_gem_object_attach_phys(obj, align);
13497 if (ret)
13498 DRM_DEBUG_KMS("failed to attach phys object\n");
13499 } else {
John Harrison91af1272015-06-18 13:14:56 +010013500 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013501 }
13502
13503 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013504 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013505
13506 mutex_unlock(&dev->struct_mutex);
13507
13508 return ret;
13509}
13510
Matt Roper38f3ce32014-12-02 07:45:25 -080013511/**
13512 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13513 * @plane: drm plane to clean up for
13514 * @fb: old framebuffer that was on plane
13515 *
13516 * Cleans up a framebuffer that has just been removed from a plane.
13517 */
13518void
13519intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013520 struct drm_framebuffer *fb,
13521 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013522{
13523 struct drm_device *dev = plane->dev;
13524 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13525
13526 if (WARN_ON(!obj))
13527 return;
13528
13529 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13530 !INTEL_INFO(dev)->cursor_needs_physical) {
13531 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013532 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013533 mutex_unlock(&dev->struct_mutex);
13534 }
Matt Roper465c1202014-05-29 08:06:54 -070013535}
13536
Chandra Konduru6156a452015-04-27 13:48:39 -070013537int
13538skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13539{
13540 int max_scale;
13541 struct drm_device *dev;
13542 struct drm_i915_private *dev_priv;
13543 int crtc_clock, cdclk;
13544
13545 if (!intel_crtc || !crtc_state)
13546 return DRM_PLANE_HELPER_NO_SCALING;
13547
13548 dev = intel_crtc->base.dev;
13549 dev_priv = dev->dev_private;
13550 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013551 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013552
13553 if (!crtc_clock || !cdclk)
13554 return DRM_PLANE_HELPER_NO_SCALING;
13555
13556 /*
13557 * skl max scale is lower of:
13558 * close to 3 but not 3, -1 is for that purpose
13559 * or
13560 * cdclk/crtc_clock
13561 */
13562 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13563
13564 return max_scale;
13565}
13566
Matt Roper465c1202014-05-29 08:06:54 -070013567static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013568intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013569 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013570 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013571{
Matt Roper2b875c22014-12-01 15:40:13 -080013572 struct drm_crtc *crtc = state->base.crtc;
13573 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013574 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013575 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13576 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013577
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013578 /* use scaler when colorkey is not required */
13579 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013580 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013581 min_scale = 1;
13582 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013583 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013584 }
Sonika Jindald8106362015-04-10 14:37:28 +053013585
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013586 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13587 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013588 min_scale, max_scale,
13589 can_position, true,
13590 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013591}
13592
Gustavo Padovan14af2932014-10-24 14:51:31 +010013593static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013594intel_commit_primary_plane(struct drm_plane *plane,
13595 struct intel_plane_state *state)
13596{
Matt Roper2b875c22014-12-01 15:40:13 -080013597 struct drm_crtc *crtc = state->base.crtc;
13598 struct drm_framebuffer *fb = state->base.fb;
13599 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013600 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013601 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013602 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013603
Matt Roperea2c67b2014-12-23 10:41:52 -080013604 crtc = crtc ? crtc : plane->crtc;
13605 intel_crtc = to_intel_crtc(crtc);
13606
Matt Ropercf4c7c12014-12-04 10:27:42 -080013607 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013608 crtc->x = src->x1 >> 16;
13609 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013610
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013611 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013612 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013613
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013614 if (state->visible)
13615 /* FIXME: kill this fastboot hack */
13616 intel_update_pipe_size(intel_crtc);
13617
13618 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013619}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013620
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013621static void
13622intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013623 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013624{
13625 struct drm_device *dev = plane->dev;
13626 struct drm_i915_private *dev_priv = dev->dev_private;
13627
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013628 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13629}
13630
Matt Roper32b7eee2014-12-24 07:59:06 -080013631static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13632{
13633 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013635
Ville Syrjäläf015c552015-06-24 22:00:02 +030013636 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013637 intel_update_watermarks(crtc);
13638
Matt Roperc34c9ee2014-12-23 10:41:50 -080013639 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013640 if (crtc->state->active)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013641 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013642
13643 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13644 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013645}
13646
13647static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13648{
Matt Roper32b7eee2014-12-24 07:59:06 -080013649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013650
Maarten Lankhorst8f539a832015-07-13 16:30:32 +020013651 if (crtc->state->active)
13652 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013653}
13654
Matt Ropercf4c7c12014-12-04 10:27:42 -080013655/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013656 * intel_plane_destroy - destroy a plane
13657 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013658 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013659 * Common destruction function for all types of planes (primary, cursor,
13660 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013661 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013662void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013663{
13664 struct intel_plane *intel_plane = to_intel_plane(plane);
13665 drm_plane_cleanup(plane);
13666 kfree(intel_plane);
13667}
13668
Matt Roper65a3fea2015-01-21 16:35:42 -080013669const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013670 .update_plane = drm_atomic_helper_update_plane,
13671 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013672 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013673 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013674 .atomic_get_property = intel_plane_atomic_get_property,
13675 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013676 .atomic_duplicate_state = intel_plane_duplicate_state,
13677 .atomic_destroy_state = intel_plane_destroy_state,
13678
Matt Roper465c1202014-05-29 08:06:54 -070013679};
13680
13681static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13682 int pipe)
13683{
13684 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013685 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013686 const uint32_t *intel_primary_formats;
13687 int num_formats;
13688
13689 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13690 if (primary == NULL)
13691 return NULL;
13692
Matt Roper8e7d6882015-01-21 16:35:41 -080013693 state = intel_create_plane_state(&primary->base);
13694 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013695 kfree(primary);
13696 return NULL;
13697 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013698 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013699
Matt Roper465c1202014-05-29 08:06:54 -070013700 primary->can_scale = false;
13701 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013702 if (INTEL_INFO(dev)->gen >= 9) {
13703 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013704 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013705 }
Matt Roper465c1202014-05-29 08:06:54 -070013706 primary->pipe = pipe;
13707 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013708 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013709 primary->check_plane = intel_check_primary_plane;
13710 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013711 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013712 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13713 primary->plane = !pipe;
13714
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013715 if (INTEL_INFO(dev)->gen >= 9) {
13716 intel_primary_formats = skl_primary_formats;
13717 num_formats = ARRAY_SIZE(skl_primary_formats);
13718 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013719 intel_primary_formats = i965_primary_formats;
13720 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013721 } else {
13722 intel_primary_formats = i8xx_primary_formats;
13723 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013724 }
13725
13726 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013727 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013728 intel_primary_formats, num_formats,
13729 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013730
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013731 if (INTEL_INFO(dev)->gen >= 4)
13732 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013733
Matt Roperea2c67b2014-12-23 10:41:52 -080013734 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13735
Matt Roper465c1202014-05-29 08:06:54 -070013736 return &primary->base;
13737}
13738
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013739void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13740{
13741 if (!dev->mode_config.rotation_property) {
13742 unsigned long flags = BIT(DRM_ROTATE_0) |
13743 BIT(DRM_ROTATE_180);
13744
13745 if (INTEL_INFO(dev)->gen >= 9)
13746 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13747
13748 dev->mode_config.rotation_property =
13749 drm_mode_create_rotation_property(dev, flags);
13750 }
13751 if (dev->mode_config.rotation_property)
13752 drm_object_attach_property(&plane->base.base,
13753 dev->mode_config.rotation_property,
13754 plane->base.state->rotation);
13755}
13756
Matt Roper3d7d6512014-06-10 08:28:13 -070013757static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013758intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013759 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013760 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013761{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013762 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013763 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013764 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013765 unsigned stride;
13766 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013767
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013768 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13769 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013770 DRM_PLANE_HELPER_NO_SCALING,
13771 DRM_PLANE_HELPER_NO_SCALING,
13772 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013773 if (ret)
13774 return ret;
13775
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013776 /* if we want to turn off the cursor ignore width and height */
13777 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013778 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013779
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013780 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013781 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013782 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13783 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013784 return -EINVAL;
13785 }
13786
Matt Roperea2c67b2014-12-23 10:41:52 -080013787 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13788 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013789 DRM_DEBUG_KMS("buffer is too small\n");
13790 return -ENOMEM;
13791 }
13792
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013793 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013794 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013795 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013796 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013797
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013798 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013799}
13800
Matt Roperf4a2cf22014-12-01 15:40:12 -080013801static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013802intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013803 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013804{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013805 intel_crtc_update_cursor(crtc, false);
13806}
13807
13808static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013809intel_commit_cursor_plane(struct drm_plane *plane,
13810 struct intel_plane_state *state)
13811{
Matt Roper2b875c22014-12-01 15:40:13 -080013812 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013813 struct drm_device *dev = plane->dev;
13814 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013815 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013816 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013817
Matt Roperea2c67b2014-12-23 10:41:52 -080013818 crtc = crtc ? crtc : plane->crtc;
13819 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013820
Matt Roperea2c67b2014-12-23 10:41:52 -080013821 plane->fb = state->base.fb;
13822 crtc->cursor_x = state->base.crtc_x;
13823 crtc->cursor_y = state->base.crtc_y;
13824
Gustavo Padovana912f122014-12-01 15:40:10 -080013825 if (intel_crtc->cursor_bo == obj)
13826 goto update;
13827
Matt Roperf4a2cf22014-12-01 15:40:12 -080013828 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013829 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013830 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013831 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013832 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013833 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013834
Gustavo Padovana912f122014-12-01 15:40:10 -080013835 intel_crtc->cursor_addr = addr;
13836 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013837
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013838update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013839 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013840 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013841}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013842
Matt Roper3d7d6512014-06-10 08:28:13 -070013843static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13844 int pipe)
13845{
13846 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013847 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013848
13849 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13850 if (cursor == NULL)
13851 return NULL;
13852
Matt Roper8e7d6882015-01-21 16:35:41 -080013853 state = intel_create_plane_state(&cursor->base);
13854 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013855 kfree(cursor);
13856 return NULL;
13857 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013858 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013859
Matt Roper3d7d6512014-06-10 08:28:13 -070013860 cursor->can_scale = false;
13861 cursor->max_downscale = 1;
13862 cursor->pipe = pipe;
13863 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013864 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013865 cursor->check_plane = intel_check_cursor_plane;
13866 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013867 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013868
13869 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013870 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013871 intel_cursor_formats,
13872 ARRAY_SIZE(intel_cursor_formats),
13873 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013874
13875 if (INTEL_INFO(dev)->gen >= 4) {
13876 if (!dev->mode_config.rotation_property)
13877 dev->mode_config.rotation_property =
13878 drm_mode_create_rotation_property(dev,
13879 BIT(DRM_ROTATE_0) |
13880 BIT(DRM_ROTATE_180));
13881 if (dev->mode_config.rotation_property)
13882 drm_object_attach_property(&cursor->base.base,
13883 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013884 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013885 }
13886
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013887 if (INTEL_INFO(dev)->gen >=9)
13888 state->scaler_id = -1;
13889
Matt Roperea2c67b2014-12-23 10:41:52 -080013890 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13891
Matt Roper3d7d6512014-06-10 08:28:13 -070013892 return &cursor->base;
13893}
13894
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013895static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13896 struct intel_crtc_state *crtc_state)
13897{
13898 int i;
13899 struct intel_scaler *intel_scaler;
13900 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13901
13902 for (i = 0; i < intel_crtc->num_scalers; i++) {
13903 intel_scaler = &scaler_state->scalers[i];
13904 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013905 intel_scaler->mode = PS_SCALER_MODE_DYN;
13906 }
13907
13908 scaler_state->scaler_id = -1;
13909}
13910
Hannes Ederb358d0a2008-12-18 21:18:47 +010013911static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013912{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013913 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013914 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013915 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013916 struct drm_plane *primary = NULL;
13917 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013918 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013919
Daniel Vetter955382f2013-09-19 14:05:45 +020013920 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013921 if (intel_crtc == NULL)
13922 return;
13923
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013924 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13925 if (!crtc_state)
13926 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013927 intel_crtc->config = crtc_state;
13928 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013929 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013930
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013931 /* initialize shared scalers */
13932 if (INTEL_INFO(dev)->gen >= 9) {
13933 if (pipe == PIPE_C)
13934 intel_crtc->num_scalers = 1;
13935 else
13936 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13937
13938 skl_init_scalers(dev, intel_crtc, crtc_state);
13939 }
13940
Matt Roper465c1202014-05-29 08:06:54 -070013941 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013942 if (!primary)
13943 goto fail;
13944
13945 cursor = intel_cursor_plane_create(dev, pipe);
13946 if (!cursor)
13947 goto fail;
13948
Matt Roper465c1202014-05-29 08:06:54 -070013949 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013950 cursor, &intel_crtc_funcs);
13951 if (ret)
13952 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013953
13954 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013955 for (i = 0; i < 256; i++) {
13956 intel_crtc->lut_r[i] = i;
13957 intel_crtc->lut_g[i] = i;
13958 intel_crtc->lut_b[i] = i;
13959 }
13960
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013961 /*
13962 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013963 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013964 */
Jesse Barnes80824002009-09-10 15:28:06 -070013965 intel_crtc->pipe = pipe;
13966 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013967 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013968 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013969 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013970 }
13971
Chris Wilson4b0e3332014-05-30 16:35:26 +030013972 intel_crtc->cursor_base = ~0;
13973 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013974 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013975
Ville Syrjälä852eb002015-06-24 22:00:07 +030013976 intel_crtc->wm.cxsr_allowed = true;
13977
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013978 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13979 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13980 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13981 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13982
Jesse Barnes79e53942008-11-07 14:24:08 -080013983 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013984
13985 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013986 return;
13987
13988fail:
13989 if (primary)
13990 drm_plane_cleanup(primary);
13991 if (cursor)
13992 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013993 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013994 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013995}
13996
Jesse Barnes752aa882013-10-31 18:55:49 +020013997enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13998{
13999 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014000 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014001
Rob Clark51fd3712013-11-19 12:10:12 -050014002 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014003
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014004 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014005 return INVALID_PIPE;
14006
14007 return to_intel_crtc(encoder->crtc)->pipe;
14008}
14009
Carl Worth08d7b3d2009-04-29 14:43:54 -070014010int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014011 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014012{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014013 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014014 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014015 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014016
Rob Clark7707e652014-07-17 23:30:04 -040014017 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014018
Rob Clark7707e652014-07-17 23:30:04 -040014019 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014020 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014021 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014022 }
14023
Rob Clark7707e652014-07-17 23:30:04 -040014024 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014025 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014026
Daniel Vetterc05422d2009-08-11 16:05:30 +020014027 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014028}
14029
Daniel Vetter66a92782012-07-12 20:08:18 +020014030static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014031{
Daniel Vetter66a92782012-07-12 20:08:18 +020014032 struct drm_device *dev = encoder->base.dev;
14033 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014034 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014035 int entry = 0;
14036
Damien Lespiaub2784e12014-08-05 11:29:37 +010014037 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014038 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014039 index_mask |= (1 << entry);
14040
Jesse Barnes79e53942008-11-07 14:24:08 -080014041 entry++;
14042 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014043
Jesse Barnes79e53942008-11-07 14:24:08 -080014044 return index_mask;
14045}
14046
Chris Wilson4d302442010-12-14 19:21:29 +000014047static bool has_edp_a(struct drm_device *dev)
14048{
14049 struct drm_i915_private *dev_priv = dev->dev_private;
14050
14051 if (!IS_MOBILE(dev))
14052 return false;
14053
14054 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14055 return false;
14056
Damien Lespiaue3589902014-02-07 19:12:50 +000014057 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014058 return false;
14059
14060 return true;
14061}
14062
Jesse Barnes84b4e042014-06-25 08:24:29 -070014063static bool intel_crt_present(struct drm_device *dev)
14064{
14065 struct drm_i915_private *dev_priv = dev->dev_private;
14066
Damien Lespiau884497e2013-12-03 13:56:23 +000014067 if (INTEL_INFO(dev)->gen >= 9)
14068 return false;
14069
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014070 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014071 return false;
14072
14073 if (IS_CHERRYVIEW(dev))
14074 return false;
14075
14076 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14077 return false;
14078
14079 return true;
14080}
14081
Jesse Barnes79e53942008-11-07 14:24:08 -080014082static void intel_setup_outputs(struct drm_device *dev)
14083{
Eric Anholt725e30a2009-01-22 13:01:02 -080014084 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014085 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014086 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014087
Daniel Vetterc9093352013-06-06 22:22:47 +020014088 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014089
Jesse Barnes84b4e042014-06-25 08:24:29 -070014090 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014091 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014092
Vandana Kannanc776eb22014-08-19 12:05:01 +053014093 if (IS_BROXTON(dev)) {
14094 /*
14095 * FIXME: Broxton doesn't support port detection via the
14096 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14097 * detect the ports.
14098 */
14099 intel_ddi_init(dev, PORT_A);
14100 intel_ddi_init(dev, PORT_B);
14101 intel_ddi_init(dev, PORT_C);
14102 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014103 int found;
14104
Jesse Barnesde31fac2015-03-06 15:53:32 -080014105 /*
14106 * Haswell uses DDI functions to detect digital outputs.
14107 * On SKL pre-D0 the strap isn't connected, so we assume
14108 * it's there.
14109 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014110 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014111 /* WaIgnoreDDIAStrap: skl */
14112 if (found ||
14113 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014114 intel_ddi_init(dev, PORT_A);
14115
14116 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14117 * register */
14118 found = I915_READ(SFUSE_STRAP);
14119
14120 if (found & SFUSE_STRAP_DDIB_DETECTED)
14121 intel_ddi_init(dev, PORT_B);
14122 if (found & SFUSE_STRAP_DDIC_DETECTED)
14123 intel_ddi_init(dev, PORT_C);
14124 if (found & SFUSE_STRAP_DDID_DETECTED)
14125 intel_ddi_init(dev, PORT_D);
14126 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014127 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014128 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014129
14130 if (has_edp_a(dev))
14131 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014132
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014133 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014134 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014135 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014136 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014137 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014138 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014139 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014140 }
14141
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014142 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014143 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014144
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014145 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014146 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014147
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014148 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014149 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014150
Daniel Vetter270b3042012-10-27 15:52:05 +020014151 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014152 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014153 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014154 /*
14155 * The DP_DETECTED bit is the latched state of the DDC
14156 * SDA pin at boot. However since eDP doesn't require DDC
14157 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14158 * eDP ports may have been muxed to an alternate function.
14159 * Thus we can't rely on the DP_DETECTED bit alone to detect
14160 * eDP ports. Consult the VBT as well as DP_DETECTED to
14161 * detect eDP ports.
14162 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014163 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14164 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014165 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14166 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014167 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14168 intel_dp_is_edp(dev, PORT_B))
14169 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014170
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014171 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14172 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014173 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14174 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014175 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14176 intel_dp_is_edp(dev, PORT_C))
14177 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014178
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014179 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014180 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014181 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14182 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014183 /* eDP not supported on port D, so don't check VBT */
14184 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14185 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014186 }
14187
Jani Nikula3cfca972013-08-27 15:12:26 +030014188 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014189 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014190 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014191
Paulo Zanonie2debe92013-02-18 19:00:27 -030014192 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014193 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014194 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014195 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014196 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014197 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014198 }
Ma Ling27185ae2009-08-24 13:50:23 +080014199
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014200 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014201 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014202 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014203
14204 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014205
Paulo Zanonie2debe92013-02-18 19:00:27 -030014206 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014207 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014208 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014209 }
Ma Ling27185ae2009-08-24 13:50:23 +080014210
Paulo Zanonie2debe92013-02-18 19:00:27 -030014211 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014212
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014213 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014214 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014215 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014216 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014217 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014218 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014219 }
Ma Ling27185ae2009-08-24 13:50:23 +080014220
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014221 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014222 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014223 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014224 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014225 intel_dvo_init(dev);
14226
Zhenyu Wang103a1962009-11-27 11:44:36 +080014227 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014228 intel_tv_init(dev);
14229
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014230 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014231
Damien Lespiaub2784e12014-08-05 11:29:37 +010014232 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014233 encoder->base.possible_crtcs = encoder->crtc_mask;
14234 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014235 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014236 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014237
Paulo Zanonidde86e22012-12-01 12:04:25 -020014238 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014239
14240 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014241}
14242
14243static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14244{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014245 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014246 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014247
Daniel Vetteref2d6332014-02-10 18:00:38 +010014248 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014249 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014250 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014251 drm_gem_object_unreference(&intel_fb->obj->base);
14252 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014253 kfree(intel_fb);
14254}
14255
14256static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014257 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014258 unsigned int *handle)
14259{
14260 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014261 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014262
Chris Wilson05394f32010-11-08 19:18:58 +000014263 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014264}
14265
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014266static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14267 struct drm_file *file,
14268 unsigned flags, unsigned color,
14269 struct drm_clip_rect *clips,
14270 unsigned num_clips)
14271{
14272 struct drm_device *dev = fb->dev;
14273 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14274 struct drm_i915_gem_object *obj = intel_fb->obj;
14275
14276 mutex_lock(&dev->struct_mutex);
14277 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
14278 mutex_unlock(&dev->struct_mutex);
14279
14280 return 0;
14281}
14282
Jesse Barnes79e53942008-11-07 14:24:08 -080014283static const struct drm_framebuffer_funcs intel_fb_funcs = {
14284 .destroy = intel_user_framebuffer_destroy,
14285 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014286 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014287};
14288
Damien Lespiaub3218032015-02-27 11:15:18 +000014289static
14290u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14291 uint32_t pixel_format)
14292{
14293 u32 gen = INTEL_INFO(dev)->gen;
14294
14295 if (gen >= 9) {
14296 /* "The stride in bytes must not exceed the of the size of 8K
14297 * pixels and 32K bytes."
14298 */
14299 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14300 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14301 return 32*1024;
14302 } else if (gen >= 4) {
14303 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14304 return 16*1024;
14305 else
14306 return 32*1024;
14307 } else if (gen >= 3) {
14308 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14309 return 8*1024;
14310 else
14311 return 16*1024;
14312 } else {
14313 /* XXX DSPC is limited to 4k tiled */
14314 return 8*1024;
14315 }
14316}
14317
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014318static int intel_framebuffer_init(struct drm_device *dev,
14319 struct intel_framebuffer *intel_fb,
14320 struct drm_mode_fb_cmd2 *mode_cmd,
14321 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014322{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014323 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014324 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014325 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014326
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014327 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14328
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014329 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14330 /* Enforce that fb modifier and tiling mode match, but only for
14331 * X-tiled. This is needed for FBC. */
14332 if (!!(obj->tiling_mode == I915_TILING_X) !=
14333 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14334 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14335 return -EINVAL;
14336 }
14337 } else {
14338 if (obj->tiling_mode == I915_TILING_X)
14339 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14340 else if (obj->tiling_mode == I915_TILING_Y) {
14341 DRM_DEBUG("No Y tiling for legacy addfb\n");
14342 return -EINVAL;
14343 }
14344 }
14345
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014346 /* Passed in modifier sanity checking. */
14347 switch (mode_cmd->modifier[0]) {
14348 case I915_FORMAT_MOD_Y_TILED:
14349 case I915_FORMAT_MOD_Yf_TILED:
14350 if (INTEL_INFO(dev)->gen < 9) {
14351 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14352 mode_cmd->modifier[0]);
14353 return -EINVAL;
14354 }
14355 case DRM_FORMAT_MOD_NONE:
14356 case I915_FORMAT_MOD_X_TILED:
14357 break;
14358 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014359 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14360 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014361 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014362 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014363
Damien Lespiaub3218032015-02-27 11:15:18 +000014364 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14365 mode_cmd->pixel_format);
14366 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14367 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14368 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014369 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014370 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014371
Damien Lespiaub3218032015-02-27 11:15:18 +000014372 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14373 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014374 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014375 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14376 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014377 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014378 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014379 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014380 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014381
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014382 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014383 mode_cmd->pitches[0] != obj->stride) {
14384 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14385 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014386 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014387 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014388
Ville Syrjälä57779d02012-10-31 17:50:14 +020014389 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014390 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014391 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014392 case DRM_FORMAT_RGB565:
14393 case DRM_FORMAT_XRGB8888:
14394 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014395 break;
14396 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014397 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014398 DRM_DEBUG("unsupported pixel format: %s\n",
14399 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014400 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014401 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014402 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014403 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014404 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14405 DRM_DEBUG("unsupported pixel format: %s\n",
14406 drm_get_format_name(mode_cmd->pixel_format));
14407 return -EINVAL;
14408 }
14409 break;
14410 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014411 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014412 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014413 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014414 DRM_DEBUG("unsupported pixel format: %s\n",
14415 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014416 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014417 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014418 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014419 case DRM_FORMAT_ABGR2101010:
14420 if (!IS_VALLEYVIEW(dev)) {
14421 DRM_DEBUG("unsupported pixel format: %s\n",
14422 drm_get_format_name(mode_cmd->pixel_format));
14423 return -EINVAL;
14424 }
14425 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014426 case DRM_FORMAT_YUYV:
14427 case DRM_FORMAT_UYVY:
14428 case DRM_FORMAT_YVYU:
14429 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014430 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014431 DRM_DEBUG("unsupported pixel format: %s\n",
14432 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014433 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014434 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014435 break;
14436 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014437 DRM_DEBUG("unsupported pixel format: %s\n",
14438 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014439 return -EINVAL;
14440 }
14441
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014442 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14443 if (mode_cmd->offsets[0] != 0)
14444 return -EINVAL;
14445
Damien Lespiauec2c9812015-01-20 12:51:45 +000014446 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014447 mode_cmd->pixel_format,
14448 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014449 /* FIXME drm helper for size checks (especially planar formats)? */
14450 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14451 return -EINVAL;
14452
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014453 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14454 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014455 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014456
Jesse Barnes79e53942008-11-07 14:24:08 -080014457 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14458 if (ret) {
14459 DRM_ERROR("framebuffer init failed %d\n", ret);
14460 return ret;
14461 }
14462
Jesse Barnes79e53942008-11-07 14:24:08 -080014463 return 0;
14464}
14465
Jesse Barnes79e53942008-11-07 14:24:08 -080014466static struct drm_framebuffer *
14467intel_user_framebuffer_create(struct drm_device *dev,
14468 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014469 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014470{
Chris Wilson05394f32010-11-08 19:18:58 +000014471 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014472
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014473 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14474 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014475 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014476 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014477
Chris Wilsond2dff872011-04-19 08:36:26 +010014478 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014479}
14480
Daniel Vetter4520f532013-10-09 09:18:51 +020014481#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014482static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014483{
14484}
14485#endif
14486
Jesse Barnes79e53942008-11-07 14:24:08 -080014487static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014488 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014489 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014490 .atomic_check = intel_atomic_check,
14491 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014492 .atomic_state_alloc = intel_atomic_state_alloc,
14493 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014494};
14495
Jesse Barnese70236a2009-09-21 10:42:27 -070014496/* Set up chip specific display functions */
14497static void intel_init_display(struct drm_device *dev)
14498{
14499 struct drm_i915_private *dev_priv = dev->dev_private;
14500
Daniel Vetteree9300b2013-06-03 22:40:22 +020014501 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14502 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014503 else if (IS_CHERRYVIEW(dev))
14504 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014505 else if (IS_VALLEYVIEW(dev))
14506 dev_priv->display.find_dpll = vlv_find_best_dpll;
14507 else if (IS_PINEVIEW(dev))
14508 dev_priv->display.find_dpll = pnv_find_best_dpll;
14509 else
14510 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14511
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014512 if (INTEL_INFO(dev)->gen >= 9) {
14513 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014514 dev_priv->display.get_initial_plane_config =
14515 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014516 dev_priv->display.crtc_compute_clock =
14517 haswell_crtc_compute_clock;
14518 dev_priv->display.crtc_enable = haswell_crtc_enable;
14519 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014520 dev_priv->display.update_primary_plane =
14521 skylake_update_primary_plane;
14522 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014523 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014524 dev_priv->display.get_initial_plane_config =
14525 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014526 dev_priv->display.crtc_compute_clock =
14527 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014528 dev_priv->display.crtc_enable = haswell_crtc_enable;
14529 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014530 dev_priv->display.update_primary_plane =
14531 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014532 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014533 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014534 dev_priv->display.get_initial_plane_config =
14535 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014536 dev_priv->display.crtc_compute_clock =
14537 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014538 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14539 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014540 dev_priv->display.update_primary_plane =
14541 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014542 } else if (IS_VALLEYVIEW(dev)) {
14543 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014544 dev_priv->display.get_initial_plane_config =
14545 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014546 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014547 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14548 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014549 dev_priv->display.update_primary_plane =
14550 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014551 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014552 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014553 dev_priv->display.get_initial_plane_config =
14554 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014555 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014556 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14557 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014558 dev_priv->display.update_primary_plane =
14559 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014560 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014561
Jesse Barnese70236a2009-09-21 10:42:27 -070014562 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014563 if (IS_SKYLAKE(dev))
14564 dev_priv->display.get_display_clock_speed =
14565 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014566 else if (IS_BROXTON(dev))
14567 dev_priv->display.get_display_clock_speed =
14568 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014569 else if (IS_BROADWELL(dev))
14570 dev_priv->display.get_display_clock_speed =
14571 broadwell_get_display_clock_speed;
14572 else if (IS_HASWELL(dev))
14573 dev_priv->display.get_display_clock_speed =
14574 haswell_get_display_clock_speed;
14575 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014576 dev_priv->display.get_display_clock_speed =
14577 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014578 else if (IS_GEN5(dev))
14579 dev_priv->display.get_display_clock_speed =
14580 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014581 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014582 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014583 dev_priv->display.get_display_clock_speed =
14584 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014585 else if (IS_GM45(dev))
14586 dev_priv->display.get_display_clock_speed =
14587 gm45_get_display_clock_speed;
14588 else if (IS_CRESTLINE(dev))
14589 dev_priv->display.get_display_clock_speed =
14590 i965gm_get_display_clock_speed;
14591 else if (IS_PINEVIEW(dev))
14592 dev_priv->display.get_display_clock_speed =
14593 pnv_get_display_clock_speed;
14594 else if (IS_G33(dev) || IS_G4X(dev))
14595 dev_priv->display.get_display_clock_speed =
14596 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014597 else if (IS_I915G(dev))
14598 dev_priv->display.get_display_clock_speed =
14599 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014600 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014601 dev_priv->display.get_display_clock_speed =
14602 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014603 else if (IS_PINEVIEW(dev))
14604 dev_priv->display.get_display_clock_speed =
14605 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014606 else if (IS_I915GM(dev))
14607 dev_priv->display.get_display_clock_speed =
14608 i915gm_get_display_clock_speed;
14609 else if (IS_I865G(dev))
14610 dev_priv->display.get_display_clock_speed =
14611 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014612 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014613 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014614 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014615 else { /* 830 */
14616 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014617 dev_priv->display.get_display_clock_speed =
14618 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014619 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014620
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014621 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014622 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014623 } else if (IS_GEN6(dev)) {
14624 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014625 } else if (IS_IVYBRIDGE(dev)) {
14626 /* FIXME: detect B0+ stepping and use auto training */
14627 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014628 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014629 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014630 if (IS_BROADWELL(dev)) {
14631 dev_priv->display.modeset_commit_cdclk =
14632 broadwell_modeset_commit_cdclk;
14633 dev_priv->display.modeset_calc_cdclk =
14634 broadwell_modeset_calc_cdclk;
14635 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014636 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014637 dev_priv->display.modeset_commit_cdclk =
14638 valleyview_modeset_commit_cdclk;
14639 dev_priv->display.modeset_calc_cdclk =
14640 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014641 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014642 dev_priv->display.modeset_commit_cdclk =
14643 broxton_modeset_commit_cdclk;
14644 dev_priv->display.modeset_calc_cdclk =
14645 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014646 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014647
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014648 switch (INTEL_INFO(dev)->gen) {
14649 case 2:
14650 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14651 break;
14652
14653 case 3:
14654 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14655 break;
14656
14657 case 4:
14658 case 5:
14659 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14660 break;
14661
14662 case 6:
14663 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14664 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014665 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014666 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014667 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14668 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014669 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014670 /* Drop through - unsupported since execlist only. */
14671 default:
14672 /* Default just returns -ENODEV to indicate unsupported */
14673 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014674 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014675
14676 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014677
14678 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014679}
14680
Jesse Barnesb690e962010-07-19 13:53:12 -070014681/*
14682 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14683 * resume, or other times. This quirk makes sure that's the case for
14684 * affected systems.
14685 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014686static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014687{
14688 struct drm_i915_private *dev_priv = dev->dev_private;
14689
14690 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014691 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014692}
14693
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014694static void quirk_pipeb_force(struct drm_device *dev)
14695{
14696 struct drm_i915_private *dev_priv = dev->dev_private;
14697
14698 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14699 DRM_INFO("applying pipe b force quirk\n");
14700}
14701
Keith Packard435793d2011-07-12 14:56:22 -070014702/*
14703 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14704 */
14705static void quirk_ssc_force_disable(struct drm_device *dev)
14706{
14707 struct drm_i915_private *dev_priv = dev->dev_private;
14708 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014709 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014710}
14711
Carsten Emde4dca20e2012-03-15 15:56:26 +010014712/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014713 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14714 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014715 */
14716static void quirk_invert_brightness(struct drm_device *dev)
14717{
14718 struct drm_i915_private *dev_priv = dev->dev_private;
14719 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014720 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014721}
14722
Scot Doyle9c72cc62014-07-03 23:27:50 +000014723/* Some VBT's incorrectly indicate no backlight is present */
14724static void quirk_backlight_present(struct drm_device *dev)
14725{
14726 struct drm_i915_private *dev_priv = dev->dev_private;
14727 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14728 DRM_INFO("applying backlight present quirk\n");
14729}
14730
Jesse Barnesb690e962010-07-19 13:53:12 -070014731struct intel_quirk {
14732 int device;
14733 int subsystem_vendor;
14734 int subsystem_device;
14735 void (*hook)(struct drm_device *dev);
14736};
14737
Egbert Eich5f85f172012-10-14 15:46:38 +020014738/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14739struct intel_dmi_quirk {
14740 void (*hook)(struct drm_device *dev);
14741 const struct dmi_system_id (*dmi_id_list)[];
14742};
14743
14744static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14745{
14746 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14747 return 1;
14748}
14749
14750static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14751 {
14752 .dmi_id_list = &(const struct dmi_system_id[]) {
14753 {
14754 .callback = intel_dmi_reverse_brightness,
14755 .ident = "NCR Corporation",
14756 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14757 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14758 },
14759 },
14760 { } /* terminating entry */
14761 },
14762 .hook = quirk_invert_brightness,
14763 },
14764};
14765
Ben Widawskyc43b5632012-04-16 14:07:40 -070014766static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014767 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14768 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14769
Jesse Barnesb690e962010-07-19 13:53:12 -070014770 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14771 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14772
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014773 /* 830 needs to leave pipe A & dpll A up */
14774 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14775
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014776 /* 830 needs to leave pipe B & dpll B up */
14777 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14778
Keith Packard435793d2011-07-12 14:56:22 -070014779 /* Lenovo U160 cannot use SSC on LVDS */
14780 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014781
14782 /* Sony Vaio Y cannot use SSC on LVDS */
14783 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014784
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014785 /* Acer Aspire 5734Z must invert backlight brightness */
14786 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14787
14788 /* Acer/eMachines G725 */
14789 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14790
14791 /* Acer/eMachines e725 */
14792 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14793
14794 /* Acer/Packard Bell NCL20 */
14795 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14796
14797 /* Acer Aspire 4736Z */
14798 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014799
14800 /* Acer Aspire 5336 */
14801 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014802
14803 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14804 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014805
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014806 /* Acer C720 Chromebook (Core i3 4005U) */
14807 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14808
jens steinb2a96012014-10-28 20:25:53 +010014809 /* Apple Macbook 2,1 (Core 2 T7400) */
14810 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14811
Scot Doyled4967d82014-07-03 23:27:52 +000014812 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14813 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014814
14815 /* HP Chromebook 14 (Celeron 2955U) */
14816 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014817
14818 /* Dell Chromebook 11 */
14819 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014820};
14821
14822static void intel_init_quirks(struct drm_device *dev)
14823{
14824 struct pci_dev *d = dev->pdev;
14825 int i;
14826
14827 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14828 struct intel_quirk *q = &intel_quirks[i];
14829
14830 if (d->device == q->device &&
14831 (d->subsystem_vendor == q->subsystem_vendor ||
14832 q->subsystem_vendor == PCI_ANY_ID) &&
14833 (d->subsystem_device == q->subsystem_device ||
14834 q->subsystem_device == PCI_ANY_ID))
14835 q->hook(dev);
14836 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014837 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14838 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14839 intel_dmi_quirks[i].hook(dev);
14840 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014841}
14842
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014843/* Disable the VGA plane that we never use */
14844static void i915_disable_vga(struct drm_device *dev)
14845{
14846 struct drm_i915_private *dev_priv = dev->dev_private;
14847 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014848 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014849
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014850 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014851 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014852 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014853 sr1 = inb(VGA_SR_DATA);
14854 outb(sr1 | 1<<5, VGA_SR_DATA);
14855 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14856 udelay(300);
14857
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014858 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014859 POSTING_READ(vga_reg);
14860}
14861
Daniel Vetterf8175862012-04-10 15:50:11 +020014862void intel_modeset_init_hw(struct drm_device *dev)
14863{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014864 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014865 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014866 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014867 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014868}
14869
Jesse Barnes79e53942008-11-07 14:24:08 -080014870void intel_modeset_init(struct drm_device *dev)
14871{
Jesse Barnes652c3932009-08-17 13:31:43 -070014872 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014873 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014874 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014875 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014876
14877 drm_mode_config_init(dev);
14878
14879 dev->mode_config.min_width = 0;
14880 dev->mode_config.min_height = 0;
14881
Dave Airlie019d96c2011-09-29 16:20:42 +010014882 dev->mode_config.preferred_depth = 24;
14883 dev->mode_config.prefer_shadow = 1;
14884
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014885 dev->mode_config.allow_fb_modifiers = true;
14886
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014887 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014888
Jesse Barnesb690e962010-07-19 13:53:12 -070014889 intel_init_quirks(dev);
14890
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014891 intel_init_pm(dev);
14892
Ben Widawskye3c74752013-04-05 13:12:39 -070014893 if (INTEL_INFO(dev)->num_pipes == 0)
14894 return;
14895
Jesse Barnese70236a2009-09-21 10:42:27 -070014896 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014897 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014898
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014899 if (IS_GEN2(dev)) {
14900 dev->mode_config.max_width = 2048;
14901 dev->mode_config.max_height = 2048;
14902 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014903 dev->mode_config.max_width = 4096;
14904 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014905 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014906 dev->mode_config.max_width = 8192;
14907 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014908 }
Damien Lespiau068be562014-03-28 14:17:49 +000014909
Ville Syrjälädc41c152014-08-13 11:57:05 +030014910 if (IS_845G(dev) || IS_I865G(dev)) {
14911 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14912 dev->mode_config.cursor_height = 1023;
14913 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014914 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14915 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14916 } else {
14917 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14918 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14919 }
14920
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014921 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014922
Zhao Yakui28c97732009-10-09 11:39:41 +080014923 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014924 INTEL_INFO(dev)->num_pipes,
14925 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014926
Damien Lespiau055e3932014-08-18 13:49:10 +010014927 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014928 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014929 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014930 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014931 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014932 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014933 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014934 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014935 }
14936
Jesse Barnesf42bb702013-12-16 16:34:23 -080014937 intel_init_dpio(dev);
14938
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014939 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014940
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014941 /* Just disable it once at startup */
14942 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014943 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014944
14945 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014946 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014947
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014948 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014949 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014950 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014951
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014952 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014953 struct intel_initial_plane_config plane_config = {};
14954
Jesse Barnes46f297f2014-03-07 08:57:48 -080014955 if (!crtc->active)
14956 continue;
14957
Jesse Barnes46f297f2014-03-07 08:57:48 -080014958 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014959 * Note that reserving the BIOS fb up front prevents us
14960 * from stuffing other stolen allocations like the ring
14961 * on top. This prevents some ugliness at boot time, and
14962 * can even allow for smooth boot transitions if the BIOS
14963 * fb is large enough for the active pipe configuration.
14964 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014965 dev_priv->display.get_initial_plane_config(crtc,
14966 &plane_config);
14967
14968 /*
14969 * If the fb is shared between multiple heads, we'll
14970 * just get the first one.
14971 */
14972 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014973 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014974}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014975
Daniel Vetter7fad7982012-07-04 17:51:47 +020014976static void intel_enable_pipe_a(struct drm_device *dev)
14977{
14978 struct intel_connector *connector;
14979 struct drm_connector *crt = NULL;
14980 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014981 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014982
14983 /* We can't just switch on the pipe A, we need to set things up with a
14984 * proper mode and output configuration. As a gross hack, enable pipe A
14985 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014986 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014987 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14988 crt = &connector->base;
14989 break;
14990 }
14991 }
14992
14993 if (!crt)
14994 return;
14995
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014996 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014997 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014998}
14999
Daniel Vetterfa555832012-10-10 23:14:00 +020015000static bool
15001intel_check_plane_mapping(struct intel_crtc *crtc)
15002{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015003 struct drm_device *dev = crtc->base.dev;
15004 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015005 u32 reg, val;
15006
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015007 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015008 return true;
15009
15010 reg = DSPCNTR(!crtc->plane);
15011 val = I915_READ(reg);
15012
15013 if ((val & DISPLAY_PLANE_ENABLE) &&
15014 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15015 return false;
15016
15017 return true;
15018}
15019
Daniel Vetter24929352012-07-02 20:28:59 +020015020static void intel_sanitize_crtc(struct intel_crtc *crtc)
15021{
15022 struct drm_device *dev = crtc->base.dev;
15023 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015024 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015025 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015026 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015027
Daniel Vetter24929352012-07-02 20:28:59 +020015028 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015029 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015030 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15031
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015032 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015033 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015034 if (crtc->active) {
Maarten Lankhorst3a03dfb2015-07-14 13:46:40 +020015035 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015036 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015037 drm_crtc_vblank_on(&crtc->base);
15038 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015039
Daniel Vetter24929352012-07-02 20:28:59 +020015040 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015041 * disable the crtc (and hence change the state) if it is wrong. Note
15042 * that gen4+ has a fixed plane -> pipe mapping. */
15043 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015044 bool plane;
15045
Daniel Vetter24929352012-07-02 20:28:59 +020015046 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15047 crtc->base.base.id);
15048
15049 /* Pipe has the wrong plane attached and the plane is active.
15050 * Temporarily change the plane mapping and disable everything
15051 * ... */
15052 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015053 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015054 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015055 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015056 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015057 }
Daniel Vetter24929352012-07-02 20:28:59 +020015058
Daniel Vetter7fad7982012-07-04 17:51:47 +020015059 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15060 crtc->pipe == PIPE_A && !crtc->active) {
15061 /* BIOS forgot to enable pipe A, this mostly happens after
15062 * resume. Force-enable the pipe to fix this, the update_dpms
15063 * call below we restore the pipe to the right state, but leave
15064 * the required bits on. */
15065 intel_enable_pipe_a(dev);
15066 }
15067
Daniel Vetter24929352012-07-02 20:28:59 +020015068 /* Adjust the state of the output pipe according to whether we
15069 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015070 enable = false;
15071 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15072 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015073
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015074 if (!enable)
15075 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015076
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015077 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015078
15079 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015080 * functions or because of calls to intel_crtc_disable_noatomic,
15081 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015082 * pipe A quirk. */
15083 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15084 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015085 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015086 crtc->active ? "enabled" : "disabled");
15087
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015088 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015089 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015090 crtc->base.enabled = crtc->active;
15091
15092 /* Because we only establish the connector -> encoder ->
15093 * crtc links if something is active, this means the
15094 * crtc is now deactivated. Break the links. connector
15095 * -> encoder links are only establish when things are
15096 * actually up, hence no need to break them. */
15097 WARN_ON(crtc->active);
15098
15099 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15100 WARN_ON(encoder->connectors_active);
15101 encoder->base.crtc = NULL;
15102 }
15103 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015104
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015105 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015106 /*
15107 * We start out with underrun reporting disabled to avoid races.
15108 * For correct bookkeeping mark this on active crtcs.
15109 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015110 * Also on gmch platforms we dont have any hardware bits to
15111 * disable the underrun reporting. Which means we need to start
15112 * out with underrun reporting disabled also on inactive pipes,
15113 * since otherwise we'll complain about the garbage we read when
15114 * e.g. coming up after runtime pm.
15115 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015116 * No protection against concurrent access is required - at
15117 * worst a fifo underrun happens which also sets this to false.
15118 */
15119 crtc->cpu_fifo_underrun_disabled = true;
15120 crtc->pch_fifo_underrun_disabled = true;
15121 }
Daniel Vetter24929352012-07-02 20:28:59 +020015122}
15123
15124static void intel_sanitize_encoder(struct intel_encoder *encoder)
15125{
15126 struct intel_connector *connector;
15127 struct drm_device *dev = encoder->base.dev;
15128
15129 /* We need to check both for a crtc link (meaning that the
15130 * encoder is active and trying to read from a pipe) and the
15131 * pipe itself being active. */
15132 bool has_active_crtc = encoder->base.crtc &&
15133 to_intel_crtc(encoder->base.crtc)->active;
15134
15135 if (encoder->connectors_active && !has_active_crtc) {
15136 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15137 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015138 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015139
15140 /* Connector is active, but has no active pipe. This is
15141 * fallout from our resume register restoring. Disable
15142 * the encoder manually again. */
15143 if (encoder->base.crtc) {
15144 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15145 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015146 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015147 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015148 if (encoder->post_disable)
15149 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015150 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015151 encoder->base.crtc = NULL;
15152 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015153
15154 /* Inconsistent output/port/pipe state happens presumably due to
15155 * a bug in one of the get_hw_state functions. Or someplace else
15156 * in our code, like the register restore mess on resume. Clamp
15157 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015158 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015159 if (connector->encoder != encoder)
15160 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015161 connector->base.dpms = DRM_MODE_DPMS_OFF;
15162 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015163 }
15164 }
15165 /* Enabled encoders without active connectors will be fixed in
15166 * the crtc fixup. */
15167}
15168
Imre Deak04098752014-02-18 00:02:16 +020015169void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015170{
15171 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015172 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015173
Imre Deak04098752014-02-18 00:02:16 +020015174 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15175 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15176 i915_disable_vga(dev);
15177 }
15178}
15179
15180void i915_redisable_vga(struct drm_device *dev)
15181{
15182 struct drm_i915_private *dev_priv = dev->dev_private;
15183
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015184 /* This function can be called both from intel_modeset_setup_hw_state or
15185 * at a very early point in our resume sequence, where the power well
15186 * structures are not yet restored. Since this function is at a very
15187 * paranoid "someone might have enabled VGA while we were not looking"
15188 * level, just check if the power well is enabled instead of trying to
15189 * follow the "don't touch the power well if we don't need it" policy
15190 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015191 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015192 return;
15193
Imre Deak04098752014-02-18 00:02:16 +020015194 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015195}
15196
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015197static bool primary_get_hw_state(struct intel_crtc *crtc)
15198{
15199 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15200
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015201 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15202}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015203
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015204static void readout_plane_state(struct intel_crtc *crtc,
15205 struct intel_crtc_state *crtc_state)
15206{
15207 struct intel_plane *p;
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015208 struct intel_plane_state *plane_state;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015209 bool active = crtc_state->base.active;
15210
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015211 for_each_intel_plane(crtc->base.dev, p) {
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015212 if (crtc->pipe != p->pipe)
15213 continue;
15214
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015215 plane_state = to_intel_plane_state(p->base.state);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015216
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015217 if (p->base.type == DRM_PLANE_TYPE_PRIMARY)
15218 plane_state->visible = primary_get_hw_state(crtc);
15219 else {
15220 if (active)
15221 p->disable_plane(&p->base, &crtc->base);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015222
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015223 plane_state->visible = false;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015224 }
15225 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015226}
15227
Daniel Vetter30e984d2013-06-05 13:34:17 +020015228static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015229{
15230 struct drm_i915_private *dev_priv = dev->dev_private;
15231 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015232 struct intel_crtc *crtc;
15233 struct intel_encoder *encoder;
15234 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015235 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015236
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015237 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015238 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015239 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015240 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015241
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015242 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015243 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015244
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015245 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015246 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015247
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015248 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15249 if (crtc->base.state->active) {
15250 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15251 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15252 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15253
15254 /*
15255 * The initial mode needs to be set in order to keep
15256 * the atomic core happy. It wants a valid mode if the
15257 * crtc's enabled, so we do the above call.
15258 *
15259 * At this point some state updated by the connectors
15260 * in their ->detect() callback has not run yet, so
15261 * no recalculation can be done yet.
15262 *
15263 * Even if we could do a recalculation and modeset
15264 * right now it would cause a double modeset if
15265 * fbdev or userspace chooses a different initial mode.
15266 *
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015267 * If that happens, someone indicated they wanted a
15268 * mode change, which means it's safe to do a full
15269 * recalculation.
15270 */
Daniel Vetter1ed51de2015-07-15 14:15:51 +020015271 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015272 }
15273
15274 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015275 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015276
15277 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15278 crtc->base.base.id,
15279 crtc->active ? "enabled" : "disabled");
15280 }
15281
Daniel Vetter53589012013-06-05 13:34:16 +020015282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15283 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15284
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015285 pll->on = pll->get_hw_state(dev_priv, pll,
15286 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015287 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015288 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015289 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015290 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015291 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015292 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015293 }
Daniel Vetter53589012013-06-05 13:34:16 +020015294 }
Daniel Vetter53589012013-06-05 13:34:16 +020015295
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015296 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015297 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015298
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015299 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015300 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015301 }
15302
Damien Lespiaub2784e12014-08-05 11:29:37 +010015303 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015304 pipe = 0;
15305
15306 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015307 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15308 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015309 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015310 } else {
15311 encoder->base.crtc = NULL;
15312 }
15313
15314 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015315 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015316 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015317 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015318 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015319 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015320 }
15321
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015322 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015323 if (connector->get_hw_state(connector)) {
15324 connector->base.dpms = DRM_MODE_DPMS_ON;
15325 connector->encoder->connectors_active = true;
15326 connector->base.encoder = &connector->encoder->base;
15327 } else {
15328 connector->base.dpms = DRM_MODE_DPMS_OFF;
15329 connector->base.encoder = NULL;
15330 }
15331 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15332 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015333 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015334 connector->base.encoder ? "enabled" : "disabled");
15335 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015336}
15337
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015338/* Scan out the current hw modeset state,
15339 * and sanitizes it to the current state
15340 */
15341static void
15342intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015343{
15344 struct drm_i915_private *dev_priv = dev->dev_private;
15345 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015346 struct intel_crtc *crtc;
15347 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015348 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015349
15350 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015351
15352 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015353 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015354 intel_sanitize_encoder(encoder);
15355 }
15356
Damien Lespiau055e3932014-08-18 13:49:10 +010015357 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015358 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15359 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015360 intel_dump_pipe_config(crtc, crtc->config,
15361 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015362 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015363
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015364 intel_modeset_update_connector_atomic_state(dev);
15365
Daniel Vetter35c95372013-07-17 06:55:04 +020015366 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15367 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15368
15369 if (!pll->on || pll->active)
15370 continue;
15371
15372 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15373
15374 pll->disable(dev_priv, pll);
15375 pll->on = false;
15376 }
15377
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015378 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015379 vlv_wm_get_hw_state(dev);
15380 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015381 skl_wm_get_hw_state(dev);
15382 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015383 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015384
15385 for_each_intel_crtc(dev, crtc) {
15386 unsigned long put_domains;
15387
15388 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15389 if (WARN_ON(put_domains))
15390 modeset_put_power_domains(dev_priv, put_domains);
15391 }
15392 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015393}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015394
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015395void intel_display_resume(struct drm_device *dev)
15396{
15397 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15398 struct intel_connector *conn;
15399 struct intel_plane *plane;
15400 struct drm_crtc *crtc;
15401 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015402
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015403 if (!state)
15404 return;
15405
15406 state->acquire_ctx = dev->mode_config.acquire_ctx;
15407
15408 /* preserve complete old state, including dpll */
15409 intel_atomic_get_shared_dpll_state(state);
15410
15411 for_each_crtc(dev, crtc) {
15412 struct drm_crtc_state *crtc_state =
15413 drm_atomic_get_crtc_state(state, crtc);
15414
15415 ret = PTR_ERR_OR_ZERO(crtc_state);
15416 if (ret)
15417 goto err;
15418
15419 /* force a restore */
15420 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015421 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015422
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015423 for_each_intel_plane(dev, plane) {
15424 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15425 if (ret)
15426 goto err;
15427 }
15428
15429 for_each_intel_connector(dev, conn) {
15430 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15431 if (ret)
15432 goto err;
15433 }
15434
15435 intel_modeset_setup_hw_state(dev);
15436
15437 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015438 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015439 if (!ret)
15440 return;
15441
15442err:
15443 DRM_ERROR("Restoring old state failed with %i\n", ret);
15444 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015445}
15446
15447void intel_modeset_gem_init(struct drm_device *dev)
15448{
Jesse Barnes92122782014-10-09 12:57:42 -070015449 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015450 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015451 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015452 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015453
Imre Deakae484342014-03-31 15:10:44 +030015454 mutex_lock(&dev->struct_mutex);
15455 intel_init_gt_powersave(dev);
15456 mutex_unlock(&dev->struct_mutex);
15457
Jesse Barnes92122782014-10-09 12:57:42 -070015458 /*
15459 * There may be no VBT; and if the BIOS enabled SSC we can
15460 * just keep using it to avoid unnecessary flicker. Whereas if the
15461 * BIOS isn't using it, don't assume it will work even if the VBT
15462 * indicates as much.
15463 */
15464 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15465 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15466 DREF_SSC1_ENABLE);
15467
Chris Wilson1833b132012-05-09 11:56:28 +010015468 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015469
15470 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015471
15472 /*
15473 * Make sure any fbs we allocated at startup are properly
15474 * pinned & fenced. When we do the allocation it's too early
15475 * for this.
15476 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015477 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015478 obj = intel_fb_obj(c->primary->fb);
15479 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015480 continue;
15481
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015482 mutex_lock(&dev->struct_mutex);
15483 ret = intel_pin_and_fence_fb_obj(c->primary,
15484 c->primary->fb,
15485 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015486 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015487 mutex_unlock(&dev->struct_mutex);
15488 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015489 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15490 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015491 drm_framebuffer_unreference(c->primary->fb);
15492 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015493 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015494 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015495 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015496 }
15497 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015498
15499 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015500}
15501
Imre Deak4932e2c2014-02-11 17:12:48 +020015502void intel_connector_unregister(struct intel_connector *intel_connector)
15503{
15504 struct drm_connector *connector = &intel_connector->base;
15505
15506 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015507 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015508}
15509
Jesse Barnes79e53942008-11-07 14:24:08 -080015510void intel_modeset_cleanup(struct drm_device *dev)
15511{
Jesse Barnes652c3932009-08-17 13:31:43 -070015512 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015513 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015514
Imre Deak2eb52522014-11-19 15:30:05 +020015515 intel_disable_gt_powersave(dev);
15516
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015517 intel_backlight_unregister(dev);
15518
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015519 /*
15520 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015521 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015522 * experience fancy races otherwise.
15523 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015524 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015525
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015526 /*
15527 * Due to the hpd irq storm handling the hotplug work can re-arm the
15528 * poll handlers. Hence disable polling after hpd handling is shut down.
15529 */
Keith Packardf87ea762010-10-03 19:36:26 -070015530 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015531
Jesse Barnes723bfd72010-10-07 16:01:13 -070015532 intel_unregister_dsm_handler();
15533
Paulo Zanoni7733b492015-07-07 15:26:04 -030015534 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015535
Chris Wilson1630fe72011-07-08 12:22:42 +010015536 /* flush any delayed tasks or pending work */
15537 flush_scheduled_work();
15538
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015539 /* destroy the backlight and sysfs files before encoders/connectors */
15540 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015541 struct intel_connector *intel_connector;
15542
15543 intel_connector = to_intel_connector(connector);
15544 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015545 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015546
Jesse Barnes79e53942008-11-07 14:24:08 -080015547 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015548
15549 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015550
15551 mutex_lock(&dev->struct_mutex);
15552 intel_cleanup_gt_powersave(dev);
15553 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015554}
15555
Dave Airlie28d52042009-09-21 14:33:58 +100015556/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015557 * Return which encoder is currently attached for connector.
15558 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015559struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015560{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015561 return &intel_attached_encoder(connector)->base;
15562}
Jesse Barnes79e53942008-11-07 14:24:08 -080015563
Chris Wilsondf0e9242010-09-09 16:20:55 +010015564void intel_connector_attach_encoder(struct intel_connector *connector,
15565 struct intel_encoder *encoder)
15566{
15567 connector->encoder = encoder;
15568 drm_mode_connector_attach_encoder(&connector->base,
15569 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015570}
Dave Airlie28d52042009-09-21 14:33:58 +100015571
15572/*
15573 * set vga decode state - true == enable VGA decode
15574 */
15575int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15576{
15577 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015578 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015579 u16 gmch_ctrl;
15580
Chris Wilson75fa0412014-02-07 18:37:02 -020015581 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15582 DRM_ERROR("failed to read control word\n");
15583 return -EIO;
15584 }
15585
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015586 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15587 return 0;
15588
Dave Airlie28d52042009-09-21 14:33:58 +100015589 if (state)
15590 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15591 else
15592 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015593
15594 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15595 DRM_ERROR("failed to write control word\n");
15596 return -EIO;
15597 }
15598
Dave Airlie28d52042009-09-21 14:33:58 +100015599 return 0;
15600}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015601
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015602struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015603
15604 u32 power_well_driver;
15605
Chris Wilson63b66e52013-08-08 15:12:06 +020015606 int num_transcoders;
15607
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015608 struct intel_cursor_error_state {
15609 u32 control;
15610 u32 position;
15611 u32 base;
15612 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015613 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015614
15615 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015616 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015617 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015618 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015619 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015620
15621 struct intel_plane_error_state {
15622 u32 control;
15623 u32 stride;
15624 u32 size;
15625 u32 pos;
15626 u32 addr;
15627 u32 surface;
15628 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015629 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015630
15631 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015632 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015633 enum transcoder cpu_transcoder;
15634
15635 u32 conf;
15636
15637 u32 htotal;
15638 u32 hblank;
15639 u32 hsync;
15640 u32 vtotal;
15641 u32 vblank;
15642 u32 vsync;
15643 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015644};
15645
15646struct intel_display_error_state *
15647intel_display_capture_error_state(struct drm_device *dev)
15648{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015649 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015650 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015651 int transcoders[] = {
15652 TRANSCODER_A,
15653 TRANSCODER_B,
15654 TRANSCODER_C,
15655 TRANSCODER_EDP,
15656 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015657 int i;
15658
Chris Wilson63b66e52013-08-08 15:12:06 +020015659 if (INTEL_INFO(dev)->num_pipes == 0)
15660 return NULL;
15661
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015662 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015663 if (error == NULL)
15664 return NULL;
15665
Imre Deak190be112013-11-25 17:15:31 +020015666 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015667 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15668
Damien Lespiau055e3932014-08-18 13:49:10 +010015669 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015670 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015671 __intel_display_power_is_enabled(dev_priv,
15672 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015673 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015674 continue;
15675
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015676 error->cursor[i].control = I915_READ(CURCNTR(i));
15677 error->cursor[i].position = I915_READ(CURPOS(i));
15678 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015679
15680 error->plane[i].control = I915_READ(DSPCNTR(i));
15681 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015682 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015683 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015684 error->plane[i].pos = I915_READ(DSPPOS(i));
15685 }
Paulo Zanonica291362013-03-06 20:03:14 -030015686 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15687 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015688 if (INTEL_INFO(dev)->gen >= 4) {
15689 error->plane[i].surface = I915_READ(DSPSURF(i));
15690 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15691 }
15692
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015693 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015694
Sonika Jindal3abfce72014-07-21 15:23:43 +053015695 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015696 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015697 }
15698
15699 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15700 if (HAS_DDI(dev_priv->dev))
15701 error->num_transcoders++; /* Account for eDP. */
15702
15703 for (i = 0; i < error->num_transcoders; i++) {
15704 enum transcoder cpu_transcoder = transcoders[i];
15705
Imre Deakddf9c532013-11-27 22:02:02 +020015706 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015707 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015708 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015709 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015710 continue;
15711
Chris Wilson63b66e52013-08-08 15:12:06 +020015712 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15713
15714 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15715 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15716 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15717 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15718 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15719 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15720 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015721 }
15722
15723 return error;
15724}
15725
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015726#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15727
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015728void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015729intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015730 struct drm_device *dev,
15731 struct intel_display_error_state *error)
15732{
Damien Lespiau055e3932014-08-18 13:49:10 +010015733 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015734 int i;
15735
Chris Wilson63b66e52013-08-08 15:12:06 +020015736 if (!error)
15737 return;
15738
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015739 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015740 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015741 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015742 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015743 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015744 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015745 err_printf(m, " Power: %s\n",
15746 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015747 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015748 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015749
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015750 err_printf(m, "Plane [%d]:\n", i);
15751 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15752 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015753 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015754 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15755 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015756 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015757 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015758 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015759 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015760 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15761 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015762 }
15763
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015764 err_printf(m, "Cursor [%d]:\n", i);
15765 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15766 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15767 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015768 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015769
15770 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015771 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015772 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015773 err_printf(m, " Power: %s\n",
15774 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015775 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15776 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15777 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15778 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15779 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15780 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15781 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15782 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015783}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015784
15785void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15786{
15787 struct intel_crtc *crtc;
15788
15789 for_each_intel_crtc(dev, crtc) {
15790 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015791
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015792 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015793
15794 work = crtc->unpin_work;
15795
15796 if (work && work->event &&
15797 work->event->base.file_priv == file) {
15798 kfree(work->event);
15799 work->event = NULL;
15800 }
15801
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015802 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015803 }
15804}