blob: b0a9e156bfd1fc46d9f1de6a00290cc16b1137c5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001280 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002000 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ben Widawsky2f075562017-03-24 14:29:48 -07002036 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjäläfabac482017-03-27 21:55:43 +03002087static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2088{
2089 if (IS_I830(dev_priv))
2090 return 16 * 1024;
2091 else if (IS_I85X(dev_priv))
2092 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002093 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2094 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002095 else
2096 return 4 * 1024;
2097}
2098
Ville Syrjälä603525d2016-01-12 21:08:37 +02002099static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002100{
2101 if (INTEL_INFO(dev_priv)->gen >= 9)
2102 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002103 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002104 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002105 return 128 * 1024;
2106 else if (INTEL_INFO(dev_priv)->gen >= 4)
2107 return 4 * 1024;
2108 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002109 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002110}
2111
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002112static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2113 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002114{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002115 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2116
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002117 /* AUX_DIST needs only 4K alignment */
2118 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2119 return 4096;
2120
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002121 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002122 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002123 return intel_linear_alignment(dev_priv);
2124 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002125 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002126 return 256 * 1024;
2127 return 0;
2128 case I915_FORMAT_MOD_Y_TILED:
2129 case I915_FORMAT_MOD_Yf_TILED:
2130 return 1 * 1024 * 1024;
2131 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002132 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002133 return 0;
2134 }
2135}
2136
Chris Wilson058d88c2016-08-15 10:49:06 +01002137struct i915_vma *
2138intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002139{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002140 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002141 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002142 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002143 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002144 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002145 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002146
Matt Roperebcdd392014-07-09 16:22:11 -07002147 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2148
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002149 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002150
Ville Syrjälä3465c582016-02-15 22:54:43 +02002151 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002152
Chris Wilson693db182013-03-05 14:52:39 +00002153 /* Note that the w/a also requires 64 PTE of padding following the
2154 * bo. We currently fill all unused PTE with the shadow page and so
2155 * we should always have valid PTE following the scanout preventing
2156 * the VT-d warning.
2157 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002158 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002159 alignment = 256 * 1024;
2160
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002161 /*
2162 * Global gtt pte registers are special registers which actually forward
2163 * writes to a chunk of system memory. Which means that there is no risk
2164 * that the register values disappear as soon as we call
2165 * intel_runtime_pm_put(), so it is correct to wrap only the
2166 * pin/unpin/fence and not more.
2167 */
2168 intel_runtime_pm_get(dev_priv);
2169
Chris Wilson058d88c2016-08-15 10:49:06 +01002170 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002171 if (IS_ERR(vma))
2172 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002173
Chris Wilson05a20d02016-08-18 17:16:55 +01002174 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002175 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2176 * fence, whereas 965+ only requires a fence if using
2177 * framebuffer compression. For simplicity, we always, when
2178 * possible, install a fence as the cost is not that onerous.
2179 *
2180 * If we fail to fence the tiled scanout, then either the
2181 * modeset will reject the change (which is highly unlikely as
2182 * the affected systems, all but one, do not have unmappable
2183 * space) or we will not be able to enable full powersaving
2184 * techniques (also likely not to apply due to various limits
2185 * FBC and the like impose on the size of the buffer, which
2186 * presumably we violated anyway with this unmappable buffer).
2187 * Anyway, it is presumably better to stumble onwards with
2188 * something and try to run the system in a "less than optimal"
2189 * mode that matches the user configuration.
2190 */
2191 if (i915_vma_get_fence(vma) == 0)
2192 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002193 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002194
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002195 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002196err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002197 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002198 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002199}
2200
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002201void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002202{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002203 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002204
Chris Wilson49ef5292016-08-18 17:17:00 +01002205 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002206 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002207 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002208}
2209
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002210static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2211 unsigned int rotation)
2212{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002213 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002214 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2215 else
2216 return fb->pitches[plane];
2217}
2218
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002219/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002220 * Convert the x/y offsets into a linear offset.
2221 * Only valid with 0/180 degree rotation, which is fine since linear
2222 * offset is only used with linear buffers on pre-hsw and tiled buffers
2223 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2224 */
2225u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002226 const struct intel_plane_state *state,
2227 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002228{
Ville Syrjälä29490562016-01-20 18:02:50 +02002229 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002230 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002231 unsigned int pitch = fb->pitches[plane];
2232
2233 return y * pitch + x * cpp;
2234}
2235
2236/*
2237 * Add the x/y offsets derived from fb->offsets[] to the user
2238 * specified plane src x/y offsets. The resulting x/y offsets
2239 * specify the start of scanout from the beginning of the gtt mapping.
2240 */
2241void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002242 const struct intel_plane_state *state,
2243 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002244
2245{
Ville Syrjälä29490562016-01-20 18:02:50 +02002246 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2247 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002248
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002249 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002250 *x += intel_fb->rotated[plane].x;
2251 *y += intel_fb->rotated[plane].y;
2252 } else {
2253 *x += intel_fb->normal[plane].x;
2254 *y += intel_fb->normal[plane].y;
2255 }
2256}
2257
2258/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002259 * Input tile dimensions and pitch must already be
2260 * rotated to match x and y, and in pixel units.
2261 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002262static u32 _intel_adjust_tile_offset(int *x, int *y,
2263 unsigned int tile_width,
2264 unsigned int tile_height,
2265 unsigned int tile_size,
2266 unsigned int pitch_tiles,
2267 u32 old_offset,
2268 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002269{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002270 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002271 unsigned int tiles;
2272
2273 WARN_ON(old_offset & (tile_size - 1));
2274 WARN_ON(new_offset & (tile_size - 1));
2275 WARN_ON(new_offset > old_offset);
2276
2277 tiles = (old_offset - new_offset) / tile_size;
2278
2279 *y += tiles / pitch_tiles * tile_height;
2280 *x += tiles % pitch_tiles * tile_width;
2281
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002282 /* minimize x in case it got needlessly big */
2283 *y += *x / pitch_pixels * tile_height;
2284 *x %= pitch_pixels;
2285
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002286 return new_offset;
2287}
2288
2289/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002290 * Adjust the tile offset by moving the difference into
2291 * the x/y offsets.
2292 */
2293static u32 intel_adjust_tile_offset(int *x, int *y,
2294 const struct intel_plane_state *state, int plane,
2295 u32 old_offset, u32 new_offset)
2296{
2297 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2298 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002299 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002300 unsigned int rotation = state->base.rotation;
2301 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2302
2303 WARN_ON(new_offset > old_offset);
2304
Ben Widawsky2f075562017-03-24 14:29:48 -07002305 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002306 unsigned int tile_size, tile_width, tile_height;
2307 unsigned int pitch_tiles;
2308
2309 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002310 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002311
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002312 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002313 pitch_tiles = pitch / tile_height;
2314 swap(tile_width, tile_height);
2315 } else {
2316 pitch_tiles = pitch / (tile_width * cpp);
2317 }
2318
2319 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2320 tile_size, pitch_tiles,
2321 old_offset, new_offset);
2322 } else {
2323 old_offset += *y * pitch + *x * cpp;
2324
2325 *y = (old_offset - new_offset) / pitch;
2326 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2327 }
2328
2329 return new_offset;
2330}
2331
2332/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002333 * Computes the linear offset to the base tile and adjusts
2334 * x, y. bytes per pixel is assumed to be a power-of-two.
2335 *
2336 * In the 90/270 rotated case, x and y are assumed
2337 * to be already rotated to match the rotated GTT view, and
2338 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002339 *
2340 * This function is used when computing the derived information
2341 * under intel_framebuffer, so using any of that information
2342 * here is not allowed. Anything under drm_framebuffer can be
2343 * used. This is why the user has to pass in the pitch since it
2344 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002345 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002346static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2347 int *x, int *y,
2348 const struct drm_framebuffer *fb, int plane,
2349 unsigned int pitch,
2350 unsigned int rotation,
2351 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002352{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002353 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002354 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002355 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002356
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002357 if (alignment)
2358 alignment--;
2359
Ben Widawsky2f075562017-03-24 14:29:48 -07002360 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002361 unsigned int tile_size, tile_width, tile_height;
2362 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002363
Ville Syrjäläd8433102016-01-12 21:08:35 +02002364 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002365 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002366
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002367 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002368 pitch_tiles = pitch / tile_height;
2369 swap(tile_width, tile_height);
2370 } else {
2371 pitch_tiles = pitch / (tile_width * cpp);
2372 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002373
Ville Syrjäläd8433102016-01-12 21:08:35 +02002374 tile_rows = *y / tile_height;
2375 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002376
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002377 tiles = *x / tile_width;
2378 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002379
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002380 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2381 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002382
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002383 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2384 tile_size, pitch_tiles,
2385 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002386 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002387 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002388 offset_aligned = offset & ~alignment;
2389
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002390 *y = (offset & alignment) / pitch;
2391 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002392 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002393
2394 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002395}
2396
Ville Syrjälä6687c902015-09-15 13:16:41 +03002397u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002398 const struct intel_plane_state *state,
2399 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002400{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002401 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2402 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002403 const struct drm_framebuffer *fb = state->base.fb;
2404 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002405 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002406 u32 alignment;
2407
2408 if (intel_plane->id == PLANE_CURSOR)
2409 alignment = intel_cursor_alignment(dev_priv);
2410 else
2411 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002412
2413 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2414 rotation, alignment);
2415}
2416
2417/* Convert the fb->offset[] linear offset into x/y offsets */
2418static void intel_fb_offset_to_xy(int *x, int *y,
2419 const struct drm_framebuffer *fb, int plane)
2420{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002421 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002422 unsigned int pitch = fb->pitches[plane];
2423 u32 linear_offset = fb->offsets[plane];
2424
2425 *y = linear_offset / pitch;
2426 *x = linear_offset % pitch / cpp;
2427}
2428
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002429static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2430{
2431 switch (fb_modifier) {
2432 case I915_FORMAT_MOD_X_TILED:
2433 return I915_TILING_X;
2434 case I915_FORMAT_MOD_Y_TILED:
2435 return I915_TILING_Y;
2436 default:
2437 return I915_TILING_NONE;
2438 }
2439}
2440
Ville Syrjälä6687c902015-09-15 13:16:41 +03002441static int
2442intel_fill_fb_info(struct drm_i915_private *dev_priv,
2443 struct drm_framebuffer *fb)
2444{
2445 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2446 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2447 u32 gtt_offset_rotated = 0;
2448 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002449 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002450 unsigned int tile_size = intel_tile_size(dev_priv);
2451
2452 for (i = 0; i < num_planes; i++) {
2453 unsigned int width, height;
2454 unsigned int cpp, size;
2455 u32 offset;
2456 int x, y;
2457
Ville Syrjälä353c8592016-12-14 23:30:57 +02002458 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002459 width = drm_framebuffer_plane_width(fb->width, fb, i);
2460 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002461
2462 intel_fb_offset_to_xy(&x, &y, fb, i);
2463
2464 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002465 * The fence (if used) is aligned to the start of the object
2466 * so having the framebuffer wrap around across the edge of the
2467 * fenced region doesn't really work. We have no API to configure
2468 * the fence start offset within the object (nor could we probably
2469 * on gen2/3). So it's just easier if we just require that the
2470 * fb layout agrees with the fence layout. We already check that the
2471 * fb stride matches the fence stride elsewhere.
2472 */
2473 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2474 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002475 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2476 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002477 return -EINVAL;
2478 }
2479
2480 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002481 * First pixel of the framebuffer from
2482 * the start of the normal gtt mapping.
2483 */
2484 intel_fb->normal[i].x = x;
2485 intel_fb->normal[i].y = y;
2486
2487 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002488 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002489 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002490 offset /= tile_size;
2491
Ben Widawsky2f075562017-03-24 14:29:48 -07002492 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002493 unsigned int tile_width, tile_height;
2494 unsigned int pitch_tiles;
2495 struct drm_rect r;
2496
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002497 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002498
2499 rot_info->plane[i].offset = offset;
2500 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2501 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2502 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2503
2504 intel_fb->rotated[i].pitch =
2505 rot_info->plane[i].height * tile_height;
2506
2507 /* how many tiles does this plane need */
2508 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2509 /*
2510 * If the plane isn't horizontally tile aligned,
2511 * we need one more tile.
2512 */
2513 if (x != 0)
2514 size++;
2515
2516 /* rotate the x/y offsets to match the GTT view */
2517 r.x1 = x;
2518 r.y1 = y;
2519 r.x2 = x + width;
2520 r.y2 = y + height;
2521 drm_rect_rotate(&r,
2522 rot_info->plane[i].width * tile_width,
2523 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002524 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002525 x = r.x1;
2526 y = r.y1;
2527
2528 /* rotate the tile dimensions to match the GTT view */
2529 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2530 swap(tile_width, tile_height);
2531
2532 /*
2533 * We only keep the x/y offsets, so push all of the
2534 * gtt offset into the x/y offsets.
2535 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002536 _intel_adjust_tile_offset(&x, &y,
2537 tile_width, tile_height,
2538 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002539 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002540
2541 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2542
2543 /*
2544 * First pixel of the framebuffer from
2545 * the start of the rotated gtt mapping.
2546 */
2547 intel_fb->rotated[i].x = x;
2548 intel_fb->rotated[i].y = y;
2549 } else {
2550 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2551 x * cpp, tile_size);
2552 }
2553
2554 /* how many tiles in total needed in the bo */
2555 max_size = max(max_size, offset + size);
2556 }
2557
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002558 if (max_size * tile_size > intel_fb->obj->base.size) {
2559 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2560 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002561 return -EINVAL;
2562 }
2563
2564 return 0;
2565}
2566
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002567static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568{
2569 switch (format) {
2570 case DISPPLANE_8BPP:
2571 return DRM_FORMAT_C8;
2572 case DISPPLANE_BGRX555:
2573 return DRM_FORMAT_XRGB1555;
2574 case DISPPLANE_BGRX565:
2575 return DRM_FORMAT_RGB565;
2576 default:
2577 case DISPPLANE_BGRX888:
2578 return DRM_FORMAT_XRGB8888;
2579 case DISPPLANE_RGBX888:
2580 return DRM_FORMAT_XBGR8888;
2581 case DISPPLANE_BGRX101010:
2582 return DRM_FORMAT_XRGB2101010;
2583 case DISPPLANE_RGBX101010:
2584 return DRM_FORMAT_XBGR2101010;
2585 }
2586}
2587
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002588static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2589{
2590 switch (format) {
2591 case PLANE_CTL_FORMAT_RGB_565:
2592 return DRM_FORMAT_RGB565;
2593 default:
2594 case PLANE_CTL_FORMAT_XRGB_8888:
2595 if (rgb_order) {
2596 if (alpha)
2597 return DRM_FORMAT_ABGR8888;
2598 else
2599 return DRM_FORMAT_XBGR8888;
2600 } else {
2601 if (alpha)
2602 return DRM_FORMAT_ARGB8888;
2603 else
2604 return DRM_FORMAT_XRGB8888;
2605 }
2606 case PLANE_CTL_FORMAT_XRGB_2101010:
2607 if (rgb_order)
2608 return DRM_FORMAT_XBGR2101010;
2609 else
2610 return DRM_FORMAT_XRGB2101010;
2611 }
2612}
2613
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002614static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002615intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2616 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002617{
2618 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002620 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002621 struct drm_i915_gem_object *obj = NULL;
2622 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002623 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002624 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2625 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2626 PAGE_SIZE);
2627
2628 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629
Chris Wilsonff2652e2014-03-10 08:07:02 +00002630 if (plane_config->size == 0)
2631 return false;
2632
Paulo Zanoni3badb492015-09-23 12:52:23 -03002633 /* If the FB is too big, just don't use it since fbdev is not very
2634 * important and we should probably use that space with FBC or other
2635 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002636 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002637 return false;
2638
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002639 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002640 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002641 base_aligned,
2642 base_aligned,
2643 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002644 mutex_unlock(&dev->struct_mutex);
2645 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002646 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002647
Chris Wilson3e510a82016-08-05 10:14:23 +01002648 if (plane_config->tiling == I915_TILING_X)
2649 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002650
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002651 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002652 mode_cmd.width = fb->width;
2653 mode_cmd.height = fb->height;
2654 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002655 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002656 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002657
Chris Wilson24dbf512017-02-15 10:59:18 +00002658 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002659 DRM_DEBUG_KMS("intel fb init failed\n");
2660 goto out_unref_obj;
2661 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002662
Jesse Barnes484b41d2014-03-07 08:57:55 -08002663
Daniel Vetterf6936e22015-03-26 12:17:05 +01002664 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002665 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002666
2667out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002668 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002669 return false;
2670}
2671
Daniel Vetter5a21b662016-05-24 17:13:53 +02002672/* Update plane->state->fb to match plane->fb after driver-internal updates */
2673static void
2674update_state_fb(struct drm_plane *plane)
2675{
2676 if (plane->fb == plane->state->fb)
2677 return;
2678
2679 if (plane->state->fb)
2680 drm_framebuffer_unreference(plane->state->fb);
2681 plane->state->fb = plane->fb;
2682 if (plane->state->fb)
2683 drm_framebuffer_reference(plane->state->fb);
2684}
2685
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002686static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002687intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2688 struct intel_plane_state *plane_state,
2689 bool visible)
2690{
2691 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2692
2693 plane_state->base.visible = visible;
2694
2695 /* FIXME pre-g4x don't work like this */
2696 if (visible) {
2697 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2698 crtc_state->active_planes |= BIT(plane->id);
2699 } else {
2700 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2701 crtc_state->active_planes &= ~BIT(plane->id);
2702 }
2703
2704 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2705 crtc_state->base.crtc->name,
2706 crtc_state->active_planes);
2707}
2708
2709static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002710intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2711 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002712{
2713 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002714 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002715 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002716 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002717 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002718 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002719 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2720 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002721 struct intel_plane_state *intel_state =
2722 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002723 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002724
Damien Lespiau2d140302015-02-05 17:22:18 +00002725 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002726 return;
2727
Daniel Vetterf6936e22015-03-26 12:17:05 +01002728 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002729 fb = &plane_config->fb->base;
2730 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002731 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002732
Damien Lespiau2d140302015-02-05 17:22:18 +00002733 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002734
2735 /*
2736 * Failed to alloc the obj, check to see if we should share
2737 * an fb with another CRTC instead
2738 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002739 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002740 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002741
2742 if (c == &intel_crtc->base)
2743 continue;
2744
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002745 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002746 continue;
2747
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002748 state = to_intel_plane_state(c->primary->state);
2749 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002750 continue;
2751
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002752 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2753 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002754 drm_framebuffer_reference(fb);
2755 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002756 }
2757 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002758
Matt Roper200757f2015-12-03 11:37:36 -08002759 /*
2760 * We've failed to reconstruct the BIOS FB. Current display state
2761 * indicates that the primary plane is visible, but has a NULL FB,
2762 * which will lead to problems later if we don't fix it up. The
2763 * simplest solution is to just disable the primary plane now and
2764 * pretend the BIOS never had it enabled.
2765 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002766 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2767 to_intel_plane_state(plane_state),
2768 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002769 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002770 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002771 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002772
Daniel Vetter88595ac2015-03-26 12:42:24 +01002773 return;
2774
2775valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002776 mutex_lock(&dev->struct_mutex);
2777 intel_state->vma =
2778 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2779 mutex_unlock(&dev->struct_mutex);
2780 if (IS_ERR(intel_state->vma)) {
2781 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2782 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2783
2784 intel_state->vma = NULL;
2785 drm_framebuffer_unreference(fb);
2786 return;
2787 }
2788
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002789 plane_state->src_x = 0;
2790 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002791 plane_state->src_w = fb->width << 16;
2792 plane_state->src_h = fb->height << 16;
2793
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002794 plane_state->crtc_x = 0;
2795 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002796 plane_state->crtc_w = fb->width;
2797 plane_state->crtc_h = fb->height;
2798
Rob Clark1638d302016-11-05 11:08:08 -04002799 intel_state->base.src = drm_plane_state_src(plane_state);
2800 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002801
Daniel Vetter88595ac2015-03-26 12:42:24 +01002802 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002803 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002804 dev_priv->preserve_bios_swizzle = true;
2805
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002806 drm_framebuffer_reference(fb);
2807 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002808 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002809
2810 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2811 to_intel_plane_state(plane_state),
2812 true);
2813
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002814 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2815 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002816}
2817
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002818static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2819 unsigned int rotation)
2820{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002821 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002822
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002823 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002824 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002825 case I915_FORMAT_MOD_X_TILED:
2826 switch (cpp) {
2827 case 8:
2828 return 4096;
2829 case 4:
2830 case 2:
2831 case 1:
2832 return 8192;
2833 default:
2834 MISSING_CASE(cpp);
2835 break;
2836 }
2837 break;
2838 case I915_FORMAT_MOD_Y_TILED:
2839 case I915_FORMAT_MOD_Yf_TILED:
2840 switch (cpp) {
2841 case 8:
2842 return 2048;
2843 case 4:
2844 return 4096;
2845 case 2:
2846 case 1:
2847 return 8192;
2848 default:
2849 MISSING_CASE(cpp);
2850 break;
2851 }
2852 break;
2853 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002854 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002855 }
2856
2857 return 2048;
2858}
2859
2860static int skl_check_main_surface(struct intel_plane_state *plane_state)
2861{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002862 const struct drm_framebuffer *fb = plane_state->base.fb;
2863 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002864 int x = plane_state->base.src.x1 >> 16;
2865 int y = plane_state->base.src.y1 >> 16;
2866 int w = drm_rect_width(&plane_state->base.src) >> 16;
2867 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002868 int max_width = skl_max_plane_width(fb, 0, rotation);
2869 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002870 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002871
2872 if (w > max_width || h > max_height) {
2873 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2874 w, h, max_width, max_height);
2875 return -EINVAL;
2876 }
2877
2878 intel_add_fb_offsets(&x, &y, plane_state, 0);
2879 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002880 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881
2882 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002883 * AUX surface offset is specified as the distance from the
2884 * main surface offset, and it must be non-negative. Make
2885 * sure that is what we will get.
2886 */
2887 if (offset > aux_offset)
2888 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889 offset, aux_offset & ~(alignment - 1));
2890
2891 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002892 * When using an X-tiled surface, the plane blows up
2893 * if the x offset + width exceed the stride.
2894 *
2895 * TODO: linear and Y-tiled seem fine, Yf untested,
2896 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002897 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002898 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002899
2900 while ((x + w) * cpp > fb->pitches[0]) {
2901 if (offset == 0) {
2902 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2903 return -EINVAL;
2904 }
2905
2906 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2907 offset, offset - alignment);
2908 }
2909 }
2910
2911 plane_state->main.offset = offset;
2912 plane_state->main.x = x;
2913 plane_state->main.y = y;
2914
2915 return 0;
2916}
2917
Ville Syrjälä8d970652016-01-28 16:30:28 +02002918static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2919{
2920 const struct drm_framebuffer *fb = plane_state->base.fb;
2921 unsigned int rotation = plane_state->base.rotation;
2922 int max_width = skl_max_plane_width(fb, 1, rotation);
2923 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002924 int x = plane_state->base.src.x1 >> 17;
2925 int y = plane_state->base.src.y1 >> 17;
2926 int w = drm_rect_width(&plane_state->base.src) >> 17;
2927 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002928 u32 offset;
2929
2930 intel_add_fb_offsets(&x, &y, plane_state, 1);
2931 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2932
2933 /* FIXME not quite sure how/if these apply to the chroma plane */
2934 if (w > max_width || h > max_height) {
2935 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2936 w, h, max_width, max_height);
2937 return -EINVAL;
2938 }
2939
2940 plane_state->aux.offset = offset;
2941 plane_state->aux.x = x;
2942 plane_state->aux.y = y;
2943
2944 return 0;
2945}
2946
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002947int skl_check_plane_surface(struct intel_plane_state *plane_state)
2948{
2949 const struct drm_framebuffer *fb = plane_state->base.fb;
2950 unsigned int rotation = plane_state->base.rotation;
2951 int ret;
2952
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002953 if (!plane_state->base.visible)
2954 return 0;
2955
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002956 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002957 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002958 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002959 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04002960 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002961
Ville Syrjälä8d970652016-01-28 16:30:28 +02002962 /*
2963 * Handle the AUX surface first since
2964 * the main surface setup depends on it.
2965 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002966 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002967 ret = skl_check_nv12_aux_surface(plane_state);
2968 if (ret)
2969 return ret;
2970 } else {
2971 plane_state->aux.offset = ~0xfff;
2972 plane_state->aux.x = 0;
2973 plane_state->aux.y = 0;
2974 }
2975
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002976 ret = skl_check_main_surface(plane_state);
2977 if (ret)
2978 return ret;
2979
2980 return 0;
2981}
2982
Ville Syrjälä7145f602017-03-23 21:27:07 +02002983static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2984 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002985{
Ville Syrjälä7145f602017-03-23 21:27:07 +02002986 struct drm_i915_private *dev_priv =
2987 to_i915(plane_state->base.plane->dev);
2988 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2989 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002990 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02002991 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002992
Ville Syrjälä7145f602017-03-23 21:27:07 +02002993 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002994
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002995 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2996 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02002997 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002998
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002999 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3000 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003001
Ville Syrjäläd509e282017-03-27 21:55:32 +03003002 if (INTEL_GEN(dev_priv) < 4)
3003 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003004
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003005 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003006 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003007 dspcntr |= DISPPLANE_8BPP;
3008 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003009 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003010 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003011 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003012 case DRM_FORMAT_RGB565:
3013 dspcntr |= DISPPLANE_BGRX565;
3014 break;
3015 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003016 dspcntr |= DISPPLANE_BGRX888;
3017 break;
3018 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003019 dspcntr |= DISPPLANE_RGBX888;
3020 break;
3021 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003022 dspcntr |= DISPPLANE_BGRX101010;
3023 break;
3024 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003025 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003026 break;
3027 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003028 MISSING_CASE(fb->format->format);
3029 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003030 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003031
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003032 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003033 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003034 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003035
Robert Fossc2c446a2017-05-19 16:50:17 -04003036 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003037 dspcntr |= DISPPLANE_ROTATE_180;
3038
Robert Fossc2c446a2017-05-19 16:50:17 -04003039 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003040 dspcntr |= DISPPLANE_MIRROR;
3041
Ville Syrjälä7145f602017-03-23 21:27:07 +02003042 return dspcntr;
3043}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003044
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003045int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003046{
3047 struct drm_i915_private *dev_priv =
3048 to_i915(plane_state->base.plane->dev);
3049 int src_x = plane_state->base.src.x1 >> 16;
3050 int src_y = plane_state->base.src.y1 >> 16;
3051 u32 offset;
3052
3053 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003054
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003055 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003056 offset = intel_compute_tile_offset(&src_x, &src_y,
3057 plane_state, 0);
3058 else
3059 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003060
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003061 /* HSW/BDW do this automagically in hardware */
3062 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3063 unsigned int rotation = plane_state->base.rotation;
3064 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3065 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3066
Robert Fossc2c446a2017-05-19 16:50:17 -04003067 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003068 src_x += src_w - 1;
3069 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003070 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003071 src_x += src_w - 1;
3072 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303073 }
3074
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003075 plane_state->main.offset = offset;
3076 plane_state->main.x = src_x;
3077 plane_state->main.y = src_y;
3078
3079 return 0;
3080}
3081
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003082static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003083 const struct intel_crtc_state *crtc_state,
3084 const struct intel_plane_state *plane_state)
3085{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003086 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3087 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3088 const struct drm_framebuffer *fb = plane_state->base.fb;
3089 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003090 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003091 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003092 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003093 int x = plane_state->main.x;
3094 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003095 unsigned long irqflags;
3096
Ville Syrjälä29490562016-01-20 18:02:50 +02003097 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003098
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003099 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003100 crtc->dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003101 else
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003102 crtc->dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003103
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003104 crtc->adjusted_x = x;
3105 crtc->adjusted_y = y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003106
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003107 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3108
Ville Syrjälä78587de2017-03-09 17:44:32 +02003109 if (INTEL_GEN(dev_priv) < 4) {
3110 /* pipesrc and dspsize control the size that is scaled from,
3111 * which should always be the user's requested size.
3112 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003113 I915_WRITE_FW(DSPSIZE(plane),
3114 ((crtc_state->pipe_src_h - 1) << 16) |
3115 (crtc_state->pipe_src_w - 1));
3116 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003117 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003118 I915_WRITE_FW(PRIMSIZE(plane),
3119 ((crtc_state->pipe_src_h - 1) << 16) |
3120 (crtc_state->pipe_src_w - 1));
3121 I915_WRITE_FW(PRIMPOS(plane), 0);
3122 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003123 }
3124
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003125 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303126
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003127 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003128 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3129 I915_WRITE_FW(DSPSURF(plane),
3130 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003131 crtc->dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003132 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3133 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003134 I915_WRITE_FW(DSPSURF(plane),
3135 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003136 crtc->dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003137 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3138 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003139 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003140 I915_WRITE_FW(DSPADDR(plane),
3141 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003142 crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003143 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003144 POSTING_READ_FW(reg);
3145
3146 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003147}
3148
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003149static void i9xx_disable_primary_plane(struct intel_plane *primary,
3150 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003151{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003152 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3153 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003154 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003155
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003156 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3157
3158 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003159 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003160 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003161 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003162 I915_WRITE_FW(DSPADDR(plane), 0);
3163 POSTING_READ_FW(DSPCNTR(plane));
3164
3165 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003166}
3167
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003168static u32
3169intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003170{
Ben Widawsky2f075562017-03-24 14:29:48 -07003171 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003172 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003173 else
3174 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003175}
3176
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003177static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3178{
3179 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003180 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003181
3182 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3183 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3184 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003185}
3186
Chandra Kondurua1b22782015-04-07 15:28:45 -07003187/*
3188 * This function detaches (aka. unbinds) unused scalers in hardware
3189 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003190static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003191{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003192 struct intel_crtc_scaler_state *scaler_state;
3193 int i;
3194
Chandra Kondurua1b22782015-04-07 15:28:45 -07003195 scaler_state = &intel_crtc->config->scaler_state;
3196
3197 /* loop through and disable scalers that aren't in use */
3198 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003199 if (!scaler_state->scalers[i].in_use)
3200 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003201 }
3202}
3203
Ville Syrjäläd2196772016-01-28 18:33:11 +02003204u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3205 unsigned int rotation)
3206{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003207 u32 stride;
3208
3209 if (plane >= fb->format->num_planes)
3210 return 0;
3211
3212 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003213
3214 /*
3215 * The stride is either expressed as a multiple of 64 bytes chunks for
3216 * linear buffers or in number of tiles for tiled buffers.
3217 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003218 if (drm_rotation_90_or_270(rotation))
3219 stride /= intel_tile_height(fb, plane);
3220 else
3221 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003222
3223 return stride;
3224}
3225
Ville Syrjälä2e881262017-03-17 23:17:56 +02003226static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003227{
Chandra Konduru6156a452015-04-27 13:48:39 -07003228 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003229 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003230 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003231 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003232 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003233 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003234 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003235 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003236 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003237 /*
3238 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3239 * to be already pre-multiplied. We need to add a knob (or a different
3240 * DRM_FORMAT) for user-space to configure that.
3241 */
3242 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003243 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003244 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003245 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003246 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003247 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003248 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003249 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003250 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003251 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003252 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003253 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003254 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003255 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003256 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003257 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003258 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003259 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003260 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003261 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003262 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003263
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003264 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003265}
3266
Ville Syrjälä2e881262017-03-17 23:17:56 +02003267static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003268{
Chandra Konduru6156a452015-04-27 13:48:39 -07003269 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003270 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003271 break;
3272 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003273 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003274 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003275 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003276 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003277 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003278 default:
3279 MISSING_CASE(fb_modifier);
3280 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003281
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003282 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003283}
3284
Ville Syrjälä2e881262017-03-17 23:17:56 +02003285static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003286{
Chandra Konduru6156a452015-04-27 13:48:39 -07003287 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003288 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003289 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303290 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003291 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303292 * while i915 HW rotation is clockwise, thats why this swapping.
3293 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003294 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303295 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003296 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003297 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003298 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303299 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003300 default:
3301 MISSING_CASE(rotation);
3302 }
3303
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003304 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003305}
3306
Ville Syrjälä2e881262017-03-17 23:17:56 +02003307u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3308 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003309{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003310 struct drm_i915_private *dev_priv =
3311 to_i915(plane_state->base.plane->dev);
3312 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003313 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003314 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003315 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003316
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003317 plane_ctl = PLANE_CTL_ENABLE;
3318
Ville Syrjälä78587de2017-03-09 17:44:32 +02003319 if (!IS_GEMINILAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003320 plane_ctl |=
3321 PLANE_CTL_PIPE_GAMMA_ENABLE |
3322 PLANE_CTL_PIPE_CSC_ENABLE |
3323 PLANE_CTL_PLANE_GAMMA_DISABLE;
3324 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003325
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003326 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003327 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003328 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003329
Ville Syrjälä2e881262017-03-17 23:17:56 +02003330 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3331 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3332 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3333 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3334
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003335 return plane_ctl;
3336}
3337
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003338static void skylake_update_primary_plane(struct intel_plane *plane,
Damien Lespiau70d21f02013-07-03 21:06:04 +01003339 const struct intel_crtc_state *crtc_state,
3340 const struct intel_plane_state *plane_state)
3341{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003342 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3343 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3344 const struct drm_framebuffer *fb = plane_state->base.fb;
3345 enum plane_id plane_id = plane->id;
3346 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003347 u32 plane_ctl = plane_state->ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003348 unsigned int rotation = plane_state->base.rotation;
3349 u32 stride = skl_plane_stride(fb, 0, rotation);
3350 u32 surf_addr = plane_state->main.offset;
3351 int scaler_id = plane_state->scaler_id;
3352 int src_x = plane_state->main.x;
3353 int src_y = plane_state->main.y;
3354 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3355 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3356 int dst_x = plane_state->base.dst.x1;
3357 int dst_y = plane_state->base.dst.y1;
3358 int dst_w = drm_rect_width(&plane_state->base.dst);
3359 int dst_h = drm_rect_height(&plane_state->base.dst);
3360 unsigned long irqflags;
3361
Ville Syrjälä6687c902015-09-15 13:16:41 +03003362 /* Sizes are 0 based */
3363 src_w--;
3364 src_h--;
3365 dst_w--;
3366 dst_h--;
3367
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003368 crtc->dspaddr_offset = surf_addr;
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003369
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003370 crtc->adjusted_x = src_x;
3371 crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003372
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003373 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3374
Ville Syrjälä78587de2017-03-09 17:44:32 +02003375 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003376 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3377 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3378 PLANE_COLOR_PIPE_CSC_ENABLE |
3379 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003380 }
3381
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003382 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3383 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3384 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3385 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003386
3387 if (scaler_id >= 0) {
3388 uint32_t ps_ctrl = 0;
3389
3390 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003391 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003392 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003393 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3394 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3395 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3396 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3397 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003398 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003399 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003400 }
3401
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003402 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3403 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003404
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003405 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3406
3407 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003408}
3409
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003410static void skylake_disable_primary_plane(struct intel_plane *primary,
3411 struct intel_crtc *crtc)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003412{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003413 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3414 enum plane_id plane_id = primary->id;
3415 enum pipe pipe = primary->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003416 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003417
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003418 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3419
3420 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3421 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3422 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3423
3424 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003425}
3426
Daniel Vetter5a21b662016-05-24 17:13:53 +02003427static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3428{
3429 struct intel_crtc *crtc;
3430
Chris Wilson91c8a322016-07-05 10:40:23 +01003431 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003432 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3433}
3434
Ville Syrjälä75147472014-11-24 18:28:11 +02003435static void intel_update_primary_planes(struct drm_device *dev)
3436{
Ville Syrjälä75147472014-11-24 18:28:11 +02003437 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003438
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003439 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003440 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003441 struct intel_plane_state *plane_state =
3442 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003443
Ville Syrjälä72259532017-03-02 19:15:05 +02003444 if (plane_state->base.visible) {
3445 trace_intel_update_plane(&plane->base,
3446 to_intel_crtc(crtc));
3447
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003448 plane->update_plane(plane,
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003449 to_intel_crtc_state(crtc->state),
3450 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003451 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003452 }
3453}
3454
Maarten Lankhorst73974892016-08-05 23:28:27 +03003455static int
3456__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003457 struct drm_atomic_state *state,
3458 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003459{
3460 struct drm_crtc_state *crtc_state;
3461 struct drm_crtc *crtc;
3462 int i, ret;
3463
3464 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003465 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003466
3467 if (!state)
3468 return 0;
3469
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003470 /*
3471 * We've duplicated the state, pointers to the old state are invalid.
3472 *
3473 * Don't attempt to use the old state until we commit the duplicated state.
3474 */
3475 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003476 /*
3477 * Force recalculation even if we restore
3478 * current state. With fast modeset this may not result
3479 * in a modeset when the state is compatible.
3480 */
3481 crtc_state->mode_changed = true;
3482 }
3483
3484 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003485 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3486 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003487
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003488 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003489
3490 WARN_ON(ret == -EDEADLK);
3491 return ret;
3492}
3493
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003494static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3495{
Ville Syrjäläae981042016-08-05 23:28:30 +03003496 return intel_has_gpu_reset(dev_priv) &&
3497 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003498}
3499
Chris Wilsonc0336662016-05-06 15:40:21 +01003500void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003501{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003502 struct drm_device *dev = &dev_priv->drm;
3503 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3504 struct drm_atomic_state *state;
3505 int ret;
3506
Maarten Lankhorst73974892016-08-05 23:28:27 +03003507 /*
3508 * Need mode_config.mutex so that we don't
3509 * trample ongoing ->detect() and whatnot.
3510 */
3511 mutex_lock(&dev->mode_config.mutex);
3512 drm_modeset_acquire_init(ctx, 0);
3513 while (1) {
3514 ret = drm_modeset_lock_all_ctx(dev, ctx);
3515 if (ret != -EDEADLK)
3516 break;
3517
3518 drm_modeset_backoff(ctx);
3519 }
3520
3521 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003522 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003523 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003524 return;
3525
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003526 /*
3527 * Disabling the crtcs gracefully seems nicer. Also the
3528 * g33 docs say we should at least disable all the planes.
3529 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003530 state = drm_atomic_helper_duplicate_state(dev, ctx);
3531 if (IS_ERR(state)) {
3532 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003533 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003534 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003535 }
3536
3537 ret = drm_atomic_helper_disable_all(dev, ctx);
3538 if (ret) {
3539 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003540 drm_atomic_state_put(state);
3541 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003542 }
3543
3544 dev_priv->modeset_restore_state = state;
3545 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003546}
3547
Chris Wilsonc0336662016-05-06 15:40:21 +01003548void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003549{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003550 struct drm_device *dev = &dev_priv->drm;
3551 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3552 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3553 int ret;
3554
Daniel Vetter5a21b662016-05-24 17:13:53 +02003555 /*
3556 * Flips in the rings will be nuked by the reset,
3557 * so complete all pending flips so that user space
3558 * will get its events and not get stuck.
3559 */
3560 intel_complete_page_flips(dev_priv);
3561
Maarten Lankhorst73974892016-08-05 23:28:27 +03003562 dev_priv->modeset_restore_state = NULL;
3563
Ville Syrjälä75147472014-11-24 18:28:11 +02003564 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003565 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003566 if (!state) {
3567 /*
3568 * Flips in the rings have been nuked by the reset,
3569 * so update the base address of all primary
3570 * planes to the the last fb to make sure we're
3571 * showing the correct fb after a reset.
3572 *
3573 * FIXME: Atomic will make this obsolete since we won't schedule
3574 * CS-based flips (which might get lost in gpu resets) any more.
3575 */
3576 intel_update_primary_planes(dev);
3577 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003578 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003579 if (ret)
3580 DRM_ERROR("Restoring old state failed with %i\n", ret);
3581 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003582 } else {
3583 /*
3584 * The display has been reset as well,
3585 * so need a full re-initialization.
3586 */
3587 intel_runtime_pm_disable_interrupts(dev_priv);
3588 intel_runtime_pm_enable_interrupts(dev_priv);
3589
Imre Deak51f59202016-09-14 13:04:13 +03003590 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003591 intel_modeset_init_hw(dev);
3592
3593 spin_lock_irq(&dev_priv->irq_lock);
3594 if (dev_priv->display.hpd_irq_setup)
3595 dev_priv->display.hpd_irq_setup(dev_priv);
3596 spin_unlock_irq(&dev_priv->irq_lock);
3597
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003598 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003599 if (ret)
3600 DRM_ERROR("Restoring old state failed with %i\n", ret);
3601
3602 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003603 }
3604
Chris Wilson08536952016-10-14 13:18:18 +01003605 if (state)
3606 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003607 drm_modeset_drop_locks(ctx);
3608 drm_modeset_acquire_fini(ctx);
3609 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003610}
3611
Chris Wilson8af29b02016-09-09 14:11:47 +01003612static bool abort_flip_on_reset(struct intel_crtc *crtc)
3613{
3614 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3615
Chris Wilson8c185ec2017-03-16 17:13:02 +00003616 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003617 return true;
3618
3619 if (crtc->reset_count != i915_reset_count(error))
3620 return true;
3621
3622 return false;
3623}
3624
Chris Wilson7d5e3792014-03-04 13:15:08 +00003625static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3626{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003627 struct drm_device *dev = crtc->dev;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003629 bool pending;
3630
Chris Wilson8af29b02016-09-09 14:11:47 +01003631 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003632 return false;
3633
3634 spin_lock_irq(&dev->event_lock);
3635 pending = to_intel_crtc(crtc)->flip_work != NULL;
3636 spin_unlock_irq(&dev->event_lock);
3637
3638 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003639}
3640
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003641static void intel_update_pipe_config(struct intel_crtc *crtc,
3642 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003643{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003644 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003645 struct intel_crtc_state *pipe_config =
3646 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003647
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003648 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3649 crtc->base.mode = crtc->base.state->mode;
3650
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003651 /*
3652 * Update pipe size and adjust fitter if needed: the reason for this is
3653 * that in compute_mode_changes we check the native mode (not the pfit
3654 * mode) to see if we can flip rather than do a full mode set. In the
3655 * fastboot case, we'll flip, but if we don't update the pipesrc and
3656 * pfit state, we'll end up with a big fb scanned out into the wrong
3657 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003658 */
3659
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003660 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003661 ((pipe_config->pipe_src_w - 1) << 16) |
3662 (pipe_config->pipe_src_h - 1));
3663
3664 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003665 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003666 skl_detach_scalers(crtc);
3667
3668 if (pipe_config->pch_pfit.enabled)
3669 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003670 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003671 if (pipe_config->pch_pfit.enabled)
3672 ironlake_pfit_enable(crtc);
3673 else if (old_crtc_state->pch_pfit.enabled)
3674 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003675 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003676}
3677
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003678static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003679{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003680 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003681 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003682 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003683 i915_reg_t reg;
3684 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003685
3686 /* enable normal train */
3687 reg = FDI_TX_CTL(pipe);
3688 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003689 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003690 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3691 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003692 } else {
3693 temp &= ~FDI_LINK_TRAIN_NONE;
3694 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003695 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003696 I915_WRITE(reg, temp);
3697
3698 reg = FDI_RX_CTL(pipe);
3699 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003700 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003701 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3702 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3703 } else {
3704 temp &= ~FDI_LINK_TRAIN_NONE;
3705 temp |= FDI_LINK_TRAIN_NONE;
3706 }
3707 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3708
3709 /* wait one idle pattern time */
3710 POSTING_READ(reg);
3711 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003712
3713 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003714 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003715 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3716 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003717}
3718
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003719/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003720static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3721 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003722{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003723 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003724 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003725 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003726 i915_reg_t reg;
3727 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003728
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003729 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003730 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003731
Adam Jacksone1a44742010-06-25 15:32:14 -04003732 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3733 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003734 reg = FDI_RX_IMR(pipe);
3735 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003736 temp &= ~FDI_RX_SYMBOL_LOCK;
3737 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 I915_WRITE(reg, temp);
3739 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003740 udelay(150);
3741
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003742 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 reg = FDI_TX_CTL(pipe);
3744 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003745 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003746 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003747 temp &= ~FDI_LINK_TRAIN_NONE;
3748 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003750
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 reg = FDI_RX_CTL(pipe);
3752 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003753 temp &= ~FDI_LINK_TRAIN_NONE;
3754 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3756
3757 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003758 udelay(150);
3759
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003760 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003761 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3762 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3763 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003764
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003766 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003767 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003768 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3769
3770 if ((temp & FDI_RX_BIT_LOCK)) {
3771 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773 break;
3774 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003775 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003776 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003777 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003778
3779 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003782 temp &= ~FDI_LINK_TRAIN_NONE;
3783 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785
Chris Wilson5eddb702010-09-11 13:48:45 +01003786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003788 temp &= ~FDI_LINK_TRAIN_NONE;
3789 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 I915_WRITE(reg, temp);
3791
3792 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003793 udelay(150);
3794
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003796 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003797 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003798 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3799
3800 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003802 DRM_DEBUG_KMS("FDI train 2 done.\n");
3803 break;
3804 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003805 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003806 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003807 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003808
3809 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003810
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811}
3812
Akshay Joshi0206e352011-08-16 15:34:10 -04003813static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003814 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3815 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3816 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3817 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3818};
3819
3820/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003821static void gen6_fdi_link_train(struct intel_crtc *crtc,
3822 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003823{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003824 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003825 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003826 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003827 i915_reg_t reg;
3828 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003829
Adam Jacksone1a44742010-06-25 15:32:14 -04003830 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3831 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003832 reg = FDI_RX_IMR(pipe);
3833 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003834 temp &= ~FDI_RX_SYMBOL_LOCK;
3835 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 I915_WRITE(reg, temp);
3837
3838 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003839 udelay(150);
3840
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003841 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003844 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003845 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846 temp &= ~FDI_LINK_TRAIN_NONE;
3847 temp |= FDI_LINK_TRAIN_PATTERN_1;
3848 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3849 /* SNB-B */
3850 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003851 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003852
Daniel Vetterd74cf322012-10-26 10:58:13 +02003853 I915_WRITE(FDI_RX_MISC(pipe),
3854 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3855
Chris Wilson5eddb702010-09-11 13:48:45 +01003856 reg = FDI_RX_CTL(pipe);
3857 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003858 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861 } else {
3862 temp &= ~FDI_LINK_TRAIN_NONE;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003865 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3866
3867 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003868 udelay(150);
3869
Akshay Joshi0206e352011-08-16 15:34:10 -04003870 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003871 reg = FDI_TX_CTL(pipe);
3872 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003873 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3874 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003875 I915_WRITE(reg, temp);
3876
3877 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003878 udelay(500);
3879
Sean Paulfa37d392012-03-02 12:53:39 -05003880 for (retry = 0; retry < 5; retry++) {
3881 reg = FDI_RX_IIR(pipe);
3882 temp = I915_READ(reg);
3883 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3884 if (temp & FDI_RX_BIT_LOCK) {
3885 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3886 DRM_DEBUG_KMS("FDI train 1 done.\n");
3887 break;
3888 }
3889 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003890 }
Sean Paulfa37d392012-03-02 12:53:39 -05003891 if (retry < 5)
3892 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003893 }
3894 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003896
3897 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003898 reg = FDI_TX_CTL(pipe);
3899 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900 temp &= ~FDI_LINK_TRAIN_NONE;
3901 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003902 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003903 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3904 /* SNB-B */
3905 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3906 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003907 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003908
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 reg = FDI_RX_CTL(pipe);
3910 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003911 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003912 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3913 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3914 } else {
3915 temp &= ~FDI_LINK_TRAIN_NONE;
3916 temp |= FDI_LINK_TRAIN_PATTERN_2;
3917 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003918 I915_WRITE(reg, temp);
3919
3920 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003921 udelay(150);
3922
Akshay Joshi0206e352011-08-16 15:34:10 -04003923 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 reg = FDI_TX_CTL(pipe);
3925 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3927 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 I915_WRITE(reg, temp);
3929
3930 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 udelay(500);
3932
Sean Paulfa37d392012-03-02 12:53:39 -05003933 for (retry = 0; retry < 5; retry++) {
3934 reg = FDI_RX_IIR(pipe);
3935 temp = I915_READ(reg);
3936 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3937 if (temp & FDI_RX_SYMBOL_LOCK) {
3938 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3939 DRM_DEBUG_KMS("FDI train 2 done.\n");
3940 break;
3941 }
3942 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003943 }
Sean Paulfa37d392012-03-02 12:53:39 -05003944 if (retry < 5)
3945 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003946 }
3947 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949
3950 DRM_DEBUG_KMS("FDI train done.\n");
3951}
3952
Jesse Barnes357555c2011-04-28 15:09:55 -07003953/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003954static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3955 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003956{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003957 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003958 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003959 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003960 i915_reg_t reg;
3961 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003962
3963 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3964 for train result */
3965 reg = FDI_RX_IMR(pipe);
3966 temp = I915_READ(reg);
3967 temp &= ~FDI_RX_SYMBOL_LOCK;
3968 temp &= ~FDI_RX_BIT_LOCK;
3969 I915_WRITE(reg, temp);
3970
3971 POSTING_READ(reg);
3972 udelay(150);
3973
Daniel Vetter01a415f2012-10-27 15:58:40 +02003974 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3975 I915_READ(FDI_RX_IIR(pipe)));
3976
Jesse Barnes139ccd32013-08-19 11:04:55 -07003977 /* Try each vswing and preemphasis setting twice before moving on */
3978 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3979 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003980 reg = FDI_TX_CTL(pipe);
3981 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003982 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3983 temp &= ~FDI_TX_ENABLE;
3984 I915_WRITE(reg, temp);
3985
3986 reg = FDI_RX_CTL(pipe);
3987 temp = I915_READ(reg);
3988 temp &= ~FDI_LINK_TRAIN_AUTO;
3989 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3990 temp &= ~FDI_RX_ENABLE;
3991 I915_WRITE(reg, temp);
3992
3993 /* enable CPU FDI TX and PCH FDI RX */
3994 reg = FDI_TX_CTL(pipe);
3995 temp = I915_READ(reg);
3996 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003997 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003998 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003999 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004000 temp |= snb_b_fdi_train_param[j/2];
4001 temp |= FDI_COMPOSITE_SYNC;
4002 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4003
4004 I915_WRITE(FDI_RX_MISC(pipe),
4005 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4006
4007 reg = FDI_RX_CTL(pipe);
4008 temp = I915_READ(reg);
4009 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4010 temp |= FDI_COMPOSITE_SYNC;
4011 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4012
4013 POSTING_READ(reg);
4014 udelay(1); /* should be 0.5us */
4015
4016 for (i = 0; i < 4; i++) {
4017 reg = FDI_RX_IIR(pipe);
4018 temp = I915_READ(reg);
4019 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4020
4021 if (temp & FDI_RX_BIT_LOCK ||
4022 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4023 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4024 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4025 i);
4026 break;
4027 }
4028 udelay(1); /* should be 0.5us */
4029 }
4030 if (i == 4) {
4031 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4032 continue;
4033 }
4034
4035 /* Train 2 */
4036 reg = FDI_TX_CTL(pipe);
4037 temp = I915_READ(reg);
4038 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4039 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4040 I915_WRITE(reg, temp);
4041
4042 reg = FDI_RX_CTL(pipe);
4043 temp = I915_READ(reg);
4044 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4045 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004046 I915_WRITE(reg, temp);
4047
4048 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004049 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004050
Jesse Barnes139ccd32013-08-19 11:04:55 -07004051 for (i = 0; i < 4; i++) {
4052 reg = FDI_RX_IIR(pipe);
4053 temp = I915_READ(reg);
4054 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004055
Jesse Barnes139ccd32013-08-19 11:04:55 -07004056 if (temp & FDI_RX_SYMBOL_LOCK ||
4057 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4058 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4059 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4060 i);
4061 goto train_done;
4062 }
4063 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004064 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004065 if (i == 4)
4066 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004067 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004068
Jesse Barnes139ccd32013-08-19 11:04:55 -07004069train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004070 DRM_DEBUG_KMS("FDI train done.\n");
4071}
4072
Daniel Vetter88cefb62012-08-12 19:27:14 +02004073static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004074{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004075 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004076 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004077 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004078 i915_reg_t reg;
4079 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004080
Jesse Barnes0e23b992010-09-10 11:10:00 -07004081 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004082 reg = FDI_RX_CTL(pipe);
4083 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004084 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004085 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004086 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004087 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4088
4089 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004090 udelay(200);
4091
4092 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 temp = I915_READ(reg);
4094 I915_WRITE(reg, temp | FDI_PCDCLK);
4095
4096 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004097 udelay(200);
4098
Paulo Zanoni20749732012-11-23 15:30:38 -02004099 /* Enable CPU FDI TX PLL, always on for Ironlake */
4100 reg = FDI_TX_CTL(pipe);
4101 temp = I915_READ(reg);
4102 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4103 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004104
Paulo Zanoni20749732012-11-23 15:30:38 -02004105 POSTING_READ(reg);
4106 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004107 }
4108}
4109
Daniel Vetter88cefb62012-08-12 19:27:14 +02004110static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4111{
4112 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004113 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004114 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004115 i915_reg_t reg;
4116 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004117
4118 /* Switch from PCDclk to Rawclk */
4119 reg = FDI_RX_CTL(pipe);
4120 temp = I915_READ(reg);
4121 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4122
4123 /* Disable CPU FDI TX PLL */
4124 reg = FDI_TX_CTL(pipe);
4125 temp = I915_READ(reg);
4126 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4127
4128 POSTING_READ(reg);
4129 udelay(100);
4130
4131 reg = FDI_RX_CTL(pipe);
4132 temp = I915_READ(reg);
4133 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4134
4135 /* Wait for the clocks to turn off. */
4136 POSTING_READ(reg);
4137 udelay(100);
4138}
4139
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004140static void ironlake_fdi_disable(struct drm_crtc *crtc)
4141{
4142 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004143 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4145 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004146 i915_reg_t reg;
4147 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004148
4149 /* disable CPU FDI tx and PCH FDI rx */
4150 reg = FDI_TX_CTL(pipe);
4151 temp = I915_READ(reg);
4152 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4153 POSTING_READ(reg);
4154
4155 reg = FDI_RX_CTL(pipe);
4156 temp = I915_READ(reg);
4157 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004158 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004159 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4160
4161 POSTING_READ(reg);
4162 udelay(100);
4163
4164 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004165 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004166 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004167
4168 /* still set train pattern 1 */
4169 reg = FDI_TX_CTL(pipe);
4170 temp = I915_READ(reg);
4171 temp &= ~FDI_LINK_TRAIN_NONE;
4172 temp |= FDI_LINK_TRAIN_PATTERN_1;
4173 I915_WRITE(reg, temp);
4174
4175 reg = FDI_RX_CTL(pipe);
4176 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004177 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004178 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4179 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4180 } else {
4181 temp &= ~FDI_LINK_TRAIN_NONE;
4182 temp |= FDI_LINK_TRAIN_PATTERN_1;
4183 }
4184 /* BPC in FDI rx is consistent with that in PIPECONF */
4185 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004186 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004187 I915_WRITE(reg, temp);
4188
4189 POSTING_READ(reg);
4190 udelay(100);
4191}
4192
Chris Wilson49d73912016-11-29 09:50:08 +00004193bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004194{
4195 struct intel_crtc *crtc;
4196
4197 /* Note that we don't need to be called with mode_config.lock here
4198 * as our list of CRTC objects is static for the lifetime of the
4199 * device and so cannot disappear as we iterate. Similarly, we can
4200 * happily treat the predicates as racy, atomic checks as userspace
4201 * cannot claim and pin a new fb without at least acquring the
4202 * struct_mutex and so serialising with us.
4203 */
Chris Wilson49d73912016-11-29 09:50:08 +00004204 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004205 if (atomic_read(&crtc->unpin_work_count) == 0)
4206 continue;
4207
Daniel Vetter5a21b662016-05-24 17:13:53 +02004208 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004209 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004210
4211 return true;
4212 }
4213
4214 return false;
4215}
4216
Daniel Vetter5a21b662016-05-24 17:13:53 +02004217static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004218{
4219 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004220 struct intel_flip_work *work = intel_crtc->flip_work;
4221
4222 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004223
4224 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004225 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004226
4227 drm_crtc_vblank_put(&intel_crtc->base);
4228
Daniel Vetter5a21b662016-05-24 17:13:53 +02004229 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004230 trace_i915_flip_complete(intel_crtc->plane,
4231 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004232
4233 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004234}
4235
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004236static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004237{
Chris Wilson0f911282012-04-17 10:05:38 +01004238 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004239 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004240 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004241
Daniel Vetter2c10d572012-12-20 21:24:07 +01004242 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004243
4244 ret = wait_event_interruptible_timeout(
4245 dev_priv->pending_flip_queue,
4246 !intel_crtc_has_pending_flip(crtc),
4247 60*HZ);
4248
4249 if (ret < 0)
4250 return ret;
4251
Daniel Vetter5a21b662016-05-24 17:13:53 +02004252 if (ret == 0) {
4253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4254 struct intel_flip_work *work;
4255
4256 spin_lock_irq(&dev->event_lock);
4257 work = intel_crtc->flip_work;
4258 if (work && !is_mmio_work(work)) {
4259 WARN_ONCE(1, "Removing stuck page flip\n");
4260 page_flip_completed(intel_crtc);
4261 }
4262 spin_unlock_irq(&dev->event_lock);
4263 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004264
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004265 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004266}
4267
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004268void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004269{
4270 u32 temp;
4271
4272 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4273
4274 mutex_lock(&dev_priv->sb_lock);
4275
4276 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4277 temp |= SBI_SSCCTL_DISABLE;
4278 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4279
4280 mutex_unlock(&dev_priv->sb_lock);
4281}
4282
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004283/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004284static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004285{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004286 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4287 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004288 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4289 u32 temp;
4290
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004291 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004292
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004293 /* The iCLK virtual clock root frequency is in MHz,
4294 * but the adjusted_mode->crtc_clock in in KHz. To get the
4295 * divisors, it is necessary to divide one by another, so we
4296 * convert the virtual clock precision to KHz here for higher
4297 * precision.
4298 */
4299 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004300 u32 iclk_virtual_root_freq = 172800 * 1000;
4301 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004302 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004303
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004304 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4305 clock << auxdiv);
4306 divsel = (desired_divisor / iclk_pi_range) - 2;
4307 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004308
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004309 /*
4310 * Near 20MHz is a corner case which is
4311 * out of range for the 7-bit divisor
4312 */
4313 if (divsel <= 0x7f)
4314 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004315 }
4316
4317 /* This should not happen with any sane values */
4318 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4319 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4320 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4321 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4322
4323 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004324 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004325 auxdiv,
4326 divsel,
4327 phasedir,
4328 phaseinc);
4329
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004330 mutex_lock(&dev_priv->sb_lock);
4331
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004332 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004333 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004334 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4335 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4336 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4337 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4338 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4339 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004340 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341
4342 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004343 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4345 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004346 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347
4348 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004349 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004351 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004352
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004353 mutex_unlock(&dev_priv->sb_lock);
4354
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004355 /* Wait for initialization time */
4356 udelay(24);
4357
4358 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4359}
4360
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004361int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4362{
4363 u32 divsel, phaseinc, auxdiv;
4364 u32 iclk_virtual_root_freq = 172800 * 1000;
4365 u32 iclk_pi_range = 64;
4366 u32 desired_divisor;
4367 u32 temp;
4368
4369 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4370 return 0;
4371
4372 mutex_lock(&dev_priv->sb_lock);
4373
4374 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4375 if (temp & SBI_SSCCTL_DISABLE) {
4376 mutex_unlock(&dev_priv->sb_lock);
4377 return 0;
4378 }
4379
4380 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4381 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4382 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4383 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4384 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4385
4386 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4387 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4388 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4389
4390 mutex_unlock(&dev_priv->sb_lock);
4391
4392 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4393
4394 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4395 desired_divisor << auxdiv);
4396}
4397
Daniel Vetter275f01b22013-05-03 11:49:47 +02004398static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4399 enum pipe pch_transcoder)
4400{
4401 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004402 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004403 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004404
4405 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4406 I915_READ(HTOTAL(cpu_transcoder)));
4407 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4408 I915_READ(HBLANK(cpu_transcoder)));
4409 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4410 I915_READ(HSYNC(cpu_transcoder)));
4411
4412 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4413 I915_READ(VTOTAL(cpu_transcoder)));
4414 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4415 I915_READ(VBLANK(cpu_transcoder)));
4416 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4417 I915_READ(VSYNC(cpu_transcoder)));
4418 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4419 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4420}
4421
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004422static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004423{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004424 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004425 uint32_t temp;
4426
4427 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004428 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004429 return;
4430
4431 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4432 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4433
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004434 temp &= ~FDI_BC_BIFURCATION_SELECT;
4435 if (enable)
4436 temp |= FDI_BC_BIFURCATION_SELECT;
4437
4438 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004439 I915_WRITE(SOUTH_CHICKEN1, temp);
4440 POSTING_READ(SOUTH_CHICKEN1);
4441}
4442
4443static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4444{
4445 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004446
4447 switch (intel_crtc->pipe) {
4448 case PIPE_A:
4449 break;
4450 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004451 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004452 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004453 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004454 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004455
4456 break;
4457 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004458 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004459
4460 break;
4461 default:
4462 BUG();
4463 }
4464}
4465
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004466/* Return which DP Port should be selected for Transcoder DP control */
4467static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004468intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004469{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004470 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004471 struct intel_encoder *encoder;
4472
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004473 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004474 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004475 encoder->type == INTEL_OUTPUT_EDP)
4476 return enc_to_dig_port(&encoder->base)->port;
4477 }
4478
4479 return -1;
4480}
4481
Jesse Barnesf67a5592011-01-05 10:31:48 -08004482/*
4483 * Enable PCH resources required for PCH ports:
4484 * - PCH PLLs
4485 * - FDI training & RX/TX
4486 * - update transcoder timings
4487 * - DP transcoding bits
4488 * - transcoder
4489 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004490static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004491{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004492 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004493 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004494 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004495 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004496 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004497
Daniel Vetterab9412b2013-05-03 11:49:46 +02004498 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004499
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004500 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004501 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004502
Daniel Vettercd986ab2012-10-26 10:58:12 +02004503 /* Write the TU size bits before fdi link training, so that error
4504 * detection works. */
4505 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4506 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4507
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004508 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004509 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004510
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004511 /* We need to program the right clock selection before writing the pixel
4512 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004513 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004514 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004515
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004516 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004517 temp |= TRANS_DPLL_ENABLE(pipe);
4518 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004519 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004520 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004521 temp |= sel;
4522 else
4523 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004524 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004525 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004526
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004527 /* XXX: pch pll's can be enabled any time before we enable the PCH
4528 * transcoder, and we actually should do this to not upset any PCH
4529 * transcoder that already use the clock when we share it.
4530 *
4531 * Note that enable_shared_dpll tries to do the right thing, but
4532 * get_shared_dpll unconditionally resets the pll - we need that to have
4533 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004534 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004535
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004536 /* set transcoder timing, panel must allow it */
4537 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004538 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004539
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004540 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004541
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004542 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004543 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004544 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004545 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004546 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004547 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004548 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004549 temp = I915_READ(reg);
4550 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004551 TRANS_DP_SYNC_MASK |
4552 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004553 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004554 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004555
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004556 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004557 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004558 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004559 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004560
4561 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004562 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004563 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004564 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004565 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004566 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004567 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004568 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004569 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570 break;
4571 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004572 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004573 }
4574
Chris Wilson5eddb702010-09-11 13:48:45 +01004575 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004576 }
4577
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004578 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004579}
4580
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004581static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004582{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004583 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004584 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004585 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004586
Daniel Vetterab9412b2013-05-03 11:49:46 +02004587 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004588
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004589 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004590
Paulo Zanoni0540e482012-10-31 18:12:40 -02004591 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004592 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004593
Paulo Zanoni937bb612012-10-31 18:12:47 -02004594 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004595}
4596
Daniel Vettera1520312013-05-03 11:49:50 +02004597static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004598{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004599 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004600 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004601 u32 temp;
4602
4603 temp = I915_READ(dslreg);
4604 udelay(500);
4605 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004606 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004607 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004608 }
4609}
4610
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004611static int
4612skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4613 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4614 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004615{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004616 struct intel_crtc_scaler_state *scaler_state =
4617 &crtc_state->scaler_state;
4618 struct intel_crtc *intel_crtc =
4619 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004620 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004621
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004622 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004623 (src_h != dst_w || src_w != dst_h):
4624 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004625
4626 /*
4627 * if plane is being disabled or scaler is no more required or force detach
4628 * - free scaler binded to this plane/crtc
4629 * - in order to do this, update crtc->scaler_usage
4630 *
4631 * Here scaler state in crtc_state is set free so that
4632 * scaler can be assigned to other user. Actual register
4633 * update to free the scaler is done in plane/panel-fit programming.
4634 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4635 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004636 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004637 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004638 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004639 scaler_state->scalers[*scaler_id].in_use = 0;
4640
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004641 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4642 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4643 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004644 scaler_state->scaler_users);
4645 *scaler_id = -1;
4646 }
4647 return 0;
4648 }
4649
4650 /* range checks */
4651 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4652 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4653
4654 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4655 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004657 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004658 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004659 return -EINVAL;
4660 }
4661
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004662 /* mark this plane as a scaler user in crtc_state */
4663 scaler_state->scaler_users |= (1 << scaler_user);
4664 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4665 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4666 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4667 scaler_state->scaler_users);
4668
4669 return 0;
4670}
4671
4672/**
4673 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4674 *
4675 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004676 *
4677 * Return
4678 * 0 - scaler_usage updated successfully
4679 * error - requested scaling cannot be supported or other error condition
4680 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004681int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004683 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004684
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004685 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Robert Fossc2c446a2017-05-19 16:50:17 -04004686 &state->scaler_state.scaler_id, DRM_MODE_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004687 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004688 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004689}
4690
4691/**
4692 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4693 *
4694 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695 * @plane_state: atomic plane state to update
4696 *
4697 * Return
4698 * 0 - scaler_usage updated successfully
4699 * error - requested scaling cannot be supported or other error condition
4700 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004701static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4702 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004703{
4704
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004705 struct intel_plane *intel_plane =
4706 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004707 struct drm_framebuffer *fb = plane_state->base.fb;
4708 int ret;
4709
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004710 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004711
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712 ret = skl_update_scaler(crtc_state, force_detach,
4713 drm_plane_index(&intel_plane->base),
4714 &plane_state->scaler_id,
4715 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004716 drm_rect_width(&plane_state->base.src) >> 16,
4717 drm_rect_height(&plane_state->base.src) >> 16,
4718 drm_rect_width(&plane_state->base.dst),
4719 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004720
4721 if (ret || plane_state->scaler_id < 0)
4722 return ret;
4723
Chandra Kondurua1b22782015-04-07 15:28:45 -07004724 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004725 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004726 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4727 intel_plane->base.base.id,
4728 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004729 return -EINVAL;
4730 }
4731
4732 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004733 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004734 case DRM_FORMAT_RGB565:
4735 case DRM_FORMAT_XBGR8888:
4736 case DRM_FORMAT_XRGB8888:
4737 case DRM_FORMAT_ABGR8888:
4738 case DRM_FORMAT_ARGB8888:
4739 case DRM_FORMAT_XRGB2101010:
4740 case DRM_FORMAT_XBGR2101010:
4741 case DRM_FORMAT_YUYV:
4742 case DRM_FORMAT_YVYU:
4743 case DRM_FORMAT_UYVY:
4744 case DRM_FORMAT_VYUY:
4745 break;
4746 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004747 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4748 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004749 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004750 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004751 }
4752
Chandra Kondurua1b22782015-04-07 15:28:45 -07004753 return 0;
4754}
4755
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004756static void skylake_scaler_disable(struct intel_crtc *crtc)
4757{
4758 int i;
4759
4760 for (i = 0; i < crtc->num_scalers; i++)
4761 skl_detach_scaler(crtc, i);
4762}
4763
4764static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004765{
4766 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004767 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004768 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004769 struct intel_crtc_scaler_state *scaler_state =
4770 &crtc->config->scaler_state;
4771
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004772 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004773 int id;
4774
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004775 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004776 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004777
4778 id = scaler_state->scaler_id;
4779 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4780 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4781 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4782 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004783 }
4784}
4785
Jesse Barnesb074cec2013-04-25 12:55:02 -07004786static void ironlake_pfit_enable(struct intel_crtc *crtc)
4787{
4788 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004789 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004790 int pipe = crtc->pipe;
4791
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004792 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004793 /* Force use of hard-coded filter coefficients
4794 * as some pre-programmed values are broken,
4795 * e.g. x201.
4796 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004797 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004798 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4799 PF_PIPE_SEL_IVB(pipe));
4800 else
4801 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004802 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4803 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004804 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004805}
4806
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004807void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004808{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004809 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004810 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004811
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004812 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004813 return;
4814
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004815 /*
4816 * We can only enable IPS after we enable a plane and wait for a vblank
4817 * This function is called from post_plane_update, which is run after
4818 * a vblank wait.
4819 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004820
Paulo Zanonid77e4532013-09-24 13:52:55 -03004821 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004822 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004823 mutex_lock(&dev_priv->rps.hw_lock);
4824 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4825 mutex_unlock(&dev_priv->rps.hw_lock);
4826 /* Quoting Art Runyan: "its not safe to expect any particular
4827 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004828 * mailbox." Moreover, the mailbox may return a bogus state,
4829 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004830 */
4831 } else {
4832 I915_WRITE(IPS_CTL, IPS_ENABLE);
4833 /* The bit only becomes 1 in the next vblank, so this wait here
4834 * is essentially intel_wait_for_vblank. If we don't have this
4835 * and don't wait for vblanks until the end of crtc_enable, then
4836 * the HW state readout code will complain that the expected
4837 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004838 if (intel_wait_for_register(dev_priv,
4839 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4840 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004841 DRM_ERROR("Timed out waiting for IPS enable\n");
4842 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004843}
4844
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004845void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004846{
4847 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004848 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004849
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004850 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004851 return;
4852
4853 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004854 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004855 mutex_lock(&dev_priv->rps.hw_lock);
4856 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4857 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004858 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004859 if (intel_wait_for_register(dev_priv,
4860 IPS_CTL, IPS_ENABLE, 0,
4861 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004862 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004863 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004864 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004865 POSTING_READ(IPS_CTL);
4866 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004867
4868 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004869 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004870}
4871
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004872static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004873{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004874 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004875 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004876
4877 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004878 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004879 mutex_unlock(&dev->struct_mutex);
4880 }
4881
4882 /* Let userspace switch the overlay on again. In most cases userspace
4883 * has to recompute where to put it anyway.
4884 */
4885}
4886
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004887/**
4888 * intel_post_enable_primary - Perform operations after enabling primary plane
4889 * @crtc: the CRTC whose primary plane was just enabled
4890 *
4891 * Performs potentially sleeping operations that must be done after the primary
4892 * plane is enabled, such as updating FBC and IPS. Note that this may be
4893 * called due to an explicit primary plane update, or due to an implicit
4894 * re-enable that is caused when a sprite plane is updated to no longer
4895 * completely hide the primary plane.
4896 */
4897static void
4898intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004899{
4900 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004901 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4903 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004904
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004905 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004906 * FIXME IPS should be fine as long as one plane is
4907 * enabled, but in practice it seems to have problems
4908 * when going from primary only to sprite only and vice
4909 * versa.
4910 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004911 hsw_enable_ips(intel_crtc);
4912
Daniel Vetterf99d7062014-06-19 16:01:59 +02004913 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004914 * Gen2 reports pipe underruns whenever all planes are disabled.
4915 * So don't enable underrun reporting before at least some planes
4916 * are enabled.
4917 * FIXME: Need to fix the logic to work when we turn off all planes
4918 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004919 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004920 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004921 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4922
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004923 /* Underruns don't always raise interrupts, so check manually. */
4924 intel_check_cpu_fifo_underruns(dev_priv);
4925 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004926}
4927
Ville Syrjälä2622a082016-03-09 19:07:26 +02004928/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004929static void
4930intel_pre_disable_primary(struct drm_crtc *crtc)
4931{
4932 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004933 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4935 int pipe = intel_crtc->pipe;
4936
4937 /*
4938 * Gen2 reports pipe underruns whenever all planes are disabled.
4939 * So diasble underrun reporting before all the planes get disabled.
4940 * FIXME: Need to fix the logic to work when we turn off all planes
4941 * but leave the pipe running.
4942 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004943 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004944 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4945
4946 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004947 * FIXME IPS should be fine as long as one plane is
4948 * enabled, but in practice it seems to have problems
4949 * when going from primary only to sprite only and vice
4950 * versa.
4951 */
4952 hsw_disable_ips(intel_crtc);
4953}
4954
4955/* FIXME get rid of this and use pre_plane_update */
4956static void
4957intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4958{
4959 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004960 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4962 int pipe = intel_crtc->pipe;
4963
4964 intel_pre_disable_primary(crtc);
4965
4966 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004967 * Vblank time updates from the shadow to live plane control register
4968 * are blocked if the memory self-refresh mode is active at that
4969 * moment. So to make sure the plane gets truly disabled, disable
4970 * first the self-refresh mode. The self-refresh enable bit in turn
4971 * will be checked/applied by the HW only at the next frame start
4972 * event which is after the vblank start event, so we need to have a
4973 * wait-for-vblank between disabling the plane and the pipe.
4974 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004975 if (HAS_GMCH_DISPLAY(dev_priv) &&
4976 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004977 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004978}
4979
Daniel Vetter5a21b662016-05-24 17:13:53 +02004980static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4981{
4982 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4983 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4984 struct intel_crtc_state *pipe_config =
4985 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004986 struct drm_plane *primary = crtc->base.primary;
4987 struct drm_plane_state *old_pri_state =
4988 drm_atomic_get_existing_plane_state(old_state, primary);
4989
Chris Wilson5748b6a2016-08-04 16:32:38 +01004990 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004991
Daniel Vetter5a21b662016-05-24 17:13:53 +02004992 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004993 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004994
4995 if (old_pri_state) {
4996 struct intel_plane_state *primary_state =
4997 to_intel_plane_state(primary->state);
4998 struct intel_plane_state *old_primary_state =
4999 to_intel_plane_state(old_pri_state);
5000
5001 intel_fbc_post_update(crtc);
5002
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005003 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005004 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005005 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005006 intel_post_enable_primary(&crtc->base);
5007 }
5008}
5009
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005010static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5011 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005012{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005013 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005014 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005015 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005016 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5017 struct drm_plane *primary = crtc->base.primary;
5018 struct drm_plane_state *old_pri_state =
5019 drm_atomic_get_existing_plane_state(old_state, primary);
5020 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005021 struct intel_atomic_state *old_intel_state =
5022 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005023
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005024 if (old_pri_state) {
5025 struct intel_plane_state *primary_state =
5026 to_intel_plane_state(primary->state);
5027 struct intel_plane_state *old_primary_state =
5028 to_intel_plane_state(old_pri_state);
5029
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005030 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005031
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005032 if (old_primary_state->base.visible &&
5033 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005034 intel_pre_disable_primary(&crtc->base);
5035 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005036
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005037 /*
5038 * Vblank time updates from the shadow to live plane control register
5039 * are blocked if the memory self-refresh mode is active at that
5040 * moment. So to make sure the plane gets truly disabled, disable
5041 * first the self-refresh mode. The self-refresh enable bit in turn
5042 * will be checked/applied by the HW only at the next frame start
5043 * event which is after the vblank start event, so we need to have a
5044 * wait-for-vblank between disabling the plane and the pipe.
5045 */
5046 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5047 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5048 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005049
Matt Ropered4a6a72016-02-23 17:20:13 -08005050 /*
5051 * IVB workaround: must disable low power watermarks for at least
5052 * one frame before enabling scaling. LP watermarks can be re-enabled
5053 * when scaling is disabled.
5054 *
5055 * WaCxSRDisabledForSpriteScaling:ivb
5056 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005057 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005058 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005059
5060 /*
5061 * If we're doing a modeset, we're done. No need to do any pre-vblank
5062 * watermark programming here.
5063 */
5064 if (needs_modeset(&pipe_config->base))
5065 return;
5066
5067 /*
5068 * For platforms that support atomic watermarks, program the
5069 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5070 * will be the intermediate values that are safe for both pre- and
5071 * post- vblank; when vblank happens, the 'active' values will be set
5072 * to the final 'target' values and we'll do this again to get the
5073 * optimal watermarks. For gen9+ platforms, the values we program here
5074 * will be the final target values which will get automatically latched
5075 * at vblank time; no further programming will be necessary.
5076 *
5077 * If a platform hasn't been transitioned to atomic watermarks yet,
5078 * we'll continue to update watermarks the old way, if flags tell
5079 * us to.
5080 */
5081 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005082 dev_priv->display.initial_watermarks(old_intel_state,
5083 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005084 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005085 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005086}
5087
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005088static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005089{
5090 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005092 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005093 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005094
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005095 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005096
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005097 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005098 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005099
Daniel Vetterf99d7062014-06-19 16:01:59 +02005100 /*
5101 * FIXME: Once we grow proper nuclear flip support out of this we need
5102 * to compute the mask of flip planes precisely. For the time being
5103 * consider this a flip to a NULL plane.
5104 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005105 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005106}
5107
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005108static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005109 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005110 struct drm_atomic_state *old_state)
5111{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005112 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005113 struct drm_connector *conn;
5114 int i;
5115
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005116 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005117 struct intel_encoder *encoder =
5118 to_intel_encoder(conn_state->best_encoder);
5119
5120 if (conn_state->crtc != crtc)
5121 continue;
5122
5123 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005124 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005125 }
5126}
5127
5128static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005129 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005130 struct drm_atomic_state *old_state)
5131{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005132 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005133 struct drm_connector *conn;
5134 int i;
5135
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005136 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005137 struct intel_encoder *encoder =
5138 to_intel_encoder(conn_state->best_encoder);
5139
5140 if (conn_state->crtc != crtc)
5141 continue;
5142
5143 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005144 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005145 }
5146}
5147
5148static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005149 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005150 struct drm_atomic_state *old_state)
5151{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005152 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005153 struct drm_connector *conn;
5154 int i;
5155
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005156 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005157 struct intel_encoder *encoder =
5158 to_intel_encoder(conn_state->best_encoder);
5159
5160 if (conn_state->crtc != crtc)
5161 continue;
5162
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005163 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005164 intel_opregion_notify_encoder(encoder, true);
5165 }
5166}
5167
5168static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005169 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005170 struct drm_atomic_state *old_state)
5171{
5172 struct drm_connector_state *old_conn_state;
5173 struct drm_connector *conn;
5174 int i;
5175
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005176 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005177 struct intel_encoder *encoder =
5178 to_intel_encoder(old_conn_state->best_encoder);
5179
5180 if (old_conn_state->crtc != crtc)
5181 continue;
5182
5183 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005184 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005185 }
5186}
5187
5188static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005189 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005190 struct drm_atomic_state *old_state)
5191{
5192 struct drm_connector_state *old_conn_state;
5193 struct drm_connector *conn;
5194 int i;
5195
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005196 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005197 struct intel_encoder *encoder =
5198 to_intel_encoder(old_conn_state->best_encoder);
5199
5200 if (old_conn_state->crtc != crtc)
5201 continue;
5202
5203 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005204 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005205 }
5206}
5207
5208static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005209 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005210 struct drm_atomic_state *old_state)
5211{
5212 struct drm_connector_state *old_conn_state;
5213 struct drm_connector *conn;
5214 int i;
5215
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005216 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005217 struct intel_encoder *encoder =
5218 to_intel_encoder(old_conn_state->best_encoder);
5219
5220 if (old_conn_state->crtc != crtc)
5221 continue;
5222
5223 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005224 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005225 }
5226}
5227
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005228static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5229 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005230{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005231 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005232 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005233 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5235 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005236 struct intel_atomic_state *old_intel_state =
5237 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005238
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005239 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005240 return;
5241
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005242 /*
5243 * Sometimes spurious CPU pipe underruns happen during FDI
5244 * training, at least with VGA+HDMI cloning. Suppress them.
5245 *
5246 * On ILK we get an occasional spurious CPU pipe underruns
5247 * between eDP port A enable and vdd enable. Also PCH port
5248 * enable seems to result in the occasional CPU pipe underrun.
5249 *
5250 * Spurious PCH underruns also occur during PCH enabling.
5251 */
5252 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5253 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005254 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005255 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5256
5257 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005258 intel_prepare_shared_dpll(intel_crtc);
5259
Ville Syrjälä37a56502016-06-22 21:57:04 +03005260 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305261 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005262
5263 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005264 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005265
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005266 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005267 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005268 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005269 }
5270
5271 ironlake_set_pipeconf(crtc);
5272
Jesse Barnesf67a5592011-01-05 10:31:48 -08005273 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005274
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005275 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005276
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005277 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005278 /* Note: FDI PLL enabling _must_ be done before we enable the
5279 * cpu pipes, hence this is separate from all the other fdi/pch
5280 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005281 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005282 } else {
5283 assert_fdi_tx_disabled(dev_priv, pipe);
5284 assert_fdi_rx_disabled(dev_priv, pipe);
5285 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005286
Jesse Barnesb074cec2013-04-25 12:55:02 -07005287 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005288
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005289 /*
5290 * On ILK+ LUT must be loaded before the pipe is running but with
5291 * clocks enabled
5292 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005293 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005294
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005295 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005296 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005297 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005299 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005300 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005301
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005302 assert_vblank_disabled(crtc);
5303 drm_crtc_vblank_on(crtc);
5304
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005305 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005306
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005307 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005308 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005309
5310 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5311 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005312 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005313 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005314 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005315}
5316
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005317/* IPS only exists on ULT machines and is tied to pipe A. */
5318static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5319{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005320 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005321}
5322
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005323static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5324 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005325{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005326 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005327 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005329 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005330 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005331 struct intel_atomic_state *old_intel_state =
5332 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005333
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005334 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005335 return;
5336
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005337 if (intel_crtc->config->has_pch_encoder)
5338 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5339 false);
5340
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005341 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005342
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005343 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005344 intel_enable_shared_dpll(intel_crtc);
5345
Ville Syrjälä37a56502016-06-22 21:57:04 +03005346 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305347 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005348
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005349 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005350 intel_set_pipe_timings(intel_crtc);
5351
Jani Nikulabc58be62016-03-18 17:05:39 +02005352 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005353
Jani Nikula4d1de972016-03-18 17:05:42 +02005354 if (cpu_transcoder != TRANSCODER_EDP &&
5355 !transcoder_is_dsi(cpu_transcoder)) {
5356 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005357 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005358 }
5359
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005360 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005361 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005362 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005363 }
5364
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005365 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005366 haswell_set_pipeconf(crtc);
5367
Jani Nikula391bf042016-03-18 17:05:40 +02005368 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005369
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005370 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005371
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005372 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005373
Daniel Vetter6b698512015-11-28 11:05:39 +01005374 if (intel_crtc->config->has_pch_encoder)
5375 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5376 else
5377 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5378
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005379 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005380
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005381 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005382 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005383
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005384 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005385 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005386
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005387 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005388 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005389 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005390 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005391
5392 /*
5393 * On ILK+ LUT must be loaded before the pipe is running but with
5394 * clocks enabled
5395 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005396 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005397
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005398 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005399 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005400 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005401
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005402 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005403 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005404
5405 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005406 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005407 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005408
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005409 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005410 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005411
Ville Syrjälä00370712016-11-14 19:44:06 +02005412 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005413 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005414
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005415 assert_vblank_disabled(crtc);
5416 drm_crtc_vblank_on(crtc);
5417
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005418 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005419
Daniel Vetter6b698512015-11-28 11:05:39 +01005420 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005421 intel_wait_for_vblank(dev_priv, pipe);
5422 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005423 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005424 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5425 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005426 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005427
Paulo Zanonie4916942013-09-20 16:21:19 -03005428 /* If we change the relative order between pipe/planes enabling, we need
5429 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005430 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005431 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005432 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5433 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005434 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005435}
5436
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005437static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005438{
5439 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005440 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005441 int pipe = crtc->pipe;
5442
5443 /* To avoid upsetting the power well on haswell only disable the pfit if
5444 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005445 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005446 I915_WRITE(PF_CTL(pipe), 0);
5447 I915_WRITE(PF_WIN_POS(pipe), 0);
5448 I915_WRITE(PF_WIN_SZ(pipe), 0);
5449 }
5450}
5451
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005452static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5453 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005454{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005455 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005456 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005457 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5459 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005460
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005461 /*
5462 * Sometimes spurious CPU pipe underruns happen when the
5463 * pipe is already disabled, but FDI RX/TX is still enabled.
5464 * Happens at least with VGA+HDMI cloning. Suppress them.
5465 */
5466 if (intel_crtc->config->has_pch_encoder) {
5467 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005468 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005469 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005470
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005471 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005472
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005473 drm_crtc_vblank_off(crtc);
5474 assert_vblank_disabled(crtc);
5475
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005476 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005477
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005478 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005479
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005480 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005481 ironlake_fdi_disable(crtc);
5482
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005483 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005484
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005485 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005486 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005487
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005488 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005489 i915_reg_t reg;
5490 u32 temp;
5491
Daniel Vetterd925c592013-06-05 13:34:04 +02005492 /* disable TRANS_DP_CTL */
5493 reg = TRANS_DP_CTL(pipe);
5494 temp = I915_READ(reg);
5495 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5496 TRANS_DP_PORT_SEL_MASK);
5497 temp |= TRANS_DP_PORT_SEL_NONE;
5498 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005499
Daniel Vetterd925c592013-06-05 13:34:04 +02005500 /* disable DPLL_SEL */
5501 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005502 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005503 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005504 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005505
Daniel Vetterd925c592013-06-05 13:34:04 +02005506 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005507 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005508
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005509 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005510 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005511}
5512
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005513static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5514 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005515{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005516 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005517 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005519 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005520
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005521 if (intel_crtc->config->has_pch_encoder)
5522 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5523 false);
5524
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005525 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005526
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005527 drm_crtc_vblank_off(crtc);
5528 assert_vblank_disabled(crtc);
5529
Jani Nikula4d1de972016-03-18 17:05:42 +02005530 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005531 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005532 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005533
Ville Syrjälä00370712016-11-14 19:44:06 +02005534 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005535 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005536
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005537 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305538 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005539
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005540 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005541 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005542 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005543 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005544
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005545 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005546 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005547
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005548 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005549
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005550 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005551 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5552 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005553}
5554
Jesse Barnes2dd24552013-04-25 12:55:01 -07005555static void i9xx_pfit_enable(struct intel_crtc *crtc)
5556{
5557 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005558 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005559 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005560
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005561 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005562 return;
5563
Daniel Vetterc0b03412013-05-28 12:05:54 +02005564 /*
5565 * The panel fitter should only be adjusted whilst the pipe is disabled,
5566 * according to register description and PRM.
5567 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005568 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5569 assert_pipe_disabled(dev_priv, crtc->pipe);
5570
Jesse Barnesb074cec2013-04-25 12:55:02 -07005571 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5572 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005573
5574 /* Border color in case we don't scale up to the full screen. Black by
5575 * default, change to something else for debugging. */
5576 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005577}
5578
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005579enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005580{
5581 switch (port) {
5582 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005583 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005584 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005585 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005586 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005587 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005588 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005589 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005590 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005591 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005592 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005593 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005594 return POWER_DOMAIN_PORT_OTHER;
5595 }
5596}
5597
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005598static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5599 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005600{
5601 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005602 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005603 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5605 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005606 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005607 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005608
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005609 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005610 return 0;
5611
Imre Deak77d22dc2014-03-05 16:20:52 +02005612 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5613 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005614 if (crtc_state->pch_pfit.enabled ||
5615 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005616 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005617
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005618 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5619 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5620
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005621 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005622 }
Imre Deak319be8a2014-03-04 19:22:57 +02005623
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005624 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5625 mask |= BIT(POWER_DOMAIN_AUDIO);
5626
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005627 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005628 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005629
Imre Deak77d22dc2014-03-05 16:20:52 +02005630 return mask;
5631}
5632
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005633static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005634modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5635 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005636{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005637 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5639 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005640 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005641
5642 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005643 intel_crtc->enabled_power_domains = new_domains =
5644 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005645
Daniel Vetter5a21b662016-05-24 17:13:53 +02005646 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005647
5648 for_each_power_domain(domain, domains)
5649 intel_display_power_get(dev_priv, domain);
5650
Daniel Vetter5a21b662016-05-24 17:13:53 +02005651 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005652}
5653
5654static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005655 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005656{
5657 enum intel_display_power_domain domain;
5658
5659 for_each_power_domain(domain, domains)
5660 intel_display_power_put(dev_priv, domain);
5661}
5662
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005663static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5664 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005665{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005666 struct intel_atomic_state *old_intel_state =
5667 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005668 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005669 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005670 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005672 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005673
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005674 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005675 return;
5676
Ville Syrjälä37a56502016-06-22 21:57:04 +03005677 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305678 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005679
5680 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005681 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005682
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005683 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005684 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005685
5686 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5687 I915_WRITE(CHV_CANVAS(pipe), 0);
5688 }
5689
Daniel Vetter5b18e572014-04-24 23:55:06 +02005690 i9xx_set_pipeconf(intel_crtc);
5691
Jesse Barnes89b667f2013-04-18 14:51:36 -07005692 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005693
Daniel Vettera72e4c92014-09-30 10:56:47 +02005694 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005695
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005696 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005697
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005698 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005699 chv_prepare_pll(intel_crtc, intel_crtc->config);
5700 chv_enable_pll(intel_crtc, intel_crtc->config);
5701 } else {
5702 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5703 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005704 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005705
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005706 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005707
Jesse Barnes2dd24552013-04-25 12:55:01 -07005708 i9xx_pfit_enable(intel_crtc);
5709
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005710 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005711
Ville Syrjäläff32c542017-03-02 19:14:57 +02005712 dev_priv->display.initial_watermarks(old_intel_state,
5713 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005714 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005715
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005716 assert_vblank_disabled(crtc);
5717 drm_crtc_vblank_on(crtc);
5718
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005719 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005720}
5721
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005722static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5723{
5724 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005725 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005726
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005727 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5728 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005729}
5730
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005731static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5732 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005733{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005734 struct intel_atomic_state *old_intel_state =
5735 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005736 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005737 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005738 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005740 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005741
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005742 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005743 return;
5744
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005745 i9xx_set_pll_dividers(intel_crtc);
5746
Ville Syrjälä37a56502016-06-22 21:57:04 +03005747 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305748 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005749
5750 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005751 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005752
Daniel Vetter5b18e572014-04-24 23:55:06 +02005753 i9xx_set_pipeconf(intel_crtc);
5754
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005755 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005756
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005757 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005758 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005759
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005760 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005761
Daniel Vetterf6736a12013-06-05 13:34:30 +02005762 i9xx_enable_pll(intel_crtc);
5763
Jesse Barnes2dd24552013-04-25 12:55:01 -07005764 i9xx_pfit_enable(intel_crtc);
5765
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005766 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005767
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005768 if (dev_priv->display.initial_watermarks != NULL)
5769 dev_priv->display.initial_watermarks(old_intel_state,
5770 intel_crtc->config);
5771 else
5772 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005773 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005774
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005775 assert_vblank_disabled(crtc);
5776 drm_crtc_vblank_on(crtc);
5777
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005778 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005779}
5780
Daniel Vetter87476d62013-04-11 16:29:06 +02005781static void i9xx_pfit_disable(struct intel_crtc *crtc)
5782{
5783 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005784 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005785
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005786 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005787 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005788
5789 assert_pipe_disabled(dev_priv, crtc->pipe);
5790
Daniel Vetter328d8e82013-05-08 10:36:31 +02005791 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5792 I915_READ(PFIT_CONTROL));
5793 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005794}
5795
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005796static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5797 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005798{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005799 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005800 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005801 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5803 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005804
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005805 /*
5806 * On gen2 planes are double buffered but the pipe isn't, so we must
5807 * wait for planes to fully turn off before disabling the pipe.
5808 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005809 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005810 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005811
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005812 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005813
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005814 drm_crtc_vblank_off(crtc);
5815 assert_vblank_disabled(crtc);
5816
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005817 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005818
Daniel Vetter87476d62013-04-11 16:29:06 +02005819 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005820
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005821 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005822
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005823 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005824 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005825 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005826 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005827 vlv_disable_pll(dev_priv, pipe);
5828 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005829 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005830 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005831
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005832 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005833
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005834 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005835 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005836
5837 if (!dev_priv->display.initial_watermarks)
5838 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005839}
5840
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005841static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005842{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005843 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005845 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005846 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005847 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005848 struct drm_atomic_state *state;
5849 struct intel_crtc_state *crtc_state;
5850 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005851
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005852 if (!intel_crtc->active)
5853 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005854
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005855 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005856 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005857
Ville Syrjälä2622a082016-03-09 19:07:26 +02005858 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005859
5860 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005861 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005862 }
5863
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005864 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005865 if (!state) {
5866 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5867 crtc->base.id, crtc->name);
5868 return;
5869 }
5870
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005871 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5872
5873 /* Everything's already locked, -EDEADLK can't happen. */
5874 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5875 ret = drm_atomic_add_affected_connectors(state, crtc);
5876
5877 WARN_ON(IS_ERR(crtc_state) || ret);
5878
5879 dev_priv->display.crtc_disable(crtc_state, state);
5880
Chris Wilson08536952016-10-14 13:18:18 +01005881 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005882
Ville Syrjälä78108b72016-05-27 20:59:19 +03005883 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5884 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005885
5886 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5887 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005888 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005889 crtc->enabled = false;
5890 crtc->state->connector_mask = 0;
5891 crtc->state->encoder_mask = 0;
5892
5893 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5894 encoder->base.crtc = NULL;
5895
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005896 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005897 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005898 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005899
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005900 domains = intel_crtc->enabled_power_domains;
5901 for_each_power_domain(domain, domains)
5902 intel_display_power_put(dev_priv, domain);
5903 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005904
5905 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5906 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005907}
5908
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005909/*
5910 * turn all crtc's off, but do not adjust state
5911 * This has to be paired with a call to intel_modeset_setup_hw_state.
5912 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005913int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005914{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005915 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005916 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005917 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005918
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005919 state = drm_atomic_helper_suspend(dev);
5920 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005921 if (ret)
5922 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005923 else
5924 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005925 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005926}
5927
Chris Wilsonea5b2132010-08-04 13:50:23 +01005928void intel_encoder_destroy(struct drm_encoder *encoder)
5929{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005930 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005931
Chris Wilsonea5b2132010-08-04 13:50:23 +01005932 drm_encoder_cleanup(encoder);
5933 kfree(intel_encoder);
5934}
5935
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005936/* Cross check the actual hw state with our own modeset state tracking (and it's
5937 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005938static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5939 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005940{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005941 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005942
5943 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5944 connector->base.base.id,
5945 connector->base.name);
5946
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005947 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005948 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005949
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005950 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005951 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005952
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005953 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005954 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005955
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005956 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005957 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005958
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005959 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005960 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005961
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005962 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005963 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005964
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005965 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005966 "attached encoder crtc differs from connector crtc\n");
5967 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005968 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005969 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005970 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005971 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005972 }
5973}
5974
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005975int intel_connector_init(struct intel_connector *connector)
5976{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02005977 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005978
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02005979 /*
5980 * Allocate enough memory to hold intel_digital_connector_state,
5981 * This might be a few bytes too many, but for connectors that don't
5982 * need it we'll free the state and allocate a smaller one on the first
5983 * succesful commit anyway.
5984 */
5985 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
5986 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005987 return -ENOMEM;
5988
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02005989 __drm_atomic_helper_connector_reset(&connector->base,
5990 &conn_state->base);
5991
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005992 return 0;
5993}
5994
5995struct intel_connector *intel_connector_alloc(void)
5996{
5997 struct intel_connector *connector;
5998
5999 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6000 if (!connector)
6001 return NULL;
6002
6003 if (intel_connector_init(connector) < 0) {
6004 kfree(connector);
6005 return NULL;
6006 }
6007
6008 return connector;
6009}
6010
Daniel Vetterf0947c32012-07-02 13:10:34 +02006011/* Simple connector->get_hw_state implementation for encoders that support only
6012 * one connector and no cloning and hence the encoder state determines the state
6013 * of the connector. */
6014bool intel_connector_get_hw_state(struct intel_connector *connector)
6015{
Daniel Vetter24929352012-07-02 20:28:59 +02006016 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006017 struct intel_encoder *encoder = connector->encoder;
6018
6019 return encoder->get_hw_state(encoder, &pipe);
6020}
6021
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006022static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006023{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006024 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6025 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006026
6027 return 0;
6028}
6029
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006030static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006031 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006032{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006033 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006034 struct drm_atomic_state *state = pipe_config->base.state;
6035 struct intel_crtc *other_crtc;
6036 struct intel_crtc_state *other_crtc_state;
6037
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006038 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6039 pipe_name(pipe), pipe_config->fdi_lanes);
6040 if (pipe_config->fdi_lanes > 4) {
6041 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6042 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006043 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006044 }
6045
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006046 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006047 if (pipe_config->fdi_lanes > 2) {
6048 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6049 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006050 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006051 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006052 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006053 }
6054 }
6055
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006056 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006057 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006058
6059 /* Ivybridge 3 pipe is really complicated */
6060 switch (pipe) {
6061 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006062 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006063 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006064 if (pipe_config->fdi_lanes <= 2)
6065 return 0;
6066
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006067 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006068 other_crtc_state =
6069 intel_atomic_get_crtc_state(state, other_crtc);
6070 if (IS_ERR(other_crtc_state))
6071 return PTR_ERR(other_crtc_state);
6072
6073 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006074 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6075 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006076 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006077 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006078 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006079 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006080 if (pipe_config->fdi_lanes > 2) {
6081 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6082 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006083 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006084 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006085
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006086 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006087 other_crtc_state =
6088 intel_atomic_get_crtc_state(state, other_crtc);
6089 if (IS_ERR(other_crtc_state))
6090 return PTR_ERR(other_crtc_state);
6091
6092 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006093 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006094 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006095 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006096 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006097 default:
6098 BUG();
6099 }
6100}
6101
Daniel Vettere29c22c2013-02-21 00:00:16 +01006102#define RETRY 1
6103static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006104 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006105{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006106 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006107 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006108 int lane, link_bw, fdi_dotclock, ret;
6109 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006110
Daniel Vettere29c22c2013-02-21 00:00:16 +01006111retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006112 /* FDI is a binary signal running at ~2.7GHz, encoding
6113 * each output octet as 10 bits. The actual frequency
6114 * is stored as a divider into a 100MHz clock, and the
6115 * mode pixel clock is stored in units of 1KHz.
6116 * Hence the bw of each lane in terms of the mode signal
6117 * is:
6118 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006119 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006120
Damien Lespiau241bfc32013-09-25 16:45:37 +01006121 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006122
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006123 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006124 pipe_config->pipe_bpp);
6125
6126 pipe_config->fdi_lanes = lane;
6127
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006128 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006129 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006130
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006131 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006132 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006133 pipe_config->pipe_bpp -= 2*3;
6134 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6135 pipe_config->pipe_bpp);
6136 needs_recompute = true;
6137 pipe_config->bw_constrained = true;
6138
6139 goto retry;
6140 }
6141
6142 if (needs_recompute)
6143 return RETRY;
6144
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006145 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006146}
6147
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006148static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6149 struct intel_crtc_state *pipe_config)
6150{
6151 if (pipe_config->pipe_bpp > 24)
6152 return false;
6153
6154 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006155 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006156 return true;
6157
6158 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006159 * We compare against max which means we must take
6160 * the increased cdclk requirement into account when
6161 * calculating the new cdclk.
6162 *
6163 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006164 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006165 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006166 dev_priv->max_cdclk_freq * 95 / 100;
6167}
6168
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006169static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006170 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006171{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006172 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006173 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006174
Jani Nikulad330a952014-01-21 11:24:25 +02006175 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006176 hsw_crtc_supports_ips(crtc) &&
6177 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006178}
6179
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006180static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6181{
6182 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6183
6184 /* GDG double wide on either pipe, otherwise pipe A only */
6185 return INTEL_INFO(dev_priv)->gen < 4 &&
6186 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6187}
6188
Ville Syrjäläceb99322017-01-20 20:22:05 +02006189static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6190{
6191 uint32_t pixel_rate;
6192
6193 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6194
6195 /*
6196 * We only use IF-ID interlacing. If we ever use
6197 * PF-ID we'll need to adjust the pixel_rate here.
6198 */
6199
6200 if (pipe_config->pch_pfit.enabled) {
6201 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6202 uint32_t pfit_size = pipe_config->pch_pfit.size;
6203
6204 pipe_w = pipe_config->pipe_src_w;
6205 pipe_h = pipe_config->pipe_src_h;
6206
6207 pfit_w = (pfit_size >> 16) & 0xFFFF;
6208 pfit_h = pfit_size & 0xFFFF;
6209 if (pipe_w < pfit_w)
6210 pipe_w = pfit_w;
6211 if (pipe_h < pfit_h)
6212 pipe_h = pfit_h;
6213
6214 if (WARN_ON(!pfit_w || !pfit_h))
6215 return pixel_rate;
6216
6217 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6218 pfit_w * pfit_h);
6219 }
6220
6221 return pixel_rate;
6222}
6223
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006224static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6225{
6226 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6227
6228 if (HAS_GMCH_DISPLAY(dev_priv))
6229 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6230 crtc_state->pixel_rate =
6231 crtc_state->base.adjusted_mode.crtc_clock;
6232 else
6233 crtc_state->pixel_rate =
6234 ilk_pipe_pixel_rate(crtc_state);
6235}
6236
Daniel Vettera43f6e02013-06-07 23:10:32 +02006237static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006238 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006239{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006240 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006241 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006242 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006243 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006244
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006245 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006246 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006247
6248 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006249 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006250 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006251 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006252 if (intel_crtc_supports_double_wide(crtc) &&
6253 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006254 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006255 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006256 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006257 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006258
Ville Syrjäläf3261152016-05-24 21:34:18 +03006259 if (adjusted_mode->crtc_clock > clock_limit) {
6260 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6261 adjusted_mode->crtc_clock, clock_limit,
6262 yesno(pipe_config->double_wide));
6263 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006264 }
Chris Wilson89749352010-09-12 18:25:19 +01006265
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006266 /*
6267 * Pipe horizontal size must be even in:
6268 * - DVO ganged mode
6269 * - LVDS dual channel mode
6270 * - Double wide pipe
6271 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006272 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006273 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6274 pipe_config->pipe_src_w &= ~1;
6275
Damien Lespiau8693a822013-05-03 18:48:11 +01006276 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6277 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006278 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006279 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006280 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006281 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006282
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006283 intel_crtc_compute_pixel_rate(pipe_config);
6284
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006285 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006286 hsw_compute_ips_config(crtc, pipe_config);
6287
Daniel Vetter877d48d2013-04-19 11:24:43 +02006288 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006289 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006290
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006291 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006292}
6293
Zhenyu Wang2c072452009-06-05 15:38:42 +08006294static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006295intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006296{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006297 while (*num > DATA_LINK_M_N_MASK ||
6298 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006299 *num >>= 1;
6300 *den >>= 1;
6301 }
6302}
6303
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006304static void compute_m_n(unsigned int m, unsigned int n,
6305 uint32_t *ret_m, uint32_t *ret_n)
6306{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006307 /*
6308 * Reduce M/N as much as possible without loss in precision. Several DP
6309 * dongles in particular seem to be fussy about too large *link* M/N
6310 * values. The passed in values are more likely to have the least
6311 * significant bits zero than M after rounding below, so do this first.
6312 */
6313 while ((m & 1) == 0 && (n & 1) == 0) {
6314 m >>= 1;
6315 n >>= 1;
6316 }
6317
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006318 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6319 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6320 intel_reduce_m_n_ratio(ret_m, ret_n);
6321}
6322
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006323void
6324intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6325 int pixel_clock, int link_clock,
6326 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006327{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006328 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006329
6330 compute_m_n(bits_per_pixel * pixel_clock,
6331 link_clock * nlanes * 8,
6332 &m_n->gmch_m, &m_n->gmch_n);
6333
6334 compute_m_n(pixel_clock, link_clock,
6335 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006336}
6337
Chris Wilsona7615032011-01-12 17:04:08 +00006338static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6339{
Jani Nikulad330a952014-01-21 11:24:25 +02006340 if (i915.panel_use_ssc >= 0)
6341 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006342 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006343 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006344}
6345
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006346static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006347{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006348 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006349}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006350
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006351static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6352{
6353 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006354}
6355
Daniel Vetterf47709a2013-03-28 10:42:02 +01006356static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006357 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006358 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006359{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006360 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006361 u32 fp, fp2 = 0;
6362
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006363 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006364 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006365 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006366 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006367 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006368 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006369 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006370 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006371 }
6372
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006373 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006374
Daniel Vetterf47709a2013-03-28 10:42:02 +01006375 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006376 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006377 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006378 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006379 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006380 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006381 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006382 }
6383}
6384
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006385static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6386 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006387{
6388 u32 reg_val;
6389
6390 /*
6391 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6392 * and set it to a reasonable value instead.
6393 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006394 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006395 reg_val &= 0xffffff00;
6396 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006397 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006398
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006399 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006400 reg_val &= 0x00ffffff;
6401 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006402 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006403
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006404 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006405 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006406 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006407
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006408 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006409 reg_val &= 0x00ffffff;
6410 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006411 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006412}
6413
Daniel Vetterb5518422013-05-03 11:49:48 +02006414static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6415 struct intel_link_m_n *m_n)
6416{
6417 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006418 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006419 int pipe = crtc->pipe;
6420
Daniel Vettere3b95f12013-05-03 11:49:49 +02006421 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6422 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6423 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6424 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006425}
6426
6427static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006428 struct intel_link_m_n *m_n,
6429 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006430{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006432 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006433 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006434
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006435 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006436 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6437 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6438 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6439 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006440 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6441 * for gen < 8) and if DRRS is supported (to make sure the
6442 * registers are not unnecessarily accessed).
6443 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006444 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6445 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006446 I915_WRITE(PIPE_DATA_M2(transcoder),
6447 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6448 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6449 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6450 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6451 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006452 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006453 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6454 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6455 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6456 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006457 }
6458}
6459
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306460void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006461{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306462 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6463
6464 if (m_n == M1_N1) {
6465 dp_m_n = &crtc->config->dp_m_n;
6466 dp_m2_n2 = &crtc->config->dp_m2_n2;
6467 } else if (m_n == M2_N2) {
6468
6469 /*
6470 * M2_N2 registers are not supported. Hence m2_n2 divider value
6471 * needs to be programmed into M1_N1.
6472 */
6473 dp_m_n = &crtc->config->dp_m2_n2;
6474 } else {
6475 DRM_ERROR("Unsupported divider value\n");
6476 return;
6477 }
6478
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006479 if (crtc->config->has_pch_encoder)
6480 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006481 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306482 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006483}
6484
Daniel Vetter251ac862015-06-18 10:30:24 +02006485static void vlv_compute_dpll(struct intel_crtc *crtc,
6486 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006487{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006488 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006489 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006490 if (crtc->pipe != PIPE_A)
6491 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006492
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006493 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006494 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006495 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6496 DPLL_EXT_BUFFER_ENABLE_VLV;
6497
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006498 pipe_config->dpll_hw_state.dpll_md =
6499 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6500}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006501
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006502static void chv_compute_dpll(struct intel_crtc *crtc,
6503 struct intel_crtc_state *pipe_config)
6504{
6505 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006506 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006507 if (crtc->pipe != PIPE_A)
6508 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6509
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006510 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006511 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006512 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6513
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006514 pipe_config->dpll_hw_state.dpll_md =
6515 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006516}
6517
Ville Syrjäläd288f652014-10-28 13:20:22 +02006518static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006519 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006520{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006521 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006522 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006523 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006524 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006525 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006526 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006527
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006528 /* Enable Refclk */
6529 I915_WRITE(DPLL(pipe),
6530 pipe_config->dpll_hw_state.dpll &
6531 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6532
6533 /* No need to actually set up the DPLL with DSI */
6534 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6535 return;
6536
Ville Syrjäläa5805162015-05-26 20:42:30 +03006537 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006538
Ville Syrjäläd288f652014-10-28 13:20:22 +02006539 bestn = pipe_config->dpll.n;
6540 bestm1 = pipe_config->dpll.m1;
6541 bestm2 = pipe_config->dpll.m2;
6542 bestp1 = pipe_config->dpll.p1;
6543 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006544
Jesse Barnes89b667f2013-04-18 14:51:36 -07006545 /* See eDP HDMI DPIO driver vbios notes doc */
6546
6547 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006548 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006549 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006550
6551 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006552 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006553
6554 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006555 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006556 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006557 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006558
6559 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006560 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006561
6562 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006563 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6564 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6565 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006566 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006567
6568 /*
6569 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6570 * but we don't support that).
6571 * Note: don't use the DAC post divider as it seems unstable.
6572 */
6573 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006574 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006575
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006576 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006577 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006578
Jesse Barnes89b667f2013-04-18 14:51:36 -07006579 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006580 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006581 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6582 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006583 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006584 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006585 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006586 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006587 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006588
Ville Syrjälä37a56502016-06-22 21:57:04 +03006589 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006590 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006591 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006592 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006593 0x0df40000);
6594 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006595 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006596 0x0df70000);
6597 } else { /* HDMI or VGA */
6598 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006599 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006600 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006601 0x0df70000);
6602 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006603 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006604 0x0df40000);
6605 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006606
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006607 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006608 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006609 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006610 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006611 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006612
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006613 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006614 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006615}
6616
Ville Syrjäläd288f652014-10-28 13:20:22 +02006617static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006618 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006619{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006620 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006621 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006622 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006623 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306624 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006625 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306626 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306627 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006628
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006629 /* Enable Refclk and SSC */
6630 I915_WRITE(DPLL(pipe),
6631 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6632
6633 /* No need to actually set up the DPLL with DSI */
6634 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6635 return;
6636
Ville Syrjäläd288f652014-10-28 13:20:22 +02006637 bestn = pipe_config->dpll.n;
6638 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6639 bestm1 = pipe_config->dpll.m1;
6640 bestm2 = pipe_config->dpll.m2 >> 22;
6641 bestp1 = pipe_config->dpll.p1;
6642 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306643 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306644 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306645 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006646
Ville Syrjäläa5805162015-05-26 20:42:30 +03006647 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006648
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006649 /* p1 and p2 divider */
6650 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6651 5 << DPIO_CHV_S1_DIV_SHIFT |
6652 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6653 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6654 1 << DPIO_CHV_K_DIV_SHIFT);
6655
6656 /* Feedback post-divider - m2 */
6657 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6658
6659 /* Feedback refclk divider - n and m1 */
6660 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6661 DPIO_CHV_M1_DIV_BY_2 |
6662 1 << DPIO_CHV_N_DIV_SHIFT);
6663
6664 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006665 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006666
6667 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306668 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6669 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6670 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6671 if (bestm2_frac)
6672 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6673 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006674
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306675 /* Program digital lock detect threshold */
6676 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6677 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6678 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6679 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6680 if (!bestm2_frac)
6681 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6682 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6683
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006684 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306685 if (vco == 5400000) {
6686 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6687 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6688 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6689 tribuf_calcntr = 0x9;
6690 } else if (vco <= 6200000) {
6691 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6692 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6693 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6694 tribuf_calcntr = 0x9;
6695 } else if (vco <= 6480000) {
6696 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6697 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6698 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6699 tribuf_calcntr = 0x8;
6700 } else {
6701 /* Not supported. Apply the same limits as in the max case */
6702 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6703 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6704 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6705 tribuf_calcntr = 0;
6706 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006707 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6708
Ville Syrjälä968040b2015-03-11 22:52:08 +02006709 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306710 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6711 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6712 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6713
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006714 /* AFC Recal */
6715 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6716 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6717 DPIO_AFC_RECAL);
6718
Ville Syrjäläa5805162015-05-26 20:42:30 +03006719 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006720}
6721
Ville Syrjäläd288f652014-10-28 13:20:22 +02006722/**
6723 * vlv_force_pll_on - forcibly enable just the PLL
6724 * @dev_priv: i915 private structure
6725 * @pipe: pipe PLL to enable
6726 * @dpll: PLL configuration
6727 *
6728 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6729 * in cases where we need the PLL enabled even when @pipe is not going to
6730 * be enabled.
6731 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006732int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006733 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006734{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006735 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006736 struct intel_crtc_state *pipe_config;
6737
6738 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6739 if (!pipe_config)
6740 return -ENOMEM;
6741
6742 pipe_config->base.crtc = &crtc->base;
6743 pipe_config->pixel_multiplier = 1;
6744 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006745
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006746 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006747 chv_compute_dpll(crtc, pipe_config);
6748 chv_prepare_pll(crtc, pipe_config);
6749 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006750 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006751 vlv_compute_dpll(crtc, pipe_config);
6752 vlv_prepare_pll(crtc, pipe_config);
6753 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006754 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006755
6756 kfree(pipe_config);
6757
6758 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006759}
6760
6761/**
6762 * vlv_force_pll_off - forcibly disable just the PLL
6763 * @dev_priv: i915 private structure
6764 * @pipe: pipe PLL to disable
6765 *
6766 * Disable the PLL for @pipe. To be used in cases where we need
6767 * the PLL enabled even when @pipe is not going to be enabled.
6768 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006769void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006770{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006771 if (IS_CHERRYVIEW(dev_priv))
6772 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006773 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006774 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006775}
6776
Daniel Vetter251ac862015-06-18 10:30:24 +02006777static void i9xx_compute_dpll(struct intel_crtc *crtc,
6778 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006779 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006780{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006781 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006782 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006783 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006784
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006785 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306786
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006787 dpll = DPLL_VGA_MODE_DIS;
6788
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006789 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006790 dpll |= DPLLB_MODE_LVDS;
6791 else
6792 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006793
Jani Nikula73f67aa2016-12-07 22:48:09 +02006794 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6795 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006796 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006797 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006798 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006799
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006800 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6801 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006802 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006803
Ville Syrjälä37a56502016-06-22 21:57:04 +03006804 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006805 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006806
6807 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006808 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006809 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6810 else {
6811 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006812 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006813 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6814 }
6815 switch (clock->p2) {
6816 case 5:
6817 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6818 break;
6819 case 7:
6820 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6821 break;
6822 case 10:
6823 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6824 break;
6825 case 14:
6826 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6827 break;
6828 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006829 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006830 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6831
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006832 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006833 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006834 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006835 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006836 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6837 else
6838 dpll |= PLL_REF_INPUT_DREFCLK;
6839
6840 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006841 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006842
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006843 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006844 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006845 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006846 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006847 }
6848}
6849
Daniel Vetter251ac862015-06-18 10:30:24 +02006850static void i8xx_compute_dpll(struct intel_crtc *crtc,
6851 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006852 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006853{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006854 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006855 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006856 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006857 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006858
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006859 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306860
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006861 dpll = DPLL_VGA_MODE_DIS;
6862
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006863 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006864 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6865 } else {
6866 if (clock->p1 == 2)
6867 dpll |= PLL_P1_DIVIDE_BY_TWO;
6868 else
6869 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6870 if (clock->p2 == 4)
6871 dpll |= PLL_P2_DIVIDE_BY_4;
6872 }
6873
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006874 if (!IS_I830(dev_priv) &&
6875 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006876 dpll |= DPLL_DVO_2X_MODE;
6877
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006878 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006879 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006880 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6881 else
6882 dpll |= PLL_REF_INPUT_DREFCLK;
6883
6884 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006885 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006886}
6887
Daniel Vetter8a654f32013-06-01 17:16:22 +02006888static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006889{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006890 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006891 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006892 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006893 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006894 uint32_t crtc_vtotal, crtc_vblank_end;
6895 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006896
6897 /* We need to be careful not to changed the adjusted mode, for otherwise
6898 * the hw state checker will get angry at the mismatch. */
6899 crtc_vtotal = adjusted_mode->crtc_vtotal;
6900 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006901
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006902 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006903 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006904 crtc_vtotal -= 1;
6905 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006906
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006907 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006908 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6909 else
6910 vsyncshift = adjusted_mode->crtc_hsync_start -
6911 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006912 if (vsyncshift < 0)
6913 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006914 }
6915
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006916 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006917 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006918
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006919 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006920 (adjusted_mode->crtc_hdisplay - 1) |
6921 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006922 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006923 (adjusted_mode->crtc_hblank_start - 1) |
6924 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006925 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006926 (adjusted_mode->crtc_hsync_start - 1) |
6927 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6928
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006929 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006930 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006931 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006932 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006933 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006934 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006935 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006936 (adjusted_mode->crtc_vsync_start - 1) |
6937 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6938
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006939 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6940 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6941 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6942 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006943 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006944 (pipe == PIPE_B || pipe == PIPE_C))
6945 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6946
Jani Nikulabc58be62016-03-18 17:05:39 +02006947}
6948
6949static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6950{
6951 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006952 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006953 enum pipe pipe = intel_crtc->pipe;
6954
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006955 /* pipesrc controls the size that is scaled from, which should
6956 * always be the user's requested size.
6957 */
6958 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006959 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6960 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006961}
6962
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006963static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006964 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006965{
6966 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006967 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006968 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6969 uint32_t tmp;
6970
6971 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006972 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6973 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006974 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006975 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6976 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006977 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006978 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6979 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006980
6981 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006982 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6983 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006984 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006985 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6986 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006987 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006988 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6989 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006990
6991 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006992 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6993 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6994 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006995 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006996}
6997
6998static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6999 struct intel_crtc_state *pipe_config)
7000{
7001 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007002 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007003 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007004
7005 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007006 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7007 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7008
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007009 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7010 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007011}
7012
Daniel Vetterf6a83282014-02-11 15:28:57 -08007013void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007014 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007015{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007016 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7017 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7018 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7019 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007020
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007021 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7022 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7023 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7024 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007025
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007026 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007027 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007028
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007029 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007030
7031 mode->hsync = drm_mode_hsync(mode);
7032 mode->vrefresh = drm_mode_vrefresh(mode);
7033 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007034}
7035
Daniel Vetter84b046f2013-02-19 18:48:54 +01007036static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7037{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007038 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007039 uint32_t pipeconf;
7040
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007041 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007042
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007043 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7044 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7045 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007046
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007047 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007048 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007049
Daniel Vetterff9ce462013-04-24 14:57:17 +02007050 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007051 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7052 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007053 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007054 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007055 pipeconf |= PIPECONF_DITHER_EN |
7056 PIPECONF_DITHER_TYPE_SP;
7057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007058 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007059 case 18:
7060 pipeconf |= PIPECONF_6BPC;
7061 break;
7062 case 24:
7063 pipeconf |= PIPECONF_8BPC;
7064 break;
7065 case 30:
7066 pipeconf |= PIPECONF_10BPC;
7067 break;
7068 default:
7069 /* Case prevented by intel_choose_pipe_bpp_dither. */
7070 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007071 }
7072 }
7073
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007074 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007075 if (intel_crtc->lowfreq_avail) {
7076 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7077 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7078 } else {
7079 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007080 }
7081 }
7082
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007083 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007084 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007085 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007086 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7087 else
7088 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7089 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007090 pipeconf |= PIPECONF_PROGRESSIVE;
7091
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007092 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007093 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007094 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007095
Daniel Vetter84b046f2013-02-19 18:48:54 +01007096 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7097 POSTING_READ(PIPECONF(intel_crtc->pipe));
7098}
7099
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007100static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7101 struct intel_crtc_state *crtc_state)
7102{
7103 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007104 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007105 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007106 int refclk = 48000;
7107
7108 memset(&crtc_state->dpll_hw_state, 0,
7109 sizeof(crtc_state->dpll_hw_state));
7110
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007111 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007112 if (intel_panel_use_ssc(dev_priv)) {
7113 refclk = dev_priv->vbt.lvds_ssc_freq;
7114 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7115 }
7116
7117 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007118 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007119 limit = &intel_limits_i8xx_dvo;
7120 } else {
7121 limit = &intel_limits_i8xx_dac;
7122 }
7123
7124 if (!crtc_state->clock_set &&
7125 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7126 refclk, NULL, &crtc_state->dpll)) {
7127 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7128 return -EINVAL;
7129 }
7130
7131 i8xx_compute_dpll(crtc, crtc_state, NULL);
7132
7133 return 0;
7134}
7135
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007136static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7137 struct intel_crtc_state *crtc_state)
7138{
7139 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007140 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007141 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007142 int refclk = 96000;
7143
7144 memset(&crtc_state->dpll_hw_state, 0,
7145 sizeof(crtc_state->dpll_hw_state));
7146
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007147 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007148 if (intel_panel_use_ssc(dev_priv)) {
7149 refclk = dev_priv->vbt.lvds_ssc_freq;
7150 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7151 }
7152
7153 if (intel_is_dual_link_lvds(dev))
7154 limit = &intel_limits_g4x_dual_channel_lvds;
7155 else
7156 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007157 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7158 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007159 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007160 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007161 limit = &intel_limits_g4x_sdvo;
7162 } else {
7163 /* The option is for other outputs */
7164 limit = &intel_limits_i9xx_sdvo;
7165 }
7166
7167 if (!crtc_state->clock_set &&
7168 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7169 refclk, NULL, &crtc_state->dpll)) {
7170 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7171 return -EINVAL;
7172 }
7173
7174 i9xx_compute_dpll(crtc, crtc_state, NULL);
7175
7176 return 0;
7177}
7178
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007179static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7180 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007181{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007182 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007183 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007184 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007185 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007186
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007187 memset(&crtc_state->dpll_hw_state, 0,
7188 sizeof(crtc_state->dpll_hw_state));
7189
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007190 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007191 if (intel_panel_use_ssc(dev_priv)) {
7192 refclk = dev_priv->vbt.lvds_ssc_freq;
7193 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7194 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007195
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007196 limit = &intel_limits_pineview_lvds;
7197 } else {
7198 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007199 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007200
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007201 if (!crtc_state->clock_set &&
7202 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7203 refclk, NULL, &crtc_state->dpll)) {
7204 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7205 return -EINVAL;
7206 }
7207
7208 i9xx_compute_dpll(crtc, crtc_state, NULL);
7209
7210 return 0;
7211}
7212
7213static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7214 struct intel_crtc_state *crtc_state)
7215{
7216 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007217 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007218 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007219 int refclk = 96000;
7220
7221 memset(&crtc_state->dpll_hw_state, 0,
7222 sizeof(crtc_state->dpll_hw_state));
7223
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007224 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007225 if (intel_panel_use_ssc(dev_priv)) {
7226 refclk = dev_priv->vbt.lvds_ssc_freq;
7227 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007228 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007229
7230 limit = &intel_limits_i9xx_lvds;
7231 } else {
7232 limit = &intel_limits_i9xx_sdvo;
7233 }
7234
7235 if (!crtc_state->clock_set &&
7236 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7237 refclk, NULL, &crtc_state->dpll)) {
7238 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7239 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007240 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007241
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007242 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007243
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007244 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007245}
7246
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007247static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7248 struct intel_crtc_state *crtc_state)
7249{
7250 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007251 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007252
7253 memset(&crtc_state->dpll_hw_state, 0,
7254 sizeof(crtc_state->dpll_hw_state));
7255
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007256 if (!crtc_state->clock_set &&
7257 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7258 refclk, NULL, &crtc_state->dpll)) {
7259 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7260 return -EINVAL;
7261 }
7262
7263 chv_compute_dpll(crtc, crtc_state);
7264
7265 return 0;
7266}
7267
7268static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7269 struct intel_crtc_state *crtc_state)
7270{
7271 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007272 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007273
7274 memset(&crtc_state->dpll_hw_state, 0,
7275 sizeof(crtc_state->dpll_hw_state));
7276
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007277 if (!crtc_state->clock_set &&
7278 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7279 refclk, NULL, &crtc_state->dpll)) {
7280 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7281 return -EINVAL;
7282 }
7283
7284 vlv_compute_dpll(crtc, crtc_state);
7285
7286 return 0;
7287}
7288
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007289static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007290 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007291{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007292 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007293 uint32_t tmp;
7294
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007295 if (INTEL_GEN(dev_priv) <= 3 &&
7296 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007297 return;
7298
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007299 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007300 if (!(tmp & PFIT_ENABLE))
7301 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007302
Daniel Vetter06922822013-07-11 13:35:40 +02007303 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007304 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007305 if (crtc->pipe != PIPE_B)
7306 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007307 } else {
7308 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7309 return;
7310 }
7311
Daniel Vetter06922822013-07-11 13:35:40 +02007312 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007313 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007314}
7315
Jesse Barnesacbec812013-09-20 11:29:32 -07007316static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007317 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007318{
7319 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007320 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007321 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007322 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007323 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007324 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007325
Ville Syrjäläb5219732016-03-15 16:40:01 +02007326 /* In case of DSI, DPLL will not be used */
7327 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307328 return;
7329
Ville Syrjäläa5805162015-05-26 20:42:30 +03007330 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007331 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007332 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007333
7334 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7335 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7336 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7337 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7338 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7339
Imre Deakdccbea32015-06-22 23:35:51 +03007340 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007341}
7342
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007343static void
7344i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7345 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007346{
7347 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007348 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007349 u32 val, base, offset;
7350 int pipe = crtc->pipe, plane = crtc->plane;
7351 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007352 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007353 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007354 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007355
Damien Lespiau42a7b082015-02-05 19:35:13 +00007356 val = I915_READ(DSPCNTR(plane));
7357 if (!(val & DISPLAY_PLANE_ENABLE))
7358 return;
7359
Damien Lespiaud9806c92015-01-21 14:07:19 +00007360 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007361 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007362 DRM_DEBUG_KMS("failed to alloc fb\n");
7363 return;
7364 }
7365
Damien Lespiau1b842c82015-01-21 13:50:54 +00007366 fb = &intel_fb->base;
7367
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007368 fb->dev = dev;
7369
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007370 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007371 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007372 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007373 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007374 }
7375 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007376
7377 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007378 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007379 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007380
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007381 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007382 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007383 offset = I915_READ(DSPTILEOFF(plane));
7384 else
7385 offset = I915_READ(DSPLINOFF(plane));
7386 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7387 } else {
7388 base = I915_READ(DSPADDR(plane));
7389 }
7390 plane_config->base = base;
7391
7392 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007393 fb->width = ((val >> 16) & 0xfff) + 1;
7394 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007395
7396 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007397 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007398
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007399 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007400
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007401 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007402
Damien Lespiau2844a922015-01-20 12:51:48 +00007403 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7404 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007405 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007406 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007407
Damien Lespiau2d140302015-02-05 17:22:18 +00007408 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007409}
7410
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007411static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007412 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007413{
7414 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007415 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007416 int pipe = pipe_config->cpu_transcoder;
7417 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007418 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007419 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007420 int refclk = 100000;
7421
Ville Syrjäläb5219732016-03-15 16:40:01 +02007422 /* In case of DSI, DPLL will not be used */
7423 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7424 return;
7425
Ville Syrjäläa5805162015-05-26 20:42:30 +03007426 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007427 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7428 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7429 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7430 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007431 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007432 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007433
7434 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007435 clock.m2 = (pll_dw0 & 0xff) << 22;
7436 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7437 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007438 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7439 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7440 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7441
Imre Deakdccbea32015-06-22 23:35:51 +03007442 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007443}
7444
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007445static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007446 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007447{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007448 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007449 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007450 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007451 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007452
Imre Deak17290502016-02-12 18:55:11 +02007453 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7454 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007455 return false;
7456
Daniel Vettere143a212013-07-04 12:01:15 +02007457 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007458 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007459
Imre Deak17290502016-02-12 18:55:11 +02007460 ret = false;
7461
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007462 tmp = I915_READ(PIPECONF(crtc->pipe));
7463 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007464 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007465
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007466 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7467 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007468 switch (tmp & PIPECONF_BPC_MASK) {
7469 case PIPECONF_6BPC:
7470 pipe_config->pipe_bpp = 18;
7471 break;
7472 case PIPECONF_8BPC:
7473 pipe_config->pipe_bpp = 24;
7474 break;
7475 case PIPECONF_10BPC:
7476 pipe_config->pipe_bpp = 30;
7477 break;
7478 default:
7479 break;
7480 }
7481 }
7482
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007483 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007484 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007485 pipe_config->limited_color_range = true;
7486
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007487 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007488 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7489
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007490 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007491 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007492
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007493 i9xx_get_pfit_config(crtc, pipe_config);
7494
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007495 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007496 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007497 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007498 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7499 else
7500 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007501 pipe_config->pixel_multiplier =
7502 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7503 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007504 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007505 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007506 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007507 tmp = I915_READ(DPLL(crtc->pipe));
7508 pipe_config->pixel_multiplier =
7509 ((tmp & SDVO_MULTIPLIER_MASK)
7510 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7511 } else {
7512 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7513 * port and will be fixed up in the encoder->get_config
7514 * function. */
7515 pipe_config->pixel_multiplier = 1;
7516 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007517 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007518 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007519 /*
7520 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7521 * on 830. Filter it out here so that we don't
7522 * report errors due to that.
7523 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007524 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007525 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7526
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007527 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7528 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007529 } else {
7530 /* Mask out read-only status bits. */
7531 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7532 DPLL_PORTC_READY_MASK |
7533 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007534 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007535
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007536 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007537 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007538 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007539 vlv_crtc_clock_get(crtc, pipe_config);
7540 else
7541 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007542
Ville Syrjälä0f646142015-08-26 19:39:18 +03007543 /*
7544 * Normally the dotclock is filled in by the encoder .get_config()
7545 * but in case the pipe is enabled w/o any ports we need a sane
7546 * default.
7547 */
7548 pipe_config->base.adjusted_mode.crtc_clock =
7549 pipe_config->port_clock / pipe_config->pixel_multiplier;
7550
Imre Deak17290502016-02-12 18:55:11 +02007551 ret = true;
7552
7553out:
7554 intel_display_power_put(dev_priv, power_domain);
7555
7556 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007557}
7558
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007559static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007560{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007561 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007562 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007563 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007564 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007565 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007566 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007567 bool has_ck505 = false;
7568 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007569 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007570
7571 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007572 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007573 switch (encoder->type) {
7574 case INTEL_OUTPUT_LVDS:
7575 has_panel = true;
7576 has_lvds = true;
7577 break;
7578 case INTEL_OUTPUT_EDP:
7579 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007580 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007581 has_cpu_edp = true;
7582 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007583 default:
7584 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007585 }
7586 }
7587
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007588 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007589 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007590 can_ssc = has_ck505;
7591 } else {
7592 has_ck505 = false;
7593 can_ssc = true;
7594 }
7595
Lyude1c1a24d2016-06-14 11:04:09 -04007596 /* Check if any DPLLs are using the SSC source */
7597 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7598 u32 temp = I915_READ(PCH_DPLL(i));
7599
7600 if (!(temp & DPLL_VCO_ENABLE))
7601 continue;
7602
7603 if ((temp & PLL_REF_INPUT_MASK) ==
7604 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7605 using_ssc_source = true;
7606 break;
7607 }
7608 }
7609
7610 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7611 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007612
7613 /* Ironlake: try to setup display ref clock before DPLL
7614 * enabling. This is only under driver's control after
7615 * PCH B stepping, previous chipset stepping should be
7616 * ignoring this setting.
7617 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007618 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007619
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007620 /* As we must carefully and slowly disable/enable each source in turn,
7621 * compute the final state we want first and check if we need to
7622 * make any changes at all.
7623 */
7624 final = val;
7625 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007626 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007627 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007628 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007629 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7630
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007631 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007632 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007633 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007634
Keith Packard199e5d72011-09-22 12:01:57 -07007635 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007636 final |= DREF_SSC_SOURCE_ENABLE;
7637
7638 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7639 final |= DREF_SSC1_ENABLE;
7640
7641 if (has_cpu_edp) {
7642 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7643 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7644 else
7645 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7646 } else
7647 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007648 } else if (using_ssc_source) {
7649 final |= DREF_SSC_SOURCE_ENABLE;
7650 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007651 }
7652
7653 if (final == val)
7654 return;
7655
7656 /* Always enable nonspread source */
7657 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7658
7659 if (has_ck505)
7660 val |= DREF_NONSPREAD_CK505_ENABLE;
7661 else
7662 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7663
7664 if (has_panel) {
7665 val &= ~DREF_SSC_SOURCE_MASK;
7666 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007667
Keith Packard199e5d72011-09-22 12:01:57 -07007668 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007669 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007670 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007671 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007672 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007673 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007674
7675 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007676 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007677 POSTING_READ(PCH_DREF_CONTROL);
7678 udelay(200);
7679
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007680 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007681
7682 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007683 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007684 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007685 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007686 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007687 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007688 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007689 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007690 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007691
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007692 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007693 POSTING_READ(PCH_DREF_CONTROL);
7694 udelay(200);
7695 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007696 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007697
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007698 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007699
7700 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007701 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007702
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007703 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007704 POSTING_READ(PCH_DREF_CONTROL);
7705 udelay(200);
7706
Lyude1c1a24d2016-06-14 11:04:09 -04007707 if (!using_ssc_source) {
7708 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007709
Lyude1c1a24d2016-06-14 11:04:09 -04007710 /* Turn off the SSC source */
7711 val &= ~DREF_SSC_SOURCE_MASK;
7712 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007713
Lyude1c1a24d2016-06-14 11:04:09 -04007714 /* Turn off SSC1 */
7715 val &= ~DREF_SSC1_ENABLE;
7716
7717 I915_WRITE(PCH_DREF_CONTROL, val);
7718 POSTING_READ(PCH_DREF_CONTROL);
7719 udelay(200);
7720 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007721 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007722
7723 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007724}
7725
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007726static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007727{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007728 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007729
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007730 tmp = I915_READ(SOUTH_CHICKEN2);
7731 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7732 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007733
Imre Deakcf3598c2016-06-28 13:37:31 +03007734 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7735 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007736 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007737
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007738 tmp = I915_READ(SOUTH_CHICKEN2);
7739 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7740 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007741
Imre Deakcf3598c2016-06-28 13:37:31 +03007742 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7743 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007744 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007745}
7746
7747/* WaMPhyProgramming:hsw */
7748static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7749{
7750 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007751
7752 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7753 tmp &= ~(0xFF << 24);
7754 tmp |= (0x12 << 24);
7755 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7756
Paulo Zanonidde86e22012-12-01 12:04:25 -02007757 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7758 tmp |= (1 << 11);
7759 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7760
7761 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7762 tmp |= (1 << 11);
7763 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7764
Paulo Zanonidde86e22012-12-01 12:04:25 -02007765 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7766 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7767 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7768
7769 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7770 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7771 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7772
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007773 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7774 tmp &= ~(7 << 13);
7775 tmp |= (5 << 13);
7776 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007777
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007778 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7779 tmp &= ~(7 << 13);
7780 tmp |= (5 << 13);
7781 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007782
7783 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7784 tmp &= ~0xFF;
7785 tmp |= 0x1C;
7786 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7787
7788 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7789 tmp &= ~0xFF;
7790 tmp |= 0x1C;
7791 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7792
7793 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7794 tmp &= ~(0xFF << 16);
7795 tmp |= (0x1C << 16);
7796 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7797
7798 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7799 tmp &= ~(0xFF << 16);
7800 tmp |= (0x1C << 16);
7801 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7802
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007803 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7804 tmp |= (1 << 27);
7805 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007806
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007807 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7808 tmp |= (1 << 27);
7809 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007810
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007811 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7812 tmp &= ~(0xF << 28);
7813 tmp |= (4 << 28);
7814 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007815
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007816 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7817 tmp &= ~(0xF << 28);
7818 tmp |= (4 << 28);
7819 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007820}
7821
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007822/* Implements 3 different sequences from BSpec chapter "Display iCLK
7823 * Programming" based on the parameters passed:
7824 * - Sequence to enable CLKOUT_DP
7825 * - Sequence to enable CLKOUT_DP without spread
7826 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7827 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007828static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7829 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007830{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007831 uint32_t reg, tmp;
7832
7833 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7834 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007835 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7836 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007837 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007838
Ville Syrjäläa5805162015-05-26 20:42:30 +03007839 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007840
7841 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7842 tmp &= ~SBI_SSCCTL_DISABLE;
7843 tmp |= SBI_SSCCTL_PATHALT;
7844 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7845
7846 udelay(24);
7847
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007848 if (with_spread) {
7849 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7850 tmp &= ~SBI_SSCCTL_PATHALT;
7851 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007852
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007853 if (with_fdi) {
7854 lpt_reset_fdi_mphy(dev_priv);
7855 lpt_program_fdi_mphy(dev_priv);
7856 }
7857 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007858
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007859 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007860 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7861 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7862 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007863
Ville Syrjäläa5805162015-05-26 20:42:30 +03007864 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007865}
7866
Paulo Zanoni47701c32013-07-23 11:19:25 -03007867/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007868static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007869{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007870 uint32_t reg, tmp;
7871
Ville Syrjäläa5805162015-05-26 20:42:30 +03007872 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007873
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007874 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007875 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7876 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7877 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7878
7879 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7880 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7881 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7882 tmp |= SBI_SSCCTL_PATHALT;
7883 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7884 udelay(32);
7885 }
7886 tmp |= SBI_SSCCTL_DISABLE;
7887 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7888 }
7889
Ville Syrjäläa5805162015-05-26 20:42:30 +03007890 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007891}
7892
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007893#define BEND_IDX(steps) ((50 + (steps)) / 5)
7894
7895static const uint16_t sscdivintphase[] = {
7896 [BEND_IDX( 50)] = 0x3B23,
7897 [BEND_IDX( 45)] = 0x3B23,
7898 [BEND_IDX( 40)] = 0x3C23,
7899 [BEND_IDX( 35)] = 0x3C23,
7900 [BEND_IDX( 30)] = 0x3D23,
7901 [BEND_IDX( 25)] = 0x3D23,
7902 [BEND_IDX( 20)] = 0x3E23,
7903 [BEND_IDX( 15)] = 0x3E23,
7904 [BEND_IDX( 10)] = 0x3F23,
7905 [BEND_IDX( 5)] = 0x3F23,
7906 [BEND_IDX( 0)] = 0x0025,
7907 [BEND_IDX( -5)] = 0x0025,
7908 [BEND_IDX(-10)] = 0x0125,
7909 [BEND_IDX(-15)] = 0x0125,
7910 [BEND_IDX(-20)] = 0x0225,
7911 [BEND_IDX(-25)] = 0x0225,
7912 [BEND_IDX(-30)] = 0x0325,
7913 [BEND_IDX(-35)] = 0x0325,
7914 [BEND_IDX(-40)] = 0x0425,
7915 [BEND_IDX(-45)] = 0x0425,
7916 [BEND_IDX(-50)] = 0x0525,
7917};
7918
7919/*
7920 * Bend CLKOUT_DP
7921 * steps -50 to 50 inclusive, in steps of 5
7922 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7923 * change in clock period = -(steps / 10) * 5.787 ps
7924 */
7925static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7926{
7927 uint32_t tmp;
7928 int idx = BEND_IDX(steps);
7929
7930 if (WARN_ON(steps % 5 != 0))
7931 return;
7932
7933 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7934 return;
7935
7936 mutex_lock(&dev_priv->sb_lock);
7937
7938 if (steps % 10 != 0)
7939 tmp = 0xAAAAAAAB;
7940 else
7941 tmp = 0x00000000;
7942 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7943
7944 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7945 tmp &= 0xffff0000;
7946 tmp |= sscdivintphase[idx];
7947 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7948
7949 mutex_unlock(&dev_priv->sb_lock);
7950}
7951
7952#undef BEND_IDX
7953
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007954static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007955{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007956 struct intel_encoder *encoder;
7957 bool has_vga = false;
7958
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007959 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007960 switch (encoder->type) {
7961 case INTEL_OUTPUT_ANALOG:
7962 has_vga = true;
7963 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007964 default:
7965 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007966 }
7967 }
7968
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007969 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007970 lpt_bend_clkout_dp(dev_priv, 0);
7971 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007972 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007973 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007974 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007975}
7976
Paulo Zanonidde86e22012-12-01 12:04:25 -02007977/*
7978 * Initialize reference clocks when the driver loads
7979 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007980void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007981{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007982 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007983 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007984 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007985 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007986}
7987
Daniel Vetter6ff93602013-04-19 11:24:36 +02007988static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007989{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007990 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7992 int pipe = intel_crtc->pipe;
7993 uint32_t val;
7994
Daniel Vetter78114072013-06-13 00:54:57 +02007995 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007996
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007997 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007998 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007999 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008000 break;
8001 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008002 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008003 break;
8004 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008005 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008006 break;
8007 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008008 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008009 break;
8010 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008011 /* Case prevented by intel_choose_pipe_bpp_dither. */
8012 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008013 }
8014
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008015 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008016 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8017
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008018 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008019 val |= PIPECONF_INTERLACED_ILK;
8020 else
8021 val |= PIPECONF_PROGRESSIVE;
8022
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008023 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008024 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008025
Paulo Zanonic8203562012-09-12 10:06:29 -03008026 I915_WRITE(PIPECONF(pipe), val);
8027 POSTING_READ(PIPECONF(pipe));
8028}
8029
Daniel Vetter6ff93602013-04-19 11:24:36 +02008030static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008031{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008032 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008034 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008035 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008036
Jani Nikula391bf042016-03-18 17:05:40 +02008037 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008038 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8039
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008040 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008041 val |= PIPECONF_INTERLACED_ILK;
8042 else
8043 val |= PIPECONF_PROGRESSIVE;
8044
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008045 I915_WRITE(PIPECONF(cpu_transcoder), val);
8046 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008047}
8048
Jani Nikula391bf042016-03-18 17:05:40 +02008049static void haswell_set_pipemisc(struct drm_crtc *crtc)
8050{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008051 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8053
8054 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8055 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008057 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008058 case 18:
8059 val |= PIPEMISC_DITHER_6_BPC;
8060 break;
8061 case 24:
8062 val |= PIPEMISC_DITHER_8_BPC;
8063 break;
8064 case 30:
8065 val |= PIPEMISC_DITHER_10_BPC;
8066 break;
8067 case 36:
8068 val |= PIPEMISC_DITHER_12_BPC;
8069 break;
8070 default:
8071 /* Case prevented by pipe_config_set_bpp. */
8072 BUG();
8073 }
8074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008075 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008076 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8077
Jani Nikula391bf042016-03-18 17:05:40 +02008078 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008079 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008080}
8081
Paulo Zanonid4b19312012-11-29 11:29:32 -02008082int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8083{
8084 /*
8085 * Account for spread spectrum to avoid
8086 * oversubscribing the link. Max center spread
8087 * is 2.5%; use 5% for safety's sake.
8088 */
8089 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008090 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008091}
8092
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008093static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008094{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008095 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008096}
8097
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008098static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8099 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008100 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008101{
8102 struct drm_crtc *crtc = &intel_crtc->base;
8103 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008104 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008105 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008106 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008107
Chris Wilsonc1858122010-12-03 21:35:48 +00008108 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008109 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008110 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008111 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008112 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008113 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008114 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008115 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008116 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008117
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008118 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008119
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008120 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8121 fp |= FP_CB_TUNE;
8122
8123 if (reduced_clock) {
8124 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8125
8126 if (reduced_clock->m < factor * reduced_clock->n)
8127 fp2 |= FP_CB_TUNE;
8128 } else {
8129 fp2 = fp;
8130 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008131
Chris Wilson5eddb702010-09-11 13:48:45 +01008132 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008133
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008134 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008135 dpll |= DPLLB_MODE_LVDS;
8136 else
8137 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008138
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008139 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008140 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008141
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008142 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8143 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008144 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008145
Ville Syrjälä37a56502016-06-22 21:57:04 +03008146 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008147 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008148
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008149 /*
8150 * The high speed IO clock is only really required for
8151 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8152 * possible to share the DPLL between CRT and HDMI. Enabling
8153 * the clock needlessly does no real harm, except use up a
8154 * bit of power potentially.
8155 *
8156 * We'll limit this to IVB with 3 pipes, since it has only two
8157 * DPLLs and so DPLL sharing is the only way to get three pipes
8158 * driving PCH ports at the same time. On SNB we could do this,
8159 * and potentially avoid enabling the second DPLL, but it's not
8160 * clear if it''s a win or loss power wise. No point in doing
8161 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8162 */
8163 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8164 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8165 dpll |= DPLL_SDVO_HIGH_SPEED;
8166
Eric Anholta07d6782011-03-30 13:01:08 -07008167 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008168 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008169 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008170 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008171
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008172 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008173 case 5:
8174 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8175 break;
8176 case 7:
8177 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8178 break;
8179 case 10:
8180 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8181 break;
8182 case 14:
8183 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8184 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008185 }
8186
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008187 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8188 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008189 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008190 else
8191 dpll |= PLL_REF_INPUT_DREFCLK;
8192
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008193 dpll |= DPLL_VCO_ENABLE;
8194
8195 crtc_state->dpll_hw_state.dpll = dpll;
8196 crtc_state->dpll_hw_state.fp0 = fp;
8197 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008198}
8199
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008200static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8201 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008202{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008203 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008204 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008205 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008206 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008207
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008208 memset(&crtc_state->dpll_hw_state, 0,
8209 sizeof(crtc_state->dpll_hw_state));
8210
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008211 crtc->lowfreq_avail = false;
8212
8213 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8214 if (!crtc_state->has_pch_encoder)
8215 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008216
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008217 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008218 if (intel_panel_use_ssc(dev_priv)) {
8219 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8220 dev_priv->vbt.lvds_ssc_freq);
8221 refclk = dev_priv->vbt.lvds_ssc_freq;
8222 }
8223
8224 if (intel_is_dual_link_lvds(dev)) {
8225 if (refclk == 100000)
8226 limit = &intel_limits_ironlake_dual_lvds_100m;
8227 else
8228 limit = &intel_limits_ironlake_dual_lvds;
8229 } else {
8230 if (refclk == 100000)
8231 limit = &intel_limits_ironlake_single_lvds_100m;
8232 else
8233 limit = &intel_limits_ironlake_single_lvds;
8234 }
8235 } else {
8236 limit = &intel_limits_ironlake_dac;
8237 }
8238
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008239 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008240 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8241 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008242 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8243 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008244 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008245
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008246 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008247
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008248 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008249 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8250 pipe_name(crtc->pipe));
8251 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008252 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008253
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008254 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008255}
8256
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008257static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8258 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008259{
8260 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008261 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008262 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008263
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008264 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8265 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8266 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8267 & ~TU_SIZE_MASK;
8268 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8269 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8270 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8271}
8272
8273static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8274 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008275 struct intel_link_m_n *m_n,
8276 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008277{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008278 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008279 enum pipe pipe = crtc->pipe;
8280
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008281 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008282 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8283 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8284 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8285 & ~TU_SIZE_MASK;
8286 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8287 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8288 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008289 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8290 * gen < 8) and if DRRS is supported (to make sure the
8291 * registers are not unnecessarily read).
8292 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008293 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008294 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008295 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8296 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8297 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8298 & ~TU_SIZE_MASK;
8299 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8300 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8301 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8302 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008303 } else {
8304 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8305 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8306 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8307 & ~TU_SIZE_MASK;
8308 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8309 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8310 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8311 }
8312}
8313
8314void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008315 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008316{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008317 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008318 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8319 else
8320 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008321 &pipe_config->dp_m_n,
8322 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008323}
8324
Daniel Vetter72419202013-04-04 13:28:53 +02008325static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008326 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008327{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008328 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008329 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008330}
8331
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008332static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008333 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008334{
8335 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008336 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008337 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8338 uint32_t ps_ctrl = 0;
8339 int id = -1;
8340 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008341
Chandra Kondurua1b22782015-04-07 15:28:45 -07008342 /* find scaler attached to this pipe */
8343 for (i = 0; i < crtc->num_scalers; i++) {
8344 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8345 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8346 id = i;
8347 pipe_config->pch_pfit.enabled = true;
8348 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8349 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8350 break;
8351 }
8352 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008353
Chandra Kondurua1b22782015-04-07 15:28:45 -07008354 scaler_state->scaler_id = id;
8355 if (id >= 0) {
8356 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8357 } else {
8358 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008359 }
8360}
8361
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008362static void
8363skylake_get_initial_plane_config(struct intel_crtc *crtc,
8364 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008365{
8366 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008367 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008368 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008369 int pipe = crtc->pipe;
8370 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008371 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008372 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008373 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008374
Damien Lespiaud9806c92015-01-21 14:07:19 +00008375 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008376 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008377 DRM_DEBUG_KMS("failed to alloc fb\n");
8378 return;
8379 }
8380
Damien Lespiau1b842c82015-01-21 13:50:54 +00008381 fb = &intel_fb->base;
8382
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008383 fb->dev = dev;
8384
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008385 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008386 if (!(val & PLANE_CTL_ENABLE))
8387 goto error;
8388
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008389 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8390 fourcc = skl_format_to_fourcc(pixel_format,
8391 val & PLANE_CTL_ORDER_RGBX,
8392 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008393 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008394
Damien Lespiau40f46282015-02-27 11:15:21 +00008395 tiling = val & PLANE_CTL_TILED_MASK;
8396 switch (tiling) {
8397 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008398 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008399 break;
8400 case PLANE_CTL_TILED_X:
8401 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008402 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008403 break;
8404 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008405 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008406 break;
8407 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008408 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008409 break;
8410 default:
8411 MISSING_CASE(tiling);
8412 goto error;
8413 }
8414
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008415 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8416 plane_config->base = base;
8417
8418 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8419
8420 val = I915_READ(PLANE_SIZE(pipe, 0));
8421 fb->height = ((val >> 16) & 0xfff) + 1;
8422 fb->width = ((val >> 0) & 0x1fff) + 1;
8423
8424 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008425 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008426 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8427
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008428 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008429
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008430 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008431
8432 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8433 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008434 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008435 plane_config->size);
8436
Damien Lespiau2d140302015-02-05 17:22:18 +00008437 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008438 return;
8439
8440error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008441 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008442}
8443
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008444static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008445 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008446{
8447 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008448 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008449 uint32_t tmp;
8450
8451 tmp = I915_READ(PF_CTL(crtc->pipe));
8452
8453 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008454 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008455 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8456 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008457
8458 /* We currently do not free assignements of panel fitters on
8459 * ivb/hsw (since we don't use the higher upscaling modes which
8460 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008461 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008462 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8463 PF_PIPE_SEL_IVB(crtc->pipe));
8464 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008465 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008466}
8467
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008468static void
8469ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8470 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008471{
8472 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008473 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008474 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008475 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008476 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008477 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008478 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008479 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008480
Damien Lespiau42a7b082015-02-05 19:35:13 +00008481 val = I915_READ(DSPCNTR(pipe));
8482 if (!(val & DISPLAY_PLANE_ENABLE))
8483 return;
8484
Damien Lespiaud9806c92015-01-21 14:07:19 +00008485 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008486 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008487 DRM_DEBUG_KMS("failed to alloc fb\n");
8488 return;
8489 }
8490
Damien Lespiau1b842c82015-01-21 13:50:54 +00008491 fb = &intel_fb->base;
8492
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008493 fb->dev = dev;
8494
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008495 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008496 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008497 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008498 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008499 }
8500 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008501
8502 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008503 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008504 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008505
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008506 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008507 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008508 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008509 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008510 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008511 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008512 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008513 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008514 }
8515 plane_config->base = base;
8516
8517 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008518 fb->width = ((val >> 16) & 0xfff) + 1;
8519 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008520
8521 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008522 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008523
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008524 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008525
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008526 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008527
Damien Lespiau2844a922015-01-20 12:51:48 +00008528 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8529 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008530 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008531 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008532
Damien Lespiau2d140302015-02-05 17:22:18 +00008533 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008534}
8535
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008536static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008537 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008538{
8539 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008540 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008541 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008542 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008543 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008544
Imre Deak17290502016-02-12 18:55:11 +02008545 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8546 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008547 return false;
8548
Daniel Vettere143a212013-07-04 12:01:15 +02008549 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008550 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008551
Imre Deak17290502016-02-12 18:55:11 +02008552 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008553 tmp = I915_READ(PIPECONF(crtc->pipe));
8554 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008555 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008556
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008557 switch (tmp & PIPECONF_BPC_MASK) {
8558 case PIPECONF_6BPC:
8559 pipe_config->pipe_bpp = 18;
8560 break;
8561 case PIPECONF_8BPC:
8562 pipe_config->pipe_bpp = 24;
8563 break;
8564 case PIPECONF_10BPC:
8565 pipe_config->pipe_bpp = 30;
8566 break;
8567 case PIPECONF_12BPC:
8568 pipe_config->pipe_bpp = 36;
8569 break;
8570 default:
8571 break;
8572 }
8573
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008574 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8575 pipe_config->limited_color_range = true;
8576
Daniel Vetterab9412b2013-05-03 11:49:46 +02008577 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008578 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008579 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008580
Daniel Vetter88adfff2013-03-28 10:42:01 +01008581 pipe_config->has_pch_encoder = true;
8582
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008583 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8584 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8585 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008586
8587 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008588
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008589 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008590 /*
8591 * The pipe->pch transcoder and pch transcoder->pll
8592 * mapping is fixed.
8593 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008594 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008595 } else {
8596 tmp = I915_READ(PCH_DPLL_SEL);
8597 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008598 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008599 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008600 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008601 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008602
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008603 pipe_config->shared_dpll =
8604 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8605 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008606
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008607 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8608 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008609
8610 tmp = pipe_config->dpll_hw_state.dpll;
8611 pipe_config->pixel_multiplier =
8612 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8613 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008614
8615 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008616 } else {
8617 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008618 }
8619
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008620 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008621 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008622
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008623 ironlake_get_pfit_config(crtc, pipe_config);
8624
Imre Deak17290502016-02-12 18:55:11 +02008625 ret = true;
8626
8627out:
8628 intel_display_power_put(dev_priv, power_domain);
8629
8630 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008631}
8632
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008633static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8634{
Chris Wilson91c8a322016-07-05 10:40:23 +01008635 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008636 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008637
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008638 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008639 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008640 pipe_name(crtc->pipe));
8641
Rob Clarke2c719b2014-12-15 13:56:32 -05008642 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8643 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008644 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8645 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008646 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008647 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008648 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008649 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008650 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008651 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008652 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008653 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008654 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008655 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008656 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008657
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008658 /*
8659 * In theory we can still leave IRQs enabled, as long as only the HPD
8660 * interrupts remain enabled. We used to check for that, but since it's
8661 * gen-specific and since we only disable LCPLL after we fully disable
8662 * the interrupts, the check below should be enough.
8663 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008664 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008665}
8666
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008667static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8668{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008669 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008670 return I915_READ(D_COMP_HSW);
8671 else
8672 return I915_READ(D_COMP_BDW);
8673}
8674
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008675static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8676{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008677 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008678 mutex_lock(&dev_priv->rps.hw_lock);
8679 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8680 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008681 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008682 mutex_unlock(&dev_priv->rps.hw_lock);
8683 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008684 I915_WRITE(D_COMP_BDW, val);
8685 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008686 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008687}
8688
8689/*
8690 * This function implements pieces of two sequences from BSpec:
8691 * - Sequence for display software to disable LCPLL
8692 * - Sequence for display software to allow package C8+
8693 * The steps implemented here are just the steps that actually touch the LCPLL
8694 * register. Callers should take care of disabling all the display engine
8695 * functions, doing the mode unset, fixing interrupts, etc.
8696 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008697static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8698 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008699{
8700 uint32_t val;
8701
8702 assert_can_disable_lcpll(dev_priv);
8703
8704 val = I915_READ(LCPLL_CTL);
8705
8706 if (switch_to_fclk) {
8707 val |= LCPLL_CD_SOURCE_FCLK;
8708 I915_WRITE(LCPLL_CTL, val);
8709
Imre Deakf53dd632016-06-28 13:37:32 +03008710 if (wait_for_us(I915_READ(LCPLL_CTL) &
8711 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008712 DRM_ERROR("Switching to FCLK failed\n");
8713
8714 val = I915_READ(LCPLL_CTL);
8715 }
8716
8717 val |= LCPLL_PLL_DISABLE;
8718 I915_WRITE(LCPLL_CTL, val);
8719 POSTING_READ(LCPLL_CTL);
8720
Chris Wilson24d84412016-06-30 15:33:07 +01008721 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008722 DRM_ERROR("LCPLL still locked\n");
8723
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008724 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008725 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008726 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008727 ndelay(100);
8728
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008729 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8730 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008731 DRM_ERROR("D_COMP RCOMP still in progress\n");
8732
8733 if (allow_power_down) {
8734 val = I915_READ(LCPLL_CTL);
8735 val |= LCPLL_POWER_DOWN_ALLOW;
8736 I915_WRITE(LCPLL_CTL, val);
8737 POSTING_READ(LCPLL_CTL);
8738 }
8739}
8740
8741/*
8742 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8743 * source.
8744 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008745static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008746{
8747 uint32_t val;
8748
8749 val = I915_READ(LCPLL_CTL);
8750
8751 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8752 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8753 return;
8754
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008755 /*
8756 * Make sure we're not on PC8 state before disabling PC8, otherwise
8757 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008758 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008759 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008760
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008761 if (val & LCPLL_POWER_DOWN_ALLOW) {
8762 val &= ~LCPLL_POWER_DOWN_ALLOW;
8763 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008764 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008765 }
8766
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008767 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008768 val |= D_COMP_COMP_FORCE;
8769 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008770 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008771
8772 val = I915_READ(LCPLL_CTL);
8773 val &= ~LCPLL_PLL_DISABLE;
8774 I915_WRITE(LCPLL_CTL, val);
8775
Chris Wilson93220c02016-06-30 15:33:08 +01008776 if (intel_wait_for_register(dev_priv,
8777 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8778 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008779 DRM_ERROR("LCPLL not locked yet\n");
8780
8781 if (val & LCPLL_CD_SOURCE_FCLK) {
8782 val = I915_READ(LCPLL_CTL);
8783 val &= ~LCPLL_CD_SOURCE_FCLK;
8784 I915_WRITE(LCPLL_CTL, val);
8785
Imre Deakf53dd632016-06-28 13:37:32 +03008786 if (wait_for_us((I915_READ(LCPLL_CTL) &
8787 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008788 DRM_ERROR("Switching back to LCPLL failed\n");
8789 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008790
Mika Kuoppala59bad942015-01-16 11:34:40 +02008791 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008792 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008793}
8794
Paulo Zanoni765dab672014-03-07 20:08:18 -03008795/*
8796 * Package states C8 and deeper are really deep PC states that can only be
8797 * reached when all the devices on the system allow it, so even if the graphics
8798 * device allows PC8+, it doesn't mean the system will actually get to these
8799 * states. Our driver only allows PC8+ when going into runtime PM.
8800 *
8801 * The requirements for PC8+ are that all the outputs are disabled, the power
8802 * well is disabled and most interrupts are disabled, and these are also
8803 * requirements for runtime PM. When these conditions are met, we manually do
8804 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8805 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8806 * hang the machine.
8807 *
8808 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8809 * the state of some registers, so when we come back from PC8+ we need to
8810 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8811 * need to take care of the registers kept by RC6. Notice that this happens even
8812 * if we don't put the device in PCI D3 state (which is what currently happens
8813 * because of the runtime PM support).
8814 *
8815 * For more, read "Display Sequences for Package C8" on the hardware
8816 * documentation.
8817 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008818void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008819{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008820 uint32_t val;
8821
Paulo Zanonic67a4702013-08-19 13:18:09 -03008822 DRM_DEBUG_KMS("Enabling package C8+\n");
8823
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008824 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008825 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8826 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8827 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8828 }
8829
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008830 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008831 hsw_disable_lcpll(dev_priv, true, true);
8832}
8833
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008834void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008835{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008836 uint32_t val;
8837
Paulo Zanonic67a4702013-08-19 13:18:09 -03008838 DRM_DEBUG_KMS("Disabling package C8+\n");
8839
8840 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008841 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008842
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008843 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008844 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8845 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8846 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8847 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008848}
8849
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008850static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8851 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008852{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008853 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008854 struct intel_encoder *encoder =
8855 intel_ddi_get_crtc_new_encoder(crtc_state);
8856
8857 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8858 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8859 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008860 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008861 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008862 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008863
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008864 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008865
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008866 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008867}
8868
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308869static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8870 enum port port,
8871 struct intel_crtc_state *pipe_config)
8872{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008873 enum intel_dpll_id id;
8874
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308875 switch (port) {
8876 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008877 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308878 break;
8879 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008880 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308881 break;
8882 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008883 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308884 break;
8885 default:
8886 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008887 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308888 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008889
8890 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308891}
8892
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008893static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8894 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008895 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008896{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008897 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008898 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008899
8900 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008901 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008902
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008903 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008904 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008905
8906 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008907}
8908
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008909static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8910 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008911 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008912{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008913 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008914 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008915
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008916 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008917 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008918 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008919 break;
8920 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008921 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008922 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008923 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008924 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008925 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008926 case PORT_CLK_SEL_LCPLL_810:
8927 id = DPLL_ID_LCPLL_810;
8928 break;
8929 case PORT_CLK_SEL_LCPLL_1350:
8930 id = DPLL_ID_LCPLL_1350;
8931 break;
8932 case PORT_CLK_SEL_LCPLL_2700:
8933 id = DPLL_ID_LCPLL_2700;
8934 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008935 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008936 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008937 /* fall through */
8938 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008939 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008940 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008941
8942 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008943}
8944
Jani Nikulacf304292016-03-18 17:05:41 +02008945static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8946 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008947 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008948{
8949 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008950 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008951 enum intel_display_power_domain power_domain;
8952 u32 tmp;
8953
Imre Deakd9a7bc62016-05-12 16:18:50 +03008954 /*
8955 * The pipe->transcoder mapping is fixed with the exception of the eDP
8956 * transcoder handled below.
8957 */
Jani Nikulacf304292016-03-18 17:05:41 +02008958 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8959
8960 /*
8961 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8962 * consistency and less surprising code; it's in always on power).
8963 */
8964 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8965 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8966 enum pipe trans_edp_pipe;
8967 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8968 default:
8969 WARN(1, "unknown pipe linked to edp transcoder\n");
8970 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8971 case TRANS_DDI_EDP_INPUT_A_ON:
8972 trans_edp_pipe = PIPE_A;
8973 break;
8974 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8975 trans_edp_pipe = PIPE_B;
8976 break;
8977 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8978 trans_edp_pipe = PIPE_C;
8979 break;
8980 }
8981
8982 if (trans_edp_pipe == crtc->pipe)
8983 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8984 }
8985
8986 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8987 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8988 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008989 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008990
8991 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8992
8993 return tmp & PIPECONF_ENABLE;
8994}
8995
Jani Nikula4d1de972016-03-18 17:05:42 +02008996static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8997 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008998 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008999{
9000 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009001 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009002 enum intel_display_power_domain power_domain;
9003 enum port port;
9004 enum transcoder cpu_transcoder;
9005 u32 tmp;
9006
Jani Nikula4d1de972016-03-18 17:05:42 +02009007 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9008 if (port == PORT_A)
9009 cpu_transcoder = TRANSCODER_DSI_A;
9010 else
9011 cpu_transcoder = TRANSCODER_DSI_C;
9012
9013 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9014 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9015 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009016 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009017
Imre Deakdb18b6a2016-03-24 12:41:40 +02009018 /*
9019 * The PLL needs to be enabled with a valid divider
9020 * configuration, otherwise accessing DSI registers will hang
9021 * the machine. See BSpec North Display Engine
9022 * registers/MIPI[BXT]. We can break out here early, since we
9023 * need the same DSI PLL to be enabled for both DSI ports.
9024 */
9025 if (!intel_dsi_pll_is_enabled(dev_priv))
9026 break;
9027
Jani Nikula4d1de972016-03-18 17:05:42 +02009028 /* XXX: this works for video mode only */
9029 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9030 if (!(tmp & DPI_ENABLE))
9031 continue;
9032
9033 tmp = I915_READ(MIPI_CTRL(port));
9034 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9035 continue;
9036
9037 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009038 break;
9039 }
9040
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009041 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009042}
9043
Daniel Vetter26804af2014-06-25 22:01:55 +03009044static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009045 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009046{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009047 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009048 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009049 enum port port;
9050 uint32_t tmp;
9051
9052 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9053
9054 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9055
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009056 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009057 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009058 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309059 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009060 else
9061 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009062
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009063 pll = pipe_config->shared_dpll;
9064 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009065 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9066 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009067 }
9068
Daniel Vetter26804af2014-06-25 22:01:55 +03009069 /*
9070 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9071 * DDI E. So just check whether this pipe is wired to DDI E and whether
9072 * the PCH transcoder is on.
9073 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009074 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009075 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009076 pipe_config->has_pch_encoder = true;
9077
9078 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9079 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9080 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9081
9082 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9083 }
9084}
9085
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009086static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009087 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009088{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009089 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009090 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009091 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009092 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009093
Imre Deak17290502016-02-12 18:55:11 +02009094 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9095 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009096 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009097 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009098
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009099 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009100
Jani Nikulacf304292016-03-18 17:05:41 +02009101 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009102
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009103 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009104 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9105 WARN_ON(active);
9106 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009107 }
9108
Jani Nikulacf304292016-03-18 17:05:41 +02009109 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009110 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009111
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009112 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009113 haswell_get_ddi_port_state(crtc, pipe_config);
9114 intel_get_pipe_timings(crtc, pipe_config);
9115 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009116
Jani Nikulabc58be62016-03-18 17:05:39 +02009117 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009118
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009119 pipe_config->gamma_mode =
9120 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9121
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009122 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309123 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009124
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009125 pipe_config->scaler_state.scaler_id = -1;
9126 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9127 }
9128
Imre Deak17290502016-02-12 18:55:11 +02009129 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9130 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009131 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009132 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009133 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009134 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009135 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009136 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009137
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009138 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009139 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9140 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009141
Jani Nikula4d1de972016-03-18 17:05:42 +02009142 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9143 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009144 pipe_config->pixel_multiplier =
9145 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9146 } else {
9147 pipe_config->pixel_multiplier = 1;
9148 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009149
Imre Deak17290502016-02-12 18:55:11 +02009150out:
9151 for_each_power_domain(power_domain, power_domain_mask)
9152 intel_display_power_put(dev_priv, power_domain);
9153
Jani Nikulacf304292016-03-18 17:05:41 +02009154 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009155}
9156
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009157static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009158{
9159 struct drm_i915_private *dev_priv =
9160 to_i915(plane_state->base.plane->dev);
9161 const struct drm_framebuffer *fb = plane_state->base.fb;
9162 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9163 u32 base;
9164
9165 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9166 base = obj->phys_handle->busaddr;
9167 else
9168 base = intel_plane_ggtt_offset(plane_state);
9169
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009170 base += plane_state->main.offset;
9171
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009172 /* ILK+ do this automagically */
9173 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009174 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009175 base += (plane_state->base.crtc_h *
9176 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9177
9178 return base;
9179}
9180
Ville Syrjäläed270222017-03-27 21:55:36 +03009181static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9182{
9183 int x = plane_state->base.crtc_x;
9184 int y = plane_state->base.crtc_y;
9185 u32 pos = 0;
9186
9187 if (x < 0) {
9188 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9189 x = -x;
9190 }
9191 pos |= x << CURSOR_X_SHIFT;
9192
9193 if (y < 0) {
9194 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9195 y = -y;
9196 }
9197 pos |= y << CURSOR_Y_SHIFT;
9198
9199 return pos;
9200}
9201
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009202static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9203{
9204 const struct drm_mode_config *config =
9205 &plane_state->base.plane->dev->mode_config;
9206 int width = plane_state->base.crtc_w;
9207 int height = plane_state->base.crtc_h;
9208
9209 return width > 0 && width <= config->cursor_width &&
9210 height > 0 && height <= config->cursor_height;
9211}
9212
Ville Syrjälä659056f2017-03-27 21:55:39 +03009213static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9214 struct intel_plane_state *plane_state)
9215{
9216 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009217 int src_x, src_y;
9218 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009219 int ret;
9220
9221 ret = drm_plane_helper_check_state(&plane_state->base,
9222 &plane_state->clip,
9223 DRM_PLANE_HELPER_NO_SCALING,
9224 DRM_PLANE_HELPER_NO_SCALING,
9225 true, true);
9226 if (ret)
9227 return ret;
9228
9229 if (!fb)
9230 return 0;
9231
9232 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9233 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9234 return -EINVAL;
9235 }
9236
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009237 src_x = plane_state->base.src_x >> 16;
9238 src_y = plane_state->base.src_y >> 16;
9239
9240 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9241 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9242
9243 if (src_x != 0 || src_y != 0) {
9244 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9245 return -EINVAL;
9246 }
9247
9248 plane_state->main.offset = offset;
9249
Ville Syrjälä659056f2017-03-27 21:55:39 +03009250 return 0;
9251}
9252
Ville Syrjälä292889e2017-03-17 23:18:01 +02009253static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9254 const struct intel_plane_state *plane_state)
9255{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009256 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009257
Ville Syrjälä292889e2017-03-17 23:18:01 +02009258 return CURSOR_ENABLE |
9259 CURSOR_GAMMA_ENABLE |
9260 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009261 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009262}
9263
Ville Syrjälä659056f2017-03-27 21:55:39 +03009264static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9265{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009266 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009267
9268 /*
9269 * 845g/865g are only limited by the width of their cursors,
9270 * the height is arbitrary up to the precision of the register.
9271 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009272 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009273}
9274
9275static int i845_check_cursor(struct intel_plane *plane,
9276 struct intel_crtc_state *crtc_state,
9277 struct intel_plane_state *plane_state)
9278{
9279 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009280 int ret;
9281
9282 ret = intel_check_cursor(crtc_state, plane_state);
9283 if (ret)
9284 return ret;
9285
9286 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009287 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009288 return 0;
9289
9290 /* Check for which cursor types we support */
9291 if (!i845_cursor_size_ok(plane_state)) {
9292 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9293 plane_state->base.crtc_w,
9294 plane_state->base.crtc_h);
9295 return -EINVAL;
9296 }
9297
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009298 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009299 case 256:
9300 case 512:
9301 case 1024:
9302 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009303 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009304 default:
9305 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9306 fb->pitches[0]);
9307 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009308 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009309
Ville Syrjälä659056f2017-03-27 21:55:39 +03009310 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9311
9312 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009313}
9314
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009315static void i845_update_cursor(struct intel_plane *plane,
9316 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009317 const struct intel_plane_state *plane_state)
9318{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009319 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009320 u32 cntl = 0, base = 0, pos = 0, size = 0;
9321 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009322
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009323 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009324 unsigned int width = plane_state->base.crtc_w;
9325 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009326
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009327 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009328 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009329
9330 base = intel_cursor_base(plane_state);
9331 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009332 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009333
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009334 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9335
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009336 /* On these chipsets we can only modify the base/size/stride
9337 * whilst the cursor is disabled.
9338 */
9339 if (plane->cursor.base != base ||
9340 plane->cursor.size != size ||
9341 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009342 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009343 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009344 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009345 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009346 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009347
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009348 plane->cursor.base = base;
9349 plane->cursor.size = size;
9350 plane->cursor.cntl = cntl;
9351 } else {
9352 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009353 }
9354
Ville Syrjälä75343a42017-03-27 21:55:38 +03009355 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009356
9357 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9358}
9359
9360static void i845_disable_cursor(struct intel_plane *plane,
9361 struct intel_crtc *crtc)
9362{
9363 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009364}
9365
Ville Syrjälä292889e2017-03-17 23:18:01 +02009366static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9367 const struct intel_plane_state *plane_state)
9368{
9369 struct drm_i915_private *dev_priv =
9370 to_i915(plane_state->base.plane->dev);
9371 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009372 u32 cntl;
9373
9374 cntl = MCURSOR_GAMMA_ENABLE;
9375
9376 if (HAS_DDI(dev_priv))
9377 cntl |= CURSOR_PIPE_CSC_ENABLE;
9378
Ville Syrjäläd509e282017-03-27 21:55:32 +03009379 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009380
9381 switch (plane_state->base.crtc_w) {
9382 case 64:
9383 cntl |= CURSOR_MODE_64_ARGB_AX;
9384 break;
9385 case 128:
9386 cntl |= CURSOR_MODE_128_ARGB_AX;
9387 break;
9388 case 256:
9389 cntl |= CURSOR_MODE_256_ARGB_AX;
9390 break;
9391 default:
9392 MISSING_CASE(plane_state->base.crtc_w);
9393 return 0;
9394 }
9395
Robert Fossc2c446a2017-05-19 16:50:17 -04009396 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009397 cntl |= CURSOR_ROTATE_180;
9398
9399 return cntl;
9400}
9401
Ville Syrjälä659056f2017-03-27 21:55:39 +03009402static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009403{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009404 struct drm_i915_private *dev_priv =
9405 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009406 int width = plane_state->base.crtc_w;
9407 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009408
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009409 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009410 return false;
9411
Ville Syrjälä024faac2017-03-27 21:55:42 +03009412 /* Cursor width is limited to a few power-of-two sizes */
9413 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009414 case 256:
9415 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009416 case 64:
9417 break;
9418 default:
9419 return false;
9420 }
9421
Ville Syrjälädc41c152014-08-13 11:57:05 +03009422 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009423 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9424 * height from 8 lines up to the cursor width, when the
9425 * cursor is not rotated. Everything else requires square
9426 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009427 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009428 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009429 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009430 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009431 return false;
9432 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009433 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009434 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009435 }
9436
9437 return true;
9438}
9439
Ville Syrjälä659056f2017-03-27 21:55:39 +03009440static int i9xx_check_cursor(struct intel_plane *plane,
9441 struct intel_crtc_state *crtc_state,
9442 struct intel_plane_state *plane_state)
9443{
9444 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9445 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009446 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009447 int ret;
9448
9449 ret = intel_check_cursor(crtc_state, plane_state);
9450 if (ret)
9451 return ret;
9452
9453 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009454 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009455 return 0;
9456
9457 /* Check for which cursor types we support */
9458 if (!i9xx_cursor_size_ok(plane_state)) {
9459 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9460 plane_state->base.crtc_w,
9461 plane_state->base.crtc_h);
9462 return -EINVAL;
9463 }
9464
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009465 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9466 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9467 fb->pitches[0], plane_state->base.crtc_w);
9468 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009469 }
9470
9471 /*
9472 * There's something wrong with the cursor on CHV pipe C.
9473 * If it straddles the left edge of the screen then
9474 * moving it away from the edge or disabling it often
9475 * results in a pipe underrun, and often that can lead to
9476 * dead pipe (constant underrun reported, and it scans
9477 * out just a solid color). To recover from that, the
9478 * display power well must be turned off and on again.
9479 * Refuse the put the cursor into that compromised position.
9480 */
9481 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9482 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9483 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9484 return -EINVAL;
9485 }
9486
9487 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9488
9489 return 0;
9490}
9491
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009492static void i9xx_update_cursor(struct intel_plane *plane,
9493 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309494 const struct intel_plane_state *plane_state)
9495{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009496 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9497 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009498 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009499 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309500
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009501 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009502 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009503
Ville Syrjälä024faac2017-03-27 21:55:42 +03009504 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9505 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9506
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009507 base = intel_cursor_base(plane_state);
9508 pos = intel_cursor_position(plane_state);
9509 }
9510
9511 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9512
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009513 /*
9514 * On some platforms writing CURCNTR first will also
9515 * cause CURPOS to be armed by the CURBASE write.
9516 * Without the CURCNTR write the CURPOS write would
9517 * arm itself.
9518 *
9519 * CURCNTR and CUR_FBC_CTL are always
9520 * armed by the CURBASE write only.
9521 */
9522 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009523 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009524 plane->cursor.cntl != cntl) {
9525 I915_WRITE_FW(CURCNTR(pipe), cntl);
9526 if (HAS_CUR_FBC(dev_priv))
9527 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9528 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009529 I915_WRITE_FW(CURBASE(pipe), base);
9530
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009531 plane->cursor.base = base;
9532 plane->cursor.size = fbc_ctl;
9533 plane->cursor.cntl = cntl;
9534 } else {
9535 I915_WRITE_FW(CURPOS(pipe), pos);
9536 }
9537
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309538 POSTING_READ_FW(CURBASE(pipe));
9539
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009540 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009541}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009542
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009543static void i9xx_disable_cursor(struct intel_plane *plane,
9544 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009545{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009546 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009547}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009548
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009549
Jesse Barnes79e53942008-11-07 14:24:08 -08009550/* VESA 640x480x72Hz mode to set on the pipe */
9551static struct drm_display_mode load_detect_mode = {
9552 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9553 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9554};
9555
Daniel Vettera8bb6812014-02-10 18:00:39 +01009556struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009557intel_framebuffer_create(struct drm_i915_gem_object *obj,
9558 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009559{
9560 struct intel_framebuffer *intel_fb;
9561 int ret;
9562
9563 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009564 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009565 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009566
Chris Wilson24dbf512017-02-15 10:59:18 +00009567 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009568 if (ret)
9569 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009570
9571 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009572
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009573err:
9574 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009575 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009576}
9577
9578static u32
9579intel_framebuffer_pitch_for_width(int width, int bpp)
9580{
9581 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9582 return ALIGN(pitch, 64);
9583}
9584
9585static u32
9586intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9587{
9588 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009589 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009590}
9591
9592static struct drm_framebuffer *
9593intel_framebuffer_create_for_mode(struct drm_device *dev,
9594 struct drm_display_mode *mode,
9595 int depth, int bpp)
9596{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009597 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009598 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009599 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009600
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009601 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009602 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009603 if (IS_ERR(obj))
9604 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009605
9606 mode_cmd.width = mode->hdisplay;
9607 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009608 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9609 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009610 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009611
Chris Wilson24dbf512017-02-15 10:59:18 +00009612 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009613 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009614 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009615
9616 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009617}
9618
9619static struct drm_framebuffer *
9620mode_fits_in_fbdev(struct drm_device *dev,
9621 struct drm_display_mode *mode)
9622{
Daniel Vetter06957262015-08-10 13:34:08 +02009623#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009624 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009625 struct drm_i915_gem_object *obj;
9626 struct drm_framebuffer *fb;
9627
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009628 if (!dev_priv->fbdev)
9629 return NULL;
9630
9631 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009632 return NULL;
9633
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009634 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009635 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009636
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009637 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009638 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009639 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009640 return NULL;
9641
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009642 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009643 return NULL;
9644
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009645 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009646 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009647#else
9648 return NULL;
9649#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009650}
9651
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009652static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9653 struct drm_crtc *crtc,
9654 struct drm_display_mode *mode,
9655 struct drm_framebuffer *fb,
9656 int x, int y)
9657{
9658 struct drm_plane_state *plane_state;
9659 int hdisplay, vdisplay;
9660 int ret;
9661
9662 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9663 if (IS_ERR(plane_state))
9664 return PTR_ERR(plane_state);
9665
9666 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009667 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009668 else
9669 hdisplay = vdisplay = 0;
9670
9671 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9672 if (ret)
9673 return ret;
9674 drm_atomic_set_fb_for_plane(plane_state, fb);
9675 plane_state->crtc_x = 0;
9676 plane_state->crtc_y = 0;
9677 plane_state->crtc_w = hdisplay;
9678 plane_state->crtc_h = vdisplay;
9679 plane_state->src_x = x << 16;
9680 plane_state->src_y = y << 16;
9681 plane_state->src_w = hdisplay << 16;
9682 plane_state->src_h = vdisplay << 16;
9683
9684 return 0;
9685}
9686
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009687int intel_get_load_detect_pipe(struct drm_connector *connector,
9688 struct drm_display_mode *mode,
9689 struct intel_load_detect_pipe *old,
9690 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009691{
9692 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009693 struct intel_encoder *intel_encoder =
9694 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009695 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009696 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009697 struct drm_crtc *crtc = NULL;
9698 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009699 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009700 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009701 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009702 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009703 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009704 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009705 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009706
Chris Wilsond2dff872011-04-19 08:36:26 +01009707 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009708 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009709 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009710
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009711 old->restore_state = NULL;
9712
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009713 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009714
Jesse Barnes79e53942008-11-07 14:24:08 -08009715 /*
9716 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009717 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009718 * - if the connector already has an assigned crtc, use it (but make
9719 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009720 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009721 * - try to find the first unused crtc that can drive this connector,
9722 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009723 */
9724
9725 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009726 if (connector->state->crtc) {
9727 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009728
Rob Clark51fd3712013-11-19 12:10:12 -05009729 ret = drm_modeset_lock(&crtc->mutex, ctx);
9730 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009731 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009732
9733 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009734 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009735 }
9736
9737 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009738 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009739 i++;
9740 if (!(encoder->possible_crtcs & (1 << i)))
9741 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009742
9743 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9744 if (ret)
9745 goto fail;
9746
9747 if (possible_crtc->state->enable) {
9748 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009749 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009750 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009751
9752 crtc = possible_crtc;
9753 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009754 }
9755
9756 /*
9757 * If we didn't find an unused CRTC, don't use any.
9758 */
9759 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009760 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009761 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009762 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009763 }
9764
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009765found:
9766 intel_crtc = to_intel_crtc(crtc);
9767
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009768 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9769 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009770 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009771
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009772 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009773 restore_state = drm_atomic_state_alloc(dev);
9774 if (!state || !restore_state) {
9775 ret = -ENOMEM;
9776 goto fail;
9777 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009778
9779 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009780 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009781
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009782 connector_state = drm_atomic_get_connector_state(state, connector);
9783 if (IS_ERR(connector_state)) {
9784 ret = PTR_ERR(connector_state);
9785 goto fail;
9786 }
9787
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009788 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9789 if (ret)
9790 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009791
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009792 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9793 if (IS_ERR(crtc_state)) {
9794 ret = PTR_ERR(crtc_state);
9795 goto fail;
9796 }
9797
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009798 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009799
Chris Wilson64927112011-04-20 07:25:26 +01009800 if (!mode)
9801 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009802
Chris Wilsond2dff872011-04-19 08:36:26 +01009803 /* We need a framebuffer large enough to accommodate all accesses
9804 * that the plane may generate whilst we perform load detection.
9805 * We can not rely on the fbcon either being present (we get called
9806 * during its initialisation to detect all boot displays, or it may
9807 * not even exist) or that it is large enough to satisfy the
9808 * requested mode.
9809 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009810 fb = mode_fits_in_fbdev(dev, mode);
9811 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009812 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009813 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009814 } else
9815 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009816 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009817 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009818 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009819 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009820 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009821
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009822 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9823 if (ret)
9824 goto fail;
9825
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009826 drm_framebuffer_unreference(fb);
9827
9828 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9829 if (ret)
9830 goto fail;
9831
9832 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9833 if (!ret)
9834 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9835 if (!ret)
9836 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9837 if (ret) {
9838 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9839 goto fail;
9840 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009841
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009842 ret = drm_atomic_commit(state);
9843 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009844 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009845 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009846 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009847
9848 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009849 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009850
Jesse Barnes79e53942008-11-07 14:24:08 -08009851 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009852 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009853 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009854
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009855fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009856 if (state) {
9857 drm_atomic_state_put(state);
9858 state = NULL;
9859 }
9860 if (restore_state) {
9861 drm_atomic_state_put(restore_state);
9862 restore_state = NULL;
9863 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009864
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009865 if (ret == -EDEADLK)
9866 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009867
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009868 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009869}
9870
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009871void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009872 struct intel_load_detect_pipe *old,
9873 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009874{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009875 struct intel_encoder *intel_encoder =
9876 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009877 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009878 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009879 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009880
Chris Wilsond2dff872011-04-19 08:36:26 +01009881 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009882 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009883 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009884
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009885 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009886 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009887
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009888 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009889 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009890 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009891 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009892}
9893
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009894static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009895 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009896{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009897 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009898 u32 dpll = pipe_config->dpll_hw_state.dpll;
9899
9900 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009901 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009902 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009903 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009904 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009905 return 96000;
9906 else
9907 return 48000;
9908}
9909
Jesse Barnes79e53942008-11-07 14:24:08 -08009910/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009911static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009912 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009913{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009914 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009915 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009916 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009917 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009918 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009919 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009920 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009921 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009922
9923 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009924 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009925 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009926 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009927
9928 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009929 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009930 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9931 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009932 } else {
9933 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9934 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9935 }
9936
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009937 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009938 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009939 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9940 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009941 else
9942 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009943 DPLL_FPA01_P1_POST_DIV_SHIFT);
9944
9945 switch (dpll & DPLL_MODE_MASK) {
9946 case DPLLB_MODE_DAC_SERIAL:
9947 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9948 5 : 10;
9949 break;
9950 case DPLLB_MODE_LVDS:
9951 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9952 7 : 14;
9953 break;
9954 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009955 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009956 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009957 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009958 }
9959
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009960 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009961 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009962 else
Imre Deakdccbea32015-06-22 23:35:51 +03009963 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009964 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009965 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009966 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009967
9968 if (is_lvds) {
9969 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9970 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009971
9972 if (lvds & LVDS_CLKB_POWER_UP)
9973 clock.p2 = 7;
9974 else
9975 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009976 } else {
9977 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9978 clock.p1 = 2;
9979 else {
9980 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9981 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9982 }
9983 if (dpll & PLL_P2_DIVIDE_BY_4)
9984 clock.p2 = 4;
9985 else
9986 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009987 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009988
Imre Deakdccbea32015-06-22 23:35:51 +03009989 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009990 }
9991
Ville Syrjälä18442d02013-09-13 16:00:08 +03009992 /*
9993 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009994 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009995 * encoder's get_config() function.
9996 */
Imre Deakdccbea32015-06-22 23:35:51 +03009997 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009998}
9999
Ville Syrjälä6878da02013-09-13 15:59:11 +030010000int intel_dotclock_calculate(int link_freq,
10001 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010002{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010003 /*
10004 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010005 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010006 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010007 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010008 *
10009 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010010 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010011 */
10012
Ville Syrjälä6878da02013-09-13 15:59:11 +030010013 if (!m_n->link_n)
10014 return 0;
10015
10016 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10017}
10018
Ville Syrjälä18442d02013-09-13 16:00:08 +030010019static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010020 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010021{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010022 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010023
10024 /* read out port_clock from the DPLL */
10025 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010026
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010027 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010028 * In case there is an active pipe without active ports,
10029 * we may need some idea for the dotclock anyway.
10030 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010031 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010032 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010033 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010034 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010035}
10036
10037/** Returns the currently programmed mode of the given pipe. */
10038struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10039 struct drm_crtc *crtc)
10040{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010041 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010043 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010044 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010045 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010046 int htot = I915_READ(HTOTAL(cpu_transcoder));
10047 int hsync = I915_READ(HSYNC(cpu_transcoder));
10048 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10049 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010050 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010051
10052 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10053 if (!mode)
10054 return NULL;
10055
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010056 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10057 if (!pipe_config) {
10058 kfree(mode);
10059 return NULL;
10060 }
10061
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010062 /*
10063 * Construct a pipe_config sufficient for getting the clock info
10064 * back out of crtc_clock_get.
10065 *
10066 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10067 * to use a real value here instead.
10068 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010069 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10070 pipe_config->pixel_multiplier = 1;
10071 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10072 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10073 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10074 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010075
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010076 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010077 mode->hdisplay = (htot & 0xffff) + 1;
10078 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10079 mode->hsync_start = (hsync & 0xffff) + 1;
10080 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10081 mode->vdisplay = (vtot & 0xffff) + 1;
10082 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10083 mode->vsync_start = (vsync & 0xffff) + 1;
10084 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10085
10086 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010087
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010088 kfree(pipe_config);
10089
Jesse Barnes79e53942008-11-07 14:24:08 -080010090 return mode;
10091}
10092
10093static void intel_crtc_destroy(struct drm_crtc *crtc)
10094{
10095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010096 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010097 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010098
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010099 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010100 work = intel_crtc->flip_work;
10101 intel_crtc->flip_work = NULL;
10102 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010103
Daniel Vetter5a21b662016-05-24 17:13:53 +020010104 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010105 cancel_work_sync(&work->mmio_work);
10106 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010107 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010108 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010109
10110 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010111
Jesse Barnes79e53942008-11-07 14:24:08 -080010112 kfree(intel_crtc);
10113}
10114
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010115static void intel_unpin_work_fn(struct work_struct *__work)
10116{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010117 struct intel_flip_work *work =
10118 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010119 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10120 struct drm_device *dev = crtc->base.dev;
10121 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010122
Daniel Vetter5a21b662016-05-24 17:13:53 +020010123 if (is_mmio_work(work))
10124 flush_work(&work->mmio_work);
10125
10126 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010127 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010010128 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010129 mutex_unlock(&dev->struct_mutex);
10130
Chris Wilsone8a261e2016-07-20 13:31:49 +010010131 i915_gem_request_put(work->flip_queued_req);
10132
Chris Wilson5748b6a2016-08-04 16:32:38 +010010133 intel_frontbuffer_flip_complete(to_i915(dev),
10134 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010135 intel_fbc_post_update(crtc);
10136 drm_framebuffer_unreference(work->old_fb);
10137
10138 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10139 atomic_dec(&crtc->unpin_work_count);
10140
10141 kfree(work);
10142}
10143
10144/* Is 'a' after or equal to 'b'? */
10145static bool g4x_flip_count_after_eq(u32 a, u32 b)
10146{
10147 return !((a - b) & 0x80000000);
10148}
10149
10150static bool __pageflip_finished_cs(struct intel_crtc *crtc,
10151 struct intel_flip_work *work)
10152{
10153 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010154 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010155
Chris Wilson8af29b02016-09-09 14:11:47 +010010156 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010157 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010158
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010159 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010160 * The relevant registers doen't exist on pre-ctg.
10161 * As the flip done interrupt doesn't trigger for mmio
10162 * flips on gmch platforms, a flip count check isn't
10163 * really needed there. But since ctg has the registers,
10164 * include it in the check anyway.
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010165 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010166 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010167 return true;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010168
Daniel Vetter5a21b662016-05-24 17:13:53 +020010169 /*
10170 * BDW signals flip done immediately if the plane
10171 * is disabled, even if the plane enable is already
10172 * armed to occur at the next vblank :(
10173 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010174
Daniel Vetter5a21b662016-05-24 17:13:53 +020010175 /*
10176 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10177 * used the same base address. In that case the mmio flip might
10178 * have completed, but the CS hasn't even executed the flip yet.
10179 *
10180 * A flip count check isn't enough as the CS might have updated
10181 * the base address just after start of vblank, but before we
10182 * managed to process the interrupt. This means we'd complete the
10183 * CS flip too soon.
10184 *
10185 * Combining both checks should get us a good enough result. It may
10186 * still happen that the CS flip has been executed, but has not
10187 * yet actually completed. But in case the base address is the same
10188 * anyway, we don't really care.
10189 */
10190 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10191 crtc->flip_work->gtt_offset &&
10192 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10193 crtc->flip_work->flip_count);
10194}
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010195
Daniel Vetter5a21b662016-05-24 17:13:53 +020010196static bool
10197__pageflip_finished_mmio(struct intel_crtc *crtc,
10198 struct intel_flip_work *work)
10199{
10200 /*
10201 * MMIO work completes when vblank is different from
10202 * flip_queued_vblank.
10203 *
10204 * Reset counter value doesn't matter, this is handled by
10205 * i915_wait_request finishing early, so no need to handle
10206 * reset here.
10207 */
10208 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010209}
10210
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010211
10212static bool pageflip_finished(struct intel_crtc *crtc,
10213 struct intel_flip_work *work)
10214{
10215 if (!atomic_read(&work->pending))
10216 return false;
10217
10218 smp_rmb();
10219
Daniel Vetter5a21b662016-05-24 17:13:53 +020010220 if (is_mmio_work(work))
10221 return __pageflip_finished_mmio(crtc, work);
10222 else
10223 return __pageflip_finished_cs(crtc, work);
10224}
10225
10226void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10227{
Chris Wilson91c8a322016-07-05 10:40:23 +010010228 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010229 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010230 struct intel_flip_work *work;
10231 unsigned long flags;
10232
10233 /* Ignore early vblank irqs */
10234 if (!crtc)
10235 return;
10236
Daniel Vetterf3260382014-09-15 14:55:23 +020010237 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010238 * This is called both by irq handlers and the reset code (to complete
10239 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010240 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010241 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010242 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010243
10244 if (work != NULL &&
10245 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010246 pageflip_finished(crtc, work))
10247 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010248
10249 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010250}
10251
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010252void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010253{
Chris Wilson91c8a322016-07-05 10:40:23 +010010254 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010255 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010256 struct intel_flip_work *work;
10257 unsigned long flags;
10258
10259 /* Ignore early vblank irqs */
10260 if (!crtc)
10261 return;
10262
10263 /*
10264 * This is called both by irq handlers and the reset code (to complete
10265 * lost pageflips) so needs the full irqsave spinlocks.
10266 */
10267 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010268 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010269
Daniel Vetter5a21b662016-05-24 17:13:53 +020010270 if (work != NULL &&
10271 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010272 pageflip_finished(crtc, work))
10273 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010274
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010275 spin_unlock_irqrestore(&dev->event_lock, flags);
10276}
10277
Daniel Vetter5a21b662016-05-24 17:13:53 +020010278static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10279 struct intel_flip_work *work)
10280{
10281 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10282
10283 /* Ensure that the work item is consistent when activating it ... */
10284 smp_mb__before_atomic();
10285 atomic_set(&work->pending, 1);
10286}
10287
10288static int intel_gen2_queue_flip(struct drm_device *dev,
10289 struct drm_crtc *crtc,
10290 struct drm_framebuffer *fb,
10291 struct drm_i915_gem_object *obj,
10292 struct drm_i915_gem_request *req,
10293 uint32_t flags)
10294{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010296 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010297
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010298 cs = intel_ring_begin(req, 6);
10299 if (IS_ERR(cs))
10300 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010301
10302 /* Can't queue multiple flips, so wait for the previous
10303 * one to finish before executing the next.
10304 */
10305 if (intel_crtc->plane)
10306 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10307 else
10308 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010309 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10310 *cs++ = MI_NOOP;
10311 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10312 *cs++ = fb->pitches[0];
10313 *cs++ = intel_crtc->flip_work->gtt_offset;
10314 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010315
10316 return 0;
10317}
10318
10319static int intel_gen3_queue_flip(struct drm_device *dev,
10320 struct drm_crtc *crtc,
10321 struct drm_framebuffer *fb,
10322 struct drm_i915_gem_object *obj,
10323 struct drm_i915_gem_request *req,
10324 uint32_t flags)
10325{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010327 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010328
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010329 cs = intel_ring_begin(req, 6);
10330 if (IS_ERR(cs))
10331 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010332
10333 if (intel_crtc->plane)
10334 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10335 else
10336 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010337 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10338 *cs++ = MI_NOOP;
10339 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10340 *cs++ = fb->pitches[0];
10341 *cs++ = intel_crtc->flip_work->gtt_offset;
10342 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010343
10344 return 0;
10345}
10346
10347static int intel_gen4_queue_flip(struct drm_device *dev,
10348 struct drm_crtc *crtc,
10349 struct drm_framebuffer *fb,
10350 struct drm_i915_gem_object *obj,
10351 struct drm_i915_gem_request *req,
10352 uint32_t flags)
10353{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010354 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010356 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010357
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010358 cs = intel_ring_begin(req, 4);
10359 if (IS_ERR(cs))
10360 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010361
10362 /* i965+ uses the linear or tiled offsets from the
10363 * Display Registers (which do not change across a page-flip)
10364 * so we need only reprogram the base address.
10365 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010366 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10367 *cs++ = fb->pitches[0];
10368 *cs++ = intel_crtc->flip_work->gtt_offset |
10369 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010370
10371 /* XXX Enabling the panel-fitter across page-flip is so far
10372 * untested on non-native modes, so ignore it for now.
10373 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10374 */
10375 pf = 0;
10376 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010377 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010378
10379 return 0;
10380}
10381
10382static int intel_gen6_queue_flip(struct drm_device *dev,
10383 struct drm_crtc *crtc,
10384 struct drm_framebuffer *fb,
10385 struct drm_i915_gem_object *obj,
10386 struct drm_i915_gem_request *req,
10387 uint32_t flags)
10388{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010389 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010391 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010392
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010393 cs = intel_ring_begin(req, 4);
10394 if (IS_ERR(cs))
10395 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010396
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010397 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10398 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10399 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010400
10401 /* Contrary to the suggestions in the documentation,
10402 * "Enable Panel Fitter" does not seem to be required when page
10403 * flipping with a non-native mode, and worse causes a normal
10404 * modeset to fail.
10405 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10406 */
10407 pf = 0;
10408 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010409 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010410
10411 return 0;
10412}
10413
10414static int intel_gen7_queue_flip(struct drm_device *dev,
10415 struct drm_crtc *crtc,
10416 struct drm_framebuffer *fb,
10417 struct drm_i915_gem_object *obj,
10418 struct drm_i915_gem_request *req,
10419 uint32_t flags)
10420{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010421 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010423 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010424 int len, ret;
10425
10426 switch (intel_crtc->plane) {
10427 case PLANE_A:
10428 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10429 break;
10430 case PLANE_B:
10431 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10432 break;
10433 case PLANE_C:
10434 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10435 break;
10436 default:
10437 WARN_ONCE(1, "unknown plane in flip command\n");
10438 return -ENODEV;
10439 }
10440
10441 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010442 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010443 len += 6;
10444 /*
10445 * On Gen 8, SRM is now taking an extra dword to accommodate
10446 * 48bits addresses, and we need a NOOP for the batch size to
10447 * stay even.
10448 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010449 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010450 len += 2;
10451 }
10452
10453 /*
10454 * BSpec MI_DISPLAY_FLIP for IVB:
10455 * "The full packet must be contained within the same cache line."
10456 *
10457 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10458 * cacheline, if we ever start emitting more commands before
10459 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10460 * then do the cacheline alignment, and finally emit the
10461 * MI_DISPLAY_FLIP.
10462 */
10463 ret = intel_ring_cacheline_align(req);
10464 if (ret)
10465 return ret;
10466
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010467 cs = intel_ring_begin(req, len);
10468 if (IS_ERR(cs))
10469 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010470
10471 /* Unmask the flip-done completion message. Note that the bspec says that
10472 * we should do this for both the BCS and RCS, and that we must not unmask
10473 * more than one flip event at any time (or ensure that one flip message
10474 * can be sent by waiting for flip-done prior to queueing new flips).
10475 * Experimentation says that BCS works despite DERRMR masking all
10476 * flip-done completion events and that unmasking all planes at once
10477 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10478 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10479 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010480 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010481 *cs++ = MI_LOAD_REGISTER_IMM(1);
10482 *cs++ = i915_mmio_reg_offset(DERRMR);
10483 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10484 DERRMR_PIPEB_PRI_FLIP_DONE |
10485 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010486 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010487 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10488 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010489 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010490 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10491 *cs++ = i915_mmio_reg_offset(DERRMR);
10492 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010493 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010494 *cs++ = 0;
10495 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010496 }
10497 }
10498
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010499 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10500 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10501 *cs++ = intel_crtc->flip_work->gtt_offset;
10502 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010503
10504 return 0;
10505}
10506
10507static bool use_mmio_flip(struct intel_engine_cs *engine,
10508 struct drm_i915_gem_object *obj)
10509{
10510 /*
10511 * This is not being used for older platforms, because
10512 * non-availability of flip done interrupt forces us to use
10513 * CS flips. Older platforms derive flip done using some clever
10514 * tricks involving the flip_pending status bits and vblank irqs.
10515 * So using MMIO flips there would disrupt this mechanism.
10516 */
10517
10518 if (engine == NULL)
10519 return true;
10520
10521 if (INTEL_GEN(engine->i915) < 5)
10522 return false;
10523
10524 if (i915.use_mmio_flip < 0)
10525 return false;
10526 else if (i915.use_mmio_flip > 0)
10527 return true;
10528 else if (i915.enable_execlists)
10529 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010530
Chris Wilsond07f0e52016-10-28 13:58:44 +010010531 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010532}
10533
10534static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10535 unsigned int rotation,
10536 struct intel_flip_work *work)
10537{
10538 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010539 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010540 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10541 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010542 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010543
10544 ctl = I915_READ(PLANE_CTL(pipe, 0));
10545 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010546 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -070010547 case DRM_FORMAT_MOD_LINEAR:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010548 break;
10549 case I915_FORMAT_MOD_X_TILED:
10550 ctl |= PLANE_CTL_TILED_X;
10551 break;
10552 case I915_FORMAT_MOD_Y_TILED:
10553 ctl |= PLANE_CTL_TILED_Y;
10554 break;
10555 case I915_FORMAT_MOD_Yf_TILED:
10556 ctl |= PLANE_CTL_TILED_YF;
10557 break;
10558 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010559 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010560 }
10561
10562 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010563 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10564 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10565 */
10566 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10567 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10568
10569 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10570 POSTING_READ(PLANE_SURF(pipe, 0));
10571}
10572
10573static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10574 struct intel_flip_work *work)
10575{
10576 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010577 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010578 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010579 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10580 u32 dspcntr;
10581
10582 dspcntr = I915_READ(reg);
10583
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010584 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010585 dspcntr |= DISPPLANE_TILED;
10586 else
10587 dspcntr &= ~DISPPLANE_TILED;
10588
10589 I915_WRITE(reg, dspcntr);
10590
10591 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10592 POSTING_READ(DSPSURF(intel_crtc->plane));
10593}
10594
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010595static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010596{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010597 struct intel_flip_work *work =
10598 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010599 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10600 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10601 struct intel_framebuffer *intel_fb =
10602 to_intel_framebuffer(crtc->base.primary->fb);
10603 struct drm_i915_gem_object *obj = intel_fb->obj;
10604
Chris Wilsond07f0e52016-10-28 13:58:44 +010010605 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010606
10607 intel_pipe_update_start(crtc);
10608
10609 if (INTEL_GEN(dev_priv) >= 9)
10610 skl_do_mmio_flip(crtc, work->rotation, work);
10611 else
10612 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10613 ilk_do_mmio_flip(crtc, work);
10614
10615 intel_pipe_update_end(crtc, work);
10616}
10617
10618static int intel_default_queue_flip(struct drm_device *dev,
10619 struct drm_crtc *crtc,
10620 struct drm_framebuffer *fb,
10621 struct drm_i915_gem_object *obj,
10622 struct drm_i915_gem_request *req,
10623 uint32_t flags)
10624{
10625 return -ENODEV;
10626}
10627
10628static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10629 struct intel_crtc *intel_crtc,
10630 struct intel_flip_work *work)
10631{
10632 u32 addr, vblank;
10633
10634 if (!atomic_read(&work->pending))
10635 return false;
10636
10637 smp_rmb();
10638
10639 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10640 if (work->flip_ready_vblank == 0) {
10641 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010642 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010643 return false;
10644
10645 work->flip_ready_vblank = vblank;
10646 }
10647
10648 if (vblank - work->flip_ready_vblank < 3)
10649 return false;
10650
10651 /* Potential stall - if we see that the flip has happened,
10652 * assume a missed interrupt. */
10653 if (INTEL_GEN(dev_priv) >= 4)
10654 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10655 else
10656 addr = I915_READ(DSPADDR(intel_crtc->plane));
10657
10658 /* There is a potential issue here with a false positive after a flip
10659 * to the same address. We could address this by checking for a
10660 * non-incrementing frame counter.
10661 */
10662 return addr == work->gtt_offset;
10663}
10664
10665void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10666{
Chris Wilson91c8a322016-07-05 10:40:23 +010010667 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010668 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010669 struct intel_flip_work *work;
10670
10671 WARN_ON(!in_interrupt());
10672
10673 if (crtc == NULL)
10674 return;
10675
10676 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010677 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010678
10679 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010680 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010681 WARN_ONCE(1,
10682 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010683 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10684 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010685 work = NULL;
10686 }
10687
10688 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010689 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010690 intel_queue_rps_boost_for_request(work->flip_queued_req);
10691 spin_unlock(&dev->event_lock);
10692}
10693
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010694__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010695static int intel_crtc_page_flip(struct drm_crtc *crtc,
10696 struct drm_framebuffer *fb,
10697 struct drm_pending_vblank_event *event,
10698 uint32_t page_flip_flags)
10699{
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010700 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010701 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010702 struct drm_framebuffer *old_fb = crtc->primary->fb;
10703 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10705 struct drm_plane *primary = crtc->primary;
10706 enum pipe pipe = intel_crtc->pipe;
10707 struct intel_flip_work *work;
10708 struct intel_engine_cs *engine;
10709 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010710 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010711 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010712 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010713
Daniel Vetter5a21b662016-05-24 17:13:53 +020010714 /*
10715 * drm_mode_page_flip_ioctl() should already catch this, but double
10716 * check to be safe. In the future we may enable pageflipping from
10717 * a disabled primary plane.
10718 */
10719 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10720 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010721
Daniel Vetter5a21b662016-05-24 17:13:53 +020010722 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010723 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010724 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010725
Daniel Vetter5a21b662016-05-24 17:13:53 +020010726 /*
10727 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10728 * Note that pitch changes could also affect these register.
10729 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010730 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010731 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10732 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10733 return -EINVAL;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010734
Daniel Vetter5a21b662016-05-24 17:13:53 +020010735 if (i915_terminally_wedged(&dev_priv->gpu_error))
10736 goto out_hang;
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010737
Daniel Vetter5a21b662016-05-24 17:13:53 +020010738 work = kzalloc(sizeof(*work), GFP_KERNEL);
10739 if (work == NULL)
10740 return -ENOMEM;
10741
10742 work->event = event;
10743 work->crtc = crtc;
10744 work->old_fb = old_fb;
10745 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010746
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010747 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010748 if (ret)
10749 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010750
Daniel Vetter5a21b662016-05-24 17:13:53 +020010751 /* We borrow the event spin lock for protecting flip_work */
10752 spin_lock_irq(&dev->event_lock);
10753 if (intel_crtc->flip_work) {
10754 /* Before declaring the flip queue wedged, check if
10755 * the hardware completed the operation behind our backs.
10756 */
10757 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10758 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10759 page_flip_completed(intel_crtc);
10760 } else {
10761 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10762 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010763
Daniel Vetter5a21b662016-05-24 17:13:53 +020010764 drm_crtc_vblank_put(crtc);
10765 kfree(work);
10766 return -EBUSY;
10767 }
10768 }
10769 intel_crtc->flip_work = work;
10770 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010771
Daniel Vetter5a21b662016-05-24 17:13:53 +020010772 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10773 flush_workqueue(dev_priv->wq);
10774
10775 /* Reference the objects for the scheduled work. */
10776 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010777
10778 crtc->primary->fb = fb;
10779 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010780
Chris Wilson25dc5562016-07-20 13:31:52 +010010781 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010782
10783 ret = i915_mutex_lock_interruptible(dev);
10784 if (ret)
10785 goto cleanup;
10786
Chris Wilson8af29b02016-09-09 14:11:47 +010010787 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010788 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010789 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010790 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010791 }
10792
10793 atomic_inc(&intel_crtc->unpin_work_count);
10794
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010795 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010796 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10797
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010798 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010799 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010800 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010801 /* vlv: DISPLAY_FLIP fails to change tiling */
10802 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010803 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010804 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010805 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010806 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010807 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010808 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010809 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010810 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010811 }
10812
10813 mmio_flip = use_mmio_flip(engine, obj);
10814
Chris Wilson058d88c2016-08-15 10:49:06 +010010815 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10816 if (IS_ERR(vma)) {
10817 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010818 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010819 }
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010820
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010821 work->old_vma = to_intel_plane_state(primary->state)->vma;
10822 to_intel_plane_state(primary->state)->vma = vma;
10823
10824 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010825 work->rotation = crtc->primary->state->rotation;
10826
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010827 /*
10828 * There's the potential that the next frame will not be compatible with
10829 * FBC, so we want to call pre_update() before the actual page flip.
10830 * The problem is that pre_update() caches some information about the fb
10831 * object, so we want to do this only after the object is pinned. Let's
10832 * be on the safe side and do this immediately before scheduling the
10833 * flip.
10834 */
10835 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10836 to_intel_plane_state(primary->state));
10837
Daniel Vetter5a21b662016-05-24 17:13:53 +020010838 if (mmio_flip) {
10839 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010840 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010841 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010842 request = i915_gem_request_alloc(engine,
10843 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010844 if (IS_ERR(request)) {
10845 ret = PTR_ERR(request);
10846 goto cleanup_unpin;
10847 }
10848
Chris Wilsona2bc4692016-09-09 14:11:56 +010010849 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010850 if (ret)
10851 goto cleanup_request;
10852
Daniel Vetter5a21b662016-05-24 17:13:53 +020010853 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10854 page_flip_flags);
10855 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010856 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010857
10858 intel_mark_page_flip_active(intel_crtc, work);
10859
Chris Wilson8e637172016-08-02 22:50:26 +010010860 work->flip_queued_req = i915_gem_request_get(request);
Chris Wilsone642c852017-03-17 11:47:09 +000010861 i915_add_request(request);
Maarten Lankhorst143f73b32016-05-17 15:07:54 +020010862 }
10863
Chris Wilson92117f02016-11-28 14:36:48 +000010864 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010865 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10866 to_intel_plane(primary)->frontbuffer_bit);
10867 mutex_unlock(&dev->struct_mutex);
10868
Chris Wilson5748b6a2016-08-04 16:32:38 +010010869 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010870 to_intel_plane(primary)->frontbuffer_bit);
10871
10872 trace_i915_flip_request(intel_crtc->plane, obj);
10873
10874 return 0;
10875
Chris Wilson8e637172016-08-02 22:50:26 +010010876cleanup_request:
Chris Wilsone642c852017-03-17 11:47:09 +000010877 i915_add_request(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010878cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010879 to_intel_plane_state(primary->state)->vma = work->old_vma;
10880 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010881cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010882 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010883unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010884 mutex_unlock(&dev->struct_mutex);
10885cleanup:
10886 crtc->primary->fb = old_fb;
10887 update_state_fb(crtc->primary);
10888
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010889 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010890 drm_framebuffer_unreference(work->old_fb);
10891
10892 spin_lock_irq(&dev->event_lock);
10893 intel_crtc->flip_work = NULL;
10894 spin_unlock_irq(&dev->event_lock);
10895
10896 drm_crtc_vblank_put(crtc);
10897free_work:
10898 kfree(work);
10899
10900 if (ret == -EIO) {
10901 struct drm_atomic_state *state;
10902 struct drm_plane_state *plane_state;
10903
10904out_hang:
10905 state = drm_atomic_state_alloc(dev);
10906 if (!state)
10907 return -ENOMEM;
Daniel Vetterb260ac32017-04-03 10:32:52 +020010908 state->acquire_ctx = dev->mode_config.acquire_ctx;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010909
10910retry:
10911 plane_state = drm_atomic_get_plane_state(state, primary);
10912 ret = PTR_ERR_OR_ZERO(plane_state);
10913 if (!ret) {
10914 drm_atomic_set_fb_for_plane(plane_state, fb);
10915
10916 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10917 if (!ret)
10918 ret = drm_atomic_commit(state);
10919 }
10920
10921 if (ret == -EDEADLK) {
10922 drm_modeset_backoff(state->acquire_ctx);
10923 drm_atomic_state_clear(state);
10924 goto retry;
10925 }
10926
Chris Wilson08536952016-10-14 13:18:18 +010010927 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010928
10929 if (ret == 0 && event) {
10930 spin_lock_irq(&dev->event_lock);
10931 drm_crtc_send_vblank_event(crtc, event);
10932 spin_unlock_irq(&dev->event_lock);
10933 }
10934 }
10935 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010936}
10937
Daniel Vetter5a21b662016-05-24 17:13:53 +020010938
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010939/**
10940 * intel_wm_need_update - Check whether watermarks need updating
10941 * @plane: drm plane
10942 * @state: new plane state
10943 *
10944 * Check current plane state versus the new one to determine whether
10945 * watermarks need to be recalculated.
10946 *
10947 * Returns true or false.
10948 */
10949static bool intel_wm_need_update(struct drm_plane *plane,
10950 struct drm_plane_state *state)
10951{
Matt Roperd21fbe82015-09-24 15:53:12 -070010952 struct intel_plane_state *new = to_intel_plane_state(state);
10953 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10954
10955 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010956 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010957 return true;
10958
10959 if (!cur->base.fb || !new->base.fb)
10960 return false;
10961
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010962 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010963 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010964 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10965 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10966 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10967 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010968 return true;
10969
10970 return false;
10971}
10972
Matt Roperd21fbe82015-09-24 15:53:12 -070010973static bool needs_scaling(struct intel_plane_state *state)
10974{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010975 int src_w = drm_rect_width(&state->base.src) >> 16;
10976 int src_h = drm_rect_height(&state->base.src) >> 16;
10977 int dst_w = drm_rect_width(&state->base.dst);
10978 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010979
10980 return (src_w != dst_w || src_h != dst_h);
10981}
10982
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010983int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10984 struct drm_plane_state *plane_state)
10985{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010986 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010987 struct drm_crtc *crtc = crtc_state->crtc;
10988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010989 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010990 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010991 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010992 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010993 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010994 bool mode_changed = needs_modeset(crtc_state);
10995 bool was_crtc_enabled = crtc->state->active;
10996 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010997 bool turn_off, turn_on, visible, was_visible;
10998 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010999 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011000
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011001 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011002 ret = skl_update_scaler_plane(
11003 to_intel_crtc_state(crtc_state),
11004 to_intel_plane_state(plane_state));
11005 if (ret)
11006 return ret;
11007 }
11008
Ville Syrjälä936e71e2016-07-26 19:06:59 +030011009 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010011010 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011011
11012 if (!was_crtc_enabled && WARN_ON(was_visible))
11013 was_visible = false;
11014
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011015 /*
11016 * Visibility is calculated as if the crtc was on, but
11017 * after scaler setup everything depends on it being off
11018 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011019 *
11020 * FIXME this is wrong for watermarks. Watermarks should also
11021 * be computed as if the pipe would be active. Perhaps move
11022 * per-plane wm computation to the .check_plane() hook, and
11023 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011024 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011025 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010011026 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011027 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
11028 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011029
11030 if (!was_visible && !visible)
11031 return 0;
11032
Maarten Lankhorste8861672016-02-24 11:24:26 +010011033 if (fb != old_plane_state->base.fb)
11034 pipe_config->fb_changed = true;
11035
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011036 turn_off = was_visible && (!visible || mode_changed);
11037 turn_on = visible && (!was_visible || mode_changed);
11038
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011039 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011040 intel_crtc->base.base.id, intel_crtc->base.name,
11041 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011042 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011043
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011044 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011045 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011046 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011047 turn_off, turn_on, mode_changed);
11048
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011049 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011050 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011051 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011052
11053 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011054 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011055 pipe_config->disable_cxsr = true;
11056 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011057 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011058 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011059
Ville Syrjälä852eb002015-06-24 22:00:07 +030011060 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011061 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011062 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011063 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011064 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011065 /* FIXME bollocks */
11066 pipe_config->update_wm_pre = true;
11067 pipe_config->update_wm_post = true;
11068 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030011069 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011070
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011071 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011072 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011073
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011074 /*
11075 * WaCxSRDisabledForSpriteScaling:ivb
11076 *
11077 * cstate->update_wm was already set above, so this flag will
11078 * take effect when we commit and program watermarks.
11079 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011080 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011081 needs_scaling(to_intel_plane_state(plane_state)) &&
11082 !needs_scaling(old_plane_state))
11083 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011084
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011085 return 0;
11086}
11087
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011088static bool encoders_cloneable(const struct intel_encoder *a,
11089 const struct intel_encoder *b)
11090{
11091 /* masks could be asymmetric, so check both ways */
11092 return a == b || (a->cloneable & (1 << b->type) &&
11093 b->cloneable & (1 << a->type));
11094}
11095
11096static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11097 struct intel_crtc *crtc,
11098 struct intel_encoder *encoder)
11099{
11100 struct intel_encoder *source_encoder;
11101 struct drm_connector *connector;
11102 struct drm_connector_state *connector_state;
11103 int i;
11104
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011105 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011106 if (connector_state->crtc != &crtc->base)
11107 continue;
11108
11109 source_encoder =
11110 to_intel_encoder(connector_state->best_encoder);
11111 if (!encoders_cloneable(encoder, source_encoder))
11112 return false;
11113 }
11114
11115 return true;
11116}
11117
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011118static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11119 struct drm_crtc_state *crtc_state)
11120{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011121 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011122 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011124 struct intel_crtc_state *pipe_config =
11125 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011126 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011127 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011128 bool mode_changed = needs_modeset(crtc_state);
11129
Ville Syrjälä852eb002015-06-24 22:00:07 +030011130 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011131 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011132
Maarten Lankhorstad421372015-06-15 12:33:42 +020011133 if (mode_changed && crtc_state->enable &&
11134 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011135 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011136 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11137 pipe_config);
11138 if (ret)
11139 return ret;
11140 }
11141
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011142 if (crtc_state->color_mgmt_changed) {
11143 ret = intel_color_check(crtc, crtc_state);
11144 if (ret)
11145 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010011146
11147 /*
11148 * Changing color management on Intel hardware is
11149 * handled as part of planes update.
11150 */
11151 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011152 }
11153
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011154 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011155 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011156 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011157 if (ret) {
11158 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011159 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011160 }
11161 }
11162
11163 if (dev_priv->display.compute_intermediate_wm &&
11164 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11165 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11166 return 0;
11167
11168 /*
11169 * Calculate 'intermediate' watermarks that satisfy both the
11170 * old state and the new state. We can program these
11171 * immediately.
11172 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011173 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080011174 intel_crtc,
11175 pipe_config);
11176 if (ret) {
11177 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11178 return ret;
11179 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011180 } else if (dev_priv->display.compute_intermediate_wm) {
11181 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11182 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011183 }
11184
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011185 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011186 if (mode_changed)
11187 ret = skl_update_scaler_crtc(pipe_config);
11188
11189 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053011190 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
11191 pipe_config);
11192 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011193 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011194 pipe_config);
11195 }
11196
11197 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011198}
11199
Jani Nikula65b38e02015-04-13 11:26:56 +030011200static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011201 .atomic_begin = intel_begin_crtc_commit,
11202 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011203 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011204};
11205
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011206static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11207{
11208 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011209 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011210
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011211 drm_connector_list_iter_begin(dev, &conn_iter);
11212 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011213 if (connector->base.state->crtc)
11214 drm_connector_unreference(&connector->base);
11215
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011216 if (connector->base.encoder) {
11217 connector->base.state->best_encoder =
11218 connector->base.encoder;
11219 connector->base.state->crtc =
11220 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011221
11222 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011223 } else {
11224 connector->base.state->best_encoder = NULL;
11225 connector->base.state->crtc = NULL;
11226 }
11227 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011228 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011229}
11230
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011231static void
Robin Schroereba905b2014-05-18 02:24:50 +020011232connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011233 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011234{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011235 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011236 int bpp = pipe_config->pipe_bpp;
11237
11238 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011239 connector->base.base.id,
11240 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011241
11242 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011243 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011244 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011245 bpp, info->bpc * 3);
11246 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011247 }
11248
Mario Kleiner196f9542016-07-06 12:05:45 +020011249 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011250 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011251 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11252 bpp);
11253 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011254 }
11255}
11256
11257static int
11258compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011259 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011260{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011261 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011262 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011263 struct drm_connector *connector;
11264 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011265 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011266
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011267 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11268 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011269 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011270 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011271 bpp = 12*3;
11272 else
11273 bpp = 8*3;
11274
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011275
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011276 pipe_config->pipe_bpp = bpp;
11277
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011278 state = pipe_config->base.state;
11279
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011280 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011281 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011282 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011283 continue;
11284
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011285 connected_sink_compute_bpp(to_intel_connector(connector),
11286 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011287 }
11288
11289 return bpp;
11290}
11291
Daniel Vetter644db712013-09-19 14:53:58 +020011292static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11293{
11294 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11295 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011296 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011297 mode->crtc_hdisplay, mode->crtc_hsync_start,
11298 mode->crtc_hsync_end, mode->crtc_htotal,
11299 mode->crtc_vdisplay, mode->crtc_vsync_start,
11300 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11301}
11302
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011303static inline void
11304intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011305 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011306{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011307 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11308 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011309 m_n->gmch_m, m_n->gmch_n,
11310 m_n->link_m, m_n->link_n, m_n->tu);
11311}
11312
Daniel Vetterc0b03412013-05-28 12:05:54 +020011313static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011314 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011315 const char *context)
11316{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011317 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011318 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011319 struct drm_plane *plane;
11320 struct intel_plane *intel_plane;
11321 struct intel_plane_state *state;
11322 struct drm_framebuffer *fb;
11323
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011324 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11325 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011326
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011327 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11328 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011329 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011330
11331 if (pipe_config->has_pch_encoder)
11332 intel_dump_m_n_config(pipe_config, "fdi",
11333 pipe_config->fdi_lanes,
11334 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011335
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011336 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011337 intel_dump_m_n_config(pipe_config, "dp m_n",
11338 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011339 if (pipe_config->has_drrs)
11340 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11341 pipe_config->lane_count,
11342 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011343 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011344
Daniel Vetter55072d12014-11-20 16:10:28 +010011345 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011346 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011347
Daniel Vetterc0b03412013-05-28 12:05:54 +020011348 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011349 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011350 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011351 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11352 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011353 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011354 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011355 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11356 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011357
11358 if (INTEL_GEN(dev_priv) >= 9)
11359 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11360 crtc->num_scalers,
11361 pipe_config->scaler_state.scaler_users,
11362 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011363
11364 if (HAS_GMCH_DISPLAY(dev_priv))
11365 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11366 pipe_config->gmch_pfit.control,
11367 pipe_config->gmch_pfit.pgm_ratios,
11368 pipe_config->gmch_pfit.lvds_border_bits);
11369 else
11370 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11371 pipe_config->pch_pfit.pos,
11372 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011373 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011374
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011375 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11376 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011377
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011378 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011379
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011380 DRM_DEBUG_KMS("planes on this crtc\n");
11381 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011382 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011383 intel_plane = to_intel_plane(plane);
11384 if (intel_plane->pipe != crtc->pipe)
11385 continue;
11386
11387 state = to_intel_plane_state(plane->state);
11388 fb = state->base.fb;
11389 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011390 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11391 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011392 continue;
11393 }
11394
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011395 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11396 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011397 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011398 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011399 if (INTEL_GEN(dev_priv) >= 9)
11400 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11401 state->scaler_id,
11402 state->base.src.x1 >> 16,
11403 state->base.src.y1 >> 16,
11404 drm_rect_width(&state->base.src) >> 16,
11405 drm_rect_height(&state->base.src) >> 16,
11406 state->base.dst.x1, state->base.dst.y1,
11407 drm_rect_width(&state->base.dst),
11408 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011409 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011410}
11411
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011412static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011413{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011414 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011415 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011416 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011417 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011418
11419 /*
11420 * Walk the connector list instead of the encoder
11421 * list to detect the problem on ddi platforms
11422 * where there's just one encoder per digital port.
11423 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011424 drm_for_each_connector(connector, dev) {
11425 struct drm_connector_state *connector_state;
11426 struct intel_encoder *encoder;
11427
11428 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11429 if (!connector_state)
11430 connector_state = connector->state;
11431
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011432 if (!connector_state->best_encoder)
11433 continue;
11434
11435 encoder = to_intel_encoder(connector_state->best_encoder);
11436
11437 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011438
11439 switch (encoder->type) {
11440 unsigned int port_mask;
11441 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011442 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011443 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011444 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011445 case INTEL_OUTPUT_HDMI:
11446 case INTEL_OUTPUT_EDP:
11447 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11448
11449 /* the same port mustn't appear more than once */
11450 if (used_ports & port_mask)
11451 return false;
11452
11453 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011454 break;
11455 case INTEL_OUTPUT_DP_MST:
11456 used_mst_ports |=
11457 1 << enc_to_mst(&encoder->base)->primary->port;
11458 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011459 default:
11460 break;
11461 }
11462 }
11463
Ville Syrjälä477321e2016-07-28 17:50:40 +030011464 /* can't mix MST and SST/HDMI on the same port */
11465 if (used_ports & used_mst_ports)
11466 return false;
11467
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011468 return true;
11469}
11470
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011471static void
11472clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11473{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011474 struct drm_i915_private *dev_priv =
11475 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011476 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011477 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011478 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011479 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011480 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011481
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011482 /* FIXME: before the switch to atomic started, a new pipe_config was
11483 * kzalloc'd. Code that depends on any field being zero should be
11484 * fixed, so that the crtc_state can be safely duplicated. For now,
11485 * only fields that are know to not cause problems are preserved. */
11486
Chandra Konduru663a3642015-04-07 15:28:41 -070011487 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011488 shared_dpll = crtc_state->shared_dpll;
11489 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011490 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011491 if (IS_G4X(dev_priv) ||
11492 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011493 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011494
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011495 /* Keep base drm_crtc_state intact, only clear our extended struct */
11496 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11497 memset(&crtc_state->base + 1, 0,
11498 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011499
Chandra Konduru663a3642015-04-07 15:28:41 -070011500 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011501 crtc_state->shared_dpll = shared_dpll;
11502 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011503 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011504 if (IS_G4X(dev_priv) ||
11505 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011506 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011507}
11508
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011509static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011510intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011511 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011512{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011513 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011514 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011515 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011516 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011517 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011518 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011519 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011520
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011521 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011522
Daniel Vettere143a212013-07-04 12:01:15 +020011523 pipe_config->cpu_transcoder =
11524 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011525
Imre Deak2960bc92013-07-30 13:36:32 +030011526 /*
11527 * Sanitize sync polarity flags based on requested ones. If neither
11528 * positive or negative polarity is requested, treat this as meaning
11529 * negative polarity.
11530 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011531 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011532 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011533 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011534
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011535 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011536 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011537 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011538
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011539 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11540 pipe_config);
11541 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011542 goto fail;
11543
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011544 /*
11545 * Determine the real pipe dimensions. Note that stereo modes can
11546 * increase the actual pipe size due to the frame doubling and
11547 * insertion of additional space for blanks between the frame. This
11548 * is stored in the crtc timings. We use the requested mode to do this
11549 * computation to clearly distinguish it from the adjusted mode, which
11550 * can be changed by the connectors in the below retry loop.
11551 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011552 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011553 &pipe_config->pipe_src_w,
11554 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011555
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011556 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011557 if (connector_state->crtc != crtc)
11558 continue;
11559
11560 encoder = to_intel_encoder(connector_state->best_encoder);
11561
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011562 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11563 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11564 goto fail;
11565 }
11566
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011567 /*
11568 * Determine output_types before calling the .compute_config()
11569 * hooks so that the hooks can use this information safely.
11570 */
11571 pipe_config->output_types |= 1 << encoder->type;
11572 }
11573
Daniel Vettere29c22c2013-02-21 00:00:16 +010011574encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011575 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011576 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011577 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011578
Daniel Vetter135c81b2013-07-21 21:37:09 +020011579 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011580 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11581 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011582
Daniel Vetter7758a112012-07-08 19:40:39 +020011583 /* Pass our mode to the connectors and the CRTC to give them a chance to
11584 * adjust it according to limitations or connector properties, and also
11585 * a chance to reject the mode entirely.
11586 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011587 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011588 if (connector_state->crtc != crtc)
11589 continue;
11590
11591 encoder = to_intel_encoder(connector_state->best_encoder);
11592
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011593 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011594 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011595 goto fail;
11596 }
11597 }
11598
Daniel Vetterff9a6752013-06-01 17:16:21 +020011599 /* Set default port clock if not overwritten by the encoder. Needs to be
11600 * done afterwards in case the encoder adjusts the mode. */
11601 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011602 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011603 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011604
Daniel Vettera43f6e02013-06-07 23:10:32 +020011605 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011606 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011607 DRM_DEBUG_KMS("CRTC fixup failed\n");
11608 goto fail;
11609 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011610
11611 if (ret == RETRY) {
11612 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11613 ret = -EINVAL;
11614 goto fail;
11615 }
11616
11617 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11618 retry = false;
11619 goto encoder_retry;
11620 }
11621
Daniel Vettere8fa4272015-08-12 11:43:34 +020011622 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011623 * only enable it on 6bpc panels and when its not a compliance
11624 * test requesting 6bpc video pattern.
11625 */
11626 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11627 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011628 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011629 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011630
Daniel Vetter7758a112012-07-08 19:40:39 +020011631fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011632 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011633}
11634
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011635static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011636intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011637{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011638 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011639 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011640 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011641
Ville Syrjälä76688512014-01-10 11:28:06 +020011642 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011643 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11644 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011645
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011646 /*
11647 * Update legacy state to satisfy fbc code. This can
11648 * be removed when fbc uses the atomic state.
11649 */
11650 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11651 struct drm_plane_state *plane_state = crtc->primary->state;
11652
11653 crtc->primary->fb = plane_state->fb;
11654 crtc->x = plane_state->src_x >> 16;
11655 crtc->y = plane_state->src_y >> 16;
11656 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011657 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011658}
11659
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011660static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011661{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011662 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011663
11664 if (clock1 == clock2)
11665 return true;
11666
11667 if (!clock1 || !clock2)
11668 return false;
11669
11670 diff = abs(clock1 - clock2);
11671
11672 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11673 return true;
11674
11675 return false;
11676}
11677
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011678static bool
11679intel_compare_m_n(unsigned int m, unsigned int n,
11680 unsigned int m2, unsigned int n2,
11681 bool exact)
11682{
11683 if (m == m2 && n == n2)
11684 return true;
11685
11686 if (exact || !m || !n || !m2 || !n2)
11687 return false;
11688
11689 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11690
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011691 if (n > n2) {
11692 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011693 m2 <<= 1;
11694 n2 <<= 1;
11695 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011696 } else if (n < n2) {
11697 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011698 m <<= 1;
11699 n <<= 1;
11700 }
11701 }
11702
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011703 if (n != n2)
11704 return false;
11705
11706 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011707}
11708
11709static bool
11710intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11711 struct intel_link_m_n *m2_n2,
11712 bool adjust)
11713{
11714 if (m_n->tu == m2_n2->tu &&
11715 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11716 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11717 intel_compare_m_n(m_n->link_m, m_n->link_n,
11718 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11719 if (adjust)
11720 *m2_n2 = *m_n;
11721
11722 return true;
11723 }
11724
11725 return false;
11726}
11727
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011728static void __printf(3, 4)
11729pipe_config_err(bool adjust, const char *name, const char *format, ...)
11730{
11731 char *level;
11732 unsigned int category;
11733 struct va_format vaf;
11734 va_list args;
11735
11736 if (adjust) {
11737 level = KERN_DEBUG;
11738 category = DRM_UT_KMS;
11739 } else {
11740 level = KERN_ERR;
11741 category = DRM_UT_NONE;
11742 }
11743
11744 va_start(args, format);
11745 vaf.fmt = format;
11746 vaf.va = &args;
11747
11748 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11749
11750 va_end(args);
11751}
11752
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011753static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011754intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011755 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011756 struct intel_crtc_state *pipe_config,
11757 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011758{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011759 bool ret = true;
11760
Daniel Vetter66e985c2013-06-05 13:34:20 +020011761#define PIPE_CONF_CHECK_X(name) \
11762 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011763 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011764 "(expected 0x%08x, found 0x%08x)\n", \
11765 current_config->name, \
11766 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011767 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011768 }
11769
Daniel Vetter08a24032013-04-19 11:25:34 +020011770#define PIPE_CONF_CHECK_I(name) \
11771 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011772 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011773 "(expected %i, found %i)\n", \
11774 current_config->name, \
11775 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011776 ret = false; \
11777 }
11778
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011779#define PIPE_CONF_CHECK_P(name) \
11780 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011781 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011782 "(expected %p, found %p)\n", \
11783 current_config->name, \
11784 pipe_config->name); \
11785 ret = false; \
11786 }
11787
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011788#define PIPE_CONF_CHECK_M_N(name) \
11789 if (!intel_compare_link_m_n(&current_config->name, \
11790 &pipe_config->name,\
11791 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011792 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011793 "(expected tu %i gmch %i/%i link %i/%i, " \
11794 "found tu %i, gmch %i/%i link %i/%i)\n", \
11795 current_config->name.tu, \
11796 current_config->name.gmch_m, \
11797 current_config->name.gmch_n, \
11798 current_config->name.link_m, \
11799 current_config->name.link_n, \
11800 pipe_config->name.tu, \
11801 pipe_config->name.gmch_m, \
11802 pipe_config->name.gmch_n, \
11803 pipe_config->name.link_m, \
11804 pipe_config->name.link_n); \
11805 ret = false; \
11806 }
11807
Daniel Vetter55c561a2016-03-30 11:34:36 +020011808/* This is required for BDW+ where there is only one set of registers for
11809 * switching between high and low RR.
11810 * This macro can be used whenever a comparison has to be made between one
11811 * hw state and multiple sw state variables.
11812 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011813#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11814 if (!intel_compare_link_m_n(&current_config->name, \
11815 &pipe_config->name, adjust) && \
11816 !intel_compare_link_m_n(&current_config->alt_name, \
11817 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011818 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011819 "(expected tu %i gmch %i/%i link %i/%i, " \
11820 "or tu %i gmch %i/%i link %i/%i, " \
11821 "found tu %i, gmch %i/%i link %i/%i)\n", \
11822 current_config->name.tu, \
11823 current_config->name.gmch_m, \
11824 current_config->name.gmch_n, \
11825 current_config->name.link_m, \
11826 current_config->name.link_n, \
11827 current_config->alt_name.tu, \
11828 current_config->alt_name.gmch_m, \
11829 current_config->alt_name.gmch_n, \
11830 current_config->alt_name.link_m, \
11831 current_config->alt_name.link_n, \
11832 pipe_config->name.tu, \
11833 pipe_config->name.gmch_m, \
11834 pipe_config->name.gmch_n, \
11835 pipe_config->name.link_m, \
11836 pipe_config->name.link_n); \
11837 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011838 }
11839
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011840#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11841 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011842 pipe_config_err(adjust, __stringify(name), \
11843 "(%x) (expected %i, found %i)\n", \
11844 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011845 current_config->name & (mask), \
11846 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011847 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011848 }
11849
Ville Syrjälä5e550652013-09-06 23:29:07 +030011850#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11851 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011852 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011853 "(expected %i, found %i)\n", \
11854 current_config->name, \
11855 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011856 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011857 }
11858
Daniel Vetterbb760062013-06-06 14:55:52 +020011859#define PIPE_CONF_QUIRK(quirk) \
11860 ((current_config->quirks | pipe_config->quirks) & (quirk))
11861
Daniel Vettereccb1402013-05-22 00:50:22 +020011862 PIPE_CONF_CHECK_I(cpu_transcoder);
11863
Daniel Vetter08a24032013-04-19 11:25:34 +020011864 PIPE_CONF_CHECK_I(has_pch_encoder);
11865 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011866 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011867
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011868 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011869 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011870
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011871 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011872 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011873
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011874 if (current_config->has_drrs)
11875 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11876 } else
11877 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011878
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011879 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011880
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011881 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11882 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11883 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11884 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11885 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11886 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011887
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011888 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11889 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11890 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11891 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11892 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11893 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011894
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011895 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020011896 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011897 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011898 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011899 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011900
11901 PIPE_CONF_CHECK_I(hdmi_scrambling);
11902 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011903 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011904
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011905 PIPE_CONF_CHECK_I(has_audio);
11906
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011907 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011908 DRM_MODE_FLAG_INTERLACE);
11909
Daniel Vetterbb760062013-06-06 14:55:52 +020011910 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011911 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011912 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011913 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011914 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011915 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011916 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011917 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011918 DRM_MODE_FLAG_NVSYNC);
11919 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011920
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011921 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011922 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011923 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011924 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011925 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011926
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011927 if (!adjust) {
11928 PIPE_CONF_CHECK_I(pipe_src_w);
11929 PIPE_CONF_CHECK_I(pipe_src_h);
11930
11931 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11932 if (current_config->pch_pfit.enabled) {
11933 PIPE_CONF_CHECK_X(pch_pfit.pos);
11934 PIPE_CONF_CHECK_X(pch_pfit.size);
11935 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011936
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011937 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011938 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011939 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011940
Jesse Barnese59150d2014-01-07 13:30:45 -080011941 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011942 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011943 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011944
Ville Syrjälä282740f2013-09-04 18:30:03 +030011945 PIPE_CONF_CHECK_I(double_wide);
11946
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011947 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011948 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011949 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011950 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11951 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011952 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011953 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011954 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11955 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11956 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011957
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011958 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11959 PIPE_CONF_CHECK_X(dsi_pll.div);
11960
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011961 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011962 PIPE_CONF_CHECK_I(pipe_bpp);
11963
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011964 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011965 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011966
Daniel Vetter66e985c2013-06-05 13:34:20 +020011967#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011968#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011969#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011970#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011971#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011972#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011973
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011974 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011975}
11976
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011977static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11978 const struct intel_crtc_state *pipe_config)
11979{
11980 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011981 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011982 &pipe_config->fdi_m_n);
11983 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11984
11985 /*
11986 * FDI already provided one idea for the dotclock.
11987 * Yell if the encoder disagrees.
11988 */
11989 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11990 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11991 fdi_dotclock, dotclock);
11992 }
11993}
11994
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011995static void verify_wm_state(struct drm_crtc *crtc,
11996 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011997{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011998 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011999 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012000 struct skl_pipe_wm hw_wm, *sw_wm;
12001 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
12002 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12004 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012005 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000012006
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012007 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012008 return;
12009
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012010 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020012011 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012012
Damien Lespiau08db6652014-11-04 17:06:52 +000012013 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12014 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12015
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012016 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070012017 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012018 hw_plane_wm = &hw_wm.planes[plane];
12019 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012020
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012021 /* Watermarks */
12022 for (level = 0; level <= max_level; level++) {
12023 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12024 &sw_plane_wm->wm[level]))
12025 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000012026
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012027 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12028 pipe_name(pipe), plane + 1, level,
12029 sw_plane_wm->wm[level].plane_en,
12030 sw_plane_wm->wm[level].plane_res_b,
12031 sw_plane_wm->wm[level].plane_res_l,
12032 hw_plane_wm->wm[level].plane_en,
12033 hw_plane_wm->wm[level].plane_res_b,
12034 hw_plane_wm->wm[level].plane_res_l);
12035 }
12036
12037 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12038 &sw_plane_wm->trans_wm)) {
12039 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12040 pipe_name(pipe), plane + 1,
12041 sw_plane_wm->trans_wm.plane_en,
12042 sw_plane_wm->trans_wm.plane_res_b,
12043 sw_plane_wm->trans_wm.plane_res_l,
12044 hw_plane_wm->trans_wm.plane_en,
12045 hw_plane_wm->trans_wm.plane_res_b,
12046 hw_plane_wm->trans_wm.plane_res_l);
12047 }
12048
12049 /* DDB */
12050 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
12051 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
12052
12053 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012054 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012055 pipe_name(pipe), plane + 1,
12056 sw_ddb_entry->start, sw_ddb_entry->end,
12057 hw_ddb_entry->start, hw_ddb_entry->end);
12058 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012059 }
12060
Lyude27082492016-08-24 07:48:10 +020012061 /*
12062 * cursor
12063 * If the cursor plane isn't active, we may not have updated it's ddb
12064 * allocation. In that case since the ddb allocation will be updated
12065 * once the plane becomes visible, we can skip this check
12066 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030012067 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012068 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
12069 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012070
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012071 /* Watermarks */
12072 for (level = 0; level <= max_level; level++) {
12073 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12074 &sw_plane_wm->wm[level]))
12075 continue;
12076
12077 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12078 pipe_name(pipe), level,
12079 sw_plane_wm->wm[level].plane_en,
12080 sw_plane_wm->wm[level].plane_res_b,
12081 sw_plane_wm->wm[level].plane_res_l,
12082 hw_plane_wm->wm[level].plane_en,
12083 hw_plane_wm->wm[level].plane_res_b,
12084 hw_plane_wm->wm[level].plane_res_l);
12085 }
12086
12087 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12088 &sw_plane_wm->trans_wm)) {
12089 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12090 pipe_name(pipe),
12091 sw_plane_wm->trans_wm.plane_en,
12092 sw_plane_wm->trans_wm.plane_res_b,
12093 sw_plane_wm->trans_wm.plane_res_l,
12094 hw_plane_wm->trans_wm.plane_en,
12095 hw_plane_wm->trans_wm.plane_res_b,
12096 hw_plane_wm->trans_wm.plane_res_l);
12097 }
12098
12099 /* DDB */
12100 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12101 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12102
12103 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012104 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020012105 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012106 sw_ddb_entry->start, sw_ddb_entry->end,
12107 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020012108 }
Damien Lespiau08db6652014-11-04 17:06:52 +000012109 }
12110}
12111
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012112static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012113verify_connector_state(struct drm_device *dev,
12114 struct drm_atomic_state *state,
12115 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012116{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012117 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012118 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012119 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012120
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012121 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012122 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012123 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012124
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012125 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012126 continue;
12127
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012128 if (crtc)
12129 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
12130
12131 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012132
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012133 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012134 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012135 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012136}
12137
12138static void
Daniel Vetter86b04262017-03-01 10:52:26 +010012139verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012140{
12141 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010012142 struct drm_connector *connector;
12143 struct drm_connector_state *old_conn_state, *new_conn_state;
12144 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012145
Damien Lespiaub2784e12014-08-05 11:29:37 +010012146 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010012147 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012148 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012149
12150 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12151 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012152 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012153
Daniel Vetter86b04262017-03-01 10:52:26 +010012154 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
12155 new_conn_state, i) {
12156 if (old_conn_state->best_encoder == &encoder->base)
12157 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012158
Daniel Vetter86b04262017-03-01 10:52:26 +010012159 if (new_conn_state->best_encoder != &encoder->base)
12160 continue;
12161 found = enabled = true;
12162
12163 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012164 encoder->base.crtc,
12165 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012166 }
Daniel Vetter86b04262017-03-01 10:52:26 +010012167
12168 if (!found)
12169 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100012170
Rob Clarke2c719b2014-12-15 13:56:32 -050012171 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012172 "encoder's enabled state mismatch "
12173 "(expected %i, found %i)\n",
12174 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012175
12176 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012177 bool active;
12178
12179 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012180 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012181 "encoder detached but still enabled on pipe %c.\n",
12182 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012183 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012184 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012185}
12186
12187static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012188verify_crtc_state(struct drm_crtc *crtc,
12189 struct drm_crtc_state *old_crtc_state,
12190 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012191{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012192 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012193 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012194 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12196 struct intel_crtc_state *pipe_config, *sw_config;
12197 struct drm_atomic_state *old_state;
12198 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012199
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012200 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012201 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012202 pipe_config = to_intel_crtc_state(old_crtc_state);
12203 memset(pipe_config, 0, sizeof(*pipe_config));
12204 pipe_config->base.crtc = crtc;
12205 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012206
Ville Syrjälä78108b72016-05-27 20:59:19 +030012207 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012208
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012209 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012210
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012211 /* hw state is inconsistent with the pipe quirk */
12212 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12213 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12214 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012215
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012216 I915_STATE_WARN(new_crtc_state->active != active,
12217 "crtc active state doesn't match with hw state "
12218 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012219
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012220 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12221 "transitional active state does not match atomic hw state "
12222 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012223
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012224 for_each_encoder_on_crtc(dev, crtc, encoder) {
12225 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012226
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012227 active = encoder->get_hw_state(encoder, &pipe);
12228 I915_STATE_WARN(active != new_crtc_state->active,
12229 "[ENCODER:%i] active %i with crtc active %i\n",
12230 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012231
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012232 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12233 "Encoder connected to wrong pipe %c\n",
12234 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012235
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012236 if (active) {
12237 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012238 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012239 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012240 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012241
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012242 intel_crtc_compute_pixel_rate(pipe_config);
12243
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012244 if (!new_crtc_state->active)
12245 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012246
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012247 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012248
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012249 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012250 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012251 pipe_config, false)) {
12252 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12253 intel_dump_pipe_config(intel_crtc, pipe_config,
12254 "[hw state]");
12255 intel_dump_pipe_config(intel_crtc, sw_config,
12256 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012257 }
12258}
12259
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012260static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012261verify_single_dpll_state(struct drm_i915_private *dev_priv,
12262 struct intel_shared_dpll *pll,
12263 struct drm_crtc *crtc,
12264 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012265{
12266 struct intel_dpll_hw_state dpll_hw_state;
12267 unsigned crtc_mask;
12268 bool active;
12269
12270 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12271
12272 DRM_DEBUG_KMS("%s\n", pll->name);
12273
12274 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12275
12276 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12277 I915_STATE_WARN(!pll->on && pll->active_mask,
12278 "pll in active use but not on in sw tracking\n");
12279 I915_STATE_WARN(pll->on && !pll->active_mask,
12280 "pll is on but not used by any active crtc\n");
12281 I915_STATE_WARN(pll->on != active,
12282 "pll on state mismatch (expected %i, found %i)\n",
12283 pll->on, active);
12284 }
12285
12286 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012287 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012288 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012289 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012290
12291 return;
12292 }
12293
12294 crtc_mask = 1 << drm_crtc_index(crtc);
12295
12296 if (new_state->active)
12297 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12298 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12299 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12300 else
12301 I915_STATE_WARN(pll->active_mask & crtc_mask,
12302 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12303 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12304
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012305 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012306 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012307 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012308
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012309 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012310 &dpll_hw_state,
12311 sizeof(dpll_hw_state)),
12312 "pll hw state mismatch\n");
12313}
12314
12315static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012316verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12317 struct drm_crtc_state *old_crtc_state,
12318 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012319{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012320 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012321 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12322 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12323
12324 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012325 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012326
12327 if (old_state->shared_dpll &&
12328 old_state->shared_dpll != new_state->shared_dpll) {
12329 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12330 struct intel_shared_dpll *pll = old_state->shared_dpll;
12331
12332 I915_STATE_WARN(pll->active_mask & crtc_mask,
12333 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12334 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012335 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012336 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12337 pipe_name(drm_crtc_index(crtc)));
12338 }
12339}
12340
12341static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012342intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012343 struct drm_atomic_state *state,
12344 struct drm_crtc_state *old_state,
12345 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012346{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012347 if (!needs_modeset(new_state) &&
12348 !to_intel_crtc_state(new_state)->update_pipe)
12349 return;
12350
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012351 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012352 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012353 verify_crtc_state(crtc, old_state, new_state);
12354 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012355}
12356
12357static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012358verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012359{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012360 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012361 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012362
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012363 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012364 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012365}
Daniel Vetter53589012013-06-05 13:34:16 +020012366
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012367static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012368intel_modeset_verify_disabled(struct drm_device *dev,
12369 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012370{
Daniel Vetter86b04262017-03-01 10:52:26 +010012371 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012372 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012373 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012374}
12375
Ville Syrjälä80715b22014-05-15 20:23:23 +030012376static void update_scanline_offset(struct intel_crtc *crtc)
12377{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012378 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012379
12380 /*
12381 * The scanline counter increments at the leading edge of hsync.
12382 *
12383 * On most platforms it starts counting from vtotal-1 on the
12384 * first active line. That means the scanline counter value is
12385 * always one less than what we would expect. Ie. just after
12386 * start of vblank, which also occurs at start of hsync (on the
12387 * last active line), the scanline counter will read vblank_start-1.
12388 *
12389 * On gen2 the scanline counter starts counting from 1 instead
12390 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12391 * to keep the value positive), instead of adding one.
12392 *
12393 * On HSW+ the behaviour of the scanline counter depends on the output
12394 * type. For DP ports it behaves like most other platforms, but on HDMI
12395 * there's an extra 1 line difference. So we need to add two instead of
12396 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020012397 *
12398 * On VLV/CHV DSI the scanline counter would appear to increment
12399 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12400 * that means we can't tell whether we're in vblank or not while
12401 * we're on that particular line. We must still set scanline_offset
12402 * to 1 so that the vblank timestamps come out correct when we query
12403 * the scanline counter from within the vblank interrupt handler.
12404 * However if queried just before the start of vblank we'll get an
12405 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012406 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012407 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012408 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012409 int vtotal;
12410
Ville Syrjälä124abe02015-09-08 13:40:45 +030012411 vtotal = adjusted_mode->crtc_vtotal;
12412 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012413 vtotal /= 2;
12414
12415 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012416 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012417 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012418 crtc->scanline_offset = 2;
12419 } else
12420 crtc->scanline_offset = 1;
12421}
12422
Maarten Lankhorstad421372015-06-15 12:33:42 +020012423static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012424{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012425 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012426 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012427 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012428 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012429 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012430
12431 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012432 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012433
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012434 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012436 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012437 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012438
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012439 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012440 continue;
12441
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012442 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012443
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012444 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012445 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012446
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012447 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012448 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012449}
12450
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012451/*
12452 * This implements the workaround described in the "notes" section of the mode
12453 * set sequence documentation. When going from no pipes or single pipe to
12454 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12455 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12456 */
12457static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12458{
12459 struct drm_crtc_state *crtc_state;
12460 struct intel_crtc *intel_crtc;
12461 struct drm_crtc *crtc;
12462 struct intel_crtc_state *first_crtc_state = NULL;
12463 struct intel_crtc_state *other_crtc_state = NULL;
12464 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12465 int i;
12466
12467 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012468 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012469 intel_crtc = to_intel_crtc(crtc);
12470
12471 if (!crtc_state->active || !needs_modeset(crtc_state))
12472 continue;
12473
12474 if (first_crtc_state) {
12475 other_crtc_state = to_intel_crtc_state(crtc_state);
12476 break;
12477 } else {
12478 first_crtc_state = to_intel_crtc_state(crtc_state);
12479 first_pipe = intel_crtc->pipe;
12480 }
12481 }
12482
12483 /* No workaround needed? */
12484 if (!first_crtc_state)
12485 return 0;
12486
12487 /* w/a possibly needed, check how many crtc's are already enabled. */
12488 for_each_intel_crtc(state->dev, intel_crtc) {
12489 struct intel_crtc_state *pipe_config;
12490
12491 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12492 if (IS_ERR(pipe_config))
12493 return PTR_ERR(pipe_config);
12494
12495 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12496
12497 if (!pipe_config->base.active ||
12498 needs_modeset(&pipe_config->base))
12499 continue;
12500
12501 /* 2 or more enabled crtcs means no need for w/a */
12502 if (enabled_pipe != INVALID_PIPE)
12503 return 0;
12504
12505 enabled_pipe = intel_crtc->pipe;
12506 }
12507
12508 if (enabled_pipe != INVALID_PIPE)
12509 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12510 else if (other_crtc_state)
12511 other_crtc_state->hsw_workaround_pipe = first_pipe;
12512
12513 return 0;
12514}
12515
Ville Syrjälä8d965612016-11-14 18:35:10 +020012516static int intel_lock_all_pipes(struct drm_atomic_state *state)
12517{
12518 struct drm_crtc *crtc;
12519
12520 /* Add all pipes to the state */
12521 for_each_crtc(state->dev, crtc) {
12522 struct drm_crtc_state *crtc_state;
12523
12524 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12525 if (IS_ERR(crtc_state))
12526 return PTR_ERR(crtc_state);
12527 }
12528
12529 return 0;
12530}
12531
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012532static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12533{
12534 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012535
Ville Syrjälä8d965612016-11-14 18:35:10 +020012536 /*
12537 * Add all pipes to the state, and force
12538 * a modeset on all the active ones.
12539 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012540 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012541 struct drm_crtc_state *crtc_state;
12542 int ret;
12543
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012544 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12545 if (IS_ERR(crtc_state))
12546 return PTR_ERR(crtc_state);
12547
12548 if (!crtc_state->active || needs_modeset(crtc_state))
12549 continue;
12550
12551 crtc_state->mode_changed = true;
12552
12553 ret = drm_atomic_add_affected_connectors(state, crtc);
12554 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012555 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012556
12557 ret = drm_atomic_add_affected_planes(state, crtc);
12558 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012559 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012560 }
12561
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012562 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012563}
12564
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012565static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012566{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012567 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012568 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012569 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012570 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012571 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012572
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012573 if (!check_digital_port_conflicts(state)) {
12574 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12575 return -EINVAL;
12576 }
12577
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012578 intel_state->modeset = true;
12579 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012580 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12581 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012582
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012583 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12584 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012585 intel_state->active_crtcs |= 1 << i;
12586 else
12587 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012588
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012589 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012590 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012591 }
12592
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012593 /*
12594 * See if the config requires any additional preparation, e.g.
12595 * to adjust global state with pipes off. We need to do this
12596 * here so we can get the modeset_pipe updated config for the new
12597 * mode set on this crtc. For other crtcs we need to use the
12598 * adjusted_mode bits in the crtc directly.
12599 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012600 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012601 ret = dev_priv->display.modeset_calc_cdclk(state);
12602 if (ret < 0)
12603 return ret;
12604
Ville Syrjälä8d965612016-11-14 18:35:10 +020012605 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012606 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012607 * holding all the crtc locks, even if we don't end up
12608 * touching the hardware
12609 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012610 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12611 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012612 ret = intel_lock_all_pipes(state);
12613 if (ret < 0)
12614 return ret;
12615 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012616
Ville Syrjälä8d965612016-11-14 18:35:10 +020012617 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012618 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12619 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012620 ret = intel_modeset_all_pipes(state);
12621 if (ret < 0)
12622 return ret;
12623 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012624
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012625 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12626 intel_state->cdclk.logical.cdclk,
12627 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012628 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012629 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012630 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012631
Maarten Lankhorstad421372015-06-15 12:33:42 +020012632 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012633
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012634 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012635 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012636
Maarten Lankhorstad421372015-06-15 12:33:42 +020012637 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012638}
12639
Matt Roperaa363132015-09-24 15:53:18 -070012640/*
12641 * Handle calculation of various watermark data at the end of the atomic check
12642 * phase. The code here should be run after the per-crtc and per-plane 'check'
12643 * handlers to ensure that all derived state has been updated.
12644 */
Matt Roper55994c22016-05-12 07:06:08 -070012645static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012646{
12647 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012648 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012649
12650 /* Is there platform-specific watermark information to calculate? */
12651 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012652 return dev_priv->display.compute_global_watermarks(state);
12653
12654 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012655}
12656
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012657/**
12658 * intel_atomic_check - validate state object
12659 * @dev: drm device
12660 * @state: state to validate
12661 */
12662static int intel_atomic_check(struct drm_device *dev,
12663 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012664{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012665 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012666 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012667 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012668 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012669 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012670 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012671
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012672 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012673 if (ret)
12674 return ret;
12675
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012676 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012677 struct intel_crtc_state *pipe_config =
12678 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012679
12680 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012681 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012682 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012683
Daniel Vetter26495482015-07-15 14:15:52 +020012684 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012685 continue;
12686
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012687 if (!crtc_state->enable) {
12688 any_ms = true;
12689 continue;
12690 }
12691
Daniel Vetter26495482015-07-15 14:15:52 +020012692 /* FIXME: For only active_changed we shouldn't need to do any
12693 * state recomputation at all. */
12694
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012695 ret = drm_atomic_add_affected_connectors(state, crtc);
12696 if (ret)
12697 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012698
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012699 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012700 if (ret) {
12701 intel_dump_pipe_config(to_intel_crtc(crtc),
12702 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012703 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012704 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012705
Jani Nikula73831232015-11-19 10:26:30 +020012706 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012707 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012708 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012709 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012710 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012711 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012712 }
12713
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012714 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012715 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012716
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012717 ret = drm_atomic_add_affected_planes(state, crtc);
12718 if (ret)
12719 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012720
Daniel Vetter26495482015-07-15 14:15:52 +020012721 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12722 needs_modeset(crtc_state) ?
12723 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012724 }
12725
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012726 if (any_ms) {
12727 ret = intel_modeset_checks(state);
12728
12729 if (ret)
12730 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012731 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012732 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012733 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012734
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012735 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012736 if (ret)
12737 return ret;
12738
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012739 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012740 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012741}
12742
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012743static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012744 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012745{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012746 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012747 struct drm_crtc_state *crtc_state;
12748 struct drm_crtc *crtc;
12749 int i, ret;
12750
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012751 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012752 if (state->legacy_cursor_update)
12753 continue;
12754
12755 ret = intel_crtc_wait_for_pending_flips(crtc);
12756 if (ret)
12757 return ret;
12758
12759 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12760 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012761 }
12762
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012763 ret = mutex_lock_interruptible(&dev->struct_mutex);
12764 if (ret)
12765 return ret;
12766
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012767 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012768 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012769
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012770 return ret;
12771}
12772
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012773u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12774{
12775 struct drm_device *dev = crtc->base.dev;
12776
12777 if (!dev->max_vblank_count)
12778 return drm_accurate_vblank_count(&crtc->base);
12779
12780 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12781}
12782
Daniel Vetter5a21b662016-05-24 17:13:53 +020012783static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12784 struct drm_i915_private *dev_priv,
12785 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012786{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012787 unsigned last_vblank_count[I915_MAX_PIPES];
12788 enum pipe pipe;
12789 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012790
Daniel Vetter5a21b662016-05-24 17:13:53 +020012791 if (!crtc_mask)
12792 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012793
Daniel Vetter5a21b662016-05-24 17:13:53 +020012794 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012795 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12796 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012797
Daniel Vetter5a21b662016-05-24 17:13:53 +020012798 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012799 continue;
12800
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012801 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012802 if (WARN_ON(ret != 0)) {
12803 crtc_mask &= ~(1 << pipe);
12804 continue;
12805 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012806
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012807 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012808 }
12809
12810 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012811 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12812 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012813 long lret;
12814
12815 if (!((1 << pipe) & crtc_mask))
12816 continue;
12817
12818 lret = wait_event_timeout(dev->vblank[pipe].queue,
12819 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012820 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012821 msecs_to_jiffies(50));
12822
12823 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12824
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012825 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012826 }
12827}
12828
Daniel Vetter5a21b662016-05-24 17:13:53 +020012829static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012830{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012831 /* fb updated, need to unpin old fb */
12832 if (crtc_state->fb_changed)
12833 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012834
Daniel Vetter5a21b662016-05-24 17:13:53 +020012835 /* wm changes, need vblank before final wm's */
12836 if (crtc_state->update_wm_post)
12837 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012838
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012839 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012840 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012841
Daniel Vetter5a21b662016-05-24 17:13:53 +020012842 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012843}
12844
Lyude896e5bb2016-08-24 07:48:09 +020012845static void intel_update_crtc(struct drm_crtc *crtc,
12846 struct drm_atomic_state *state,
12847 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012848 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012849 unsigned int *crtc_vblank_mask)
12850{
12851 struct drm_device *dev = crtc->dev;
12852 struct drm_i915_private *dev_priv = to_i915(dev);
12853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012854 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12855 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012856
12857 if (modeset) {
12858 update_scanline_offset(intel_crtc);
12859 dev_priv->display.crtc_enable(pipe_config, state);
12860 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012861 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12862 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012863 }
12864
12865 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12866 intel_fbc_enable(
12867 intel_crtc, pipe_config,
12868 to_intel_plane_state(crtc->primary->state));
12869 }
12870
12871 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12872
12873 if (needs_vblank_wait(pipe_config))
12874 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12875}
12876
12877static void intel_update_crtcs(struct drm_atomic_state *state,
12878 unsigned int *crtc_vblank_mask)
12879{
12880 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012881 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012882 int i;
12883
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012884 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12885 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012886 continue;
12887
12888 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012889 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012890 }
12891}
12892
Lyude27082492016-08-24 07:48:10 +020012893static void skl_update_crtcs(struct drm_atomic_state *state,
12894 unsigned int *crtc_vblank_mask)
12895{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012896 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012897 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12898 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012899 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012900 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012901 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012902 unsigned int updated = 0;
12903 bool progress;
12904 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012905 int i;
12906
12907 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12908
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012909 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012910 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012911 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012912 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012913
12914 /*
12915 * Whenever the number of active pipes changes, we need to make sure we
12916 * update the pipes in the right order so that their ddb allocations
12917 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12918 * cause pipe underruns and other bad stuff.
12919 */
12920 do {
Lyude27082492016-08-24 07:48:10 +020012921 progress = false;
12922
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012923 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012924 bool vbl_wait = false;
12925 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012926
12927 intel_crtc = to_intel_crtc(crtc);
12928 cstate = to_intel_crtc_state(crtc->state);
12929 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012930
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012931 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012932 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012933
12934 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012935 continue;
12936
12937 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012938 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012939
12940 /*
12941 * If this is an already active pipe, it's DDB changed,
12942 * and this isn't the last pipe that needs updating
12943 * then we need to wait for a vblank to pass for the
12944 * new ddb allocation to take effect.
12945 */
Lyudece0ba282016-09-15 10:46:35 -040012946 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012947 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012948 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012949 intel_state->wm_results.dirty_pipes != updated)
12950 vbl_wait = true;
12951
12952 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012953 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012954
12955 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012956 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012957
12958 progress = true;
12959 }
12960 } while (progress);
12961}
12962
Chris Wilsonba318c62017-02-02 20:47:41 +000012963static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12964{
12965 struct intel_atomic_state *state, *next;
12966 struct llist_node *freed;
12967
12968 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12969 llist_for_each_entry_safe(state, next, freed, freed)
12970 drm_atomic_state_put(&state->base);
12971}
12972
12973static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12974{
12975 struct drm_i915_private *dev_priv =
12976 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12977
12978 intel_atomic_helper_free_state(dev_priv);
12979}
12980
Daniel Vetter94f05022016-06-14 18:01:00 +020012981static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012982{
Daniel Vetter94f05022016-06-14 18:01:00 +020012983 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012984 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012985 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012986 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012987 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012988 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012989 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012990 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012991 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012992 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012993
Daniel Vetterea0000f2016-06-13 16:13:46 +020012994 drm_atomic_helper_wait_for_dependencies(state);
12995
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012996 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012997 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012998
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012999 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13001
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013002 if (needs_modeset(new_crtc_state) ||
13003 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013004 hw_check = true;
13005
13006 put_domains[to_intel_crtc(crtc)->pipe] =
13007 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013008 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020013009 }
13010
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013011 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013012 continue;
13013
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013014 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
13015 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013016
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013017 if (old_crtc_state->active) {
13018 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020013019 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013020 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013021 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013022 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013023
13024 /*
13025 * Underruns don't always raise
13026 * interrupts, so check manually.
13027 */
13028 intel_check_cpu_fifo_underruns(dev_priv);
13029 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013030
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013031 if (!crtc->state->active) {
13032 /*
13033 * Make sure we don't call initial_watermarks
13034 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020013035 *
13036 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013037 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020013038 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013039 dev_priv->display.initial_watermarks(intel_state,
13040 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013041 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013042 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013043 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013044
Daniel Vetterea9d7582012-07-10 10:42:52 +020013045 /* Only after disabling all output pipelines that will be changed can we
13046 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013047 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013048
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013049 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013050 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013051
Ville Syrjäläb0587e42017-01-26 21:52:01 +020013052 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013053
Lyude656d1b82016-08-17 15:55:54 -040013054 /*
13055 * SKL workaround: bspec recommends we disable the SAGV when we
13056 * have more then one pipe enabled
13057 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030013058 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013059 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013060
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013061 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013062 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013063
Lyude896e5bb2016-08-24 07:48:09 +020013064 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013065 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13066 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013067
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013068 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013069 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013070 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013071 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013072 spin_unlock_irq(&dev->event_lock);
13073
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013074 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013075 }
Matt Ropered4a6a72016-02-23 17:20:13 -080013076 }
13077
Lyude896e5bb2016-08-24 07:48:09 +020013078 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
13079 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
13080
Daniel Vetter94f05022016-06-14 18:01:00 +020013081 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13082 * already, but still need the state for the delayed optimization. To
13083 * fix this:
13084 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13085 * - schedule that vblank worker _before_ calling hw_done
13086 * - at the start of commit_tail, cancel it _synchrously
13087 * - switch over to the vblank wait helper in the core after that since
13088 * we don't need out special handling any more.
13089 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020013090 if (!state->legacy_cursor_update)
13091 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13092
13093 /*
13094 * Now that the vblank has passed, we can go ahead and program the
13095 * optimal watermarks on platforms that need two-step watermark
13096 * programming.
13097 *
13098 * TODO: Move this (and other cleanup) to an async worker eventually.
13099 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013100 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13101 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013102
13103 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013104 dev_priv->display.optimize_watermarks(intel_state,
13105 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013106 }
13107
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013108 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013109 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13110
13111 if (put_domains[i])
13112 modeset_put_power_domains(dev_priv, put_domains[i]);
13113
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013114 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013115 }
13116
Paulo Zanoni56feca92016-09-22 18:00:28 -030013117 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013118 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013119
Daniel Vetter94f05022016-06-14 18:01:00 +020013120 drm_atomic_helper_commit_hw_done(state);
13121
Daniel Vetter5a21b662016-05-24 17:13:53 +020013122 if (intel_state->modeset)
13123 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13124
13125 mutex_lock(&dev->struct_mutex);
13126 drm_atomic_helper_cleanup_planes(dev, state);
13127 mutex_unlock(&dev->struct_mutex);
13128
Daniel Vetterea0000f2016-06-13 16:13:46 +020013129 drm_atomic_helper_commit_cleanup_done(state);
13130
Chris Wilson08536952016-10-14 13:18:18 +010013131 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013132
Mika Kuoppala75714942015-12-16 09:26:48 +020013133 /* As one of the primary mmio accessors, KMS has a high likelihood
13134 * of triggering bugs in unclaimed access. After we finish
13135 * modesetting, see if an error has been flagged, and if so
13136 * enable debugging for the next modeset - and hope we catch
13137 * the culprit.
13138 *
13139 * XXX note that we assume display power is on at this point.
13140 * This might hold true now but we need to add pm helper to check
13141 * unclaimed only when the hardware is on, as atomic commits
13142 * can happen also when the device is completely off.
13143 */
13144 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000013145
13146 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020013147}
13148
13149static void intel_atomic_commit_work(struct work_struct *work)
13150{
Chris Wilsonc004a902016-10-28 13:58:45 +010013151 struct drm_atomic_state *state =
13152 container_of(work, struct drm_atomic_state, commit_work);
13153
Daniel Vetter94f05022016-06-14 18:01:00 +020013154 intel_atomic_commit_tail(state);
13155}
13156
Chris Wilsonc004a902016-10-28 13:58:45 +010013157static int __i915_sw_fence_call
13158intel_atomic_commit_ready(struct i915_sw_fence *fence,
13159 enum i915_sw_fence_notify notify)
13160{
13161 struct intel_atomic_state *state =
13162 container_of(fence, struct intel_atomic_state, commit_ready);
13163
13164 switch (notify) {
13165 case FENCE_COMPLETE:
13166 if (state->base.commit_work.func)
13167 queue_work(system_unbound_wq, &state->base.commit_work);
13168 break;
13169
13170 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000013171 {
13172 struct intel_atomic_helper *helper =
13173 &to_i915(state->base.dev)->atomic_helper;
13174
13175 if (llist_add(&state->freed, &helper->free_list))
13176 schedule_work(&helper->free_work);
13177 break;
13178 }
Chris Wilsonc004a902016-10-28 13:58:45 +010013179 }
13180
13181 return NOTIFY_DONE;
13182}
13183
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013184static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13185{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013186 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013187 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013188 int i;
13189
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013190 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013191 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013192 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013193 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013194}
13195
Daniel Vetter94f05022016-06-14 18:01:00 +020013196/**
13197 * intel_atomic_commit - commit validated state object
13198 * @dev: DRM device
13199 * @state: the top-level driver state object
13200 * @nonblock: nonblocking commit
13201 *
13202 * This function commits a top-level state object that has been validated
13203 * with drm_atomic_helper_check().
13204 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013205 * RETURNS
13206 * Zero for success or -errno.
13207 */
13208static int intel_atomic_commit(struct drm_device *dev,
13209 struct drm_atomic_state *state,
13210 bool nonblock)
13211{
13212 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013213 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013214 int ret = 0;
13215
Daniel Vetter94f05022016-06-14 18:01:00 +020013216 ret = drm_atomic_helper_setup_commit(state, nonblock);
13217 if (ret)
13218 return ret;
13219
Chris Wilsonc004a902016-10-28 13:58:45 +010013220 drm_atomic_state_get(state);
13221 i915_sw_fence_init(&intel_state->commit_ready,
13222 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013223
Chris Wilsond07f0e52016-10-28 13:58:44 +010013224 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013225 if (ret) {
13226 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013227 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013228 return ret;
13229 }
13230
Ville Syrjälä440df932017-03-29 17:21:23 +030013231 /*
13232 * The intel_legacy_cursor_update() fast path takes care
13233 * of avoiding the vblank waits for simple cursor
13234 * movement and flips. For cursor on/off and size changes,
13235 * we want to perform the vblank waits so that watermark
13236 * updates happen during the correct frames. Gen9+ have
13237 * double buffered watermarks and so shouldn't need this.
13238 *
13239 * Do this after drm_atomic_helper_setup_commit() and
13240 * intel_atomic_prepare_commit() because we still want
13241 * to skip the flip and fb cleanup waits. Although that
13242 * does risk yanking the mapping from under the display
13243 * engine.
13244 *
13245 * FIXME doing watermarks and fb cleanup from a vblank worker
13246 * (assuming we had any) would solve these problems.
13247 */
13248 if (INTEL_GEN(dev_priv) < 9)
13249 state->legacy_cursor_update = false;
13250
Daniel Vetter94f05022016-06-14 18:01:00 +020013251 drm_atomic_helper_swap_state(state, true);
13252 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013253 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013254 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013255
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013256 if (intel_state->modeset) {
13257 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13258 sizeof(intel_state->min_pixclk));
13259 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013260 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13261 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013262 }
13263
Chris Wilson08536952016-10-14 13:18:18 +010013264 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013265 INIT_WORK(&state->commit_work,
13266 nonblock ? intel_atomic_commit_work : NULL);
13267
13268 i915_sw_fence_commit(&intel_state->commit_ready);
13269 if (!nonblock) {
13270 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013271 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013272 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013273
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013274 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013275}
13276
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013277static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013278 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013279 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013280 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013281 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013282 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013283 .atomic_duplicate_state = intel_crtc_duplicate_state,
13284 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013285 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013286};
13287
Matt Roper6beb8c232014-12-01 15:40:14 -080013288/**
13289 * intel_prepare_plane_fb - Prepare fb for usage on plane
13290 * @plane: drm plane to prepare for
13291 * @fb: framebuffer to prepare for presentation
13292 *
13293 * Prepares a framebuffer for usage on a display plane. Generally this
13294 * involves pinning the underlying object and updating the frontbuffer tracking
13295 * bits. Some older platforms need special physical address handling for
13296 * cursor planes.
13297 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013298 * Must be called with struct_mutex held.
13299 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013300 * Returns 0 on success, negative error code on failure.
13301 */
13302int
13303intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013304 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013305{
Chris Wilsonc004a902016-10-28 13:58:45 +010013306 struct intel_atomic_state *intel_state =
13307 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013308 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013309 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013310 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013311 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013312 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013313
Chris Wilson57822dc2017-02-22 11:40:48 +000013314 if (obj) {
13315 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13316 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013317 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +000013318
13319 ret = i915_gem_object_attach_phys(obj, align);
13320 if (ret) {
13321 DRM_DEBUG_KMS("failed to attach phys object\n");
13322 return ret;
13323 }
13324 } else {
13325 struct i915_vma *vma;
13326
13327 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13328 if (IS_ERR(vma)) {
13329 DRM_DEBUG_KMS("failed to pin object\n");
13330 return PTR_ERR(vma);
13331 }
13332
13333 to_intel_plane_state(new_state)->vma = vma;
13334 }
13335 }
13336
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013337 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013338 return 0;
13339
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013340 if (old_obj) {
13341 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013342 drm_atomic_get_existing_crtc_state(new_state->state,
13343 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013344
13345 /* Big Hammer, we also need to ensure that any pending
13346 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13347 * current scanout is retired before unpinning the old
13348 * framebuffer. Note that we rely on userspace rendering
13349 * into the buffer attached to the pipe they are waiting
13350 * on. If not, userspace generates a GPU hang with IPEHR
13351 * point to the MI_WAIT_FOR_EVENT.
13352 *
13353 * This should only fail upon a hung GPU, in which case we
13354 * can safely continue.
13355 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013356 if (needs_modeset(crtc_state)) {
13357 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13358 old_obj->resv, NULL,
13359 false, 0,
13360 GFP_KERNEL);
13361 if (ret < 0)
13362 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013363 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013364 }
13365
Chris Wilsonc004a902016-10-28 13:58:45 +010013366 if (new_state->fence) { /* explicit fencing */
13367 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13368 new_state->fence,
13369 I915_FENCE_TIMEOUT,
13370 GFP_KERNEL);
13371 if (ret < 0)
13372 return ret;
13373 }
13374
Chris Wilsonc37efb92016-06-17 08:28:47 +010013375 if (!obj)
13376 return 0;
13377
Chris Wilsonc004a902016-10-28 13:58:45 +010013378 if (!new_state->fence) { /* implicit fencing */
13379 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13380 obj->resv, NULL,
13381 false, I915_FENCE_TIMEOUT,
13382 GFP_KERNEL);
13383 if (ret < 0)
13384 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013385
13386 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013387 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013388
Chris Wilsond07f0e52016-10-28 13:58:44 +010013389 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013390}
13391
Matt Roper38f3ce32014-12-02 07:45:25 -080013392/**
13393 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13394 * @plane: drm plane to clean up for
13395 * @fb: old framebuffer that was on plane
13396 *
13397 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013398 *
13399 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013400 */
13401void
13402intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013403 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013404{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013405 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013406
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013407 /* Should only be called after a successful intel_prepare_plane_fb()! */
13408 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13409 if (vma)
13410 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013411}
13412
Chandra Konduru6156a452015-04-27 13:48:39 -070013413int
13414skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13415{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013416 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013417 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013418 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013419
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013420 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013421 return DRM_PLANE_HELPER_NO_SCALING;
13422
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013423 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013424
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013425 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13426 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13427
13428 if (IS_GEMINILAKE(dev_priv))
13429 max_dotclk *= 2;
13430
13431 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013432 return DRM_PLANE_HELPER_NO_SCALING;
13433
13434 /*
13435 * skl max scale is lower of:
13436 * close to 3 but not 3, -1 is for that purpose
13437 * or
13438 * cdclk/crtc_clock
13439 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013440 max_scale = min((1 << 16) * 3 - 1,
13441 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013442
13443 return max_scale;
13444}
13445
Matt Roper465c1202014-05-29 08:06:54 -070013446static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013447intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013448 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013449 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013450{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013451 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013452 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013453 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013454 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13455 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013456 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013457
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013458 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013459 /* use scaler when colorkey is not required */
13460 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13461 min_scale = 1;
13462 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13463 }
Sonika Jindald8106362015-04-10 14:37:28 +053013464 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013465 }
Sonika Jindald8106362015-04-10 14:37:28 +053013466
Daniel Vettercc926382016-08-15 10:41:47 +020013467 ret = drm_plane_helper_check_state(&state->base,
13468 &state->clip,
13469 min_scale, max_scale,
13470 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013471 if (ret)
13472 return ret;
13473
Daniel Vettercc926382016-08-15 10:41:47 +020013474 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013475 return 0;
13476
13477 if (INTEL_GEN(dev_priv) >= 9) {
13478 ret = skl_check_plane_surface(state);
13479 if (ret)
13480 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013481
13482 state->ctl = skl_plane_ctl(crtc_state, state);
13483 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013484 ret = i9xx_check_plane_surface(state);
13485 if (ret)
13486 return ret;
13487
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013488 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013489 }
13490
13491 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013492}
13493
Daniel Vetter5a21b662016-05-24 17:13:53 +020013494static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13495 struct drm_crtc_state *old_crtc_state)
13496{
13497 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013498 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013500 struct intel_crtc_state *intel_cstate =
13501 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013502 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013503 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013504 struct intel_atomic_state *old_intel_state =
13505 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013506 bool modeset = needs_modeset(crtc->state);
13507
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013508 if (!modeset &&
13509 (intel_cstate->base.color_mgmt_changed ||
13510 intel_cstate->update_pipe)) {
13511 intel_color_set_csc(crtc->state);
13512 intel_color_load_luts(crtc->state);
13513 }
13514
Daniel Vetter5a21b662016-05-24 17:13:53 +020013515 /* Perform vblank evasion around commit operation */
13516 intel_pipe_update_start(intel_crtc);
13517
13518 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013519 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013520
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013521 if (intel_cstate->update_pipe)
13522 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13523 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013524 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013525
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013526out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013527 if (dev_priv->display.atomic_update_watermarks)
13528 dev_priv->display.atomic_update_watermarks(old_intel_state,
13529 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013530}
13531
13532static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13533 struct drm_crtc_state *old_crtc_state)
13534{
13535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13536
13537 intel_pipe_update_end(intel_crtc, NULL);
13538}
13539
Matt Ropercf4c7c12014-12-04 10:27:42 -080013540/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013541 * intel_plane_destroy - destroy a plane
13542 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013543 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013544 * Common destruction function for all types of planes (primary, cursor,
13545 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013546 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013547void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013548{
Matt Roper465c1202014-05-29 08:06:54 -070013549 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013550 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013551}
13552
Matt Roper65a3fea2015-01-21 16:35:42 -080013553const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013554 .update_plane = drm_atomic_helper_update_plane,
13555 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013556 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013557 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013558 .atomic_get_property = intel_plane_atomic_get_property,
13559 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013560 .atomic_duplicate_state = intel_plane_duplicate_state,
13561 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013562};
13563
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013564static int
13565intel_legacy_cursor_update(struct drm_plane *plane,
13566 struct drm_crtc *crtc,
13567 struct drm_framebuffer *fb,
13568 int crtc_x, int crtc_y,
13569 unsigned int crtc_w, unsigned int crtc_h,
13570 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013571 uint32_t src_w, uint32_t src_h,
13572 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013573{
13574 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13575 int ret;
13576 struct drm_plane_state *old_plane_state, *new_plane_state;
13577 struct intel_plane *intel_plane = to_intel_plane(plane);
13578 struct drm_framebuffer *old_fb;
13579 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013580 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013581
13582 /*
13583 * When crtc is inactive or there is a modeset pending,
13584 * wait for it to complete in the slowpath
13585 */
13586 if (!crtc_state->active || needs_modeset(crtc_state) ||
13587 to_intel_crtc_state(crtc_state)->update_pipe)
13588 goto slow;
13589
13590 old_plane_state = plane->state;
13591
13592 /*
13593 * If any parameters change that may affect watermarks,
13594 * take the slowpath. Only changing fb or position should be
13595 * in the fastpath.
13596 */
13597 if (old_plane_state->crtc != crtc ||
13598 old_plane_state->src_w != src_w ||
13599 old_plane_state->src_h != src_h ||
13600 old_plane_state->crtc_w != crtc_w ||
13601 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013602 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013603 goto slow;
13604
13605 new_plane_state = intel_plane_duplicate_state(plane);
13606 if (!new_plane_state)
13607 return -ENOMEM;
13608
13609 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13610
13611 new_plane_state->src_x = src_x;
13612 new_plane_state->src_y = src_y;
13613 new_plane_state->src_w = src_w;
13614 new_plane_state->src_h = src_h;
13615 new_plane_state->crtc_x = crtc_x;
13616 new_plane_state->crtc_y = crtc_y;
13617 new_plane_state->crtc_w = crtc_w;
13618 new_plane_state->crtc_h = crtc_h;
13619
13620 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13621 to_intel_plane_state(new_plane_state));
13622 if (ret)
13623 goto out_free;
13624
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013625 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13626 if (ret)
13627 goto out_free;
13628
13629 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013630 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013631
13632 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13633 if (ret) {
13634 DRM_DEBUG_KMS("failed to attach phys object\n");
13635 goto out_unlock;
13636 }
13637 } else {
13638 struct i915_vma *vma;
13639
13640 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13641 if (IS_ERR(vma)) {
13642 DRM_DEBUG_KMS("failed to pin object\n");
13643
13644 ret = PTR_ERR(vma);
13645 goto out_unlock;
13646 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013647
13648 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013649 }
13650
13651 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013652 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013653
13654 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13655 intel_plane->frontbuffer_bit);
13656
13657 /* Swap plane state */
13658 new_plane_state->fence = old_plane_state->fence;
13659 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13660 new_plane_state->fence = NULL;
13661 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013662 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013663
Ville Syrjälä72259532017-03-02 19:15:05 +020013664 if (plane->state->visible) {
13665 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013666 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013667 to_intel_crtc_state(crtc->state),
13668 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013669 } else {
13670 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013671 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013672 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013673
13674 intel_cleanup_plane_fb(plane, new_plane_state);
13675
13676out_unlock:
13677 mutex_unlock(&dev_priv->drm.struct_mutex);
13678out_free:
13679 intel_plane_destroy_state(plane, new_plane_state);
13680 return ret;
13681
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013682slow:
13683 return drm_atomic_helper_update_plane(plane, crtc, fb,
13684 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013685 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013686}
13687
13688static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13689 .update_plane = intel_legacy_cursor_update,
13690 .disable_plane = drm_atomic_helper_disable_plane,
13691 .destroy = intel_plane_destroy,
13692 .set_property = drm_atomic_helper_plane_set_property,
13693 .atomic_get_property = intel_plane_atomic_get_property,
13694 .atomic_set_property = intel_plane_atomic_set_property,
13695 .atomic_duplicate_state = intel_plane_duplicate_state,
13696 .atomic_destroy_state = intel_plane_destroy_state,
13697};
13698
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013699static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013700intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013701{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013702 struct intel_plane *primary = NULL;
13703 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013704 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013705 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013706 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013707 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013708
13709 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013710 if (!primary) {
13711 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013712 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013713 }
Matt Roper465c1202014-05-29 08:06:54 -070013714
Matt Roper8e7d6882015-01-21 16:35:41 -080013715 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013716 if (!state) {
13717 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013718 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013719 }
13720
Matt Roper8e7d6882015-01-21 16:35:41 -080013721 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013722
Matt Roper465c1202014-05-29 08:06:54 -070013723 primary->can_scale = false;
13724 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013725 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013726 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013727 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013728 }
Matt Roper465c1202014-05-29 08:06:54 -070013729 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013730 /*
13731 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13732 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13733 */
13734 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13735 primary->plane = (enum plane) !pipe;
13736 else
13737 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013738 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013739 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013740 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013741
Ville Syrjälä580503c2016-10-31 22:37:00 +020013742 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013743 intel_primary_formats = skl_primary_formats;
13744 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013745
13746 primary->update_plane = skylake_update_primary_plane;
13747 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013748 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013749 intel_primary_formats = i965_primary_formats;
13750 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013751
13752 primary->update_plane = i9xx_update_primary_plane;
13753 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013754 } else {
13755 intel_primary_formats = i8xx_primary_formats;
13756 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013757
13758 primary->update_plane = i9xx_update_primary_plane;
13759 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013760 }
13761
Ville Syrjälä580503c2016-10-31 22:37:00 +020013762 if (INTEL_GEN(dev_priv) >= 9)
13763 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13764 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013765 intel_primary_formats, num_formats,
13766 DRM_PLANE_TYPE_PRIMARY,
13767 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013768 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013769 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13770 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013771 intel_primary_formats, num_formats,
13772 DRM_PLANE_TYPE_PRIMARY,
13773 "primary %c", pipe_name(pipe));
13774 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013775 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13776 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013777 intel_primary_formats, num_formats,
13778 DRM_PLANE_TYPE_PRIMARY,
13779 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013780 if (ret)
13781 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013782
Dave Airlie5481e272016-10-25 16:36:13 +100013783 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013784 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013785 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13786 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013787 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13788 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013789 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13790 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013791 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013792 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013793 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013794 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013795 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013796 }
13797
Dave Airlie5481e272016-10-25 16:36:13 +100013798 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013799 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013800 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013801 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013802
Matt Roperea2c67b2014-12-23 10:41:52 -080013803 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13804
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013805 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013806
13807fail:
13808 kfree(state);
13809 kfree(primary);
13810
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013811 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013812}
13813
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013814static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013815intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13816 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013817{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013818 struct intel_plane *cursor = NULL;
13819 struct intel_plane_state *state = NULL;
13820 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013821
13822 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013823 if (!cursor) {
13824 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013825 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013826 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013827
Matt Roper8e7d6882015-01-21 16:35:41 -080013828 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013829 if (!state) {
13830 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013831 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013832 }
13833
Matt Roper8e7d6882015-01-21 16:35:41 -080013834 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013835
Matt Roper3d7d6512014-06-10 08:28:13 -070013836 cursor->can_scale = false;
13837 cursor->max_downscale = 1;
13838 cursor->pipe = pipe;
13839 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013840 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013841 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013842
13843 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13844 cursor->update_plane = i845_update_cursor;
13845 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013846 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013847 } else {
13848 cursor->update_plane = i9xx_update_cursor;
13849 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013850 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013851 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013852
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013853 cursor->cursor.base = ~0;
13854 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013855
13856 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13857 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013858
Ville Syrjälä580503c2016-10-31 22:37:00 +020013859 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013860 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013861 intel_cursor_formats,
13862 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013863 DRM_PLANE_TYPE_CURSOR,
13864 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013865 if (ret)
13866 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013867
Dave Airlie5481e272016-10-25 16:36:13 +100013868 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013869 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013870 DRM_MODE_ROTATE_0,
13871 DRM_MODE_ROTATE_0 |
13872 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013873
Ville Syrjälä580503c2016-10-31 22:37:00 +020013874 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013875 state->scaler_id = -1;
13876
Matt Roperea2c67b2014-12-23 10:41:52 -080013877 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13878
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013879 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013880
13881fail:
13882 kfree(state);
13883 kfree(cursor);
13884
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013885 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013886}
13887
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013888static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13889 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013890{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013891 struct intel_crtc_scaler_state *scaler_state =
13892 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013893 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013894 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013895
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013896 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13897 if (!crtc->num_scalers)
13898 return;
13899
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013900 for (i = 0; i < crtc->num_scalers; i++) {
13901 struct intel_scaler *scaler = &scaler_state->scalers[i];
13902
13903 scaler->in_use = 0;
13904 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013905 }
13906
13907 scaler_state->scaler_id = -1;
13908}
13909
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013910static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013911{
13912 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013913 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013914 struct intel_plane *primary = NULL;
13915 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013916 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013917
Daniel Vetter955382f2013-09-19 14:05:45 +020013918 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013919 if (!intel_crtc)
13920 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013921
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013922 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013923 if (!crtc_state) {
13924 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013925 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013926 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013927 intel_crtc->config = crtc_state;
13928 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013929 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013930
Ville Syrjälä580503c2016-10-31 22:37:00 +020013931 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013932 if (IS_ERR(primary)) {
13933 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013934 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013935 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013936 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013937
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013938 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013939 struct intel_plane *plane;
13940
Ville Syrjälä580503c2016-10-31 22:37:00 +020013941 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013942 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013943 ret = PTR_ERR(plane);
13944 goto fail;
13945 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013946 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013947 }
13948
Ville Syrjälä580503c2016-10-31 22:37:00 +020013949 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013950 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013951 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013952 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013953 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013954 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013955
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013956 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013957 &primary->base, &cursor->base,
13958 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013959 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013960 if (ret)
13961 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013962
Jesse Barnes80824002009-09-10 15:28:06 -070013963 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013964 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013965
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013966 /* initialize shared scalers */
13967 intel_crtc_init_scalers(intel_crtc, crtc_state);
13968
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013969 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13970 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013971 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13972 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013973
Jesse Barnes79e53942008-11-07 14:24:08 -080013974 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013975
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013976 intel_color_init(&intel_crtc->base);
13977
Daniel Vetter87b6b102014-05-15 15:33:46 +020013978 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013979
13980 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013981
13982fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013983 /*
13984 * drm_mode_config_cleanup() will free up any
13985 * crtcs/planes already initialized.
13986 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013987 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013988 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013989
13990 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013991}
13992
Jesse Barnes752aa882013-10-31 18:55:49 +020013993enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13994{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013995 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013996
Rob Clark51fd3712013-11-19 12:10:12 -050013997 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013998
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013999 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020014000 return INVALID_PIPE;
14001
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014002 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020014003}
14004
Carl Worth08d7b3d2009-04-29 14:43:54 -070014005int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014006 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014007{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014008 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014009 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014010 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014011
Rob Clark7707e652014-07-17 23:30:04 -040014012 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014013 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014014 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014015
Rob Clark7707e652014-07-17 23:30:04 -040014016 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014017 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014018
Daniel Vetterc05422d2009-08-11 16:05:30 +020014019 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014020}
14021
Daniel Vetter66a92782012-07-12 20:08:18 +020014022static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014023{
Daniel Vetter66a92782012-07-12 20:08:18 +020014024 struct drm_device *dev = encoder->base.dev;
14025 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014026 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014027 int entry = 0;
14028
Damien Lespiaub2784e12014-08-05 11:29:37 +010014029 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014030 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014031 index_mask |= (1 << entry);
14032
Jesse Barnes79e53942008-11-07 14:24:08 -080014033 entry++;
14034 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014035
Jesse Barnes79e53942008-11-07 14:24:08 -080014036 return index_mask;
14037}
14038
Ville Syrjälä646d5772016-10-31 22:37:14 +020014039static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014040{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014041 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014042 return false;
14043
14044 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14045 return false;
14046
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014047 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014048 return false;
14049
14050 return true;
14051}
14052
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014053static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014054{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014055 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014056 return false;
14057
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014058 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014059 return false;
14060
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014061 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014062 return false;
14063
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014064 if (HAS_PCH_LPT_H(dev_priv) &&
14065 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014066 return false;
14067
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014068 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014069 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014070 return false;
14071
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014072 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014073 return false;
14074
14075 return true;
14076}
14077
Imre Deak8090ba82016-08-10 14:07:33 +030014078void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14079{
14080 int pps_num;
14081 int pps_idx;
14082
14083 if (HAS_DDI(dev_priv))
14084 return;
14085 /*
14086 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14087 * everywhere where registers can be write protected.
14088 */
14089 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14090 pps_num = 2;
14091 else
14092 pps_num = 1;
14093
14094 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14095 u32 val = I915_READ(PP_CONTROL(pps_idx));
14096
14097 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14098 I915_WRITE(PP_CONTROL(pps_idx), val);
14099 }
14100}
14101
Imre Deak44cb7342016-08-10 14:07:29 +030014102static void intel_pps_init(struct drm_i915_private *dev_priv)
14103{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014104 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014105 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14106 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14107 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14108 else
14109 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014110
14111 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014112}
14113
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014114static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014115{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014116 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014117 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014118
Imre Deak44cb7342016-08-10 14:07:29 +030014119 intel_pps_init(dev_priv);
14120
Imre Deak97a824e12016-06-21 11:51:47 +030014121 /*
14122 * intel_edp_init_connector() depends on this completing first, to
14123 * prevent the registeration of both eDP and LVDS and the incorrect
14124 * sharing of the PPS.
14125 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014126 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014127
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014128 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014129 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014130
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014131 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014132 /*
14133 * FIXME: Broxton doesn't support port detection via the
14134 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14135 * detect the ports.
14136 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014137 intel_ddi_init(dev_priv, PORT_A);
14138 intel_ddi_init(dev_priv, PORT_B);
14139 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014140
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014141 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014142 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014143 int found;
14144
Jesse Barnesde31fac2015-03-06 15:53:32 -080014145 /*
14146 * Haswell uses DDI functions to detect digital outputs.
14147 * On SKL pre-D0 the strap isn't connected, so we assume
14148 * it's there.
14149 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014150 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014151 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014152 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014153 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014154
14155 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14156 * register */
14157 found = I915_READ(SFUSE_STRAP);
14158
14159 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014160 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014161 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014162 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014163 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014164 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014165 /*
14166 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14167 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014168 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014169 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14170 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14171 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014172 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014173
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014174 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014175 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014176 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014177
Ville Syrjälä646d5772016-10-31 22:37:14 +020014178 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014179 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014180
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014181 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014182 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014183 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014184 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014185 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014186 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014187 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014188 }
14189
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014190 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014191 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014192
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014193 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014194 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014195
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014196 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014197 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014198
Daniel Vetter270b3042012-10-27 15:52:05 +020014199 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014200 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014201 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014202 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014203
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014204 /*
14205 * The DP_DETECTED bit is the latched state of the DDC
14206 * SDA pin at boot. However since eDP doesn't require DDC
14207 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14208 * eDP ports may have been muxed to an alternate function.
14209 * Thus we can't rely on the DP_DETECTED bit alone to detect
14210 * eDP ports. Consult the VBT as well as DP_DETECTED to
14211 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014212 *
14213 * Sadly the straps seem to be missing sometimes even for HDMI
14214 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14215 * and VBT for the presence of the port. Additionally we can't
14216 * trust the port type the VBT declares as we've seen at least
14217 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014218 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014219 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014220 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14221 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014222 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014223 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014224 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014225
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014226 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014227 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14228 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014229 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014230 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014231 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014232
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014233 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014234 /*
14235 * eDP not supported on port D,
14236 * so no need to worry about it
14237 */
14238 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14239 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014240 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014241 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014242 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014243 }
14244
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014245 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014246 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014247 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014248
Paulo Zanonie2debe92013-02-18 19:00:27 -030014249 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014250 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014251 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014252 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014253 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014254 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014255 }
Ma Ling27185ae2009-08-24 13:50:23 +080014256
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014257 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014258 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014259 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014260
14261 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014262
Paulo Zanonie2debe92013-02-18 19:00:27 -030014263 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014264 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014265 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014266 }
Ma Ling27185ae2009-08-24 13:50:23 +080014267
Paulo Zanonie2debe92013-02-18 19:00:27 -030014268 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014269
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014270 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014271 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014272 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014273 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014274 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014275 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014276 }
Ma Ling27185ae2009-08-24 13:50:23 +080014277
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014278 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014279 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014280 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014281 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014282
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014283 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014284 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014285
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014286 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014287
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014288 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014289 encoder->base.possible_crtcs = encoder->crtc_mask;
14290 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014291 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014292 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014293
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014294 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014295
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014296 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014297}
14298
14299static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14300{
14301 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014302
Daniel Vetteref2d6332014-02-10 18:00:38 +010014303 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014304
Chris Wilsondd689282017-03-01 15:41:28 +000014305 i915_gem_object_lock(intel_fb->obj);
14306 WARN_ON(!intel_fb->obj->framebuffer_references--);
14307 i915_gem_object_unlock(intel_fb->obj);
14308
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014309 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014310
Jesse Barnes79e53942008-11-07 14:24:08 -080014311 kfree(intel_fb);
14312}
14313
14314static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014315 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014316 unsigned int *handle)
14317{
14318 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014319 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014320
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014321 if (obj->userptr.mm) {
14322 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14323 return -EINVAL;
14324 }
14325
Chris Wilson05394f32010-11-08 19:18:58 +000014326 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014327}
14328
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014329static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14330 struct drm_file *file,
14331 unsigned flags, unsigned color,
14332 struct drm_clip_rect *clips,
14333 unsigned num_clips)
14334{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014335 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014336
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014337 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014338 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014339
14340 return 0;
14341}
14342
Jesse Barnes79e53942008-11-07 14:24:08 -080014343static const struct drm_framebuffer_funcs intel_fb_funcs = {
14344 .destroy = intel_user_framebuffer_destroy,
14345 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014346 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014347};
14348
Damien Lespiaub3218032015-02-27 11:15:18 +000014349static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014350u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14351 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014352{
Chris Wilson24dbf512017-02-15 10:59:18 +000014353 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014354
14355 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014356 int cpp = drm_format_plane_cpp(pixel_format, 0);
14357
Damien Lespiaub3218032015-02-27 11:15:18 +000014358 /* "The stride in bytes must not exceed the of the size of 8K
14359 * pixels and 32K bytes."
14360 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014361 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014362 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014363 return 32*1024;
14364 } else if (gen >= 4) {
14365 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14366 return 16*1024;
14367 else
14368 return 32*1024;
14369 } else if (gen >= 3) {
14370 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14371 return 8*1024;
14372 else
14373 return 16*1024;
14374 } else {
14375 /* XXX DSPC is limited to 4k tiled */
14376 return 8*1024;
14377 }
14378}
14379
Chris Wilson24dbf512017-02-15 10:59:18 +000014380static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14381 struct drm_i915_gem_object *obj,
14382 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014383{
Chris Wilson24dbf512017-02-15 10:59:18 +000014384 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014385 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014386 u32 pitch_limit, stride_alignment;
14387 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014388 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014389
Chris Wilsondd689282017-03-01 15:41:28 +000014390 i915_gem_object_lock(obj);
14391 obj->framebuffer_references++;
14392 tiling = i915_gem_object_get_tiling(obj);
14393 stride = i915_gem_object_get_stride(obj);
14394 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014395
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014396 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014397 /*
14398 * If there's a fence, enforce that
14399 * the fb modifier and tiling mode match.
14400 */
14401 if (tiling != I915_TILING_NONE &&
14402 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014403 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014404 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014405 }
14406 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014407 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014408 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014409 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014410 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014411 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014412 }
14413 }
14414
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014415 /* Passed in modifier sanity checking. */
14416 switch (mode_cmd->modifier[0]) {
14417 case I915_FORMAT_MOD_Y_TILED:
14418 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014419 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014420 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14421 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014422 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014423 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014424 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014425 case I915_FORMAT_MOD_X_TILED:
14426 break;
14427 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014428 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14429 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014430 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014431 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014432
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014433 /*
14434 * gen2/3 display engine uses the fence if present,
14435 * so the tiling mode must match the fb modifier exactly.
14436 */
14437 if (INTEL_INFO(dev_priv)->gen < 4 &&
14438 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014439 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014440 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014441 }
14442
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014443 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014444 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014445 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014446 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014447 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014448 "tiled" : "linear",
14449 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014450 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014451 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014452
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014453 /*
14454 * If there's a fence, enforce that
14455 * the fb pitch and fence stride match.
14456 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014457 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14458 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14459 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014460 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014461 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014462
Ville Syrjälä57779d02012-10-31 17:50:14 +020014463 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014464 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014465 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014466 case DRM_FORMAT_RGB565:
14467 case DRM_FORMAT_XRGB8888:
14468 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014469 break;
14470 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014471 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014472 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14473 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014474 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014475 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014476 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014477 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014478 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014479 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014480 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14481 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014482 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014483 }
14484 break;
14485 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014486 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014487 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014488 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014489 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14490 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014491 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014492 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014493 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014494 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014495 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014496 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14497 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014498 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014499 }
14500 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014501 case DRM_FORMAT_YUYV:
14502 case DRM_FORMAT_UYVY:
14503 case DRM_FORMAT_YVYU:
14504 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014505 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014506 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14507 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014508 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014509 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014510 break;
14511 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014512 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14513 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014514 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014515 }
14516
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014517 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14518 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014519 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014520
Chris Wilson24dbf512017-02-15 10:59:18 +000014521 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14522 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014523
14524 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14525 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014526 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14527 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014528 goto err;
14529 }
14530
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014531 intel_fb->obj = obj;
14532
Ville Syrjälä6687c902015-09-15 13:16:41 +030014533 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14534 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014535 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014536
Chris Wilson24dbf512017-02-15 10:59:18 +000014537 ret = drm_framebuffer_init(obj->base.dev,
14538 &intel_fb->base,
14539 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014540 if (ret) {
14541 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014542 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014543 }
14544
Jesse Barnes79e53942008-11-07 14:24:08 -080014545 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014546
14547err:
Chris Wilsondd689282017-03-01 15:41:28 +000014548 i915_gem_object_lock(obj);
14549 obj->framebuffer_references--;
14550 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014551 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014552}
14553
Jesse Barnes79e53942008-11-07 14:24:08 -080014554static struct drm_framebuffer *
14555intel_user_framebuffer_create(struct drm_device *dev,
14556 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014557 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014558{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014559 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014560 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014561 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014562
Chris Wilson03ac0642016-07-20 13:31:51 +010014563 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14564 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014565 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014566
Chris Wilson24dbf512017-02-15 10:59:18 +000014567 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014568 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014569 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014570
14571 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014572}
14573
Chris Wilson778e23a2016-12-05 14:29:39 +000014574static void intel_atomic_state_free(struct drm_atomic_state *state)
14575{
14576 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14577
14578 drm_atomic_state_default_release(state);
14579
14580 i915_sw_fence_fini(&intel_state->commit_ready);
14581
14582 kfree(state);
14583}
14584
Jesse Barnes79e53942008-11-07 14:24:08 -080014585static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014586 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014587 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014588 .atomic_check = intel_atomic_check,
14589 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014590 .atomic_state_alloc = intel_atomic_state_alloc,
14591 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014592 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014593};
14594
Imre Deak88212942016-03-16 13:38:53 +020014595/**
14596 * intel_init_display_hooks - initialize the display modesetting hooks
14597 * @dev_priv: device private
14598 */
14599void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014600{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014601 intel_init_cdclk_hooks(dev_priv);
14602
Imre Deak88212942016-03-16 13:38:53 +020014603 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014604 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014605 dev_priv->display.get_initial_plane_config =
14606 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014607 dev_priv->display.crtc_compute_clock =
14608 haswell_crtc_compute_clock;
14609 dev_priv->display.crtc_enable = haswell_crtc_enable;
14610 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014611 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014612 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014613 dev_priv->display.get_initial_plane_config =
14614 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014615 dev_priv->display.crtc_compute_clock =
14616 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014617 dev_priv->display.crtc_enable = haswell_crtc_enable;
14618 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014619 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014620 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014621 dev_priv->display.get_initial_plane_config =
14622 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014623 dev_priv->display.crtc_compute_clock =
14624 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014625 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14626 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014627 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014628 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014629 dev_priv->display.get_initial_plane_config =
14630 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014631 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14632 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14633 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14634 } else if (IS_VALLEYVIEW(dev_priv)) {
14635 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14636 dev_priv->display.get_initial_plane_config =
14637 i9xx_get_initial_plane_config;
14638 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014639 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14640 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014641 } else if (IS_G4X(dev_priv)) {
14642 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14643 dev_priv->display.get_initial_plane_config =
14644 i9xx_get_initial_plane_config;
14645 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14646 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14647 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014648 } else if (IS_PINEVIEW(dev_priv)) {
14649 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14650 dev_priv->display.get_initial_plane_config =
14651 i9xx_get_initial_plane_config;
14652 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14653 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14654 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014655 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014656 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014657 dev_priv->display.get_initial_plane_config =
14658 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014659 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014660 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14661 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014662 } else {
14663 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14664 dev_priv->display.get_initial_plane_config =
14665 i9xx_get_initial_plane_config;
14666 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14667 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14668 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014669 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014670
Imre Deak88212942016-03-16 13:38:53 +020014671 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014672 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014673 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014674 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014675 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014676 /* FIXME: detect B0+ stepping and use auto training */
14677 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014678 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014679 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014680 }
14681
Lyude27082492016-08-24 07:48:10 +020014682 if (dev_priv->info.gen >= 9)
14683 dev_priv->display.update_crtcs = skl_update_crtcs;
14684 else
14685 dev_priv->display.update_crtcs = intel_update_crtcs;
14686
Daniel Vetter5a21b662016-05-24 17:13:53 +020014687 switch (INTEL_INFO(dev_priv)->gen) {
14688 case 2:
14689 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14690 break;
14691
14692 case 3:
14693 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14694 break;
14695
14696 case 4:
14697 case 5:
14698 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14699 break;
14700
14701 case 6:
14702 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14703 break;
14704 case 7:
14705 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14706 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14707 break;
14708 case 9:
14709 /* Drop through - unsupported since execlist only. */
14710 default:
14711 /* Default just returns -ENODEV to indicate unsupported */
14712 dev_priv->display.queue_flip = intel_default_queue_flip;
14713 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014714}
14715
Jesse Barnesb690e962010-07-19 13:53:12 -070014716/*
14717 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14718 * resume, or other times. This quirk makes sure that's the case for
14719 * affected systems.
14720 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014721static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014722{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014723 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014724
14725 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014726 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014727}
14728
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014729static void quirk_pipeb_force(struct drm_device *dev)
14730{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014731 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014732
14733 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14734 DRM_INFO("applying pipe b force quirk\n");
14735}
14736
Keith Packard435793d2011-07-12 14:56:22 -070014737/*
14738 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14739 */
14740static void quirk_ssc_force_disable(struct drm_device *dev)
14741{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014742 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014743 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014744 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014745}
14746
Carsten Emde4dca20e2012-03-15 15:56:26 +010014747/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014748 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14749 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014750 */
14751static void quirk_invert_brightness(struct drm_device *dev)
14752{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014753 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014754 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014755 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014756}
14757
Scot Doyle9c72cc62014-07-03 23:27:50 +000014758/* Some VBT's incorrectly indicate no backlight is present */
14759static void quirk_backlight_present(struct drm_device *dev)
14760{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014761 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014762 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14763 DRM_INFO("applying backlight present quirk\n");
14764}
14765
Jesse Barnesb690e962010-07-19 13:53:12 -070014766struct intel_quirk {
14767 int device;
14768 int subsystem_vendor;
14769 int subsystem_device;
14770 void (*hook)(struct drm_device *dev);
14771};
14772
Egbert Eich5f85f172012-10-14 15:46:38 +020014773/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14774struct intel_dmi_quirk {
14775 void (*hook)(struct drm_device *dev);
14776 const struct dmi_system_id (*dmi_id_list)[];
14777};
14778
14779static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14780{
14781 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14782 return 1;
14783}
14784
14785static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14786 {
14787 .dmi_id_list = &(const struct dmi_system_id[]) {
14788 {
14789 .callback = intel_dmi_reverse_brightness,
14790 .ident = "NCR Corporation",
14791 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14792 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14793 },
14794 },
14795 { } /* terminating entry */
14796 },
14797 .hook = quirk_invert_brightness,
14798 },
14799};
14800
Ben Widawskyc43b5632012-04-16 14:07:40 -070014801static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014802 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14803 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14804
Jesse Barnesb690e962010-07-19 13:53:12 -070014805 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14806 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14807
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014808 /* 830 needs to leave pipe A & dpll A up */
14809 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14810
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014811 /* 830 needs to leave pipe B & dpll B up */
14812 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14813
Keith Packard435793d2011-07-12 14:56:22 -070014814 /* Lenovo U160 cannot use SSC on LVDS */
14815 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014816
14817 /* Sony Vaio Y cannot use SSC on LVDS */
14818 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014819
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014820 /* Acer Aspire 5734Z must invert backlight brightness */
14821 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14822
14823 /* Acer/eMachines G725 */
14824 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14825
14826 /* Acer/eMachines e725 */
14827 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14828
14829 /* Acer/Packard Bell NCL20 */
14830 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14831
14832 /* Acer Aspire 4736Z */
14833 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014834
14835 /* Acer Aspire 5336 */
14836 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014837
14838 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14839 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014840
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014841 /* Acer C720 Chromebook (Core i3 4005U) */
14842 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14843
jens steinb2a96012014-10-28 20:25:53 +010014844 /* Apple Macbook 2,1 (Core 2 T7400) */
14845 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14846
Jani Nikula1b9448b02015-11-05 11:49:59 +020014847 /* Apple Macbook 4,1 */
14848 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14849
Scot Doyled4967d82014-07-03 23:27:52 +000014850 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14851 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014852
14853 /* HP Chromebook 14 (Celeron 2955U) */
14854 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014855
14856 /* Dell Chromebook 11 */
14857 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014858
14859 /* Dell Chromebook 11 (2015 version) */
14860 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014861};
14862
14863static void intel_init_quirks(struct drm_device *dev)
14864{
14865 struct pci_dev *d = dev->pdev;
14866 int i;
14867
14868 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14869 struct intel_quirk *q = &intel_quirks[i];
14870
14871 if (d->device == q->device &&
14872 (d->subsystem_vendor == q->subsystem_vendor ||
14873 q->subsystem_vendor == PCI_ANY_ID) &&
14874 (d->subsystem_device == q->subsystem_device ||
14875 q->subsystem_device == PCI_ANY_ID))
14876 q->hook(dev);
14877 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014878 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14879 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14880 intel_dmi_quirks[i].hook(dev);
14881 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014882}
14883
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014884/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014885static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014886{
David Weinehall52a05c32016-08-22 13:32:44 +030014887 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014888 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014889 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014890
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014891 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014892 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014893 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014894 sr1 = inb(VGA_SR_DATA);
14895 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014896 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014897 udelay(300);
14898
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014899 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014900 POSTING_READ(vga_reg);
14901}
14902
Daniel Vetterf8175862012-04-10 15:50:11 +020014903void intel_modeset_init_hw(struct drm_device *dev)
14904{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014905 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014906
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014907 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014908 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014909
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014910 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014911}
14912
Matt Roperd93c0372015-12-03 11:37:41 -080014913/*
14914 * Calculate what we think the watermarks should be for the state we've read
14915 * out of the hardware and then immediately program those watermarks so that
14916 * we ensure the hardware settings match our internal state.
14917 *
14918 * We can calculate what we think WM's should be by creating a duplicate of the
14919 * current state (which was constructed during hardware readout) and running it
14920 * through the atomic check code to calculate new watermark values in the
14921 * state object.
14922 */
14923static void sanitize_watermarks(struct drm_device *dev)
14924{
14925 struct drm_i915_private *dev_priv = to_i915(dev);
14926 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014927 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014928 struct drm_crtc *crtc;
14929 struct drm_crtc_state *cstate;
14930 struct drm_modeset_acquire_ctx ctx;
14931 int ret;
14932 int i;
14933
14934 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014935 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014936 return;
14937
14938 /*
14939 * We need to hold connection_mutex before calling duplicate_state so
14940 * that the connector loop is protected.
14941 */
14942 drm_modeset_acquire_init(&ctx, 0);
14943retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014944 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014945 if (ret == -EDEADLK) {
14946 drm_modeset_backoff(&ctx);
14947 goto retry;
14948 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014949 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014950 }
14951
14952 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14953 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014954 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014955
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014956 intel_state = to_intel_atomic_state(state);
14957
Matt Ropered4a6a72016-02-23 17:20:13 -080014958 /*
14959 * Hardware readout is the only time we don't want to calculate
14960 * intermediate watermarks (since we don't trust the current
14961 * watermarks).
14962 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014963 if (!HAS_GMCH_DISPLAY(dev_priv))
14964 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014965
Matt Roperd93c0372015-12-03 11:37:41 -080014966 ret = intel_atomic_check(dev, state);
14967 if (ret) {
14968 /*
14969 * If we fail here, it means that the hardware appears to be
14970 * programmed in a way that shouldn't be possible, given our
14971 * understanding of watermark requirements. This might mean a
14972 * mistake in the hardware readout code or a mistake in the
14973 * watermark calculations for a given platform. Raise a WARN
14974 * so that this is noticeable.
14975 *
14976 * If this actually happens, we'll have to just leave the
14977 * BIOS-programmed watermarks untouched and hope for the best.
14978 */
14979 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014980 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014981 }
14982
14983 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014984 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014985 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14986
Matt Ropered4a6a72016-02-23 17:20:13 -080014987 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014988 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014989 }
14990
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014991put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014992 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014993fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014994 drm_modeset_drop_locks(&ctx);
14995 drm_modeset_acquire_fini(&ctx);
14996}
14997
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014998int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014999{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015000 struct drm_i915_private *dev_priv = to_i915(dev);
15001 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015002 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015003 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015004
15005 drm_mode_config_init(dev);
15006
15007 dev->mode_config.min_width = 0;
15008 dev->mode_config.min_height = 0;
15009
Dave Airlie019d96c2011-09-29 16:20:42 +010015010 dev->mode_config.preferred_depth = 24;
15011 dev->mode_config.prefer_shadow = 1;
15012
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015013 dev->mode_config.allow_fb_modifiers = true;
15014
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015015 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015016
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015017 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015018 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015019 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015020
Jesse Barnesb690e962010-07-19 13:53:12 -070015021 intel_init_quirks(dev);
15022
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015023 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015024
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015025 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015026 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070015027
Lukas Wunner69f92f62015-07-15 13:57:35 +020015028 /*
15029 * There may be no VBT; and if the BIOS enabled SSC we can
15030 * just keep using it to avoid unnecessary flicker. Whereas if the
15031 * BIOS isn't using it, don't assume it will work even if the VBT
15032 * indicates as much.
15033 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015034 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015035 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15036 DREF_SSC1_ENABLE);
15037
15038 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15039 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15040 bios_lvds_use_ssc ? "en" : "dis",
15041 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15042 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15043 }
15044 }
15045
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015046 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015047 dev->mode_config.max_width = 2048;
15048 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015049 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015050 dev->mode_config.max_width = 4096;
15051 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015052 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015053 dev->mode_config.max_width = 8192;
15054 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015055 }
Damien Lespiau068be562014-03-28 14:17:49 +000015056
Jani Nikula2a307c22016-11-30 17:43:04 +020015057 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15058 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015059 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015060 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015061 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15062 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15063 } else {
15064 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15065 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15066 }
15067
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015068 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015069
Zhao Yakui28c97732009-10-09 11:39:41 +080015070 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015071 INTEL_INFO(dev_priv)->num_pipes,
15072 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015073
Damien Lespiau055e3932014-08-18 13:49:10 +010015074 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015075 int ret;
15076
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015077 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015078 if (ret) {
15079 drm_mode_config_cleanup(dev);
15080 return ret;
15081 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015082 }
15083
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015084 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015085
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015086 intel_update_czclk(dev_priv);
15087 intel_modeset_init_hw(dev);
15088
Ville Syrjäläb2045352016-05-13 23:41:27 +030015089 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015090 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015091
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015092 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015093 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015094 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015095
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015096 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015097 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015098 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015099
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015100 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015101 struct intel_initial_plane_config plane_config = {};
15102
Jesse Barnes46f297f2014-03-07 08:57:48 -080015103 if (!crtc->active)
15104 continue;
15105
Jesse Barnes46f297f2014-03-07 08:57:48 -080015106 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015107 * Note that reserving the BIOS fb up front prevents us
15108 * from stuffing other stolen allocations like the ring
15109 * on top. This prevents some ugliness at boot time, and
15110 * can even allow for smooth boot transitions if the BIOS
15111 * fb is large enough for the active pipe configuration.
15112 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015113 dev_priv->display.get_initial_plane_config(crtc,
15114 &plane_config);
15115
15116 /*
15117 * If the fb is shared between multiple heads, we'll
15118 * just get the first one.
15119 */
15120 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015121 }
Matt Roperd93c0372015-12-03 11:37:41 -080015122
15123 /*
15124 * Make sure hardware watermarks really match the state we read out.
15125 * Note that we need to do this after reconstructing the BIOS fb's
15126 * since the watermark calculation done here will use pstate->fb.
15127 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015128 if (!HAS_GMCH_DISPLAY(dev_priv))
15129 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015130
15131 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015132}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015133
Daniel Vetter7fad7982012-07-04 17:51:47 +020015134static void intel_enable_pipe_a(struct drm_device *dev)
15135{
15136 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015137 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015138 struct drm_connector *crt = NULL;
15139 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015140 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015141 int ret;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015142
15143 /* We can't just switch on the pipe A, we need to set things up with a
15144 * proper mode and output configuration. As a gross hack, enable pipe A
15145 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015146 drm_connector_list_iter_begin(dev, &conn_iter);
15147 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015148 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15149 crt = &connector->base;
15150 break;
15151 }
15152 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015153 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015154
15155 if (!crt)
15156 return;
15157
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015158 ret = intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx);
15159 WARN(ret < 0, "All modeset mutexes are locked, but intel_get_load_detect_pipe failed\n");
15160
15161 if (ret > 0)
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015162 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015163}
15164
Daniel Vetterfa555832012-10-10 23:14:00 +020015165static bool
15166intel_check_plane_mapping(struct intel_crtc *crtc)
15167{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015168 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015169 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015170
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015171 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015172 return true;
15173
Ville Syrjälä649636e2015-09-22 19:50:01 +030015174 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015175
15176 if ((val & DISPLAY_PLANE_ENABLE) &&
15177 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15178 return false;
15179
15180 return true;
15181}
15182
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015183static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15184{
15185 struct drm_device *dev = crtc->base.dev;
15186 struct intel_encoder *encoder;
15187
15188 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15189 return true;
15190
15191 return false;
15192}
15193
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015194static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15195{
15196 struct drm_device *dev = encoder->base.dev;
15197 struct intel_connector *connector;
15198
15199 for_each_connector_on_encoder(dev, &encoder->base, connector)
15200 return connector;
15201
15202 return NULL;
15203}
15204
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015205static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15206 enum transcoder pch_transcoder)
15207{
15208 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15209 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15210}
15211
Daniel Vetter24929352012-07-02 20:28:59 +020015212static void intel_sanitize_crtc(struct intel_crtc *crtc)
15213{
15214 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015215 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015216 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015217
Daniel Vetter24929352012-07-02 20:28:59 +020015218 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015219 if (!transcoder_is_dsi(cpu_transcoder)) {
15220 i915_reg_t reg = PIPECONF(cpu_transcoder);
15221
15222 I915_WRITE(reg,
15223 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15224 }
Daniel Vetter24929352012-07-02 20:28:59 +020015225
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015226 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015227 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015228 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015229 struct intel_plane *plane;
15230
Daniel Vetter96256042015-02-13 21:03:42 +010015231 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015232
15233 /* Disable everything but the primary plane */
15234 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15235 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15236 continue;
15237
Ville Syrjälä72259532017-03-02 19:15:05 +020015238 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030015239 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015240 }
Daniel Vetter96256042015-02-13 21:03:42 +010015241 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015242
Daniel Vetter24929352012-07-02 20:28:59 +020015243 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015244 * disable the crtc (and hence change the state) if it is wrong. Note
15245 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015246 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015247 bool plane;
15248
Ville Syrjälä78108b72016-05-27 20:59:19 +030015249 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15250 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015251
15252 /* Pipe has the wrong plane attached and the plane is active.
15253 * Temporarily change the plane mapping and disable everything
15254 * ... */
15255 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015256 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015257 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015258 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015259 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015260 }
Daniel Vetter24929352012-07-02 20:28:59 +020015261
Daniel Vetter7fad7982012-07-04 17:51:47 +020015262 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15263 crtc->pipe == PIPE_A && !crtc->active) {
15264 /* BIOS forgot to enable pipe A, this mostly happens after
15265 * resume. Force-enable the pipe to fix this, the update_dpms
15266 * call below we restore the pipe to the right state, but leave
15267 * the required bits on. */
15268 intel_enable_pipe_a(dev);
15269 }
15270
Daniel Vetter24929352012-07-02 20:28:59 +020015271 /* Adjust the state of the output pipe according to whether we
15272 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015273 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015274 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015275
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015276 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015277 /*
15278 * We start out with underrun reporting disabled to avoid races.
15279 * For correct bookkeeping mark this on active crtcs.
15280 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015281 * Also on gmch platforms we dont have any hardware bits to
15282 * disable the underrun reporting. Which means we need to start
15283 * out with underrun reporting disabled also on inactive pipes,
15284 * since otherwise we'll complain about the garbage we read when
15285 * e.g. coming up after runtime pm.
15286 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015287 * No protection against concurrent access is required - at
15288 * worst a fifo underrun happens which also sets this to false.
15289 */
15290 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015291 /*
15292 * We track the PCH trancoder underrun reporting state
15293 * within the crtc. With crtc for pipe A housing the underrun
15294 * reporting state for PCH transcoder A, crtc for pipe B housing
15295 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15296 * and marking underrun reporting as disabled for the non-existing
15297 * PCH transcoders B and C would prevent enabling the south
15298 * error interrupt (see cpt_can_enable_serr_int()).
15299 */
15300 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15301 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015302 }
Daniel Vetter24929352012-07-02 20:28:59 +020015303}
15304
15305static void intel_sanitize_encoder(struct intel_encoder *encoder)
15306{
15307 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015308
15309 /* We need to check both for a crtc link (meaning that the
15310 * encoder is active and trying to read from a pipe) and the
15311 * pipe itself being active. */
15312 bool has_active_crtc = encoder->base.crtc &&
15313 to_intel_crtc(encoder->base.crtc)->active;
15314
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015315 connector = intel_encoder_find_connector(encoder);
15316 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015317 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15318 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015319 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015320
15321 /* Connector is active, but has no active pipe. This is
15322 * fallout from our resume register restoring. Disable
15323 * the encoder manually again. */
15324 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015325 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15326
Daniel Vetter24929352012-07-02 20:28:59 +020015327 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15328 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015329 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015330 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015331 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015332 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015333 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015334 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015335
15336 /* Inconsistent output/port/pipe state happens presumably due to
15337 * a bug in one of the get_hw_state functions. Or someplace else
15338 * in our code, like the register restore mess on resume. Clamp
15339 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015340
15341 connector->base.dpms = DRM_MODE_DPMS_OFF;
15342 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015343 }
15344 /* Enabled encoders without active connectors will be fixed in
15345 * the crtc fixup. */
15346}
15347
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015348void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015349{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015350 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015351
Imre Deak04098752014-02-18 00:02:16 +020015352 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15353 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015354 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015355 }
15356}
15357
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015358void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015359{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015360 /* This function can be called both from intel_modeset_setup_hw_state or
15361 * at a very early point in our resume sequence, where the power well
15362 * structures are not yet restored. Since this function is at a very
15363 * paranoid "someone might have enabled VGA while we were not looking"
15364 * level, just check if the power well is enabled instead of trying to
15365 * follow the "don't touch the power well if we don't need it" policy
15366 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015367 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015368 return;
15369
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015370 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015371
15372 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015373}
15374
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015375static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015376{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015377 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015378
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015379 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015380}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015381
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015382/* FIXME read out full plane state for all planes */
15383static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015384{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015385 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15386 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015387
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015388 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015389
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015390 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15391 to_intel_plane_state(primary->base.state),
15392 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015393}
15394
Daniel Vetter30e984d2013-06-05 13:34:17 +020015395static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015396{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015397 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015398 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015399 struct intel_crtc *crtc;
15400 struct intel_encoder *encoder;
15401 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015402 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015403 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015404
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015405 dev_priv->active_crtcs = 0;
15406
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015407 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015408 struct intel_crtc_state *crtc_state =
15409 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015410
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015411 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015412 memset(crtc_state, 0, sizeof(*crtc_state));
15413 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015414
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015415 crtc_state->base.active = crtc_state->base.enable =
15416 dev_priv->display.get_pipe_config(crtc, crtc_state);
15417
15418 crtc->base.enabled = crtc_state->base.enable;
15419 crtc->active = crtc_state->base.active;
15420
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015421 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015422 dev_priv->active_crtcs |= 1 << crtc->pipe;
15423
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015424 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015425
Ville Syrjälä78108b72016-05-27 20:59:19 +030015426 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15427 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015428 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015429 }
15430
Daniel Vetter53589012013-06-05 13:34:16 +020015431 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15432 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15433
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015434 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015435 &pll->state.hw_state);
15436 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015437 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015438 struct intel_crtc_state *crtc_state =
15439 to_intel_crtc_state(crtc->base.state);
15440
15441 if (crtc_state->base.active &&
15442 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015443 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015444 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015445 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015446
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015447 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015448 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015449 }
15450
Damien Lespiaub2784e12014-08-05 11:29:37 +010015451 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015452 pipe = 0;
15453
15454 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015455 struct intel_crtc_state *crtc_state;
15456
Ville Syrjälä98187832016-10-31 22:37:10 +020015457 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015458 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015459
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015460 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015461 crtc_state->output_types |= 1 << encoder->type;
15462 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015463 } else {
15464 encoder->base.crtc = NULL;
15465 }
15466
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015467 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015468 encoder->base.base.id, encoder->base.name,
15469 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015470 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015471 }
15472
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015473 drm_connector_list_iter_begin(dev, &conn_iter);
15474 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015475 if (connector->get_hw_state(connector)) {
15476 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015477
15478 encoder = connector->encoder;
15479 connector->base.encoder = &encoder->base;
15480
15481 if (encoder->base.crtc &&
15482 encoder->base.crtc->state->active) {
15483 /*
15484 * This has to be done during hardware readout
15485 * because anything calling .crtc_disable may
15486 * rely on the connector_mask being accurate.
15487 */
15488 encoder->base.crtc->state->connector_mask |=
15489 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015490 encoder->base.crtc->state->encoder_mask |=
15491 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015492 }
15493
Daniel Vetter24929352012-07-02 20:28:59 +020015494 } else {
15495 connector->base.dpms = DRM_MODE_DPMS_OFF;
15496 connector->base.encoder = NULL;
15497 }
15498 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015499 connector->base.base.id, connector->base.name,
15500 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015501 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015502 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015503
15504 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015505 struct intel_crtc_state *crtc_state =
15506 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015507 int pixclk = 0;
15508
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015509 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015510 if (crtc_state->base.active) {
15511 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15512 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015513 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15514
15515 /*
15516 * The initial mode needs to be set in order to keep
15517 * the atomic core happy. It wants a valid mode if the
15518 * crtc's enabled, so we do the above call.
15519 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015520 * But we don't set all the derived state fully, hence
15521 * set a flag to indicate that a full recalculation is
15522 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015523 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015524 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015525
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015526 intel_crtc_compute_pixel_rate(crtc_state);
15527
15528 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15529 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15530 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015531 else
15532 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15533
15534 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015535 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015536 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15537
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015538 drm_calc_timestamping_constants(&crtc->base,
15539 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015540 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015541 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015542
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015543 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15544
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015545 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015546 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015547}
15548
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015549static void
15550get_encoder_power_domains(struct drm_i915_private *dev_priv)
15551{
15552 struct intel_encoder *encoder;
15553
15554 for_each_intel_encoder(&dev_priv->drm, encoder) {
15555 u64 get_domains;
15556 enum intel_display_power_domain domain;
15557
15558 if (!encoder->get_power_domains)
15559 continue;
15560
15561 get_domains = encoder->get_power_domains(encoder);
15562 for_each_power_domain(domain, get_domains)
15563 intel_display_power_get(dev_priv, domain);
15564 }
15565}
15566
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015567/* Scan out the current hw modeset state,
15568 * and sanitizes it to the current state
15569 */
15570static void
15571intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015572{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015573 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015574 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015575 struct intel_crtc *crtc;
15576 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015577 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015578
15579 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015580
15581 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015582 get_encoder_power_domains(dev_priv);
15583
Damien Lespiaub2784e12014-08-05 11:29:37 +010015584 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015585 intel_sanitize_encoder(encoder);
15586 }
15587
Damien Lespiau055e3932014-08-18 13:49:10 +010015588 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015589 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015590
Daniel Vetter24929352012-07-02 20:28:59 +020015591 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015592 intel_dump_pipe_config(crtc, crtc->config,
15593 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015594 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015595
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015596 intel_modeset_update_connector_atomic_state(dev);
15597
Daniel Vetter35c95372013-07-17 06:55:04 +020015598 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15599 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15600
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015601 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015602 continue;
15603
15604 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15605
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015606 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015607 pll->on = false;
15608 }
15609
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015610 if (IS_G4X(dev_priv)) {
15611 g4x_wm_get_hw_state(dev);
15612 g4x_wm_sanitize(dev_priv);
15613 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015614 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015615 vlv_wm_sanitize(dev_priv);
15616 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015617 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015618 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015619 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015620 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015621
15622 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015623 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015624
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015625 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015626 if (WARN_ON(put_domains))
15627 modeset_put_power_domains(dev_priv, put_domains);
15628 }
15629 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015630
Imre Deak8d8c3862017-02-17 17:39:46 +020015631 intel_power_domains_verify_state(dev_priv);
15632
Paulo Zanoni010cf732016-01-19 11:35:48 -020015633 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015634}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015635
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015636void intel_display_resume(struct drm_device *dev)
15637{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015638 struct drm_i915_private *dev_priv = to_i915(dev);
15639 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15640 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015641 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015642
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015643 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015644 if (state)
15645 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015646
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015647 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015648
Maarten Lankhorst73974892016-08-05 23:28:27 +030015649 while (1) {
15650 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15651 if (ret != -EDEADLK)
15652 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015653
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015654 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015655 }
15656
Maarten Lankhorst73974892016-08-05 23:28:27 +030015657 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015658 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015659
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015660 drm_modeset_drop_locks(&ctx);
15661 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015662
Chris Wilson08536952016-10-14 13:18:18 +010015663 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015664 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015665 if (state)
15666 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015667}
15668
15669void intel_modeset_gem_init(struct drm_device *dev)
15670{
Chris Wilsondc979972016-05-10 14:10:04 +010015671 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015672
Chris Wilsondc979972016-05-10 14:10:04 +010015673 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015674
Chris Wilson1ee8da62016-05-12 12:43:23 +010015675 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015676}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015677
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015678int intel_connector_register(struct drm_connector *connector)
15679{
15680 struct intel_connector *intel_connector = to_intel_connector(connector);
15681 int ret;
15682
15683 ret = intel_backlight_device_register(intel_connector);
15684 if (ret)
15685 goto err;
15686
15687 return 0;
15688
15689err:
15690 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015691}
15692
Chris Wilsonc191eca2016-06-17 11:40:33 +010015693void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015694{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015695 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015696
Chris Wilsone63d87c2016-06-17 11:40:34 +010015697 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015698 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015699}
15700
Jesse Barnes79e53942008-11-07 14:24:08 -080015701void intel_modeset_cleanup(struct drm_device *dev)
15702{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015703 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015704
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015705 flush_work(&dev_priv->atomic_helper.free_work);
15706 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15707
Chris Wilsondc979972016-05-10 14:10:04 +010015708 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015709
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015710 /*
15711 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015712 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015713 * experience fancy races otherwise.
15714 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015715 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015716
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015717 /*
15718 * Due to the hpd irq storm handling the hotplug work can re-arm the
15719 * poll handlers. Hence disable polling after hpd handling is shut down.
15720 */
Keith Packardf87ea762010-10-03 19:36:26 -070015721 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015722
Jesse Barnes723bfd72010-10-07 16:01:13 -070015723 intel_unregister_dsm_handler();
15724
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015725 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015726
Chris Wilson1630fe72011-07-08 12:22:42 +010015727 /* flush any delayed tasks or pending work */
15728 flush_scheduled_work();
15729
Jesse Barnes79e53942008-11-07 14:24:08 -080015730 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015731
Chris Wilson1ee8da62016-05-12 12:43:23 +010015732 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015733
Chris Wilsondc979972016-05-10 14:10:04 +010015734 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015735
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015736 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015737}
15738
Chris Wilsondf0e9242010-09-09 16:20:55 +010015739void intel_connector_attach_encoder(struct intel_connector *connector,
15740 struct intel_encoder *encoder)
15741{
15742 connector->encoder = encoder;
15743 drm_mode_connector_attach_encoder(&connector->base,
15744 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015745}
Dave Airlie28d52042009-09-21 14:33:58 +100015746
15747/*
15748 * set vga decode state - true == enable VGA decode
15749 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015750int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015751{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015752 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015753 u16 gmch_ctrl;
15754
Chris Wilson75fa0412014-02-07 18:37:02 -020015755 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15756 DRM_ERROR("failed to read control word\n");
15757 return -EIO;
15758 }
15759
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015760 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15761 return 0;
15762
Dave Airlie28d52042009-09-21 14:33:58 +100015763 if (state)
15764 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15765 else
15766 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015767
15768 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15769 DRM_ERROR("failed to write control word\n");
15770 return -EIO;
15771 }
15772
Dave Airlie28d52042009-09-21 14:33:58 +100015773 return 0;
15774}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015775
Chris Wilson98a2f412016-10-12 10:05:18 +010015776#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15777
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015778struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015779
15780 u32 power_well_driver;
15781
Chris Wilson63b66e52013-08-08 15:12:06 +020015782 int num_transcoders;
15783
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015784 struct intel_cursor_error_state {
15785 u32 control;
15786 u32 position;
15787 u32 base;
15788 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015789 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015790
15791 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015792 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015793 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015794 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015795 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015796
15797 struct intel_plane_error_state {
15798 u32 control;
15799 u32 stride;
15800 u32 size;
15801 u32 pos;
15802 u32 addr;
15803 u32 surface;
15804 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015805 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015806
15807 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015808 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015809 enum transcoder cpu_transcoder;
15810
15811 u32 conf;
15812
15813 u32 htotal;
15814 u32 hblank;
15815 u32 hsync;
15816 u32 vtotal;
15817 u32 vblank;
15818 u32 vsync;
15819 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015820};
15821
15822struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015823intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015824{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015825 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015826 int transcoders[] = {
15827 TRANSCODER_A,
15828 TRANSCODER_B,
15829 TRANSCODER_C,
15830 TRANSCODER_EDP,
15831 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015832 int i;
15833
Chris Wilsonc0336662016-05-06 15:40:21 +010015834 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015835 return NULL;
15836
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015837 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015838 if (error == NULL)
15839 return NULL;
15840
Chris Wilsonc0336662016-05-06 15:40:21 +010015841 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015842 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15843
Damien Lespiau055e3932014-08-18 13:49:10 +010015844 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015845 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015846 __intel_display_power_is_enabled(dev_priv,
15847 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015848 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015849 continue;
15850
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015851 error->cursor[i].control = I915_READ(CURCNTR(i));
15852 error->cursor[i].position = I915_READ(CURPOS(i));
15853 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015854
15855 error->plane[i].control = I915_READ(DSPCNTR(i));
15856 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015857 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015858 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015859 error->plane[i].pos = I915_READ(DSPPOS(i));
15860 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015861 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015862 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015863 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015864 error->plane[i].surface = I915_READ(DSPSURF(i));
15865 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15866 }
15867
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015868 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015869
Chris Wilsonc0336662016-05-06 15:40:21 +010015870 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015871 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015872 }
15873
Jani Nikula4d1de972016-03-18 17:05:42 +020015874 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015875 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015876 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015877 error->num_transcoders++; /* Account for eDP. */
15878
15879 for (i = 0; i < error->num_transcoders; i++) {
15880 enum transcoder cpu_transcoder = transcoders[i];
15881
Imre Deakddf9c532013-11-27 22:02:02 +020015882 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015883 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015884 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015885 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015886 continue;
15887
Chris Wilson63b66e52013-08-08 15:12:06 +020015888 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15889
15890 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15891 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15892 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15893 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15894 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15895 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15896 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015897 }
15898
15899 return error;
15900}
15901
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015902#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15903
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015904void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015905intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015906 struct intel_display_error_state *error)
15907{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015908 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015909 int i;
15910
Chris Wilson63b66e52013-08-08 15:12:06 +020015911 if (!error)
15912 return;
15913
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015914 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015915 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015916 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015917 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015918 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015919 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015920 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015921 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015922 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015923 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015924
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015925 err_printf(m, "Plane [%d]:\n", i);
15926 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15927 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015928 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015929 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15930 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015931 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015932 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015933 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015934 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015935 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15936 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015937 }
15938
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015939 err_printf(m, "Cursor [%d]:\n", i);
15940 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15941 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15942 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015943 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015944
15945 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015946 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015947 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015948 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015949 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015950 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15951 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15952 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15953 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15954 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15955 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15956 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15957 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015958}
Chris Wilson98a2f412016-10-12 10:05:18 +010015959
15960#endif