blob: 62cc2a600205a1f2c14726de139bfe9ceeb95e3e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Ben Widawsky714244e2017-08-01 09:58:16 -070091static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
97};
98
99static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
107};
108
Matt Roper3d7d6512014-06-10 08:28:13 -0700109/* Cursor formats */
110static const uint32_t intel_cursor_formats[] = {
111 DRM_FORMAT_ARGB8888,
112};
113
Ben Widawsky714244e2017-08-01 09:58:16 -0700114static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
117};
118
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300119static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300121static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200122 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300123
Chris Wilson24dbf512017-02-15 10:59:18 +0000124static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200127static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200129static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200130static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200133static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200134static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200135static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200136static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200137 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200138static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200140static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530142static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200144static void skylake_pfit_enable(struct intel_crtc *crtc);
145static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300147static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200149static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100150
Ma Lingd4906092009-03-18 20:13:27 +0800151struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300152 struct {
153 int min, max;
154 } dot, vco, n, m, m1, m2, p, p1;
155
156 struct {
157 int dot_limit;
158 int p2_slow, p2_fast;
159 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800160};
Jesse Barnes79e53942008-11-07 14:24:08 -0800161
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300162/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200163int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300164{
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
166
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
172
173 return vco_freq[hpll_freq] * 1000;
174}
175
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200176int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178{
179 u32 val;
180 int divider;
181
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
185
186 divider = val & CCK_FREQUENCY_VALUES;
187
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
193}
194
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200195int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200197{
198 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200200
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300203}
204
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300205static void intel_update_czclk(struct drm_i915_private *dev_priv)
206{
Wayne Boyer666a4532015-12-09 12:29:35 -0800207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300208 return;
209
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
212
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
214}
215
Chris Wilson021357a2010-09-07 20:54:59 +0100216static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200217intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100219{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200222 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000223 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100224}
225
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300226static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400227 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200228 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200229 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300239static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200240 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200241 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200242 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
250};
251
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300252static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200254 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200255 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
Eric Anholt273e27c2011-03-30 13:01:10 -0700264
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300265static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300278static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300292static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
302 .p2_slow = 10,
303 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800304 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300307static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300320static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800331 },
Keith Packarde4b36692009-06-05 19:22:17 -0700332};
333
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300334static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800345 },
Keith Packarde4b36692009-06-05 19:22:17 -0700346};
347
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700361};
362
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300363static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700374};
375
Eric Anholt273e27c2011-03-30 13:01:10 -0700376/* Ironlake / Sandybridge
377 *
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
380 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300381static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405};
406
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300407static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800418};
419
Eric Anholt273e27c2011-03-30 13:01:10 -0700420/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300421static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400429 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432};
433
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300434static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400442 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800445};
446
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300447static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300448 /*
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
453 */
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200455 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700456 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300459 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200471 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530482 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
489};
490
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200491static bool
492needs_modeset(struct drm_crtc_state *state)
493{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200494 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200495}
496
Imre Deakdccbea32015-06-22 23:35:51 +0300497/*
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
504 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300506static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300511 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300514
515 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800516}
517
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
519{
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
521}
522
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300523static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800524{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200525 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300528 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300531
532 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800533}
534
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300535static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300536{
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300540 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300543
544 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300545}
546
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548{
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300552 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
554 clock->n << 22);
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300556
557 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100566static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300567 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300568 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200585 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
590 }
591
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
596 */
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599
600 return true;
601}
602
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300604i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605 const struct intel_crtc_state *crtc_state,
606 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300608 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 } else {
621 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300624 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300626}
627
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200628/*
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
632 *
633 * Target and reference clocks are specified in kHz.
634 *
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
637 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300638static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300639i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300640 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300643{
644 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
Akshay Joshi0206e352011-08-16 15:34:10 -0400648 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
651
Zhao Yakui42158662009-11-20 11:24:18 +0800652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
653 clock.m1++) {
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200656 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800657 break;
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 int this_err;
663
Imre Deakdccbea32015-06-22 23:35:51 +0300664 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100665 if (!intel_PLL_is_valid(to_i915(dev),
666 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000667 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800669 if (match_clock &&
670 clock.p != match_clock->p)
671 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
675 *best_clock = clock;
676 err = this_err;
677 }
678 }
679 }
680 }
681 }
682
683 return (err != target);
684}
685
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200686/*
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
690 *
691 * Target and reference clocks are specified in kHz.
692 *
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
695 */
Ma Lingd4906092009-03-18 20:13:27 +0800696static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300697pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200698 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200701{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300703 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200704 int err = target;
705
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200706 memset(best_clock, 0, sizeof(*best_clock));
707
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
709
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
718 int this_err;
719
Imre Deakdccbea32015-06-22 23:35:51 +0300720 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100721 if (!intel_PLL_is_valid(to_i915(dev),
722 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 &clock))
724 continue;
725 if (match_clock &&
726 clock.p != match_clock->p)
727 continue;
728
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
731 *best_clock = clock;
732 err = this_err;
733 }
734 }
735 }
736 }
737 }
738
739 return (err != target);
740}
741
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200742/*
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200746 *
747 * Target and reference clocks are specified in kHz.
748 *
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200751 */
Ma Lingd4906092009-03-18 20:13:27 +0800752static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300753g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800757{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300759 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800760 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800764
765 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300766
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
768
Ma Lingd4906092009-03-18 20:13:27 +0800769 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200770 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200772 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
779 int this_err;
780
Imre Deakdccbea32015-06-22 23:35:51 +0300781 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100782 if (!intel_PLL_is_valid(to_i915(dev),
783 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000784 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800785 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000786
787 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800788 if (this_err < err_most) {
789 *best_clock = clock;
790 err_most = this_err;
791 max_n = clock.n;
792 found = true;
793 }
794 }
795 }
796 }
797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800798 return found;
799}
Ma Lingd4906092009-03-18 20:13:27 +0800800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801/*
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
804 */
805static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
810{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200811 /*
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
814 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100815 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200816 *error_ppm = 0;
817
818 return calculated_clock->p > best_clock->p;
819 }
820
Imre Deak24be4e42015-03-17 11:40:04 +0200821 if (WARN_ON_ONCE(!target_freq))
822 return false;
823
Imre Deakd5dd62b2015-03-17 11:40:03 +0200824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
826 target_freq);
827 /*
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
831 */
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
833 *error_ppm = 0;
834
835 return true;
836 }
837
838 return *error_ppm + 10 < best_error_ppm;
839}
840
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200841/*
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
845 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800846static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300847vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200848 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700851{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300853 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300854 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300855 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300860 target *= 5; /* fast clock */
861
862 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863
864 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200872 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300873
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
875 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300876
Imre Deakdccbea32015-06-22 23:35:51 +0300877 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300878
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100879 if (!intel_PLL_is_valid(to_i915(dev),
880 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300881 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300882 continue;
883
Imre Deakd5dd62b2015-03-17 11:40:03 +0200884 if (!vlv_PLL_is_optimal(dev, target,
885 &clock,
886 best_clock,
887 bestppm, &ppm))
888 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Imre Deakd5dd62b2015-03-17 11:40:03 +0200890 *best_clock = clock;
891 bestppm = ppm;
892 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700893 }
894 }
895 }
896 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700897
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300898 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700899}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200901/*
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
905 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300906static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300907chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200908 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300913 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300915 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300916 uint64_t m2;
917 int found = false;
918
919 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200920 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921
922 /*
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
926 */
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
929
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200934 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935
936 clock.p = clock.p1 * clock.p2;
937
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
940
941 if (m2 > INT_MAX/clock.m1)
942 continue;
943
944 clock.m2 = m2;
945
Imre Deakdccbea32015-06-22 23:35:51 +0300946 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300947
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949 continue;
950
Imre Deak9ca3ba02015-03-17 11:40:05 +0200951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
953 continue;
954
955 *best_clock = clock;
956 best_error_ppm = error_ppm;
957 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300958 }
959 }
960
961 return found;
962}
963
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200964bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300965 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200966{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200967 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300968 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200970 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200971 target_clock, refclk, NULL, best_clock);
972}
973
Ville Syrjälä525b9312016-10-31 22:37:02 +0200974bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
978 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100979 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300980 * as Haswell has gained clock readout/fastboot support.
981 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000982 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300983 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700984 *
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
987 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300988 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300991}
992
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200993enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
Ville Syrjälä98187832016-10-31 22:37:10 +0200996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200997
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200998 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999}
1000
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001001static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001002{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001003 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001004 u32 line1, line2;
1005 u32 line_mask;
1006
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001007 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008 line_mask = DSL_LINEMASK_GEN2;
1009 else
1010 line_mask = DSL_LINEMASK_GEN3;
1011
1012 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001013 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001014 line2 = I915_READ(reg) & line_mask;
1015
1016 return line1 == line2;
1017}
1018
Keith Packardab7ad7f2010-10-03 00:33:06 -07001019/*
1020 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001021 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022 *
1023 * After disabling a pipe, we can't wait for vblank in the usual way,
1024 * spinning on the vblank interrupt status bit, since we won't actually
1025 * see an interrupt when the pipe is disabled.
1026 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 * On Gen4 and above:
1028 * wait for the pipe register state bit to turn off
1029 *
1030 * Otherwise:
1031 * wait for the display line value to settle (it usually
1032 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001034 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001035static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001037 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001038 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001039 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001041 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001042 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001045 if (intel_wait_for_register(dev_priv,
1046 reg, I965_PIPECONF_ACTIVE, 0,
1047 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001051 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001052 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001054}
1055
Jesse Barnesb24e7172011-01-04 15:09:30 -08001056/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001057void assert_pll(struct drm_i915_private *dev_priv,
1058 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001060 u32 val;
1061 bool cur_state;
1062
Ville Syrjälä649636e2015-09-22 19:50:01 +03001063 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001065 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001067 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001069
Jani Nikula23538ef2013-08-27 15:12:22 +03001070/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001071void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001072{
1073 u32 val;
1074 bool cur_state;
1075
Ville Syrjäläa5805162015-05-26 20:42:30 +03001076 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001077 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001078 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001079
1080 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001081 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001082 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001083 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001084}
Jani Nikula23538ef2013-08-27 15:12:22 +03001085
Jesse Barnes040484a2011-01-03 12:14:26 -08001086static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1087 enum pipe pipe, bool state)
1088{
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1091 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001092
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001093 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001094 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001095 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001096 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001097 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001098 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001103 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
Jesse Barnes040484a2011-01-03 12:14:26 -08001111 u32 val;
1112 bool cur_state;
1113
Ville Syrjälä649636e2015-09-22 19:50:01 +03001114 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001116 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001118 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001119}
1120#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1121#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1122
1123static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1124 enum pipe pipe)
1125{
Jesse Barnes040484a2011-01-03 12:14:26 -08001126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001129 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001133 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Ville Syrjälä649636e2015-09-22 19:50:01 +03001136 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001137 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001138}
1139
Daniel Vetter55607e82013-06-16 21:42:39 +02001140void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1141 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001142{
Jesse Barnes040484a2011-01-03 12:14:26 -08001143 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001144 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001145
Ville Syrjälä649636e2015-09-22 19:50:01 +03001146 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001147 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001150 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001151}
1152
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001153void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156 u32 val;
1157 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001158 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001159
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001160 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001161 return;
1162
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001163 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001164 u32 port_sel;
1165
Imre Deak44cb7342016-08-10 14:07:29 +03001166 pp_reg = PP_CONTROL(0);
1167 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168
1169 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1170 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1171 panel_pipe = PIPE_B;
1172 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001173 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001174 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001175 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001176 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001177 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001178 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001179 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1180 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001181 }
1182
1183 val = I915_READ(pp_reg);
1184 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001185 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 locked = false;
1187
Rob Clarke2c719b2014-12-15 13:56:32 -05001188 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001190 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191}
1192
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001193void assert_pipe(struct drm_i915_private *dev_priv,
1194 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001195{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001197 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1198 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001199 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001200
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001201 /* we keep both pipes enabled on 830 */
1202 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001203 state = true;
1204
Imre Deak4feed0e2016-02-12 18:55:14 +02001205 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1206 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001207 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001209
1210 intel_display_power_put(dev_priv, power_domain);
1211 } else {
1212 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001213 }
1214
Rob Clarke2c719b2014-12-15 13:56:32 -05001215 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001216 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001217 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218}
1219
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001220static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001222 bool cur_state = plane->get_hw_state(plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223
Rob Clarke2c719b2014-12-15 13:56:32 -05001224 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001225 "%s assertion failure (expected %s, current %s)\n",
1226 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227}
1228
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001229#define assert_plane_enabled(p) assert_plane(p, true)
1230#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001231
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001232static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001234 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1235 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001237 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1238 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001239}
1240
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001241static void assert_vblank_disabled(struct drm_crtc *crtc)
1242{
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001244 drm_crtc_vblank_put(crtc);
1245}
1246
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001247void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1248 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001249{
Jesse Barnes92f25842011-01-04 15:09:34 -08001250 u32 val;
1251 bool enabled;
1252
Ville Syrjälä649636e2015-09-22 19:50:01 +03001253 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001254 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001255 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001256 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1257 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001258}
1259
Keith Packard4e634382011-08-06 10:39:45 -07001260static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001262{
1263 if ((val & DP_PORT_EN) == 0)
1264 return false;
1265
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001266 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001267 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001268 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1269 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001270 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001271 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1272 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001273 } else {
1274 if ((val & DP_PIPE_MASK) != (pipe << 30))
1275 return false;
1276 }
1277 return true;
1278}
1279
Keith Packard1519b992011-08-06 10:35:34 -07001280static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe, u32 val)
1282{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001283 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001284 return false;
1285
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001286 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001287 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001288 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001289 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001290 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1291 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001292 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001293 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001294 return false;
1295 }
1296 return true;
1297}
1298
1299static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, u32 val)
1301{
1302 if ((val & LVDS_PORT_EN) == 0)
1303 return false;
1304
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001305 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001306 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1307 return false;
1308 } else {
1309 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1310 return false;
1311 }
1312 return true;
1313}
1314
1315static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe, u32 val)
1317{
1318 if ((val & ADPA_DAC_ENABLE) == 0)
1319 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001320 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001321 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1322 return false;
1323 } else {
1324 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1325 return false;
1326 }
1327 return true;
1328}
1329
Jesse Barnes291906f2011-02-02 12:28:03 -08001330static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001331 enum pipe pipe, i915_reg_t reg,
1332 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001333{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001334 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001335 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001336 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001337 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001338
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001339 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001340 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001341 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001342}
1343
1344static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001345 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001346{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001347 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001349 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001350 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001353 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001354 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001355}
1356
1357static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
1359{
Jesse Barnes291906f2011-02-02 12:28:03 -08001360 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001361
Keith Packardf0575e92011-07-25 22:12:43 -07001362 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1363 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1364 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001365
Ville Syrjälä649636e2015-09-22 19:50:01 +03001366 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001368 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001369 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001373 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001374 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001375
Paulo Zanonie2debe92013-02-18 19:00:27 -03001376 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1377 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1378 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001379}
1380
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001381static void _vlv_enable_pll(struct intel_crtc *crtc,
1382 const struct intel_crtc_state *pipe_config)
1383{
1384 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1385 enum pipe pipe = crtc->pipe;
1386
1387 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1388 POSTING_READ(DPLL(pipe));
1389 udelay(150);
1390
Chris Wilson2c30b432016-06-30 15:32:54 +01001391 if (intel_wait_for_register(dev_priv,
1392 DPLL(pipe),
1393 DPLL_LOCK_VLV,
1394 DPLL_LOCK_VLV,
1395 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001396 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1397}
1398
Ville Syrjäläd288f652014-10-28 13:20:22 +02001399static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001400 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001401{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001402 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001403 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001405 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Daniel Vetter87442f72013-06-06 00:52:17 +02001407 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001408 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001409
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001410 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1411 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001412
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001413 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1414 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001415}
1416
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001417
1418static void _chv_enable_pll(struct intel_crtc *crtc,
1419 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001420{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001421 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001422 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001423 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001424 u32 tmp;
1425
Ville Syrjäläa5805162015-05-26 20:42:30 +03001426 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001427
1428 /* Enable back the 10bit clock to display controller */
1429 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1430 tmp |= DPIO_DCLKP_EN;
1431 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1432
Ville Syrjälä54433e92015-05-26 20:42:31 +03001433 mutex_unlock(&dev_priv->sb_lock);
1434
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001435 /*
1436 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1437 */
1438 udelay(1);
1439
1440 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001441 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001442
1443 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001444 if (intel_wait_for_register(dev_priv,
1445 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1446 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001448}
1449
1450static void chv_enable_pll(struct intel_crtc *crtc,
1451 const struct intel_crtc_state *pipe_config)
1452{
1453 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1454 enum pipe pipe = crtc->pipe;
1455
1456 assert_pipe_disabled(dev_priv, pipe);
1457
1458 /* PLL is protected by panel, make sure we can write it */
1459 assert_panel_unlocked(dev_priv, pipe);
1460
1461 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1462 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001463
Ville Syrjäläc2317752016-03-15 16:39:56 +02001464 if (pipe != PIPE_A) {
1465 /*
1466 * WaPixelRepeatModeFixForC0:chv
1467 *
1468 * DPLLCMD is AWOL. Use chicken bits to propagate
1469 * the value from DPLLBMD to either pipe B or C.
1470 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001471 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001472 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1473 I915_WRITE(CBR4_VLV, 0);
1474 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1475
1476 /*
1477 * DPLLB VGA mode also seems to cause problems.
1478 * We should always have it disabled.
1479 */
1480 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1481 } else {
1482 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1483 POSTING_READ(DPLL_MD(pipe));
1484 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001485}
1486
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001487static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001488{
1489 struct intel_crtc *crtc;
1490 int count = 0;
1491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001492 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001493 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001494 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1495 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001496
1497 return count;
1498}
1499
Ville Syrjälä939994d2017-09-13 17:08:56 +03001500static void i9xx_enable_pll(struct intel_crtc *crtc,
1501 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001502{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001503 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001504 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001505 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001506 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001507
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001508 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001509
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001510 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001511 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001512 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001513
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001514 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001515 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001516 /*
1517 * It appears to be important that we don't enable this
1518 * for the current pipe before otherwise configuring the
1519 * PLL. No idea how this should be handled if multiple
1520 * DVO outputs are enabled simultaneosly.
1521 */
1522 dpll |= DPLL_DVO_2X_MODE;
1523 I915_WRITE(DPLL(!crtc->pipe),
1524 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1525 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001526
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001527 /*
1528 * Apparently we need to have VGA mode enabled prior to changing
1529 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1530 * dividers, even though the register value does change.
1531 */
1532 I915_WRITE(reg, 0);
1533
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001534 I915_WRITE(reg, dpll);
1535
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001536 /* Wait for the clocks to stabilize. */
1537 POSTING_READ(reg);
1538 udelay(150);
1539
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001540 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001541 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001542 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001543 } else {
1544 /* The pixel multiplier can only be updated once the
1545 * DPLL is enabled and the clocks are stable.
1546 *
1547 * So write it again.
1548 */
1549 I915_WRITE(reg, dpll);
1550 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001551
1552 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001553 for (i = 0; i < 3; i++) {
1554 I915_WRITE(reg, dpll);
1555 POSTING_READ(reg);
1556 udelay(150); /* wait for warmup */
1557 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558}
1559
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001560static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001562 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001563 enum pipe pipe = crtc->pipe;
1564
1565 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001566 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001567 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001568 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001569 I915_WRITE(DPLL(PIPE_B),
1570 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1571 I915_WRITE(DPLL(PIPE_A),
1572 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1573 }
1574
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001575 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001576 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001577 return;
1578
1579 /* Make sure the pipe isn't still relying on us */
1580 assert_pipe_disabled(dev_priv, pipe);
1581
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001582 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001583 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001584}
1585
Jesse Barnesf6071162013-10-01 10:41:38 -07001586static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1587{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001588 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001589
1590 /* Make sure the pipe isn't still relying on us */
1591 assert_pipe_disabled(dev_priv, pipe);
1592
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001593 val = DPLL_INTEGRATED_REF_CLK_VLV |
1594 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1595 if (pipe != PIPE_A)
1596 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1597
Jesse Barnesf6071162013-10-01 10:41:38 -07001598 I915_WRITE(DPLL(pipe), val);
1599 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001600}
1601
1602static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1603{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001604 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001605 u32 val;
1606
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001607 /* Make sure the pipe isn't still relying on us */
1608 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001609
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001610 val = DPLL_SSC_REF_CLK_CHV |
1611 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001612 if (pipe != PIPE_A)
1613 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001614
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001615 I915_WRITE(DPLL(pipe), val);
1616 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001617
Ville Syrjäläa5805162015-05-26 20:42:30 +03001618 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001619
1620 /* Disable 10bit clock to display controller */
1621 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1622 val &= ~DPIO_DCLKP_EN;
1623 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1624
Ville Syrjäläa5805162015-05-26 20:42:30 +03001625 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001626}
1627
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001628void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001629 struct intel_digital_port *dport,
1630 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001631{
1632 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001633 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001634
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001635 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001636 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001637 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001638 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001639 break;
1640 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001641 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001642 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001643 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001644 break;
1645 case PORT_D:
1646 port_mask = DPLL_PORTD_READY_MASK;
1647 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001648 break;
1649 default:
1650 BUG();
1651 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001652
Chris Wilson370004d2016-06-30 15:32:56 +01001653 if (intel_wait_for_register(dev_priv,
1654 dpll_reg, port_mask, expected_mask,
1655 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001656 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001657 port_name(dport->base.port),
1658 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001659}
1660
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001661static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1662 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001663{
Ville Syrjälä98187832016-10-31 22:37:10 +02001664 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1665 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001666 i915_reg_t reg;
1667 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001668
Jesse Barnes040484a2011-01-03 12:14:26 -08001669 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001670 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001671
1672 /* FDI must be feeding us bits for PCH ports */
1673 assert_fdi_tx_enabled(dev_priv, pipe);
1674 assert_fdi_rx_enabled(dev_priv, pipe);
1675
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001676 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001677 /* Workaround: Set the timing override bit before enabling the
1678 * pch transcoder. */
1679 reg = TRANS_CHICKEN2(pipe);
1680 val = I915_READ(reg);
1681 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1682 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001683 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001684
Daniel Vetterab9412b2013-05-03 11:49:46 +02001685 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001686 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001687 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001688
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001689 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001690 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001691 * Make the BPC in transcoder be consistent with
1692 * that in pipeconf reg. For HDMI we must use 8bpc
1693 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001694 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001695 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001696 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001697 val |= PIPECONF_8BPC;
1698 else
1699 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001700 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001701
1702 val &= ~TRANS_INTERLACE_MASK;
1703 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001704 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001705 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001706 val |= TRANS_LEGACY_INTERLACED_ILK;
1707 else
1708 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001709 else
1710 val |= TRANS_PROGRESSIVE;
1711
Jesse Barnes040484a2011-01-03 12:14:26 -08001712 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001713 if (intel_wait_for_register(dev_priv,
1714 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1715 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001716 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001717}
1718
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001719static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001720 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001725 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001726 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001728 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001729 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001730 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001731 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001732
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001733 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001734 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001736 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1737 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001738 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001739 else
1740 val |= TRANS_PROGRESSIVE;
1741
Daniel Vetterab9412b2013-05-03 11:49:46 +02001742 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001743 if (intel_wait_for_register(dev_priv,
1744 LPT_TRANSCONF,
1745 TRANS_STATE_ENABLE,
1746 TRANS_STATE_ENABLE,
1747 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001748 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001749}
1750
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001751static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1752 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001753{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001754 i915_reg_t reg;
1755 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001756
1757 /* FDI relies on the transcoder */
1758 assert_fdi_tx_disabled(dev_priv, pipe);
1759 assert_fdi_rx_disabled(dev_priv, pipe);
1760
Jesse Barnes291906f2011-02-02 12:28:03 -08001761 /* Ports must be off as well */
1762 assert_pch_ports_disabled(dev_priv, pipe);
1763
Daniel Vetterab9412b2013-05-03 11:49:46 +02001764 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001765 val = I915_READ(reg);
1766 val &= ~TRANS_ENABLE;
1767 I915_WRITE(reg, val);
1768 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001769 if (intel_wait_for_register(dev_priv,
1770 reg, TRANS_STATE_ENABLE, 0,
1771 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001772 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001773
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001774 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001775 /* Workaround: Clear the timing override chicken bit again. */
1776 reg = TRANS_CHICKEN2(pipe);
1777 val = I915_READ(reg);
1778 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1779 I915_WRITE(reg, val);
1780 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001781}
1782
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001783void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001784{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785 u32 val;
1786
Daniel Vetterab9412b2013-05-03 11:49:46 +02001787 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001788 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001789 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001791 if (intel_wait_for_register(dev_priv,
1792 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1793 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001794 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001795
1796 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001797 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001798 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001799 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001800}
1801
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001802enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001803{
1804 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1805
Ville Syrjälä65f21302016-10-14 20:02:53 +03001806 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001807 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001808 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001809 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001810}
1811
Jesse Barnes92f25842011-01-04 15:09:34 -08001812/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001813 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001814 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001815 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001816 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001819static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820{
Paulo Zanoni03722642014-01-17 13:51:09 -02001821 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001822 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001823 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001824 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001825 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 u32 val;
1827
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001828 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1829
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001830 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001831
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832 /*
1833 * A pipe without a PLL won't actually be able to drive bits from
1834 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1835 * need the check.
1836 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001837 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001838 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001839 assert_dsi_pll_enabled(dev_priv);
1840 else
1841 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001842 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001843 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001845 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001846 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001847 assert_fdi_tx_pll_enabled(dev_priv,
1848 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001849 }
1850 /* FIXME: assert CPU port conditions for SNB+ */
1851 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001853 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001855 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001856 /* we keep both pipes enabled on 830 */
1857 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001858 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001859 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001860
1861 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001862 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001863
1864 /*
1865 * Until the pipe starts DSL will read as 0, which would cause
1866 * an apparent vblank timestamp jump, which messes up also the
1867 * frame count when it's derived from the timestamps. So let's
1868 * wait for the pipe to start properly before we call
1869 * drm_crtc_vblank_on()
1870 */
1871 if (dev->max_vblank_count == 0 &&
1872 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1873 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874}
1875
1876/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001877 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001878 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001879 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001880 * Disable the pipe of @crtc, making sure that various hardware
1881 * specific requirements are met, if applicable, e.g. plane
1882 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001883 *
1884 * Will wait until the pipe has shut down before returning.
1885 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001886static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001888 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001889 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001890 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001891 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001892 u32 val;
1893
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001894 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1895
Jesse Barnesb24e7172011-01-04 15:09:30 -08001896 /*
1897 * Make sure planes won't keep trying to pump pixels to us,
1898 * or we might hang the display.
1899 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001900 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001901
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001902 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001903 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001904 if ((val & PIPECONF_ENABLE) == 0)
1905 return;
1906
Ville Syrjälä67adc642014-08-15 01:21:57 +03001907 /*
1908 * Double wide has implications for planes
1909 * so best keep it disabled when not needed.
1910 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001911 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001912 val &= ~PIPECONF_DOUBLE_WIDE;
1913
1914 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001915 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001916 val &= ~PIPECONF_ENABLE;
1917
1918 I915_WRITE(reg, val);
1919 if ((val & PIPECONF_ENABLE) == 0)
1920 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001921}
1922
Ville Syrjälä832be822016-01-12 21:08:33 +02001923static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1924{
1925 return IS_GEN2(dev_priv) ? 2048 : 4096;
1926}
1927
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001928static unsigned int
1929intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001930{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001931 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1932 unsigned int cpp = fb->format->cpp[plane];
1933
1934 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001935 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001936 return cpp;
1937 case I915_FORMAT_MOD_X_TILED:
1938 if (IS_GEN2(dev_priv))
1939 return 128;
1940 else
1941 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001942 case I915_FORMAT_MOD_Y_TILED_CCS:
1943 if (plane == 1)
1944 return 128;
1945 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001946 case I915_FORMAT_MOD_Y_TILED:
1947 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1948 return 128;
1949 else
1950 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001951 case I915_FORMAT_MOD_Yf_TILED_CCS:
1952 if (plane == 1)
1953 return 128;
1954 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001955 case I915_FORMAT_MOD_Yf_TILED:
1956 switch (cpp) {
1957 case 1:
1958 return 64;
1959 case 2:
1960 case 4:
1961 return 128;
1962 case 8:
1963 case 16:
1964 return 256;
1965 default:
1966 MISSING_CASE(cpp);
1967 return cpp;
1968 }
1969 break;
1970 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001971 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001972 return cpp;
1973 }
1974}
1975
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001976static unsigned int
1977intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001978{
Ben Widawsky2f075562017-03-24 14:29:48 -07001979 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001980 return 1;
1981 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001982 return intel_tile_size(to_i915(fb->dev)) /
1983 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001984}
1985
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001986/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001987static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001988 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001989 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001990{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001991 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
1992 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001993
1994 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001995 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001996}
1997
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001998unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001999intel_fb_align_height(const struct drm_framebuffer *fb,
2000 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002001{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002002 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002003
2004 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002005}
2006
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002007unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2008{
2009 unsigned int size = 0;
2010 int i;
2011
2012 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2013 size += rot_info->plane[i].width * rot_info->plane[i].height;
2014
2015 return size;
2016}
2017
Daniel Vetter75c82a52015-10-14 16:51:04 +02002018static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002019intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2020 const struct drm_framebuffer *fb,
2021 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002022{
Chris Wilson7b92c042017-01-14 00:28:26 +00002023 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002024 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002025 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002026 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002027 }
2028}
2029
Ville Syrjäläfabac482017-03-27 21:55:43 +03002030static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2031{
2032 if (IS_I830(dev_priv))
2033 return 16 * 1024;
2034 else if (IS_I85X(dev_priv))
2035 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002036 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2037 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002038 else
2039 return 4 * 1024;
2040}
2041
Ville Syrjälä603525d2016-01-12 21:08:37 +02002042static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002043{
2044 if (INTEL_INFO(dev_priv)->gen >= 9)
2045 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002046 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002047 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002048 return 128 * 1024;
2049 else if (INTEL_INFO(dev_priv)->gen >= 4)
2050 return 4 * 1024;
2051 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002052 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002053}
2054
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002055static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2056 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002057{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002058 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2059
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002060 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002061 if (plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002062 return 4096;
2063
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002064 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002065 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002066 return intel_linear_alignment(dev_priv);
2067 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002068 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002069 return 256 * 1024;
2070 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002071 case I915_FORMAT_MOD_Y_TILED_CCS:
2072 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002073 case I915_FORMAT_MOD_Y_TILED:
2074 case I915_FORMAT_MOD_Yf_TILED:
2075 return 1 * 1024 * 1024;
2076 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002077 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002078 return 0;
2079 }
2080}
2081
Chris Wilson058d88c2016-08-15 10:49:06 +01002082struct i915_vma *
2083intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002084{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002085 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002086 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002087 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002088 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002089 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002090 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002091
Matt Roperebcdd392014-07-09 16:22:11 -07002092 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2093
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002094 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002095
Ville Syrjälä3465c582016-02-15 22:54:43 +02002096 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002097
Chris Wilson693db182013-03-05 14:52:39 +00002098 /* Note that the w/a also requires 64 PTE of padding following the
2099 * bo. We currently fill all unused PTE with the shadow page and so
2100 * we should always have valid PTE following the scanout preventing
2101 * the VT-d warning.
2102 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002103 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002104 alignment = 256 * 1024;
2105
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002106 /*
2107 * Global gtt pte registers are special registers which actually forward
2108 * writes to a chunk of system memory. Which means that there is no risk
2109 * that the register values disappear as soon as we call
2110 * intel_runtime_pm_put(), so it is correct to wrap only the
2111 * pin/unpin/fence and not more.
2112 */
2113 intel_runtime_pm_get(dev_priv);
2114
Daniel Vetter9db529a2017-08-08 10:08:28 +02002115 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2116
Chris Wilson058d88c2016-08-15 10:49:06 +01002117 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002118 if (IS_ERR(vma))
2119 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002120
Chris Wilson05a20d02016-08-18 17:16:55 +01002121 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002122 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2123 * fence, whereas 965+ only requires a fence if using
2124 * framebuffer compression. For simplicity, we always, when
2125 * possible, install a fence as the cost is not that onerous.
2126 *
2127 * If we fail to fence the tiled scanout, then either the
2128 * modeset will reject the change (which is highly unlikely as
2129 * the affected systems, all but one, do not have unmappable
2130 * space) or we will not be able to enable full powersaving
2131 * techniques (also likely not to apply due to various limits
2132 * FBC and the like impose on the size of the buffer, which
2133 * presumably we violated anyway with this unmappable buffer).
2134 * Anyway, it is presumably better to stumble onwards with
2135 * something and try to run the system in a "less than optimal"
2136 * mode that matches the user configuration.
2137 */
Chris Wilson3bd40732017-10-09 09:43:56 +01002138 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002139 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002140
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002141 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002142err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002143 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2144
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002145 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002146 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002147}
2148
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002149void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002150{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002151 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002152
Chris Wilson49ef5292016-08-18 17:17:00 +01002153 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002154 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002155 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002156}
2157
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002158static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2159 unsigned int rotation)
2160{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002161 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002162 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2163 else
2164 return fb->pitches[plane];
2165}
2166
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002167/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002168 * Convert the x/y offsets into a linear offset.
2169 * Only valid with 0/180 degree rotation, which is fine since linear
2170 * offset is only used with linear buffers on pre-hsw and tiled buffers
2171 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2172 */
2173u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002174 const struct intel_plane_state *state,
2175 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002176{
Ville Syrjälä29490562016-01-20 18:02:50 +02002177 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002178 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002179 unsigned int pitch = fb->pitches[plane];
2180
2181 return y * pitch + x * cpp;
2182}
2183
2184/*
2185 * Add the x/y offsets derived from fb->offsets[] to the user
2186 * specified plane src x/y offsets. The resulting x/y offsets
2187 * specify the start of scanout from the beginning of the gtt mapping.
2188 */
2189void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002190 const struct intel_plane_state *state,
2191 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002192
2193{
Ville Syrjälä29490562016-01-20 18:02:50 +02002194 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2195 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002196
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002197 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002198 *x += intel_fb->rotated[plane].x;
2199 *y += intel_fb->rotated[plane].y;
2200 } else {
2201 *x += intel_fb->normal[plane].x;
2202 *y += intel_fb->normal[plane].y;
2203 }
2204}
2205
Ville Syrjälä303ba692017-08-24 22:10:49 +03002206static u32 __intel_adjust_tile_offset(int *x, int *y,
2207 unsigned int tile_width,
2208 unsigned int tile_height,
2209 unsigned int tile_size,
2210 unsigned int pitch_tiles,
2211 u32 old_offset,
2212 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002213{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002214 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002215 unsigned int tiles;
2216
2217 WARN_ON(old_offset & (tile_size - 1));
2218 WARN_ON(new_offset & (tile_size - 1));
2219 WARN_ON(new_offset > old_offset);
2220
2221 tiles = (old_offset - new_offset) / tile_size;
2222
2223 *y += tiles / pitch_tiles * tile_height;
2224 *x += tiles % pitch_tiles * tile_width;
2225
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002226 /* minimize x in case it got needlessly big */
2227 *y += *x / pitch_pixels * tile_height;
2228 *x %= pitch_pixels;
2229
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002230 return new_offset;
2231}
2232
Ville Syrjälä303ba692017-08-24 22:10:49 +03002233static u32 _intel_adjust_tile_offset(int *x, int *y,
2234 const struct drm_framebuffer *fb, int plane,
2235 unsigned int rotation,
2236 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002237{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002238 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä353c8592016-12-14 23:30:57 +02002239 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002240 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2241
2242 WARN_ON(new_offset > old_offset);
2243
Ben Widawsky2f075562017-03-24 14:29:48 -07002244 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002245 unsigned int tile_size, tile_width, tile_height;
2246 unsigned int pitch_tiles;
2247
2248 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002249 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002251 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002252 pitch_tiles = pitch / tile_height;
2253 swap(tile_width, tile_height);
2254 } else {
2255 pitch_tiles = pitch / (tile_width * cpp);
2256 }
2257
Ville Syrjälä303ba692017-08-24 22:10:49 +03002258 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2259 tile_size, pitch_tiles,
2260 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002261 } else {
2262 old_offset += *y * pitch + *x * cpp;
2263
2264 *y = (old_offset - new_offset) / pitch;
2265 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2266 }
2267
2268 return new_offset;
2269}
2270
2271/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002272 * Adjust the tile offset by moving the difference into
2273 * the x/y offsets.
2274 */
2275static u32 intel_adjust_tile_offset(int *x, int *y,
2276 const struct intel_plane_state *state, int plane,
2277 u32 old_offset, u32 new_offset)
2278{
2279 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2280 state->base.rotation,
2281 old_offset, new_offset);
2282}
2283
2284/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002285 * Computes the linear offset to the base tile and adjusts
2286 * x, y. bytes per pixel is assumed to be a power-of-two.
2287 *
2288 * In the 90/270 rotated case, x and y are assumed
2289 * to be already rotated to match the rotated GTT view, and
2290 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002291 *
2292 * This function is used when computing the derived information
2293 * under intel_framebuffer, so using any of that information
2294 * here is not allowed. Anything under drm_framebuffer can be
2295 * used. This is why the user has to pass in the pitch since it
2296 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002297 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002298static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2299 int *x, int *y,
2300 const struct drm_framebuffer *fb, int plane,
2301 unsigned int pitch,
2302 unsigned int rotation,
2303 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002304{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002305 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002306 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002307 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002308
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002309 if (alignment)
2310 alignment--;
2311
Ben Widawsky2f075562017-03-24 14:29:48 -07002312 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002313 unsigned int tile_size, tile_width, tile_height;
2314 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002315
Ville Syrjäläd8433102016-01-12 21:08:35 +02002316 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002317 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002318
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002319 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002320 pitch_tiles = pitch / tile_height;
2321 swap(tile_width, tile_height);
2322 } else {
2323 pitch_tiles = pitch / (tile_width * cpp);
2324 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002325
Ville Syrjäläd8433102016-01-12 21:08:35 +02002326 tile_rows = *y / tile_height;
2327 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002328
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002329 tiles = *x / tile_width;
2330 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002331
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002332 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2333 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002334
Ville Syrjälä303ba692017-08-24 22:10:49 +03002335 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2336 tile_size, pitch_tiles,
2337 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002338 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002339 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002340 offset_aligned = offset & ~alignment;
2341
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002342 *y = (offset & alignment) / pitch;
2343 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002344 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345
2346 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002347}
2348
Ville Syrjälä6687c902015-09-15 13:16:41 +03002349u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002350 const struct intel_plane_state *state,
2351 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002352{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002353 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2354 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002355 const struct drm_framebuffer *fb = state->base.fb;
2356 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002357 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002358 u32 alignment;
2359
2360 if (intel_plane->id == PLANE_CURSOR)
2361 alignment = intel_cursor_alignment(dev_priv);
2362 else
2363 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002364
2365 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2366 rotation, alignment);
2367}
2368
Ville Syrjälä303ba692017-08-24 22:10:49 +03002369/* Convert the fb->offset[] into x/y offsets */
2370static int intel_fb_offset_to_xy(int *x, int *y,
2371 const struct drm_framebuffer *fb, int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002372{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002373 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002374
Ville Syrjälä303ba692017-08-24 22:10:49 +03002375 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2376 fb->offsets[plane] % intel_tile_size(dev_priv))
2377 return -EINVAL;
2378
2379 *x = 0;
2380 *y = 0;
2381
2382 _intel_adjust_tile_offset(x, y,
2383 fb, plane, DRM_MODE_ROTATE_0,
2384 fb->offsets[plane], 0);
2385
2386 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002387}
2388
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002389static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2390{
2391 switch (fb_modifier) {
2392 case I915_FORMAT_MOD_X_TILED:
2393 return I915_TILING_X;
2394 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002395 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002396 return I915_TILING_Y;
2397 default:
2398 return I915_TILING_NONE;
2399 }
2400}
2401
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002402static const struct drm_format_info ccs_formats[] = {
2403 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2404 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2405 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2406 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2407};
2408
2409static const struct drm_format_info *
2410lookup_format_info(const struct drm_format_info formats[],
2411 int num_formats, u32 format)
2412{
2413 int i;
2414
2415 for (i = 0; i < num_formats; i++) {
2416 if (formats[i].format == format)
2417 return &formats[i];
2418 }
2419
2420 return NULL;
2421}
2422
2423static const struct drm_format_info *
2424intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2425{
2426 switch (cmd->modifier[0]) {
2427 case I915_FORMAT_MOD_Y_TILED_CCS:
2428 case I915_FORMAT_MOD_Yf_TILED_CCS:
2429 return lookup_format_info(ccs_formats,
2430 ARRAY_SIZE(ccs_formats),
2431 cmd->pixel_format);
2432 default:
2433 return NULL;
2434 }
2435}
2436
Ville Syrjälä6687c902015-09-15 13:16:41 +03002437static int
2438intel_fill_fb_info(struct drm_i915_private *dev_priv,
2439 struct drm_framebuffer *fb)
2440{
2441 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2442 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2443 u32 gtt_offset_rotated = 0;
2444 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002445 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002446 unsigned int tile_size = intel_tile_size(dev_priv);
2447
2448 for (i = 0; i < num_planes; i++) {
2449 unsigned int width, height;
2450 unsigned int cpp, size;
2451 u32 offset;
2452 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002453 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002454
Ville Syrjälä353c8592016-12-14 23:30:57 +02002455 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002456 width = drm_framebuffer_plane_width(fb->width, fb, i);
2457 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002458
Ville Syrjälä303ba692017-08-24 22:10:49 +03002459 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2460 if (ret) {
2461 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2462 i, fb->offsets[i]);
2463 return ret;
2464 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002465
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002466 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2467 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2468 int hsub = fb->format->hsub;
2469 int vsub = fb->format->vsub;
2470 int tile_width, tile_height;
2471 int main_x, main_y;
2472 int ccs_x, ccs_y;
2473
2474 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002475 tile_width *= hsub;
2476 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002477
Ville Syrjälä303ba692017-08-24 22:10:49 +03002478 ccs_x = (x * hsub) % tile_width;
2479 ccs_y = (y * vsub) % tile_height;
2480 main_x = intel_fb->normal[0].x % tile_width;
2481 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002482
2483 /*
2484 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2485 * x/y offsets must match between CCS and the main surface.
2486 */
2487 if (main_x != ccs_x || main_y != ccs_y) {
2488 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2489 main_x, main_y,
2490 ccs_x, ccs_y,
2491 intel_fb->normal[0].x,
2492 intel_fb->normal[0].y,
2493 x, y);
2494 return -EINVAL;
2495 }
2496 }
2497
Ville Syrjälä6687c902015-09-15 13:16:41 +03002498 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002499 * The fence (if used) is aligned to the start of the object
2500 * so having the framebuffer wrap around across the edge of the
2501 * fenced region doesn't really work. We have no API to configure
2502 * the fence start offset within the object (nor could we probably
2503 * on gen2/3). So it's just easier if we just require that the
2504 * fb layout agrees with the fence layout. We already check that the
2505 * fb stride matches the fence stride elsewhere.
2506 */
Ville Syrjälä2ec4cf42017-08-24 22:10:50 +03002507 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002508 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002509 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2510 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002511 return -EINVAL;
2512 }
2513
2514 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002515 * First pixel of the framebuffer from
2516 * the start of the normal gtt mapping.
2517 */
2518 intel_fb->normal[i].x = x;
2519 intel_fb->normal[i].y = y;
2520
2521 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002522 fb, i, fb->pitches[i],
Robert Fossc2c446a2017-05-19 16:50:17 -04002523 DRM_MODE_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002524 offset /= tile_size;
2525
Ben Widawsky2f075562017-03-24 14:29:48 -07002526 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002527 unsigned int tile_width, tile_height;
2528 unsigned int pitch_tiles;
2529 struct drm_rect r;
2530
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002531 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002532
2533 rot_info->plane[i].offset = offset;
2534 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2535 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2536 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2537
2538 intel_fb->rotated[i].pitch =
2539 rot_info->plane[i].height * tile_height;
2540
2541 /* how many tiles does this plane need */
2542 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2543 /*
2544 * If the plane isn't horizontally tile aligned,
2545 * we need one more tile.
2546 */
2547 if (x != 0)
2548 size++;
2549
2550 /* rotate the x/y offsets to match the GTT view */
2551 r.x1 = x;
2552 r.y1 = y;
2553 r.x2 = x + width;
2554 r.y2 = y + height;
2555 drm_rect_rotate(&r,
2556 rot_info->plane[i].width * tile_width,
2557 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002558 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002559 x = r.x1;
2560 y = r.y1;
2561
2562 /* rotate the tile dimensions to match the GTT view */
2563 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2564 swap(tile_width, tile_height);
2565
2566 /*
2567 * We only keep the x/y offsets, so push all of the
2568 * gtt offset into the x/y offsets.
2569 */
Ville Syrjälä303ba692017-08-24 22:10:49 +03002570 __intel_adjust_tile_offset(&x, &y,
2571 tile_width, tile_height,
2572 tile_size, pitch_tiles,
2573 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002574
2575 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2576
2577 /*
2578 * First pixel of the framebuffer from
2579 * the start of the rotated gtt mapping.
2580 */
2581 intel_fb->rotated[i].x = x;
2582 intel_fb->rotated[i].y = y;
2583 } else {
2584 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2585 x * cpp, tile_size);
2586 }
2587
2588 /* how many tiles in total needed in the bo */
2589 max_size = max(max_size, offset + size);
2590 }
2591
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002592 if (max_size * tile_size > intel_fb->obj->base.size) {
2593 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2594 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002595 return -EINVAL;
2596 }
2597
2598 return 0;
2599}
2600
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002601static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002602{
2603 switch (format) {
2604 case DISPPLANE_8BPP:
2605 return DRM_FORMAT_C8;
2606 case DISPPLANE_BGRX555:
2607 return DRM_FORMAT_XRGB1555;
2608 case DISPPLANE_BGRX565:
2609 return DRM_FORMAT_RGB565;
2610 default:
2611 case DISPPLANE_BGRX888:
2612 return DRM_FORMAT_XRGB8888;
2613 case DISPPLANE_RGBX888:
2614 return DRM_FORMAT_XBGR8888;
2615 case DISPPLANE_BGRX101010:
2616 return DRM_FORMAT_XRGB2101010;
2617 case DISPPLANE_RGBX101010:
2618 return DRM_FORMAT_XBGR2101010;
2619 }
2620}
2621
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002622static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2623{
2624 switch (format) {
2625 case PLANE_CTL_FORMAT_RGB_565:
2626 return DRM_FORMAT_RGB565;
2627 default:
2628 case PLANE_CTL_FORMAT_XRGB_8888:
2629 if (rgb_order) {
2630 if (alpha)
2631 return DRM_FORMAT_ABGR8888;
2632 else
2633 return DRM_FORMAT_XBGR8888;
2634 } else {
2635 if (alpha)
2636 return DRM_FORMAT_ARGB8888;
2637 else
2638 return DRM_FORMAT_XRGB8888;
2639 }
2640 case PLANE_CTL_FORMAT_XRGB_2101010:
2641 if (rgb_order)
2642 return DRM_FORMAT_XBGR2101010;
2643 else
2644 return DRM_FORMAT_XRGB2101010;
2645 }
2646}
2647
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002648static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002649intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2650 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002651{
2652 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002653 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002654 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002655 struct drm_i915_gem_object *obj = NULL;
2656 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002657 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002658 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2659 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2660 PAGE_SIZE);
2661
2662 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002663
Chris Wilsonff2652e2014-03-10 08:07:02 +00002664 if (plane_config->size == 0)
2665 return false;
2666
Paulo Zanoni3badb492015-09-23 12:52:23 -03002667 /* If the FB is too big, just don't use it since fbdev is not very
2668 * important and we should probably use that space with FBC or other
2669 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002670 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002671 return false;
2672
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002673 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002674 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002675 base_aligned,
2676 base_aligned,
2677 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002678 mutex_unlock(&dev->struct_mutex);
2679 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002680 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002681
Chris Wilson3e510a82016-08-05 10:14:23 +01002682 if (plane_config->tiling == I915_TILING_X)
2683 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002684
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002685 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002686 mode_cmd.width = fb->width;
2687 mode_cmd.height = fb->height;
2688 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002689 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002690 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002691
Chris Wilson24dbf512017-02-15 10:59:18 +00002692 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002693 DRM_DEBUG_KMS("intel fb init failed\n");
2694 goto out_unref_obj;
2695 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002696
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697
Daniel Vetterf6936e22015-03-26 12:17:05 +01002698 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002699 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002700
2701out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002702 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002703 return false;
2704}
2705
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002706static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002707intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2708 struct intel_plane_state *plane_state,
2709 bool visible)
2710{
2711 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2712
2713 plane_state->base.visible = visible;
2714
2715 /* FIXME pre-g4x don't work like this */
2716 if (visible) {
2717 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2718 crtc_state->active_planes |= BIT(plane->id);
2719 } else {
2720 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2721 crtc_state->active_planes &= ~BIT(plane->id);
2722 }
2723
2724 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2725 crtc_state->base.crtc->name,
2726 crtc_state->active_planes);
2727}
2728
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002729static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2730 struct intel_plane *plane)
2731{
2732 struct intel_crtc_state *crtc_state =
2733 to_intel_crtc_state(crtc->base.state);
2734 struct intel_plane_state *plane_state =
2735 to_intel_plane_state(plane->base.state);
2736
2737 intel_set_plane_visible(crtc_state, plane_state, false);
2738
2739 if (plane->id == PLANE_PRIMARY)
2740 intel_pre_disable_primary_noatomic(&crtc->base);
2741
2742 trace_intel_disable_plane(&plane->base, crtc);
2743 plane->disable_plane(plane, crtc);
2744}
2745
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002746static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002747intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2748 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002749{
2750 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002751 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002752 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002753 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002754 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002755 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002756 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2757 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002758 struct intel_plane_state *intel_state =
2759 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002760 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002761
Damien Lespiau2d140302015-02-05 17:22:18 +00002762 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002763 return;
2764
Daniel Vetterf6936e22015-03-26 12:17:05 +01002765 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002766 fb = &plane_config->fb->base;
2767 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002768 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002769
Damien Lespiau2d140302015-02-05 17:22:18 +00002770 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002771
2772 /*
2773 * Failed to alloc the obj, check to see if we should share
2774 * an fb with another CRTC instead
2775 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002776 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002777 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002778
2779 if (c == &intel_crtc->base)
2780 continue;
2781
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002782 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002783 continue;
2784
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002785 state = to_intel_plane_state(c->primary->state);
2786 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002787 continue;
2788
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002789 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2790 fb = c->primary->fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302791 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002792 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002793 }
2794 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002795
Matt Roper200757f2015-12-03 11:37:36 -08002796 /*
2797 * We've failed to reconstruct the BIOS FB. Current display state
2798 * indicates that the primary plane is visible, but has a NULL FB,
2799 * which will lead to problems later if we don't fix it up. The
2800 * simplest solution is to just disable the primary plane now and
2801 * pretend the BIOS never had it enabled.
2802 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002803 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002804
Daniel Vetter88595ac2015-03-26 12:42:24 +01002805 return;
2806
2807valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002808 mutex_lock(&dev->struct_mutex);
2809 intel_state->vma =
2810 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2811 mutex_unlock(&dev->struct_mutex);
2812 if (IS_ERR(intel_state->vma)) {
2813 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2814 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2815
2816 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302817 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002818 return;
2819 }
2820
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002821 plane_state->src_x = 0;
2822 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002823 plane_state->src_w = fb->width << 16;
2824 plane_state->src_h = fb->height << 16;
2825
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002826 plane_state->crtc_x = 0;
2827 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002828 plane_state->crtc_w = fb->width;
2829 plane_state->crtc_h = fb->height;
2830
Rob Clark1638d302016-11-05 11:08:08 -04002831 intel_state->base.src = drm_plane_state_src(plane_state);
2832 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002833
Daniel Vetter88595ac2015-03-26 12:42:24 +01002834 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002835 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002836 dev_priv->preserve_bios_swizzle = true;
2837
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302838 drm_framebuffer_get(fb);
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002839 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002840 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002841
2842 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2843 to_intel_plane_state(plane_state),
2844 true);
2845
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002846 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2847 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002848}
2849
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2851 unsigned int rotation)
2852{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002853 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002854
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002855 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002856 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002857 case I915_FORMAT_MOD_X_TILED:
2858 switch (cpp) {
2859 case 8:
2860 return 4096;
2861 case 4:
2862 case 2:
2863 case 1:
2864 return 8192;
2865 default:
2866 MISSING_CASE(cpp);
2867 break;
2868 }
2869 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002870 case I915_FORMAT_MOD_Y_TILED_CCS:
2871 case I915_FORMAT_MOD_Yf_TILED_CCS:
2872 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002873 case I915_FORMAT_MOD_Y_TILED:
2874 case I915_FORMAT_MOD_Yf_TILED:
2875 switch (cpp) {
2876 case 8:
2877 return 2048;
2878 case 4:
2879 return 4096;
2880 case 2:
2881 case 1:
2882 return 8192;
2883 default:
2884 MISSING_CASE(cpp);
2885 break;
2886 }
2887 break;
2888 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002889 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002890 }
2891
2892 return 2048;
2893}
2894
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002895static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2896 int main_x, int main_y, u32 main_offset)
2897{
2898 const struct drm_framebuffer *fb = plane_state->base.fb;
2899 int hsub = fb->format->hsub;
2900 int vsub = fb->format->vsub;
2901 int aux_x = plane_state->aux.x;
2902 int aux_y = plane_state->aux.y;
2903 u32 aux_offset = plane_state->aux.offset;
2904 u32 alignment = intel_surf_alignment(fb, 1);
2905
2906 while (aux_offset >= main_offset && aux_y <= main_y) {
2907 int x, y;
2908
2909 if (aux_x == main_x && aux_y == main_y)
2910 break;
2911
2912 if (aux_offset == 0)
2913 break;
2914
2915 x = aux_x / hsub;
2916 y = aux_y / vsub;
2917 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2918 aux_offset, aux_offset - alignment);
2919 aux_x = x * hsub + aux_x % hsub;
2920 aux_y = y * vsub + aux_y % vsub;
2921 }
2922
2923 if (aux_x != main_x || aux_y != main_y)
2924 return false;
2925
2926 plane_state->aux.offset = aux_offset;
2927 plane_state->aux.x = aux_x;
2928 plane_state->aux.y = aux_y;
2929
2930 return true;
2931}
2932
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002933static int skl_check_main_surface(struct intel_plane_state *plane_state)
2934{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002935 const struct drm_framebuffer *fb = plane_state->base.fb;
2936 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002937 int x = plane_state->base.src.x1 >> 16;
2938 int y = plane_state->base.src.y1 >> 16;
2939 int w = drm_rect_width(&plane_state->base.src) >> 16;
2940 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002941 int max_width = skl_max_plane_width(fb, 0, rotation);
2942 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002943 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002944
2945 if (w > max_width || h > max_height) {
2946 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2947 w, h, max_width, max_height);
2948 return -EINVAL;
2949 }
2950
2951 intel_add_fb_offsets(&x, &y, plane_state, 0);
2952 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002953 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002954
2955 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002956 * AUX surface offset is specified as the distance from the
2957 * main surface offset, and it must be non-negative. Make
2958 * sure that is what we will get.
2959 */
2960 if (offset > aux_offset)
2961 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2962 offset, aux_offset & ~(alignment - 1));
2963
2964 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002965 * When using an X-tiled surface, the plane blows up
2966 * if the x offset + width exceed the stride.
2967 *
2968 * TODO: linear and Y-tiled seem fine, Yf untested,
2969 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002970 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002971 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002972
2973 while ((x + w) * cpp > fb->pitches[0]) {
2974 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002975 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002976 return -EINVAL;
2977 }
2978
2979 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2980 offset, offset - alignment);
2981 }
2982 }
2983
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002984 /*
2985 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
2986 * they match with the main surface x/y offsets.
2987 */
2988 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2989 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
2990 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
2991 if (offset == 0)
2992 break;
2993
2994 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2995 offset, offset - alignment);
2996 }
2997
2998 if (x != plane_state->aux.x || y != plane_state->aux.y) {
2999 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3000 return -EINVAL;
3001 }
3002 }
3003
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003004 plane_state->main.offset = offset;
3005 plane_state->main.x = x;
3006 plane_state->main.y = y;
3007
3008 return 0;
3009}
3010
Ville Syrjälä8d970652016-01-28 16:30:28 +02003011static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3012{
3013 const struct drm_framebuffer *fb = plane_state->base.fb;
3014 unsigned int rotation = plane_state->base.rotation;
3015 int max_width = skl_max_plane_width(fb, 1, rotation);
3016 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003017 int x = plane_state->base.src.x1 >> 17;
3018 int y = plane_state->base.src.y1 >> 17;
3019 int w = drm_rect_width(&plane_state->base.src) >> 17;
3020 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003021 u32 offset;
3022
3023 intel_add_fb_offsets(&x, &y, plane_state, 1);
3024 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3025
3026 /* FIXME not quite sure how/if these apply to the chroma plane */
3027 if (w > max_width || h > max_height) {
3028 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3029 w, h, max_width, max_height);
3030 return -EINVAL;
3031 }
3032
3033 plane_state->aux.offset = offset;
3034 plane_state->aux.x = x;
3035 plane_state->aux.y = y;
3036
3037 return 0;
3038}
3039
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003040static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3041{
3042 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3043 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3044 const struct drm_framebuffer *fb = plane_state->base.fb;
3045 int src_x = plane_state->base.src.x1 >> 16;
3046 int src_y = plane_state->base.src.y1 >> 16;
3047 int hsub = fb->format->hsub;
3048 int vsub = fb->format->vsub;
3049 int x = src_x / hsub;
3050 int y = src_y / vsub;
3051 u32 offset;
3052
3053 switch (plane->id) {
3054 case PLANE_PRIMARY:
3055 case PLANE_SPRITE0:
3056 break;
3057 default:
3058 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3059 return -EINVAL;
3060 }
3061
3062 if (crtc->pipe == PIPE_C) {
3063 DRM_DEBUG_KMS("No RC support on pipe C\n");
3064 return -EINVAL;
3065 }
3066
3067 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3068 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3069 plane_state->base.rotation);
3070 return -EINVAL;
3071 }
3072
3073 intel_add_fb_offsets(&x, &y, plane_state, 1);
3074 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3075
3076 plane_state->aux.offset = offset;
3077 plane_state->aux.x = x * hsub + src_x % hsub;
3078 plane_state->aux.y = y * vsub + src_y % vsub;
3079
3080 return 0;
3081}
3082
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003083int skl_check_plane_surface(struct intel_plane_state *plane_state)
3084{
3085 const struct drm_framebuffer *fb = plane_state->base.fb;
3086 unsigned int rotation = plane_state->base.rotation;
3087 int ret;
3088
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003089 if (!plane_state->base.visible)
3090 return 0;
3091
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003092 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003093 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003094 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003095 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003096 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003097
Ville Syrjälä8d970652016-01-28 16:30:28 +02003098 /*
3099 * Handle the AUX surface first since
3100 * the main surface setup depends on it.
3101 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003102 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003103 ret = skl_check_nv12_aux_surface(plane_state);
3104 if (ret)
3105 return ret;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003106 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3107 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3108 ret = skl_check_ccs_aux_surface(plane_state);
3109 if (ret)
3110 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003111 } else {
3112 plane_state->aux.offset = ~0xfff;
3113 plane_state->aux.x = 0;
3114 plane_state->aux.y = 0;
3115 }
3116
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003117 ret = skl_check_main_surface(plane_state);
3118 if (ret)
3119 return ret;
3120
3121 return 0;
3122}
3123
Ville Syrjälä7145f602017-03-23 21:27:07 +02003124static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3125 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003126{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003127 struct drm_i915_private *dev_priv =
3128 to_i915(plane_state->base.plane->dev);
3129 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3130 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003131 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003132 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003133
Ville Syrjälä7145f602017-03-23 21:27:07 +02003134 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003135
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003136 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3137 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003138 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003139
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003140 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3141 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003142
Ville Syrjäläd509e282017-03-27 21:55:32 +03003143 if (INTEL_GEN(dev_priv) < 4)
3144 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003145
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003146 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003147 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003148 dspcntr |= DISPPLANE_8BPP;
3149 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003150 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003151 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003152 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003153 case DRM_FORMAT_RGB565:
3154 dspcntr |= DISPPLANE_BGRX565;
3155 break;
3156 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003157 dspcntr |= DISPPLANE_BGRX888;
3158 break;
3159 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003160 dspcntr |= DISPPLANE_RGBX888;
3161 break;
3162 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003163 dspcntr |= DISPPLANE_BGRX101010;
3164 break;
3165 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003166 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003167 break;
3168 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003169 MISSING_CASE(fb->format->format);
3170 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003171 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003172
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003173 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003174 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003175 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003176
Robert Fossc2c446a2017-05-19 16:50:17 -04003177 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003178 dspcntr |= DISPPLANE_ROTATE_180;
3179
Robert Fossc2c446a2017-05-19 16:50:17 -04003180 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003181 dspcntr |= DISPPLANE_MIRROR;
3182
Ville Syrjälä7145f602017-03-23 21:27:07 +02003183 return dspcntr;
3184}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003185
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003186int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003187{
3188 struct drm_i915_private *dev_priv =
3189 to_i915(plane_state->base.plane->dev);
3190 int src_x = plane_state->base.src.x1 >> 16;
3191 int src_y = plane_state->base.src.y1 >> 16;
3192 u32 offset;
3193
3194 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003195
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003196 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003197 offset = intel_compute_tile_offset(&src_x, &src_y,
3198 plane_state, 0);
3199 else
3200 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003201
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003202 /* HSW/BDW do this automagically in hardware */
3203 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3204 unsigned int rotation = plane_state->base.rotation;
3205 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3206 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3207
Robert Fossc2c446a2017-05-19 16:50:17 -04003208 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003209 src_x += src_w - 1;
3210 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003211 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003212 src_x += src_w - 1;
3213 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303214 }
3215
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003216 plane_state->main.offset = offset;
3217 plane_state->main.x = src_x;
3218 plane_state->main.y = src_y;
3219
3220 return 0;
3221}
3222
Ville Syrjäläed150302017-11-17 21:19:10 +02003223static void i9xx_update_plane(struct intel_plane *plane,
3224 const struct intel_crtc_state *crtc_state,
3225 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003226{
Ville Syrjäläed150302017-11-17 21:19:10 +02003227 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003228 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläed150302017-11-17 21:19:10 +02003229 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003230 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003231 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003232 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003233 int x = plane_state->main.x;
3234 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003235 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003236 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003237
Ville Syrjälä29490562016-01-20 18:02:50 +02003238 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003239
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003240 if (INTEL_GEN(dev_priv) >= 4)
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003241 dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003242 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003243 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003244
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003245 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3246
Ville Syrjälä78587de2017-03-09 17:44:32 +02003247 if (INTEL_GEN(dev_priv) < 4) {
3248 /* pipesrc and dspsize control the size that is scaled from,
3249 * which should always be the user's requested size.
3250 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003251 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003252 ((crtc_state->pipe_src_h - 1) << 16) |
3253 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003254 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3255 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3256 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003257 ((crtc_state->pipe_src_h - 1) << 16) |
3258 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003259 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3260 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003261 }
3262
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003263 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303264
Ville Syrjäläed150302017-11-17 21:19:10 +02003265 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003266 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003267 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003268 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003269 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003270 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003271 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003272 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003273 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003274 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003275 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3276 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003277 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003278 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003279 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003280 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003281 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003282 POSTING_READ_FW(reg);
3283
3284 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003285}
3286
Ville Syrjäläed150302017-11-17 21:19:10 +02003287static void i9xx_disable_plane(struct intel_plane *plane,
3288 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003289{
Ville Syrjäläed150302017-11-17 21:19:10 +02003290 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3291 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003292 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003293
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003294 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3295
Ville Syrjäläed150302017-11-17 21:19:10 +02003296 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3297 if (INTEL_GEN(dev_priv) >= 4)
3298 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003299 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003300 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3301 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003302
3303 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003304}
3305
Ville Syrjäläed150302017-11-17 21:19:10 +02003306static bool i9xx_plane_get_hw_state(struct intel_plane *plane)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003307{
Ville Syrjäläed150302017-11-17 21:19:10 +02003308 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003309 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003310 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
3311 enum pipe pipe = plane->pipe;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003312 bool ret;
3313
3314 /*
3315 * Not 100% correct for planes that can move between pipes,
3316 * but that's only the case for gen2-4 which don't have any
3317 * display power wells.
3318 */
3319 power_domain = POWER_DOMAIN_PIPE(pipe);
3320 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3321 return false;
3322
Ville Syrjäläed150302017-11-17 21:19:10 +02003323 ret = I915_READ(DSPCNTR(i9xx_plane)) & DISPLAY_PLANE_ENABLE;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003324
3325 intel_display_power_put(dev_priv, power_domain);
3326
3327 return ret;
3328}
3329
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003330static u32
3331intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003332{
Ben Widawsky2f075562017-03-24 14:29:48 -07003333 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003334 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003335 else
3336 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003337}
3338
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003339static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3340{
3341 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003342 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003343
3344 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3345 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3346 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003347}
3348
Chandra Kondurua1b22782015-04-07 15:28:45 -07003349/*
3350 * This function detaches (aka. unbinds) unused scalers in hardware
3351 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003352static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003353{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003354 struct intel_crtc_scaler_state *scaler_state;
3355 int i;
3356
Chandra Kondurua1b22782015-04-07 15:28:45 -07003357 scaler_state = &intel_crtc->config->scaler_state;
3358
3359 /* loop through and disable scalers that aren't in use */
3360 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003361 if (!scaler_state->scalers[i].in_use)
3362 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003363 }
3364}
3365
Ville Syrjäläd2196772016-01-28 18:33:11 +02003366u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3367 unsigned int rotation)
3368{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003369 u32 stride;
3370
3371 if (plane >= fb->format->num_planes)
3372 return 0;
3373
3374 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003375
3376 /*
3377 * The stride is either expressed as a multiple of 64 bytes chunks for
3378 * linear buffers or in number of tiles for tiled buffers.
3379 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003380 if (drm_rotation_90_or_270(rotation))
3381 stride /= intel_tile_height(fb, plane);
3382 else
3383 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003384
3385 return stride;
3386}
3387
Ville Syrjälä2e881262017-03-17 23:17:56 +02003388static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003389{
Chandra Konduru6156a452015-04-27 13:48:39 -07003390 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003391 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003392 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003393 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003394 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003395 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003396 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003397 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003398 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003399 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003400 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003401 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003402 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003403 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003404 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003405 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003406 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003407 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003408 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003409 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003410 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003411 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003412 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003413 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003414 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003415 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003416
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003417 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003418}
3419
James Ausmus4036c782017-11-13 10:11:28 -08003420/*
3421 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3422 * to be already pre-multiplied. We need to add a knob (or a different
3423 * DRM_FORMAT) for user-space to configure that.
3424 */
3425static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3426{
3427 switch (pixel_format) {
3428 case DRM_FORMAT_ABGR8888:
3429 case DRM_FORMAT_ARGB8888:
3430 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3431 default:
3432 return PLANE_CTL_ALPHA_DISABLE;
3433 }
3434}
3435
3436static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3437{
3438 switch (pixel_format) {
3439 case DRM_FORMAT_ABGR8888:
3440 case DRM_FORMAT_ARGB8888:
3441 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3442 default:
3443 return PLANE_COLOR_ALPHA_DISABLE;
3444 }
3445}
3446
Ville Syrjälä2e881262017-03-17 23:17:56 +02003447static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003448{
Chandra Konduru6156a452015-04-27 13:48:39 -07003449 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003450 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003451 break;
3452 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003453 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003454 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003455 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003456 case I915_FORMAT_MOD_Y_TILED_CCS:
3457 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003458 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003459 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003460 case I915_FORMAT_MOD_Yf_TILED_CCS:
3461 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003462 default:
3463 MISSING_CASE(fb_modifier);
3464 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003465
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003466 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003467}
3468
Ville Syrjälä2e881262017-03-17 23:17:56 +02003469static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003470{
Chandra Konduru6156a452015-04-27 13:48:39 -07003471 switch (rotation) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003472 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003473 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303474 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003475 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303476 * while i915 HW rotation is clockwise, thats why this swapping.
3477 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003478 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303479 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003480 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003481 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003482 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303483 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003484 default:
3485 MISSING_CASE(rotation);
3486 }
3487
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003488 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003489}
3490
Ville Syrjälä2e881262017-03-17 23:17:56 +02003491u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3492 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003493{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003494 struct drm_i915_private *dev_priv =
3495 to_i915(plane_state->base.plane->dev);
3496 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003497 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003498 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003499 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003500
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003501 plane_ctl = PLANE_CTL_ENABLE;
3502
James Ausmus4036c782017-11-13 10:11:28 -08003503 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3504 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003505 plane_ctl |=
3506 PLANE_CTL_PIPE_GAMMA_ENABLE |
3507 PLANE_CTL_PIPE_CSC_ENABLE |
3508 PLANE_CTL_PLANE_GAMMA_DISABLE;
3509 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003510
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003511 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003512 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduru6156a452015-04-27 13:48:39 -07003513 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003514
Ville Syrjälä2e881262017-03-17 23:17:56 +02003515 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3516 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3517 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3518 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3519
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003520 return plane_ctl;
3521}
3522
James Ausmus4036c782017-11-13 10:11:28 -08003523u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3524 const struct intel_plane_state *plane_state)
3525{
3526 const struct drm_framebuffer *fb = plane_state->base.fb;
3527 u32 plane_color_ctl = 0;
3528
3529 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3530 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3531 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3532 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3533
3534 return plane_color_ctl;
3535}
3536
Maarten Lankhorst73974892016-08-05 23:28:27 +03003537static int
3538__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003539 struct drm_atomic_state *state,
3540 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003541{
3542 struct drm_crtc_state *crtc_state;
3543 struct drm_crtc *crtc;
3544 int i, ret;
3545
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003546 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003547 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003548
3549 if (!state)
3550 return 0;
3551
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003552 /*
3553 * We've duplicated the state, pointers to the old state are invalid.
3554 *
3555 * Don't attempt to use the old state until we commit the duplicated state.
3556 */
3557 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003558 /*
3559 * Force recalculation even if we restore
3560 * current state. With fast modeset this may not result
3561 * in a modeset when the state is compatible.
3562 */
3563 crtc_state->mode_changed = true;
3564 }
3565
3566 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003567 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3568 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003569
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003570 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003571
3572 WARN_ON(ret == -EDEADLK);
3573 return ret;
3574}
3575
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003576static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3577{
Ville Syrjäläae981042016-08-05 23:28:30 +03003578 return intel_has_gpu_reset(dev_priv) &&
3579 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003580}
3581
Chris Wilsonc0336662016-05-06 15:40:21 +01003582void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003583{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003584 struct drm_device *dev = &dev_priv->drm;
3585 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3586 struct drm_atomic_state *state;
3587 int ret;
3588
Daniel Vetterce87ea12017-07-19 14:54:55 +02003589
3590 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003591 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003592 !gpu_reset_clobbers_display(dev_priv))
3593 return;
3594
Daniel Vetter9db529a2017-08-08 10:08:28 +02003595 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3596 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3597 wake_up_all(&dev_priv->gpu_error.wait_queue);
3598
3599 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3600 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3601 i915_gem_set_wedged(dev_priv);
3602 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003603
Maarten Lankhorst73974892016-08-05 23:28:27 +03003604 /*
3605 * Need mode_config.mutex so that we don't
3606 * trample ongoing ->detect() and whatnot.
3607 */
3608 mutex_lock(&dev->mode_config.mutex);
3609 drm_modeset_acquire_init(ctx, 0);
3610 while (1) {
3611 ret = drm_modeset_lock_all_ctx(dev, ctx);
3612 if (ret != -EDEADLK)
3613 break;
3614
3615 drm_modeset_backoff(ctx);
3616 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003617 /*
3618 * Disabling the crtcs gracefully seems nicer. Also the
3619 * g33 docs say we should at least disable all the planes.
3620 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003621 state = drm_atomic_helper_duplicate_state(dev, ctx);
3622 if (IS_ERR(state)) {
3623 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003624 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003625 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003626 }
3627
3628 ret = drm_atomic_helper_disable_all(dev, ctx);
3629 if (ret) {
3630 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003631 drm_atomic_state_put(state);
3632 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003633 }
3634
3635 dev_priv->modeset_restore_state = state;
3636 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003637}
3638
Chris Wilsonc0336662016-05-06 15:40:21 +01003639void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003640{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003641 struct drm_device *dev = &dev_priv->drm;
3642 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3643 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3644 int ret;
3645
Daniel Vetterce87ea12017-07-19 14:54:55 +02003646 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003647 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003648 !gpu_reset_clobbers_display(dev_priv))
3649 return;
3650
3651 if (!state)
3652 goto unlock;
3653
Maarten Lankhorst73974892016-08-05 23:28:27 +03003654 dev_priv->modeset_restore_state = NULL;
3655
Ville Syrjälä75147472014-11-24 18:28:11 +02003656 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003657 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003658 /* for testing only restore the display */
3659 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003660 if (ret)
3661 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003662 } else {
3663 /*
3664 * The display has been reset as well,
3665 * so need a full re-initialization.
3666 */
3667 intel_runtime_pm_disable_interrupts(dev_priv);
3668 intel_runtime_pm_enable_interrupts(dev_priv);
3669
Imre Deak51f59202016-09-14 13:04:13 +03003670 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003671 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003672 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003673
3674 spin_lock_irq(&dev_priv->irq_lock);
3675 if (dev_priv->display.hpd_irq_setup)
3676 dev_priv->display.hpd_irq_setup(dev_priv);
3677 spin_unlock_irq(&dev_priv->irq_lock);
3678
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003679 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003680 if (ret)
3681 DRM_ERROR("Restoring old state failed with %i\n", ret);
3682
3683 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003684 }
3685
Daniel Vetterce87ea12017-07-19 14:54:55 +02003686 drm_atomic_state_put(state);
3687unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003688 drm_modeset_drop_locks(ctx);
3689 drm_modeset_acquire_fini(ctx);
3690 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003691
3692 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003693}
3694
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003695static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3696 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003697{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003698 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003699 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003700
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003701 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003702 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003703
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003704 /*
3705 * Update pipe size and adjust fitter if needed: the reason for this is
3706 * that in compute_mode_changes we check the native mode (not the pfit
3707 * mode) to see if we can flip rather than do a full mode set. In the
3708 * fastboot case, we'll flip, but if we don't update the pipesrc and
3709 * pfit state, we'll end up with a big fb scanned out into the wrong
3710 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003711 */
3712
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003713 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003714 ((new_crtc_state->pipe_src_w - 1) << 16) |
3715 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003716
3717 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003718 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003719 skl_detach_scalers(crtc);
3720
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003721 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003722 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003723 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003724 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003725 ironlake_pfit_enable(crtc);
3726 else if (old_crtc_state->pch_pfit.enabled)
3727 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003728 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003729}
3730
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003731static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003732{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003733 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003734 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003735 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003736 i915_reg_t reg;
3737 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003738
3739 /* enable normal train */
3740 reg = FDI_TX_CTL(pipe);
3741 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003742 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3744 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003745 } else {
3746 temp &= ~FDI_LINK_TRAIN_NONE;
3747 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003748 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003749 I915_WRITE(reg, temp);
3750
3751 reg = FDI_RX_CTL(pipe);
3752 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003753 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003754 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3755 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3756 } else {
3757 temp &= ~FDI_LINK_TRAIN_NONE;
3758 temp |= FDI_LINK_TRAIN_NONE;
3759 }
3760 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3761
3762 /* wait one idle pattern time */
3763 POSTING_READ(reg);
3764 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003765
3766 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003767 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003768 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3769 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003770}
3771
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003772/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003773static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3774 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003775{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003776 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003777 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003778 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003779 i915_reg_t reg;
3780 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003782 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003783 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003784
Adam Jacksone1a44742010-06-25 15:32:14 -04003785 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3786 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 reg = FDI_RX_IMR(pipe);
3788 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003789 temp &= ~FDI_RX_SYMBOL_LOCK;
3790 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 I915_WRITE(reg, temp);
3792 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003793 udelay(150);
3794
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003795 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 reg = FDI_TX_CTL(pipe);
3797 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003798 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003799 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800 temp &= ~FDI_LINK_TRAIN_NONE;
3801 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003806 temp &= ~FDI_LINK_TRAIN_NONE;
3807 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3809
3810 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003811 udelay(150);
3812
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003813 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003814 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3816 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003817
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003819 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3822
3823 if ((temp & FDI_RX_BIT_LOCK)) {
3824 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003825 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003826 break;
3827 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003828 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003829 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003831
3832 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003833 reg = FDI_TX_CTL(pipe);
3834 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003835 temp &= ~FDI_LINK_TRAIN_NONE;
3836 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003837 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838
Chris Wilson5eddb702010-09-11 13:48:45 +01003839 reg = FDI_RX_CTL(pipe);
3840 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 I915_WRITE(reg, temp);
3844
3845 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003846 udelay(150);
3847
Chris Wilson5eddb702010-09-11 13:48:45 +01003848 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003849 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003850 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3852
3853 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003855 DRM_DEBUG_KMS("FDI train 2 done.\n");
3856 break;
3857 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003858 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003859 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003860 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003861
3862 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003863
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864}
3865
Akshay Joshi0206e352011-08-16 15:34:10 -04003866static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003867 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3868 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3869 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3870 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3871};
3872
3873/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003874static void gen6_fdi_link_train(struct intel_crtc *crtc,
3875 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003876{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003877 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003878 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003879 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003880 i915_reg_t reg;
3881 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882
Adam Jacksone1a44742010-06-25 15:32:14 -04003883 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3884 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003885 reg = FDI_RX_IMR(pipe);
3886 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003887 temp &= ~FDI_RX_SYMBOL_LOCK;
3888 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003889 I915_WRITE(reg, temp);
3890
3891 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003892 udelay(150);
3893
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 reg = FDI_TX_CTL(pipe);
3896 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003897 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003898 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003899 temp &= ~FDI_LINK_TRAIN_NONE;
3900 temp |= FDI_LINK_TRAIN_PATTERN_1;
3901 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3902 /* SNB-B */
3903 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003904 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003905
Daniel Vetterd74cf322012-10-26 10:58:13 +02003906 I915_WRITE(FDI_RX_MISC(pipe),
3907 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3908
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 reg = FDI_RX_CTL(pipe);
3910 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003911 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003912 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3914 } else {
3915 temp &= ~FDI_LINK_TRAIN_NONE;
3916 temp |= FDI_LINK_TRAIN_PATTERN_1;
3917 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003918 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3919
3920 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003921 udelay(150);
3922
Akshay Joshi0206e352011-08-16 15:34:10 -04003923 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 reg = FDI_TX_CTL(pipe);
3925 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003926 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3927 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 I915_WRITE(reg, temp);
3929
3930 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003931 udelay(500);
3932
Sean Paulfa37d392012-03-02 12:53:39 -05003933 for (retry = 0; retry < 5; retry++) {
3934 reg = FDI_RX_IIR(pipe);
3935 temp = I915_READ(reg);
3936 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3937 if (temp & FDI_RX_BIT_LOCK) {
3938 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3939 DRM_DEBUG_KMS("FDI train 1 done.\n");
3940 break;
3941 }
3942 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003943 }
Sean Paulfa37d392012-03-02 12:53:39 -05003944 if (retry < 5)
3945 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003946 }
3947 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949
3950 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 reg = FDI_TX_CTL(pipe);
3952 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953 temp &= ~FDI_LINK_TRAIN_NONE;
3954 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003955 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003956 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3957 /* SNB-B */
3958 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3959 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003960 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003961
Chris Wilson5eddb702010-09-11 13:48:45 +01003962 reg = FDI_RX_CTL(pipe);
3963 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003964 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003965 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3966 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3967 } else {
3968 temp &= ~FDI_LINK_TRAIN_NONE;
3969 temp |= FDI_LINK_TRAIN_PATTERN_2;
3970 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003971 I915_WRITE(reg, temp);
3972
3973 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003974 udelay(150);
3975
Akshay Joshi0206e352011-08-16 15:34:10 -04003976 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003977 reg = FDI_TX_CTL(pipe);
3978 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3980 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 I915_WRITE(reg, temp);
3982
3983 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984 udelay(500);
3985
Sean Paulfa37d392012-03-02 12:53:39 -05003986 for (retry = 0; retry < 5; retry++) {
3987 reg = FDI_RX_IIR(pipe);
3988 temp = I915_READ(reg);
3989 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3990 if (temp & FDI_RX_SYMBOL_LOCK) {
3991 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3992 DRM_DEBUG_KMS("FDI train 2 done.\n");
3993 break;
3994 }
3995 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003996 }
Sean Paulfa37d392012-03-02 12:53:39 -05003997 if (retry < 5)
3998 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003999 }
4000 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004001 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004002
4003 DRM_DEBUG_KMS("FDI train done.\n");
4004}
4005
Jesse Barnes357555c2011-04-28 15:09:55 -07004006/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004007static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4008 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004009{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004010 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004011 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004012 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004013 i915_reg_t reg;
4014 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004015
4016 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4017 for train result */
4018 reg = FDI_RX_IMR(pipe);
4019 temp = I915_READ(reg);
4020 temp &= ~FDI_RX_SYMBOL_LOCK;
4021 temp &= ~FDI_RX_BIT_LOCK;
4022 I915_WRITE(reg, temp);
4023
4024 POSTING_READ(reg);
4025 udelay(150);
4026
Daniel Vetter01a415f2012-10-27 15:58:40 +02004027 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4028 I915_READ(FDI_RX_IIR(pipe)));
4029
Jesse Barnes139ccd32013-08-19 11:04:55 -07004030 /* Try each vswing and preemphasis setting twice before moving on */
4031 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4032 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004033 reg = FDI_TX_CTL(pipe);
4034 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004035 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4036 temp &= ~FDI_TX_ENABLE;
4037 I915_WRITE(reg, temp);
4038
4039 reg = FDI_RX_CTL(pipe);
4040 temp = I915_READ(reg);
4041 temp &= ~FDI_LINK_TRAIN_AUTO;
4042 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4043 temp &= ~FDI_RX_ENABLE;
4044 I915_WRITE(reg, temp);
4045
4046 /* enable CPU FDI TX and PCH FDI RX */
4047 reg = FDI_TX_CTL(pipe);
4048 temp = I915_READ(reg);
4049 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004050 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004051 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004052 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004053 temp |= snb_b_fdi_train_param[j/2];
4054 temp |= FDI_COMPOSITE_SYNC;
4055 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4056
4057 I915_WRITE(FDI_RX_MISC(pipe),
4058 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4059
4060 reg = FDI_RX_CTL(pipe);
4061 temp = I915_READ(reg);
4062 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4063 temp |= FDI_COMPOSITE_SYNC;
4064 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4065
4066 POSTING_READ(reg);
4067 udelay(1); /* should be 0.5us */
4068
4069 for (i = 0; i < 4; i++) {
4070 reg = FDI_RX_IIR(pipe);
4071 temp = I915_READ(reg);
4072 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4073
4074 if (temp & FDI_RX_BIT_LOCK ||
4075 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4076 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4077 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4078 i);
4079 break;
4080 }
4081 udelay(1); /* should be 0.5us */
4082 }
4083 if (i == 4) {
4084 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4085 continue;
4086 }
4087
4088 /* Train 2 */
4089 reg = FDI_TX_CTL(pipe);
4090 temp = I915_READ(reg);
4091 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4092 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4093 I915_WRITE(reg, temp);
4094
4095 reg = FDI_RX_CTL(pipe);
4096 temp = I915_READ(reg);
4097 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4098 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004099 I915_WRITE(reg, temp);
4100
4101 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004102 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004103
Jesse Barnes139ccd32013-08-19 11:04:55 -07004104 for (i = 0; i < 4; i++) {
4105 reg = FDI_RX_IIR(pipe);
4106 temp = I915_READ(reg);
4107 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004108
Jesse Barnes139ccd32013-08-19 11:04:55 -07004109 if (temp & FDI_RX_SYMBOL_LOCK ||
4110 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4111 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4112 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4113 i);
4114 goto train_done;
4115 }
4116 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004117 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004118 if (i == 4)
4119 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004120 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004121
Jesse Barnes139ccd32013-08-19 11:04:55 -07004122train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004123 DRM_DEBUG_KMS("FDI train done.\n");
4124}
4125
Daniel Vetter88cefb62012-08-12 19:27:14 +02004126static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004127{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004128 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004129 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004130 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004131 i915_reg_t reg;
4132 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004133
Jesse Barnes0e23b992010-09-10 11:10:00 -07004134 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004135 reg = FDI_RX_CTL(pipe);
4136 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004137 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004138 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004139 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4141
4142 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004143 udelay(200);
4144
4145 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004146 temp = I915_READ(reg);
4147 I915_WRITE(reg, temp | FDI_PCDCLK);
4148
4149 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004150 udelay(200);
4151
Paulo Zanoni20749732012-11-23 15:30:38 -02004152 /* Enable CPU FDI TX PLL, always on for Ironlake */
4153 reg = FDI_TX_CTL(pipe);
4154 temp = I915_READ(reg);
4155 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4156 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004157
Paulo Zanoni20749732012-11-23 15:30:38 -02004158 POSTING_READ(reg);
4159 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004160 }
4161}
4162
Daniel Vetter88cefb62012-08-12 19:27:14 +02004163static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4164{
4165 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004166 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004167 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004168 i915_reg_t reg;
4169 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004170
4171 /* Switch from PCDclk to Rawclk */
4172 reg = FDI_RX_CTL(pipe);
4173 temp = I915_READ(reg);
4174 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4175
4176 /* Disable CPU FDI TX PLL */
4177 reg = FDI_TX_CTL(pipe);
4178 temp = I915_READ(reg);
4179 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4180
4181 POSTING_READ(reg);
4182 udelay(100);
4183
4184 reg = FDI_RX_CTL(pipe);
4185 temp = I915_READ(reg);
4186 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4187
4188 /* Wait for the clocks to turn off. */
4189 POSTING_READ(reg);
4190 udelay(100);
4191}
4192
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004193static void ironlake_fdi_disable(struct drm_crtc *crtc)
4194{
4195 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004196 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4198 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004199 i915_reg_t reg;
4200 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004201
4202 /* disable CPU FDI tx and PCH FDI rx */
4203 reg = FDI_TX_CTL(pipe);
4204 temp = I915_READ(reg);
4205 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4206 POSTING_READ(reg);
4207
4208 reg = FDI_RX_CTL(pipe);
4209 temp = I915_READ(reg);
4210 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004211 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004212 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4213
4214 POSTING_READ(reg);
4215 udelay(100);
4216
4217 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004218 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004219 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004220
4221 /* still set train pattern 1 */
4222 reg = FDI_TX_CTL(pipe);
4223 temp = I915_READ(reg);
4224 temp &= ~FDI_LINK_TRAIN_NONE;
4225 temp |= FDI_LINK_TRAIN_PATTERN_1;
4226 I915_WRITE(reg, temp);
4227
4228 reg = FDI_RX_CTL(pipe);
4229 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004230 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004231 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4232 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4233 } else {
4234 temp &= ~FDI_LINK_TRAIN_NONE;
4235 temp |= FDI_LINK_TRAIN_PATTERN_1;
4236 }
4237 /* BPC in FDI rx is consistent with that in PIPECONF */
4238 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004239 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004240 I915_WRITE(reg, temp);
4241
4242 POSTING_READ(reg);
4243 udelay(100);
4244}
4245
Chris Wilson49d73912016-11-29 09:50:08 +00004246bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004247{
Daniel Vetterfa058872017-07-20 19:57:52 +02004248 struct drm_crtc *crtc;
4249 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004250
Daniel Vetterfa058872017-07-20 19:57:52 +02004251 drm_for_each_crtc(crtc, &dev_priv->drm) {
4252 struct drm_crtc_commit *commit;
4253 spin_lock(&crtc->commit_lock);
4254 commit = list_first_entry_or_null(&crtc->commit_list,
4255 struct drm_crtc_commit, commit_entry);
4256 cleanup_done = commit ?
4257 try_wait_for_completion(&commit->cleanup_done) : true;
4258 spin_unlock(&crtc->commit_lock);
4259
4260 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004261 continue;
4262
Daniel Vetterfa058872017-07-20 19:57:52 +02004263 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004264
4265 return true;
4266 }
4267
4268 return false;
4269}
4270
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004271void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004272{
4273 u32 temp;
4274
4275 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4276
4277 mutex_lock(&dev_priv->sb_lock);
4278
4279 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4280 temp |= SBI_SSCCTL_DISABLE;
4281 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4282
4283 mutex_unlock(&dev_priv->sb_lock);
4284}
4285
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004286/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004287static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004288{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004289 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4290 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004291 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4292 u32 temp;
4293
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004294 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004295
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004296 /* The iCLK virtual clock root frequency is in MHz,
4297 * but the adjusted_mode->crtc_clock in in KHz. To get the
4298 * divisors, it is necessary to divide one by another, so we
4299 * convert the virtual clock precision to KHz here for higher
4300 * precision.
4301 */
4302 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004303 u32 iclk_virtual_root_freq = 172800 * 1000;
4304 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004305 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004306
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004307 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4308 clock << auxdiv);
4309 divsel = (desired_divisor / iclk_pi_range) - 2;
4310 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004311
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004312 /*
4313 * Near 20MHz is a corner case which is
4314 * out of range for the 7-bit divisor
4315 */
4316 if (divsel <= 0x7f)
4317 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004318 }
4319
4320 /* This should not happen with any sane values */
4321 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4322 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4323 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4324 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4325
4326 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004327 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004328 auxdiv,
4329 divsel,
4330 phasedir,
4331 phaseinc);
4332
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004333 mutex_lock(&dev_priv->sb_lock);
4334
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004335 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004336 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004337 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4338 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4339 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4340 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4341 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4342 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004343 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344
4345 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004346 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4348 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004349 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350
4351 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004352 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004354 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004355
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004356 mutex_unlock(&dev_priv->sb_lock);
4357
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004358 /* Wait for initialization time */
4359 udelay(24);
4360
4361 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4362}
4363
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004364int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4365{
4366 u32 divsel, phaseinc, auxdiv;
4367 u32 iclk_virtual_root_freq = 172800 * 1000;
4368 u32 iclk_pi_range = 64;
4369 u32 desired_divisor;
4370 u32 temp;
4371
4372 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4373 return 0;
4374
4375 mutex_lock(&dev_priv->sb_lock);
4376
4377 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4378 if (temp & SBI_SSCCTL_DISABLE) {
4379 mutex_unlock(&dev_priv->sb_lock);
4380 return 0;
4381 }
4382
4383 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4384 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4385 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4386 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4387 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4388
4389 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4390 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4391 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4392
4393 mutex_unlock(&dev_priv->sb_lock);
4394
4395 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4396
4397 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4398 desired_divisor << auxdiv);
4399}
4400
Daniel Vetter275f01b22013-05-03 11:49:47 +02004401static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4402 enum pipe pch_transcoder)
4403{
4404 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004405 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004406 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004407
4408 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4409 I915_READ(HTOTAL(cpu_transcoder)));
4410 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4411 I915_READ(HBLANK(cpu_transcoder)));
4412 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4413 I915_READ(HSYNC(cpu_transcoder)));
4414
4415 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4416 I915_READ(VTOTAL(cpu_transcoder)));
4417 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4418 I915_READ(VBLANK(cpu_transcoder)));
4419 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4420 I915_READ(VSYNC(cpu_transcoder)));
4421 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4422 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4423}
4424
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004425static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004426{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004427 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004428 uint32_t temp;
4429
4430 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004431 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004432 return;
4433
4434 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4435 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4436
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004437 temp &= ~FDI_BC_BIFURCATION_SELECT;
4438 if (enable)
4439 temp |= FDI_BC_BIFURCATION_SELECT;
4440
4441 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004442 I915_WRITE(SOUTH_CHICKEN1, temp);
4443 POSTING_READ(SOUTH_CHICKEN1);
4444}
4445
4446static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4447{
4448 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004449
4450 switch (intel_crtc->pipe) {
4451 case PIPE_A:
4452 break;
4453 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004454 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004455 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004456 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004457 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004458
4459 break;
4460 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004461 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004462
4463 break;
4464 default:
4465 BUG();
4466 }
4467}
4468
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004469/* Return which DP Port should be selected for Transcoder DP control */
4470static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004471intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004472{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004473 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004474 struct intel_encoder *encoder;
4475
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004476 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004477 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004478 encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02004479 return encoder->port;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004480 }
4481
4482 return -1;
4483}
4484
Jesse Barnesf67a5592011-01-05 10:31:48 -08004485/*
4486 * Enable PCH resources required for PCH ports:
4487 * - PCH PLLs
4488 * - FDI training & RX/TX
4489 * - update transcoder timings
4490 * - DP transcoding bits
4491 * - transcoder
4492 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004493static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004494{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004495 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004496 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004497 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004498 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004499 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004500
Daniel Vetterab9412b2013-05-03 11:49:46 +02004501 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004502
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004503 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004504 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004505
Daniel Vettercd986ab2012-10-26 10:58:12 +02004506 /* Write the TU size bits before fdi link training, so that error
4507 * detection works. */
4508 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4509 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4510
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004511 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004512 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004513
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004514 /* We need to program the right clock selection before writing the pixel
4515 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004516 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004517 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004518
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004519 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004520 temp |= TRANS_DPLL_ENABLE(pipe);
4521 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004522 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004523 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004524 temp |= sel;
4525 else
4526 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004527 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004528 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004529
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004530 /* XXX: pch pll's can be enabled any time before we enable the PCH
4531 * transcoder, and we actually should do this to not upset any PCH
4532 * transcoder that already use the clock when we share it.
4533 *
4534 * Note that enable_shared_dpll tries to do the right thing, but
4535 * get_shared_dpll unconditionally resets the pll - we need that to have
4536 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004537 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004538
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004539 /* set transcoder timing, panel must allow it */
4540 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004541 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004542
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004543 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004544
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004545 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004546 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004547 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004548 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004549 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004550 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004551 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004552 temp = I915_READ(reg);
4553 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004554 TRANS_DP_SYNC_MASK |
4555 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004556 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004557 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004558
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004559 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004560 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004561 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004562 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004563
4564 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004565 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004566 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004567 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004568 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004569 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004570 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004571 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004572 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004573 break;
4574 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004575 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004576 }
4577
Chris Wilson5eddb702010-09-11 13:48:45 +01004578 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004579 }
4580
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004581 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004582}
4583
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004584static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004585{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004586 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004587 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004588 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004589
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004590 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004591
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004592 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004593
Paulo Zanoni0540e482012-10-31 18:12:40 -02004594 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004595 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004596
Paulo Zanoni937bb612012-10-31 18:12:47 -02004597 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004598}
4599
Daniel Vettera1520312013-05-03 11:49:50 +02004600static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004601{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004602 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004603 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004604 u32 temp;
4605
4606 temp = I915_READ(dslreg);
4607 udelay(500);
4608 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004609 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004610 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004611 }
4612}
4613
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004614static int
4615skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004616 unsigned int scaler_user, int *scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004617 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004618{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004619 struct intel_crtc_scaler_state *scaler_state =
4620 &crtc_state->scaler_state;
4621 struct intel_crtc *intel_crtc =
4622 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304623 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4624 const struct drm_display_mode *adjusted_mode =
4625 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004626 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004627
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004628 /*
4629 * Src coordinates are already rotated by 270 degrees for
4630 * the 90/270 degree plane rotation cases (to match the
4631 * GTT mapping), hence no need to account for rotation here.
4632 */
4633 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004634
Shashank Sharmae5c05932017-07-21 20:55:05 +05304635 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4636 need_scaling = true;
4637
Chandra Kondurua1b22782015-04-07 15:28:45 -07004638 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304639 * Scaling/fitting not supported in IF-ID mode in GEN9+
4640 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4641 * Once NV12 is enabled, handle it here while allocating scaler
4642 * for NV12.
4643 */
4644 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4645 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4646 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4647 return -EINVAL;
4648 }
4649
4650 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004651 * if plane is being disabled or scaler is no more required or force detach
4652 * - free scaler binded to this plane/crtc
4653 * - in order to do this, update crtc->scaler_usage
4654 *
4655 * Here scaler state in crtc_state is set free so that
4656 * scaler can be assigned to other user. Actual register
4657 * update to free the scaler is done in plane/panel-fit programming.
4658 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4659 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004660 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004661 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004662 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004663 scaler_state->scalers[*scaler_id].in_use = 0;
4664
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004665 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4666 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4667 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004668 scaler_state->scaler_users);
4669 *scaler_id = -1;
4670 }
4671 return 0;
4672 }
4673
4674 /* range checks */
4675 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4676 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4677
4678 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4679 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004680 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004681 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004683 return -EINVAL;
4684 }
4685
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004686 /* mark this plane as a scaler user in crtc_state */
4687 scaler_state->scaler_users |= (1 << scaler_user);
4688 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4689 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4690 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4691 scaler_state->scaler_users);
4692
4693 return 0;
4694}
4695
4696/**
4697 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4698 *
4699 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004700 *
4701 * Return
4702 * 0 - scaler_usage updated successfully
4703 * error - requested scaling cannot be supported or other error condition
4704 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004705int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004707 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004708
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004709 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004710 &state->scaler_state.scaler_id,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004711 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004712 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004713}
4714
4715/**
4716 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4717 *
4718 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004719 * @plane_state: atomic plane state to update
4720 *
4721 * Return
4722 * 0 - scaler_usage updated successfully
4723 * error - requested scaling cannot be supported or other error condition
4724 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004725static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4726 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004727{
4728
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004729 struct intel_plane *intel_plane =
4730 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004731 struct drm_framebuffer *fb = plane_state->base.fb;
4732 int ret;
4733
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004734 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004735
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004736 ret = skl_update_scaler(crtc_state, force_detach,
4737 drm_plane_index(&intel_plane->base),
4738 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004739 drm_rect_width(&plane_state->base.src) >> 16,
4740 drm_rect_height(&plane_state->base.src) >> 16,
4741 drm_rect_width(&plane_state->base.dst),
4742 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004743
4744 if (ret || plane_state->scaler_id < 0)
4745 return ret;
4746
Chandra Kondurua1b22782015-04-07 15:28:45 -07004747 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004748 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004749 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4750 intel_plane->base.base.id,
4751 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004752 return -EINVAL;
4753 }
4754
4755 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004756 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004757 case DRM_FORMAT_RGB565:
4758 case DRM_FORMAT_XBGR8888:
4759 case DRM_FORMAT_XRGB8888:
4760 case DRM_FORMAT_ABGR8888:
4761 case DRM_FORMAT_ARGB8888:
4762 case DRM_FORMAT_XRGB2101010:
4763 case DRM_FORMAT_XBGR2101010:
4764 case DRM_FORMAT_YUYV:
4765 case DRM_FORMAT_YVYU:
4766 case DRM_FORMAT_UYVY:
4767 case DRM_FORMAT_VYUY:
4768 break;
4769 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004770 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4771 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004772 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004773 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004774 }
4775
Chandra Kondurua1b22782015-04-07 15:28:45 -07004776 return 0;
4777}
4778
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004779static void skylake_scaler_disable(struct intel_crtc *crtc)
4780{
4781 int i;
4782
4783 for (i = 0; i < crtc->num_scalers; i++)
4784 skl_detach_scaler(crtc, i);
4785}
4786
4787static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004788{
4789 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004790 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004791 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004792 struct intel_crtc_scaler_state *scaler_state =
4793 &crtc->config->scaler_state;
4794
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004795 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004796 int id;
4797
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004798 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004799 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004800
4801 id = scaler_state->scaler_id;
4802 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4803 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4804 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4805 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004806 }
4807}
4808
Jesse Barnesb074cec2013-04-25 12:55:02 -07004809static void ironlake_pfit_enable(struct intel_crtc *crtc)
4810{
4811 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004812 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004813 int pipe = crtc->pipe;
4814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004815 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004816 /* Force use of hard-coded filter coefficients
4817 * as some pre-programmed values are broken,
4818 * e.g. x201.
4819 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004820 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004821 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4822 PF_PIPE_SEL_IVB(pipe));
4823 else
4824 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004825 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4826 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004827 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004828}
4829
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004830void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004831{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004832 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004833 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004834 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004836 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004837 return;
4838
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004839 /*
4840 * We can only enable IPS after we enable a plane and wait for a vblank
4841 * This function is called from post_plane_update, which is run after
4842 * a vblank wait.
4843 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004844
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004845 assert_plane_enabled(to_intel_plane(crtc->base.primary));
4846
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004847 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004848 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03004849 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4850 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004851 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004852 /* Quoting Art Runyan: "its not safe to expect any particular
4853 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004854 * mailbox." Moreover, the mailbox may return a bogus state,
4855 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004856 */
4857 } else {
4858 I915_WRITE(IPS_CTL, IPS_ENABLE);
4859 /* The bit only becomes 1 in the next vblank, so this wait here
4860 * is essentially intel_wait_for_vblank. If we don't have this
4861 * and don't wait for vblanks until the end of crtc_enable, then
4862 * the HW state readout code will complain that the expected
4863 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004864 if (intel_wait_for_register(dev_priv,
4865 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4866 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004867 DRM_ERROR("Timed out waiting for IPS enable\n");
4868 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004869}
4870
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004871void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004872{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004873 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004874 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004875 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004876
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004877 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004878 return;
4879
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02004880 assert_plane_enabled(to_intel_plane(crtc->base.primary));
4881
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004882 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004883 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004884 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004885 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004886 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004887 if (intel_wait_for_register(dev_priv,
4888 IPS_CTL, IPS_ENABLE, 0,
4889 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004890 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004891 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004892 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004893 POSTING_READ(IPS_CTL);
4894 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004895
4896 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004897 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004898}
4899
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004900static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004901{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004902 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004903 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004904
4905 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004906 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004907 mutex_unlock(&dev->struct_mutex);
4908 }
4909
4910 /* Let userspace switch the overlay on again. In most cases userspace
4911 * has to recompute where to put it anyway.
4912 */
4913}
4914
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004915/**
4916 * intel_post_enable_primary - Perform operations after enabling primary plane
4917 * @crtc: the CRTC whose primary plane was just enabled
4918 *
4919 * Performs potentially sleeping operations that must be done after the primary
4920 * plane is enabled, such as updating FBC and IPS. Note that this may be
4921 * called due to an explicit primary plane update, or due to an implicit
4922 * re-enable that is caused when a sprite plane is updated to no longer
4923 * completely hide the primary plane.
4924 */
4925static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004926intel_post_enable_primary(struct drm_crtc *crtc,
4927 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004928{
4929 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004930 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4932 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004933
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004934 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004935 * FIXME IPS should be fine as long as one plane is
4936 * enabled, but in practice it seems to have problems
4937 * when going from primary only to sprite only and vice
4938 * versa.
4939 */
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004940 hsw_enable_ips(new_crtc_state);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004941
Daniel Vetterf99d7062014-06-19 16:01:59 +02004942 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004943 * Gen2 reports pipe underruns whenever all planes are disabled.
4944 * So don't enable underrun reporting before at least some planes
4945 * are enabled.
4946 * FIXME: Need to fix the logic to work when we turn off all planes
4947 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004948 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004949 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004950 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4951
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004952 /* Underruns don't always raise interrupts, so check manually. */
4953 intel_check_cpu_fifo_underruns(dev_priv);
4954 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004955}
4956
Ville Syrjälä2622a082016-03-09 19:07:26 +02004957/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004958static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004959intel_pre_disable_primary(struct drm_crtc *crtc,
4960 const struct intel_crtc_state *old_crtc_state)
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004961{
4962 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004963 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4965 int pipe = intel_crtc->pipe;
4966
4967 /*
4968 * Gen2 reports pipe underruns whenever all planes are disabled.
4969 * So diasble underrun reporting before all the planes get disabled.
4970 * FIXME: Need to fix the logic to work when we turn off all planes
4971 * but leave the pipe running.
4972 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004973 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4975
4976 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004977 * FIXME IPS should be fine as long as one plane is
4978 * enabled, but in practice it seems to have problems
4979 * when going from primary only to sprite only and vice
4980 * versa.
4981 */
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004982 hsw_disable_ips(old_crtc_state);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004983}
4984
4985/* FIXME get rid of this and use pre_plane_update */
4986static void
4987intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4988{
4989 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004990 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4992 int pipe = intel_crtc->pipe;
4993
Maarten Lankhorst199ea382017-11-10 12:35:00 +01004994 intel_pre_disable_primary(crtc, to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02004995
4996 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004997 * Vblank time updates from the shadow to live plane control register
4998 * are blocked if the memory self-refresh mode is active at that
4999 * moment. So to make sure the plane gets truly disabled, disable
5000 * first the self-refresh mode. The self-refresh enable bit in turn
5001 * will be checked/applied by the HW only at the next frame start
5002 * event which is after the vblank start event, so we need to have a
5003 * wait-for-vblank between disabling the plane and the pipe.
5004 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005005 if (HAS_GMCH_DISPLAY(dev_priv) &&
5006 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005007 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005008}
5009
Daniel Vetter5a21b662016-05-24 17:13:53 +02005010static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5011{
5012 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5013 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5014 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005015 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5016 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005017 struct drm_plane *primary = crtc->base.primary;
5018 struct drm_plane_state *old_pri_state =
5019 drm_atomic_get_existing_plane_state(old_state, primary);
5020
Chris Wilson5748b6a2016-08-04 16:32:38 +01005021 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005022
Daniel Vetter5a21b662016-05-24 17:13:53 +02005023 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005024 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005025
5026 if (old_pri_state) {
5027 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005028 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5029 to_intel_plane(primary));
Daniel Vetter5a21b662016-05-24 17:13:53 +02005030 struct intel_plane_state *old_primary_state =
5031 to_intel_plane_state(old_pri_state);
5032
5033 intel_fbc_post_update(crtc);
5034
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005035 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005036 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005037 !old_primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005038 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005039 }
5040}
5041
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005042static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5043 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005044{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005045 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005046 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005047 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005048 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5049 struct drm_plane *primary = crtc->base.primary;
5050 struct drm_plane_state *old_pri_state =
5051 drm_atomic_get_existing_plane_state(old_state, primary);
5052 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005053 struct intel_atomic_state *old_intel_state =
5054 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005055
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005056 if (old_pri_state) {
5057 struct intel_plane_state *primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005058 intel_atomic_get_new_plane_state(old_intel_state,
5059 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005060 struct intel_plane_state *old_primary_state =
5061 to_intel_plane_state(old_pri_state);
5062
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005063 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005064
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005065 if (old_primary_state->base.visible &&
5066 (modeset || !primary_state->base.visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005067 intel_pre_disable_primary(&crtc->base, old_crtc_state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005068 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005069
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005070 /*
5071 * Vblank time updates from the shadow to live plane control register
5072 * are blocked if the memory self-refresh mode is active at that
5073 * moment. So to make sure the plane gets truly disabled, disable
5074 * first the self-refresh mode. The self-refresh enable bit in turn
5075 * will be checked/applied by the HW only at the next frame start
5076 * event which is after the vblank start event, so we need to have a
5077 * wait-for-vblank between disabling the plane and the pipe.
5078 */
5079 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5080 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5081 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005082
Matt Ropered4a6a72016-02-23 17:20:13 -08005083 /*
5084 * IVB workaround: must disable low power watermarks for at least
5085 * one frame before enabling scaling. LP watermarks can be re-enabled
5086 * when scaling is disabled.
5087 *
5088 * WaCxSRDisabledForSpriteScaling:ivb
5089 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005090 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005091 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005092
5093 /*
5094 * If we're doing a modeset, we're done. No need to do any pre-vblank
5095 * watermark programming here.
5096 */
5097 if (needs_modeset(&pipe_config->base))
5098 return;
5099
5100 /*
5101 * For platforms that support atomic watermarks, program the
5102 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5103 * will be the intermediate values that are safe for both pre- and
5104 * post- vblank; when vblank happens, the 'active' values will be set
5105 * to the final 'target' values and we'll do this again to get the
5106 * optimal watermarks. For gen9+ platforms, the values we program here
5107 * will be the final target values which will get automatically latched
5108 * at vblank time; no further programming will be necessary.
5109 *
5110 * If a platform hasn't been transitioned to atomic watermarks yet,
5111 * we'll continue to update watermarks the old way, if flags tell
5112 * us to.
5113 */
5114 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005115 dev_priv->display.initial_watermarks(old_intel_state,
5116 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005117 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005118 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005119}
5120
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005121static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005122{
5123 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005125 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005126 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005127
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005128 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005129
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005130 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005131 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005132
Daniel Vetterf99d7062014-06-19 16:01:59 +02005133 /*
5134 * FIXME: Once we grow proper nuclear flip support out of this we need
5135 * to compute the mask of flip planes precisely. For the time being
5136 * consider this a flip to a NULL plane.
5137 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005138 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005139}
5140
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005141static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005142 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005143 struct drm_atomic_state *old_state)
5144{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005145 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005146 struct drm_connector *conn;
5147 int i;
5148
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005149 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005150 struct intel_encoder *encoder =
5151 to_intel_encoder(conn_state->best_encoder);
5152
5153 if (conn_state->crtc != crtc)
5154 continue;
5155
5156 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005157 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005158 }
5159}
5160
5161static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005162 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005163 struct drm_atomic_state *old_state)
5164{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005165 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005166 struct drm_connector *conn;
5167 int i;
5168
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005169 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005170 struct intel_encoder *encoder =
5171 to_intel_encoder(conn_state->best_encoder);
5172
5173 if (conn_state->crtc != crtc)
5174 continue;
5175
5176 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005177 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005178 }
5179}
5180
5181static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005182 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005183 struct drm_atomic_state *old_state)
5184{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005185 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005186 struct drm_connector *conn;
5187 int i;
5188
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005189 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005190 struct intel_encoder *encoder =
5191 to_intel_encoder(conn_state->best_encoder);
5192
5193 if (conn_state->crtc != crtc)
5194 continue;
5195
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005196 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005197 intel_opregion_notify_encoder(encoder, true);
5198 }
5199}
5200
5201static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005202 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005203 struct drm_atomic_state *old_state)
5204{
5205 struct drm_connector_state *old_conn_state;
5206 struct drm_connector *conn;
5207 int i;
5208
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005209 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005210 struct intel_encoder *encoder =
5211 to_intel_encoder(old_conn_state->best_encoder);
5212
5213 if (old_conn_state->crtc != crtc)
5214 continue;
5215
5216 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005217 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005218 }
5219}
5220
5221static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005222 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 struct drm_atomic_state *old_state)
5224{
5225 struct drm_connector_state *old_conn_state;
5226 struct drm_connector *conn;
5227 int i;
5228
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005229 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005230 struct intel_encoder *encoder =
5231 to_intel_encoder(old_conn_state->best_encoder);
5232
5233 if (old_conn_state->crtc != crtc)
5234 continue;
5235
5236 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005237 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005238 }
5239}
5240
5241static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005242 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005243 struct drm_atomic_state *old_state)
5244{
5245 struct drm_connector_state *old_conn_state;
5246 struct drm_connector *conn;
5247 int i;
5248
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005249 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005250 struct intel_encoder *encoder =
5251 to_intel_encoder(old_conn_state->best_encoder);
5252
5253 if (old_conn_state->crtc != crtc)
5254 continue;
5255
5256 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005257 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005258 }
5259}
5260
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005261static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5262 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005263{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005264 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005265 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005266 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5268 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005269 struct intel_atomic_state *old_intel_state =
5270 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005271
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005272 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005273 return;
5274
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005275 /*
5276 * Sometimes spurious CPU pipe underruns happen during FDI
5277 * training, at least with VGA+HDMI cloning. Suppress them.
5278 *
5279 * On ILK we get an occasional spurious CPU pipe underruns
5280 * between eDP port A enable and vdd enable. Also PCH port
5281 * enable seems to result in the occasional CPU pipe underrun.
5282 *
5283 * Spurious PCH underruns also occur during PCH enabling.
5284 */
5285 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5286 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005287 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005288 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5289
5290 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005291 intel_prepare_shared_dpll(intel_crtc);
5292
Ville Syrjälä37a56502016-06-22 21:57:04 +03005293 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305294 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005295
5296 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005297 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005299 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005300 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005301 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005302 }
5303
5304 ironlake_set_pipeconf(crtc);
5305
Jesse Barnesf67a5592011-01-05 10:31:48 -08005306 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005307
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005308 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005309
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005310 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005311 /* Note: FDI PLL enabling _must_ be done before we enable the
5312 * cpu pipes, hence this is separate from all the other fdi/pch
5313 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005314 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005315 } else {
5316 assert_fdi_tx_disabled(dev_priv, pipe);
5317 assert_fdi_rx_disabled(dev_priv, pipe);
5318 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005319
Jesse Barnesb074cec2013-04-25 12:55:02 -07005320 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005321
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005322 /*
5323 * On ILK+ LUT must be loaded before the pipe is running but with
5324 * clocks enabled
5325 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005326 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005327
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005328 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005329 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005330 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005332 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005333 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005334
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005335 assert_vblank_disabled(crtc);
5336 drm_crtc_vblank_on(crtc);
5337
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005338 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005339
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005340 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005341 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005342
5343 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5344 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005345 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005346 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005347 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005348}
5349
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005350/* IPS only exists on ULT machines and is tied to pipe A. */
5351static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5352{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005353 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005354}
5355
Imre Deaked69cd42017-10-02 10:55:57 +03005356static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5357 enum pipe pipe, bool apply)
5358{
5359 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5360 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5361
5362 if (apply)
5363 val |= mask;
5364 else
5365 val &= ~mask;
5366
5367 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5368}
5369
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005370static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5371 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005372{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005373 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005374 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005376 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005377 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005378 struct intel_atomic_state *old_intel_state =
5379 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005380 bool psl_clkgate_wa;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005381
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005382 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005383 return;
5384
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005385 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005386
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005387 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005388 intel_enable_shared_dpll(intel_crtc);
5389
Ville Syrjälä37a56502016-06-22 21:57:04 +03005390 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305391 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005392
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005393 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005394 intel_set_pipe_timings(intel_crtc);
5395
Jani Nikulabc58be62016-03-18 17:05:39 +02005396 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005397
Jani Nikula4d1de972016-03-18 17:05:42 +02005398 if (cpu_transcoder != TRANSCODER_EDP &&
5399 !transcoder_is_dsi(cpu_transcoder)) {
5400 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005401 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005402 }
5403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005404 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005405 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005406 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005407 }
5408
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005409 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005410 haswell_set_pipeconf(crtc);
5411
Jani Nikula391bf042016-03-18 17:05:40 +02005412 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005413
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005414 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005415
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005416 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005417
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005418 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005419
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005420 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005421 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005422
Imre Deaked69cd42017-10-02 10:55:57 +03005423 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5424 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5425 intel_crtc->config->pch_pfit.enabled;
5426 if (psl_clkgate_wa)
5427 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5428
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005429 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005430 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005431 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005432 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005433
5434 /*
5435 * On ILK+ LUT must be loaded before the pipe is running but with
5436 * clocks enabled
5437 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005438 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005439
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005440 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005441 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005442 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005443
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005444 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005445 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005446
5447 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005448 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005449 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005450
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005451 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005452 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005453
Ville Syrjälä00370712016-11-14 19:44:06 +02005454 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005455 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005456
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005457 assert_vblank_disabled(crtc);
5458 drm_crtc_vblank_on(crtc);
5459
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005460 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005461
Imre Deaked69cd42017-10-02 10:55:57 +03005462 if (psl_clkgate_wa) {
5463 intel_wait_for_vblank(dev_priv, pipe);
5464 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5465 }
5466
Paulo Zanonie4916942013-09-20 16:21:19 -03005467 /* If we change the relative order between pipe/planes enabling, we need
5468 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005469 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005470 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005471 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5472 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005473 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005474}
5475
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005476static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005477{
5478 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005479 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005480 int pipe = crtc->pipe;
5481
5482 /* To avoid upsetting the power well on haswell only disable the pfit if
5483 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005484 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005485 I915_WRITE(PF_CTL(pipe), 0);
5486 I915_WRITE(PF_WIN_POS(pipe), 0);
5487 I915_WRITE(PF_WIN_SZ(pipe), 0);
5488 }
5489}
5490
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005491static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5492 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005493{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005494 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005495 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005496 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5498 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005499
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005500 /*
5501 * Sometimes spurious CPU pipe underruns happen when the
5502 * pipe is already disabled, but FDI RX/TX is still enabled.
5503 * Happens at least with VGA+HDMI cloning. Suppress them.
5504 */
5505 if (intel_crtc->config->has_pch_encoder) {
5506 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005507 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005508 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005509
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005510 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005511
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005512 drm_crtc_vblank_off(crtc);
5513 assert_vblank_disabled(crtc);
5514
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005515 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005516
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005517 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005518
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005519 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005520 ironlake_fdi_disable(crtc);
5521
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005522 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005523
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005524 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005525 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005526
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005527 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005528 i915_reg_t reg;
5529 u32 temp;
5530
Daniel Vetterd925c592013-06-05 13:34:04 +02005531 /* disable TRANS_DP_CTL */
5532 reg = TRANS_DP_CTL(pipe);
5533 temp = I915_READ(reg);
5534 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5535 TRANS_DP_PORT_SEL_MASK);
5536 temp |= TRANS_DP_PORT_SEL_NONE;
5537 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005538
Daniel Vetterd925c592013-06-05 13:34:04 +02005539 /* disable DPLL_SEL */
5540 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005541 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005542 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005543 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005544
Daniel Vetterd925c592013-06-05 13:34:04 +02005545 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005546 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005547
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005548 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005549 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005550}
5551
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005552static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5553 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005554{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005555 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005556 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005558 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005559
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005560 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005561
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005562 drm_crtc_vblank_off(crtc);
5563 assert_vblank_disabled(crtc);
5564
Jani Nikula4d1de972016-03-18 17:05:42 +02005565 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005566 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005567 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005568
Ville Syrjälä00370712016-11-14 19:44:06 +02005569 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005570 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005571
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005572 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305573 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005574
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005575 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005576 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005577 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005578 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005579
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005580 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005581 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005582
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005583 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005584}
5585
Jesse Barnes2dd24552013-04-25 12:55:01 -07005586static void i9xx_pfit_enable(struct intel_crtc *crtc)
5587{
5588 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005589 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005590 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005591
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005592 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005593 return;
5594
Daniel Vetterc0b03412013-05-28 12:05:54 +02005595 /*
5596 * The panel fitter should only be adjusted whilst the pipe is disabled,
5597 * according to register description and PRM.
5598 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005599 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5600 assert_pipe_disabled(dev_priv, crtc->pipe);
5601
Jesse Barnesb074cec2013-04-25 12:55:02 -07005602 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5603 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005604
5605 /* Border color in case we don't scale up to the full screen. Black by
5606 * default, change to something else for debugging. */
5607 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005608}
5609
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005610enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005611{
5612 switch (port) {
5613 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005614 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005615 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005616 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005617 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005618 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005619 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005620 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005621 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005622 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005623 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005624 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005625 return POWER_DOMAIN_PORT_OTHER;
5626 }
5627}
5628
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005629static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5630 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005631{
5632 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005633 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005634 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5636 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005637 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005638 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005639
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005640 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005641 return 0;
5642
Imre Deak77d22dc2014-03-05 16:20:52 +02005643 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5644 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005645 if (crtc_state->pch_pfit.enabled ||
5646 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005647 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005648
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005649 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5650 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5651
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005652 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005653 }
Imre Deak319be8a2014-03-04 19:22:57 +02005654
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005655 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5656 mask |= BIT(POWER_DOMAIN_AUDIO);
5657
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005658 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005659 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005660
Imre Deak77d22dc2014-03-05 16:20:52 +02005661 return mask;
5662}
5663
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005664static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005665modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5666 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005667{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005668 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5670 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005671 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005672
5673 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005674 intel_crtc->enabled_power_domains = new_domains =
5675 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005676
Daniel Vetter5a21b662016-05-24 17:13:53 +02005677 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005678
5679 for_each_power_domain(domain, domains)
5680 intel_display_power_get(dev_priv, domain);
5681
Daniel Vetter5a21b662016-05-24 17:13:53 +02005682 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005683}
5684
5685static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005686 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005687{
5688 enum intel_display_power_domain domain;
5689
5690 for_each_power_domain(domain, domains)
5691 intel_display_power_put(dev_priv, domain);
5692}
5693
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005694static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5695 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005696{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005697 struct intel_atomic_state *old_intel_state =
5698 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005699 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005700 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005701 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005703 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005704
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005705 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005706 return;
5707
Ville Syrjälä37a56502016-06-22 21:57:04 +03005708 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305709 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005710
5711 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005712 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005713
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005714 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005715 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005716
5717 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5718 I915_WRITE(CHV_CANVAS(pipe), 0);
5719 }
5720
Daniel Vetter5b18e572014-04-24 23:55:06 +02005721 i9xx_set_pipeconf(intel_crtc);
5722
Jesse Barnes89b667f2013-04-18 14:51:36 -07005723 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005724
Daniel Vettera72e4c92014-09-30 10:56:47 +02005725 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005726
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005727 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005728
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005729 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005730 chv_prepare_pll(intel_crtc, intel_crtc->config);
5731 chv_enable_pll(intel_crtc, intel_crtc->config);
5732 } else {
5733 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5734 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005735 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005736
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005737 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005738
Jesse Barnes2dd24552013-04-25 12:55:01 -07005739 i9xx_pfit_enable(intel_crtc);
5740
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005741 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005742
Ville Syrjäläff32c542017-03-02 19:14:57 +02005743 dev_priv->display.initial_watermarks(old_intel_state,
5744 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005745 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005746
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005747 assert_vblank_disabled(crtc);
5748 drm_crtc_vblank_on(crtc);
5749
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005750 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005751}
5752
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005753static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5754{
5755 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005756 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005757
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005758 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5759 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005760}
5761
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005762static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5763 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005764{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005765 struct intel_atomic_state *old_intel_state =
5766 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005767 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005768 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005769 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005771 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005772
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005773 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005774 return;
5775
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005776 i9xx_set_pll_dividers(intel_crtc);
5777
Ville Syrjälä37a56502016-06-22 21:57:04 +03005778 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305779 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005780
5781 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005782 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005783
Daniel Vetter5b18e572014-04-24 23:55:06 +02005784 i9xx_set_pipeconf(intel_crtc);
5785
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005786 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005787
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005788 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005789 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005790
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005791 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005792
Ville Syrjälä939994d2017-09-13 17:08:56 +03005793 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02005794
Jesse Barnes2dd24552013-04-25 12:55:01 -07005795 i9xx_pfit_enable(intel_crtc);
5796
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005797 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005798
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005799 if (dev_priv->display.initial_watermarks != NULL)
5800 dev_priv->display.initial_watermarks(old_intel_state,
5801 intel_crtc->config);
5802 else
5803 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005804 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005805
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005806 assert_vblank_disabled(crtc);
5807 drm_crtc_vblank_on(crtc);
5808
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005809 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005810}
5811
Daniel Vetter87476d62013-04-11 16:29:06 +02005812static void i9xx_pfit_disable(struct intel_crtc *crtc)
5813{
5814 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005815 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005816
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005817 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005818 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005819
5820 assert_pipe_disabled(dev_priv, crtc->pipe);
5821
Daniel Vetter328d8e82013-05-08 10:36:31 +02005822 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5823 I915_READ(PFIT_CONTROL));
5824 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005825}
5826
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005827static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5828 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005829{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005830 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005831 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005832 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5834 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005835
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005836 /*
5837 * On gen2 planes are double buffered but the pipe isn't, so we must
5838 * wait for planes to fully turn off before disabling the pipe.
5839 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005840 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005841 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005842
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005843 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005844
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005845 drm_crtc_vblank_off(crtc);
5846 assert_vblank_disabled(crtc);
5847
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005848 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005849
Daniel Vetter87476d62013-04-11 16:29:06 +02005850 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005851
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005852 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005853
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005854 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005855 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005856 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005857 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005858 vlv_disable_pll(dev_priv, pipe);
5859 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005860 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005861 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005862
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005863 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005864
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005865 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005866 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005867
5868 if (!dev_priv->display.initial_watermarks)
5869 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03005870
5871 /* clock the pipe down to 640x480@60 to potentially save power */
5872 if (IS_I830(dev_priv))
5873 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005874}
5875
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005876static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5877 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005878{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005879 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005881 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005882 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005883 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005884 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005885 struct drm_atomic_state *state;
5886 struct intel_crtc_state *crtc_state;
5887 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005888
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005889 if (!intel_crtc->active)
5890 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005891
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005892 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
5893 const struct intel_plane_state *plane_state =
5894 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005895
Ville Syrjäläb1e01592017-11-17 21:19:09 +02005896 if (plane_state->base.visible)
5897 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005898 }
5899
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005900 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005901 if (!state) {
5902 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5903 crtc->base.id, crtc->name);
5904 return;
5905 }
5906
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03005907 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005908
5909 /* Everything's already locked, -EDEADLK can't happen. */
5910 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5911 ret = drm_atomic_add_affected_connectors(state, crtc);
5912
5913 WARN_ON(IS_ERR(crtc_state) || ret);
5914
5915 dev_priv->display.crtc_disable(crtc_state, state);
5916
Chris Wilson08536952016-10-14 13:18:18 +01005917 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005918
Ville Syrjälä78108b72016-05-27 20:59:19 +03005919 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5920 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005921
5922 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5923 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005924 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005925 crtc->enabled = false;
5926 crtc->state->connector_mask = 0;
5927 crtc->state->encoder_mask = 0;
5928
5929 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5930 encoder->base.crtc = NULL;
5931
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005932 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005933 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005934 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005935
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005936 domains = intel_crtc->enabled_power_domains;
5937 for_each_power_domain(domain, domains)
5938 intel_display_power_put(dev_priv, domain);
5939 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005940
5941 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03005942 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03005943 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005944}
5945
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005946/*
5947 * turn all crtc's off, but do not adjust state
5948 * This has to be paired with a call to intel_modeset_setup_hw_state.
5949 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005950int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005951{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005952 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005953 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005954 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005955
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005956 state = drm_atomic_helper_suspend(dev);
5957 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005958 if (ret)
5959 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005960 else
5961 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005962 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005963}
5964
Chris Wilsonea5b2132010-08-04 13:50:23 +01005965void intel_encoder_destroy(struct drm_encoder *encoder)
5966{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005967 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005968
Chris Wilsonea5b2132010-08-04 13:50:23 +01005969 drm_encoder_cleanup(encoder);
5970 kfree(intel_encoder);
5971}
5972
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005973/* Cross check the actual hw state with our own modeset state tracking (and it's
5974 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005975static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5976 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005977{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005978 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005979
5980 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5981 connector->base.base.id,
5982 connector->base.name);
5983
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005984 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005985 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005986
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005987 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005988 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005989
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005990 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005991 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005992
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02005993 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005994 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005995
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005996 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005997 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005998
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005999 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006000 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006001
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006002 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006003 "attached encoder crtc differs from connector crtc\n");
6004 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006005 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006006 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006007 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006008 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006009 }
6010}
6011
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006012int intel_connector_init(struct intel_connector *connector)
6013{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006014 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006015
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006016 /*
6017 * Allocate enough memory to hold intel_digital_connector_state,
6018 * This might be a few bytes too many, but for connectors that don't
6019 * need it we'll free the state and allocate a smaller one on the first
6020 * succesful commit anyway.
6021 */
6022 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6023 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006024 return -ENOMEM;
6025
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006026 __drm_atomic_helper_connector_reset(&connector->base,
6027 &conn_state->base);
6028
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006029 return 0;
6030}
6031
6032struct intel_connector *intel_connector_alloc(void)
6033{
6034 struct intel_connector *connector;
6035
6036 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6037 if (!connector)
6038 return NULL;
6039
6040 if (intel_connector_init(connector) < 0) {
6041 kfree(connector);
6042 return NULL;
6043 }
6044
6045 return connector;
6046}
6047
James Ausmus091a4f92017-10-13 11:01:44 -07006048/*
6049 * Free the bits allocated by intel_connector_alloc.
6050 * This should only be used after intel_connector_alloc has returned
6051 * successfully, and before drm_connector_init returns successfully.
6052 * Otherwise the destroy callbacks for the connector and the state should
6053 * take care of proper cleanup/free
6054 */
6055void intel_connector_free(struct intel_connector *connector)
6056{
6057 kfree(to_intel_digital_connector_state(connector->base.state));
6058 kfree(connector);
6059}
6060
Daniel Vetterf0947c32012-07-02 13:10:34 +02006061/* Simple connector->get_hw_state implementation for encoders that support only
6062 * one connector and no cloning and hence the encoder state determines the state
6063 * of the connector. */
6064bool intel_connector_get_hw_state(struct intel_connector *connector)
6065{
Daniel Vetter24929352012-07-02 20:28:59 +02006066 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006067 struct intel_encoder *encoder = connector->encoder;
6068
6069 return encoder->get_hw_state(encoder, &pipe);
6070}
6071
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006072static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006073{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006074 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6075 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006076
6077 return 0;
6078}
6079
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006080static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006081 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006082{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006083 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006084 struct drm_atomic_state *state = pipe_config->base.state;
6085 struct intel_crtc *other_crtc;
6086 struct intel_crtc_state *other_crtc_state;
6087
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006088 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6089 pipe_name(pipe), pipe_config->fdi_lanes);
6090 if (pipe_config->fdi_lanes > 4) {
6091 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6092 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006093 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006094 }
6095
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006096 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006097 if (pipe_config->fdi_lanes > 2) {
6098 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6099 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006100 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006101 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006102 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006103 }
6104 }
6105
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006106 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006107 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006108
6109 /* Ivybridge 3 pipe is really complicated */
6110 switch (pipe) {
6111 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006112 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006113 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006114 if (pipe_config->fdi_lanes <= 2)
6115 return 0;
6116
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006117 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006118 other_crtc_state =
6119 intel_atomic_get_crtc_state(state, other_crtc);
6120 if (IS_ERR(other_crtc_state))
6121 return PTR_ERR(other_crtc_state);
6122
6123 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006124 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6125 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006126 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006127 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006128 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006129 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006130 if (pipe_config->fdi_lanes > 2) {
6131 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6132 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006133 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006134 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006135
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006136 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006137 other_crtc_state =
6138 intel_atomic_get_crtc_state(state, other_crtc);
6139 if (IS_ERR(other_crtc_state))
6140 return PTR_ERR(other_crtc_state);
6141
6142 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006143 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006144 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006145 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006146 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006147 default:
6148 BUG();
6149 }
6150}
6151
Daniel Vettere29c22c2013-02-21 00:00:16 +01006152#define RETRY 1
6153static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006154 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006155{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006156 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006157 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006158 int lane, link_bw, fdi_dotclock, ret;
6159 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006160
Daniel Vettere29c22c2013-02-21 00:00:16 +01006161retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006162 /* FDI is a binary signal running at ~2.7GHz, encoding
6163 * each output octet as 10 bits. The actual frequency
6164 * is stored as a divider into a 100MHz clock, and the
6165 * mode pixel clock is stored in units of 1KHz.
6166 * Hence the bw of each lane in terms of the mode signal
6167 * is:
6168 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006169 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006170
Damien Lespiau241bfc32013-09-25 16:45:37 +01006171 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006172
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006173 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006174 pipe_config->pipe_bpp);
6175
6176 pipe_config->fdi_lanes = lane;
6177
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006178 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006179 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006180
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006181 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006182 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006183 pipe_config->pipe_bpp -= 2*3;
6184 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6185 pipe_config->pipe_bpp);
6186 needs_recompute = true;
6187 pipe_config->bw_constrained = true;
6188
6189 goto retry;
6190 }
6191
6192 if (needs_recompute)
6193 return RETRY;
6194
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006195 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006196}
6197
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006198static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6199 struct intel_crtc_state *pipe_config)
6200{
Ville Syrjälä6e644622017-08-17 17:55:09 +03006201 if (pipe_config->ips_force_disable)
6202 return false;
6203
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006204 if (pipe_config->pipe_bpp > 24)
6205 return false;
6206
6207 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006208 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006209 return true;
6210
6211 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006212 * We compare against max which means we must take
6213 * the increased cdclk requirement into account when
6214 * calculating the new cdclk.
6215 *
6216 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006217 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006218 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006219 dev_priv->max_cdclk_freq * 95 / 100;
6220}
6221
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006222static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006223 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006224{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006225 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006226 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006227
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006228 pipe_config->ips_enabled = i915_modparams.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006229 hsw_crtc_supports_ips(crtc) &&
6230 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006231}
6232
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006233static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6234{
6235 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6236
6237 /* GDG double wide on either pipe, otherwise pipe A only */
6238 return INTEL_INFO(dev_priv)->gen < 4 &&
6239 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6240}
6241
Ville Syrjäläceb99322017-01-20 20:22:05 +02006242static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6243{
6244 uint32_t pixel_rate;
6245
6246 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6247
6248 /*
6249 * We only use IF-ID interlacing. If we ever use
6250 * PF-ID we'll need to adjust the pixel_rate here.
6251 */
6252
6253 if (pipe_config->pch_pfit.enabled) {
6254 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6255 uint32_t pfit_size = pipe_config->pch_pfit.size;
6256
6257 pipe_w = pipe_config->pipe_src_w;
6258 pipe_h = pipe_config->pipe_src_h;
6259
6260 pfit_w = (pfit_size >> 16) & 0xFFFF;
6261 pfit_h = pfit_size & 0xFFFF;
6262 if (pipe_w < pfit_w)
6263 pipe_w = pfit_w;
6264 if (pipe_h < pfit_h)
6265 pipe_h = pfit_h;
6266
6267 if (WARN_ON(!pfit_w || !pfit_h))
6268 return pixel_rate;
6269
6270 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6271 pfit_w * pfit_h);
6272 }
6273
6274 return pixel_rate;
6275}
6276
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006277static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6278{
6279 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6280
6281 if (HAS_GMCH_DISPLAY(dev_priv))
6282 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6283 crtc_state->pixel_rate =
6284 crtc_state->base.adjusted_mode.crtc_clock;
6285 else
6286 crtc_state->pixel_rate =
6287 ilk_pipe_pixel_rate(crtc_state);
6288}
6289
Daniel Vettera43f6e02013-06-07 23:10:32 +02006290static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006291 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006292{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006293 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006294 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006295 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006296 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006297
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006298 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006299 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006300
6301 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006302 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006303 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006304 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006305 if (intel_crtc_supports_double_wide(crtc) &&
6306 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006307 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006308 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006309 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006310 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006311
Ville Syrjäläf3261152016-05-24 21:34:18 +03006312 if (adjusted_mode->crtc_clock > clock_limit) {
6313 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6314 adjusted_mode->crtc_clock, clock_limit,
6315 yesno(pipe_config->double_wide));
6316 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006317 }
Chris Wilson89749352010-09-12 18:25:19 +01006318
Shashank Sharma25edf912017-07-21 20:55:07 +05306319 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6320 /*
6321 * There is only one pipe CSC unit per pipe, and we need that
6322 * for output conversion from RGB->YCBCR. So if CTM is already
6323 * applied we can't support YCBCR420 output.
6324 */
6325 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6326 return -EINVAL;
6327 }
6328
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006329 /*
6330 * Pipe horizontal size must be even in:
6331 * - DVO ganged mode
6332 * - LVDS dual channel mode
6333 * - Double wide pipe
6334 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006335 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006336 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6337 pipe_config->pipe_src_w &= ~1;
6338
Damien Lespiau8693a822013-05-03 18:48:11 +01006339 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6340 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006341 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006342 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006343 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006344 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006345
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006346 intel_crtc_compute_pixel_rate(pipe_config);
6347
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006348 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006349 hsw_compute_ips_config(crtc, pipe_config);
6350
Daniel Vetter877d48d2013-04-19 11:24:43 +02006351 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006352 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006353
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006354 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006355}
6356
Zhenyu Wang2c072452009-06-05 15:38:42 +08006357static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006358intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006359{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006360 while (*num > DATA_LINK_M_N_MASK ||
6361 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006362 *num >>= 1;
6363 *den >>= 1;
6364 }
6365}
6366
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006367static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006368 uint32_t *ret_m, uint32_t *ret_n,
6369 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006370{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006371 /*
6372 * Reduce M/N as much as possible without loss in precision. Several DP
6373 * dongles in particular seem to be fussy about too large *link* M/N
6374 * values. The passed in values are more likely to have the least
6375 * significant bits zero than M after rounding below, so do this first.
6376 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006377 if (reduce_m_n) {
6378 while ((m & 1) == 0 && (n & 1) == 0) {
6379 m >>= 1;
6380 n >>= 1;
6381 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006382 }
6383
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006384 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6385 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6386 intel_reduce_m_n_ratio(ret_m, ret_n);
6387}
6388
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006389void
6390intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6391 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006392 struct intel_link_m_n *m_n,
6393 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006394{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006395 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006396
6397 compute_m_n(bits_per_pixel * pixel_clock,
6398 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006399 &m_n->gmch_m, &m_n->gmch_n,
6400 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006401
6402 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006403 &m_n->link_m, &m_n->link_n,
6404 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006405}
6406
Chris Wilsona7615032011-01-12 17:04:08 +00006407static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6408{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006409 if (i915_modparams.panel_use_ssc >= 0)
6410 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006411 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006412 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006413}
6414
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006415static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006416{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006417 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006418}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006419
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006420static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6421{
6422 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006423}
6424
Daniel Vetterf47709a2013-03-28 10:42:02 +01006425static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006426 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006427 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006428{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006429 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006430 u32 fp, fp2 = 0;
6431
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006432 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006433 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006434 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006435 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006436 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006437 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006438 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006439 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006440 }
6441
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006442 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006443
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006444 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006445 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006446 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006447 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006448 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006449 }
6450}
6451
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006452static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6453 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006454{
6455 u32 reg_val;
6456
6457 /*
6458 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6459 * and set it to a reasonable value instead.
6460 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006461 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006462 reg_val &= 0xffffff00;
6463 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006464 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006465
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006466 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006467 reg_val &= 0x00ffffff;
6468 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006469 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006470
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006471 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006472 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006473 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006474
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006475 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006476 reg_val &= 0x00ffffff;
6477 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006478 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006479}
6480
Daniel Vetterb5518422013-05-03 11:49:48 +02006481static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6482 struct intel_link_m_n *m_n)
6483{
6484 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006485 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006486 int pipe = crtc->pipe;
6487
Daniel Vettere3b95f12013-05-03 11:49:49 +02006488 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6489 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6490 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6491 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006492}
6493
6494static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006495 struct intel_link_m_n *m_n,
6496 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006497{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006498 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006499 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006500 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006501
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006502 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006503 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6504 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6505 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6506 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006507 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6508 * for gen < 8) and if DRRS is supported (to make sure the
6509 * registers are not unnecessarily accessed).
6510 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006511 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6512 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006513 I915_WRITE(PIPE_DATA_M2(transcoder),
6514 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6515 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6516 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6517 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6518 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006519 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006520 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6521 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6522 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6523 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006524 }
6525}
6526
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306527void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006528{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306529 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6530
6531 if (m_n == M1_N1) {
6532 dp_m_n = &crtc->config->dp_m_n;
6533 dp_m2_n2 = &crtc->config->dp_m2_n2;
6534 } else if (m_n == M2_N2) {
6535
6536 /*
6537 * M2_N2 registers are not supported. Hence m2_n2 divider value
6538 * needs to be programmed into M1_N1.
6539 */
6540 dp_m_n = &crtc->config->dp_m2_n2;
6541 } else {
6542 DRM_ERROR("Unsupported divider value\n");
6543 return;
6544 }
6545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006546 if (crtc->config->has_pch_encoder)
6547 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006548 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306549 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006550}
6551
Daniel Vetter251ac862015-06-18 10:30:24 +02006552static void vlv_compute_dpll(struct intel_crtc *crtc,
6553 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006554{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006555 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006556 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006557 if (crtc->pipe != PIPE_A)
6558 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006559
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006560 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006561 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006562 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6563 DPLL_EXT_BUFFER_ENABLE_VLV;
6564
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006565 pipe_config->dpll_hw_state.dpll_md =
6566 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6567}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006568
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006569static void chv_compute_dpll(struct intel_crtc *crtc,
6570 struct intel_crtc_state *pipe_config)
6571{
6572 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006573 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006574 if (crtc->pipe != PIPE_A)
6575 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6576
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006577 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006578 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006579 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6580
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006581 pipe_config->dpll_hw_state.dpll_md =
6582 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006583}
6584
Ville Syrjäläd288f652014-10-28 13:20:22 +02006585static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006586 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006587{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006588 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006589 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006590 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006591 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006592 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006593 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006594
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006595 /* Enable Refclk */
6596 I915_WRITE(DPLL(pipe),
6597 pipe_config->dpll_hw_state.dpll &
6598 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6599
6600 /* No need to actually set up the DPLL with DSI */
6601 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6602 return;
6603
Ville Syrjäläa5805162015-05-26 20:42:30 +03006604 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006605
Ville Syrjäläd288f652014-10-28 13:20:22 +02006606 bestn = pipe_config->dpll.n;
6607 bestm1 = pipe_config->dpll.m1;
6608 bestm2 = pipe_config->dpll.m2;
6609 bestp1 = pipe_config->dpll.p1;
6610 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006611
Jesse Barnes89b667f2013-04-18 14:51:36 -07006612 /* See eDP HDMI DPIO driver vbios notes doc */
6613
6614 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006615 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006616 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006617
6618 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006619 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006620
6621 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006622 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006623 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006625
6626 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006627 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006628
6629 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006630 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6631 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6632 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006633 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006634
6635 /*
6636 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6637 * but we don't support that).
6638 * Note: don't use the DAC post divider as it seems unstable.
6639 */
6640 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006641 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006642
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006643 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006644 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006645
Jesse Barnes89b667f2013-04-18 14:51:36 -07006646 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006647 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006648 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6649 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006650 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03006651 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006652 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006653 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006654 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006655
Ville Syrjälä37a56502016-06-22 21:57:04 +03006656 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006657 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006658 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006659 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006660 0x0df40000);
6661 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006662 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006663 0x0df70000);
6664 } else { /* HDMI or VGA */
6665 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006666 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006667 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006668 0x0df70000);
6669 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006670 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006671 0x0df40000);
6672 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006673
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006674 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006675 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006676 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006677 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006678 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006679
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006680 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006681 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006682}
6683
Ville Syrjäläd288f652014-10-28 13:20:22 +02006684static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006685 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006686{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006687 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006688 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006689 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006690 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306691 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006692 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306693 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306694 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006695
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006696 /* Enable Refclk and SSC */
6697 I915_WRITE(DPLL(pipe),
6698 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6699
6700 /* No need to actually set up the DPLL with DSI */
6701 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6702 return;
6703
Ville Syrjäläd288f652014-10-28 13:20:22 +02006704 bestn = pipe_config->dpll.n;
6705 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6706 bestm1 = pipe_config->dpll.m1;
6707 bestm2 = pipe_config->dpll.m2 >> 22;
6708 bestp1 = pipe_config->dpll.p1;
6709 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306710 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306711 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306712 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006713
Ville Syrjäläa5805162015-05-26 20:42:30 +03006714 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006715
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006716 /* p1 and p2 divider */
6717 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6718 5 << DPIO_CHV_S1_DIV_SHIFT |
6719 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6720 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6721 1 << DPIO_CHV_K_DIV_SHIFT);
6722
6723 /* Feedback post-divider - m2 */
6724 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6725
6726 /* Feedback refclk divider - n and m1 */
6727 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6728 DPIO_CHV_M1_DIV_BY_2 |
6729 1 << DPIO_CHV_N_DIV_SHIFT);
6730
6731 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006732 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006733
6734 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306735 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6736 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6737 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6738 if (bestm2_frac)
6739 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6740 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006741
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306742 /* Program digital lock detect threshold */
6743 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6744 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6745 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6746 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6747 if (!bestm2_frac)
6748 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6749 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6750
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006751 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306752 if (vco == 5400000) {
6753 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6754 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6755 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6756 tribuf_calcntr = 0x9;
6757 } else if (vco <= 6200000) {
6758 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6759 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6760 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6761 tribuf_calcntr = 0x9;
6762 } else if (vco <= 6480000) {
6763 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6764 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6765 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6766 tribuf_calcntr = 0x8;
6767 } else {
6768 /* Not supported. Apply the same limits as in the max case */
6769 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6770 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6771 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6772 tribuf_calcntr = 0;
6773 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006774 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6775
Ville Syrjälä968040b2015-03-11 22:52:08 +02006776 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306777 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6778 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6779 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6780
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006781 /* AFC Recal */
6782 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6783 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6784 DPIO_AFC_RECAL);
6785
Ville Syrjäläa5805162015-05-26 20:42:30 +03006786 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006787}
6788
Ville Syrjäläd288f652014-10-28 13:20:22 +02006789/**
6790 * vlv_force_pll_on - forcibly enable just the PLL
6791 * @dev_priv: i915 private structure
6792 * @pipe: pipe PLL to enable
6793 * @dpll: PLL configuration
6794 *
6795 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6796 * in cases where we need the PLL enabled even when @pipe is not going to
6797 * be enabled.
6798 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006799int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006800 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006801{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006802 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006803 struct intel_crtc_state *pipe_config;
6804
6805 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6806 if (!pipe_config)
6807 return -ENOMEM;
6808
6809 pipe_config->base.crtc = &crtc->base;
6810 pipe_config->pixel_multiplier = 1;
6811 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006812
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006813 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006814 chv_compute_dpll(crtc, pipe_config);
6815 chv_prepare_pll(crtc, pipe_config);
6816 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006817 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006818 vlv_compute_dpll(crtc, pipe_config);
6819 vlv_prepare_pll(crtc, pipe_config);
6820 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006821 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006822
6823 kfree(pipe_config);
6824
6825 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006826}
6827
6828/**
6829 * vlv_force_pll_off - forcibly disable just the PLL
6830 * @dev_priv: i915 private structure
6831 * @pipe: pipe PLL to disable
6832 *
6833 * Disable the PLL for @pipe. To be used in cases where we need
6834 * the PLL enabled even when @pipe is not going to be enabled.
6835 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006836void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006837{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006838 if (IS_CHERRYVIEW(dev_priv))
6839 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006840 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006841 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006842}
6843
Daniel Vetter251ac862015-06-18 10:30:24 +02006844static void i9xx_compute_dpll(struct intel_crtc *crtc,
6845 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006846 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006847{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006848 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006849 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006850 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006851
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006852 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306853
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006854 dpll = DPLL_VGA_MODE_DIS;
6855
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006856 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006857 dpll |= DPLLB_MODE_LVDS;
6858 else
6859 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006860
Jani Nikula73f67aa2016-12-07 22:48:09 +02006861 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6862 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006863 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006864 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006865 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006866
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006867 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6868 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006869 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006870
Ville Syrjälä37a56502016-06-22 21:57:04 +03006871 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006872 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006873
6874 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006875 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006876 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6877 else {
6878 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006879 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006880 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6881 }
6882 switch (clock->p2) {
6883 case 5:
6884 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6885 break;
6886 case 7:
6887 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6888 break;
6889 case 10:
6890 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6891 break;
6892 case 14:
6893 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6894 break;
6895 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006896 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006897 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6898
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006899 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006900 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006901 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006902 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006903 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6904 else
6905 dpll |= PLL_REF_INPUT_DREFCLK;
6906
6907 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006908 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006909
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006910 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006911 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006912 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006913 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006914 }
6915}
6916
Daniel Vetter251ac862015-06-18 10:30:24 +02006917static void i8xx_compute_dpll(struct intel_crtc *crtc,
6918 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006919 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006920{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006921 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006922 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006923 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006924 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006925
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006926 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306927
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006928 dpll = DPLL_VGA_MODE_DIS;
6929
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006930 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006931 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6932 } else {
6933 if (clock->p1 == 2)
6934 dpll |= PLL_P1_DIVIDE_BY_TWO;
6935 else
6936 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6937 if (clock->p2 == 4)
6938 dpll |= PLL_P2_DIVIDE_BY_4;
6939 }
6940
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006941 if (!IS_I830(dev_priv) &&
6942 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006943 dpll |= DPLL_DVO_2X_MODE;
6944
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006945 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006946 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006947 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6948 else
6949 dpll |= PLL_REF_INPUT_DREFCLK;
6950
6951 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006952 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006953}
6954
Daniel Vetter8a654f32013-06-01 17:16:22 +02006955static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006956{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006957 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006958 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006959 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006960 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006961 uint32_t crtc_vtotal, crtc_vblank_end;
6962 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006963
6964 /* We need to be careful not to changed the adjusted mode, for otherwise
6965 * the hw state checker will get angry at the mismatch. */
6966 crtc_vtotal = adjusted_mode->crtc_vtotal;
6967 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006968
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006969 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006970 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006971 crtc_vtotal -= 1;
6972 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006973
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006974 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006975 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6976 else
6977 vsyncshift = adjusted_mode->crtc_hsync_start -
6978 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006979 if (vsyncshift < 0)
6980 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006981 }
6982
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006983 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006984 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006985
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006986 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006987 (adjusted_mode->crtc_hdisplay - 1) |
6988 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006989 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006990 (adjusted_mode->crtc_hblank_start - 1) |
6991 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006992 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006993 (adjusted_mode->crtc_hsync_start - 1) |
6994 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6995
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006996 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006997 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006998 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006999 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007000 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007001 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007002 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007003 (adjusted_mode->crtc_vsync_start - 1) |
7004 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7005
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007006 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7007 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7008 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7009 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007010 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007011 (pipe == PIPE_B || pipe == PIPE_C))
7012 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7013
Jani Nikulabc58be62016-03-18 17:05:39 +02007014}
7015
7016static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7017{
7018 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007019 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007020 enum pipe pipe = intel_crtc->pipe;
7021
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007022 /* pipesrc controls the size that is scaled from, which should
7023 * always be the user's requested size.
7024 */
7025 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007026 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7027 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007028}
7029
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007030static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007031 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007032{
7033 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007034 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007035 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7036 uint32_t tmp;
7037
7038 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007039 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7040 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007041 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007042 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7043 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007044 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007045 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7046 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007047
7048 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007049 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7050 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007051 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007052 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7053 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007054 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007055 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7056 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007057
7058 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007059 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7060 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7061 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007062 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007063}
7064
7065static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7066 struct intel_crtc_state *pipe_config)
7067{
7068 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007069 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007070 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007071
7072 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007073 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7074 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7075
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007076 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7077 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007078}
7079
Daniel Vetterf6a83282014-02-11 15:28:57 -08007080void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007081 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007082{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007083 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7084 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7085 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7086 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007087
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007088 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7089 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7090 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7091 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007092
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007093 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007094 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007095
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007096 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007097
7098 mode->hsync = drm_mode_hsync(mode);
7099 mode->vrefresh = drm_mode_vrefresh(mode);
7100 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007101}
7102
Daniel Vetter84b046f2013-02-19 18:48:54 +01007103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7104{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007105 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007106 uint32_t pipeconf;
7107
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007108 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007109
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007110 /* we keep both pipes enabled on 830 */
7111 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007112 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007113
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007114 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007115 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007116
Daniel Vetterff9ce462013-04-24 14:57:17 +02007117 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007118 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7119 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007120 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007121 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007122 pipeconf |= PIPECONF_DITHER_EN |
7123 PIPECONF_DITHER_TYPE_SP;
7124
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007125 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007126 case 18:
7127 pipeconf |= PIPECONF_6BPC;
7128 break;
7129 case 24:
7130 pipeconf |= PIPECONF_8BPC;
7131 break;
7132 case 30:
7133 pipeconf |= PIPECONF_10BPC;
7134 break;
7135 default:
7136 /* Case prevented by intel_choose_pipe_bpp_dither. */
7137 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007138 }
7139 }
7140
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007141 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007142 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007143 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007144 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7145 else
7146 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7147 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007148 pipeconf |= PIPECONF_PROGRESSIVE;
7149
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007150 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007151 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007152 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007153
Daniel Vetter84b046f2013-02-19 18:48:54 +01007154 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7155 POSTING_READ(PIPECONF(intel_crtc->pipe));
7156}
7157
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007158static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7159 struct intel_crtc_state *crtc_state)
7160{
7161 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007162 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007163 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007164 int refclk = 48000;
7165
7166 memset(&crtc_state->dpll_hw_state, 0,
7167 sizeof(crtc_state->dpll_hw_state));
7168
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007169 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007170 if (intel_panel_use_ssc(dev_priv)) {
7171 refclk = dev_priv->vbt.lvds_ssc_freq;
7172 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7173 }
7174
7175 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007176 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007177 limit = &intel_limits_i8xx_dvo;
7178 } else {
7179 limit = &intel_limits_i8xx_dac;
7180 }
7181
7182 if (!crtc_state->clock_set &&
7183 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7184 refclk, NULL, &crtc_state->dpll)) {
7185 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7186 return -EINVAL;
7187 }
7188
7189 i8xx_compute_dpll(crtc, crtc_state, NULL);
7190
7191 return 0;
7192}
7193
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007194static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7195 struct intel_crtc_state *crtc_state)
7196{
7197 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007198 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007199 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007200 int refclk = 96000;
7201
7202 memset(&crtc_state->dpll_hw_state, 0,
7203 sizeof(crtc_state->dpll_hw_state));
7204
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007205 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007206 if (intel_panel_use_ssc(dev_priv)) {
7207 refclk = dev_priv->vbt.lvds_ssc_freq;
7208 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7209 }
7210
7211 if (intel_is_dual_link_lvds(dev))
7212 limit = &intel_limits_g4x_dual_channel_lvds;
7213 else
7214 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007215 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7216 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007217 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007218 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007219 limit = &intel_limits_g4x_sdvo;
7220 } else {
7221 /* The option is for other outputs */
7222 limit = &intel_limits_i9xx_sdvo;
7223 }
7224
7225 if (!crtc_state->clock_set &&
7226 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7227 refclk, NULL, &crtc_state->dpll)) {
7228 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7229 return -EINVAL;
7230 }
7231
7232 i9xx_compute_dpll(crtc, crtc_state, NULL);
7233
7234 return 0;
7235}
7236
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007237static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7238 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007239{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007240 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007241 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007242 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007243 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007244
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007245 memset(&crtc_state->dpll_hw_state, 0,
7246 sizeof(crtc_state->dpll_hw_state));
7247
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007248 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007249 if (intel_panel_use_ssc(dev_priv)) {
7250 refclk = dev_priv->vbt.lvds_ssc_freq;
7251 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7252 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007253
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007254 limit = &intel_limits_pineview_lvds;
7255 } else {
7256 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007257 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007258
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007259 if (!crtc_state->clock_set &&
7260 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7261 refclk, NULL, &crtc_state->dpll)) {
7262 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7263 return -EINVAL;
7264 }
7265
7266 i9xx_compute_dpll(crtc, crtc_state, NULL);
7267
7268 return 0;
7269}
7270
7271static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7272 struct intel_crtc_state *crtc_state)
7273{
7274 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007275 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007276 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007277 int refclk = 96000;
7278
7279 memset(&crtc_state->dpll_hw_state, 0,
7280 sizeof(crtc_state->dpll_hw_state));
7281
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007282 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007283 if (intel_panel_use_ssc(dev_priv)) {
7284 refclk = dev_priv->vbt.lvds_ssc_freq;
7285 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007286 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007287
7288 limit = &intel_limits_i9xx_lvds;
7289 } else {
7290 limit = &intel_limits_i9xx_sdvo;
7291 }
7292
7293 if (!crtc_state->clock_set &&
7294 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7295 refclk, NULL, &crtc_state->dpll)) {
7296 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7297 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007298 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007299
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007300 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007301
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007302 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007303}
7304
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007305static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7306 struct intel_crtc_state *crtc_state)
7307{
7308 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007309 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007310
7311 memset(&crtc_state->dpll_hw_state, 0,
7312 sizeof(crtc_state->dpll_hw_state));
7313
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007314 if (!crtc_state->clock_set &&
7315 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7316 refclk, NULL, &crtc_state->dpll)) {
7317 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7318 return -EINVAL;
7319 }
7320
7321 chv_compute_dpll(crtc, crtc_state);
7322
7323 return 0;
7324}
7325
7326static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7327 struct intel_crtc_state *crtc_state)
7328{
7329 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007330 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007331
7332 memset(&crtc_state->dpll_hw_state, 0,
7333 sizeof(crtc_state->dpll_hw_state));
7334
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007335 if (!crtc_state->clock_set &&
7336 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7337 refclk, NULL, &crtc_state->dpll)) {
7338 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7339 return -EINVAL;
7340 }
7341
7342 vlv_compute_dpll(crtc, crtc_state);
7343
7344 return 0;
7345}
7346
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007347static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007348 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007349{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007350 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007351 uint32_t tmp;
7352
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007353 if (INTEL_GEN(dev_priv) <= 3 &&
7354 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007355 return;
7356
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007357 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007358 if (!(tmp & PFIT_ENABLE))
7359 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007360
Daniel Vetter06922822013-07-11 13:35:40 +02007361 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007362 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007363 if (crtc->pipe != PIPE_B)
7364 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007365 } else {
7366 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7367 return;
7368 }
7369
Daniel Vetter06922822013-07-11 13:35:40 +02007370 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007371 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007372}
7373
Jesse Barnesacbec812013-09-20 11:29:32 -07007374static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007375 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007376{
7377 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007378 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007379 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007380 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007381 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007382 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007383
Ville Syrjäläb5219732016-03-15 16:40:01 +02007384 /* In case of DSI, DPLL will not be used */
7385 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307386 return;
7387
Ville Syrjäläa5805162015-05-26 20:42:30 +03007388 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007389 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007390 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007391
7392 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7393 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7394 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7395 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7396 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7397
Imre Deakdccbea32015-06-22 23:35:51 +03007398 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007399}
7400
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007401static void
7402i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7403 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007404{
7405 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007406 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007407 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7408 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
7409 enum pipe pipe = crtc->pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007410 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007411 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007412 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007413 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007414 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007415
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007416 val = I915_READ(DSPCNTR(i9xx_plane));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007417 if (!(val & DISPLAY_PLANE_ENABLE))
7418 return;
7419
Damien Lespiaud9806c92015-01-21 14:07:19 +00007420 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007421 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007422 DRM_DEBUG_KMS("failed to alloc fb\n");
7423 return;
7424 }
7425
Damien Lespiau1b842c82015-01-21 13:50:54 +00007426 fb = &intel_fb->base;
7427
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007428 fb->dev = dev;
7429
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007430 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007431 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007432 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007433 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007434 }
7435 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007436
7437 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007438 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007439 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007440
Ville Syrjälä81894b22017-11-17 21:19:13 +02007441 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7442 offset = I915_READ(DSPOFFSET(i9xx_plane));
7443 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7444 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007445 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007446 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007447 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007448 offset = I915_READ(DSPLINOFF(i9xx_plane));
7449 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007450 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007451 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007452 }
7453 plane_config->base = base;
7454
7455 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007456 fb->width = ((val >> 16) & 0xfff) + 1;
7457 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007458
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007459 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007460 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007461
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007462 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007463
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007464 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007465
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007466 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7467 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007468 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007469 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007470
Damien Lespiau2d140302015-02-05 17:22:18 +00007471 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007472}
7473
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007474static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007475 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007476{
7477 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007478 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007479 int pipe = pipe_config->cpu_transcoder;
7480 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007481 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007482 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007483 int refclk = 100000;
7484
Ville Syrjäläb5219732016-03-15 16:40:01 +02007485 /* In case of DSI, DPLL will not be used */
7486 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7487 return;
7488
Ville Syrjäläa5805162015-05-26 20:42:30 +03007489 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007490 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7491 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7492 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7493 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007494 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007495 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007496
7497 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007498 clock.m2 = (pll_dw0 & 0xff) << 22;
7499 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7500 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007501 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7502 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7503 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7504
Imre Deakdccbea32015-06-22 23:35:51 +03007505 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007506}
7507
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007508static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007509 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007510{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007512 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007513 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007514 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007515
Imre Deak17290502016-02-12 18:55:11 +02007516 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7517 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007518 return false;
7519
Daniel Vettere143a212013-07-04 12:01:15 +02007520 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007521 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007522
Imre Deak17290502016-02-12 18:55:11 +02007523 ret = false;
7524
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007525 tmp = I915_READ(PIPECONF(crtc->pipe));
7526 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007527 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007528
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007529 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7530 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007531 switch (tmp & PIPECONF_BPC_MASK) {
7532 case PIPECONF_6BPC:
7533 pipe_config->pipe_bpp = 18;
7534 break;
7535 case PIPECONF_8BPC:
7536 pipe_config->pipe_bpp = 24;
7537 break;
7538 case PIPECONF_10BPC:
7539 pipe_config->pipe_bpp = 30;
7540 break;
7541 default:
7542 break;
7543 }
7544 }
7545
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007546 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007547 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007548 pipe_config->limited_color_range = true;
7549
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007550 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007551 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7552
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007553 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007554 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007555
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007556 i9xx_get_pfit_config(crtc, pipe_config);
7557
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007558 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007559 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007560 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007561 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7562 else
7563 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007564 pipe_config->pixel_multiplier =
7565 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7566 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007567 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007568 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007569 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007570 tmp = I915_READ(DPLL(crtc->pipe));
7571 pipe_config->pixel_multiplier =
7572 ((tmp & SDVO_MULTIPLIER_MASK)
7573 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7574 } else {
7575 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7576 * port and will be fixed up in the encoder->get_config
7577 * function. */
7578 pipe_config->pixel_multiplier = 1;
7579 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007580 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007581 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007582 /*
7583 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7584 * on 830. Filter it out here so that we don't
7585 * report errors due to that.
7586 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007587 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007588 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7589
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007590 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7591 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007592 } else {
7593 /* Mask out read-only status bits. */
7594 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7595 DPLL_PORTC_READY_MASK |
7596 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007597 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007598
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007599 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007600 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007601 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007602 vlv_crtc_clock_get(crtc, pipe_config);
7603 else
7604 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007605
Ville Syrjälä0f646142015-08-26 19:39:18 +03007606 /*
7607 * Normally the dotclock is filled in by the encoder .get_config()
7608 * but in case the pipe is enabled w/o any ports we need a sane
7609 * default.
7610 */
7611 pipe_config->base.adjusted_mode.crtc_clock =
7612 pipe_config->port_clock / pipe_config->pixel_multiplier;
7613
Imre Deak17290502016-02-12 18:55:11 +02007614 ret = true;
7615
7616out:
7617 intel_display_power_put(dev_priv, power_domain);
7618
7619 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007620}
7621
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007622static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007623{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007624 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007625 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007626 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007627 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007628 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007629 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007630 bool has_ck505 = false;
7631 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007632 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007633
7634 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007635 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007636 switch (encoder->type) {
7637 case INTEL_OUTPUT_LVDS:
7638 has_panel = true;
7639 has_lvds = true;
7640 break;
7641 case INTEL_OUTPUT_EDP:
7642 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02007643 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007644 has_cpu_edp = true;
7645 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007646 default:
7647 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007648 }
7649 }
7650
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007651 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007652 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007653 can_ssc = has_ck505;
7654 } else {
7655 has_ck505 = false;
7656 can_ssc = true;
7657 }
7658
Lyude1c1a24d2016-06-14 11:04:09 -04007659 /* Check if any DPLLs are using the SSC source */
7660 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7661 u32 temp = I915_READ(PCH_DPLL(i));
7662
7663 if (!(temp & DPLL_VCO_ENABLE))
7664 continue;
7665
7666 if ((temp & PLL_REF_INPUT_MASK) ==
7667 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7668 using_ssc_source = true;
7669 break;
7670 }
7671 }
7672
7673 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7674 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007675
7676 /* Ironlake: try to setup display ref clock before DPLL
7677 * enabling. This is only under driver's control after
7678 * PCH B stepping, previous chipset stepping should be
7679 * ignoring this setting.
7680 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007681 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007682
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007683 /* As we must carefully and slowly disable/enable each source in turn,
7684 * compute the final state we want first and check if we need to
7685 * make any changes at all.
7686 */
7687 final = val;
7688 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007689 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007690 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007691 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007692 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7693
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007694 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007695 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007696 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007697
Keith Packard199e5d72011-09-22 12:01:57 -07007698 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007699 final |= DREF_SSC_SOURCE_ENABLE;
7700
7701 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7702 final |= DREF_SSC1_ENABLE;
7703
7704 if (has_cpu_edp) {
7705 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7706 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7707 else
7708 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7709 } else
7710 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007711 } else if (using_ssc_source) {
7712 final |= DREF_SSC_SOURCE_ENABLE;
7713 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007714 }
7715
7716 if (final == val)
7717 return;
7718
7719 /* Always enable nonspread source */
7720 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7721
7722 if (has_ck505)
7723 val |= DREF_NONSPREAD_CK505_ENABLE;
7724 else
7725 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7726
7727 if (has_panel) {
7728 val &= ~DREF_SSC_SOURCE_MASK;
7729 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007730
Keith Packard199e5d72011-09-22 12:01:57 -07007731 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007732 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007733 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007734 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007735 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007736 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007737
7738 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007739 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007740 POSTING_READ(PCH_DREF_CONTROL);
7741 udelay(200);
7742
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007743 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007744
7745 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007746 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007747 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007748 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007749 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007750 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007751 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007752 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007753 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007754
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007755 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007756 POSTING_READ(PCH_DREF_CONTROL);
7757 udelay(200);
7758 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007759 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007760
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007761 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007762
7763 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007764 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007765
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007766 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007767 POSTING_READ(PCH_DREF_CONTROL);
7768 udelay(200);
7769
Lyude1c1a24d2016-06-14 11:04:09 -04007770 if (!using_ssc_source) {
7771 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007772
Lyude1c1a24d2016-06-14 11:04:09 -04007773 /* Turn off the SSC source */
7774 val &= ~DREF_SSC_SOURCE_MASK;
7775 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007776
Lyude1c1a24d2016-06-14 11:04:09 -04007777 /* Turn off SSC1 */
7778 val &= ~DREF_SSC1_ENABLE;
7779
7780 I915_WRITE(PCH_DREF_CONTROL, val);
7781 POSTING_READ(PCH_DREF_CONTROL);
7782 udelay(200);
7783 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007784 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007785
7786 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007787}
7788
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007789static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007790{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007791 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007792
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007793 tmp = I915_READ(SOUTH_CHICKEN2);
7794 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7795 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007796
Imre Deakcf3598c2016-06-28 13:37:31 +03007797 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7798 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007799 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007800
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007801 tmp = I915_READ(SOUTH_CHICKEN2);
7802 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7803 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007804
Imre Deakcf3598c2016-06-28 13:37:31 +03007805 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7806 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007807 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007808}
7809
7810/* WaMPhyProgramming:hsw */
7811static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7812{
7813 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007814
7815 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7816 tmp &= ~(0xFF << 24);
7817 tmp |= (0x12 << 24);
7818 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7819
Paulo Zanonidde86e22012-12-01 12:04:25 -02007820 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7821 tmp |= (1 << 11);
7822 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7823
7824 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7825 tmp |= (1 << 11);
7826 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7827
Paulo Zanonidde86e22012-12-01 12:04:25 -02007828 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7829 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7830 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7831
7832 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7833 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7834 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7835
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007836 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7837 tmp &= ~(7 << 13);
7838 tmp |= (5 << 13);
7839 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007840
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007841 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7842 tmp &= ~(7 << 13);
7843 tmp |= (5 << 13);
7844 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007845
7846 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7847 tmp &= ~0xFF;
7848 tmp |= 0x1C;
7849 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7850
7851 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7852 tmp &= ~0xFF;
7853 tmp |= 0x1C;
7854 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7855
7856 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7857 tmp &= ~(0xFF << 16);
7858 tmp |= (0x1C << 16);
7859 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7860
7861 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7862 tmp &= ~(0xFF << 16);
7863 tmp |= (0x1C << 16);
7864 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7865
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007866 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7867 tmp |= (1 << 27);
7868 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007869
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007870 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7871 tmp |= (1 << 27);
7872 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007873
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007874 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7875 tmp &= ~(0xF << 28);
7876 tmp |= (4 << 28);
7877 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007878
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007879 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7880 tmp &= ~(0xF << 28);
7881 tmp |= (4 << 28);
7882 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007883}
7884
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007885/* Implements 3 different sequences from BSpec chapter "Display iCLK
7886 * Programming" based on the parameters passed:
7887 * - Sequence to enable CLKOUT_DP
7888 * - Sequence to enable CLKOUT_DP without spread
7889 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7890 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007891static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7892 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007893{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007894 uint32_t reg, tmp;
7895
7896 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7897 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007898 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7899 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007900 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007901
Ville Syrjäläa5805162015-05-26 20:42:30 +03007902 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007903
7904 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7905 tmp &= ~SBI_SSCCTL_DISABLE;
7906 tmp |= SBI_SSCCTL_PATHALT;
7907 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7908
7909 udelay(24);
7910
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007911 if (with_spread) {
7912 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7913 tmp &= ~SBI_SSCCTL_PATHALT;
7914 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007915
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007916 if (with_fdi) {
7917 lpt_reset_fdi_mphy(dev_priv);
7918 lpt_program_fdi_mphy(dev_priv);
7919 }
7920 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007921
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007922 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007923 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7924 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7925 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007926
Ville Syrjäläa5805162015-05-26 20:42:30 +03007927 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007928}
7929
Paulo Zanoni47701c32013-07-23 11:19:25 -03007930/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007931static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007932{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007933 uint32_t reg, tmp;
7934
Ville Syrjäläa5805162015-05-26 20:42:30 +03007935 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007936
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007937 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007938 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7939 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7940 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7941
7942 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7943 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7944 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7945 tmp |= SBI_SSCCTL_PATHALT;
7946 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7947 udelay(32);
7948 }
7949 tmp |= SBI_SSCCTL_DISABLE;
7950 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7951 }
7952
Ville Syrjäläa5805162015-05-26 20:42:30 +03007953 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007954}
7955
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007956#define BEND_IDX(steps) ((50 + (steps)) / 5)
7957
7958static const uint16_t sscdivintphase[] = {
7959 [BEND_IDX( 50)] = 0x3B23,
7960 [BEND_IDX( 45)] = 0x3B23,
7961 [BEND_IDX( 40)] = 0x3C23,
7962 [BEND_IDX( 35)] = 0x3C23,
7963 [BEND_IDX( 30)] = 0x3D23,
7964 [BEND_IDX( 25)] = 0x3D23,
7965 [BEND_IDX( 20)] = 0x3E23,
7966 [BEND_IDX( 15)] = 0x3E23,
7967 [BEND_IDX( 10)] = 0x3F23,
7968 [BEND_IDX( 5)] = 0x3F23,
7969 [BEND_IDX( 0)] = 0x0025,
7970 [BEND_IDX( -5)] = 0x0025,
7971 [BEND_IDX(-10)] = 0x0125,
7972 [BEND_IDX(-15)] = 0x0125,
7973 [BEND_IDX(-20)] = 0x0225,
7974 [BEND_IDX(-25)] = 0x0225,
7975 [BEND_IDX(-30)] = 0x0325,
7976 [BEND_IDX(-35)] = 0x0325,
7977 [BEND_IDX(-40)] = 0x0425,
7978 [BEND_IDX(-45)] = 0x0425,
7979 [BEND_IDX(-50)] = 0x0525,
7980};
7981
7982/*
7983 * Bend CLKOUT_DP
7984 * steps -50 to 50 inclusive, in steps of 5
7985 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7986 * change in clock period = -(steps / 10) * 5.787 ps
7987 */
7988static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7989{
7990 uint32_t tmp;
7991 int idx = BEND_IDX(steps);
7992
7993 if (WARN_ON(steps % 5 != 0))
7994 return;
7995
7996 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7997 return;
7998
7999 mutex_lock(&dev_priv->sb_lock);
8000
8001 if (steps % 10 != 0)
8002 tmp = 0xAAAAAAAB;
8003 else
8004 tmp = 0x00000000;
8005 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8006
8007 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8008 tmp &= 0xffff0000;
8009 tmp |= sscdivintphase[idx];
8010 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8011
8012 mutex_unlock(&dev_priv->sb_lock);
8013}
8014
8015#undef BEND_IDX
8016
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008017static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008018{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008019 struct intel_encoder *encoder;
8020 bool has_vga = false;
8021
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008022 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008023 switch (encoder->type) {
8024 case INTEL_OUTPUT_ANALOG:
8025 has_vga = true;
8026 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008027 default:
8028 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008029 }
8030 }
8031
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008032 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008033 lpt_bend_clkout_dp(dev_priv, 0);
8034 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008035 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008036 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008037 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008038}
8039
Paulo Zanonidde86e22012-12-01 12:04:25 -02008040/*
8041 * Initialize reference clocks when the driver loads
8042 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008043void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008044{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008045 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008046 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008047 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008048 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008049}
8050
Daniel Vetter6ff93602013-04-19 11:24:36 +02008051static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008052{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008053 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8055 int pipe = intel_crtc->pipe;
8056 uint32_t val;
8057
Daniel Vetter78114072013-06-13 00:54:57 +02008058 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008060 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008061 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008062 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008063 break;
8064 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008065 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008066 break;
8067 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008068 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008069 break;
8070 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008071 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008072 break;
8073 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008074 /* Case prevented by intel_choose_pipe_bpp_dither. */
8075 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008076 }
8077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008078 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008079 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8080
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008081 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008082 val |= PIPECONF_INTERLACED_ILK;
8083 else
8084 val |= PIPECONF_PROGRESSIVE;
8085
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008086 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008087 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008088
Paulo Zanonic8203562012-09-12 10:06:29 -03008089 I915_WRITE(PIPECONF(pipe), val);
8090 POSTING_READ(PIPECONF(pipe));
8091}
8092
Daniel Vetter6ff93602013-04-19 11:24:36 +02008093static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008094{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008095 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008097 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008098 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008099
Jani Nikula391bf042016-03-18 17:05:40 +02008100 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008101 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8102
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008103 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008104 val |= PIPECONF_INTERLACED_ILK;
8105 else
8106 val |= PIPECONF_PROGRESSIVE;
8107
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008108 I915_WRITE(PIPECONF(cpu_transcoder), val);
8109 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008110}
8111
Jani Nikula391bf042016-03-18 17:05:40 +02008112static void haswell_set_pipemisc(struct drm_crtc *crtc)
8113{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008114 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308116 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008117
8118 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8119 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008120
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008121 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008122 case 18:
8123 val |= PIPEMISC_DITHER_6_BPC;
8124 break;
8125 case 24:
8126 val |= PIPEMISC_DITHER_8_BPC;
8127 break;
8128 case 30:
8129 val |= PIPEMISC_DITHER_10_BPC;
8130 break;
8131 case 36:
8132 val |= PIPEMISC_DITHER_12_BPC;
8133 break;
8134 default:
8135 /* Case prevented by pipe_config_set_bpp. */
8136 BUG();
8137 }
8138
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008139 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008140 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8141
Shashank Sharmab22ca992017-07-24 19:19:32 +05308142 if (config->ycbcr420) {
8143 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8144 PIPEMISC_YUV420_ENABLE |
8145 PIPEMISC_YUV420_MODE_FULL_BLEND;
8146 }
8147
Jani Nikula391bf042016-03-18 17:05:40 +02008148 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008149 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008150}
8151
Paulo Zanonid4b19312012-11-29 11:29:32 -02008152int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8153{
8154 /*
8155 * Account for spread spectrum to avoid
8156 * oversubscribing the link. Max center spread
8157 * is 2.5%; use 5% for safety's sake.
8158 */
8159 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008160 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008161}
8162
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008163static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008164{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008165 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008166}
8167
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008168static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8169 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008170 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008171{
8172 struct drm_crtc *crtc = &intel_crtc->base;
8173 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008174 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008175 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008176 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008177
Chris Wilsonc1858122010-12-03 21:35:48 +00008178 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008179 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008180 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008181 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008182 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008183 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008184 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008185 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008186 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008187
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008188 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008189
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008190 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8191 fp |= FP_CB_TUNE;
8192
8193 if (reduced_clock) {
8194 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8195
8196 if (reduced_clock->m < factor * reduced_clock->n)
8197 fp2 |= FP_CB_TUNE;
8198 } else {
8199 fp2 = fp;
8200 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008201
Chris Wilson5eddb702010-09-11 13:48:45 +01008202 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008203
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008204 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008205 dpll |= DPLLB_MODE_LVDS;
8206 else
8207 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008208
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008209 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008210 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008211
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008212 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8213 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008214 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008215
Ville Syrjälä37a56502016-06-22 21:57:04 +03008216 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008217 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008218
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008219 /*
8220 * The high speed IO clock is only really required for
8221 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8222 * possible to share the DPLL between CRT and HDMI. Enabling
8223 * the clock needlessly does no real harm, except use up a
8224 * bit of power potentially.
8225 *
8226 * We'll limit this to IVB with 3 pipes, since it has only two
8227 * DPLLs and so DPLL sharing is the only way to get three pipes
8228 * driving PCH ports at the same time. On SNB we could do this,
8229 * and potentially avoid enabling the second DPLL, but it's not
8230 * clear if it''s a win or loss power wise. No point in doing
8231 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8232 */
8233 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8234 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8235 dpll |= DPLL_SDVO_HIGH_SPEED;
8236
Eric Anholta07d6782011-03-30 13:01:08 -07008237 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008238 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008239 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008240 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008241
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008242 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008243 case 5:
8244 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8245 break;
8246 case 7:
8247 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8248 break;
8249 case 10:
8250 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8251 break;
8252 case 14:
8253 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8254 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008255 }
8256
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008257 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8258 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008259 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008260 else
8261 dpll |= PLL_REF_INPUT_DREFCLK;
8262
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008263 dpll |= DPLL_VCO_ENABLE;
8264
8265 crtc_state->dpll_hw_state.dpll = dpll;
8266 crtc_state->dpll_hw_state.fp0 = fp;
8267 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008268}
8269
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008270static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8271 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008272{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008273 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008274 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008275 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008276 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008277
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008278 memset(&crtc_state->dpll_hw_state, 0,
8279 sizeof(crtc_state->dpll_hw_state));
8280
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008281 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8282 if (!crtc_state->has_pch_encoder)
8283 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008284
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008285 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008286 if (intel_panel_use_ssc(dev_priv)) {
8287 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8288 dev_priv->vbt.lvds_ssc_freq);
8289 refclk = dev_priv->vbt.lvds_ssc_freq;
8290 }
8291
8292 if (intel_is_dual_link_lvds(dev)) {
8293 if (refclk == 100000)
8294 limit = &intel_limits_ironlake_dual_lvds_100m;
8295 else
8296 limit = &intel_limits_ironlake_dual_lvds;
8297 } else {
8298 if (refclk == 100000)
8299 limit = &intel_limits_ironlake_single_lvds_100m;
8300 else
8301 limit = &intel_limits_ironlake_single_lvds;
8302 }
8303 } else {
8304 limit = &intel_limits_ironlake_dac;
8305 }
8306
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008307 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008308 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8309 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008310 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8311 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008312 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008313
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008314 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008315
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008316 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008317 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8318 pipe_name(crtc->pipe));
8319 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008320 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008321
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008322 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008323}
8324
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008325static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8326 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008327{
8328 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008329 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008330 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008331
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008332 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8333 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8334 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8335 & ~TU_SIZE_MASK;
8336 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8337 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8338 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8339}
8340
8341static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8342 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008343 struct intel_link_m_n *m_n,
8344 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008345{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008346 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008347 enum pipe pipe = crtc->pipe;
8348
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008349 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008350 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8351 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8352 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8353 & ~TU_SIZE_MASK;
8354 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8355 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8356 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008357 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8358 * gen < 8) and if DRRS is supported (to make sure the
8359 * registers are not unnecessarily read).
8360 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008361 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008362 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008363 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8364 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8365 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8366 & ~TU_SIZE_MASK;
8367 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8368 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8369 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8370 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008371 } else {
8372 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8373 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8374 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8375 & ~TU_SIZE_MASK;
8376 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8377 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8378 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8379 }
8380}
8381
8382void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008383 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008384{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008385 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008386 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8387 else
8388 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008389 &pipe_config->dp_m_n,
8390 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008391}
8392
Daniel Vetter72419202013-04-04 13:28:53 +02008393static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008394 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008395{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008396 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008397 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008398}
8399
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008400static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008401 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008402{
8403 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008404 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008405 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8406 uint32_t ps_ctrl = 0;
8407 int id = -1;
8408 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008409
Chandra Kondurua1b22782015-04-07 15:28:45 -07008410 /* find scaler attached to this pipe */
8411 for (i = 0; i < crtc->num_scalers; i++) {
8412 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8413 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8414 id = i;
8415 pipe_config->pch_pfit.enabled = true;
8416 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8417 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8418 break;
8419 }
8420 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008421
Chandra Kondurua1b22782015-04-07 15:28:45 -07008422 scaler_state->scaler_id = id;
8423 if (id >= 0) {
8424 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8425 } else {
8426 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008427 }
8428}
8429
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008430static void
8431skylake_get_initial_plane_config(struct intel_crtc *crtc,
8432 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008433{
8434 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008435 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008436 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8437 enum plane_id plane_id = plane->id;
8438 enum pipe pipe = crtc->pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008439 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008440 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008441 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008442 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008443 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008444
Damien Lespiaud9806c92015-01-21 14:07:19 +00008445 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008446 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008447 DRM_DEBUG_KMS("failed to alloc fb\n");
8448 return;
8449 }
8450
Damien Lespiau1b842c82015-01-21 13:50:54 +00008451 fb = &intel_fb->base;
8452
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008453 fb->dev = dev;
8454
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008455 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008456 if (!(val & PLANE_CTL_ENABLE))
8457 goto error;
8458
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008459 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008460
8461 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008462 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008463 alpha &= PLANE_COLOR_ALPHA_MASK;
8464 } else {
8465 alpha = val & PLANE_CTL_ALPHA_MASK;
8466 }
8467
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008468 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008469 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008470 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008471
Damien Lespiau40f46282015-02-27 11:15:21 +00008472 tiling = val & PLANE_CTL_TILED_MASK;
8473 switch (tiling) {
8474 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008475 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008476 break;
8477 case PLANE_CTL_TILED_X:
8478 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008479 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008480 break;
8481 case PLANE_CTL_TILED_Y:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008482 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8483 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8484 else
8485 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008486 break;
8487 case PLANE_CTL_TILED_YF:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008488 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8489 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8490 else
8491 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008492 break;
8493 default:
8494 MISSING_CASE(tiling);
8495 goto error;
8496 }
8497
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008498 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008499 plane_config->base = base;
8500
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008501 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008502
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008503 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008504 fb->height = ((val >> 16) & 0xfff) + 1;
8505 fb->width = ((val >> 0) & 0x1fff) + 1;
8506
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008507 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008508 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008509 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8510
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008511 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008512
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008513 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008514
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008515 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8516 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008517 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008518 plane_config->size);
8519
Damien Lespiau2d140302015-02-05 17:22:18 +00008520 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008521 return;
8522
8523error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008524 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008525}
8526
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008527static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008528 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008529{
8530 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008531 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008532 uint32_t tmp;
8533
8534 tmp = I915_READ(PF_CTL(crtc->pipe));
8535
8536 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008537 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008538 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8539 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008540
8541 /* We currently do not free assignements of panel fitters on
8542 * ivb/hsw (since we don't use the higher upscaling modes which
8543 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008544 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008545 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8546 PF_PIPE_SEL_IVB(crtc->pipe));
8547 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008548 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008549}
8550
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008551static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008552 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008553{
8554 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008555 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008556 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008557 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008558 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008559
Imre Deak17290502016-02-12 18:55:11 +02008560 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8561 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008562 return false;
8563
Daniel Vettere143a212013-07-04 12:01:15 +02008564 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008565 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008566
Imre Deak17290502016-02-12 18:55:11 +02008567 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008568 tmp = I915_READ(PIPECONF(crtc->pipe));
8569 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008570 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008571
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008572 switch (tmp & PIPECONF_BPC_MASK) {
8573 case PIPECONF_6BPC:
8574 pipe_config->pipe_bpp = 18;
8575 break;
8576 case PIPECONF_8BPC:
8577 pipe_config->pipe_bpp = 24;
8578 break;
8579 case PIPECONF_10BPC:
8580 pipe_config->pipe_bpp = 30;
8581 break;
8582 case PIPECONF_12BPC:
8583 pipe_config->pipe_bpp = 36;
8584 break;
8585 default:
8586 break;
8587 }
8588
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008589 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8590 pipe_config->limited_color_range = true;
8591
Daniel Vetterab9412b2013-05-03 11:49:46 +02008592 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008593 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008594 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008595
Daniel Vetter88adfff2013-03-28 10:42:01 +01008596 pipe_config->has_pch_encoder = true;
8597
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008598 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8599 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8600 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008601
8602 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008603
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008604 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008605 /*
8606 * The pipe->pch transcoder and pch transcoder->pll
8607 * mapping is fixed.
8608 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008609 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008610 } else {
8611 tmp = I915_READ(PCH_DPLL_SEL);
8612 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008613 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008614 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008615 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008616 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008617
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008618 pipe_config->shared_dpll =
8619 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8620 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008621
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008622 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8623 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008624
8625 tmp = pipe_config->dpll_hw_state.dpll;
8626 pipe_config->pixel_multiplier =
8627 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8628 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008629
8630 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008631 } else {
8632 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008633 }
8634
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008635 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008636 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008637
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008638 ironlake_get_pfit_config(crtc, pipe_config);
8639
Imre Deak17290502016-02-12 18:55:11 +02008640 ret = true;
8641
8642out:
8643 intel_display_power_put(dev_priv, power_domain);
8644
8645 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008646}
8647
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008648static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8649{
Chris Wilson91c8a322016-07-05 10:40:23 +01008650 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008651 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008652
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008653 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008654 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008655 pipe_name(crtc->pipe));
8656
Imre Deak9c3a16c2017-08-14 18:15:30 +03008657 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8658 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008659 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008660 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8661 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008662 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008663 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008664 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008665 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008666 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008667 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008668 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008669 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008670 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008671 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008672 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008673
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008674 /*
8675 * In theory we can still leave IRQs enabled, as long as only the HPD
8676 * interrupts remain enabled. We used to check for that, but since it's
8677 * gen-specific and since we only disable LCPLL after we fully disable
8678 * the interrupts, the check below should be enough.
8679 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008680 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008681}
8682
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008683static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8684{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008685 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008686 return I915_READ(D_COMP_HSW);
8687 else
8688 return I915_READ(D_COMP_BDW);
8689}
8690
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008691static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8692{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008693 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008694 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008695 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8696 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008697 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008698 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008699 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008700 I915_WRITE(D_COMP_BDW, val);
8701 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008702 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008703}
8704
8705/*
8706 * This function implements pieces of two sequences from BSpec:
8707 * - Sequence for display software to disable LCPLL
8708 * - Sequence for display software to allow package C8+
8709 * The steps implemented here are just the steps that actually touch the LCPLL
8710 * register. Callers should take care of disabling all the display engine
8711 * functions, doing the mode unset, fixing interrupts, etc.
8712 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008713static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8714 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008715{
8716 uint32_t val;
8717
8718 assert_can_disable_lcpll(dev_priv);
8719
8720 val = I915_READ(LCPLL_CTL);
8721
8722 if (switch_to_fclk) {
8723 val |= LCPLL_CD_SOURCE_FCLK;
8724 I915_WRITE(LCPLL_CTL, val);
8725
Imre Deakf53dd632016-06-28 13:37:32 +03008726 if (wait_for_us(I915_READ(LCPLL_CTL) &
8727 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008728 DRM_ERROR("Switching to FCLK failed\n");
8729
8730 val = I915_READ(LCPLL_CTL);
8731 }
8732
8733 val |= LCPLL_PLL_DISABLE;
8734 I915_WRITE(LCPLL_CTL, val);
8735 POSTING_READ(LCPLL_CTL);
8736
Chris Wilson24d84412016-06-30 15:33:07 +01008737 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008738 DRM_ERROR("LCPLL still locked\n");
8739
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008740 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008741 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008742 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008743 ndelay(100);
8744
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008745 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8746 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008747 DRM_ERROR("D_COMP RCOMP still in progress\n");
8748
8749 if (allow_power_down) {
8750 val = I915_READ(LCPLL_CTL);
8751 val |= LCPLL_POWER_DOWN_ALLOW;
8752 I915_WRITE(LCPLL_CTL, val);
8753 POSTING_READ(LCPLL_CTL);
8754 }
8755}
8756
8757/*
8758 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8759 * source.
8760 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008761static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008762{
8763 uint32_t val;
8764
8765 val = I915_READ(LCPLL_CTL);
8766
8767 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8768 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8769 return;
8770
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008771 /*
8772 * Make sure we're not on PC8 state before disabling PC8, otherwise
8773 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008774 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008775 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008776
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008777 if (val & LCPLL_POWER_DOWN_ALLOW) {
8778 val &= ~LCPLL_POWER_DOWN_ALLOW;
8779 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008780 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008781 }
8782
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008783 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008784 val |= D_COMP_COMP_FORCE;
8785 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008786 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008787
8788 val = I915_READ(LCPLL_CTL);
8789 val &= ~LCPLL_PLL_DISABLE;
8790 I915_WRITE(LCPLL_CTL, val);
8791
Chris Wilson93220c02016-06-30 15:33:08 +01008792 if (intel_wait_for_register(dev_priv,
8793 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8794 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008795 DRM_ERROR("LCPLL not locked yet\n");
8796
8797 if (val & LCPLL_CD_SOURCE_FCLK) {
8798 val = I915_READ(LCPLL_CTL);
8799 val &= ~LCPLL_CD_SOURCE_FCLK;
8800 I915_WRITE(LCPLL_CTL, val);
8801
Imre Deakf53dd632016-06-28 13:37:32 +03008802 if (wait_for_us((I915_READ(LCPLL_CTL) &
8803 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008804 DRM_ERROR("Switching back to LCPLL failed\n");
8805 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008806
Mika Kuoppala59bad942015-01-16 11:34:40 +02008807 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008808
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008809 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03008810 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008811}
8812
Paulo Zanoni765dab672014-03-07 20:08:18 -03008813/*
8814 * Package states C8 and deeper are really deep PC states that can only be
8815 * reached when all the devices on the system allow it, so even if the graphics
8816 * device allows PC8+, it doesn't mean the system will actually get to these
8817 * states. Our driver only allows PC8+ when going into runtime PM.
8818 *
8819 * The requirements for PC8+ are that all the outputs are disabled, the power
8820 * well is disabled and most interrupts are disabled, and these are also
8821 * requirements for runtime PM. When these conditions are met, we manually do
8822 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8823 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8824 * hang the machine.
8825 *
8826 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8827 * the state of some registers, so when we come back from PC8+ we need to
8828 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8829 * need to take care of the registers kept by RC6. Notice that this happens even
8830 * if we don't put the device in PCI D3 state (which is what currently happens
8831 * because of the runtime PM support).
8832 *
8833 * For more, read "Display Sequences for Package C8" on the hardware
8834 * documentation.
8835 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008836void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008837{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008838 uint32_t val;
8839
Paulo Zanonic67a4702013-08-19 13:18:09 -03008840 DRM_DEBUG_KMS("Enabling package C8+\n");
8841
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008842 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008843 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8844 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8845 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8846 }
8847
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008848 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008849 hsw_disable_lcpll(dev_priv, true, true);
8850}
8851
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008852void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008853{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008854 uint32_t val;
8855
Paulo Zanonic67a4702013-08-19 13:18:09 -03008856 DRM_DEBUG_KMS("Disabling package C8+\n");
8857
8858 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008859 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008860
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008861 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008862 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8863 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8864 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8865 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008866}
8867
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008868static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8869 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008870{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008871 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008872 struct intel_encoder *encoder =
8873 intel_ddi_get_crtc_new_encoder(crtc_state);
8874
8875 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8876 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8877 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008878 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008879 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008880 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008881
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008882 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008883}
8884
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008885static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8886 enum port port,
8887 struct intel_crtc_state *pipe_config)
8888{
8889 enum intel_dpll_id id;
8890 u32 temp;
8891
8892 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03008893 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07008894
8895 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8896 return;
8897
8898 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8899}
8900
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308901static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8902 enum port port,
8903 struct intel_crtc_state *pipe_config)
8904{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008905 enum intel_dpll_id id;
8906
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308907 switch (port) {
8908 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008909 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308910 break;
8911 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008912 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308913 break;
8914 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008915 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308916 break;
8917 default:
8918 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008919 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308920 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008921
8922 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308923}
8924
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008925static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8926 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008927 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008928{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008929 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008930 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008931
8932 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008933 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008934
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008935 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008936 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008937
8938 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008939}
8940
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008941static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8942 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008943 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008944{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008945 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008946 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008947
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008948 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008949 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008950 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008951 break;
8952 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008953 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008954 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008955 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008956 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008957 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008958 case PORT_CLK_SEL_LCPLL_810:
8959 id = DPLL_ID_LCPLL_810;
8960 break;
8961 case PORT_CLK_SEL_LCPLL_1350:
8962 id = DPLL_ID_LCPLL_1350;
8963 break;
8964 case PORT_CLK_SEL_LCPLL_2700:
8965 id = DPLL_ID_LCPLL_2700;
8966 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008967 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008968 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008969 /* fall through */
8970 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008971 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008972 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008973
8974 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008975}
8976
Jani Nikulacf304292016-03-18 17:05:41 +02008977static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8978 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008979 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008980{
8981 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008982 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008983 enum intel_display_power_domain power_domain;
8984 u32 tmp;
8985
Imre Deakd9a7bc62016-05-12 16:18:50 +03008986 /*
8987 * The pipe->transcoder mapping is fixed with the exception of the eDP
8988 * transcoder handled below.
8989 */
Jani Nikulacf304292016-03-18 17:05:41 +02008990 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8991
8992 /*
8993 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8994 * consistency and less surprising code; it's in always on power).
8995 */
8996 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8997 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8998 enum pipe trans_edp_pipe;
8999 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9000 default:
9001 WARN(1, "unknown pipe linked to edp transcoder\n");
9002 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9003 case TRANS_DDI_EDP_INPUT_A_ON:
9004 trans_edp_pipe = PIPE_A;
9005 break;
9006 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9007 trans_edp_pipe = PIPE_B;
9008 break;
9009 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9010 trans_edp_pipe = PIPE_C;
9011 break;
9012 }
9013
9014 if (trans_edp_pipe == crtc->pipe)
9015 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9016 }
9017
9018 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9019 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9020 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009021 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009022
9023 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9024
9025 return tmp & PIPECONF_ENABLE;
9026}
9027
Jani Nikula4d1de972016-03-18 17:05:42 +02009028static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9029 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009030 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009031{
9032 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009033 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009034 enum intel_display_power_domain power_domain;
9035 enum port port;
9036 enum transcoder cpu_transcoder;
9037 u32 tmp;
9038
Jani Nikula4d1de972016-03-18 17:05:42 +02009039 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9040 if (port == PORT_A)
9041 cpu_transcoder = TRANSCODER_DSI_A;
9042 else
9043 cpu_transcoder = TRANSCODER_DSI_C;
9044
9045 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9046 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9047 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009048 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009049
Imre Deakdb18b6a2016-03-24 12:41:40 +02009050 /*
9051 * The PLL needs to be enabled with a valid divider
9052 * configuration, otherwise accessing DSI registers will hang
9053 * the machine. See BSpec North Display Engine
9054 * registers/MIPI[BXT]. We can break out here early, since we
9055 * need the same DSI PLL to be enabled for both DSI ports.
9056 */
9057 if (!intel_dsi_pll_is_enabled(dev_priv))
9058 break;
9059
Jani Nikula4d1de972016-03-18 17:05:42 +02009060 /* XXX: this works for video mode only */
9061 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9062 if (!(tmp & DPI_ENABLE))
9063 continue;
9064
9065 tmp = I915_READ(MIPI_CTRL(port));
9066 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9067 continue;
9068
9069 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009070 break;
9071 }
9072
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009073 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009074}
9075
Daniel Vetter26804af2014-06-25 22:01:55 +03009076static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009077 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009078{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009079 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009080 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009081 enum port port;
9082 uint32_t tmp;
9083
9084 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9085
9086 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9087
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009088 if (IS_CANNONLAKE(dev_priv))
9089 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9090 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009091 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009092 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309093 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009094 else
9095 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009096
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009097 pll = pipe_config->shared_dpll;
9098 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009099 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9100 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009101 }
9102
Daniel Vetter26804af2014-06-25 22:01:55 +03009103 /*
9104 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9105 * DDI E. So just check whether this pipe is wired to DDI E and whether
9106 * the PCH transcoder is on.
9107 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009108 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009109 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009110 pipe_config->has_pch_encoder = true;
9111
9112 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9113 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9114 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9115
9116 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9117 }
9118}
9119
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009120static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009121 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009122{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009123 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009124 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009125 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009126 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009127
Imre Deake79dfb52017-07-20 01:50:57 +03009128 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009129
Imre Deak17290502016-02-12 18:55:11 +02009130 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9131 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009132 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009133 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009134
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009135 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009136
Jani Nikulacf304292016-03-18 17:05:41 +02009137 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009138
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009139 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009140 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9141 WARN_ON(active);
9142 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009143 }
9144
Jani Nikulacf304292016-03-18 17:05:41 +02009145 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009146 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009147
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009148 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009149 haswell_get_ddi_port_state(crtc, pipe_config);
9150 intel_get_pipe_timings(crtc, pipe_config);
9151 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009152
Jani Nikulabc58be62016-03-18 17:05:39 +02009153 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009154
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009155 pipe_config->gamma_mode =
9156 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9157
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009158 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309159 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9160 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9161
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009162 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309163 bool blend_mode_420 = tmp &
9164 PIPEMISC_YUV420_MODE_FULL_BLEND;
9165
9166 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9167 if (pipe_config->ycbcr420 != clrspace_yuv ||
9168 pipe_config->ycbcr420 != blend_mode_420)
9169 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9170 } else if (clrspace_yuv) {
9171 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9172 }
9173 }
9174
Imre Deak17290502016-02-12 18:55:11 +02009175 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9176 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009177 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009178 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009179 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009180 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009181 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009182 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009183
Jani Nikula4d1de972016-03-18 17:05:42 +02009184 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9185 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009186 pipe_config->pixel_multiplier =
9187 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9188 } else {
9189 pipe_config->pixel_multiplier = 1;
9190 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009191
Imre Deak17290502016-02-12 18:55:11 +02009192out:
9193 for_each_power_domain(power_domain, power_domain_mask)
9194 intel_display_power_put(dev_priv, power_domain);
9195
Jani Nikulacf304292016-03-18 17:05:41 +02009196 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009197}
9198
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009199static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009200{
9201 struct drm_i915_private *dev_priv =
9202 to_i915(plane_state->base.plane->dev);
9203 const struct drm_framebuffer *fb = plane_state->base.fb;
9204 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9205 u32 base;
9206
9207 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9208 base = obj->phys_handle->busaddr;
9209 else
9210 base = intel_plane_ggtt_offset(plane_state);
9211
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009212 base += plane_state->main.offset;
9213
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009214 /* ILK+ do this automagically */
9215 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009216 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009217 base += (plane_state->base.crtc_h *
9218 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9219
9220 return base;
9221}
9222
Ville Syrjäläed270222017-03-27 21:55:36 +03009223static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9224{
9225 int x = plane_state->base.crtc_x;
9226 int y = plane_state->base.crtc_y;
9227 u32 pos = 0;
9228
9229 if (x < 0) {
9230 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9231 x = -x;
9232 }
9233 pos |= x << CURSOR_X_SHIFT;
9234
9235 if (y < 0) {
9236 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9237 y = -y;
9238 }
9239 pos |= y << CURSOR_Y_SHIFT;
9240
9241 return pos;
9242}
9243
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009244static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9245{
9246 const struct drm_mode_config *config =
9247 &plane_state->base.plane->dev->mode_config;
9248 int width = plane_state->base.crtc_w;
9249 int height = plane_state->base.crtc_h;
9250
9251 return width > 0 && width <= config->cursor_width &&
9252 height > 0 && height <= config->cursor_height;
9253}
9254
Ville Syrjälä659056f2017-03-27 21:55:39 +03009255static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9256 struct intel_plane_state *plane_state)
9257{
9258 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009259 int src_x, src_y;
9260 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009261 int ret;
9262
9263 ret = drm_plane_helper_check_state(&plane_state->base,
9264 &plane_state->clip,
9265 DRM_PLANE_HELPER_NO_SCALING,
9266 DRM_PLANE_HELPER_NO_SCALING,
9267 true, true);
9268 if (ret)
9269 return ret;
9270
9271 if (!fb)
9272 return 0;
9273
9274 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9275 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9276 return -EINVAL;
9277 }
9278
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009279 src_x = plane_state->base.src_x >> 16;
9280 src_y = plane_state->base.src_y >> 16;
9281
9282 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9283 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9284
9285 if (src_x != 0 || src_y != 0) {
9286 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9287 return -EINVAL;
9288 }
9289
9290 plane_state->main.offset = offset;
9291
Ville Syrjälä659056f2017-03-27 21:55:39 +03009292 return 0;
9293}
9294
Ville Syrjälä292889e2017-03-17 23:18:01 +02009295static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9296 const struct intel_plane_state *plane_state)
9297{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009298 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009299
Ville Syrjälä292889e2017-03-17 23:18:01 +02009300 return CURSOR_ENABLE |
9301 CURSOR_GAMMA_ENABLE |
9302 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009303 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009304}
9305
Ville Syrjälä659056f2017-03-27 21:55:39 +03009306static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9307{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009308 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009309
9310 /*
9311 * 845g/865g are only limited by the width of their cursors,
9312 * the height is arbitrary up to the precision of the register.
9313 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009314 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009315}
9316
9317static int i845_check_cursor(struct intel_plane *plane,
9318 struct intel_crtc_state *crtc_state,
9319 struct intel_plane_state *plane_state)
9320{
9321 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009322 int ret;
9323
9324 ret = intel_check_cursor(crtc_state, plane_state);
9325 if (ret)
9326 return ret;
9327
9328 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009329 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009330 return 0;
9331
9332 /* Check for which cursor types we support */
9333 if (!i845_cursor_size_ok(plane_state)) {
9334 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9335 plane_state->base.crtc_w,
9336 plane_state->base.crtc_h);
9337 return -EINVAL;
9338 }
9339
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009340 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009341 case 256:
9342 case 512:
9343 case 1024:
9344 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009345 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009346 default:
9347 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9348 fb->pitches[0]);
9349 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009350 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009351
Ville Syrjälä659056f2017-03-27 21:55:39 +03009352 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9353
9354 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009355}
9356
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009357static void i845_update_cursor(struct intel_plane *plane,
9358 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009359 const struct intel_plane_state *plane_state)
9360{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009361 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009362 u32 cntl = 0, base = 0, pos = 0, size = 0;
9363 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009364
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009365 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009366 unsigned int width = plane_state->base.crtc_w;
9367 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009368
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009369 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009370 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009371
9372 base = intel_cursor_base(plane_state);
9373 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009374 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009375
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009376 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9377
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009378 /* On these chipsets we can only modify the base/size/stride
9379 * whilst the cursor is disabled.
9380 */
9381 if (plane->cursor.base != base ||
9382 plane->cursor.size != size ||
9383 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009384 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009385 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009386 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009387 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009388 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009389
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009390 plane->cursor.base = base;
9391 plane->cursor.size = size;
9392 plane->cursor.cntl = cntl;
9393 } else {
9394 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009395 }
9396
Ville Syrjälä75343a42017-03-27 21:55:38 +03009397 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009398
9399 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9400}
9401
9402static void i845_disable_cursor(struct intel_plane *plane,
9403 struct intel_crtc *crtc)
9404{
9405 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009406}
9407
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009408static bool i845_cursor_get_hw_state(struct intel_plane *plane)
9409{
9410 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9411 enum intel_display_power_domain power_domain;
9412 bool ret;
9413
9414 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9415 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9416 return false;
9417
9418 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9419
9420 intel_display_power_put(dev_priv, power_domain);
9421
9422 return ret;
9423}
9424
Ville Syrjälä292889e2017-03-17 23:18:01 +02009425static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9426 const struct intel_plane_state *plane_state)
9427{
9428 struct drm_i915_private *dev_priv =
9429 to_i915(plane_state->base.plane->dev);
9430 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009431 u32 cntl;
9432
9433 cntl = MCURSOR_GAMMA_ENABLE;
9434
9435 if (HAS_DDI(dev_priv))
9436 cntl |= CURSOR_PIPE_CSC_ENABLE;
9437
Ville Syrjäläd509e282017-03-27 21:55:32 +03009438 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009439
9440 switch (plane_state->base.crtc_w) {
9441 case 64:
9442 cntl |= CURSOR_MODE_64_ARGB_AX;
9443 break;
9444 case 128:
9445 cntl |= CURSOR_MODE_128_ARGB_AX;
9446 break;
9447 case 256:
9448 cntl |= CURSOR_MODE_256_ARGB_AX;
9449 break;
9450 default:
9451 MISSING_CASE(plane_state->base.crtc_w);
9452 return 0;
9453 }
9454
Robert Fossc2c446a2017-05-19 16:50:17 -04009455 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä292889e2017-03-17 23:18:01 +02009456 cntl |= CURSOR_ROTATE_180;
9457
9458 return cntl;
9459}
9460
Ville Syrjälä659056f2017-03-27 21:55:39 +03009461static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009462{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009463 struct drm_i915_private *dev_priv =
9464 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009465 int width = plane_state->base.crtc_w;
9466 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009467
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009468 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009469 return false;
9470
Ville Syrjälä024faac2017-03-27 21:55:42 +03009471 /* Cursor width is limited to a few power-of-two sizes */
9472 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009473 case 256:
9474 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009475 case 64:
9476 break;
9477 default:
9478 return false;
9479 }
9480
Ville Syrjälädc41c152014-08-13 11:57:05 +03009481 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009482 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9483 * height from 8 lines up to the cursor width, when the
9484 * cursor is not rotated. Everything else requires square
9485 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009486 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009487 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009488 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009489 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009490 return false;
9491 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009492 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009493 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009494 }
9495
9496 return true;
9497}
9498
Ville Syrjälä659056f2017-03-27 21:55:39 +03009499static int i9xx_check_cursor(struct intel_plane *plane,
9500 struct intel_crtc_state *crtc_state,
9501 struct intel_plane_state *plane_state)
9502{
9503 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9504 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009505 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009506 int ret;
9507
9508 ret = intel_check_cursor(crtc_state, plane_state);
9509 if (ret)
9510 return ret;
9511
9512 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009513 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009514 return 0;
9515
9516 /* Check for which cursor types we support */
9517 if (!i9xx_cursor_size_ok(plane_state)) {
9518 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9519 plane_state->base.crtc_w,
9520 plane_state->base.crtc_h);
9521 return -EINVAL;
9522 }
9523
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009524 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9525 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9526 fb->pitches[0], plane_state->base.crtc_w);
9527 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009528 }
9529
9530 /*
9531 * There's something wrong with the cursor on CHV pipe C.
9532 * If it straddles the left edge of the screen then
9533 * moving it away from the edge or disabling it often
9534 * results in a pipe underrun, and often that can lead to
9535 * dead pipe (constant underrun reported, and it scans
9536 * out just a solid color). To recover from that, the
9537 * display power well must be turned off and on again.
9538 * Refuse the put the cursor into that compromised position.
9539 */
9540 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9541 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9542 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9543 return -EINVAL;
9544 }
9545
9546 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9547
9548 return 0;
9549}
9550
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009551static void i9xx_update_cursor(struct intel_plane *plane,
9552 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309553 const struct intel_plane_state *plane_state)
9554{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009555 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9556 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009557 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009558 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309559
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009560 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009561 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009562
Ville Syrjälä024faac2017-03-27 21:55:42 +03009563 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9564 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9565
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009566 base = intel_cursor_base(plane_state);
9567 pos = intel_cursor_position(plane_state);
9568 }
9569
9570 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9571
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009572 /*
9573 * On some platforms writing CURCNTR first will also
9574 * cause CURPOS to be armed by the CURBASE write.
9575 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009576 * arm itself. Thus we always start the full update
9577 * with a CURCNTR write.
9578 *
9579 * On other platforms CURPOS always requires the
9580 * CURBASE write to arm the update. Additonally
9581 * a write to any of the cursor register will cancel
9582 * an already armed cursor update. Thus leaving out
9583 * the CURBASE write after CURPOS could lead to a
9584 * cursor that doesn't appear to move, or even change
9585 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009586 *
9587 * CURCNTR and CUR_FBC_CTL are always
9588 * armed by the CURBASE write only.
9589 */
9590 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009591 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009592 plane->cursor.cntl != cntl) {
9593 I915_WRITE_FW(CURCNTR(pipe), cntl);
9594 if (HAS_CUR_FBC(dev_priv))
9595 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9596 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009597 I915_WRITE_FW(CURBASE(pipe), base);
9598
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009599 plane->cursor.base = base;
9600 plane->cursor.size = fbc_ctl;
9601 plane->cursor.cntl = cntl;
9602 } else {
9603 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +03009604 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009605 }
9606
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309607 POSTING_READ_FW(CURBASE(pipe));
9608
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009609 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009610}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009611
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009612static void i9xx_disable_cursor(struct intel_plane *plane,
9613 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009614{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009615 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009616}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009617
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009618static bool i9xx_cursor_get_hw_state(struct intel_plane *plane)
9619{
9620 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9621 enum intel_display_power_domain power_domain;
9622 enum pipe pipe = plane->pipe;
9623 bool ret;
9624
9625 /*
9626 * Not 100% correct for planes that can move between pipes,
9627 * but that's only the case for gen2-3 which don't have any
9628 * display power wells.
9629 */
9630 power_domain = POWER_DOMAIN_PIPE(pipe);
9631 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9632 return false;
9633
9634 ret = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
9635
9636 intel_display_power_put(dev_priv, power_domain);
9637
9638 return ret;
9639}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009640
Jesse Barnes79e53942008-11-07 14:24:08 -08009641/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009642static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009643 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9644 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9645};
9646
Daniel Vettera8bb6812014-02-10 18:00:39 +01009647struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009648intel_framebuffer_create(struct drm_i915_gem_object *obj,
9649 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009650{
9651 struct intel_framebuffer *intel_fb;
9652 int ret;
9653
9654 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009655 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009656 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009657
Chris Wilson24dbf512017-02-15 10:59:18 +00009658 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009659 if (ret)
9660 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009661
9662 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009663
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009664err:
9665 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009666 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009667}
9668
9669static u32
9670intel_framebuffer_pitch_for_width(int width, int bpp)
9671{
9672 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9673 return ALIGN(pitch, 64);
9674}
9675
9676static u32
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009677intel_framebuffer_size_for_mode(const struct drm_display_mode *mode, int bpp)
Chris Wilsond2dff872011-04-19 08:36:26 +01009678{
9679 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009680 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009681}
9682
9683static struct drm_framebuffer *
9684intel_framebuffer_create_for_mode(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009685 const struct drm_display_mode *mode,
Chris Wilsond2dff872011-04-19 08:36:26 +01009686 int depth, int bpp)
9687{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009688 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009689 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009690 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009691
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009692 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009693 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009694 if (IS_ERR(obj))
9695 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009696
9697 mode_cmd.width = mode->hdisplay;
9698 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009699 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9700 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009701 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009702
Chris Wilson24dbf512017-02-15 10:59:18 +00009703 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009704 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009705 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009706
9707 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009708}
9709
9710static struct drm_framebuffer *
9711mode_fits_in_fbdev(struct drm_device *dev,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009712 const struct drm_display_mode *mode)
Chris Wilsond2dff872011-04-19 08:36:26 +01009713{
Daniel Vetter06957262015-08-10 13:34:08 +02009714#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009715 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009716 struct drm_i915_gem_object *obj;
9717 struct drm_framebuffer *fb;
9718
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009719 if (!dev_priv->fbdev)
9720 return NULL;
9721
9722 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009723 return NULL;
9724
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009725 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009726 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009727
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009728 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009729 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009730 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009731 return NULL;
9732
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009733 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009734 return NULL;
9735
Harsha Sharmac3ed1102017-10-09 17:36:43 +05309736 drm_framebuffer_get(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009737 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009738#else
9739 return NULL;
9740#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009741}
9742
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009743static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9744 struct drm_crtc *crtc,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009745 const struct drm_display_mode *mode,
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009746 struct drm_framebuffer *fb,
9747 int x, int y)
9748{
9749 struct drm_plane_state *plane_state;
9750 int hdisplay, vdisplay;
9751 int ret;
9752
9753 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9754 if (IS_ERR(plane_state))
9755 return PTR_ERR(plane_state);
9756
9757 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009758 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009759 else
9760 hdisplay = vdisplay = 0;
9761
9762 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9763 if (ret)
9764 return ret;
9765 drm_atomic_set_fb_for_plane(plane_state, fb);
9766 plane_state->crtc_x = 0;
9767 plane_state->crtc_y = 0;
9768 plane_state->crtc_w = hdisplay;
9769 plane_state->crtc_h = vdisplay;
9770 plane_state->src_x = x << 16;
9771 plane_state->src_y = y << 16;
9772 plane_state->src_w = hdisplay << 16;
9773 plane_state->src_h = vdisplay << 16;
9774
9775 return 0;
9776}
9777
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009778int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03009779 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009780 struct intel_load_detect_pipe *old,
9781 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009782{
9783 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009784 struct intel_encoder *intel_encoder =
9785 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009786 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009787 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009788 struct drm_crtc *crtc = NULL;
9789 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009790 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009791 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009792 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009793 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009794 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009795 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009796 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009797
Chris Wilsond2dff872011-04-19 08:36:26 +01009798 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009799 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009800 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009801
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009802 old->restore_state = NULL;
9803
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009804 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009805
Jesse Barnes79e53942008-11-07 14:24:08 -08009806 /*
9807 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009808 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009809 * - if the connector already has an assigned crtc, use it (but make
9810 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009811 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009812 * - try to find the first unused crtc that can drive this connector,
9813 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009814 */
9815
9816 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009817 if (connector->state->crtc) {
9818 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009819
Rob Clark51fd3712013-11-19 12:10:12 -05009820 ret = drm_modeset_lock(&crtc->mutex, ctx);
9821 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009822 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009823
9824 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009825 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009826 }
9827
9828 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009829 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009830 i++;
9831 if (!(encoder->possible_crtcs & (1 << i)))
9832 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009833
9834 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9835 if (ret)
9836 goto fail;
9837
9838 if (possible_crtc->state->enable) {
9839 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009840 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009841 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009842
9843 crtc = possible_crtc;
9844 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009845 }
9846
9847 /*
9848 * If we didn't find an unused CRTC, don't use any.
9849 */
9850 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009851 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009852 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009853 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009854 }
9855
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009856found:
9857 intel_crtc = to_intel_crtc(crtc);
9858
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009859 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9860 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009861 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009862
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009863 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009864 restore_state = drm_atomic_state_alloc(dev);
9865 if (!state || !restore_state) {
9866 ret = -ENOMEM;
9867 goto fail;
9868 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009869
9870 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009871 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009872
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009873 connector_state = drm_atomic_get_connector_state(state, connector);
9874 if (IS_ERR(connector_state)) {
9875 ret = PTR_ERR(connector_state);
9876 goto fail;
9877 }
9878
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009879 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9880 if (ret)
9881 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009882
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009883 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9884 if (IS_ERR(crtc_state)) {
9885 ret = PTR_ERR(crtc_state);
9886 goto fail;
9887 }
9888
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009889 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009890
Chris Wilson64927112011-04-20 07:25:26 +01009891 if (!mode)
9892 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009893
Chris Wilsond2dff872011-04-19 08:36:26 +01009894 /* We need a framebuffer large enough to accommodate all accesses
9895 * that the plane may generate whilst we perform load detection.
9896 * We can not rely on the fbcon either being present (we get called
9897 * during its initialisation to detect all boot displays, or it may
9898 * not even exist) or that it is large enough to satisfy the
9899 * requested mode.
9900 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009901 fb = mode_fits_in_fbdev(dev, mode);
9902 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009903 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009904 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009905 } else
9906 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009907 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009908 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009909 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009910 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009911 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009912
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009913 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9914 if (ret)
9915 goto fail;
9916
Harsha Sharmac3ed1102017-10-09 17:36:43 +05309917 drm_framebuffer_put(fb);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009918
9919 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9920 if (ret)
9921 goto fail;
9922
9923 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9924 if (!ret)
9925 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9926 if (!ret)
9927 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9928 if (ret) {
9929 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9930 goto fail;
9931 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009932
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009933 ret = drm_atomic_commit(state);
9934 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009935 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009936 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009937 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009938
9939 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009940 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009941
Jesse Barnes79e53942008-11-07 14:24:08 -08009942 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009943 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009944 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009945
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009946fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009947 if (state) {
9948 drm_atomic_state_put(state);
9949 state = NULL;
9950 }
9951 if (restore_state) {
9952 drm_atomic_state_put(restore_state);
9953 restore_state = NULL;
9954 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009955
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009956 if (ret == -EDEADLK)
9957 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009958
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009959 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009960}
9961
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009962void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009963 struct intel_load_detect_pipe *old,
9964 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009965{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009966 struct intel_encoder *intel_encoder =
9967 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009968 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009969 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009970 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009971
Chris Wilsond2dff872011-04-19 08:36:26 +01009972 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009973 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009974 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009975
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009976 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009977 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009978
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009979 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009980 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009981 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009982 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009983}
9984
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009985static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009986 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009987{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009988 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009989 u32 dpll = pipe_config->dpll_hw_state.dpll;
9990
9991 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009992 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009993 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009994 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009995 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009996 return 96000;
9997 else
9998 return 48000;
9999}
10000
Jesse Barnes79e53942008-11-07 14:24:08 -080010001/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010002static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010003 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010004{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010005 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010006 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010007 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010008 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010009 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010010 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010011 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010012 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010013
10014 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010015 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010016 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010017 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010018
10019 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010020 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010021 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10022 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010023 } else {
10024 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10025 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10026 }
10027
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010028 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010029 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010030 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10031 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010032 else
10033 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010034 DPLL_FPA01_P1_POST_DIV_SHIFT);
10035
10036 switch (dpll & DPLL_MODE_MASK) {
10037 case DPLLB_MODE_DAC_SERIAL:
10038 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10039 5 : 10;
10040 break;
10041 case DPLLB_MODE_LVDS:
10042 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10043 7 : 14;
10044 break;
10045 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010046 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010047 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010048 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010049 }
10050
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010051 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010052 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010053 else
Imre Deakdccbea32015-06-22 23:35:51 +030010054 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010055 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010056 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010057 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010058
10059 if (is_lvds) {
10060 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10061 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010062
10063 if (lvds & LVDS_CLKB_POWER_UP)
10064 clock.p2 = 7;
10065 else
10066 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010067 } else {
10068 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10069 clock.p1 = 2;
10070 else {
10071 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10072 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10073 }
10074 if (dpll & PLL_P2_DIVIDE_BY_4)
10075 clock.p2 = 4;
10076 else
10077 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010078 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010079
Imre Deakdccbea32015-06-22 23:35:51 +030010080 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010081 }
10082
Ville Syrjälä18442d02013-09-13 16:00:08 +030010083 /*
10084 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010085 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010086 * encoder's get_config() function.
10087 */
Imre Deakdccbea32015-06-22 23:35:51 +030010088 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010089}
10090
Ville Syrjälä6878da02013-09-13 15:59:11 +030010091int intel_dotclock_calculate(int link_freq,
10092 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010093{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010094 /*
10095 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010096 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010097 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010098 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010099 *
10100 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010101 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010102 */
10103
Ville Syrjälä6878da02013-09-13 15:59:11 +030010104 if (!m_n->link_n)
10105 return 0;
10106
Chris Wilson31236982017-09-13 11:51:53 +010010107 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010108}
10109
Ville Syrjälä18442d02013-09-13 16:00:08 +030010110static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010111 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010112{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010113 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010114
10115 /* read out port_clock from the DPLL */
10116 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010117
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010118 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010119 * In case there is an active pipe without active ports,
10120 * we may need some idea for the dotclock anyway.
10121 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010122 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010123 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010124 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010125 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010126}
10127
Ville Syrjäläde330812017-10-09 19:19:50 +030010128/* Returns the currently programmed mode of the given encoder. */
10129struct drm_display_mode *
10130intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010131{
Ville Syrjäläde330812017-10-09 19:19:50 +030010132 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10133 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010134 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010135 struct intel_crtc *crtc;
10136 enum pipe pipe;
10137
10138 if (!encoder->get_hw_state(encoder, &pipe))
10139 return NULL;
10140
10141 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010142
10143 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10144 if (!mode)
10145 return NULL;
10146
Ville Syrjäläde330812017-10-09 19:19:50 +030010147 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10148 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010149 kfree(mode);
10150 return NULL;
10151 }
10152
Ville Syrjäläde330812017-10-09 19:19:50 +030010153 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010154
Ville Syrjäläde330812017-10-09 19:19:50 +030010155 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10156 kfree(crtc_state);
10157 kfree(mode);
10158 return NULL;
10159 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010160
Ville Syrjäläde330812017-10-09 19:19:50 +030010161 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010162
Ville Syrjäläde330812017-10-09 19:19:50 +030010163 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010164
Ville Syrjäläde330812017-10-09 19:19:50 +030010165 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010166
Jesse Barnes79e53942008-11-07 14:24:08 -080010167 return mode;
10168}
10169
10170static void intel_crtc_destroy(struct drm_crtc *crtc)
10171{
10172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10173
10174 drm_crtc_cleanup(crtc);
10175 kfree(intel_crtc);
10176}
10177
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010178/**
10179 * intel_wm_need_update - Check whether watermarks need updating
10180 * @plane: drm plane
10181 * @state: new plane state
10182 *
10183 * Check current plane state versus the new one to determine whether
10184 * watermarks need to be recalculated.
10185 *
10186 * Returns true or false.
10187 */
10188static bool intel_wm_need_update(struct drm_plane *plane,
10189 struct drm_plane_state *state)
10190{
Matt Roperd21fbe82015-09-24 15:53:12 -070010191 struct intel_plane_state *new = to_intel_plane_state(state);
10192 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10193
10194 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010195 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010196 return true;
10197
10198 if (!cur->base.fb || !new->base.fb)
10199 return false;
10200
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010201 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010202 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010203 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10204 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10205 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10206 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010207 return true;
10208
10209 return false;
10210}
10211
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010212static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010213{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010214 int src_w = drm_rect_width(&state->base.src) >> 16;
10215 int src_h = drm_rect_height(&state->base.src) >> 16;
10216 int dst_w = drm_rect_width(&state->base.dst);
10217 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010218
10219 return (src_w != dst_w || src_h != dst_h);
10220}
10221
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010222int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10223 struct drm_crtc_state *crtc_state,
10224 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010225 struct drm_plane_state *plane_state)
10226{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010227 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010228 struct drm_crtc *crtc = crtc_state->crtc;
10229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010230 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010231 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010232 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010233 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010234 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010235 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010236 bool turn_off, turn_on, visible, was_visible;
10237 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010238 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010239
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010240 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010241 ret = skl_update_scaler_plane(
10242 to_intel_crtc_state(crtc_state),
10243 to_intel_plane_state(plane_state));
10244 if (ret)
10245 return ret;
10246 }
10247
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010248 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010249 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010250
10251 if (!was_crtc_enabled && WARN_ON(was_visible))
10252 was_visible = false;
10253
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010254 /*
10255 * Visibility is calculated as if the crtc was on, but
10256 * after scaler setup everything depends on it being off
10257 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010258 *
10259 * FIXME this is wrong for watermarks. Watermarks should also
10260 * be computed as if the pipe would be active. Perhaps move
10261 * per-plane wm computation to the .check_plane() hook, and
10262 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010263 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010264 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010265 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010266 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10267 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010268
10269 if (!was_visible && !visible)
10270 return 0;
10271
Maarten Lankhorste8861672016-02-24 11:24:26 +010010272 if (fb != old_plane_state->base.fb)
10273 pipe_config->fb_changed = true;
10274
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010275 turn_off = was_visible && (!visible || mode_changed);
10276 turn_on = visible && (!was_visible || mode_changed);
10277
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010278 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010279 intel_crtc->base.base.id, intel_crtc->base.name,
10280 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010281 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010282
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010283 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010284 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010285 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010286 turn_off, turn_on, mode_changed);
10287
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010288 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010289 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010290 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010291
10292 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010293 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010294 pipe_config->disable_cxsr = true;
10295 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010296 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010297 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010298
Ville Syrjälä852eb002015-06-24 22:00:07 +030010299 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010300 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010301 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010302 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010303 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010304 /* FIXME bollocks */
10305 pipe_config->update_wm_pre = true;
10306 pipe_config->update_wm_post = true;
10307 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010308 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010309
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010310 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010311 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010312
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010313 /*
10314 * WaCxSRDisabledForSpriteScaling:ivb
10315 *
10316 * cstate->update_wm was already set above, so this flag will
10317 * take effect when we commit and program watermarks.
10318 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010319 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010320 needs_scaling(to_intel_plane_state(plane_state)) &&
10321 !needs_scaling(old_plane_state))
10322 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010323
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010324 return 0;
10325}
10326
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010327static bool encoders_cloneable(const struct intel_encoder *a,
10328 const struct intel_encoder *b)
10329{
10330 /* masks could be asymmetric, so check both ways */
10331 return a == b || (a->cloneable & (1 << b->type) &&
10332 b->cloneable & (1 << a->type));
10333}
10334
10335static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10336 struct intel_crtc *crtc,
10337 struct intel_encoder *encoder)
10338{
10339 struct intel_encoder *source_encoder;
10340 struct drm_connector *connector;
10341 struct drm_connector_state *connector_state;
10342 int i;
10343
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010344 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010345 if (connector_state->crtc != &crtc->base)
10346 continue;
10347
10348 source_encoder =
10349 to_intel_encoder(connector_state->best_encoder);
10350 if (!encoders_cloneable(encoder, source_encoder))
10351 return false;
10352 }
10353
10354 return true;
10355}
10356
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010357static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10358 struct drm_crtc_state *crtc_state)
10359{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010360 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010361 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010363 struct intel_crtc_state *pipe_config =
10364 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010365 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010366 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010367 bool mode_changed = needs_modeset(crtc_state);
10368
Ville Syrjälä852eb002015-06-24 22:00:07 +030010369 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010370 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010371
Maarten Lankhorstad421372015-06-15 12:33:42 +020010372 if (mode_changed && crtc_state->enable &&
10373 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010374 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010375 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10376 pipe_config);
10377 if (ret)
10378 return ret;
10379 }
10380
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010381 if (crtc_state->color_mgmt_changed) {
10382 ret = intel_color_check(crtc, crtc_state);
10383 if (ret)
10384 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010385
10386 /*
10387 * Changing color management on Intel hardware is
10388 * handled as part of planes update.
10389 */
10390 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010391 }
10392
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010393 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010394 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010395 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010396 if (ret) {
10397 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010398 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010399 }
10400 }
10401
10402 if (dev_priv->display.compute_intermediate_wm &&
10403 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10404 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10405 return 0;
10406
10407 /*
10408 * Calculate 'intermediate' watermarks that satisfy both the
10409 * old state and the new state. We can program these
10410 * immediately.
10411 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010412 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010413 intel_crtc,
10414 pipe_config);
10415 if (ret) {
10416 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10417 return ret;
10418 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010419 } else if (dev_priv->display.compute_intermediate_wm) {
10420 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10421 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010422 }
10423
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010424 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010425 if (mode_changed)
10426 ret = skl_update_scaler_crtc(pipe_config);
10427
10428 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010429 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10430 pipe_config);
10431 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010432 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010433 pipe_config);
10434 }
10435
10436 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010437}
10438
Jani Nikula65b38e02015-04-13 11:26:56 +030010439static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010440 .atomic_begin = intel_begin_crtc_commit,
10441 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010442 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010443};
10444
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010445static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10446{
10447 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010448 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010449
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010450 drm_connector_list_iter_begin(dev, &conn_iter);
10451 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010452 if (connector->base.state->crtc)
10453 drm_connector_unreference(&connector->base);
10454
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010455 if (connector->base.encoder) {
10456 connector->base.state->best_encoder =
10457 connector->base.encoder;
10458 connector->base.state->crtc =
10459 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010460
10461 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010462 } else {
10463 connector->base.state->best_encoder = NULL;
10464 connector->base.state->crtc = NULL;
10465 }
10466 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010467 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010468}
10469
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010470static void
Robin Schroereba905b2014-05-18 02:24:50 +020010471connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010472 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010473{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010474 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010475 int bpp = pipe_config->pipe_bpp;
10476
10477 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010478 connector->base.base.id,
10479 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010480
10481 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010482 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010483 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010484 bpp, info->bpc * 3);
10485 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010486 }
10487
Mario Kleiner196f9542016-07-06 12:05:45 +020010488 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010489 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010490 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10491 bpp);
10492 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010493 }
10494}
10495
10496static int
10497compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010498 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010499{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010501 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010502 struct drm_connector *connector;
10503 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010504 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010505
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010506 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10507 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010508 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010509 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010510 bpp = 12*3;
10511 else
10512 bpp = 8*3;
10513
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010514
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010515 pipe_config->pipe_bpp = bpp;
10516
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010517 state = pipe_config->base.state;
10518
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010519 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010520 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010521 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010522 continue;
10523
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010524 connected_sink_compute_bpp(to_intel_connector(connector),
10525 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010526 }
10527
10528 return bpp;
10529}
10530
Daniel Vetter644db712013-09-19 14:53:58 +020010531static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10532{
10533 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10534 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010535 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010536 mode->crtc_hdisplay, mode->crtc_hsync_start,
10537 mode->crtc_hsync_end, mode->crtc_htotal,
10538 mode->crtc_vdisplay, mode->crtc_vsync_start,
10539 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10540}
10541
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010542static inline void
10543intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010544 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010545{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010546 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10547 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010548 m_n->gmch_m, m_n->gmch_n,
10549 m_n->link_m, m_n->link_n, m_n->tu);
10550}
10551
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010552#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10553
10554static const char * const output_type_str[] = {
10555 OUTPUT_TYPE(UNUSED),
10556 OUTPUT_TYPE(ANALOG),
10557 OUTPUT_TYPE(DVO),
10558 OUTPUT_TYPE(SDVO),
10559 OUTPUT_TYPE(LVDS),
10560 OUTPUT_TYPE(TVOUT),
10561 OUTPUT_TYPE(HDMI),
10562 OUTPUT_TYPE(DP),
10563 OUTPUT_TYPE(EDP),
10564 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010565 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010566 OUTPUT_TYPE(DP_MST),
10567};
10568
10569#undef OUTPUT_TYPE
10570
10571static void snprintf_output_types(char *buf, size_t len,
10572 unsigned int output_types)
10573{
10574 char *str = buf;
10575 int i;
10576
10577 str[0] = '\0';
10578
10579 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10580 int r;
10581
10582 if ((output_types & BIT(i)) == 0)
10583 continue;
10584
10585 r = snprintf(str, len, "%s%s",
10586 str != buf ? "," : "", output_type_str[i]);
10587 if (r >= len)
10588 break;
10589 str += r;
10590 len -= r;
10591
10592 output_types &= ~BIT(i);
10593 }
10594
10595 WARN_ON_ONCE(output_types != 0);
10596}
10597
Daniel Vetterc0b03412013-05-28 12:05:54 +020010598static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010599 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010600 const char *context)
10601{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010602 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010603 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010604 struct drm_plane *plane;
10605 struct intel_plane *intel_plane;
10606 struct intel_plane_state *state;
10607 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010608 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010609
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010610 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10611 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010612
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010613 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10614 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10615 buf, pipe_config->output_types);
10616
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010617 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10618 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010619 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010620
10621 if (pipe_config->has_pch_encoder)
10622 intel_dump_m_n_config(pipe_config, "fdi",
10623 pipe_config->fdi_lanes,
10624 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010625
Shashank Sharmab22ca992017-07-24 19:19:32 +053010626 if (pipe_config->ycbcr420)
10627 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10628
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010629 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010630 intel_dump_m_n_config(pipe_config, "dp m_n",
10631 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010632 if (pipe_config->has_drrs)
10633 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10634 pipe_config->lane_count,
10635 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010636 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010637
Daniel Vetter55072d12014-11-20 16:10:28 +010010638 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010639 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010010640
Daniel Vetterc0b03412013-05-28 12:05:54 +020010641 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010642 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010643 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010644 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10645 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010646 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010647 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020010648 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10649 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010650
10651 if (INTEL_GEN(dev_priv) >= 9)
10652 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10653 crtc->num_scalers,
10654 pipe_config->scaler_state.scaler_users,
10655 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010656
10657 if (HAS_GMCH_DISPLAY(dev_priv))
10658 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10659 pipe_config->gmch_pfit.control,
10660 pipe_config->gmch_pfit.pgm_ratios,
10661 pipe_config->gmch_pfit.lvds_border_bits);
10662 else
10663 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10664 pipe_config->pch_pfit.pos,
10665 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000010666 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000010667
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010668 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10669 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010670
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020010671 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010010672
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010673 DRM_DEBUG_KMS("planes on this crtc\n");
10674 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010675 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010676 intel_plane = to_intel_plane(plane);
10677 if (intel_plane->pipe != crtc->pipe)
10678 continue;
10679
10680 state = to_intel_plane_state(plane->state);
10681 fb = state->base.fb;
10682 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030010683 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10684 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010685 continue;
10686 }
10687
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010688 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10689 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000010690 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020010691 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000010692 if (INTEL_GEN(dev_priv) >= 9)
10693 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10694 state->scaler_id,
10695 state->base.src.x1 >> 16,
10696 state->base.src.y1 >> 16,
10697 drm_rect_width(&state->base.src) >> 16,
10698 drm_rect_height(&state->base.src) >> 16,
10699 state->base.dst.x1, state->base.dst.y1,
10700 drm_rect_width(&state->base.dst),
10701 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010702 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010703}
10704
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010705static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010706{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010707 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010708 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010709 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010710 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010711 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010712
10713 /*
10714 * Walk the connector list instead of the encoder
10715 * list to detect the problem on ddi platforms
10716 * where there's just one encoder per digital port.
10717 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010718 drm_connector_list_iter_begin(dev, &conn_iter);
10719 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020010720 struct drm_connector_state *connector_state;
10721 struct intel_encoder *encoder;
10722
10723 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10724 if (!connector_state)
10725 connector_state = connector->state;
10726
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010727 if (!connector_state->best_encoder)
10728 continue;
10729
10730 encoder = to_intel_encoder(connector_state->best_encoder);
10731
10732 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010733
10734 switch (encoder->type) {
10735 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010736 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010737 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010738 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030010739 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010740 case INTEL_OUTPUT_HDMI:
10741 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010742 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010743
10744 /* the same port mustn't appear more than once */
10745 if (used_ports & port_mask)
10746 return false;
10747
10748 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010749 break;
10750 case INTEL_OUTPUT_DP_MST:
10751 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020010752 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030010753 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010754 default:
10755 break;
10756 }
10757 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030010758 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010759
Ville Syrjälä477321e2016-07-28 17:50:40 +030010760 /* can't mix MST and SST/HDMI on the same port */
10761 if (used_ports & used_mst_ports)
10762 return false;
10763
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010764 return true;
10765}
10766
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010767static void
10768clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10769{
Ville Syrjäläff32c542017-03-02 19:14:57 +020010770 struct drm_i915_private *dev_priv =
10771 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070010772 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010773 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010774 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020010775 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010776 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010777
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030010778 /* FIXME: before the switch to atomic started, a new pipe_config was
10779 * kzalloc'd. Code that depends on any field being zero should be
10780 * fixed, so that the crtc_state can be safely duplicated. For now,
10781 * only fields that are know to not cause problems are preserved. */
10782
Chandra Konduru663a3642015-04-07 15:28:41 -070010783 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010784 shared_dpll = crtc_state->shared_dpll;
10785 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010786 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010787 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010788 if (IS_G4X(dev_priv) ||
10789 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010790 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010791
Chris Wilsond2fa80a2017-03-03 15:46:44 +000010792 /* Keep base drm_crtc_state intact, only clear our extended struct */
10793 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10794 memset(&crtc_state->base + 1, 0,
10795 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010796
Chandra Konduru663a3642015-04-07 15:28:41 -070010797 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030010798 crtc_state->shared_dpll = shared_dpll;
10799 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020010800 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030010801 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010802 if (IS_G4X(dev_priv) ||
10803 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020010804 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010805}
10806
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010807static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010808intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010809 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010810{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020010811 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020010812 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010813 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010814 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010815 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010816 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010817 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010818
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010819 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010820
Daniel Vettere143a212013-07-04 12:01:15 +020010821 pipe_config->cpu_transcoder =
10822 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010823
Imre Deak2960bc92013-07-30 13:36:32 +030010824 /*
10825 * Sanitize sync polarity flags based on requested ones. If neither
10826 * positive or negative polarity is requested, treat this as meaning
10827 * negative polarity.
10828 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010829 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010830 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010831 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010832
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010833 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010834 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010835 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010836
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010837 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10838 pipe_config);
10839 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010840 goto fail;
10841
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010842 /*
10843 * Determine the real pipe dimensions. Note that stereo modes can
10844 * increase the actual pipe size due to the frame doubling and
10845 * insertion of additional space for blanks between the frame. This
10846 * is stored in the crtc timings. We use the requested mode to do this
10847 * computation to clearly distinguish it from the adjusted mode, which
10848 * can be changed by the connectors in the below retry loop.
10849 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010010850 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010851 &pipe_config->pipe_src_w,
10852 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010853
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010854 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010855 if (connector_state->crtc != crtc)
10856 continue;
10857
10858 encoder = to_intel_encoder(connector_state->best_encoder);
10859
Ville Syrjäläe25148d2016-06-22 21:57:09 +030010860 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10861 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10862 goto fail;
10863 }
10864
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010865 /*
10866 * Determine output_types before calling the .compute_config()
10867 * hooks so that the hooks can use this information safely.
10868 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010869 if (encoder->compute_output_type)
10870 pipe_config->output_types |=
10871 BIT(encoder->compute_output_type(encoder, pipe_config,
10872 connector_state));
10873 else
10874 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030010875 }
10876
Daniel Vettere29c22c2013-02-21 00:00:16 +010010877encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010878 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010879 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010880 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010881
Daniel Vetter135c81b2013-07-21 21:37:09 +020010882 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010883 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10884 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010885
Daniel Vetter7758a112012-07-08 19:40:39 +020010886 /* Pass our mode to the connectors and the CRTC to give them a chance to
10887 * adjust it according to limitations or connector properties, and also
10888 * a chance to reject the mode entirely.
10889 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010890 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010891 if (connector_state->crtc != crtc)
10892 continue;
10893
10894 encoder = to_intel_encoder(connector_state->best_encoder);
10895
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020010896 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020010897 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010898 goto fail;
10899 }
10900 }
10901
Daniel Vetterff9a6752013-06-01 17:16:21 +020010902 /* Set default port clock if not overwritten by the encoder. Needs to be
10903 * done afterwards in case the encoder adjusts the mode. */
10904 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010905 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010906 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010907
Daniel Vettera43f6e02013-06-07 23:10:32 +020010908 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010909 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010910 DRM_DEBUG_KMS("CRTC fixup failed\n");
10911 goto fail;
10912 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010913
10914 if (ret == RETRY) {
10915 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10916 ret = -EINVAL;
10917 goto fail;
10918 }
10919
10920 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10921 retry = false;
10922 goto encoder_retry;
10923 }
10924
Daniel Vettere8fa4272015-08-12 11:43:34 +020010925 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080010926 * only enable it on 6bpc panels and when its not a compliance
10927 * test requesting 6bpc video pattern.
10928 */
10929 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10930 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020010931 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010932 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010933
Daniel Vetter7758a112012-07-08 19:40:39 +020010934fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030010935 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020010936}
10937
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010938static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020010939intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010940{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030010941 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010942 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020010943 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010944
Ville Syrjälä76688512014-01-10 11:28:06 +020010945 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010946 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10947 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020010948
Maarten Lankhorst61067a52015-09-23 16:29:36 +020010949 /*
10950 * Update legacy state to satisfy fbc code. This can
10951 * be removed when fbc uses the atomic state.
10952 */
10953 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
10954 struct drm_plane_state *plane_state = crtc->primary->state;
10955
10956 crtc->primary->fb = plane_state->fb;
10957 crtc->x = plane_state->src_x >> 16;
10958 crtc->y = plane_state->src_y >> 16;
10959 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020010960 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020010961}
10962
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010963static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010964{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010965 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010966
10967 if (clock1 == clock2)
10968 return true;
10969
10970 if (!clock1 || !clock2)
10971 return false;
10972
10973 diff = abs(clock1 - clock2);
10974
10975 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10976 return true;
10977
10978 return false;
10979}
10980
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010981static bool
10982intel_compare_m_n(unsigned int m, unsigned int n,
10983 unsigned int m2, unsigned int n2,
10984 bool exact)
10985{
10986 if (m == m2 && n == n2)
10987 return true;
10988
10989 if (exact || !m || !n || !m2 || !n2)
10990 return false;
10991
10992 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
10993
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010994 if (n > n2) {
10995 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020010996 m2 <<= 1;
10997 n2 <<= 1;
10998 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010010999 } else if (n < n2) {
11000 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011001 m <<= 1;
11002 n <<= 1;
11003 }
11004 }
11005
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011006 if (n != n2)
11007 return false;
11008
11009 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011010}
11011
11012static bool
11013intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11014 struct intel_link_m_n *m2_n2,
11015 bool adjust)
11016{
11017 if (m_n->tu == m2_n2->tu &&
11018 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11019 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11020 intel_compare_m_n(m_n->link_m, m_n->link_n,
11021 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11022 if (adjust)
11023 *m2_n2 = *m_n;
11024
11025 return true;
11026 }
11027
11028 return false;
11029}
11030
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011031static void __printf(3, 4)
11032pipe_config_err(bool adjust, const char *name, const char *format, ...)
11033{
11034 char *level;
11035 unsigned int category;
11036 struct va_format vaf;
11037 va_list args;
11038
11039 if (adjust) {
11040 level = KERN_DEBUG;
11041 category = DRM_UT_KMS;
11042 } else {
11043 level = KERN_ERR;
11044 category = DRM_UT_NONE;
11045 }
11046
11047 va_start(args, format);
11048 vaf.fmt = format;
11049 vaf.va = &args;
11050
11051 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11052
11053 va_end(args);
11054}
11055
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011056static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011057intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011058 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011059 struct intel_crtc_state *pipe_config,
11060 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011061{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011062 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011063 bool fixup_inherited = adjust &&
11064 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11065 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011066
Daniel Vetter66e985c2013-06-05 13:34:20 +020011067#define PIPE_CONF_CHECK_X(name) \
11068 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011069 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011070 "(expected 0x%08x, found 0x%08x)\n", \
11071 current_config->name, \
11072 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011073 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011074 }
11075
Daniel Vetter08a24032013-04-19 11:25:34 +020011076#define PIPE_CONF_CHECK_I(name) \
11077 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011078 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011079 "(expected %i, found %i)\n", \
11080 current_config->name, \
11081 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011082 ret = false; \
11083 }
11084
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011085#define PIPE_CONF_CHECK_BOOL(name) \
11086 if (current_config->name != pipe_config->name) { \
11087 pipe_config_err(adjust, __stringify(name), \
11088 "(expected %s, found %s)\n", \
11089 yesno(current_config->name), \
11090 yesno(pipe_config->name)); \
11091 ret = false; \
11092 }
11093
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011094/*
11095 * Checks state where we only read out the enabling, but not the entire
11096 * state itself (like full infoframes or ELD for audio). These states
11097 * require a full modeset on bootup to fix up.
11098 */
11099#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11100 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11101 PIPE_CONF_CHECK_BOOL(name); \
11102 } else { \
11103 pipe_config_err(adjust, __stringify(name), \
11104 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11105 yesno(current_config->name), \
11106 yesno(pipe_config->name)); \
11107 ret = false; \
11108 }
11109
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011110#define PIPE_CONF_CHECK_P(name) \
11111 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011112 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011113 "(expected %p, found %p)\n", \
11114 current_config->name, \
11115 pipe_config->name); \
11116 ret = false; \
11117 }
11118
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011119#define PIPE_CONF_CHECK_M_N(name) \
11120 if (!intel_compare_link_m_n(&current_config->name, \
11121 &pipe_config->name,\
11122 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011123 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011124 "(expected tu %i gmch %i/%i link %i/%i, " \
11125 "found tu %i, gmch %i/%i link %i/%i)\n", \
11126 current_config->name.tu, \
11127 current_config->name.gmch_m, \
11128 current_config->name.gmch_n, \
11129 current_config->name.link_m, \
11130 current_config->name.link_n, \
11131 pipe_config->name.tu, \
11132 pipe_config->name.gmch_m, \
11133 pipe_config->name.gmch_n, \
11134 pipe_config->name.link_m, \
11135 pipe_config->name.link_n); \
11136 ret = false; \
11137 }
11138
Daniel Vetter55c561a2016-03-30 11:34:36 +020011139/* This is required for BDW+ where there is only one set of registers for
11140 * switching between high and low RR.
11141 * This macro can be used whenever a comparison has to be made between one
11142 * hw state and multiple sw state variables.
11143 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011144#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11145 if (!intel_compare_link_m_n(&current_config->name, \
11146 &pipe_config->name, adjust) && \
11147 !intel_compare_link_m_n(&current_config->alt_name, \
11148 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011149 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011150 "(expected tu %i gmch %i/%i link %i/%i, " \
11151 "or tu %i gmch %i/%i link %i/%i, " \
11152 "found tu %i, gmch %i/%i link %i/%i)\n", \
11153 current_config->name.tu, \
11154 current_config->name.gmch_m, \
11155 current_config->name.gmch_n, \
11156 current_config->name.link_m, \
11157 current_config->name.link_n, \
11158 current_config->alt_name.tu, \
11159 current_config->alt_name.gmch_m, \
11160 current_config->alt_name.gmch_n, \
11161 current_config->alt_name.link_m, \
11162 current_config->alt_name.link_n, \
11163 pipe_config->name.tu, \
11164 pipe_config->name.gmch_m, \
11165 pipe_config->name.gmch_n, \
11166 pipe_config->name.link_m, \
11167 pipe_config->name.link_n); \
11168 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011169 }
11170
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011171#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11172 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011173 pipe_config_err(adjust, __stringify(name), \
11174 "(%x) (expected %i, found %i)\n", \
11175 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011176 current_config->name & (mask), \
11177 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011178 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011179 }
11180
Ville Syrjälä5e550652013-09-06 23:29:07 +030011181#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11182 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011183 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011184 "(expected %i, found %i)\n", \
11185 current_config->name, \
11186 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011187 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011188 }
11189
Daniel Vetterbb760062013-06-06 14:55:52 +020011190#define PIPE_CONF_QUIRK(quirk) \
11191 ((current_config->quirks | pipe_config->quirks) & (quirk))
11192
Daniel Vettereccb1402013-05-22 00:50:22 +020011193 PIPE_CONF_CHECK_I(cpu_transcoder);
11194
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011195 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011196 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011197 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011198
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011199 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011200 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011201
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011202 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011203 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011204
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011205 if (current_config->has_drrs)
11206 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11207 } else
11208 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011209
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011210 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011211
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011212 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11213 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11214 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11215 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11216 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11217 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011218
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011219 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11220 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11221 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11222 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11223 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11224 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011225
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011226 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011227 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011228 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011229 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011230 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011231
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011232 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11233 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011234 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011235 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011236
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011237 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011238
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011239 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011240 DRM_MODE_FLAG_INTERLACE);
11241
Daniel Vetterbb760062013-06-06 14:55:52 +020011242 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011243 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011244 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011245 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011246 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011247 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011248 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011249 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011250 DRM_MODE_FLAG_NVSYNC);
11251 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011252
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011253 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011254 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011255 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011256 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011257 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011258
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011259 if (!adjust) {
11260 PIPE_CONF_CHECK_I(pipe_src_w);
11261 PIPE_CONF_CHECK_I(pipe_src_h);
11262
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011263 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011264 if (current_config->pch_pfit.enabled) {
11265 PIPE_CONF_CHECK_X(pch_pfit.pos);
11266 PIPE_CONF_CHECK_X(pch_pfit.size);
11267 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011268
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011269 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011270 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011271 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011272
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011273 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011274
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011275 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011276 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011277 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011278 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11279 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011280 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011281 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011282 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11283 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11284 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011285 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11286 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11287 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11288 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11289 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11290 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11291 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11292 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11293 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11294 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11295 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11296 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011297
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011298 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11299 PIPE_CONF_CHECK_X(dsi_pll.div);
11300
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011301 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011302 PIPE_CONF_CHECK_I(pipe_bpp);
11303
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011304 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011305 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011306
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011307 PIPE_CONF_CHECK_I(min_voltage_level);
11308
Daniel Vetter66e985c2013-06-05 13:34:20 +020011309#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011310#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011311#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011312#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011313#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011314#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011315#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011316#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011317
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011318 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011319}
11320
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011321static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11322 const struct intel_crtc_state *pipe_config)
11323{
11324 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011325 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011326 &pipe_config->fdi_m_n);
11327 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11328
11329 /*
11330 * FDI already provided one idea for the dotclock.
11331 * Yell if the encoder disagrees.
11332 */
11333 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11334 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11335 fdi_dotclock, dotclock);
11336 }
11337}
11338
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011339static void verify_wm_state(struct drm_crtc *crtc,
11340 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011341{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011342 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011343 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011344 struct skl_pipe_wm hw_wm, *sw_wm;
11345 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11346 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11348 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011349 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011350
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011351 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011352 return;
11353
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011354 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011355 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011356
Damien Lespiau08db6652014-11-04 17:06:52 +000011357 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11358 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11359
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011360 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011361 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011362 hw_plane_wm = &hw_wm.planes[plane];
11363 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011364
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011365 /* Watermarks */
11366 for (level = 0; level <= max_level; level++) {
11367 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11368 &sw_plane_wm->wm[level]))
11369 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011370
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011371 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11372 pipe_name(pipe), plane + 1, level,
11373 sw_plane_wm->wm[level].plane_en,
11374 sw_plane_wm->wm[level].plane_res_b,
11375 sw_plane_wm->wm[level].plane_res_l,
11376 hw_plane_wm->wm[level].plane_en,
11377 hw_plane_wm->wm[level].plane_res_b,
11378 hw_plane_wm->wm[level].plane_res_l);
11379 }
11380
11381 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11382 &sw_plane_wm->trans_wm)) {
11383 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11384 pipe_name(pipe), plane + 1,
11385 sw_plane_wm->trans_wm.plane_en,
11386 sw_plane_wm->trans_wm.plane_res_b,
11387 sw_plane_wm->trans_wm.plane_res_l,
11388 hw_plane_wm->trans_wm.plane_en,
11389 hw_plane_wm->trans_wm.plane_res_b,
11390 hw_plane_wm->trans_wm.plane_res_l);
11391 }
11392
11393 /* DDB */
11394 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11395 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11396
11397 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011398 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011399 pipe_name(pipe), plane + 1,
11400 sw_ddb_entry->start, sw_ddb_entry->end,
11401 hw_ddb_entry->start, hw_ddb_entry->end);
11402 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011403 }
11404
Lyude27082492016-08-24 07:48:10 +020011405 /*
11406 * cursor
11407 * If the cursor plane isn't active, we may not have updated it's ddb
11408 * allocation. In that case since the ddb allocation will be updated
11409 * once the plane becomes visible, we can skip this check
11410 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011411 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011412 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11413 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011414
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011415 /* Watermarks */
11416 for (level = 0; level <= max_level; level++) {
11417 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11418 &sw_plane_wm->wm[level]))
11419 continue;
11420
11421 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11422 pipe_name(pipe), level,
11423 sw_plane_wm->wm[level].plane_en,
11424 sw_plane_wm->wm[level].plane_res_b,
11425 sw_plane_wm->wm[level].plane_res_l,
11426 hw_plane_wm->wm[level].plane_en,
11427 hw_plane_wm->wm[level].plane_res_b,
11428 hw_plane_wm->wm[level].plane_res_l);
11429 }
11430
11431 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11432 &sw_plane_wm->trans_wm)) {
11433 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11434 pipe_name(pipe),
11435 sw_plane_wm->trans_wm.plane_en,
11436 sw_plane_wm->trans_wm.plane_res_b,
11437 sw_plane_wm->trans_wm.plane_res_l,
11438 hw_plane_wm->trans_wm.plane_en,
11439 hw_plane_wm->trans_wm.plane_res_b,
11440 hw_plane_wm->trans_wm.plane_res_l);
11441 }
11442
11443 /* DDB */
11444 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11445 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11446
11447 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011448 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011449 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011450 sw_ddb_entry->start, sw_ddb_entry->end,
11451 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011452 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011453 }
11454}
11455
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011456static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011457verify_connector_state(struct drm_device *dev,
11458 struct drm_atomic_state *state,
11459 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011460{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011461 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011462 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011463 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011464
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011465 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011466 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011467 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011468
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011469 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011470 continue;
11471
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011472 if (crtc)
11473 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11474
11475 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011476
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011477 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011478 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011479 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011480}
11481
11482static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011483verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011484{
11485 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011486 struct drm_connector *connector;
11487 struct drm_connector_state *old_conn_state, *new_conn_state;
11488 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011489
Damien Lespiaub2784e12014-08-05 11:29:37 +010011490 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011491 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011492 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011493
11494 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11495 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011496 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011497
Daniel Vetter86b04262017-03-01 10:52:26 +010011498 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11499 new_conn_state, i) {
11500 if (old_conn_state->best_encoder == &encoder->base)
11501 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011502
Daniel Vetter86b04262017-03-01 10:52:26 +010011503 if (new_conn_state->best_encoder != &encoder->base)
11504 continue;
11505 found = enabled = true;
11506
11507 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011508 encoder->base.crtc,
11509 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011510 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011511
11512 if (!found)
11513 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011514
Rob Clarke2c719b2014-12-15 13:56:32 -050011515 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011516 "encoder's enabled state mismatch "
11517 "(expected %i, found %i)\n",
11518 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011519
11520 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011521 bool active;
11522
11523 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011524 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011525 "encoder detached but still enabled on pipe %c.\n",
11526 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011527 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011528 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011529}
11530
11531static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011532verify_crtc_state(struct drm_crtc *crtc,
11533 struct drm_crtc_state *old_crtc_state,
11534 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011535{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011536 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011537 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011538 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11540 struct intel_crtc_state *pipe_config, *sw_config;
11541 struct drm_atomic_state *old_state;
11542 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011543
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011544 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011545 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011546 pipe_config = to_intel_crtc_state(old_crtc_state);
11547 memset(pipe_config, 0, sizeof(*pipe_config));
11548 pipe_config->base.crtc = crtc;
11549 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011550
Ville Syrjälä78108b72016-05-27 20:59:19 +030011551 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011552
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011553 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011554
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011555 /* we keep both pipes enabled on 830 */
11556 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011557 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011558
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011559 I915_STATE_WARN(new_crtc_state->active != active,
11560 "crtc active state doesn't match with hw state "
11561 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011562
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011563 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11564 "transitional active state does not match atomic hw state "
11565 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011566
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011567 for_each_encoder_on_crtc(dev, crtc, encoder) {
11568 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011569
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011570 active = encoder->get_hw_state(encoder, &pipe);
11571 I915_STATE_WARN(active != new_crtc_state->active,
11572 "[ENCODER:%i] active %i with crtc active %i\n",
11573 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011574
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011575 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11576 "Encoder connected to wrong pipe %c\n",
11577 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011578
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011579 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011580 encoder->get_config(encoder, pipe_config);
11581 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011582
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011583 intel_crtc_compute_pixel_rate(pipe_config);
11584
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011585 if (!new_crtc_state->active)
11586 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011587
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011588 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011589
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011590 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011591 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011592 pipe_config, false)) {
11593 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11594 intel_dump_pipe_config(intel_crtc, pipe_config,
11595 "[hw state]");
11596 intel_dump_pipe_config(intel_crtc, sw_config,
11597 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011598 }
11599}
11600
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011601static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011602verify_single_dpll_state(struct drm_i915_private *dev_priv,
11603 struct intel_shared_dpll *pll,
11604 struct drm_crtc *crtc,
11605 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011606{
11607 struct intel_dpll_hw_state dpll_hw_state;
11608 unsigned crtc_mask;
11609 bool active;
11610
11611 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11612
11613 DRM_DEBUG_KMS("%s\n", pll->name);
11614
11615 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11616
11617 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11618 I915_STATE_WARN(!pll->on && pll->active_mask,
11619 "pll in active use but not on in sw tracking\n");
11620 I915_STATE_WARN(pll->on && !pll->active_mask,
11621 "pll is on but not used by any active crtc\n");
11622 I915_STATE_WARN(pll->on != active,
11623 "pll on state mismatch (expected %i, found %i)\n",
11624 pll->on, active);
11625 }
11626
11627 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011628 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011629 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011630 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011631
11632 return;
11633 }
11634
11635 crtc_mask = 1 << drm_crtc_index(crtc);
11636
11637 if (new_state->active)
11638 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11639 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11640 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11641 else
11642 I915_STATE_WARN(pll->active_mask & crtc_mask,
11643 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11644 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11645
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011646 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011647 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011648 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011649
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011650 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011651 &dpll_hw_state,
11652 sizeof(dpll_hw_state)),
11653 "pll hw state mismatch\n");
11654}
11655
11656static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011657verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11658 struct drm_crtc_state *old_crtc_state,
11659 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011660{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011661 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011662 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11663 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11664
11665 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011666 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011667
11668 if (old_state->shared_dpll &&
11669 old_state->shared_dpll != new_state->shared_dpll) {
11670 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11671 struct intel_shared_dpll *pll = old_state->shared_dpll;
11672
11673 I915_STATE_WARN(pll->active_mask & crtc_mask,
11674 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11675 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011676 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011677 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11678 pipe_name(drm_crtc_index(crtc)));
11679 }
11680}
11681
11682static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011683intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011684 struct drm_atomic_state *state,
11685 struct drm_crtc_state *old_state,
11686 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011687{
Daniel Vetter5a21b662016-05-24 17:13:53 +020011688 if (!needs_modeset(new_state) &&
11689 !to_intel_crtc_state(new_state)->update_pipe)
11690 return;
11691
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011692 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011693 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011694 verify_crtc_state(crtc, old_state, new_state);
11695 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011696}
11697
11698static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011699verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011700{
Chris Wilsonfac5e232016-07-04 11:34:36 +010011701 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011702 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011703
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011704 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011705 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011706}
Daniel Vetter53589012013-06-05 13:34:16 +020011707
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011708static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011709intel_modeset_verify_disabled(struct drm_device *dev,
11710 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011711{
Daniel Vetter86b04262017-03-01 10:52:26 +010011712 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011713 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011714 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020011715}
11716
Ville Syrjälä80715b22014-05-15 20:23:23 +030011717static void update_scanline_offset(struct intel_crtc *crtc)
11718{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011719 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011720
11721 /*
11722 * The scanline counter increments at the leading edge of hsync.
11723 *
11724 * On most platforms it starts counting from vtotal-1 on the
11725 * first active line. That means the scanline counter value is
11726 * always one less than what we would expect. Ie. just after
11727 * start of vblank, which also occurs at start of hsync (on the
11728 * last active line), the scanline counter will read vblank_start-1.
11729 *
11730 * On gen2 the scanline counter starts counting from 1 instead
11731 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11732 * to keep the value positive), instead of adding one.
11733 *
11734 * On HSW+ the behaviour of the scanline counter depends on the output
11735 * type. For DP ports it behaves like most other platforms, but on HDMI
11736 * there's an extra 1 line difference. So we need to add two instead of
11737 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020011738 *
11739 * On VLV/CHV DSI the scanline counter would appear to increment
11740 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11741 * that means we can't tell whether we're in vblank or not while
11742 * we're on that particular line. We must still set scanline_offset
11743 * to 1 so that the vblank timestamps come out correct when we query
11744 * the scanline counter from within the vblank interrupt handler.
11745 * However if queried just before the start of vblank we'll get an
11746 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030011747 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011748 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030011749 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011750 int vtotal;
11751
Ville Syrjälä124abe02015-09-08 13:40:45 +030011752 vtotal = adjusted_mode->crtc_vtotal;
11753 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030011754 vtotal /= 2;
11755
11756 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011757 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030011758 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011759 crtc->scanline_offset = 2;
11760 } else
11761 crtc->scanline_offset = 1;
11762}
11763
Maarten Lankhorstad421372015-06-15 12:33:42 +020011764static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011765{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011766 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011767 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011768 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011769 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011770 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011771
11772 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020011773 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011774
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011775 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011777 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011778 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011779
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011780 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011781 continue;
11782
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011783 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011784
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011785 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010011786 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011787
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020011788 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011789 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011790}
11791
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011792/*
11793 * This implements the workaround described in the "notes" section of the mode
11794 * set sequence documentation. When going from no pipes or single pipe to
11795 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11796 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11797 */
11798static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11799{
11800 struct drm_crtc_state *crtc_state;
11801 struct intel_crtc *intel_crtc;
11802 struct drm_crtc *crtc;
11803 struct intel_crtc_state *first_crtc_state = NULL;
11804 struct intel_crtc_state *other_crtc_state = NULL;
11805 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11806 int i;
11807
11808 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011809 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011810 intel_crtc = to_intel_crtc(crtc);
11811
11812 if (!crtc_state->active || !needs_modeset(crtc_state))
11813 continue;
11814
11815 if (first_crtc_state) {
11816 other_crtc_state = to_intel_crtc_state(crtc_state);
11817 break;
11818 } else {
11819 first_crtc_state = to_intel_crtc_state(crtc_state);
11820 first_pipe = intel_crtc->pipe;
11821 }
11822 }
11823
11824 /* No workaround needed? */
11825 if (!first_crtc_state)
11826 return 0;
11827
11828 /* w/a possibly needed, check how many crtc's are already enabled. */
11829 for_each_intel_crtc(state->dev, intel_crtc) {
11830 struct intel_crtc_state *pipe_config;
11831
11832 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11833 if (IS_ERR(pipe_config))
11834 return PTR_ERR(pipe_config);
11835
11836 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11837
11838 if (!pipe_config->base.active ||
11839 needs_modeset(&pipe_config->base))
11840 continue;
11841
11842 /* 2 or more enabled crtcs means no need for w/a */
11843 if (enabled_pipe != INVALID_PIPE)
11844 return 0;
11845
11846 enabled_pipe = intel_crtc->pipe;
11847 }
11848
11849 if (enabled_pipe != INVALID_PIPE)
11850 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11851 else if (other_crtc_state)
11852 other_crtc_state->hsw_workaround_pipe = first_pipe;
11853
11854 return 0;
11855}
11856
Ville Syrjälä8d965612016-11-14 18:35:10 +020011857static int intel_lock_all_pipes(struct drm_atomic_state *state)
11858{
11859 struct drm_crtc *crtc;
11860
11861 /* Add all pipes to the state */
11862 for_each_crtc(state->dev, crtc) {
11863 struct drm_crtc_state *crtc_state;
11864
11865 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11866 if (IS_ERR(crtc_state))
11867 return PTR_ERR(crtc_state);
11868 }
11869
11870 return 0;
11871}
11872
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011873static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11874{
11875 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011876
Ville Syrjälä8d965612016-11-14 18:35:10 +020011877 /*
11878 * Add all pipes to the state, and force
11879 * a modeset on all the active ones.
11880 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011881 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011882 struct drm_crtc_state *crtc_state;
11883 int ret;
11884
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011885 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11886 if (IS_ERR(crtc_state))
11887 return PTR_ERR(crtc_state);
11888
11889 if (!crtc_state->active || needs_modeset(crtc_state))
11890 continue;
11891
11892 crtc_state->mode_changed = true;
11893
11894 ret = drm_atomic_add_affected_connectors(state, crtc);
11895 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011896 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011897
11898 ret = drm_atomic_add_affected_planes(state, crtc);
11899 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011900 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011901 }
11902
Ville Syrjälä9780aad2016-11-14 18:35:11 +020011903 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011904}
11905
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020011906static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011907{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011908 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010011909 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011910 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011911 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011912 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011913
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011914 if (!check_digital_port_conflicts(state)) {
11915 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11916 return -EINVAL;
11917 }
11918
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011919 intel_state->modeset = true;
11920 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011921 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11922 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011923
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011924 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11925 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011926 intel_state->active_crtcs |= 1 << i;
11927 else
11928 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070011929
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011930 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070011931 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011932 }
11933
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011934 /*
11935 * See if the config requires any additional preparation, e.g.
11936 * to adjust global state with pipes off. We need to do this
11937 * here so we can get the modeset_pipe updated config for the new
11938 * mode set on this crtc. For other crtcs we need to use the
11939 * adjusted_mode bits in the crtc directly.
11940 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011941 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030011942 ret = dev_priv->display.modeset_calc_cdclk(state);
11943 if (ret < 0)
11944 return ret;
11945
Ville Syrjälä8d965612016-11-14 18:35:10 +020011946 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011947 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020011948 * holding all the crtc locks, even if we don't end up
11949 * touching the hardware
11950 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011951 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11952 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011953 ret = intel_lock_all_pipes(state);
11954 if (ret < 0)
11955 return ret;
11956 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020011957
Ville Syrjälä8d965612016-11-14 18:35:10 +020011958 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030011959 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11960 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020011961 ret = intel_modeset_all_pipes(state);
11962 if (ret < 0)
11963 return ret;
11964 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010011965
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011966 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11967 intel_state->cdclk.logical.cdclk,
11968 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011969 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
11970 intel_state->cdclk.logical.voltage_level,
11971 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011972 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020011973 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020011974 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011975
Maarten Lankhorstad421372015-06-15 12:33:42 +020011976 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011977
Maarten Lankhorst565602d2015-12-10 12:33:57 +010011978 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020011979 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020011980
Maarten Lankhorstad421372015-06-15 12:33:42 +020011981 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030011982}
11983
Matt Roperaa363132015-09-24 15:53:18 -070011984/*
11985 * Handle calculation of various watermark data at the end of the atomic check
11986 * phase. The code here should be run after the per-crtc and per-plane 'check'
11987 * handlers to ensure that all derived state has been updated.
11988 */
Matt Roper55994c22016-05-12 07:06:08 -070011989static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070011990{
11991 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070011992 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070011993
11994 /* Is there platform-specific watermark information to calculate? */
11995 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070011996 return dev_priv->display.compute_global_watermarks(state);
11997
11998 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070011999}
12000
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012001/**
12002 * intel_atomic_check - validate state object
12003 * @dev: drm device
12004 * @state: state to validate
12005 */
12006static int intel_atomic_check(struct drm_device *dev,
12007 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012008{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012009 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012010 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012011 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012012 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012013 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012014 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012015
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012016 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012017 if (ret)
12018 return ret;
12019
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012020 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012021 struct intel_crtc_state *pipe_config =
12022 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012023
12024 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012025 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012026 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012027
Daniel Vetter26495482015-07-15 14:15:52 +020012028 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012029 continue;
12030
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012031 if (!crtc_state->enable) {
12032 any_ms = true;
12033 continue;
12034 }
12035
Daniel Vetter26495482015-07-15 14:15:52 +020012036 /* FIXME: For only active_changed we shouldn't need to do any
12037 * state recomputation at all. */
12038
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012039 ret = drm_atomic_add_affected_connectors(state, crtc);
12040 if (ret)
12041 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012042
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012043 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012044 if (ret) {
12045 intel_dump_pipe_config(to_intel_crtc(crtc),
12046 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012047 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012048 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012049
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012050 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012051 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012052 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012053 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012054 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012055 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012056 }
12057
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012058 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012059 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012060
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012061 ret = drm_atomic_add_affected_planes(state, crtc);
12062 if (ret)
12063 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012064
Daniel Vetter26495482015-07-15 14:15:52 +020012065 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12066 needs_modeset(crtc_state) ?
12067 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012068 }
12069
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012070 if (any_ms) {
12071 ret = intel_modeset_checks(state);
12072
12073 if (ret)
12074 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012075 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012076 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012077 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012078
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012079 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012080 if (ret)
12081 return ret;
12082
Ville Syrjälädd576022017-11-17 21:19:14 +020012083 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012084 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012085}
12086
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012087static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012088 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012089{
Chris Wilsonfd700752017-07-26 17:00:36 +010012090 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012091}
12092
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012093u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12094{
12095 struct drm_device *dev = crtc->base.dev;
12096
12097 if (!dev->max_vblank_count)
Daniel Vetterca814b22017-05-24 16:51:47 +020012098 return drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012099
12100 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12101}
12102
Lyude896e5bb2016-08-24 07:48:09 +020012103static void intel_update_crtc(struct drm_crtc *crtc,
12104 struct drm_atomic_state *state,
12105 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012106 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012107{
12108 struct drm_device *dev = crtc->dev;
12109 struct drm_i915_private *dev_priv = to_i915(dev);
12110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012111 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12112 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012113
12114 if (modeset) {
12115 update_scanline_offset(intel_crtc);
12116 dev_priv->display.crtc_enable(pipe_config, state);
12117 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012118 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12119 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012120 }
12121
12122 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12123 intel_fbc_enable(
12124 intel_crtc, pipe_config,
12125 to_intel_plane_state(crtc->primary->state));
12126 }
12127
12128 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012129}
12130
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012131static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012132{
12133 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012134 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012135 int i;
12136
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012137 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12138 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012139 continue;
12140
12141 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012142 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012143 }
12144}
12145
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012146static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012147{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012148 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012149 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12150 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012151 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012152 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012153 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012154 unsigned int updated = 0;
12155 bool progress;
12156 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012157 int i;
12158
12159 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12160
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012161 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012162 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012163 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012164 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012165
12166 /*
12167 * Whenever the number of active pipes changes, we need to make sure we
12168 * update the pipes in the right order so that their ddb allocations
12169 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12170 * cause pipe underruns and other bad stuff.
12171 */
12172 do {
Lyude27082492016-08-24 07:48:10 +020012173 progress = false;
12174
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012175 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012176 bool vbl_wait = false;
12177 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012178
12179 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012180 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012181 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012182
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012183 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012184 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012185
Mika Kahola2b685042017-10-10 13:17:03 +030012186 if (skl_ddb_allocation_overlaps(dev_priv,
12187 entries,
12188 &cstate->wm.skl.ddb,
12189 i))
Lyude27082492016-08-24 07:48:10 +020012190 continue;
12191
12192 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012193 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012194
12195 /*
12196 * If this is an already active pipe, it's DDB changed,
12197 * and this isn't the last pipe that needs updating
12198 * then we need to wait for a vblank to pass for the
12199 * new ddb allocation to take effect.
12200 */
Lyudece0ba282016-09-15 10:46:35 -040012201 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012202 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012203 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012204 intel_state->wm_results.dirty_pipes != updated)
12205 vbl_wait = true;
12206
12207 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012208 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012209
12210 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012211 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012212
12213 progress = true;
12214 }
12215 } while (progress);
12216}
12217
Chris Wilsonba318c62017-02-02 20:47:41 +000012218static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12219{
12220 struct intel_atomic_state *state, *next;
12221 struct llist_node *freed;
12222
12223 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12224 llist_for_each_entry_safe(state, next, freed, freed)
12225 drm_atomic_state_put(&state->base);
12226}
12227
12228static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12229{
12230 struct drm_i915_private *dev_priv =
12231 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12232
12233 intel_atomic_helper_free_state(dev_priv);
12234}
12235
Daniel Vetter9db529a2017-08-08 10:08:28 +020012236static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12237{
12238 struct wait_queue_entry wait_fence, wait_reset;
12239 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12240
12241 init_wait_entry(&wait_fence, 0);
12242 init_wait_entry(&wait_reset, 0);
12243 for (;;) {
12244 prepare_to_wait(&intel_state->commit_ready.wait,
12245 &wait_fence, TASK_UNINTERRUPTIBLE);
12246 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12247 &wait_reset, TASK_UNINTERRUPTIBLE);
12248
12249
12250 if (i915_sw_fence_done(&intel_state->commit_ready)
12251 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12252 break;
12253
12254 schedule();
12255 }
12256 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12257 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12258}
12259
Daniel Vetter94f05022016-06-14 18:01:00 +020012260static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012261{
Daniel Vetter94f05022016-06-14 18:01:00 +020012262 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012263 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012264 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012265 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012266 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012267 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012268 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012269 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012270
Daniel Vetter9db529a2017-08-08 10:08:28 +020012271 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012272
Daniel Vetterea0000f2016-06-13 16:13:46 +020012273 drm_atomic_helper_wait_for_dependencies(state);
12274
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012275 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012276 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012277
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012278 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12280
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012281 if (needs_modeset(new_crtc_state) ||
12282 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012283
12284 put_domains[to_intel_crtc(crtc)->pipe] =
12285 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012286 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012287 }
12288
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012289 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012290 continue;
12291
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012292 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12293 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012294
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012295 if (old_crtc_state->active) {
12296 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012297 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012298 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012299 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012300 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012301
12302 /*
12303 * Underruns don't always raise
12304 * interrupts, so check manually.
12305 */
12306 intel_check_cpu_fifo_underruns(dev_priv);
12307 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012308
Ville Syrjälä21794812017-08-23 18:22:26 +030012309 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012310 /*
12311 * Make sure we don't call initial_watermarks
12312 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012313 *
12314 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012315 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012316 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012317 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012318 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012319 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012320 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012321 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012322
Daniel Vetterea9d7582012-07-10 10:42:52 +020012323 /* Only after disabling all output pipelines that will be changed can we
12324 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012325 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012326
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012327 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012328 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012329
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012330 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012331
Lyude656d1b82016-08-17 15:55:54 -040012332 /*
12333 * SKL workaround: bspec recommends we disable the SAGV when we
12334 * have more then one pipe enabled
12335 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012336 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012337 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012338
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012339 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012340 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012341
Lyude896e5bb2016-08-24 07:48:09 +020012342 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012343 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12344 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012345
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012346 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012347 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012348 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012349 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012350 spin_unlock_irq(&dev->event_lock);
12351
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012352 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012353 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012354 }
12355
Lyude896e5bb2016-08-24 07:48:09 +020012356 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012357 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012358
Daniel Vetter94f05022016-06-14 18:01:00 +020012359 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12360 * already, but still need the state for the delayed optimization. To
12361 * fix this:
12362 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12363 * - schedule that vblank worker _before_ calling hw_done
12364 * - at the start of commit_tail, cancel it _synchrously
12365 * - switch over to the vblank wait helper in the core after that since
12366 * we don't need out special handling any more.
12367 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012368 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012369
12370 /*
12371 * Now that the vblank has passed, we can go ahead and program the
12372 * optimal watermarks on platforms that need two-step watermark
12373 * programming.
12374 *
12375 * TODO: Move this (and other cleanup) to an async worker eventually.
12376 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012377 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12378 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012379
12380 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012381 dev_priv->display.optimize_watermarks(intel_state,
12382 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012383 }
12384
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012385 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012386 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12387
12388 if (put_domains[i])
12389 modeset_put_power_domains(dev_priv, put_domains[i]);
12390
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012391 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012392 }
12393
Paulo Zanoni56feca92016-09-22 18:00:28 -030012394 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012395 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012396
Daniel Vetter94f05022016-06-14 18:01:00 +020012397 drm_atomic_helper_commit_hw_done(state);
12398
Chris Wilsond5553c02017-05-04 12:55:08 +010012399 if (intel_state->modeset) {
12400 /* As one of the primary mmio accessors, KMS has a high
12401 * likelihood of triggering bugs in unclaimed access. After we
12402 * finish modesetting, see if an error has been flagged, and if
12403 * so enable debugging for the next modeset - and hope we catch
12404 * the culprit.
12405 */
12406 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012407 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012408 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012409
Daniel Vetter5a21b662016-05-24 17:13:53 +020012410 drm_atomic_helper_cleanup_planes(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012411
Daniel Vetterea0000f2016-06-13 16:13:46 +020012412 drm_atomic_helper_commit_cleanup_done(state);
12413
Chris Wilson08536952016-10-14 13:18:18 +010012414 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012415
Chris Wilsonba318c62017-02-02 20:47:41 +000012416 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012417}
12418
12419static void intel_atomic_commit_work(struct work_struct *work)
12420{
Chris Wilsonc004a902016-10-28 13:58:45 +010012421 struct drm_atomic_state *state =
12422 container_of(work, struct drm_atomic_state, commit_work);
12423
Daniel Vetter94f05022016-06-14 18:01:00 +020012424 intel_atomic_commit_tail(state);
12425}
12426
Chris Wilsonc004a902016-10-28 13:58:45 +010012427static int __i915_sw_fence_call
12428intel_atomic_commit_ready(struct i915_sw_fence *fence,
12429 enum i915_sw_fence_notify notify)
12430{
12431 struct intel_atomic_state *state =
12432 container_of(fence, struct intel_atomic_state, commit_ready);
12433
12434 switch (notify) {
12435 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012436 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012437 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012438 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012439 {
12440 struct intel_atomic_helper *helper =
12441 &to_i915(state->base.dev)->atomic_helper;
12442
12443 if (llist_add(&state->freed, &helper->free_list))
12444 schedule_work(&helper->free_work);
12445 break;
12446 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012447 }
12448
12449 return NOTIFY_DONE;
12450}
12451
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012452static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12453{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012454 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012455 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012456 int i;
12457
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012458 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012459 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012460 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012461 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012462}
12463
Daniel Vetter94f05022016-06-14 18:01:00 +020012464/**
12465 * intel_atomic_commit - commit validated state object
12466 * @dev: DRM device
12467 * @state: the top-level driver state object
12468 * @nonblock: nonblocking commit
12469 *
12470 * This function commits a top-level state object that has been validated
12471 * with drm_atomic_helper_check().
12472 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012473 * RETURNS
12474 * Zero for success or -errno.
12475 */
12476static int intel_atomic_commit(struct drm_device *dev,
12477 struct drm_atomic_state *state,
12478 bool nonblock)
12479{
12480 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012481 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012482 int ret = 0;
12483
Chris Wilsonc004a902016-10-28 13:58:45 +010012484 drm_atomic_state_get(state);
12485 i915_sw_fence_init(&intel_state->commit_ready,
12486 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012487
Ville Syrjälä440df932017-03-29 17:21:23 +030012488 /*
12489 * The intel_legacy_cursor_update() fast path takes care
12490 * of avoiding the vblank waits for simple cursor
12491 * movement and flips. For cursor on/off and size changes,
12492 * we want to perform the vblank waits so that watermark
12493 * updates happen during the correct frames. Gen9+ have
12494 * double buffered watermarks and so shouldn't need this.
12495 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012496 * Unset state->legacy_cursor_update before the call to
12497 * drm_atomic_helper_setup_commit() because otherwise
12498 * drm_atomic_helper_wait_for_flip_done() is a noop and
12499 * we get FIFO underruns because we didn't wait
12500 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012501 *
12502 * FIXME doing watermarks and fb cleanup from a vblank worker
12503 * (assuming we had any) would solve these problems.
12504 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012505 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12506 struct intel_crtc_state *new_crtc_state;
12507 struct intel_crtc *crtc;
12508 int i;
12509
12510 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12511 if (new_crtc_state->wm.need_postvbl_update ||
12512 new_crtc_state->update_wm_post)
12513 state->legacy_cursor_update = false;
12514 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012515
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012516 ret = intel_atomic_prepare_commit(dev, state);
12517 if (ret) {
12518 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12519 i915_sw_fence_commit(&intel_state->commit_ready);
12520 return ret;
12521 }
12522
12523 ret = drm_atomic_helper_setup_commit(state, nonblock);
12524 if (!ret)
12525 ret = drm_atomic_helper_swap_state(state, true);
12526
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012527 if (ret) {
12528 i915_sw_fence_commit(&intel_state->commit_ready);
12529
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012530 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012531 return ret;
12532 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012533 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012534 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012535 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012536
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012537 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012538 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12539 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012540 memcpy(dev_priv->min_voltage_level,
12541 intel_state->min_voltage_level,
12542 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012543 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012544 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12545 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012546 }
12547
Chris Wilson08536952016-10-14 13:18:18 +010012548 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012549 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012550
12551 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012552 if (nonblock)
12553 queue_work(system_unbound_wq, &state->commit_work);
12554 else
Daniel Vetter94f05022016-06-14 18:01:00 +020012555 intel_atomic_commit_tail(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012556
Mika Kuoppala75714942015-12-16 09:26:48 +020012557
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012558 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012559}
12560
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012561static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012562 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012563 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012564 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012565 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012566 .atomic_duplicate_state = intel_crtc_duplicate_state,
12567 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012568 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012569};
12570
Chris Wilson74d290f2017-08-17 13:37:06 +010012571struct wait_rps_boost {
12572 struct wait_queue_entry wait;
12573
12574 struct drm_crtc *crtc;
12575 struct drm_i915_gem_request *request;
12576};
12577
12578static int do_rps_boost(struct wait_queue_entry *_wait,
12579 unsigned mode, int sync, void *key)
12580{
12581 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12582 struct drm_i915_gem_request *rq = wait->request;
12583
12584 gen6_rps_boost(rq, NULL);
12585 i915_gem_request_put(rq);
12586
12587 drm_crtc_vblank_put(wait->crtc);
12588
12589 list_del(&wait->wait.entry);
12590 kfree(wait);
12591 return 1;
12592}
12593
12594static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12595 struct dma_fence *fence)
12596{
12597 struct wait_rps_boost *wait;
12598
12599 if (!dma_fence_is_i915(fence))
12600 return;
12601
12602 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12603 return;
12604
12605 if (drm_crtc_vblank_get(crtc))
12606 return;
12607
12608 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12609 if (!wait) {
12610 drm_crtc_vblank_put(crtc);
12611 return;
12612 }
12613
12614 wait->request = to_request(dma_fence_get(fence));
12615 wait->crtc = crtc;
12616
12617 wait->wait.func = do_rps_boost;
12618 wait->wait.flags = 0;
12619
12620 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12621}
12622
Matt Roper6beb8c232014-12-01 15:40:14 -080012623/**
12624 * intel_prepare_plane_fb - Prepare fb for usage on plane
12625 * @plane: drm plane to prepare for
12626 * @fb: framebuffer to prepare for presentation
12627 *
12628 * Prepares a framebuffer for usage on a display plane. Generally this
12629 * involves pinning the underlying object and updating the frontbuffer tracking
12630 * bits. Some older platforms need special physical address handling for
12631 * cursor planes.
12632 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012633 * Must be called with struct_mutex held.
12634 *
Matt Roper6beb8c232014-12-01 15:40:14 -080012635 * Returns 0 on success, negative error code on failure.
12636 */
12637int
12638intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012639 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012640{
Chris Wilsonc004a902016-10-28 13:58:45 +010012641 struct intel_atomic_state *intel_state =
12642 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000012643 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020012644 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080012645 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020012646 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010012647 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070012648
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012649 if (old_obj) {
12650 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010012651 drm_atomic_get_existing_crtc_state(new_state->state,
12652 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012653
12654 /* Big Hammer, we also need to ensure that any pending
12655 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12656 * current scanout is retired before unpinning the old
12657 * framebuffer. Note that we rely on userspace rendering
12658 * into the buffer attached to the pipe they are waiting
12659 * on. If not, userspace generates a GPU hang with IPEHR
12660 * point to the MI_WAIT_FOR_EVENT.
12661 *
12662 * This should only fail upon a hung GPU, in which case we
12663 * can safely continue.
12664 */
Chris Wilsonc004a902016-10-28 13:58:45 +010012665 if (needs_modeset(crtc_state)) {
12666 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12667 old_obj->resv, NULL,
12668 false, 0,
12669 GFP_KERNEL);
12670 if (ret < 0)
12671 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012672 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012673 }
12674
Chris Wilsonc004a902016-10-28 13:58:45 +010012675 if (new_state->fence) { /* explicit fencing */
12676 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12677 new_state->fence,
12678 I915_FENCE_TIMEOUT,
12679 GFP_KERNEL);
12680 if (ret < 0)
12681 return ret;
12682 }
12683
Chris Wilsonc37efb92016-06-17 08:28:47 +010012684 if (!obj)
12685 return 0;
12686
Chris Wilson4d3088c2017-07-26 17:00:38 +010012687 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012688 if (ret)
12689 return ret;
12690
Chris Wilson4d3088c2017-07-26 17:00:38 +010012691 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12692 if (ret) {
12693 i915_gem_object_unpin_pages(obj);
12694 return ret;
12695 }
12696
Chris Wilsonfd700752017-07-26 17:00:36 +010012697 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12698 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12699 const int align = intel_cursor_alignment(dev_priv);
12700
12701 ret = i915_gem_object_attach_phys(obj, align);
12702 } else {
12703 struct i915_vma *vma;
12704
12705 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12706 if (!IS_ERR(vma))
12707 to_intel_plane_state(new_state)->vma = vma;
12708 else
12709 ret = PTR_ERR(vma);
12710 }
12711
12712 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12713
12714 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010012715 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010012716 if (ret)
12717 return ret;
12718
Chris Wilsonc004a902016-10-28 13:58:45 +010012719 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010012720 struct dma_fence *fence;
12721
Chris Wilsonc004a902016-10-28 13:58:45 +010012722 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12723 obj->resv, NULL,
12724 false, I915_FENCE_TIMEOUT,
12725 GFP_KERNEL);
12726 if (ret < 0)
12727 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010012728
12729 fence = reservation_object_get_excl_rcu(obj->resv);
12730 if (fence) {
12731 add_rps_boost_after_vblank(new_state->crtc, fence);
12732 dma_fence_put(fence);
12733 }
12734 } else {
12735 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010012736 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012737
Chris Wilsond07f0e52016-10-28 13:58:44 +010012738 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080012739}
12740
Matt Roper38f3ce32014-12-02 07:45:25 -080012741/**
12742 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12743 * @plane: drm plane to clean up for
12744 * @fb: old framebuffer that was on plane
12745 *
12746 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012747 *
12748 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080012749 */
12750void
12751intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010012752 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012753{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012754 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080012755
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012756 /* Should only be called after a successful intel_prepare_plane_fb()! */
12757 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012758 if (vma) {
12759 mutex_lock(&plane->dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000012760 intel_unpin_fb_vma(vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010012761 mutex_unlock(&plane->dev->struct_mutex);
12762 }
Matt Roper465c1202014-05-29 08:06:54 -070012763}
12764
Chandra Konduru6156a452015-04-27 13:48:39 -070012765int
12766skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12767{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012768 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070012769 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012770 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070012771
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010012772 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070012773 return DRM_PLANE_HELPER_NO_SCALING;
12774
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012775 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070012776
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012777 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12778 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12779
Rodrigo Vivi43037c82017-10-03 15:31:42 -070012780 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012781 max_dotclk *= 2;
12782
12783 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070012784 return DRM_PLANE_HELPER_NO_SCALING;
12785
12786 /*
12787 * skl max scale is lower of:
12788 * close to 3 but not 3, -1 is for that purpose
12789 * or
12790 * cdclk/crtc_clock
12791 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020012792 max_scale = min((1 << 16) * 3 - 1,
12793 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070012794
12795 return max_scale;
12796}
12797
Matt Roper465c1202014-05-29 08:06:54 -070012798static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012799intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012800 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012801 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012802{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030012803 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080012804 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070012805 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020012806 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12807 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012808 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012809
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012810 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020012811 /* use scaler when colorkey is not required */
12812 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12813 min_scale = 1;
12814 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12815 }
Sonika Jindald8106362015-04-10 14:37:28 +053012816 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070012817 }
Sonika Jindald8106362015-04-10 14:37:28 +053012818
Daniel Vettercc926382016-08-15 10:41:47 +020012819 ret = drm_plane_helper_check_state(&state->base,
12820 &state->clip,
12821 min_scale, max_scale,
12822 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012823 if (ret)
12824 return ret;
12825
Daniel Vettercc926382016-08-15 10:41:47 +020012826 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012827 return 0;
12828
12829 if (INTEL_GEN(dev_priv) >= 9) {
12830 ret = skl_check_plane_surface(state);
12831 if (ret)
12832 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012833
12834 state->ctl = skl_plane_ctl(crtc_state, state);
12835 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020012836 ret = i9xx_check_plane_surface(state);
12837 if (ret)
12838 return ret;
12839
Ville Syrjäläa0864d52017-03-23 21:27:09 +020012840 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012841 }
12842
James Ausmus4036c782017-11-13 10:11:28 -080012843 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
12844 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
12845
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020012846 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012847}
12848
Daniel Vetter5a21b662016-05-24 17:13:53 +020012849static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12850 struct drm_crtc_state *old_crtc_state)
12851{
12852 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040012853 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012855 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012856 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012857 struct intel_atomic_state *old_intel_state =
12858 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012859 struct intel_crtc_state *intel_cstate =
12860 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12861 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012862
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012863 if (!modeset &&
12864 (intel_cstate->base.color_mgmt_changed ||
12865 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030012866 intel_color_set_csc(&intel_cstate->base);
12867 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010012868 }
12869
Daniel Vetter5a21b662016-05-24 17:13:53 +020012870 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012871 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012872
12873 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012874 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012875
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012876 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030012877 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012878 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012879 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040012880
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012881out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012882 if (dev_priv->display.atomic_update_watermarks)
12883 dev_priv->display.atomic_update_watermarks(old_intel_state,
12884 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012885}
12886
12887static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12888 struct drm_crtc_state *old_crtc_state)
12889{
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012890 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012892 struct intel_atomic_state *old_intel_state =
12893 to_intel_atomic_state(old_crtc_state->state);
12894 struct intel_crtc_state *new_crtc_state =
12895 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012896
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030012897 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010012898
12899 if (new_crtc_state->update_pipe &&
12900 !needs_modeset(&new_crtc_state->base) &&
12901 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED) {
12902 if (!IS_GEN2(dev_priv))
12903 intel_set_cpu_fifo_underrun_reporting(dev_priv, intel_crtc->pipe, true);
12904
12905 if (new_crtc_state->has_pch_encoder) {
12906 enum pipe pch_transcoder =
12907 intel_crtc_pch_transcoder(intel_crtc);
12908
12909 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
12910 }
12911 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012912}
12913
Matt Ropercf4c7c12014-12-04 10:27:42 -080012914/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012915 * intel_plane_destroy - destroy a plane
12916 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012917 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012918 * Common destruction function for all types of planes (primary, cursor,
12919 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012920 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012921void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012922{
Matt Roper465c1202014-05-29 08:06:54 -070012923 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030012924 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070012925}
12926
Ben Widawsky714244e2017-08-01 09:58:16 -070012927static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12928{
12929 switch (format) {
12930 case DRM_FORMAT_C8:
12931 case DRM_FORMAT_RGB565:
12932 case DRM_FORMAT_XRGB1555:
12933 case DRM_FORMAT_XRGB8888:
12934 return modifier == DRM_FORMAT_MOD_LINEAR ||
12935 modifier == I915_FORMAT_MOD_X_TILED;
12936 default:
12937 return false;
12938 }
12939}
12940
12941static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12942{
12943 switch (format) {
12944 case DRM_FORMAT_C8:
12945 case DRM_FORMAT_RGB565:
12946 case DRM_FORMAT_XRGB8888:
12947 case DRM_FORMAT_XBGR8888:
12948 case DRM_FORMAT_XRGB2101010:
12949 case DRM_FORMAT_XBGR2101010:
12950 return modifier == DRM_FORMAT_MOD_LINEAR ||
12951 modifier == I915_FORMAT_MOD_X_TILED;
12952 default:
12953 return false;
12954 }
12955}
12956
12957static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12958{
12959 switch (format) {
12960 case DRM_FORMAT_XRGB8888:
12961 case DRM_FORMAT_XBGR8888:
12962 case DRM_FORMAT_ARGB8888:
12963 case DRM_FORMAT_ABGR8888:
12964 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12965 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12966 return true;
12967 /* fall through */
12968 case DRM_FORMAT_RGB565:
12969 case DRM_FORMAT_XRGB2101010:
12970 case DRM_FORMAT_XBGR2101010:
12971 case DRM_FORMAT_YUYV:
12972 case DRM_FORMAT_YVYU:
12973 case DRM_FORMAT_UYVY:
12974 case DRM_FORMAT_VYUY:
12975 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12976 return true;
12977 /* fall through */
12978 case DRM_FORMAT_C8:
12979 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12980 modifier == I915_FORMAT_MOD_X_TILED ||
12981 modifier == I915_FORMAT_MOD_Y_TILED)
12982 return true;
12983 /* fall through */
12984 default:
12985 return false;
12986 }
12987}
12988
12989static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12990 uint32_t format,
12991 uint64_t modifier)
12992{
12993 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12994
12995 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12996 return false;
12997
12998 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12999 modifier != DRM_FORMAT_MOD_LINEAR)
13000 return false;
13001
13002 if (INTEL_GEN(dev_priv) >= 9)
13003 return skl_mod_supported(format, modifier);
13004 else if (INTEL_GEN(dev_priv) >= 4)
13005 return i965_mod_supported(format, modifier);
13006 else
13007 return i8xx_mod_supported(format, modifier);
13008
13009 unreachable();
13010}
13011
13012static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13013 uint32_t format,
13014 uint64_t modifier)
13015{
13016 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13017 return false;
13018
13019 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13020}
13021
13022static struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013023 .update_plane = drm_atomic_helper_update_plane,
13024 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013025 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013026 .atomic_get_property = intel_plane_atomic_get_property,
13027 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013028 .atomic_duplicate_state = intel_plane_duplicate_state,
13029 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013030 .format_mod_supported = intel_primary_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013031};
13032
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013033static int
13034intel_legacy_cursor_update(struct drm_plane *plane,
13035 struct drm_crtc *crtc,
13036 struct drm_framebuffer *fb,
13037 int crtc_x, int crtc_y,
13038 unsigned int crtc_w, unsigned int crtc_h,
13039 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013040 uint32_t src_w, uint32_t src_h,
13041 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013042{
13043 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13044 int ret;
13045 struct drm_plane_state *old_plane_state, *new_plane_state;
13046 struct intel_plane *intel_plane = to_intel_plane(plane);
13047 struct drm_framebuffer *old_fb;
13048 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonfd700752017-07-26 17:00:36 +010013049 struct i915_vma *old_vma, *vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013050
13051 /*
13052 * When crtc is inactive or there is a modeset pending,
13053 * wait for it to complete in the slowpath
13054 */
13055 if (!crtc_state->active || needs_modeset(crtc_state) ||
13056 to_intel_crtc_state(crtc_state)->update_pipe)
13057 goto slow;
13058
13059 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013060 /*
13061 * Don't do an async update if there is an outstanding commit modifying
13062 * the plane. This prevents our async update's changes from getting
13063 * overridden by a previous synchronous update's state.
13064 */
13065 if (old_plane_state->commit &&
13066 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13067 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013068
13069 /*
13070 * If any parameters change that may affect watermarks,
13071 * take the slowpath. Only changing fb or position should be
13072 * in the fastpath.
13073 */
13074 if (old_plane_state->crtc != crtc ||
13075 old_plane_state->src_w != src_w ||
13076 old_plane_state->src_h != src_h ||
13077 old_plane_state->crtc_w != crtc_w ||
13078 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013079 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013080 goto slow;
13081
13082 new_plane_state = intel_plane_duplicate_state(plane);
13083 if (!new_plane_state)
13084 return -ENOMEM;
13085
13086 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13087
13088 new_plane_state->src_x = src_x;
13089 new_plane_state->src_y = src_y;
13090 new_plane_state->src_w = src_w;
13091 new_plane_state->src_h = src_h;
13092 new_plane_state->crtc_x = crtc_x;
13093 new_plane_state->crtc_y = crtc_y;
13094 new_plane_state->crtc_w = crtc_w;
13095 new_plane_state->crtc_h = crtc_h;
13096
13097 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013098 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13099 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013100 to_intel_plane_state(new_plane_state));
13101 if (ret)
13102 goto out_free;
13103
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013104 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13105 if (ret)
13106 goto out_free;
13107
13108 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013109 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013110
13111 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13112 if (ret) {
13113 DRM_DEBUG_KMS("failed to attach phys object\n");
13114 goto out_unlock;
13115 }
13116 } else {
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013117 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13118 if (IS_ERR(vma)) {
13119 DRM_DEBUG_KMS("failed to pin object\n");
13120
13121 ret = PTR_ERR(vma);
13122 goto out_unlock;
13123 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013124
13125 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013126 }
13127
13128 old_fb = old_plane_state->fb;
13129
13130 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13131 intel_plane->frontbuffer_bit);
13132
13133 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013134 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013135
Ville Syrjälä72259532017-03-02 19:15:05 +020013136 if (plane->state->visible) {
13137 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013138 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013139 to_intel_crtc_state(crtc->state),
13140 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013141 } else {
13142 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013143 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013144 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013145
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013146 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
Chris Wilsonfd700752017-07-26 17:00:36 +010013147 if (old_vma)
13148 intel_unpin_fb_vma(old_vma);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013149
13150out_unlock:
13151 mutex_unlock(&dev_priv->drm.struct_mutex);
13152out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013153 if (ret)
13154 intel_plane_destroy_state(plane, new_plane_state);
13155 else
13156 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013157 return ret;
13158
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013159slow:
13160 return drm_atomic_helper_update_plane(plane, crtc, fb,
13161 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013162 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013163}
13164
13165static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13166 .update_plane = intel_legacy_cursor_update,
13167 .disable_plane = drm_atomic_helper_disable_plane,
13168 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013169 .atomic_get_property = intel_plane_atomic_get_property,
13170 .atomic_set_property = intel_plane_atomic_set_property,
13171 .atomic_duplicate_state = intel_plane_duplicate_state,
13172 .atomic_destroy_state = intel_plane_destroy_state,
Ben Widawsky714244e2017-08-01 09:58:16 -070013173 .format_mod_supported = intel_cursor_plane_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013174};
13175
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013176static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013177intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013178{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013179 struct intel_plane *primary = NULL;
13180 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013181 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013182 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013183 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013184 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013185 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013186
13187 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013188 if (!primary) {
13189 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013190 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013191 }
Matt Roper465c1202014-05-29 08:06:54 -070013192
Matt Roper8e7d6882015-01-21 16:35:41 -080013193 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013194 if (!state) {
13195 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013196 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013197 }
13198
Matt Roper8e7d6882015-01-21 16:35:41 -080013199 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013200
Matt Roper465c1202014-05-29 08:06:54 -070013201 primary->can_scale = false;
13202 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013203 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013204 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013205 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013206 }
Matt Roper465c1202014-05-29 08:06:54 -070013207 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013208 /*
13209 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13210 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13211 */
13212 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013213 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013214 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013215 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013216 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013217 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013218 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013219
Ben Widawsky714244e2017-08-01 09:58:16 -070013220 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013221 intel_primary_formats = skl_primary_formats;
13222 num_formats = ARRAY_SIZE(skl_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013223 modifiers = skl_format_modifiers_ccs;
13224
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013225 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013226 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013227 primary->get_hw_state = skl_plane_get_hw_state;
Ben Widawsky714244e2017-08-01 09:58:16 -070013228 } else if (INTEL_GEN(dev_priv) >= 9) {
13229 intel_primary_formats = skl_primary_formats;
13230 num_formats = ARRAY_SIZE(skl_primary_formats);
13231 if (pipe < PIPE_C)
13232 modifiers = skl_format_modifiers_ccs;
13233 else
13234 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013235
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013236 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013237 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013238 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013239 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013240 intel_primary_formats = i965_primary_formats;
13241 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013242 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013243
Ville Syrjäläed150302017-11-17 21:19:10 +020013244 primary->update_plane = i9xx_update_plane;
13245 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013246 primary->get_hw_state = i9xx_plane_get_hw_state;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013247 } else {
13248 intel_primary_formats = i8xx_primary_formats;
13249 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013250 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013251
Ville Syrjäläed150302017-11-17 21:19:10 +020013252 primary->update_plane = i9xx_update_plane;
13253 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013254 primary->get_hw_state = i9xx_plane_get_hw_state;
Matt Roper465c1202014-05-29 08:06:54 -070013255 }
13256
Ville Syrjälä580503c2016-10-31 22:37:00 +020013257 if (INTEL_GEN(dev_priv) >= 9)
13258 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13259 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013260 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013261 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013262 DRM_PLANE_TYPE_PRIMARY,
13263 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013264 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013265 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13266 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013267 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013268 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013269 DRM_PLANE_TYPE_PRIMARY,
13270 "primary %c", pipe_name(pipe));
13271 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013272 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13273 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013274 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013275 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013276 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013277 "plane %c",
13278 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013279 if (ret)
13280 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013281
Dave Airlie5481e272016-10-25 16:36:13 +100013282 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013283 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013284 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13285 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013286 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13287 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013288 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13289 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013290 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013291 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013292 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013293 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013294 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013295 }
13296
Dave Airlie5481e272016-10-25 16:36:13 +100013297 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013298 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013299 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013300 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013301
Matt Roperea2c67b2014-12-23 10:41:52 -080013302 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13303
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013304 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013305
13306fail:
13307 kfree(state);
13308 kfree(primary);
13309
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013310 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013311}
13312
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013313static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013314intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13315 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013316{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013317 struct intel_plane *cursor = NULL;
13318 struct intel_plane_state *state = NULL;
13319 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013320
13321 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013322 if (!cursor) {
13323 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013324 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013325 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013326
Matt Roper8e7d6882015-01-21 16:35:41 -080013327 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013328 if (!state) {
13329 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013330 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013331 }
13332
Matt Roper8e7d6882015-01-21 16:35:41 -080013333 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013334
Matt Roper3d7d6512014-06-10 08:28:13 -070013335 cursor->can_scale = false;
13336 cursor->max_downscale = 1;
13337 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013338 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013339 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013340 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013341
13342 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13343 cursor->update_plane = i845_update_cursor;
13344 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013345 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013346 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013347 } else {
13348 cursor->update_plane = i9xx_update_cursor;
13349 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013350 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013351 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013352 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013353
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013354 cursor->cursor.base = ~0;
13355 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013356
13357 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13358 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013359
Ville Syrjälä580503c2016-10-31 22:37:00 +020013360 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013361 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013362 intel_cursor_formats,
13363 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013364 cursor_format_modifiers,
13365 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013366 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013367 if (ret)
13368 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013369
Dave Airlie5481e272016-10-25 16:36:13 +100013370 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013371 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013372 DRM_MODE_ROTATE_0,
13373 DRM_MODE_ROTATE_0 |
13374 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013375
Ville Syrjälä580503c2016-10-31 22:37:00 +020013376 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013377 state->scaler_id = -1;
13378
Matt Roperea2c67b2014-12-23 10:41:52 -080013379 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13380
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013381 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013382
13383fail:
13384 kfree(state);
13385 kfree(cursor);
13386
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013387 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013388}
13389
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013390static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13391 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013392{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013393 struct intel_crtc_scaler_state *scaler_state =
13394 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013395 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013396 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013397
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013398 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13399 if (!crtc->num_scalers)
13400 return;
13401
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013402 for (i = 0; i < crtc->num_scalers; i++) {
13403 struct intel_scaler *scaler = &scaler_state->scalers[i];
13404
13405 scaler->in_use = 0;
13406 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013407 }
13408
13409 scaler_state->scaler_id = -1;
13410}
13411
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013412static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013413{
13414 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013415 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013416 struct intel_plane *primary = NULL;
13417 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013418 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013419
Daniel Vetter955382f2013-09-19 14:05:45 +020013420 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013421 if (!intel_crtc)
13422 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013423
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013424 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013425 if (!crtc_state) {
13426 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013427 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013428 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013429 intel_crtc->config = crtc_state;
13430 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013431 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013432
Ville Syrjälä580503c2016-10-31 22:37:00 +020013433 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013434 if (IS_ERR(primary)) {
13435 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013436 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013437 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013438 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013439
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013440 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013441 struct intel_plane *plane;
13442
Ville Syrjälä580503c2016-10-31 22:37:00 +020013443 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013444 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013445 ret = PTR_ERR(plane);
13446 goto fail;
13447 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013448 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013449 }
13450
Ville Syrjälä580503c2016-10-31 22:37:00 +020013451 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013452 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013453 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013454 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013455 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013456 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013457
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013458 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013459 &primary->base, &cursor->base,
13460 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013461 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013462 if (ret)
13463 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013464
Jesse Barnes80824002009-09-10 15:28:06 -070013465 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013466
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013467 /* initialize shared scalers */
13468 intel_crtc_init_scalers(intel_crtc, crtc_state);
13469
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013470 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
Ville Syrjäläb1558c72017-11-17 21:19:15 +020013471 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] != NULL);
13472 dev_priv->plane_to_crtc_mapping[primary->i9xx_plane] = intel_crtc;
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013473 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013474
Jesse Barnes79e53942008-11-07 14:24:08 -080013475 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013476
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013477 intel_color_init(&intel_crtc->base);
13478
Daniel Vetter87b6b102014-05-15 15:33:46 +020013479 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013480
13481 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013482
13483fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013484 /*
13485 * drm_mode_config_cleanup() will free up any
13486 * crtcs/planes already initialized.
13487 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013488 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013489 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013490
13491 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013492}
13493
Jesse Barnes752aa882013-10-31 18:55:49 +020013494enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13495{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013496 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013497
Rob Clark51fd3712013-11-19 12:10:12 -050013498 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013499
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013500 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013501 return INVALID_PIPE;
13502
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013503 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013504}
13505
Carl Worth08d7b3d2009-04-29 14:43:54 -070013506int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013507 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013508{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013509 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013510 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013511 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013512
Keith Packard418da172017-03-14 23:25:07 -070013513 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013514 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013515 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013516
Rob Clark7707e652014-07-17 23:30:04 -040013517 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013518 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013519
Daniel Vetterc05422d2009-08-11 16:05:30 +020013520 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013521}
13522
Daniel Vetter66a92782012-07-12 20:08:18 +020013523static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013524{
Daniel Vetter66a92782012-07-12 20:08:18 +020013525 struct drm_device *dev = encoder->base.dev;
13526 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013527 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013528 int entry = 0;
13529
Damien Lespiaub2784e12014-08-05 11:29:37 +010013530 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013531 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013532 index_mask |= (1 << entry);
13533
Jesse Barnes79e53942008-11-07 14:24:08 -080013534 entry++;
13535 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013536
Jesse Barnes79e53942008-11-07 14:24:08 -080013537 return index_mask;
13538}
13539
Ville Syrjälä646d5772016-10-31 22:37:14 +020013540static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013541{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013542 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013543 return false;
13544
13545 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13546 return false;
13547
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013548 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013549 return false;
13550
13551 return true;
13552}
13553
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013554static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013555{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013556 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013557 return false;
13558
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013559 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013560 return false;
13561
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013562 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013563 return false;
13564
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013565 if (HAS_PCH_LPT_H(dev_priv) &&
13566 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013567 return false;
13568
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013569 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013570 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013571 return false;
13572
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013573 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013574 return false;
13575
13576 return true;
13577}
13578
Imre Deak8090ba82016-08-10 14:07:33 +030013579void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13580{
13581 int pps_num;
13582 int pps_idx;
13583
13584 if (HAS_DDI(dev_priv))
13585 return;
13586 /*
13587 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13588 * everywhere where registers can be write protected.
13589 */
13590 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13591 pps_num = 2;
13592 else
13593 pps_num = 1;
13594
13595 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13596 u32 val = I915_READ(PP_CONTROL(pps_idx));
13597
13598 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13599 I915_WRITE(PP_CONTROL(pps_idx), val);
13600 }
13601}
13602
Imre Deak44cb7342016-08-10 14:07:29 +030013603static void intel_pps_init(struct drm_i915_private *dev_priv)
13604{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013605 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030013606 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13607 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13608 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13609 else
13610 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030013611
13612 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030013613}
13614
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013615static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080013616{
Chris Wilson4ef69c72010-09-09 15:14:28 +010013617 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013618 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013619
Imre Deak44cb7342016-08-10 14:07:29 +030013620 intel_pps_init(dev_priv);
13621
Imre Deak97a824e12016-06-21 11:51:47 +030013622 /*
13623 * intel_edp_init_connector() depends on this completing first, to
13624 * prevent the registeration of both eDP and LVDS and the incorrect
13625 * sharing of the PPS.
13626 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013627 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013628
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013629 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013630 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013631
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020013632 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053013633 /*
13634 * FIXME: Broxton doesn't support port detection via the
13635 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13636 * detect the ports.
13637 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013638 intel_ddi_init(dev_priv, PORT_A);
13639 intel_ddi_init(dev_priv, PORT_B);
13640 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013641
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013642 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013643 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013644 int found;
13645
Jesse Barnesde31fac2015-03-06 15:53:32 -080013646 /*
13647 * Haswell uses DDI functions to detect digital outputs.
13648 * On SKL pre-D0 the strap isn't connected, so we assume
13649 * it's there.
13650 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013651 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013652 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013653 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013654 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013655
13656 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13657 * register */
13658 found = I915_READ(SFUSE_STRAP);
13659
13660 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013661 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013662 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013663 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013664 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013665 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013666 /*
13667 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13668 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080013669 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013670 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13671 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13672 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013673 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013674
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010013675 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013676 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030013677 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013678
Ville Syrjälä646d5772016-10-31 22:37:14 +020013679 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013680 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013681
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013682 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013683 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013684 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013685 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013686 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013687 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013688 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013689 }
13690
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013691 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013692 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013693
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013694 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013695 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013696
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013697 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013698 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013699
Daniel Vetter270b3042012-10-27 15:52:05 +020013700 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013701 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013702 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013703 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010013704
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013705 /*
13706 * The DP_DETECTED bit is the latched state of the DDC
13707 * SDA pin at boot. However since eDP doesn't require DDC
13708 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13709 * eDP ports may have been muxed to an alternate function.
13710 * Thus we can't rely on the DP_DETECTED bit alone to detect
13711 * eDP ports. Consult the VBT as well as DP_DETECTED to
13712 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030013713 *
13714 * Sadly the straps seem to be missing sometimes even for HDMI
13715 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13716 * and VBT for the presence of the port. Additionally we can't
13717 * trust the port type the VBT declares as we've seen at least
13718 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013719 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030013720 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013721 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13722 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013723 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013724 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013725 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013726
Jani Nikula7b91bf72017-08-18 12:30:19 +030013727 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013728 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13729 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013730 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013731 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013732 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013733
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013734 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030013735 /*
13736 * eDP not supported on port D,
13737 * so no need to worry about it
13738 */
13739 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13740 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013741 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030013742 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013743 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013744 }
13745
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013746 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013747 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013748 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013749
Paulo Zanonie2debe92013-02-18 19:00:27 -030013750 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013751 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013752 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013753 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013754 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013755 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013756 }
Ma Ling27185ae2009-08-24 13:50:23 +080013757
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013758 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013759 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013760 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013761
13762 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013763
Paulo Zanonie2debe92013-02-18 19:00:27 -030013764 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013765 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013766 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013767 }
Ma Ling27185ae2009-08-24 13:50:23 +080013768
Paulo Zanonie2debe92013-02-18 19:00:27 -030013769 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013770
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013771 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013772 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013773 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013774 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013775 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013776 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013777 }
Ma Ling27185ae2009-08-24 13:50:23 +080013778
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013779 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013780 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013781 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013782 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013783
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000013784 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013785 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080013786
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013787 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013788
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013789 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013790 encoder->base.possible_crtcs = encoder->crtc_mask;
13791 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013792 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013793 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013794
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013795 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020013796
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020013797 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080013798}
13799
13800static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13801{
13802 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013803
Daniel Vetteref2d6332014-02-10 18:00:38 +010013804 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000013805
Chris Wilsondd689282017-03-01 15:41:28 +000013806 i915_gem_object_lock(intel_fb->obj);
13807 WARN_ON(!intel_fb->obj->framebuffer_references--);
13808 i915_gem_object_unlock(intel_fb->obj);
13809
Chris Wilsonf8c417c2016-07-20 13:31:53 +010013810 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000013811
Jesse Barnes79e53942008-11-07 14:24:08 -080013812 kfree(intel_fb);
13813}
13814
13815static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013816 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013817 unsigned int *handle)
13818{
13819 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013820 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013821
Chris Wilsoncc917ab2015-10-13 14:22:26 +010013822 if (obj->userptr.mm) {
13823 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13824 return -EINVAL;
13825 }
13826
Chris Wilson05394f32010-11-08 19:18:58 +000013827 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013828}
13829
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013830static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13831 struct drm_file *file,
13832 unsigned flags, unsigned color,
13833 struct drm_clip_rect *clips,
13834 unsigned num_clips)
13835{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013836 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013837
Chris Wilson5a97bcc2017-02-22 11:40:46 +000013838 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000013839 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013840
13841 return 0;
13842}
13843
Jesse Barnes79e53942008-11-07 14:24:08 -080013844static const struct drm_framebuffer_funcs intel_fb_funcs = {
13845 .destroy = intel_user_framebuffer_destroy,
13846 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070013847 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080013848};
13849
Damien Lespiaub3218032015-02-27 11:15:18 +000013850static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013851u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13852 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000013853{
Chris Wilson24dbf512017-02-15 10:59:18 +000013854 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000013855
13856 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020013857 int cpp = drm_format_plane_cpp(pixel_format, 0);
13858
Damien Lespiaub3218032015-02-27 11:15:18 +000013859 /* "The stride in bytes must not exceed the of the size of 8K
13860 * pixels and 32K bytes."
13861 */
Ville Syrjäläac484962016-01-20 21:05:26 +020013862 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020013863 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013864 return 32*1024;
13865 } else if (gen >= 4) {
13866 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13867 return 16*1024;
13868 else
13869 return 32*1024;
13870 } else if (gen >= 3) {
13871 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13872 return 8*1024;
13873 else
13874 return 16*1024;
13875 } else {
13876 /* XXX DSPC is limited to 4k tiled */
13877 return 8*1024;
13878 }
13879}
13880
Chris Wilson24dbf512017-02-15 10:59:18 +000013881static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13882 struct drm_i915_gem_object *obj,
13883 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013884{
Chris Wilson24dbf512017-02-15 10:59:18 +000013885 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013886 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000013887 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013888 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000013889 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000013890 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013891 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080013892
Chris Wilsondd689282017-03-01 15:41:28 +000013893 i915_gem_object_lock(obj);
13894 obj->framebuffer_references++;
13895 tiling = i915_gem_object_get_tiling(obj);
13896 stride = i915_gem_object_get_stride(obj);
13897 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013898
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013899 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013900 /*
13901 * If there's a fence, enforce that
13902 * the fb modifier and tiling mode match.
13903 */
13904 if (tiling != I915_TILING_NONE &&
13905 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013906 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013907 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013908 }
13909 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013910 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013911 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013912 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013913 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000013914 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013915 }
13916 }
13917
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013918 /* Passed in modifier sanity checking. */
13919 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070013920 case I915_FORMAT_MOD_Y_TILED_CCS:
13921 case I915_FORMAT_MOD_Yf_TILED_CCS:
13922 switch (mode_cmd->pixel_format) {
13923 case DRM_FORMAT_XBGR8888:
13924 case DRM_FORMAT_ABGR8888:
13925 case DRM_FORMAT_XRGB8888:
13926 case DRM_FORMAT_ARGB8888:
13927 break;
13928 default:
13929 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13930 goto err;
13931 }
13932 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013933 case I915_FORMAT_MOD_Y_TILED:
13934 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013935 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013936 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13937 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013938 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013939 }
Ben Widawsky2f075562017-03-24 14:29:48 -070013940 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013941 case I915_FORMAT_MOD_X_TILED:
13942 break;
13943 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013944 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13945 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000013946 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013947 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013948
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013949 /*
13950 * gen2/3 display engine uses the fence if present,
13951 * so the tiling mode must match the fb modifier exactly.
13952 */
13953 if (INTEL_INFO(dev_priv)->gen < 4 &&
13954 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013955 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013956 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013957 }
13958
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013959 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000013960 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013961 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013962 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070013963 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013964 "tiled" : "linear",
13965 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000013966 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013967 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013968
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020013969 /*
13970 * If there's a fence, enforce that
13971 * the fb pitch and fence stride match.
13972 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013973 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13974 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13975 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000013976 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013977 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013978
Ville Syrjälä57779d02012-10-31 17:50:14 +020013979 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013980 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013981 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013982 case DRM_FORMAT_RGB565:
13983 case DRM_FORMAT_XRGB8888:
13984 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013985 break;
13986 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013987 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013988 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13989 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013990 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013991 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013992 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020013993 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013994 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013995 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020013996 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13997 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000013998 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013999 }
14000 break;
14001 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014002 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014003 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014004 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014005 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14006 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014007 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014008 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014009 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014010 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014011 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014012 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14013 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014014 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014015 }
14016 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014017 case DRM_FORMAT_YUYV:
14018 case DRM_FORMAT_UYVY:
14019 case DRM_FORMAT_YVYU:
14020 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014021 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014022 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14023 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014024 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014025 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014026 break;
14027 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014028 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14029 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014030 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014031 }
14032
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014033 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14034 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014035 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014036
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014037 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014038
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014039 for (i = 0; i < fb->format->num_planes; i++) {
14040 u32 stride_alignment;
14041
14042 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14043 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014044 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014045 }
14046
14047 stride_alignment = intel_fb_stride_alignment(fb, i);
14048
14049 /*
14050 * Display WA #0531: skl,bxt,kbl,glk
14051 *
14052 * Render decompression and plane width > 3840
14053 * combined with horizontal panning requires the
14054 * plane stride to be a multiple of 4. We'll just
14055 * require the entire fb to accommodate that to avoid
14056 * potential runtime errors at plane configuration time.
14057 */
14058 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14059 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14060 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14061 stride_alignment *= 4;
14062
14063 if (fb->pitches[i] & (stride_alignment - 1)) {
14064 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14065 i, fb->pitches[i], stride_alignment);
14066 goto err;
14067 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014068 }
14069
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014070 intel_fb->obj = obj;
14071
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014072 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014073 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014074 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014075
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014076 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014077 if (ret) {
14078 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014079 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014080 }
14081
Jesse Barnes79e53942008-11-07 14:24:08 -080014082 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014083
14084err:
Chris Wilsondd689282017-03-01 15:41:28 +000014085 i915_gem_object_lock(obj);
14086 obj->framebuffer_references--;
14087 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014088 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014089}
14090
Jesse Barnes79e53942008-11-07 14:24:08 -080014091static struct drm_framebuffer *
14092intel_user_framebuffer_create(struct drm_device *dev,
14093 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014094 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014095{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014096 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014097 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014098 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014099
Chris Wilson03ac0642016-07-20 13:31:51 +010014100 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14101 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014102 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014103
Chris Wilson24dbf512017-02-15 10:59:18 +000014104 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014105 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014106 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014107
14108 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014109}
14110
Chris Wilson778e23a2016-12-05 14:29:39 +000014111static void intel_atomic_state_free(struct drm_atomic_state *state)
14112{
14113 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14114
14115 drm_atomic_state_default_release(state);
14116
14117 i915_sw_fence_fini(&intel_state->commit_ready);
14118
14119 kfree(state);
14120}
14121
Jesse Barnes79e53942008-11-07 14:24:08 -080014122static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014123 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014124 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014125 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014126 .atomic_check = intel_atomic_check,
14127 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014128 .atomic_state_alloc = intel_atomic_state_alloc,
14129 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014130 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014131};
14132
Imre Deak88212942016-03-16 13:38:53 +020014133/**
14134 * intel_init_display_hooks - initialize the display modesetting hooks
14135 * @dev_priv: device private
14136 */
14137void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014138{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014139 intel_init_cdclk_hooks(dev_priv);
14140
Imre Deak88212942016-03-16 13:38:53 +020014141 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014142 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014143 dev_priv->display.get_initial_plane_config =
14144 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014145 dev_priv->display.crtc_compute_clock =
14146 haswell_crtc_compute_clock;
14147 dev_priv->display.crtc_enable = haswell_crtc_enable;
14148 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014149 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014150 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014151 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014152 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014153 dev_priv->display.crtc_compute_clock =
14154 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014155 dev_priv->display.crtc_enable = haswell_crtc_enable;
14156 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014157 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014158 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014159 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014160 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014161 dev_priv->display.crtc_compute_clock =
14162 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014163 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14164 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014165 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014166 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014167 dev_priv->display.get_initial_plane_config =
14168 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014169 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14170 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14171 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14172 } else if (IS_VALLEYVIEW(dev_priv)) {
14173 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14174 dev_priv->display.get_initial_plane_config =
14175 i9xx_get_initial_plane_config;
14176 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014177 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14178 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014179 } else if (IS_G4X(dev_priv)) {
14180 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14181 dev_priv->display.get_initial_plane_config =
14182 i9xx_get_initial_plane_config;
14183 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14184 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14185 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014186 } else if (IS_PINEVIEW(dev_priv)) {
14187 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14188 dev_priv->display.get_initial_plane_config =
14189 i9xx_get_initial_plane_config;
14190 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14191 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14192 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014193 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014194 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014195 dev_priv->display.get_initial_plane_config =
14196 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014197 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014198 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14199 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014200 } else {
14201 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14202 dev_priv->display.get_initial_plane_config =
14203 i9xx_get_initial_plane_config;
14204 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14205 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14206 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014207 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014208
Imre Deak88212942016-03-16 13:38:53 +020014209 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014210 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014211 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014212 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014213 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014214 /* FIXME: detect B0+ stepping and use auto training */
14215 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014216 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014217 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014218 }
14219
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014220 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014221 dev_priv->display.update_crtcs = skl_update_crtcs;
14222 else
14223 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014224}
14225
Jesse Barnesb690e962010-07-19 13:53:12 -070014226/*
Keith Packard435793d2011-07-12 14:56:22 -070014227 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14228 */
14229static void quirk_ssc_force_disable(struct drm_device *dev)
14230{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014231 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014232 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014233 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014234}
14235
Carsten Emde4dca20e2012-03-15 15:56:26 +010014236/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014237 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14238 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014239 */
14240static void quirk_invert_brightness(struct drm_device *dev)
14241{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014242 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014243 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014244 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014245}
14246
Scot Doyle9c72cc62014-07-03 23:27:50 +000014247/* Some VBT's incorrectly indicate no backlight is present */
14248static void quirk_backlight_present(struct drm_device *dev)
14249{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014250 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014251 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14252 DRM_INFO("applying backlight present quirk\n");
14253}
14254
Manasi Navarec99a2592017-06-30 09:33:48 -070014255/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14256 * which is 300 ms greater than eDP spec T12 min.
14257 */
14258static void quirk_increase_t12_delay(struct drm_device *dev)
14259{
14260 struct drm_i915_private *dev_priv = to_i915(dev);
14261
14262 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14263 DRM_INFO("Applying T12 delay quirk\n");
14264}
14265
Jesse Barnesb690e962010-07-19 13:53:12 -070014266struct intel_quirk {
14267 int device;
14268 int subsystem_vendor;
14269 int subsystem_device;
14270 void (*hook)(struct drm_device *dev);
14271};
14272
Egbert Eich5f85f172012-10-14 15:46:38 +020014273/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14274struct intel_dmi_quirk {
14275 void (*hook)(struct drm_device *dev);
14276 const struct dmi_system_id (*dmi_id_list)[];
14277};
14278
14279static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14280{
14281 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14282 return 1;
14283}
14284
14285static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14286 {
14287 .dmi_id_list = &(const struct dmi_system_id[]) {
14288 {
14289 .callback = intel_dmi_reverse_brightness,
14290 .ident = "NCR Corporation",
14291 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14292 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14293 },
14294 },
14295 { } /* terminating entry */
14296 },
14297 .hook = quirk_invert_brightness,
14298 },
14299};
14300
Ben Widawskyc43b5632012-04-16 14:07:40 -070014301static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014302 /* Lenovo U160 cannot use SSC on LVDS */
14303 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014304
14305 /* Sony Vaio Y cannot use SSC on LVDS */
14306 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014307
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014308 /* Acer Aspire 5734Z must invert backlight brightness */
14309 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14310
14311 /* Acer/eMachines G725 */
14312 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14313
14314 /* Acer/eMachines e725 */
14315 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14316
14317 /* Acer/Packard Bell NCL20 */
14318 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14319
14320 /* Acer Aspire 4736Z */
14321 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014322
14323 /* Acer Aspire 5336 */
14324 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014325
14326 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14327 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014328
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014329 /* Acer C720 Chromebook (Core i3 4005U) */
14330 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14331
jens steinb2a96012014-10-28 20:25:53 +010014332 /* Apple Macbook 2,1 (Core 2 T7400) */
14333 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14334
Jani Nikula1b9448b02015-11-05 11:49:59 +020014335 /* Apple Macbook 4,1 */
14336 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14337
Scot Doyled4967d82014-07-03 23:27:52 +000014338 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14339 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014340
14341 /* HP Chromebook 14 (Celeron 2955U) */
14342 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014343
14344 /* Dell Chromebook 11 */
14345 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014346
14347 /* Dell Chromebook 11 (2015 version) */
14348 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070014349
14350 /* Toshiba Satellite P50-C-18C */
14351 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Jesse Barnesb690e962010-07-19 13:53:12 -070014352};
14353
14354static void intel_init_quirks(struct drm_device *dev)
14355{
14356 struct pci_dev *d = dev->pdev;
14357 int i;
14358
14359 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14360 struct intel_quirk *q = &intel_quirks[i];
14361
14362 if (d->device == q->device &&
14363 (d->subsystem_vendor == q->subsystem_vendor ||
14364 q->subsystem_vendor == PCI_ANY_ID) &&
14365 (d->subsystem_device == q->subsystem_device ||
14366 q->subsystem_device == PCI_ANY_ID))
14367 q->hook(dev);
14368 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014369 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14370 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14371 intel_dmi_quirks[i].hook(dev);
14372 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014373}
14374
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014375/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014376static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014377{
David Weinehall52a05c32016-08-22 13:32:44 +030014378 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014379 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014380 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014381
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014382 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014383 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014384 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014385 sr1 = inb(VGA_SR_DATA);
14386 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014387 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014388 udelay(300);
14389
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014390 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014391 POSTING_READ(vga_reg);
14392}
14393
Daniel Vetterf8175862012-04-10 15:50:11 +020014394void intel_modeset_init_hw(struct drm_device *dev)
14395{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014396 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014397
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014398 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014399 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014400 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014401}
14402
Matt Roperd93c0372015-12-03 11:37:41 -080014403/*
14404 * Calculate what we think the watermarks should be for the state we've read
14405 * out of the hardware and then immediately program those watermarks so that
14406 * we ensure the hardware settings match our internal state.
14407 *
14408 * We can calculate what we think WM's should be by creating a duplicate of the
14409 * current state (which was constructed during hardware readout) and running it
14410 * through the atomic check code to calculate new watermark values in the
14411 * state object.
14412 */
14413static void sanitize_watermarks(struct drm_device *dev)
14414{
14415 struct drm_i915_private *dev_priv = to_i915(dev);
14416 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014417 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014418 struct drm_crtc *crtc;
14419 struct drm_crtc_state *cstate;
14420 struct drm_modeset_acquire_ctx ctx;
14421 int ret;
14422 int i;
14423
14424 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014425 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014426 return;
14427
14428 /*
14429 * We need to hold connection_mutex before calling duplicate_state so
14430 * that the connector loop is protected.
14431 */
14432 drm_modeset_acquire_init(&ctx, 0);
14433retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014434 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014435 if (ret == -EDEADLK) {
14436 drm_modeset_backoff(&ctx);
14437 goto retry;
14438 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014439 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014440 }
14441
14442 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14443 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014444 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014445
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014446 intel_state = to_intel_atomic_state(state);
14447
Matt Ropered4a6a72016-02-23 17:20:13 -080014448 /*
14449 * Hardware readout is the only time we don't want to calculate
14450 * intermediate watermarks (since we don't trust the current
14451 * watermarks).
14452 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014453 if (!HAS_GMCH_DISPLAY(dev_priv))
14454 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014455
Matt Roperd93c0372015-12-03 11:37:41 -080014456 ret = intel_atomic_check(dev, state);
14457 if (ret) {
14458 /*
14459 * If we fail here, it means that the hardware appears to be
14460 * programmed in a way that shouldn't be possible, given our
14461 * understanding of watermark requirements. This might mean a
14462 * mistake in the hardware readout code or a mistake in the
14463 * watermark calculations for a given platform. Raise a WARN
14464 * so that this is noticeable.
14465 *
14466 * If this actually happens, we'll have to just leave the
14467 * BIOS-programmed watermarks untouched and hope for the best.
14468 */
14469 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014470 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014471 }
14472
14473 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014474 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014475 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14476
Matt Ropered4a6a72016-02-23 17:20:13 -080014477 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014478 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014479
14480 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014481 }
14482
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014483put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014484 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014485fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014486 drm_modeset_drop_locks(&ctx);
14487 drm_modeset_acquire_fini(&ctx);
14488}
14489
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014490static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14491{
14492 if (IS_GEN5(dev_priv)) {
14493 u32 fdi_pll_clk =
14494 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14495
14496 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14497 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14498 dev_priv->fdi_pll_freq = 270000;
14499 } else {
14500 return;
14501 }
14502
14503 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14504}
14505
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014506int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014507{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014508 struct drm_i915_private *dev_priv = to_i915(dev);
14509 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014510 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014511 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014512
14513 drm_mode_config_init(dev);
14514
14515 dev->mode_config.min_width = 0;
14516 dev->mode_config.min_height = 0;
14517
Dave Airlie019d96c2011-09-29 16:20:42 +010014518 dev->mode_config.preferred_depth = 24;
14519 dev->mode_config.prefer_shadow = 1;
14520
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014521 dev->mode_config.allow_fb_modifiers = true;
14522
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014523 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014524
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014525 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014526 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014527 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014528
Jesse Barnesb690e962010-07-19 13:53:12 -070014529 intel_init_quirks(dev);
14530
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014531 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014532
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014533 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014534 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014535
Lukas Wunner69f92f62015-07-15 13:57:35 +020014536 /*
14537 * There may be no VBT; and if the BIOS enabled SSC we can
14538 * just keep using it to avoid unnecessary flicker. Whereas if the
14539 * BIOS isn't using it, don't assume it will work even if the VBT
14540 * indicates as much.
14541 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014542 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014543 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14544 DREF_SSC1_ENABLE);
14545
14546 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14547 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14548 bios_lvds_use_ssc ? "en" : "dis",
14549 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14550 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14551 }
14552 }
14553
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014554 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014555 dev->mode_config.max_width = 2048;
14556 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014557 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014558 dev->mode_config.max_width = 4096;
14559 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014560 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014561 dev->mode_config.max_width = 8192;
14562 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014563 }
Damien Lespiau068be562014-03-28 14:17:49 +000014564
Jani Nikula2a307c22016-11-30 17:43:04 +020014565 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14566 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014567 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014568 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014569 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14570 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14571 } else {
14572 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14573 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14574 }
14575
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014576 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014577
Zhao Yakui28c97732009-10-09 11:39:41 +080014578 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014579 INTEL_INFO(dev_priv)->num_pipes,
14580 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014581
Damien Lespiau055e3932014-08-18 13:49:10 +010014582 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014583 int ret;
14584
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014585 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014586 if (ret) {
14587 drm_mode_config_cleanup(dev);
14588 return ret;
14589 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014590 }
14591
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014592 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014593 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014594
Ville Syrjälä5be6e332017-02-20 16:04:43 +020014595 intel_update_czclk(dev_priv);
14596 intel_modeset_init_hw(dev);
14597
Ville Syrjäläb2045352016-05-13 23:41:27 +030014598 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014599 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030014600
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014601 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014602 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014603 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000014604
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014605 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014606 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014607 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014608
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014609 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014610 struct intel_initial_plane_config plane_config = {};
14611
Jesse Barnes46f297f2014-03-07 08:57:48 -080014612 if (!crtc->active)
14613 continue;
14614
Jesse Barnes46f297f2014-03-07 08:57:48 -080014615 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014616 * Note that reserving the BIOS fb up front prevents us
14617 * from stuffing other stolen allocations like the ring
14618 * on top. This prevents some ugliness at boot time, and
14619 * can even allow for smooth boot transitions if the BIOS
14620 * fb is large enough for the active pipe configuration.
14621 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014622 dev_priv->display.get_initial_plane_config(crtc,
14623 &plane_config);
14624
14625 /*
14626 * If the fb is shared between multiple heads, we'll
14627 * just get the first one.
14628 */
14629 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014630 }
Matt Roperd93c0372015-12-03 11:37:41 -080014631
14632 /*
14633 * Make sure hardware watermarks really match the state we read out.
14634 * Note that we need to do this after reconstructing the BIOS fb's
14635 * since the watermark calculation done here will use pstate->fb.
14636 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014637 if (!HAS_GMCH_DISPLAY(dev_priv))
14638 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014639
14640 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010014641}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014642
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014643void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14644{
14645 /* 640x480@60Hz, ~25175 kHz */
14646 struct dpll clock = {
14647 .m1 = 18,
14648 .m2 = 7,
14649 .p1 = 13,
14650 .p2 = 4,
14651 .n = 2,
14652 };
14653 u32 dpll, fp;
14654 int i;
14655
14656 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14657
14658 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14659 pipe_name(pipe), clock.vco, clock.dot);
14660
14661 fp = i9xx_dpll_compute_fp(&clock);
14662 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14663 DPLL_VGA_MODE_DIS |
14664 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14665 PLL_P2_DIVIDE_BY_4 |
14666 PLL_REF_INPUT_DREFCLK |
14667 DPLL_VCO_ENABLE;
14668
14669 I915_WRITE(FP0(pipe), fp);
14670 I915_WRITE(FP1(pipe), fp);
14671
14672 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14673 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14674 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14675 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14676 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14677 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14678 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14679
14680 /*
14681 * Apparently we need to have VGA mode enabled prior to changing
14682 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14683 * dividers, even though the register value does change.
14684 */
14685 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14686 I915_WRITE(DPLL(pipe), dpll);
14687
14688 /* Wait for the clocks to stabilize. */
14689 POSTING_READ(DPLL(pipe));
14690 udelay(150);
14691
14692 /* The pixel multiplier can only be updated once the
14693 * DPLL is enabled and the clocks are stable.
14694 *
14695 * So write it again.
14696 */
14697 I915_WRITE(DPLL(pipe), dpll);
14698
14699 /* We do this three times for luck */
14700 for (i = 0; i < 3 ; i++) {
14701 I915_WRITE(DPLL(pipe), dpll);
14702 POSTING_READ(DPLL(pipe));
14703 udelay(150); /* wait for warmup */
14704 }
14705
14706 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14707 POSTING_READ(PIPECONF(pipe));
14708}
14709
14710void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14711{
14712 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14713 pipe_name(pipe));
14714
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020014715 assert_planes_disabled(intel_get_crtc_for_pipe(dev_priv, PIPE_A));
14716 assert_planes_disabled(intel_get_crtc_for_pipe(dev_priv, PIPE_B));
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030014717
14718 I915_WRITE(PIPECONF(pipe), 0);
14719 POSTING_READ(PIPECONF(pipe));
14720
14721 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14722 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14723
14724 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14725 POSTING_READ(DPLL(pipe));
14726}
14727
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014728static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020014729 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020014730{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014731 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +020014732 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
14733 u32 val = I915_READ(DSPCNTR(i9xx_plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014734
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014735 return (val & DISPLAY_PLANE_ENABLE) == 0 ||
14736 (val & DISPPLANE_SEL_PIPE_MASK) == DISPPLANE_SEL_PIPE(crtc->pipe);
14737}
Daniel Vetterfa555832012-10-10 23:14:00 +020014738
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014739static void
14740intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
14741{
14742 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020014743
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014744 if (INTEL_GEN(dev_priv) >= 4)
14745 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020014746
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014747 for_each_intel_crtc(&dev_priv->drm, crtc) {
14748 struct intel_plane *plane =
14749 to_intel_plane(crtc->base.primary);
14750
14751 if (intel_plane_mapping_ok(crtc, plane))
14752 continue;
14753
14754 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
14755 plane->base.name);
14756 intel_plane_disable_noatomic(crtc, plane);
14757 }
Daniel Vetterfa555832012-10-10 23:14:00 +020014758}
14759
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014760static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14761{
14762 struct drm_device *dev = crtc->base.dev;
14763 struct intel_encoder *encoder;
14764
14765 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14766 return true;
14767
14768 return false;
14769}
14770
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014771static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14772{
14773 struct drm_device *dev = encoder->base.dev;
14774 struct intel_connector *connector;
14775
14776 for_each_connector_on_encoder(dev, &encoder->base, connector)
14777 return connector;
14778
14779 return NULL;
14780}
14781
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014782static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014783 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014784{
14785 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014786 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014787}
14788
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030014789static void intel_sanitize_crtc(struct intel_crtc *crtc,
14790 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020014791{
14792 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010014793 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020014794 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014795
Daniel Vetter24929352012-07-02 20:28:59 +020014796 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020014797 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020014798 i915_reg_t reg = PIPECONF(cpu_transcoder);
14799
14800 I915_WRITE(reg,
14801 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14802 }
Daniel Vetter24929352012-07-02 20:28:59 +020014803
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014804 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014805 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014806 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014807 struct intel_plane *plane;
14808
Daniel Vetter96256042015-02-13 21:03:42 +010014809 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014810
14811 /* Disable everything but the primary plane */
14812 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014813 const struct intel_plane_state *plane_state =
14814 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014815
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014816 if (plane_state->base.visible &&
14817 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
14818 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014819 }
Daniel Vetter96256042015-02-13 21:03:42 +010014820 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014821
Daniel Vetter24929352012-07-02 20:28:59 +020014822 /* Adjust the state of the output pipe according to whether we
14823 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014824 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030014825 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020014826
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010014827 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014828 /*
14829 * We start out with underrun reporting disabled to avoid races.
14830 * For correct bookkeeping mark this on active crtcs.
14831 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014832 * Also on gmch platforms we dont have any hardware bits to
14833 * disable the underrun reporting. Which means we need to start
14834 * out with underrun reporting disabled also on inactive pipes,
14835 * since otherwise we'll complain about the garbage we read when
14836 * e.g. coming up after runtime pm.
14837 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014838 * No protection against concurrent access is required - at
14839 * worst a fifo underrun happens which also sets this to false.
14840 */
14841 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014842 /*
14843 * We track the PCH trancoder underrun reporting state
14844 * within the crtc. With crtc for pipe A housing the underrun
14845 * reporting state for PCH transcoder A, crtc for pipe B housing
14846 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14847 * and marking underrun reporting as disabled for the non-existing
14848 * PCH transcoders B and C would prevent enabling the south
14849 * error interrupt (see cpt_can_enable_serr_int()).
14850 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030014851 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030014852 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010014853 }
Daniel Vetter24929352012-07-02 20:28:59 +020014854}
14855
14856static void intel_sanitize_encoder(struct intel_encoder *encoder)
14857{
14858 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020014859
14860 /* We need to check both for a crtc link (meaning that the
14861 * encoder is active and trying to read from a pipe) and the
14862 * pipe itself being active. */
14863 bool has_active_crtc = encoder->base.crtc &&
14864 to_intel_crtc(encoder->base.crtc)->active;
14865
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020014866 connector = intel_encoder_find_connector(encoder);
14867 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020014868 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14869 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014870 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014871
14872 /* Connector is active, but has no active pipe. This is
14873 * fallout from our resume register restoring. Disable
14874 * the encoder manually again. */
14875 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014876 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14877
Daniel Vetter24929352012-07-02 20:28:59 +020014878 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14879 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014880 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014881 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014882 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014883 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020014884 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014885 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014886
14887 /* Inconsistent output/port/pipe state happens presumably due to
14888 * a bug in one of the get_hw_state functions. Or someplace else
14889 * in our code, like the register restore mess on resume. Clamp
14890 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020014891
14892 connector->base.dpms = DRM_MODE_DPMS_OFF;
14893 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014894 }
14895 /* Enabled encoders without active connectors will be fixed in
14896 * the crtc fixup. */
14897}
14898
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014899void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014900{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014901 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014902
Imre Deak04098752014-02-18 00:02:16 +020014903 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14904 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014905 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020014906 }
14907}
14908
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014909void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020014910{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014911 /* This function can be called both from intel_modeset_setup_hw_state or
14912 * at a very early point in our resume sequence, where the power well
14913 * structures are not yet restored. Since this function is at a very
14914 * paranoid "someone might have enabled VGA while we were not looking"
14915 * level, just check if the power well is enabled instead of trying to
14916 * follow the "don't touch the power well if we don't need it" policy
14917 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020014918 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014919 return;
14920
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014921 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020014922
14923 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014924}
14925
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014926/* FIXME read out full plane state for all planes */
14927static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014928{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014929 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
14930 struct intel_crtc_state *crtc_state =
14931 to_intel_crtc_state(crtc->base.state);
14932 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020014933
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014934 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
14935 struct intel_plane_state *plane_state =
14936 to_intel_plane_state(plane->base.state);
14937 bool visible = plane->get_hw_state(plane);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020014938
Ville Syrjäläb1e01592017-11-17 21:19:09 +020014939 intel_set_plane_visible(crtc_state, plane_state, visible);
14940 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014941}
14942
Daniel Vetter30e984d2013-06-05 13:34:17 +020014943static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014944{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014945 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014946 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014947 struct intel_crtc *crtc;
14948 struct intel_encoder *encoder;
14949 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010014950 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020014951 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014952
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014953 dev_priv->active_crtcs = 0;
14954
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014955 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014956 struct intel_crtc_state *crtc_state =
14957 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020014958
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020014959 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014960 memset(crtc_state, 0, sizeof(*crtc_state));
14961 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020014962
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014963 crtc_state->base.active = crtc_state->base.enable =
14964 dev_priv->display.get_pipe_config(crtc, crtc_state);
14965
14966 crtc->base.enabled = crtc_state->base.enable;
14967 crtc->active = crtc_state->base.active;
14968
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020014969 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010014970 dev_priv->active_crtcs |= 1 << crtc->pipe;
14971
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014972 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014973
Ville Syrjälä78108b72016-05-27 20:59:19 +030014974 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14975 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014976 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020014977 }
14978
Daniel Vetter53589012013-06-05 13:34:16 +020014979 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14980 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14981
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020014982 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014983 &pll->state.hw_state);
14984 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014985 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020014986 struct intel_crtc_state *crtc_state =
14987 to_intel_crtc_state(crtc->base.state);
14988
14989 if (crtc_state->base.active &&
14990 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014991 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020014992 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014993 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020014994
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014995 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020014996 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020014997 }
14998
Damien Lespiaub2784e12014-08-05 11:29:37 +010014999 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015000 pipe = 0;
15001
15002 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015003 struct intel_crtc_state *crtc_state;
15004
Ville Syrjälä98187832016-10-31 22:37:10 +020015005 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015006 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015007
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015008 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015009 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015010 } else {
15011 encoder->base.crtc = NULL;
15012 }
15013
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015014 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015015 encoder->base.base.id, encoder->base.name,
15016 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015017 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015018 }
15019
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015020 drm_connector_list_iter_begin(dev, &conn_iter);
15021 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015022 if (connector->get_hw_state(connector)) {
15023 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015024
15025 encoder = connector->encoder;
15026 connector->base.encoder = &encoder->base;
15027
15028 if (encoder->base.crtc &&
15029 encoder->base.crtc->state->active) {
15030 /*
15031 * This has to be done during hardware readout
15032 * because anything calling .crtc_disable may
15033 * rely on the connector_mask being accurate.
15034 */
15035 encoder->base.crtc->state->connector_mask |=
15036 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015037 encoder->base.crtc->state->encoder_mask |=
15038 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015039 }
15040
Daniel Vetter24929352012-07-02 20:28:59 +020015041 } else {
15042 connector->base.dpms = DRM_MODE_DPMS_OFF;
15043 connector->base.encoder = NULL;
15044 }
15045 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015046 connector->base.base.id, connector->base.name,
15047 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015048 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015049 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015050
15051 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015052 struct intel_crtc_state *crtc_state =
15053 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015054 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015055
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015056 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015057 if (crtc_state->base.active) {
15058 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15059 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015060 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15061
15062 /*
15063 * The initial mode needs to be set in order to keep
15064 * the atomic core happy. It wants a valid mode if the
15065 * crtc's enabled, so we do the above call.
15066 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015067 * But we don't set all the derived state fully, hence
15068 * set a flag to indicate that a full recalculation is
15069 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015070 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015071 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015072
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015073 intel_crtc_compute_pixel_rate(crtc_state);
15074
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015075 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015076 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015077 if (WARN_ON(min_cdclk < 0))
15078 min_cdclk = 0;
15079 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015080
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015081 drm_calc_timestamping_constants(&crtc->base,
15082 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015083 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015084 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015085
Ville Syrjäläd305e062017-08-30 21:57:03 +030015086 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015087 dev_priv->min_voltage_level[crtc->pipe] =
15088 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015089
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015090 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015091 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015092}
15093
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015094static void
15095get_encoder_power_domains(struct drm_i915_private *dev_priv)
15096{
15097 struct intel_encoder *encoder;
15098
15099 for_each_intel_encoder(&dev_priv->drm, encoder) {
15100 u64 get_domains;
15101 enum intel_display_power_domain domain;
15102
15103 if (!encoder->get_power_domains)
15104 continue;
15105
15106 get_domains = encoder->get_power_domains(encoder);
15107 for_each_power_domain(domain, get_domains)
15108 intel_display_power_get(dev_priv, domain);
15109 }
15110}
15111
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015112static void intel_early_display_was(struct drm_i915_private *dev_priv)
15113{
15114 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15115 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15116 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15117 DARBF_GATING_DIS);
15118
15119 if (IS_HASWELL(dev_priv)) {
15120 /*
15121 * WaRsPkgCStateDisplayPMReq:hsw
15122 * System hang if this isn't done before disabling all planes!
15123 */
15124 I915_WRITE(CHICKEN_PAR1_1,
15125 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15126 }
15127}
15128
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015129/* Scan out the current hw modeset state,
15130 * and sanitizes it to the current state
15131 */
15132static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015133intel_modeset_setup_hw_state(struct drm_device *dev,
15134 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015135{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015136 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015137 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015138 struct intel_crtc *crtc;
15139 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015140 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015141
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015142 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015143 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015144
15145 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015146 get_encoder_power_domains(dev_priv);
15147
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015148 intel_sanitize_plane_mapping(dev_priv);
15149
Damien Lespiaub2784e12014-08-05 11:29:37 +010015150 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015151 intel_sanitize_encoder(encoder);
15152 }
15153
Damien Lespiau055e3932014-08-18 13:49:10 +010015154 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015155 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015156
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015157 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015158 intel_dump_pipe_config(crtc, crtc->config,
15159 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015160 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015161
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015162 intel_modeset_update_connector_atomic_state(dev);
15163
Daniel Vetter35c95372013-07-17 06:55:04 +020015164 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15165 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15166
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015167 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015168 continue;
15169
15170 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15171
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015172 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015173 pll->on = false;
15174 }
15175
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015176 if (IS_G4X(dev_priv)) {
15177 g4x_wm_get_hw_state(dev);
15178 g4x_wm_sanitize(dev_priv);
15179 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015180 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015181 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015182 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015183 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015184 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015185 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015186 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015187
15188 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015189 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015190
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015191 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015192 if (WARN_ON(put_domains))
15193 modeset_put_power_domains(dev_priv, put_domains);
15194 }
15195 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015196
Imre Deak8d8c3862017-02-17 17:39:46 +020015197 intel_power_domains_verify_state(dev_priv);
15198
Paulo Zanoni010cf732016-01-19 11:35:48 -020015199 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015200}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015201
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015202void intel_display_resume(struct drm_device *dev)
15203{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015204 struct drm_i915_private *dev_priv = to_i915(dev);
15205 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15206 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015207 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015208
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015209 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015210 if (state)
15211 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015212
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015213 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015214
Maarten Lankhorst73974892016-08-05 23:28:27 +030015215 while (1) {
15216 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15217 if (ret != -EDEADLK)
15218 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015219
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015220 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015221 }
15222
Maarten Lankhorst73974892016-08-05 23:28:27 +030015223 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015224 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015225
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015226 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015227 drm_modeset_drop_locks(&ctx);
15228 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015229
Chris Wilson08536952016-10-14 13:18:18 +010015230 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015231 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015232 if (state)
15233 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015234}
15235
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015236int intel_connector_register(struct drm_connector *connector)
15237{
15238 struct intel_connector *intel_connector = to_intel_connector(connector);
15239 int ret;
15240
15241 ret = intel_backlight_device_register(intel_connector);
15242 if (ret)
15243 goto err;
15244
15245 return 0;
15246
15247err:
15248 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015249}
15250
Chris Wilsonc191eca2016-06-17 11:40:33 +010015251void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015252{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015253 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015254
Chris Wilsone63d87c2016-06-17 11:40:34 +010015255 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015256 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015257}
15258
Manasi Navare886c6b82017-10-26 14:52:00 -070015259static void intel_hpd_poll_fini(struct drm_device *dev)
15260{
15261 struct intel_connector *connector;
15262 struct drm_connector_list_iter conn_iter;
15263
15264 /* First disable polling... */
15265 drm_kms_helper_poll_fini(dev);
15266
15267 /* Then kill the work that may have been queued by hpd. */
15268 drm_connector_list_iter_begin(dev, &conn_iter);
15269 for_each_intel_connector_iter(connector, &conn_iter) {
15270 if (connector->modeset_retry_work.func)
15271 cancel_work_sync(&connector->modeset_retry_work);
15272 }
15273 drm_connector_list_iter_end(&conn_iter);
15274}
15275
Jesse Barnes79e53942008-11-07 14:24:08 -080015276void intel_modeset_cleanup(struct drm_device *dev)
15277{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015278 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015279
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015280 flush_work(&dev_priv->atomic_helper.free_work);
15281 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15282
Chris Wilsondc979972016-05-10 14:10:04 +010015283 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015284
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015285 /*
15286 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015287 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015288 * experience fancy races otherwise.
15289 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015290 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015291
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015292 /*
15293 * Due to the hpd irq storm handling the hotplug work can re-arm the
15294 * poll handlers. Hence disable polling after hpd handling is shut down.
15295 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015296 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015297
Daniel Vetter4f256d82017-07-15 00:46:55 +020015298 /* poll work can call into fbdev, hence clean that up afterwards */
15299 intel_fbdev_fini(dev_priv);
15300
Jesse Barnes723bfd72010-10-07 16:01:13 -070015301 intel_unregister_dsm_handler();
15302
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015303 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015304
Chris Wilson1630fe72011-07-08 12:22:42 +010015305 /* flush any delayed tasks or pending work */
15306 flush_scheduled_work();
15307
Jesse Barnes79e53942008-11-07 14:24:08 -080015308 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015309
Chris Wilson1ee8da62016-05-12 12:43:23 +010015310 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015311
Chris Wilsondc979972016-05-10 14:10:04 +010015312 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015313
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015314 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015315}
15316
Chris Wilsondf0e9242010-09-09 16:20:55 +010015317void intel_connector_attach_encoder(struct intel_connector *connector,
15318 struct intel_encoder *encoder)
15319{
15320 connector->encoder = encoder;
15321 drm_mode_connector_attach_encoder(&connector->base,
15322 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015323}
Dave Airlie28d52042009-09-21 14:33:58 +100015324
15325/*
15326 * set vga decode state - true == enable VGA decode
15327 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015328int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015329{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015330 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015331 u16 gmch_ctrl;
15332
Chris Wilson75fa0412014-02-07 18:37:02 -020015333 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15334 DRM_ERROR("failed to read control word\n");
15335 return -EIO;
15336 }
15337
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015338 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15339 return 0;
15340
Dave Airlie28d52042009-09-21 14:33:58 +100015341 if (state)
15342 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15343 else
15344 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015345
15346 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15347 DRM_ERROR("failed to write control word\n");
15348 return -EIO;
15349 }
15350
Dave Airlie28d52042009-09-21 14:33:58 +100015351 return 0;
15352}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015353
Chris Wilson98a2f412016-10-12 10:05:18 +010015354#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15355
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015356struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015357
15358 u32 power_well_driver;
15359
Chris Wilson63b66e52013-08-08 15:12:06 +020015360 int num_transcoders;
15361
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015362 struct intel_cursor_error_state {
15363 u32 control;
15364 u32 position;
15365 u32 base;
15366 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015367 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015368
15369 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015370 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015371 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015372 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015373 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015374
15375 struct intel_plane_error_state {
15376 u32 control;
15377 u32 stride;
15378 u32 size;
15379 u32 pos;
15380 u32 addr;
15381 u32 surface;
15382 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015383 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015384
15385 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015386 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015387 enum transcoder cpu_transcoder;
15388
15389 u32 conf;
15390
15391 u32 htotal;
15392 u32 hblank;
15393 u32 hsync;
15394 u32 vtotal;
15395 u32 vblank;
15396 u32 vsync;
15397 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015398};
15399
15400struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015401intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015402{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015403 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015404 int transcoders[] = {
15405 TRANSCODER_A,
15406 TRANSCODER_B,
15407 TRANSCODER_C,
15408 TRANSCODER_EDP,
15409 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015410 int i;
15411
Chris Wilsonc0336662016-05-06 15:40:21 +010015412 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015413 return NULL;
15414
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015415 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015416 if (error == NULL)
15417 return NULL;
15418
Chris Wilsonc0336662016-05-06 15:40:21 +010015419 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak9c3a16c2017-08-14 18:15:30 +030015420 error->power_well_driver =
15421 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015422
Damien Lespiau055e3932014-08-18 13:49:10 +010015423 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015424 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015425 __intel_display_power_is_enabled(dev_priv,
15426 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015427 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015428 continue;
15429
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015430 error->cursor[i].control = I915_READ(CURCNTR(i));
15431 error->cursor[i].position = I915_READ(CURPOS(i));
15432 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015433
15434 error->plane[i].control = I915_READ(DSPCNTR(i));
15435 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015436 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015437 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015438 error->plane[i].pos = I915_READ(DSPPOS(i));
15439 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015440 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015441 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015442 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015443 error->plane[i].surface = I915_READ(DSPSURF(i));
15444 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15445 }
15446
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015447 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015448
Chris Wilsonc0336662016-05-06 15:40:21 +010015449 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030015450 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015451 }
15452
Jani Nikula4d1de972016-03-18 17:05:42 +020015453 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015454 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015455 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015456 error->num_transcoders++; /* Account for eDP. */
15457
15458 for (i = 0; i < error->num_transcoders; i++) {
15459 enum transcoder cpu_transcoder = transcoders[i];
15460
Imre Deakddf9c532013-11-27 22:02:02 +020015461 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015462 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015463 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015464 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015465 continue;
15466
Chris Wilson63b66e52013-08-08 15:12:06 +020015467 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15468
15469 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15470 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15471 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15472 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15473 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15474 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15475 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015476 }
15477
15478 return error;
15479}
15480
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015481#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15482
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015483void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015484intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015485 struct intel_display_error_state *error)
15486{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015487 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015488 int i;
15489
Chris Wilson63b66e52013-08-08 15:12:06 +020015490 if (!error)
15491 return;
15492
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015493 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015494 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015495 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015496 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015497 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015498 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015499 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015500 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015501 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015502 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015503
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015504 err_printf(m, "Plane [%d]:\n", i);
15505 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15506 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015507 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015508 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15509 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015510 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015511 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015512 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015513 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015514 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15515 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015516 }
15517
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015518 err_printf(m, "Cursor [%d]:\n", i);
15519 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15520 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15521 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015522 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015523
15524 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015525 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015526 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015527 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015528 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015529 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15530 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15531 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15532 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15533 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15534 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15535 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15536 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015537}
Chris Wilson98a2f412016-10-12 10:05:18 +010015538
15539#endif