blob: d07fa4456150cebb323b5f7fe4c0b5cbe513e0b9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080033#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000039#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Daniel Vetter72fdb40c2018-09-05 15:57:11 +020048#include <drm/drm_atomic_uapi.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Matt Roper3d7d6512014-06-10 08:28:13 -070076/* Cursor formats */
77static const uint32_t intel_cursor_formats[] = {
78 DRM_FORMAT_ARGB8888,
79};
80
Ben Widawsky714244e2017-08-01 09:58:16 -070081static const uint64_t cursor_format_modifiers[] = {
82 DRM_FORMAT_MOD_LINEAR,
83 DRM_FORMAT_MOD_INVALID
84};
85
Jesse Barnesf1f644d2013-06-27 00:39:25 +030086static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030088static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030090
Chris Wilson24dbf512017-02-15 10:59:18 +000091static int intel_framebuffer_init(struct intel_framebuffer *ifb,
92 struct drm_i915_gem_object *obj,
93 struct drm_mode_fb_cmd2 *mode_cmd);
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +020094static void intel_set_pipe_timings(const struct intel_crtc_state *crtc_state);
95static void intel_set_pipe_src_size(const struct intel_crtc_state *crtc_state);
Maarten Lankhorst4c354752018-10-11 12:04:49 +020096static void intel_cpu_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
97 const struct intel_link_m_n *m_n,
98 const struct intel_link_m_n *m2_n2);
Maarten Lankhorstfdf73512018-10-04 11:45:52 +020099static void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state);
100static void ironlake_set_pipeconf(const struct intel_crtc_state *crtc_state);
101static void haswell_set_pipeconf(const struct intel_crtc_state *crtc_state);
102static void haswell_set_pipemisc(const struct intel_crtc_state *crtc_state);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200107static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
108static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530109static void intel_crtc_init_scalers(struct intel_crtc *crtc,
110 struct intel_crtc_state *crtc_state);
Maarten Lankhorstb2562712018-10-04 11:45:53 +0200111static void skylake_pfit_enable(const struct intel_crtc_state *crtc_state);
112static void ironlake_pfit_disable(const struct intel_crtc_state *old_crtc_state);
113static void ironlake_pfit_enable(const struct intel_crtc_state *crtc_state);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300114static void intel_modeset_setup_hw_state(struct drm_device *dev,
115 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200116static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100117
Ma Lingd4906092009-03-18 20:13:27 +0800118struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300119 struct {
120 int min, max;
121 } dot, vco, n, m, m1, m2, p, p1;
122
123 struct {
124 int dot_limit;
125 int p2_slow, p2_fast;
126 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800127};
Jesse Barnes79e53942008-11-07 14:24:08 -0800128
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300129/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200130int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300131{
132 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
133
134 /* Obtain SKU information */
135 mutex_lock(&dev_priv->sb_lock);
136 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
137 CCK_FUSE_HPLL_FREQ_MASK;
138 mutex_unlock(&dev_priv->sb_lock);
139
140 return vco_freq[hpll_freq] * 1000;
141}
142
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200143int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
144 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300145{
146 u32 val;
147 int divider;
148
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300149 mutex_lock(&dev_priv->sb_lock);
150 val = vlv_cck_read(dev_priv, reg);
151 mutex_unlock(&dev_priv->sb_lock);
152
153 divider = val & CCK_FREQUENCY_VALUES;
154
155 WARN((val & CCK_FREQUENCY_STATUS) !=
156 (divider << CCK_FREQUENCY_STATUS_SHIFT),
157 "%s change in progress\n", name);
158
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200159 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
160}
161
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200162int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
163 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200164{
165 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200166 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167
168 return vlv_get_cck_clock(dev_priv, name, reg,
169 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300170}
171
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300172static void intel_update_czclk(struct drm_i915_private *dev_priv)
173{
Wayne Boyer666a4532015-12-09 12:29:35 -0800174 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300175 return;
176
177 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
178 CCK_CZ_CLOCK_CONTROL);
179
180 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
181}
182
Chris Wilson021357a2010-09-07 20:54:59 +0100183static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200184intel_fdi_link_freq(struct drm_i915_private *dev_priv,
185 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100186{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200187 if (HAS_DDI(dev_priv))
188 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200189 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000190 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100191}
192
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300193static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200195 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200196 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .m = { .min = 96, .max = 140 },
198 .m1 = { .min = 18, .max = 26 },
199 .m2 = { .min = 6, .max = 16 },
200 .p = { .min = 4, .max = 128 },
201 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 .p2 = { .dot_limit = 165000,
203 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300206static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200207 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200208 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200209 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200210 .m = { .min = 96, .max = 140 },
211 .m1 = { .min = 18, .max = 26 },
212 .m2 = { .min = 6, .max = 16 },
213 .p = { .min = 4, .max = 128 },
214 .p1 = { .min = 2, .max = 33 },
215 .p2 = { .dot_limit = 165000,
216 .p2_slow = 4, .p2_fast = 4 },
217};
218
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300219static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200221 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200222 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m = { .min = 96, .max = 140 },
224 .m1 = { .min = 18, .max = 26 },
225 .m2 = { .min = 6, .max = 16 },
226 .p = { .min = 4, .max = 128 },
227 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .p2 = { .dot_limit = 165000,
229 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700230};
Eric Anholt273e27c2011-03-30 13:01:10 -0700231
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300232static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .dot = { .min = 20000, .max = 400000 },
234 .vco = { .min = 1400000, .max = 2800000 },
235 .n = { .min = 1, .max = 6 },
236 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100237 .m1 = { .min = 8, .max = 18 },
238 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .p = { .min = 5, .max = 80 },
240 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .p2 = { .dot_limit = 200000,
242 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700243};
244
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300245static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .dot = { .min = 20000, .max = 400000 },
247 .vco = { .min = 1400000, .max = 2800000 },
248 .n = { .min = 1, .max = 6 },
249 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100250 .m1 = { .min = 8, .max = 18 },
251 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .p = { .min = 7, .max = 98 },
253 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .p2 = { .dot_limit = 112000,
255 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700256};
257
Eric Anholt273e27c2011-03-30 13:01:10 -0700258
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300259static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 270000 },
261 .vco = { .min = 1750000, .max = 3500000},
262 .n = { .min = 1, .max = 4 },
263 .m = { .min = 104, .max = 138 },
264 .m1 = { .min = 17, .max = 23 },
265 .m2 = { .min = 5, .max = 11 },
266 .p = { .min = 10, .max = 30 },
267 .p1 = { .min = 1, .max = 3},
268 .p2 = { .dot_limit = 270000,
269 .p2_slow = 10,
270 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800271 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
273
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300274static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 22000, .max = 400000 },
276 .vco = { .min = 1750000, .max = 3500000},
277 .n = { .min = 1, .max = 4 },
278 .m = { .min = 104, .max = 138 },
279 .m1 = { .min = 16, .max = 23 },
280 .m2 = { .min = 5, .max = 11 },
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8},
283 .p2 = { .dot_limit = 165000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300287static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 20000, .max = 115000 },
289 .vco = { .min = 1750000, .max = 3500000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 104, .max = 138 },
292 .m1 = { .min = 17, .max = 23 },
293 .m2 = { .min = 5, .max = 11 },
294 .p = { .min = 28, .max = 112 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 0,
297 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800298 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300301static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 80000, .max = 224000 },
303 .vco = { .min = 1750000, .max = 3500000 },
304 .n = { .min = 1, .max = 3 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 14, .max = 42 },
309 .p1 = { .min = 2, .max = 6 },
310 .p2 = { .dot_limit = 0,
311 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800312 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300315static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .dot = { .min = 20000, .max = 400000},
317 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400319 .n = { .min = 3, .max = 6 },
320 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .m1 = { .min = 0, .max = 0 },
323 .m2 = { .min = 0, .max = 254 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .p2 = { .dot_limit = 200000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300330static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400331 .dot = { .min = 20000, .max = 400000 },
332 .vco = { .min = 1700000, .max = 3500000 },
333 .n = { .min = 3, .max = 6 },
334 .m = { .min = 2, .max = 256 },
335 .m1 = { .min = 0, .max = 0 },
336 .m2 = { .min = 0, .max = 254 },
337 .p = { .min = 7, .max = 112 },
338 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700339 .p2 = { .dot_limit = 112000,
340 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
Eric Anholt273e27c2011-03-30 13:01:10 -0700343/* Ironlake / Sandybridge
344 *
345 * We calculate clock using (register_value + 2) for N/M1/M2, so here
346 * the range value for them is (actual_value - 2).
347 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300348static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .dot = { .min = 25000, .max = 350000 },
350 .vco = { .min = 1760000, .max = 3510000 },
351 .n = { .min = 1, .max = 5 },
352 .m = { .min = 79, .max = 127 },
353 .m1 = { .min = 12, .max = 22 },
354 .m2 = { .min = 5, .max = 9 },
355 .p = { .min = 5, .max = 80 },
356 .p1 = { .min = 1, .max = 8 },
357 .p2 = { .dot_limit = 225000,
358 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700359};
360
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300361static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .dot = { .min = 25000, .max = 350000 },
363 .vco = { .min = 1760000, .max = 3510000 },
364 .n = { .min = 1, .max = 3 },
365 .m = { .min = 79, .max = 118 },
366 .m1 = { .min = 12, .max = 22 },
367 .m2 = { .min = 5, .max = 9 },
368 .p = { .min = 28, .max = 112 },
369 .p1 = { .min = 2, .max = 8 },
370 .p2 = { .dot_limit = 225000,
371 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372};
373
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300374static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .dot = { .min = 25000, .max = 350000 },
376 .vco = { .min = 1760000, .max = 3510000 },
377 .n = { .min = 1, .max = 3 },
378 .m = { .min = 79, .max = 127 },
379 .m1 = { .min = 12, .max = 22 },
380 .m2 = { .min = 5, .max = 9 },
381 .p = { .min = 14, .max = 56 },
382 .p1 = { .min = 2, .max = 8 },
383 .p2 = { .dot_limit = 225000,
384 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800385};
386
Eric Anholt273e27c2011-03-30 13:01:10 -0700387/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300388static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700389 .dot = { .min = 25000, .max = 350000 },
390 .vco = { .min = 1760000, .max = 3510000 },
391 .n = { .min = 1, .max = 2 },
392 .m = { .min = 79, .max = 126 },
393 .m1 = { .min = 12, .max = 22 },
394 .m2 = { .min = 5, .max = 9 },
395 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400396 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .p2 = { .dot_limit = 225000,
398 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800399};
400
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300401static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700402 .dot = { .min = 25000, .max = 350000 },
403 .vco = { .min = 1760000, .max = 3510000 },
404 .n = { .min = 1, .max = 3 },
405 .m = { .min = 79, .max = 126 },
406 .m1 = { .min = 12, .max = 22 },
407 .m2 = { .min = 5, .max = 9 },
408 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400409 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700410 .p2 = { .dot_limit = 225000,
411 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800412};
413
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300414static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300415 /*
416 * These are the data rate limits (measured in fast clocks)
417 * since those are the strictest limits we have. The fast
418 * clock and actual rate limits are more relaxed, so checking
419 * them would make no difference.
420 */
421 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200422 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700423 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700424 .m1 = { .min = 2, .max = 3 },
425 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300426 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300427 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700428};
429
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300430static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300431 /*
432 * These are the data rate limits (measured in fast clocks)
433 * since those are the strictest limits we have. The fast
434 * clock and actual rate limits are more relaxed, so checking
435 * them would make no difference.
436 */
437 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200438 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300439 .n = { .min = 1, .max = 1 },
440 .m1 = { .min = 2, .max = 2 },
441 .m2 = { .min = 24 << 22, .max = 175 << 22 },
442 .p1 = { .min = 2, .max = 4 },
443 .p2 = { .p2_slow = 1, .p2_fast = 14 },
444};
445
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300446static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200447 /* FIXME: find real dot limits */
448 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530449 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200450 .n = { .min = 1, .max = 1 },
451 .m1 = { .min = 2, .max = 2 },
452 /* FIXME: find real m2 limits */
453 .m2 = { .min = 2 << 22, .max = 255 << 22 },
454 .p1 = { .min = 2, .max = 4 },
455 .p2 = { .p2_slow = 1, .p2_fast = 20 },
456};
457
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530458static void
459skl_wa_clkgate(struct drm_i915_private *dev_priv, int pipe, bool enable)
460{
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530461 if (enable)
462 I915_WRITE(CLKGATE_DIS_PSL(pipe),
463 DUPS1_GATING_DIS | DUPS2_GATING_DIS);
464 else
465 I915_WRITE(CLKGATE_DIS_PSL(pipe),
466 I915_READ(CLKGATE_DIS_PSL(pipe)) &
467 ~(DUPS1_GATING_DIS | DUPS2_GATING_DIS));
468}
469
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200470static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100471needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200473 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200474}
475
Imre Deakdccbea32015-06-22 23:35:51 +0300476/*
477 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
478 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
479 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
480 * The helpers' return value is the rate of the clock that is fed to the
481 * display engine's pipe which can be the above fast dot clock rate or a
482 * divided-down version of it.
483 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500484/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300485static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800486{
Shaohua Li21778322009-02-23 15:19:16 +0800487 clock->m = clock->m2 + 2;
488 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200489 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300490 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300491 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
492 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300493
494 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800495}
496
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200497static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
498{
499 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
500}
501
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300502static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800503{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200504 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200506 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300507 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300508 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
509 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300510
511 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512}
513
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300514static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300515{
516 clock->m = clock->m1 * clock->m2;
517 clock->p = clock->p1 * clock->p2;
518 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300519 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300520 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
521 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300522
523 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300524}
525
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300526int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300527{
528 clock->m = clock->m1 * clock->m2;
529 clock->p = clock->p1 * clock->p2;
530 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300531 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300532 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
533 clock->n << 22);
534 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300535
536 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300537}
538
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800539#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000540
541/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 * Returns whether the given set of divisors are valid for a given refclk with
543 * the given connectors.
544 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100545static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300546 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300547 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800548{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300549 if (clock->n < limit->n.min || limit->n.max < clock->n)
550 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400556 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300557
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100558 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200559 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300560 if (clock->m1 <= clock->m2)
561 INTELPllInvalid("m1 <= m2\n");
562
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100563 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200564 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300565 if (clock->p < limit->p.min || limit->p.max < clock->p)
566 INTELPllInvalid("p out of range\n");
567 if (clock->m < limit->m.min || limit->m.max < clock->m)
568 INTELPllInvalid("m out of range\n");
569 }
570
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
574 * connector, etc., rather than just a single range.
575 */
576 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578
579 return true;
580}
581
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300583i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300584 const struct intel_crtc_state *crtc_state,
585 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800586{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300587 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300589 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100591 * For LVDS just rely on its current settings for dual-channel.
592 * We haven't figured out how to reliably set up different
593 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100595 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300598 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 } else {
600 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300605}
606
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200607/*
608 * Returns a set of divisors for the desired target clock with the given
609 * refclk, or FALSE. The returned values represent the clock equation:
610 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
611 *
612 * Target and reference clocks are specified in kHz.
613 *
614 * If match_clock is provided, then best_clock P divider must match the P
615 * divider from @match_clock used for LVDS downclocking.
616 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300618i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300619 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300620 int target, int refclk, struct dpll *match_clock,
621 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300622{
623 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300624 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300625 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300629 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
630
Zhao Yakui42158662009-11-20 11:24:18 +0800631 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
632 clock.m1++) {
633 for (clock.m2 = limit->m2.min;
634 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200635 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800636 break;
637 for (clock.n = limit->n.min;
638 clock.n <= limit->n.max; clock.n++) {
639 for (clock.p1 = limit->p1.min;
640 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 int this_err;
642
Imre Deakdccbea32015-06-22 23:35:51 +0300643 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100644 if (!intel_PLL_is_valid(to_i915(dev),
645 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000646 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800648 if (match_clock &&
649 clock.p != match_clock->p)
650 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
652 this_err = abs(clock.dot - target);
653 if (this_err < err) {
654 *best_clock = clock;
655 err = this_err;
656 }
657 }
658 }
659 }
660 }
661
662 return (err != target);
663}
664
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
Ma Lingd4906092009-03-18 20:13:27 +0800675static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300676pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200677 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200680{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300682 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 int err = target;
684
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200685 memset(best_clock, 0, sizeof(*best_clock));
686
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200693 for (clock.n = limit->n.min;
694 clock.n <= limit->n.max; clock.n++) {
695 for (clock.p1 = limit->p1.min;
696 clock.p1 <= limit->p1.max; clock.p1++) {
697 int this_err;
698
Imre Deakdccbea32015-06-22 23:35:51 +0300699 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100700 if (!intel_PLL_is_valid(to_i915(dev),
701 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200721/*
722 * Returns a set of divisors for the desired target clock with the given
723 * refclk, or FALSE. The returned values represent the clock equation:
724 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200725 *
726 * Target and reference clocks are specified in kHz.
727 *
728 * If match_clock is provided, then best_clock P divider must match the P
729 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200730 */
Ma Lingd4906092009-03-18 20:13:27 +0800731static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300732g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300734 int target, int refclk, struct dpll *match_clock,
735 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800736{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300737 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300738 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800739 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300740 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400741 /* approximately equals target * 0.00585 */
742 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800743
744 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745
746 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
747
Ma Lingd4906092009-03-18 20:13:27 +0800748 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.m1 = limit->m1.max;
753 clock.m1 >= limit->m1.min; clock.m1--) {
754 for (clock.m2 = limit->m2.max;
755 clock.m2 >= limit->m2.min; clock.m2--) {
756 for (clock.p1 = limit->p1.max;
757 clock.p1 >= limit->p1.min; clock.p1--) {
758 int this_err;
759
Imre Deakdccbea32015-06-22 23:35:51 +0300760 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100761 if (!intel_PLL_is_valid(to_i915(dev),
762 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000763 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800764 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000765
766 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800767 if (this_err < err_most) {
768 *best_clock = clock;
769 err_most = this_err;
770 max_n = clock.n;
771 found = true;
772 }
773 }
774 }
775 }
776 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800777 return found;
778}
Ma Lingd4906092009-03-18 20:13:27 +0800779
Imre Deakd5dd62b2015-03-17 11:40:03 +0200780/*
781 * Check if the calculated PLL configuration is more optimal compared to the
782 * best configuration and error found so far. Return the calculated error.
783 */
784static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300785 const struct dpll *calculated_clock,
786 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200787 unsigned int best_error_ppm,
788 unsigned int *error_ppm)
789{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200790 /*
791 * For CHV ignore the error and consider only the P value.
792 * Prefer a bigger P value based on HW requirements.
793 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100794 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200795 *error_ppm = 0;
796
797 return calculated_clock->p > best_clock->p;
798 }
799
Imre Deak24be4e42015-03-17 11:40:04 +0200800 if (WARN_ON_ONCE(!target_freq))
801 return false;
802
Imre Deakd5dd62b2015-03-17 11:40:03 +0200803 *error_ppm = div_u64(1000000ULL *
804 abs(target_freq - calculated_clock->dot),
805 target_freq);
806 /*
807 * Prefer a better P value over a better (smaller) error if the error
808 * is small. Ensure this preference for future configurations too by
809 * setting the error to 0.
810 */
811 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
812 *error_ppm = 0;
813
814 return true;
815 }
816
817 return *error_ppm + 10 < best_error_ppm;
818}
819
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200820/*
821 * Returns a set of divisors for the desired target clock with the given
822 * refclk, or FALSE. The returned values represent the clock equation:
823 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
824 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800825static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300826vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200827 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300828 int target, int refclk, struct dpll *match_clock,
829 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200831 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300832 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300833 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300834 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300835 /* min update 19.2 MHz */
836 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300837 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700838
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300839 target *= 5; /* fast clock */
840
841 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700842
843 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300844 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300845 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300846 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300847 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700849 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300850 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200851 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300852
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300853 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
854 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300855
Imre Deakdccbea32015-06-22 23:35:51 +0300856 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300857
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100858 if (!intel_PLL_is_valid(to_i915(dev),
859 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300860 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300861 continue;
862
Imre Deakd5dd62b2015-03-17 11:40:03 +0200863 if (!vlv_PLL_is_optimal(dev, target,
864 &clock,
865 best_clock,
866 bestppm, &ppm))
867 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300868
Imre Deakd5dd62b2015-03-17 11:40:03 +0200869 *best_clock = clock;
870 bestppm = ppm;
871 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700872 }
873 }
874 }
875 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300877 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700878}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700879
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200880/*
881 * Returns a set of divisors for the desired target clock with the given
882 * refclk, or FALSE. The returned values represent the clock equation:
883 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
884 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300885static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300886chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200887 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300888 int target, int refclk, struct dpll *match_clock,
889 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300890{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200891 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300892 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200893 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300894 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300895 uint64_t m2;
896 int found = false;
897
898 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200899 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300900
901 /*
902 * Based on hardware doc, the n always set to 1, and m1 always
903 * set to 2. If requires to support 200Mhz refclk, we need to
904 * revisit this because n may not 1 anymore.
905 */
906 clock.n = 1, clock.m1 = 2;
907 target *= 5; /* fast clock */
908
909 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
910 for (clock.p2 = limit->p2.p2_fast;
911 clock.p2 >= limit->p2.p2_slow;
912 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200913 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914
915 clock.p = clock.p1 * clock.p2;
916
917 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
918 clock.n) << 22, refclk * clock.m1);
919
920 if (m2 > INT_MAX/clock.m1)
921 continue;
922
923 clock.m2 = m2;
924
Imre Deakdccbea32015-06-22 23:35:51 +0300925 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100927 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300928 continue;
929
Imre Deak9ca3ba02015-03-17 11:40:05 +0200930 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
931 best_error_ppm, &error_ppm))
932 continue;
933
934 *best_clock = clock;
935 best_error_ppm = error_ppm;
936 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300937 }
938 }
939
940 return found;
941}
942
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300944 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200945{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200946 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300947 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200949 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200950 target_clock, refclk, NULL, best_clock);
951}
952
Ville Syrjälä525b9312016-10-31 22:37:02 +0200953bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300954{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300955 /* Be paranoid as we can arrive here with only partial
956 * state retrieved from the hardware during setup.
957 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100958 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300959 * as Haswell has gained clock readout/fastboot support.
960 *
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +0300961 * We can ditch the crtc->primary->state->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300962 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700963 *
964 * FIXME: The intel_crtc->active here should be switched to
965 * crtc->state->active once we have proper CRTC states wired up
966 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300967 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200968 return crtc->active && crtc->base.primary->state->fb &&
969 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300970}
971
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200972enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
973 enum pipe pipe)
974{
Ville Syrjälä98187832016-10-31 22:37:10 +0200975 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200977 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200978}
979
Ville Syrjälä8fedd642017-11-29 17:37:30 +0200980static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
981 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300982{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200983 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300984 u32 line1, line2;
985 u32 line_mask;
986
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100987 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300988 line_mask = DSL_LINEMASK_GEN2;
989 else
990 line_mask = DSL_LINEMASK_GEN3;
991
992 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200993 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300994 line2 = I915_READ(reg) & line_mask;
995
Ville Syrjälä8fedd642017-11-29 17:37:30 +0200996 return line1 != line2;
997}
998
999static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1000{
1001 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1002 enum pipe pipe = crtc->pipe;
1003
1004 /* Wait for the display line to settle/start moving */
1005 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1006 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1007 pipe_name(pipe), onoff(state));
1008}
1009
1010static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1011{
1012 wait_for_pipe_scanline_moving(crtc, false);
1013}
1014
1015static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1016{
1017 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001018}
1019
Ville Syrjälä4972f702017-11-29 17:37:32 +02001020static void
1021intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001023 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001024 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001025
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001026 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001027 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001028 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001029
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001031 if (intel_wait_for_register(dev_priv,
1032 reg, I965_PIPECONF_ACTIVE, 0,
1033 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001034 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001036 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001037 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001038}
1039
Jesse Barnesb24e7172011-01-04 15:09:30 -08001040/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001041void assert_pll(struct drm_i915_private *dev_priv,
1042 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044 u32 val;
1045 bool cur_state;
1046
Ville Syrjälä649636e2015-09-22 19:50:01 +03001047 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001048 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001049 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001051 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001053
Jani Nikula23538ef2013-08-27 15:12:22 +03001054/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001055void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001056{
1057 u32 val;
1058 bool cur_state;
1059
Ville Syrjäläa5805162015-05-26 20:42:30 +03001060 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001061 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001062 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001063
1064 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001065 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001066 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001067 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001068}
Jani Nikula23538ef2013-08-27 15:12:22 +03001069
Jesse Barnes040484a2011-01-03 12:14:26 -08001070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
Jesse Barnes040484a2011-01-03 12:14:26 -08001073 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001074 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1075 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001076
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001077 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001078 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001079 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001080 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001081 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001082 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001083 cur_state = !!(val & FDI_TX_ENABLE);
1084 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001085 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001086 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001087 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001088}
1089#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1090#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1091
1092static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
Jesse Barnes040484a2011-01-03 12:14:26 -08001095 u32 val;
1096 bool cur_state;
1097
Ville Syrjälä649636e2015-09-22 19:50:01 +03001098 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001099 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001100 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001101 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001102 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001103}
1104#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1105#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1106
1107static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1108 enum pipe pipe)
1109{
Jesse Barnes040484a2011-01-03 12:14:26 -08001110 u32 val;
1111
1112 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001113 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001114 return;
1115
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001116 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001117 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001118 return;
1119
Ville Syrjälä649636e2015-09-22 19:50:01 +03001120 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001122}
1123
Daniel Vetter55607e82013-06-16 21:42:39 +02001124void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001126{
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001128 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Ville Syrjälä649636e2015-09-22 19:50:01 +03001130 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001131 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001132 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001133 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001134 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001135}
1136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001138{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001139 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001140 u32 val;
Ville Syrjälä10ed55e2018-05-23 17:57:18 +03001141 enum pipe panel_pipe = INVALID_PIPE;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001142 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001143
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001144 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145 return;
1146
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001147 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001148 u32 port_sel;
1149
Imre Deak44cb7342016-08-10 14:07:29 +03001150 pp_reg = PP_CONTROL(0);
1151 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001152
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001153 switch (port_sel) {
1154 case PANEL_PORT_SELECT_LVDS:
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001155 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe);
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001156 break;
1157 case PANEL_PORT_SELECT_DPA:
1158 intel_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe);
1159 break;
1160 case PANEL_PORT_SELECT_DPC:
1161 intel_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe);
1162 break;
1163 case PANEL_PORT_SELECT_DPD:
1164 intel_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe);
1165 break;
1166 default:
1167 MISSING_CASE(port_sel);
1168 break;
1169 }
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001170 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001171 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001172 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001173 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 } else {
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001175 u32 port_sel;
1176
Imre Deak44cb7342016-08-10 14:07:29 +03001177 pp_reg = PP_CONTROL(0);
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001178 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1179
1180 WARN_ON(port_sel != PANEL_PORT_SELECT_LVDS);
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001181 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe);
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 }
1183
1184 val = I915_READ(pp_reg);
1185 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001186 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187 locked = false;
1188
Rob Clarke2c719b2014-12-15 13:56:32 -05001189 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001190 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001191 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192}
1193
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001194void assert_pipe(struct drm_i915_private *dev_priv,
1195 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001197 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001198 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1199 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001202 /* we keep both pipes enabled on 830 */
1203 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001204 state = true;
1205
Imre Deak4feed0e2016-02-12 18:55:14 +02001206 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1207 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001208 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001209 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001210
1211 intel_display_power_put(dev_priv, power_domain);
1212 } else {
1213 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001214 }
1215
Rob Clarke2c719b2014-12-15 13:56:32 -05001216 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001217 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001218 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219}
1220
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001221static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001222{
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001223 enum pipe pipe;
1224 bool cur_state;
1225
1226 cur_state = plane->get_hw_state(plane, &pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001229 "%s assertion failure (expected %s, current %s)\n",
1230 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231}
1232
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001233#define assert_plane_enabled(p) assert_plane(p, true)
1234#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001235
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001236static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001238 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1239 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001241 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1242 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001243}
1244
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001245static void assert_vblank_disabled(struct drm_crtc *crtc)
1246{
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001248 drm_crtc_vblank_put(crtc);
1249}
1250
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001251void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1252 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001253{
Jesse Barnes92f25842011-01-04 15:09:34 -08001254 u32 val;
1255 bool enabled;
1256
Ville Syrjälä649636e2015-09-22 19:50:01 +03001257 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001258 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001259 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1261 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001262}
1263
Jesse Barnes291906f2011-02-02 12:28:03 -08001264static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001265 enum pipe pipe, enum port port,
1266 i915_reg_t dp_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001267{
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001268 enum pipe port_pipe;
1269 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001270
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001271 state = intel_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
1272
1273 I915_STATE_WARN(state && port_pipe == pipe,
1274 "PCH DP %c enabled on transcoder %c, should be disabled\n",
1275 port_name(port), pipe_name(pipe));
1276
1277 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1278 "IBX PCH DP %c still using transcoder B\n",
1279 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001280}
1281
1282static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä76203462018-05-14 20:24:21 +03001283 enum pipe pipe, enum port port,
1284 i915_reg_t hdmi_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001285{
Ville Syrjälä76203462018-05-14 20:24:21 +03001286 enum pipe port_pipe;
1287 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001288
Ville Syrjälä76203462018-05-14 20:24:21 +03001289 state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
1290
1291 I915_STATE_WARN(state && port_pipe == pipe,
1292 "PCH HDMI %c enabled on transcoder %c, should be disabled\n",
1293 port_name(port), pipe_name(pipe));
1294
1295 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1296 "IBX PCH HDMI %c still using transcoder B\n",
1297 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001298}
1299
1300static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1301 enum pipe pipe)
1302{
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001303 enum pipe port_pipe;
Jesse Barnes291906f2011-02-02 12:28:03 -08001304
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001305 assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
1306 assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
1307 assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001308
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001309 I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
1310 port_pipe == pipe,
1311 "PCH VGA enabled on transcoder %c, should be disabled\n",
1312 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001313
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001314 I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
1315 port_pipe == pipe,
1316 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1317 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001318
Ville Syrjälä3aefb672018-11-08 16:36:35 +02001319 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä76203462018-05-14 20:24:21 +03001320 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
1321 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001323}
1324
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001325static void _vlv_enable_pll(struct intel_crtc *crtc,
1326 const struct intel_crtc_state *pipe_config)
1327{
1328 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1329 enum pipe pipe = crtc->pipe;
1330
1331 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1332 POSTING_READ(DPLL(pipe));
1333 udelay(150);
1334
Chris Wilson2c30b432016-06-30 15:32:54 +01001335 if (intel_wait_for_register(dev_priv,
1336 DPLL(pipe),
1337 DPLL_LOCK_VLV,
1338 DPLL_LOCK_VLV,
1339 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001340 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1341}
1342
Ville Syrjäläd288f652014-10-28 13:20:22 +02001343static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001344 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001346 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001347 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001348
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001349 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001350
Daniel Vetter87442f72013-06-06 00:52:17 +02001351 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001352 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001353
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001354 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1355 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001356
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001357 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1358 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001359}
1360
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001361
1362static void _chv_enable_pll(struct intel_crtc *crtc,
1363 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001364{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001365 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001366 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001367 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001368 u32 tmp;
1369
Ville Syrjäläa5805162015-05-26 20:42:30 +03001370 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001371
1372 /* Enable back the 10bit clock to display controller */
1373 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1374 tmp |= DPIO_DCLKP_EN;
1375 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1376
Ville Syrjälä54433e92015-05-26 20:42:31 +03001377 mutex_unlock(&dev_priv->sb_lock);
1378
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001379 /*
1380 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1381 */
1382 udelay(1);
1383
1384 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001385 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001386
1387 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001388 if (intel_wait_for_register(dev_priv,
1389 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1390 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001391 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001392}
1393
1394static void chv_enable_pll(struct intel_crtc *crtc,
1395 const struct intel_crtc_state *pipe_config)
1396{
1397 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1398 enum pipe pipe = crtc->pipe;
1399
1400 assert_pipe_disabled(dev_priv, pipe);
1401
1402 /* PLL is protected by panel, make sure we can write it */
1403 assert_panel_unlocked(dev_priv, pipe);
1404
1405 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1406 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001407
Ville Syrjäläc2317752016-03-15 16:39:56 +02001408 if (pipe != PIPE_A) {
1409 /*
1410 * WaPixelRepeatModeFixForC0:chv
1411 *
1412 * DPLLCMD is AWOL. Use chicken bits to propagate
1413 * the value from DPLLBMD to either pipe B or C.
1414 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001415 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001416 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1417 I915_WRITE(CBR4_VLV, 0);
1418 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1419
1420 /*
1421 * DPLLB VGA mode also seems to cause problems.
1422 * We should always have it disabled.
1423 */
1424 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1425 } else {
1426 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1427 POSTING_READ(DPLL_MD(pipe));
1428 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001429}
1430
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001431static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001432{
1433 struct intel_crtc *crtc;
1434 int count = 0;
1435
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001436 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001437 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001438 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1439 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001440
1441 return count;
1442}
1443
Ville Syrjälä939994d2017-09-13 17:08:56 +03001444static void i9xx_enable_pll(struct intel_crtc *crtc,
1445 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001446{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001447 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001448 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001449 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001450 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001451
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001453
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001455 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001458 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001459 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001460 /*
1461 * It appears to be important that we don't enable this
1462 * for the current pipe before otherwise configuring the
1463 * PLL. No idea how this should be handled if multiple
1464 * DVO outputs are enabled simultaneosly.
1465 */
1466 dpll |= DPLL_DVO_2X_MODE;
1467 I915_WRITE(DPLL(!crtc->pipe),
1468 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1469 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001470
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001471 /*
1472 * Apparently we need to have VGA mode enabled prior to changing
1473 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1474 * dividers, even though the register value does change.
1475 */
1476 I915_WRITE(reg, 0);
1477
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001478 I915_WRITE(reg, dpll);
1479
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 /* Wait for the clocks to stabilize. */
1481 POSTING_READ(reg);
1482 udelay(150);
1483
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001484 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001485 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001486 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001487 } else {
1488 /* The pixel multiplier can only be updated once the
1489 * DPLL is enabled and the clocks are stable.
1490 *
1491 * So write it again.
1492 */
1493 I915_WRITE(reg, dpll);
1494 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495
1496 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001497 for (i = 0; i < 3; i++) {
1498 I915_WRITE(reg, dpll);
1499 POSTING_READ(reg);
1500 udelay(150); /* wait for warmup */
1501 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001502}
1503
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001504static void i9xx_disable_pll(const struct intel_crtc_state *crtc_state)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001506 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001507 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001508 enum pipe pipe = crtc->pipe;
1509
1510 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001511 if (IS_I830(dev_priv) &&
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02001512 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001513 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001514 I915_WRITE(DPLL(PIPE_B),
1515 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1516 I915_WRITE(DPLL(PIPE_A),
1517 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1518 }
1519
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001520 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001521 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001522 return;
1523
1524 /* Make sure the pipe isn't still relying on us */
1525 assert_pipe_disabled(dev_priv, pipe);
1526
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001527 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001528 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001529}
1530
Jesse Barnesf6071162013-10-01 10:41:38 -07001531static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1532{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001533 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001534
1535 /* Make sure the pipe isn't still relying on us */
1536 assert_pipe_disabled(dev_priv, pipe);
1537
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001538 val = DPLL_INTEGRATED_REF_CLK_VLV |
1539 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1540 if (pipe != PIPE_A)
1541 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1542
Jesse Barnesf6071162013-10-01 10:41:38 -07001543 I915_WRITE(DPLL(pipe), val);
1544 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001545}
1546
1547static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1548{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001549 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001550 u32 val;
1551
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001552 /* Make sure the pipe isn't still relying on us */
1553 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001554
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001555 val = DPLL_SSC_REF_CLK_CHV |
1556 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001557 if (pipe != PIPE_A)
1558 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001559
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001560 I915_WRITE(DPLL(pipe), val);
1561 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001562
Ville Syrjäläa5805162015-05-26 20:42:30 +03001563 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001564
1565 /* Disable 10bit clock to display controller */
1566 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1567 val &= ~DPIO_DCLKP_EN;
1568 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1569
Ville Syrjäläa5805162015-05-26 20:42:30 +03001570 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001571}
1572
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001573void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001574 struct intel_digital_port *dport,
1575 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001576{
1577 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001578 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001579
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001580 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001581 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001582 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001583 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001584 break;
1585 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001586 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001587 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001588 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001589 break;
1590 case PORT_D:
1591 port_mask = DPLL_PORTD_READY_MASK;
1592 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001593 break;
1594 default:
1595 BUG();
1596 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001597
Chris Wilson370004d2016-06-30 15:32:56 +01001598 if (intel_wait_for_register(dev_priv,
1599 dpll_reg, port_mask, expected_mask,
1600 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001601 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001602 port_name(dport->base.port),
1603 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001604}
1605
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001606static void ironlake_enable_pch_transcoder(const struct intel_crtc_state *crtc_state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001607{
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001608 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1610 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001611 i915_reg_t reg;
1612 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001613
Jesse Barnes040484a2011-01-03 12:14:26 -08001614 /* Make sure PCH DPLL is enabled */
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001615 assert_shared_dpll_enabled(dev_priv, crtc_state->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001616
1617 /* FDI must be feeding us bits for PCH ports */
1618 assert_fdi_tx_enabled(dev_priv, pipe);
1619 assert_fdi_rx_enabled(dev_priv, pipe);
1620
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001621 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 /* Workaround: Set the timing override bit before enabling the
1623 * pch transcoder. */
1624 reg = TRANS_CHICKEN2(pipe);
1625 val = I915_READ(reg);
1626 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1627 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001628 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001629
Daniel Vetterab9412b2013-05-03 11:49:46 +02001630 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001632 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001633
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001634 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001635 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001636 * Make the BPC in transcoder be consistent with
1637 * that in pipeconf reg. For HDMI we must use 8bpc
1638 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001639 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001640 val &= ~PIPECONF_BPC_MASK;
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001641 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001642 val |= PIPECONF_8BPC;
1643 else
1644 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001645 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646
1647 val &= ~TRANS_INTERLACE_MASK;
1648 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001649 if (HAS_PCH_IBX(dev_priv) &&
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02001650 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001651 val |= TRANS_LEGACY_INTERLACED_ILK;
1652 else
1653 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001654 else
1655 val |= TRANS_PROGRESSIVE;
1656
Jesse Barnes040484a2011-01-03 12:14:26 -08001657 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001658 if (intel_wait_for_register(dev_priv,
1659 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1660 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001661 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001662}
1663
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001664static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001665 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001666{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001667 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001668
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001669 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001670 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001671 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001673 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001674 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001675 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001676 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001677
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001678 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001679 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001681 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1682 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001683 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001684 else
1685 val |= TRANS_PROGRESSIVE;
1686
Daniel Vetterab9412b2013-05-03 11:49:46 +02001687 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001688 if (intel_wait_for_register(dev_priv,
1689 LPT_TRANSCONF,
1690 TRANS_STATE_ENABLE,
1691 TRANS_STATE_ENABLE,
1692 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001693 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001694}
1695
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001696static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1697 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001698{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001699 i915_reg_t reg;
1700 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001701
1702 /* FDI relies on the transcoder */
1703 assert_fdi_tx_disabled(dev_priv, pipe);
1704 assert_fdi_rx_disabled(dev_priv, pipe);
1705
Jesse Barnes291906f2011-02-02 12:28:03 -08001706 /* Ports must be off as well */
1707 assert_pch_ports_disabled(dev_priv, pipe);
1708
Daniel Vetterab9412b2013-05-03 11:49:46 +02001709 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001710 val = I915_READ(reg);
1711 val &= ~TRANS_ENABLE;
1712 I915_WRITE(reg, val);
1713 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001714 if (intel_wait_for_register(dev_priv,
1715 reg, TRANS_STATE_ENABLE, 0,
1716 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001717 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001718
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001719 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001720 /* Workaround: Clear the timing override chicken bit again. */
1721 reg = TRANS_CHICKEN2(pipe);
1722 val = I915_READ(reg);
1723 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1724 I915_WRITE(reg, val);
1725 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001726}
1727
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001728void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730 u32 val;
1731
Daniel Vetterab9412b2013-05-03 11:49:46 +02001732 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001733 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001734 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001736 if (intel_wait_for_register(dev_priv,
1737 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1738 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001739 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001740
1741 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001742 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001743 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001744 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001745}
1746
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001747enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001748{
1749 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1750
Ville Syrjälä65f21302016-10-14 20:02:53 +03001751 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001752 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001753 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001754 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001755}
1756
Ville Syrjälä4972f702017-11-29 17:37:32 +02001757static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001759 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1760 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1761 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001762 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001763 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001764 u32 val;
1765
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001766 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1767
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001768 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001769
Jesse Barnesb24e7172011-01-04 15:09:30 -08001770 /*
1771 * A pipe without a PLL won't actually be able to drive bits from
1772 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1773 * need the check.
1774 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001775 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001776 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001777 assert_dsi_pll_enabled(dev_priv);
1778 else
1779 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001780 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001781 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001782 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001783 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001784 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001785 assert_fdi_tx_pll_enabled(dev_priv,
1786 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 }
1788 /* FIXME: assert CPU port conditions for SNB+ */
1789 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001790
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001791 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001793 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001794 /* we keep both pipes enabled on 830 */
1795 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001796 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001797 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001798
1799 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001800 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001801
1802 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001803 * Until the pipe starts PIPEDSL reads will return a stale value,
1804 * which causes an apparent vblank timestamp jump when PIPEDSL
1805 * resets to its proper value. That also messes up the frame count
1806 * when it's derived from the timestamps. So let's wait for the
1807 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001808 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001809 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001810 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811}
1812
Ville Syrjälä4972f702017-11-29 17:37:32 +02001813static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001814{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001815 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001816 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001817 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001818 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001819 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820 u32 val;
1821
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001822 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 /*
1825 * Make sure planes won't keep trying to pump pixels to us,
1826 * or we might hang the display.
1827 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001828 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001830 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001831 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001832 if ((val & PIPECONF_ENABLE) == 0)
1833 return;
1834
Ville Syrjälä67adc642014-08-15 01:21:57 +03001835 /*
1836 * Double wide has implications for planes
1837 * so best keep it disabled when not needed.
1838 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001839 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001840 val &= ~PIPECONF_DOUBLE_WIDE;
1841
1842 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001843 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001844 val &= ~PIPECONF_ENABLE;
1845
1846 I915_WRITE(reg, val);
1847 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001848 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001849}
1850
Ville Syrjälä832be822016-01-12 21:08:33 +02001851static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1852{
1853 return IS_GEN2(dev_priv) ? 2048 : 4096;
1854}
1855
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001856static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001857intel_tile_width_bytes(const struct drm_framebuffer *fb, int color_plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001858{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001859 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001860 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001861
1862 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001863 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001864 return cpp;
1865 case I915_FORMAT_MOD_X_TILED:
1866 if (IS_GEN2(dev_priv))
1867 return 128;
1868 else
1869 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001870 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001871 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001872 return 128;
1873 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001874 case I915_FORMAT_MOD_Y_TILED:
1875 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1876 return 128;
1877 else
1878 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001879 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001880 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001881 return 128;
1882 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001883 case I915_FORMAT_MOD_Yf_TILED:
1884 switch (cpp) {
1885 case 1:
1886 return 64;
1887 case 2:
1888 case 4:
1889 return 128;
1890 case 8:
1891 case 16:
1892 return 256;
1893 default:
1894 MISSING_CASE(cpp);
1895 return cpp;
1896 }
1897 break;
1898 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001899 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001900 return cpp;
1901 }
1902}
1903
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001904static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001905intel_tile_height(const struct drm_framebuffer *fb, int color_plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001906{
Ben Widawsky2f075562017-03-24 14:29:48 -07001907 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001908 return 1;
1909 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001910 return intel_tile_size(to_i915(fb->dev)) /
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001911 intel_tile_width_bytes(fb, color_plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001912}
1913
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001914/* Return the tile dimensions in pixel units */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001915static void intel_tile_dims(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001916 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001917 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001918{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001919 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, color_plane);
1920 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001921
1922 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001923 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001924}
1925
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001926unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001927intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001928 int color_plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001929{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001930 unsigned int tile_height = intel_tile_height(fb, color_plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001931
1932 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001933}
1934
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001935unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1936{
1937 unsigned int size = 0;
1938 int i;
1939
1940 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
1941 size += rot_info->plane[i].width * rot_info->plane[i].height;
1942
1943 return size;
1944}
1945
Daniel Vetter75c82a52015-10-14 16:51:04 +02001946static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02001947intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
1948 const struct drm_framebuffer *fb,
1949 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00001950{
Chris Wilson7b92c042017-01-14 00:28:26 +00001951 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03001952 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00001953 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00001954 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02001955 }
1956}
1957
Ville Syrjäläfabac482017-03-27 21:55:43 +03001958static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
1959{
1960 if (IS_I830(dev_priv))
1961 return 16 * 1024;
1962 else if (IS_I85X(dev_priv))
1963 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03001964 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
1965 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03001966 else
1967 return 4 * 1024;
1968}
1969
Ville Syrjälä603525d2016-01-12 21:08:37 +02001970static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03001971{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00001972 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03001973 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02001974 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08001975 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03001976 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00001977 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03001978 return 4 * 1024;
1979 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03001980 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03001981}
1982
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001983static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001984 int color_plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02001985{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001986 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1987
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02001988 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001989 if (color_plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02001990 return 4096;
1991
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001992 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001993 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02001994 return intel_linear_alignment(dev_priv);
1995 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02001997 return 256 * 1024;
1998 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001999 case I915_FORMAT_MOD_Y_TILED_CCS:
2000 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002001 case I915_FORMAT_MOD_Y_TILED:
2002 case I915_FORMAT_MOD_Yf_TILED:
2003 return 1 * 1024 * 1024;
2004 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002005 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002006 return 0;
2007 }
2008}
2009
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002010static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2011{
2012 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2013 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2014
Ville Syrjälä32febd92018-02-21 18:02:33 +02002015 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002016}
2017
Chris Wilson058d88c2016-08-15 10:49:06 +01002018struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002019intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002020 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002021 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002022 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002023{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002024 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002025 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002026 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002027 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002028 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002029 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002030
Matt Roperebcdd392014-07-09 16:22:11 -07002031 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002034
Chris Wilson693db182013-03-05 14:52:39 +00002035 /* Note that the w/a also requires 64 PTE of padding following the
2036 * bo. We currently fill all unused PTE with the shadow page and so
2037 * we should always have valid PTE following the scanout preventing
2038 * the VT-d warning.
2039 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002040 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002041 alignment = 256 * 1024;
2042
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002043 /*
2044 * Global gtt pte registers are special registers which actually forward
2045 * writes to a chunk of system memory. Which means that there is no risk
2046 * that the register values disappear as soon as we call
2047 * intel_runtime_pm_put(), so it is correct to wrap only the
2048 * pin/unpin/fence and not more.
2049 */
2050 intel_runtime_pm_get(dev_priv);
2051
Daniel Vetter9db529a2017-08-08 10:08:28 +02002052 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2053
Chris Wilson59354852018-02-20 13:42:06 +00002054 pinctl = 0;
2055
2056 /* Valleyview is definitely limited to scanning out the first
2057 * 512MiB. Lets presume this behaviour was inherited from the
2058 * g4x display engine and that all earlier gen are similarly
2059 * limited. Testing suggests that it is a little more
2060 * complicated than this. For example, Cherryview appears quite
2061 * happy to scanout from anywhere within its global aperture.
2062 */
2063 if (HAS_GMCH_DISPLAY(dev_priv))
2064 pinctl |= PIN_MAPPABLE;
2065
2066 vma = i915_gem_object_pin_to_display_plane(obj,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002067 alignment, view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002068 if (IS_ERR(vma))
2069 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002070
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002071 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002072 int ret;
2073
Chris Wilson49ef5292016-08-18 17:17:00 +01002074 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2075 * fence, whereas 965+ only requires a fence if using
2076 * framebuffer compression. For simplicity, we always, when
2077 * possible, install a fence as the cost is not that onerous.
2078 *
2079 * If we fail to fence the tiled scanout, then either the
2080 * modeset will reject the change (which is highly unlikely as
2081 * the affected systems, all but one, do not have unmappable
2082 * space) or we will not be able to enable full powersaving
2083 * techniques (also likely not to apply due to various limits
2084 * FBC and the like impose on the size of the buffer, which
2085 * presumably we violated anyway with this unmappable buffer).
2086 * Anyway, it is presumably better to stumble onwards with
2087 * something and try to run the system in a "less than optimal"
2088 * mode that matches the user configuration.
2089 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002090 ret = i915_vma_pin_fence(vma);
2091 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002092 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002093 vma = ERR_PTR(ret);
2094 goto err;
2095 }
2096
2097 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002098 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002099 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002100
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002101 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002102err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002103 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2104
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002105 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002106 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002107}
2108
Chris Wilson59354852018-02-20 13:42:06 +00002109void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002110{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002111 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002112
Chris Wilson59354852018-02-20 13:42:06 +00002113 if (flags & PLANE_HAS_FENCE)
2114 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002115 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002116 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002117}
2118
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002119static int intel_fb_pitch(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002120 unsigned int rotation)
2121{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002122 if (drm_rotation_90_or_270(rotation))
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002123 return to_intel_framebuffer(fb)->rotated[color_plane].pitch;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002124 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002125 return fb->pitches[color_plane];
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002126}
2127
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002128/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002129 * Convert the x/y offsets into a linear offset.
2130 * Only valid with 0/180 degree rotation, which is fine since linear
2131 * offset is only used with linear buffers on pre-hsw and tiled buffers
2132 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2133 */
2134u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002135 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002136 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002137{
Ville Syrjälä29490562016-01-20 18:02:50 +02002138 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002139 unsigned int cpp = fb->format->cpp[color_plane];
2140 unsigned int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002141
2142 return y * pitch + x * cpp;
2143}
2144
2145/*
2146 * Add the x/y offsets derived from fb->offsets[] to the user
2147 * specified plane src x/y offsets. The resulting x/y offsets
2148 * specify the start of scanout from the beginning of the gtt mapping.
2149 */
2150void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002151 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002152 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002153
2154{
Ville Syrjälä29490562016-01-20 18:02:50 +02002155 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2156 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002157
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002158 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002159 *x += intel_fb->rotated[color_plane].x;
2160 *y += intel_fb->rotated[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002161 } else {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002162 *x += intel_fb->normal[color_plane].x;
2163 *y += intel_fb->normal[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002164 }
2165}
2166
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002167static u32 intel_adjust_tile_offset(int *x, int *y,
2168 unsigned int tile_width,
2169 unsigned int tile_height,
2170 unsigned int tile_size,
2171 unsigned int pitch_tiles,
2172 u32 old_offset,
2173 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002174{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002175 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002176 unsigned int tiles;
2177
2178 WARN_ON(old_offset & (tile_size - 1));
2179 WARN_ON(new_offset & (tile_size - 1));
2180 WARN_ON(new_offset > old_offset);
2181
2182 tiles = (old_offset - new_offset) / tile_size;
2183
2184 *y += tiles / pitch_tiles * tile_height;
2185 *x += tiles % pitch_tiles * tile_width;
2186
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002187 /* minimize x in case it got needlessly big */
2188 *y += *x / pitch_pixels * tile_height;
2189 *x %= pitch_pixels;
2190
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002191 return new_offset;
2192}
2193
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002194static bool is_surface_linear(u64 modifier, int color_plane)
2195{
2196 return modifier == DRM_FORMAT_MOD_LINEAR;
2197}
2198
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002199static u32 intel_adjust_aligned_offset(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002200 const struct drm_framebuffer *fb,
2201 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002202 unsigned int rotation,
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002203 unsigned int pitch,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002204 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002205{
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002206 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002207 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002208
2209 WARN_ON(new_offset > old_offset);
2210
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002211 if (!is_surface_linear(fb->modifier, color_plane)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002212 unsigned int tile_size, tile_width, tile_height;
2213 unsigned int pitch_tiles;
2214
2215 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002216 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002217
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002218 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002219 pitch_tiles = pitch / tile_height;
2220 swap(tile_width, tile_height);
2221 } else {
2222 pitch_tiles = pitch / (tile_width * cpp);
2223 }
2224
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002225 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2226 tile_size, pitch_tiles,
2227 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002228 } else {
2229 old_offset += *y * pitch + *x * cpp;
2230
2231 *y = (old_offset - new_offset) / pitch;
2232 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2233 }
2234
2235 return new_offset;
2236}
2237
2238/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002239 * Adjust the tile offset by moving the difference into
2240 * the x/y offsets.
2241 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002242static u32 intel_plane_adjust_aligned_offset(int *x, int *y,
2243 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002244 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002245 u32 old_offset, u32 new_offset)
Ville Syrjälä303ba692017-08-24 22:10:49 +03002246{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002247 return intel_adjust_aligned_offset(x, y, state->base.fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002248 state->base.rotation,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002249 state->color_plane[color_plane].stride,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002250 old_offset, new_offset);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002251}
2252
2253/*
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002254 * Computes the aligned offset to the base tile and adjusts
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002255 * x, y. bytes per pixel is assumed to be a power-of-two.
2256 *
2257 * In the 90/270 rotated case, x and y are assumed
2258 * to be already rotated to match the rotated GTT view, and
2259 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002260 *
2261 * This function is used when computing the derived information
2262 * under intel_framebuffer, so using any of that information
2263 * here is not allowed. Anything under drm_framebuffer can be
2264 * used. This is why the user has to pass in the pitch since it
2265 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002266 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002267static u32 intel_compute_aligned_offset(struct drm_i915_private *dev_priv,
2268 int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002269 const struct drm_framebuffer *fb,
2270 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002271 unsigned int pitch,
2272 unsigned int rotation,
2273 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002274{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002275 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002276 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002277
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002278 if (alignment)
2279 alignment--;
2280
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002281 if (!is_surface_linear(fb->modifier, color_plane)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002282 unsigned int tile_size, tile_width, tile_height;
2283 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002284
Ville Syrjäläd8433102016-01-12 21:08:35 +02002285 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002286 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002287
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002288 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002289 pitch_tiles = pitch / tile_height;
2290 swap(tile_width, tile_height);
2291 } else {
2292 pitch_tiles = pitch / (tile_width * cpp);
2293 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002294
Ville Syrjäläd8433102016-01-12 21:08:35 +02002295 tile_rows = *y / tile_height;
2296 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002297
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002298 tiles = *x / tile_width;
2299 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002300
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002301 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2302 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002303
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002304 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2305 tile_size, pitch_tiles,
2306 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002307 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002308 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002309 offset_aligned = offset & ~alignment;
2310
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002311 *y = (offset & alignment) / pitch;
2312 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002313 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002314
2315 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002316}
2317
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002318static u32 intel_plane_compute_aligned_offset(int *x, int *y,
2319 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002320 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002321{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002322 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2323 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002324 const struct drm_framebuffer *fb = state->base.fb;
2325 unsigned int rotation = state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002326 int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002327 u32 alignment;
2328
2329 if (intel_plane->id == PLANE_CURSOR)
2330 alignment = intel_cursor_alignment(dev_priv);
2331 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002332 alignment = intel_surf_alignment(fb, color_plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002333
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002334 return intel_compute_aligned_offset(dev_priv, x, y, fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002335 pitch, rotation, alignment);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002336}
2337
Ville Syrjälä303ba692017-08-24 22:10:49 +03002338/* Convert the fb->offset[] into x/y offsets */
2339static int intel_fb_offset_to_xy(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002340 const struct drm_framebuffer *fb,
2341 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002342{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002343 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002344
Ville Syrjälä303ba692017-08-24 22:10:49 +03002345 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002346 fb->offsets[color_plane] % intel_tile_size(dev_priv))
Ville Syrjälä303ba692017-08-24 22:10:49 +03002347 return -EINVAL;
2348
2349 *x = 0;
2350 *y = 0;
2351
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002352 intel_adjust_aligned_offset(x, y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002353 fb, color_plane, DRM_MODE_ROTATE_0,
2354 fb->pitches[color_plane],
2355 fb->offsets[color_plane], 0);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002356
2357 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002358}
2359
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002360static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2361{
2362 switch (fb_modifier) {
2363 case I915_FORMAT_MOD_X_TILED:
2364 return I915_TILING_X;
2365 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002366 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002367 return I915_TILING_Y;
2368 default:
2369 return I915_TILING_NONE;
2370 }
2371}
2372
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002373/*
2374 * From the Sky Lake PRM:
2375 * "The Color Control Surface (CCS) contains the compression status of
2376 * the cache-line pairs. The compression state of the cache-line pair
2377 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2378 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2379 * cache-line-pairs. CCS is always Y tiled."
2380 *
2381 * Since cache line pairs refers to horizontally adjacent cache lines,
2382 * each cache line in the CCS corresponds to an area of 32x16 cache
2383 * lines on the main surface. Since each pixel is 4 bytes, this gives
2384 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2385 * main surface.
2386 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002387static const struct drm_format_info ccs_formats[] = {
2388 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2389 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2390 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2391 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2392};
2393
2394static const struct drm_format_info *
2395lookup_format_info(const struct drm_format_info formats[],
2396 int num_formats, u32 format)
2397{
2398 int i;
2399
2400 for (i = 0; i < num_formats; i++) {
2401 if (formats[i].format == format)
2402 return &formats[i];
2403 }
2404
2405 return NULL;
2406}
2407
2408static const struct drm_format_info *
2409intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2410{
2411 switch (cmd->modifier[0]) {
2412 case I915_FORMAT_MOD_Y_TILED_CCS:
2413 case I915_FORMAT_MOD_Yf_TILED_CCS:
2414 return lookup_format_info(ccs_formats,
2415 ARRAY_SIZE(ccs_formats),
2416 cmd->pixel_format);
2417 default:
2418 return NULL;
2419 }
2420}
2421
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002422bool is_ccs_modifier(u64 modifier)
2423{
2424 return modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2425 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
2426}
2427
Ville Syrjälä6687c902015-09-15 13:16:41 +03002428static int
2429intel_fill_fb_info(struct drm_i915_private *dev_priv,
2430 struct drm_framebuffer *fb)
2431{
2432 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2433 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002434 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002435 u32 gtt_offset_rotated = 0;
2436 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002437 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002438 unsigned int tile_size = intel_tile_size(dev_priv);
2439
2440 for (i = 0; i < num_planes; i++) {
2441 unsigned int width, height;
2442 unsigned int cpp, size;
2443 u32 offset;
2444 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002445 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002446
Ville Syrjälä353c8592016-12-14 23:30:57 +02002447 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002448 width = drm_framebuffer_plane_width(fb->width, fb, i);
2449 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002450
Ville Syrjälä303ba692017-08-24 22:10:49 +03002451 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2452 if (ret) {
2453 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2454 i, fb->offsets[i]);
2455 return ret;
2456 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002457
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002458 if (is_ccs_modifier(fb->modifier) && i == 1) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002459 int hsub = fb->format->hsub;
2460 int vsub = fb->format->vsub;
2461 int tile_width, tile_height;
2462 int main_x, main_y;
2463 int ccs_x, ccs_y;
2464
2465 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002466 tile_width *= hsub;
2467 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002468
Ville Syrjälä303ba692017-08-24 22:10:49 +03002469 ccs_x = (x * hsub) % tile_width;
2470 ccs_y = (y * vsub) % tile_height;
2471 main_x = intel_fb->normal[0].x % tile_width;
2472 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002473
2474 /*
2475 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2476 * x/y offsets must match between CCS and the main surface.
2477 */
2478 if (main_x != ccs_x || main_y != ccs_y) {
2479 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2480 main_x, main_y,
2481 ccs_x, ccs_y,
2482 intel_fb->normal[0].x,
2483 intel_fb->normal[0].y,
2484 x, y);
2485 return -EINVAL;
2486 }
2487 }
2488
Ville Syrjälä6687c902015-09-15 13:16:41 +03002489 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002490 * The fence (if used) is aligned to the start of the object
2491 * so having the framebuffer wrap around across the edge of the
2492 * fenced region doesn't really work. We have no API to configure
2493 * the fence start offset within the object (nor could we probably
2494 * on gen2/3). So it's just easier if we just require that the
2495 * fb layout agrees with the fence layout. We already check that the
2496 * fb stride matches the fence stride elsewhere.
2497 */
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002498 if (i == 0 && i915_gem_object_is_tiled(obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002499 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002500 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2501 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002502 return -EINVAL;
2503 }
2504
2505 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002506 * First pixel of the framebuffer from
2507 * the start of the normal gtt mapping.
2508 */
2509 intel_fb->normal[i].x = x;
2510 intel_fb->normal[i].y = y;
2511
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002512 offset = intel_compute_aligned_offset(dev_priv, &x, &y, fb, i,
2513 fb->pitches[i],
2514 DRM_MODE_ROTATE_0,
2515 tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002516 offset /= tile_size;
2517
Dhinakaran Pandiyan2a11b1b2018-10-26 12:38:04 -07002518 if (!is_surface_linear(fb->modifier, i)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002519 unsigned int tile_width, tile_height;
2520 unsigned int pitch_tiles;
2521 struct drm_rect r;
2522
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002523 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002524
2525 rot_info->plane[i].offset = offset;
2526 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2527 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2528 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2529
2530 intel_fb->rotated[i].pitch =
2531 rot_info->plane[i].height * tile_height;
2532
2533 /* how many tiles does this plane need */
2534 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2535 /*
2536 * If the plane isn't horizontally tile aligned,
2537 * we need one more tile.
2538 */
2539 if (x != 0)
2540 size++;
2541
2542 /* rotate the x/y offsets to match the GTT view */
2543 r.x1 = x;
2544 r.y1 = y;
2545 r.x2 = x + width;
2546 r.y2 = y + height;
2547 drm_rect_rotate(&r,
2548 rot_info->plane[i].width * tile_width,
2549 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002550 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002551 x = r.x1;
2552 y = r.y1;
2553
2554 /* rotate the tile dimensions to match the GTT view */
2555 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2556 swap(tile_width, tile_height);
2557
2558 /*
2559 * We only keep the x/y offsets, so push all of the
2560 * gtt offset into the x/y offsets.
2561 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002562 intel_adjust_tile_offset(&x, &y,
2563 tile_width, tile_height,
2564 tile_size, pitch_tiles,
2565 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002566
2567 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2568
2569 /*
2570 * First pixel of the framebuffer from
2571 * the start of the rotated gtt mapping.
2572 */
2573 intel_fb->rotated[i].x = x;
2574 intel_fb->rotated[i].y = y;
2575 } else {
2576 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2577 x * cpp, tile_size);
2578 }
2579
2580 /* how many tiles in total needed in the bo */
2581 max_size = max(max_size, offset + size);
2582 }
2583
Ville Syrjälä4e050472018-09-12 21:04:43 +03002584 if (mul_u32_u32(max_size, tile_size) > obj->base.size) {
2585 DRM_DEBUG_KMS("fb too big for bo (need %llu bytes, have %zu bytes)\n",
2586 mul_u32_u32(max_size, tile_size), obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002587 return -EINVAL;
2588 }
2589
2590 return 0;
2591}
2592
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002593static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002594{
2595 switch (format) {
2596 case DISPPLANE_8BPP:
2597 return DRM_FORMAT_C8;
2598 case DISPPLANE_BGRX555:
2599 return DRM_FORMAT_XRGB1555;
2600 case DISPPLANE_BGRX565:
2601 return DRM_FORMAT_RGB565;
2602 default:
2603 case DISPPLANE_BGRX888:
2604 return DRM_FORMAT_XRGB8888;
2605 case DISPPLANE_RGBX888:
2606 return DRM_FORMAT_XBGR8888;
2607 case DISPPLANE_BGRX101010:
2608 return DRM_FORMAT_XRGB2101010;
2609 case DISPPLANE_RGBX101010:
2610 return DRM_FORMAT_XBGR2101010;
2611 }
2612}
2613
Mahesh Kumarddf34312018-04-09 09:11:03 +05302614int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002615{
2616 switch (format) {
2617 case PLANE_CTL_FORMAT_RGB_565:
2618 return DRM_FORMAT_RGB565;
Mahesh Kumarf34a2912018-04-09 09:11:02 +05302619 case PLANE_CTL_FORMAT_NV12:
2620 return DRM_FORMAT_NV12;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002621 default:
2622 case PLANE_CTL_FORMAT_XRGB_8888:
2623 if (rgb_order) {
2624 if (alpha)
2625 return DRM_FORMAT_ABGR8888;
2626 else
2627 return DRM_FORMAT_XBGR8888;
2628 } else {
2629 if (alpha)
2630 return DRM_FORMAT_ARGB8888;
2631 else
2632 return DRM_FORMAT_XRGB8888;
2633 }
2634 case PLANE_CTL_FORMAT_XRGB_2101010:
2635 if (rgb_order)
2636 return DRM_FORMAT_XBGR2101010;
2637 else
2638 return DRM_FORMAT_XRGB2101010;
2639 }
2640}
2641
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002642static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002643intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2644 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002645{
2646 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002647 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648 struct drm_i915_gem_object *obj = NULL;
2649 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002650 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002651 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2652 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2653 PAGE_SIZE);
2654
2655 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656
Chris Wilsonff2652e2014-03-10 08:07:02 +00002657 if (plane_config->size == 0)
2658 return false;
2659
Paulo Zanoni3badb492015-09-23 12:52:23 -03002660 /* If the FB is too big, just don't use it since fbdev is not very
2661 * important and we should probably use that space with FBC or other
2662 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002663 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002664 return false;
2665
Imre Deak914a4fd2018-10-16 19:00:11 +03002666 switch (fb->modifier) {
2667 case DRM_FORMAT_MOD_LINEAR:
2668 case I915_FORMAT_MOD_X_TILED:
2669 case I915_FORMAT_MOD_Y_TILED:
2670 break;
2671 default:
2672 DRM_DEBUG_DRIVER("Unsupported modifier for initial FB: 0x%llx\n",
2673 fb->modifier);
2674 return false;
2675 }
2676
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002677 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002678 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002679 base_aligned,
2680 base_aligned,
2681 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002682 mutex_unlock(&dev->struct_mutex);
2683 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002684 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002685
Imre Deak914a4fd2018-10-16 19:00:11 +03002686 switch (plane_config->tiling) {
2687 case I915_TILING_NONE:
2688 break;
2689 case I915_TILING_X:
2690 case I915_TILING_Y:
2691 obj->tiling_and_stride = fb->pitches[0] | plane_config->tiling;
2692 break;
2693 default:
2694 MISSING_CASE(plane_config->tiling);
2695 return false;
2696 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002697
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002698 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002699 mode_cmd.width = fb->width;
2700 mode_cmd.height = fb->height;
2701 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002702 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002703 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002704
Chris Wilson24dbf512017-02-15 10:59:18 +00002705 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706 DRM_DEBUG_KMS("intel fb init failed\n");
2707 goto out_unref_obj;
2708 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002709
Jesse Barnes484b41d2014-03-07 08:57:55 -08002710
Daniel Vetterf6936e22015-03-26 12:17:05 +01002711 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002712 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002713
2714out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002715 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716 return false;
2717}
2718
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002719static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002720intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2721 struct intel_plane_state *plane_state,
2722 bool visible)
2723{
2724 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2725
2726 plane_state->base.visible = visible;
2727
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002728 if (visible)
Ville Syrjälä40560e22018-06-26 22:47:11 +03002729 crtc_state->base.plane_mask |= drm_plane_mask(&plane->base);
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002730 else
Ville Syrjälä40560e22018-06-26 22:47:11 +03002731 crtc_state->base.plane_mask &= ~drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002732}
2733
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002734static void fixup_active_planes(struct intel_crtc_state *crtc_state)
2735{
2736 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2737 struct drm_plane *plane;
2738
2739 /*
2740 * Active_planes aliases if multiple "primary" or cursor planes
2741 * have been used on the same (or wrong) pipe. plane_mask uses
2742 * unique ids, hence we can use that to reconstruct active_planes.
2743 */
2744 crtc_state->active_planes = 0;
2745
2746 drm_for_each_plane_mask(plane, &dev_priv->drm,
2747 crtc_state->base.plane_mask)
2748 crtc_state->active_planes |= BIT(to_intel_plane(plane)->id);
2749}
2750
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002751static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2752 struct intel_plane *plane)
2753{
2754 struct intel_crtc_state *crtc_state =
2755 to_intel_crtc_state(crtc->base.state);
2756 struct intel_plane_state *plane_state =
2757 to_intel_plane_state(plane->base.state);
2758
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +03002759 DRM_DEBUG_KMS("Disabling [PLANE:%d:%s] on [CRTC:%d:%s]\n",
2760 plane->base.base.id, plane->base.name,
2761 crtc->base.base.id, crtc->base.name);
2762
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002763 intel_set_plane_visible(crtc_state, plane_state, false);
Ville Syrjälä62358aa2018-10-03 17:50:17 +03002764 fixup_active_planes(crtc_state);
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002765
2766 if (plane->id == PLANE_PRIMARY)
2767 intel_pre_disable_primary_noatomic(&crtc->base);
2768
2769 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02002770 plane->disable_plane(plane, crtc_state);
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002771}
2772
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002773static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002774intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2775 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002776{
2777 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002778 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002779 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002780 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002781 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002782 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002783 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002784 struct intel_plane_state *intel_state =
2785 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002787
Damien Lespiau2d140302015-02-05 17:22:18 +00002788 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002789 return;
2790
Daniel Vetterf6936e22015-03-26 12:17:05 +01002791 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002792 fb = &plane_config->fb->base;
2793 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002794 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002795
Damien Lespiau2d140302015-02-05 17:22:18 +00002796 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002797
2798 /*
2799 * Failed to alloc the obj, check to see if we should share
2800 * an fb with another CRTC instead
2801 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002802 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002803 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002804
2805 if (c == &intel_crtc->base)
2806 continue;
2807
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002808 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002809 continue;
2810
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002811 state = to_intel_plane_state(c->primary->state);
2812 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002813 continue;
2814
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002815 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002816 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302817 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002818 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002819 }
2820 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002821
Matt Roper200757f2015-12-03 11:37:36 -08002822 /*
2823 * We've failed to reconstruct the BIOS FB. Current display state
2824 * indicates that the primary plane is visible, but has a NULL FB,
2825 * which will lead to problems later if we don't fix it up. The
2826 * simplest solution is to just disable the primary plane now and
2827 * pretend the BIOS never had it enabled.
2828 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002829 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002830
Daniel Vetter88595ac2015-03-26 12:42:24 +01002831 return;
2832
2833valid_fb:
Ville Syrjäläf43348a2018-11-20 15:54:50 +02002834 intel_state->base.rotation = plane_config->rotation;
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002835 intel_fill_fb_ggtt_view(&intel_state->view, fb,
2836 intel_state->base.rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002837 intel_state->color_plane[0].stride =
2838 intel_fb_pitch(fb, 0, intel_state->base.rotation);
2839
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002840 mutex_lock(&dev->struct_mutex);
2841 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002842 intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002843 &intel_state->view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002844 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002845 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002846 mutex_unlock(&dev->struct_mutex);
2847 if (IS_ERR(intel_state->vma)) {
2848 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2849 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2850
2851 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302852 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002853 return;
2854 }
2855
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08002856 obj = intel_fb_obj(fb);
2857 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
2858
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002859 plane_state->src_x = 0;
2860 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002861 plane_state->src_w = fb->width << 16;
2862 plane_state->src_h = fb->height << 16;
2863
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002864 plane_state->crtc_x = 0;
2865 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002866 plane_state->crtc_w = fb->width;
2867 plane_state->crtc_h = fb->height;
2868
Rob Clark1638d302016-11-05 11:08:08 -04002869 intel_state->base.src = drm_plane_state_src(plane_state);
2870 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002871
Chris Wilson3e510a82016-08-05 10:14:23 +01002872 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002873 dev_priv->preserve_bios_swizzle = true;
2874
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03002875 plane_state->fb = fb;
2876 plane_state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002877
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002878 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2879 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002880}
2881
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002882static int skl_max_plane_width(const struct drm_framebuffer *fb,
2883 int color_plane,
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002884 unsigned int rotation)
2885{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002886 int cpp = fb->format->cpp[color_plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002887
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002888 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002889 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002890 case I915_FORMAT_MOD_X_TILED:
2891 switch (cpp) {
2892 case 8:
2893 return 4096;
2894 case 4:
2895 case 2:
2896 case 1:
2897 return 8192;
2898 default:
2899 MISSING_CASE(cpp);
2900 break;
2901 }
2902 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002903 case I915_FORMAT_MOD_Y_TILED_CCS:
2904 case I915_FORMAT_MOD_Yf_TILED_CCS:
2905 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002906 case I915_FORMAT_MOD_Y_TILED:
2907 case I915_FORMAT_MOD_Yf_TILED:
2908 switch (cpp) {
2909 case 8:
2910 return 2048;
2911 case 4:
2912 return 4096;
2913 case 2:
2914 case 1:
2915 return 8192;
2916 default:
2917 MISSING_CASE(cpp);
2918 break;
2919 }
2920 break;
2921 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002922 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002923 }
2924
2925 return 2048;
2926}
2927
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002928static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2929 int main_x, int main_y, u32 main_offset)
2930{
2931 const struct drm_framebuffer *fb = plane_state->base.fb;
2932 int hsub = fb->format->hsub;
2933 int vsub = fb->format->vsub;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002934 int aux_x = plane_state->color_plane[1].x;
2935 int aux_y = plane_state->color_plane[1].y;
2936 u32 aux_offset = plane_state->color_plane[1].offset;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002937 u32 alignment = intel_surf_alignment(fb, 1);
2938
2939 while (aux_offset >= main_offset && aux_y <= main_y) {
2940 int x, y;
2941
2942 if (aux_x == main_x && aux_y == main_y)
2943 break;
2944
2945 if (aux_offset == 0)
2946 break;
2947
2948 x = aux_x / hsub;
2949 y = aux_y / vsub;
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002950 aux_offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 1,
2951 aux_offset, aux_offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002952 aux_x = x * hsub + aux_x % hsub;
2953 aux_y = y * vsub + aux_y % vsub;
2954 }
2955
2956 if (aux_x != main_x || aux_y != main_y)
2957 return false;
2958
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002959 plane_state->color_plane[1].offset = aux_offset;
2960 plane_state->color_plane[1].x = aux_x;
2961 plane_state->color_plane[1].y = aux_y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002962
2963 return true;
2964}
2965
Ville Syrjälä73266592018-09-07 18:24:11 +03002966static int skl_check_main_surface(struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002967{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002968 const struct drm_framebuffer *fb = plane_state->base.fb;
2969 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002970 int x = plane_state->base.src.x1 >> 16;
2971 int y = plane_state->base.src.y1 >> 16;
2972 int w = drm_rect_width(&plane_state->base.src) >> 16;
2973 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002974 int max_width = skl_max_plane_width(fb, 0, rotation);
2975 int max_height = 4096;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002976 u32 alignment, offset, aux_offset = plane_state->color_plane[1].offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002977
2978 if (w > max_width || h > max_height) {
2979 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2980 w, h, max_width, max_height);
2981 return -EINVAL;
2982 }
2983
2984 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002985 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002986 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002987
2988 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002989 * AUX surface offset is specified as the distance from the
2990 * main surface offset, and it must be non-negative. Make
2991 * sure that is what we will get.
2992 */
2993 if (offset > aux_offset)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002994 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
2995 offset, aux_offset & ~(alignment - 1));
Ville Syrjälä8d970652016-01-28 16:30:28 +02002996
2997 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002998 * When using an X-tiled surface, the plane blows up
2999 * if the x offset + width exceed the stride.
3000 *
3001 * TODO: linear and Y-tiled seem fine, Yf untested,
3002 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003003 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003004 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003005
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003006 while ((x + w) * cpp > plane_state->color_plane[0].stride) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003007 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003008 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003009 return -EINVAL;
3010 }
3011
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003012 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3013 offset, offset - alignment);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003014 }
3015 }
3016
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003017 /*
3018 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3019 * they match with the main surface x/y offsets.
3020 */
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003021 if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003022 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3023 if (offset == 0)
3024 break;
3025
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003026 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3027 offset, offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003028 }
3029
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003030 if (x != plane_state->color_plane[1].x || y != plane_state->color_plane[1].y) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003031 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3032 return -EINVAL;
3033 }
3034 }
3035
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003036 plane_state->color_plane[0].offset = offset;
3037 plane_state->color_plane[0].x = x;
3038 plane_state->color_plane[0].y = y;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003039
3040 return 0;
3041}
3042
Ville Syrjälä8d970652016-01-28 16:30:28 +02003043static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3044{
3045 const struct drm_framebuffer *fb = plane_state->base.fb;
3046 unsigned int rotation = plane_state->base.rotation;
3047 int max_width = skl_max_plane_width(fb, 1, rotation);
3048 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003049 int x = plane_state->base.src.x1 >> 17;
3050 int y = plane_state->base.src.y1 >> 17;
3051 int w = drm_rect_width(&plane_state->base.src) >> 17;
3052 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003053 u32 offset;
3054
3055 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003056 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä8d970652016-01-28 16:30:28 +02003057
3058 /* FIXME not quite sure how/if these apply to the chroma plane */
3059 if (w > max_width || h > max_height) {
3060 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3061 w, h, max_width, max_height);
3062 return -EINVAL;
3063 }
3064
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003065 plane_state->color_plane[1].offset = offset;
3066 plane_state->color_plane[1].x = x;
3067 plane_state->color_plane[1].y = y;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003068
3069 return 0;
3070}
3071
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003072static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3073{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003074 const struct drm_framebuffer *fb = plane_state->base.fb;
3075 int src_x = plane_state->base.src.x1 >> 16;
3076 int src_y = plane_state->base.src.y1 >> 16;
3077 int hsub = fb->format->hsub;
3078 int vsub = fb->format->vsub;
3079 int x = src_x / hsub;
3080 int y = src_y / vsub;
3081 u32 offset;
3082
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003083 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003084 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003085
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003086 plane_state->color_plane[1].offset = offset;
3087 plane_state->color_plane[1].x = x * hsub + src_x % hsub;
3088 plane_state->color_plane[1].y = y * vsub + src_y % vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003089
3090 return 0;
3091}
3092
Ville Syrjälä73266592018-09-07 18:24:11 +03003093int skl_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003094{
3095 const struct drm_framebuffer *fb = plane_state->base.fb;
3096 unsigned int rotation = plane_state->base.rotation;
3097 int ret;
3098
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003099 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003100 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3101 plane_state->color_plane[1].stride = intel_fb_pitch(fb, 1, rotation);
3102
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003103 ret = intel_plane_check_stride(plane_state);
3104 if (ret)
3105 return ret;
3106
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003107 if (!plane_state->base.visible)
3108 return 0;
3109
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003110 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003111 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003112 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003113 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003114 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003115
Ville Syrjälä8d970652016-01-28 16:30:28 +02003116 /*
3117 * Handle the AUX surface first since
3118 * the main surface setup depends on it.
3119 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003120 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02003121 ret = skl_check_nv12_aux_surface(plane_state);
3122 if (ret)
3123 return ret;
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003124 } else if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003125 ret = skl_check_ccs_aux_surface(plane_state);
3126 if (ret)
3127 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003128 } else {
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003129 plane_state->color_plane[1].offset = ~0xfff;
3130 plane_state->color_plane[1].x = 0;
3131 plane_state->color_plane[1].y = 0;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003132 }
3133
Ville Syrjälä73266592018-09-07 18:24:11 +03003134 ret = skl_check_main_surface(plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003135 if (ret)
3136 return ret;
3137
3138 return 0;
3139}
3140
Ville Syrjäläddd57132018-09-07 18:24:02 +03003141unsigned int
3142i9xx_plane_max_stride(struct intel_plane *plane,
3143 u32 pixel_format, u64 modifier,
3144 unsigned int rotation)
3145{
3146 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3147
3148 if (!HAS_GMCH_DISPLAY(dev_priv)) {
3149 return 32*1024;
3150 } else if (INTEL_GEN(dev_priv) >= 4) {
3151 if (modifier == I915_FORMAT_MOD_X_TILED)
3152 return 16*1024;
3153 else
3154 return 32*1024;
3155 } else if (INTEL_GEN(dev_priv) >= 3) {
3156 if (modifier == I915_FORMAT_MOD_X_TILED)
3157 return 8*1024;
3158 else
3159 return 16*1024;
3160 } else {
3161 if (plane->i9xx_plane == PLANE_C)
3162 return 4*1024;
3163 else
3164 return 8*1024;
3165 }
3166}
3167
Ville Syrjälä7145f602017-03-23 21:27:07 +02003168static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3169 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003170{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003171 struct drm_i915_private *dev_priv =
3172 to_i915(plane_state->base.plane->dev);
3173 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3174 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003175 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003176 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003177
Ville Syrjälä7145f602017-03-23 21:27:07 +02003178 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003179
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003180 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3181 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003182 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003183
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003184 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3185 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003186
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003187 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003188 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003189
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003190 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003191 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003192 dspcntr |= DISPPLANE_8BPP;
3193 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003194 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003195 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003196 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003197 case DRM_FORMAT_RGB565:
3198 dspcntr |= DISPPLANE_BGRX565;
3199 break;
3200 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003201 dspcntr |= DISPPLANE_BGRX888;
3202 break;
3203 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003204 dspcntr |= DISPPLANE_RGBX888;
3205 break;
3206 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003207 dspcntr |= DISPPLANE_BGRX101010;
3208 break;
3209 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003210 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003211 break;
3212 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003213 MISSING_CASE(fb->format->format);
3214 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003215 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003216
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003217 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003218 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003219 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003220
Robert Fossc2c446a2017-05-19 16:50:17 -04003221 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003222 dspcntr |= DISPPLANE_ROTATE_180;
3223
Robert Fossc2c446a2017-05-19 16:50:17 -04003224 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003225 dspcntr |= DISPPLANE_MIRROR;
3226
Ville Syrjälä7145f602017-03-23 21:27:07 +02003227 return dspcntr;
3228}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003229
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003230int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003231{
3232 struct drm_i915_private *dev_priv =
3233 to_i915(plane_state->base.plane->dev);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003234 const struct drm_framebuffer *fb = plane_state->base.fb;
3235 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003236 int src_x = plane_state->base.src.x1 >> 16;
3237 int src_y = plane_state->base.src.y1 >> 16;
3238 u32 offset;
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003239 int ret;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003240
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003241 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003242 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3243
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03003244 ret = intel_plane_check_stride(plane_state);
3245 if (ret)
3246 return ret;
3247
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003248 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003249
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003250 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003251 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
3252 plane_state, 0);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003253 else
3254 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003255
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003256 /* HSW/BDW do this automagically in hardware */
3257 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003258 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3259 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3260
Robert Fossc2c446a2017-05-19 16:50:17 -04003261 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003262 src_x += src_w - 1;
3263 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003264 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003265 src_x += src_w - 1;
3266 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303267 }
3268
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003269 plane_state->color_plane[0].offset = offset;
3270 plane_state->color_plane[0].x = src_x;
3271 plane_state->color_plane[0].y = src_y;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003272
3273 return 0;
3274}
3275
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03003276static int
3277i9xx_plane_check(struct intel_crtc_state *crtc_state,
3278 struct intel_plane_state *plane_state)
3279{
3280 int ret;
3281
Ville Syrjälä25721f82018-09-07 18:24:12 +03003282 ret = chv_plane_check_rotation(plane_state);
3283 if (ret)
3284 return ret;
3285
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03003286 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
3287 &crtc_state->base,
3288 DRM_PLANE_HELPER_NO_SCALING,
3289 DRM_PLANE_HELPER_NO_SCALING,
3290 false, true);
3291 if (ret)
3292 return ret;
3293
3294 if (!plane_state->base.visible)
3295 return 0;
3296
3297 ret = intel_plane_check_src_coordinates(plane_state);
3298 if (ret)
3299 return ret;
3300
3301 ret = i9xx_check_plane_surface(plane_state);
3302 if (ret)
3303 return ret;
3304
3305 plane_state->ctl = i9xx_plane_ctl(crtc_state, plane_state);
3306
3307 return 0;
3308}
3309
Ville Syrjäläed150302017-11-17 21:19:10 +02003310static void i9xx_update_plane(struct intel_plane *plane,
3311 const struct intel_crtc_state *crtc_state,
3312 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003313{
Ville Syrjäläed150302017-11-17 21:19:10 +02003314 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +02003315 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003316 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003317 u32 dspcntr = plane_state->ctl;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003318 int x = plane_state->color_plane[0].x;
3319 int y = plane_state->color_plane[0].y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003320 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003321 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003322
Ville Syrjälä29490562016-01-20 18:02:50 +02003323 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003324
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003325 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003326 dspaddr_offset = plane_state->color_plane[0].offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003327 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003328 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003329
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003330 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3331
Ville Syrjälä83234d12018-11-14 23:07:17 +02003332 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), plane_state->color_plane[0].stride);
3333
Ville Syrjälä78587de2017-03-09 17:44:32 +02003334 if (INTEL_GEN(dev_priv) < 4) {
3335 /* pipesrc and dspsize control the size that is scaled from,
3336 * which should always be the user's requested size.
3337 */
Ville Syrjälä83234d12018-11-14 23:07:17 +02003338 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
Ville Syrjäläed150302017-11-17 21:19:10 +02003339 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003340 ((crtc_state->pipe_src_h - 1) << 16) |
3341 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003342 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
Ville Syrjälä83234d12018-11-14 23:07:17 +02003343 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
Ville Syrjäläed150302017-11-17 21:19:10 +02003344 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003345 ((crtc_state->pipe_src_h - 1) << 16) |
3346 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003347 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003348 }
3349
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003350 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003351 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003352 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä83234d12018-11-14 23:07:17 +02003353 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
3354 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3355 }
3356
3357 /*
3358 * The control register self-arms if the plane was previously
3359 * disabled. Try to make the plane enable atomic by writing
3360 * the control register just before the surface register.
3361 */
3362 I915_WRITE_FW(DSPCNTR(i9xx_plane), dspcntr);
3363 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjäläed150302017-11-17 21:19:10 +02003364 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003365 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003366 dspaddr_offset);
Ville Syrjälä83234d12018-11-14 23:07:17 +02003367 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003368 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003369 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003370 dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003371
3372 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003373}
3374
Ville Syrjäläed150302017-11-17 21:19:10 +02003375static void i9xx_disable_plane(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02003376 const struct intel_crtc_state *crtc_state)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003377{
Ville Syrjäläed150302017-11-17 21:19:10 +02003378 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3379 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003380 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003381
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003382 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3383
Ville Syrjäläed150302017-11-17 21:19:10 +02003384 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3385 if (INTEL_GEN(dev_priv) >= 4)
3386 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003387 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003388 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003389
3390 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003391}
3392
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003393static bool i9xx_plane_get_hw_state(struct intel_plane *plane,
3394 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003395{
Ville Syrjäläed150302017-11-17 21:19:10 +02003396 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003397 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003398 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003399 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003400 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003401
3402 /*
3403 * Not 100% correct for planes that can move between pipes,
3404 * but that's only the case for gen2-4 which don't have any
3405 * display power wells.
3406 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003407 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003408 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3409 return false;
3410
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003411 val = I915_READ(DSPCNTR(i9xx_plane));
3412
3413 ret = val & DISPLAY_PLANE_ENABLE;
3414
3415 if (INTEL_GEN(dev_priv) >= 5)
3416 *pipe = plane->pipe;
3417 else
3418 *pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
3419 DISPPLANE_SEL_PIPE_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003420
3421 intel_display_power_put(dev_priv, power_domain);
3422
3423 return ret;
3424}
3425
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003426static u32
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003427intel_fb_stride_alignment(const struct drm_framebuffer *fb, int color_plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003428{
Ben Widawsky2f075562017-03-24 14:29:48 -07003429 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003430 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003431 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003432 return intel_tile_width_bytes(fb, color_plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003433}
3434
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003435static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3436{
3437 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003438 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003439
3440 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3441 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3442 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003443}
3444
Chandra Kondurua1b22782015-04-07 15:28:45 -07003445/*
3446 * This function detaches (aka. unbinds) unused scalers in hardware
3447 */
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003448static void skl_detach_scalers(const struct intel_crtc_state *crtc_state)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003449{
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3451 const struct intel_crtc_scaler_state *scaler_state =
3452 &crtc_state->scaler_state;
Chandra Kondurua1b22782015-04-07 15:28:45 -07003453 int i;
3454
Chandra Kondurua1b22782015-04-07 15:28:45 -07003455 /* loop through and disable scalers that aren't in use */
3456 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003457 if (!scaler_state->scalers[i].in_use)
3458 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003459 }
3460}
3461
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003462u32 skl_plane_stride(const struct intel_plane_state *plane_state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003463 int color_plane)
Ville Syrjäläd2196772016-01-28 18:33:11 +02003464{
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003465 const struct drm_framebuffer *fb = plane_state->base.fb;
3466 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003467 u32 stride = plane_state->color_plane[color_plane].stride;
Ville Syrjälä1b500532017-03-07 21:42:08 +02003468
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003469 if (color_plane >= fb->format->num_planes)
Ville Syrjälä1b500532017-03-07 21:42:08 +02003470 return 0;
3471
Ville Syrjäläd2196772016-01-28 18:33:11 +02003472 /*
3473 * The stride is either expressed as a multiple of 64 bytes chunks for
3474 * linear buffers or in number of tiles for tiled buffers.
3475 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003476 if (drm_rotation_90_or_270(rotation))
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003477 stride /= intel_tile_height(fb, color_plane);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003478 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003479 stride /= intel_fb_stride_alignment(fb, color_plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003480
3481 return stride;
3482}
3483
Ville Syrjälä2e881262017-03-17 23:17:56 +02003484static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003485{
Chandra Konduru6156a452015-04-27 13:48:39 -07003486 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003487 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003488 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003489 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003490 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003491 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003492 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003493 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003494 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003495 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003496 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003497 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003498 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003499 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003500 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003501 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003502 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003503 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003504 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003505 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003506 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003507 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003508 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru77224cd2018-04-09 09:11:13 +05303509 case DRM_FORMAT_NV12:
3510 return PLANE_CTL_FORMAT_NV12;
Chandra Konduru6156a452015-04-27 13:48:39 -07003511 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003512 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003513 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003514
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003515 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003516}
3517
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003518static u32 skl_plane_ctl_alpha(const struct intel_plane_state *plane_state)
James Ausmus4036c782017-11-13 10:11:28 -08003519{
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003520 if (!plane_state->base.fb->format->has_alpha)
3521 return PLANE_CTL_ALPHA_DISABLE;
3522
3523 switch (plane_state->base.pixel_blend_mode) {
3524 case DRM_MODE_BLEND_PIXEL_NONE:
3525 return PLANE_CTL_ALPHA_DISABLE;
3526 case DRM_MODE_BLEND_PREMULTI:
James Ausmus4036c782017-11-13 10:11:28 -08003527 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003528 case DRM_MODE_BLEND_COVERAGE:
3529 return PLANE_CTL_ALPHA_HW_PREMULTIPLY;
James Ausmus4036c782017-11-13 10:11:28 -08003530 default:
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003531 MISSING_CASE(plane_state->base.pixel_blend_mode);
James Ausmus4036c782017-11-13 10:11:28 -08003532 return PLANE_CTL_ALPHA_DISABLE;
3533 }
3534}
3535
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003536static u32 glk_plane_color_ctl_alpha(const struct intel_plane_state *plane_state)
James Ausmus4036c782017-11-13 10:11:28 -08003537{
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003538 if (!plane_state->base.fb->format->has_alpha)
3539 return PLANE_COLOR_ALPHA_DISABLE;
3540
3541 switch (plane_state->base.pixel_blend_mode) {
3542 case DRM_MODE_BLEND_PIXEL_NONE:
3543 return PLANE_COLOR_ALPHA_DISABLE;
3544 case DRM_MODE_BLEND_PREMULTI:
James Ausmus4036c782017-11-13 10:11:28 -08003545 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003546 case DRM_MODE_BLEND_COVERAGE:
3547 return PLANE_COLOR_ALPHA_HW_PREMULTIPLY;
James Ausmus4036c782017-11-13 10:11:28 -08003548 default:
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003549 MISSING_CASE(plane_state->base.pixel_blend_mode);
James Ausmus4036c782017-11-13 10:11:28 -08003550 return PLANE_COLOR_ALPHA_DISABLE;
3551 }
3552}
3553
Ville Syrjälä2e881262017-03-17 23:17:56 +02003554static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003555{
Chandra Konduru6156a452015-04-27 13:48:39 -07003556 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003557 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003558 break;
3559 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003560 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003561 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003562 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003563 case I915_FORMAT_MOD_Y_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003564 return PLANE_CTL_TILED_Y | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003565 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003566 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003567 case I915_FORMAT_MOD_Yf_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003568 return PLANE_CTL_TILED_YF | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003569 default:
3570 MISSING_CASE(fb_modifier);
3571 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003572
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003573 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003574}
3575
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003576static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003577{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003578 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003579 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003580 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303581 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003582 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303583 * while i915 HW rotation is clockwise, thats why this swapping.
3584 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003585 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303586 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003587 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003588 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003589 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303590 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003591 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003592 MISSING_CASE(rotate);
3593 }
3594
3595 return 0;
3596}
3597
3598static u32 cnl_plane_ctl_flip(unsigned int reflect)
3599{
3600 switch (reflect) {
3601 case 0:
3602 break;
3603 case DRM_MODE_REFLECT_X:
3604 return PLANE_CTL_FLIP_HORIZONTAL;
3605 case DRM_MODE_REFLECT_Y:
3606 default:
3607 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003608 }
3609
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003610 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003611}
3612
Ville Syrjälä2e881262017-03-17 23:17:56 +02003613u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3614 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003615{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003616 struct drm_i915_private *dev_priv =
3617 to_i915(plane_state->base.plane->dev);
3618 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003619 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003620 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003621 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003622
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003623 plane_ctl = PLANE_CTL_ENABLE;
3624
James Ausmus4036c782017-11-13 10:11:28 -08003625 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003626 plane_ctl |= skl_plane_ctl_alpha(plane_state);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003627 plane_ctl |=
3628 PLANE_CTL_PIPE_GAMMA_ENABLE |
3629 PLANE_CTL_PIPE_CSC_ENABLE |
3630 PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003631
3632 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3633 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003634
3635 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3636 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003637 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003638
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003639 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003640 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003641 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3642
3643 if (INTEL_GEN(dev_priv) >= 10)
3644 plane_ctl |= cnl_plane_ctl_flip(rotation &
3645 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003646
Ville Syrjälä2e881262017-03-17 23:17:56 +02003647 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3648 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3649 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3650 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3651
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003652 return plane_ctl;
3653}
3654
James Ausmus4036c782017-11-13 10:11:28 -08003655u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3656 const struct intel_plane_state *plane_state)
3657{
James Ausmus077ef1f2018-03-28 14:57:56 -07003658 struct drm_i915_private *dev_priv =
3659 to_i915(plane_state->base.plane->dev);
James Ausmus4036c782017-11-13 10:11:28 -08003660 const struct drm_framebuffer *fb = plane_state->base.fb;
Uma Shankarbfe60a02018-11-02 00:40:20 +05303661 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
James Ausmus4036c782017-11-13 10:11:28 -08003662 u32 plane_color_ctl = 0;
3663
James Ausmus077ef1f2018-03-28 14:57:56 -07003664 if (INTEL_GEN(dev_priv) < 11) {
3665 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3666 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3667 }
James Ausmus4036c782017-11-13 10:11:28 -08003668 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
Maarten Lankhorstb2081522018-08-15 12:34:05 +02003669 plane_color_ctl |= glk_plane_color_ctl_alpha(plane_state);
James Ausmus4036c782017-11-13 10:11:28 -08003670
Uma Shankarbfe60a02018-11-02 00:40:20 +05303671 if (fb->format->is_yuv && !icl_is_hdr_plane(plane)) {
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003672 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3673 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3674 else
3675 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003676
3677 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3678 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Uma Shankarbfe60a02018-11-02 00:40:20 +05303679 } else if (fb->format->is_yuv) {
3680 plane_color_ctl |= PLANE_COLOR_INPUT_CSC_ENABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003681 }
Ville Syrjälä012d79e2018-05-21 21:56:12 +03003682
James Ausmus4036c782017-11-13 10:11:28 -08003683 return plane_color_ctl;
3684}
3685
Maarten Lankhorst73974892016-08-05 23:28:27 +03003686static int
3687__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003688 struct drm_atomic_state *state,
3689 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003690{
3691 struct drm_crtc_state *crtc_state;
3692 struct drm_crtc *crtc;
3693 int i, ret;
3694
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003695 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003696 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003697
3698 if (!state)
3699 return 0;
3700
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003701 /*
3702 * We've duplicated the state, pointers to the old state are invalid.
3703 *
3704 * Don't attempt to use the old state until we commit the duplicated state.
3705 */
3706 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003707 /*
3708 * Force recalculation even if we restore
3709 * current state. With fast modeset this may not result
3710 * in a modeset when the state is compatible.
3711 */
3712 crtc_state->mode_changed = true;
3713 }
3714
3715 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003716 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3717 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003718
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003719 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003720
3721 WARN_ON(ret == -EDEADLK);
3722 return ret;
3723}
3724
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003725static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3726{
Ville Syrjäläae981042016-08-05 23:28:30 +03003727 return intel_has_gpu_reset(dev_priv) &&
3728 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003729}
3730
Chris Wilsonc0336662016-05-06 15:40:21 +01003731void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003732{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003733 struct drm_device *dev = &dev_priv->drm;
3734 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3735 struct drm_atomic_state *state;
3736 int ret;
3737
Daniel Vetterce87ea12017-07-19 14:54:55 +02003738 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003739 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003740 !gpu_reset_clobbers_display(dev_priv))
3741 return;
3742
Daniel Vetter9db529a2017-08-08 10:08:28 +02003743 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3744 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3745 wake_up_all(&dev_priv->gpu_error.wait_queue);
3746
3747 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3748 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3749 i915_gem_set_wedged(dev_priv);
3750 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003751
Maarten Lankhorst73974892016-08-05 23:28:27 +03003752 /*
3753 * Need mode_config.mutex so that we don't
3754 * trample ongoing ->detect() and whatnot.
3755 */
3756 mutex_lock(&dev->mode_config.mutex);
3757 drm_modeset_acquire_init(ctx, 0);
3758 while (1) {
3759 ret = drm_modeset_lock_all_ctx(dev, ctx);
3760 if (ret != -EDEADLK)
3761 break;
3762
3763 drm_modeset_backoff(ctx);
3764 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003765 /*
3766 * Disabling the crtcs gracefully seems nicer. Also the
3767 * g33 docs say we should at least disable all the planes.
3768 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003769 state = drm_atomic_helper_duplicate_state(dev, ctx);
3770 if (IS_ERR(state)) {
3771 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003772 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003773 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003774 }
3775
3776 ret = drm_atomic_helper_disable_all(dev, ctx);
3777 if (ret) {
3778 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003779 drm_atomic_state_put(state);
3780 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003781 }
3782
3783 dev_priv->modeset_restore_state = state;
3784 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003785}
3786
Chris Wilsonc0336662016-05-06 15:40:21 +01003787void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003788{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003789 struct drm_device *dev = &dev_priv->drm;
3790 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
Chris Wilson40da1d32018-04-05 13:37:14 +01003791 struct drm_atomic_state *state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003792 int ret;
3793
Daniel Vetterce87ea12017-07-19 14:54:55 +02003794 /* reset doesn't touch the display */
Chris Wilson40da1d32018-04-05 13:37:14 +01003795 if (!test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
Daniel Vetterce87ea12017-07-19 14:54:55 +02003796 return;
3797
Chris Wilson40da1d32018-04-05 13:37:14 +01003798 state = fetch_and_zero(&dev_priv->modeset_restore_state);
Daniel Vetterce87ea12017-07-19 14:54:55 +02003799 if (!state)
3800 goto unlock;
3801
Ville Syrjälä75147472014-11-24 18:28:11 +02003802 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003803 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003804 /* for testing only restore the display */
3805 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003806 if (ret)
3807 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003808 } else {
3809 /*
3810 * The display has been reset as well,
3811 * so need a full re-initialization.
3812 */
3813 intel_runtime_pm_disable_interrupts(dev_priv);
3814 intel_runtime_pm_enable_interrupts(dev_priv);
3815
Imre Deak51f59202016-09-14 13:04:13 +03003816 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003817 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003818 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003819
3820 spin_lock_irq(&dev_priv->irq_lock);
3821 if (dev_priv->display.hpd_irq_setup)
3822 dev_priv->display.hpd_irq_setup(dev_priv);
3823 spin_unlock_irq(&dev_priv->irq_lock);
3824
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003825 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003826 if (ret)
3827 DRM_ERROR("Restoring old state failed with %i\n", ret);
3828
3829 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003830 }
3831
Daniel Vetterce87ea12017-07-19 14:54:55 +02003832 drm_atomic_state_put(state);
3833unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003834 drm_modeset_drop_locks(ctx);
3835 drm_modeset_acquire_fini(ctx);
3836 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003837
3838 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003839}
3840
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003841static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3842 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003843{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003844 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003845 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003846
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003847 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003848 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003849
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003850 /*
3851 * Update pipe size and adjust fitter if needed: the reason for this is
3852 * that in compute_mode_changes we check the native mode (not the pfit
3853 * mode) to see if we can flip rather than do a full mode set. In the
3854 * fastboot case, we'll flip, but if we don't update the pipesrc and
3855 * pfit state, we'll end up with a big fb scanned out into the wrong
3856 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003857 */
3858
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003859 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003860 ((new_crtc_state->pipe_src_w - 1) << 16) |
3861 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003862
3863 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003864 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +02003865 skl_detach_scalers(new_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003866
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003867 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003868 skylake_pfit_enable(new_crtc_state);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003869 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003870 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003871 ironlake_pfit_enable(new_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003872 else if (old_crtc_state->pch_pfit.enabled)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02003873 ironlake_pfit_disable(old_crtc_state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003874 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003875}
3876
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003877static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003878{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003879 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003880 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003881 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003882 i915_reg_t reg;
3883 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003884
3885 /* enable normal train */
3886 reg = FDI_TX_CTL(pipe);
3887 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003888 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003889 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3890 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003891 } else {
3892 temp &= ~FDI_LINK_TRAIN_NONE;
3893 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003894 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003895 I915_WRITE(reg, temp);
3896
3897 reg = FDI_RX_CTL(pipe);
3898 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003899 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003900 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3901 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3902 } else {
3903 temp &= ~FDI_LINK_TRAIN_NONE;
3904 temp |= FDI_LINK_TRAIN_NONE;
3905 }
3906 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3907
3908 /* wait one idle pattern time */
3909 POSTING_READ(reg);
3910 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003911
3912 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003913 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003914 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3915 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003916}
3917
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003919static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3920 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003921{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003922 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003923 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003924 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003925 i915_reg_t reg;
3926 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003927
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003928 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003929 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003930
Adam Jacksone1a44742010-06-25 15:32:14 -04003931 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3932 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 reg = FDI_RX_IMR(pipe);
3934 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003935 temp &= ~FDI_RX_SYMBOL_LOCK;
3936 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 I915_WRITE(reg, temp);
3938 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003939 udelay(150);
3940
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003942 reg = FDI_TX_CTL(pipe);
3943 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003944 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003945 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003946 temp &= ~FDI_LINK_TRAIN_NONE;
3947 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003949
Chris Wilson5eddb702010-09-11 13:48:45 +01003950 reg = FDI_RX_CTL(pipe);
3951 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003952 temp &= ~FDI_LINK_TRAIN_NONE;
3953 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003954 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3955
3956 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003957 udelay(150);
3958
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003959 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003960 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3961 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3962 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003963
Chris Wilson5eddb702010-09-11 13:48:45 +01003964 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003965 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003967 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3968
3969 if ((temp & FDI_RX_BIT_LOCK)) {
3970 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003971 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003972 break;
3973 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003974 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003975 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003976 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003977
3978 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003979 reg = FDI_TX_CTL(pipe);
3980 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003981 temp &= ~FDI_LINK_TRAIN_NONE;
3982 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003983 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 reg = FDI_RX_CTL(pipe);
3986 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003987 temp &= ~FDI_LINK_TRAIN_NONE;
3988 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003989 I915_WRITE(reg, temp);
3990
3991 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 udelay(150);
3993
Chris Wilson5eddb702010-09-11 13:48:45 +01003994 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003995 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003996 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003997 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3998
3999 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004000 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004001 DRM_DEBUG_KMS("FDI train 2 done.\n");
4002 break;
4003 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004004 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004005 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004006 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007
4008 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004009
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004010}
4011
Akshay Joshi0206e352011-08-16 15:34:10 -04004012static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004013 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
4014 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
4015 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
4016 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
4017};
4018
4019/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004020static void gen6_fdi_link_train(struct intel_crtc *crtc,
4021 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004022{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004023 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004024 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004025 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004026 i915_reg_t reg;
4027 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004028
Adam Jacksone1a44742010-06-25 15:32:14 -04004029 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4030 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004031 reg = FDI_RX_IMR(pipe);
4032 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004033 temp &= ~FDI_RX_SYMBOL_LOCK;
4034 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004035 I915_WRITE(reg, temp);
4036
4037 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004038 udelay(150);
4039
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004040 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004041 reg = FDI_TX_CTL(pipe);
4042 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004043 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004044 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004045 temp &= ~FDI_LINK_TRAIN_NONE;
4046 temp |= FDI_LINK_TRAIN_PATTERN_1;
4047 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4048 /* SNB-B */
4049 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004050 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004051
Daniel Vetterd74cf322012-10-26 10:58:13 +02004052 I915_WRITE(FDI_RX_MISC(pipe),
4053 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4054
Chris Wilson5eddb702010-09-11 13:48:45 +01004055 reg = FDI_RX_CTL(pipe);
4056 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004057 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004058 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4059 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4060 } else {
4061 temp &= ~FDI_LINK_TRAIN_NONE;
4062 temp |= FDI_LINK_TRAIN_PATTERN_1;
4063 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004064 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4065
4066 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004067 udelay(150);
4068
Akshay Joshi0206e352011-08-16 15:34:10 -04004069 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004070 reg = FDI_TX_CTL(pipe);
4071 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004072 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4073 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004074 I915_WRITE(reg, temp);
4075
4076 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004077 udelay(500);
4078
Sean Paulfa37d392012-03-02 12:53:39 -05004079 for (retry = 0; retry < 5; retry++) {
4080 reg = FDI_RX_IIR(pipe);
4081 temp = I915_READ(reg);
4082 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4083 if (temp & FDI_RX_BIT_LOCK) {
4084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4085 DRM_DEBUG_KMS("FDI train 1 done.\n");
4086 break;
4087 }
4088 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004089 }
Sean Paulfa37d392012-03-02 12:53:39 -05004090 if (retry < 5)
4091 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004092 }
4093 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004094 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004095
4096 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004097 reg = FDI_TX_CTL(pipe);
4098 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004099 temp &= ~FDI_LINK_TRAIN_NONE;
4100 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004101 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004102 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4103 /* SNB-B */
4104 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4105 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004106 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004107
Chris Wilson5eddb702010-09-11 13:48:45 +01004108 reg = FDI_RX_CTL(pipe);
4109 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004110 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004111 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4112 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4113 } else {
4114 temp &= ~FDI_LINK_TRAIN_NONE;
4115 temp |= FDI_LINK_TRAIN_PATTERN_2;
4116 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004117 I915_WRITE(reg, temp);
4118
4119 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004120 udelay(150);
4121
Akshay Joshi0206e352011-08-16 15:34:10 -04004122 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004123 reg = FDI_TX_CTL(pipe);
4124 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004125 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4126 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004127 I915_WRITE(reg, temp);
4128
4129 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004130 udelay(500);
4131
Sean Paulfa37d392012-03-02 12:53:39 -05004132 for (retry = 0; retry < 5; retry++) {
4133 reg = FDI_RX_IIR(pipe);
4134 temp = I915_READ(reg);
4135 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4136 if (temp & FDI_RX_SYMBOL_LOCK) {
4137 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4138 DRM_DEBUG_KMS("FDI train 2 done.\n");
4139 break;
4140 }
4141 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004142 }
Sean Paulfa37d392012-03-02 12:53:39 -05004143 if (retry < 5)
4144 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004145 }
4146 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004148
4149 DRM_DEBUG_KMS("FDI train done.\n");
4150}
4151
Jesse Barnes357555c2011-04-28 15:09:55 -07004152/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004153static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4154 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004155{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004156 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004157 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004158 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004159 i915_reg_t reg;
4160 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004161
4162 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4163 for train result */
4164 reg = FDI_RX_IMR(pipe);
4165 temp = I915_READ(reg);
4166 temp &= ~FDI_RX_SYMBOL_LOCK;
4167 temp &= ~FDI_RX_BIT_LOCK;
4168 I915_WRITE(reg, temp);
4169
4170 POSTING_READ(reg);
4171 udelay(150);
4172
Daniel Vetter01a415f2012-10-27 15:58:40 +02004173 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4174 I915_READ(FDI_RX_IIR(pipe)));
4175
Jesse Barnes139ccd32013-08-19 11:04:55 -07004176 /* Try each vswing and preemphasis setting twice before moving on */
4177 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4178 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004179 reg = FDI_TX_CTL(pipe);
4180 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004181 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4182 temp &= ~FDI_TX_ENABLE;
4183 I915_WRITE(reg, temp);
4184
4185 reg = FDI_RX_CTL(pipe);
4186 temp = I915_READ(reg);
4187 temp &= ~FDI_LINK_TRAIN_AUTO;
4188 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4189 temp &= ~FDI_RX_ENABLE;
4190 I915_WRITE(reg, temp);
4191
4192 /* enable CPU FDI TX and PCH FDI RX */
4193 reg = FDI_TX_CTL(pipe);
4194 temp = I915_READ(reg);
4195 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004196 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004197 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004198 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004199 temp |= snb_b_fdi_train_param[j/2];
4200 temp |= FDI_COMPOSITE_SYNC;
4201 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4202
4203 I915_WRITE(FDI_RX_MISC(pipe),
4204 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4205
4206 reg = FDI_RX_CTL(pipe);
4207 temp = I915_READ(reg);
4208 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4209 temp |= FDI_COMPOSITE_SYNC;
4210 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4211
4212 POSTING_READ(reg);
4213 udelay(1); /* should be 0.5us */
4214
4215 for (i = 0; i < 4; i++) {
4216 reg = FDI_RX_IIR(pipe);
4217 temp = I915_READ(reg);
4218 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4219
4220 if (temp & FDI_RX_BIT_LOCK ||
4221 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4222 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4223 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4224 i);
4225 break;
4226 }
4227 udelay(1); /* should be 0.5us */
4228 }
4229 if (i == 4) {
4230 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4231 continue;
4232 }
4233
4234 /* Train 2 */
4235 reg = FDI_TX_CTL(pipe);
4236 temp = I915_READ(reg);
4237 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4238 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4239 I915_WRITE(reg, temp);
4240
4241 reg = FDI_RX_CTL(pipe);
4242 temp = I915_READ(reg);
4243 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4244 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004245 I915_WRITE(reg, temp);
4246
4247 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004248 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004249
Jesse Barnes139ccd32013-08-19 11:04:55 -07004250 for (i = 0; i < 4; i++) {
4251 reg = FDI_RX_IIR(pipe);
4252 temp = I915_READ(reg);
4253 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004254
Jesse Barnes139ccd32013-08-19 11:04:55 -07004255 if (temp & FDI_RX_SYMBOL_LOCK ||
4256 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4257 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4258 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4259 i);
4260 goto train_done;
4261 }
4262 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004263 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004264 if (i == 4)
4265 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004266 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004267
Jesse Barnes139ccd32013-08-19 11:04:55 -07004268train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004269 DRM_DEBUG_KMS("FDI train done.\n");
4270}
4271
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004272static void ironlake_fdi_pll_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004273{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
4275 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004276 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004277 i915_reg_t reg;
4278 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004279
Jesse Barnes0e23b992010-09-10 11:10:00 -07004280 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004281 reg = FDI_RX_CTL(pipe);
4282 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004283 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02004284 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004285 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004286 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4287
4288 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004289 udelay(200);
4290
4291 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004292 temp = I915_READ(reg);
4293 I915_WRITE(reg, temp | FDI_PCDCLK);
4294
4295 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004296 udelay(200);
4297
Paulo Zanoni20749732012-11-23 15:30:38 -02004298 /* Enable CPU FDI TX PLL, always on for Ironlake */
4299 reg = FDI_TX_CTL(pipe);
4300 temp = I915_READ(reg);
4301 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4302 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004303
Paulo Zanoni20749732012-11-23 15:30:38 -02004304 POSTING_READ(reg);
4305 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004306 }
4307}
4308
Daniel Vetter88cefb62012-08-12 19:27:14 +02004309static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4310{
4311 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004312 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004313 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004314 i915_reg_t reg;
4315 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004316
4317 /* Switch from PCDclk to Rawclk */
4318 reg = FDI_RX_CTL(pipe);
4319 temp = I915_READ(reg);
4320 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4321
4322 /* Disable CPU FDI TX PLL */
4323 reg = FDI_TX_CTL(pipe);
4324 temp = I915_READ(reg);
4325 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4326
4327 POSTING_READ(reg);
4328 udelay(100);
4329
4330 reg = FDI_RX_CTL(pipe);
4331 temp = I915_READ(reg);
4332 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4333
4334 /* Wait for the clocks to turn off. */
4335 POSTING_READ(reg);
4336 udelay(100);
4337}
4338
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004339static void ironlake_fdi_disable(struct drm_crtc *crtc)
4340{
4341 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004342 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4344 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004345 i915_reg_t reg;
4346 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004347
4348 /* disable CPU FDI tx and PCH FDI rx */
4349 reg = FDI_TX_CTL(pipe);
4350 temp = I915_READ(reg);
4351 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4352 POSTING_READ(reg);
4353
4354 reg = FDI_RX_CTL(pipe);
4355 temp = I915_READ(reg);
4356 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004357 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004358 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4359
4360 POSTING_READ(reg);
4361 udelay(100);
4362
4363 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004364 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004365 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004366
4367 /* still set train pattern 1 */
4368 reg = FDI_TX_CTL(pipe);
4369 temp = I915_READ(reg);
4370 temp &= ~FDI_LINK_TRAIN_NONE;
4371 temp |= FDI_LINK_TRAIN_PATTERN_1;
4372 I915_WRITE(reg, temp);
4373
4374 reg = FDI_RX_CTL(pipe);
4375 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004376 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004377 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4378 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4379 } else {
4380 temp &= ~FDI_LINK_TRAIN_NONE;
4381 temp |= FDI_LINK_TRAIN_PATTERN_1;
4382 }
4383 /* BPC in FDI rx is consistent with that in PIPECONF */
4384 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004385 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004386 I915_WRITE(reg, temp);
4387
4388 POSTING_READ(reg);
4389 udelay(100);
4390}
4391
Chris Wilson49d73912016-11-29 09:50:08 +00004392bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004393{
Daniel Vetterfa058872017-07-20 19:57:52 +02004394 struct drm_crtc *crtc;
4395 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004396
Daniel Vetterfa058872017-07-20 19:57:52 +02004397 drm_for_each_crtc(crtc, &dev_priv->drm) {
4398 struct drm_crtc_commit *commit;
4399 spin_lock(&crtc->commit_lock);
4400 commit = list_first_entry_or_null(&crtc->commit_list,
4401 struct drm_crtc_commit, commit_entry);
4402 cleanup_done = commit ?
4403 try_wait_for_completion(&commit->cleanup_done) : true;
4404 spin_unlock(&crtc->commit_lock);
4405
4406 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004407 continue;
4408
Daniel Vetterfa058872017-07-20 19:57:52 +02004409 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004410
4411 return true;
4412 }
4413
4414 return false;
4415}
4416
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004417void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004418{
4419 u32 temp;
4420
4421 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4422
4423 mutex_lock(&dev_priv->sb_lock);
4424
4425 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4426 temp |= SBI_SSCCTL_DISABLE;
4427 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4428
4429 mutex_unlock(&dev_priv->sb_lock);
4430}
4431
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004432/* Program iCLKIP clock to the desired frequency */
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004433static void lpt_program_iclkip(const struct intel_crtc_state *crtc_state)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004434{
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004435 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004436 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004437 int clock = crtc_state->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004438 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4439 u32 temp;
4440
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004441 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004442
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004443 /* The iCLK virtual clock root frequency is in MHz,
4444 * but the adjusted_mode->crtc_clock in in KHz. To get the
4445 * divisors, it is necessary to divide one by another, so we
4446 * convert the virtual clock precision to KHz here for higher
4447 * precision.
4448 */
4449 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004450 u32 iclk_virtual_root_freq = 172800 * 1000;
4451 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004452 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004453
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004454 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4455 clock << auxdiv);
4456 divsel = (desired_divisor / iclk_pi_range) - 2;
4457 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004458
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004459 /*
4460 * Near 20MHz is a corner case which is
4461 * out of range for the 7-bit divisor
4462 */
4463 if (divsel <= 0x7f)
4464 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004465 }
4466
4467 /* This should not happen with any sane values */
4468 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4469 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4470 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4471 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4472
4473 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004474 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004475 auxdiv,
4476 divsel,
4477 phasedir,
4478 phaseinc);
4479
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004480 mutex_lock(&dev_priv->sb_lock);
4481
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004482 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004483 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004484 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4485 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4486 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4487 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4488 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4489 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004490 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004491
4492 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004493 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004494 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4495 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004496 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004497
4498 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004499 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004500 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004501 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004502
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004503 mutex_unlock(&dev_priv->sb_lock);
4504
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004505 /* Wait for initialization time */
4506 udelay(24);
4507
4508 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4509}
4510
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004511int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4512{
4513 u32 divsel, phaseinc, auxdiv;
4514 u32 iclk_virtual_root_freq = 172800 * 1000;
4515 u32 iclk_pi_range = 64;
4516 u32 desired_divisor;
4517 u32 temp;
4518
4519 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4520 return 0;
4521
4522 mutex_lock(&dev_priv->sb_lock);
4523
4524 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4525 if (temp & SBI_SSCCTL_DISABLE) {
4526 mutex_unlock(&dev_priv->sb_lock);
4527 return 0;
4528 }
4529
4530 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4531 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4532 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4533 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4534 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4535
4536 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4537 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4538 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4539
4540 mutex_unlock(&dev_priv->sb_lock);
4541
4542 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4543
4544 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4545 desired_divisor << auxdiv);
4546}
4547
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004548static void ironlake_pch_transcoder_set_timings(const struct intel_crtc_state *crtc_state,
Daniel Vetter275f01b22013-05-03 11:49:47 +02004549 enum pipe pch_transcoder)
4550{
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004551 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4552 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4553 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004554
4555 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4556 I915_READ(HTOTAL(cpu_transcoder)));
4557 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4558 I915_READ(HBLANK(cpu_transcoder)));
4559 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4560 I915_READ(HSYNC(cpu_transcoder)));
4561
4562 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4563 I915_READ(VTOTAL(cpu_transcoder)));
4564 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4565 I915_READ(VBLANK(cpu_transcoder)));
4566 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4567 I915_READ(VSYNC(cpu_transcoder)));
4568 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4569 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4570}
4571
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004572static void cpt_set_fdi_bc_bifurcation(struct drm_i915_private *dev_priv, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004573{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004574 uint32_t temp;
4575
4576 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004577 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004578 return;
4579
4580 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4581 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4582
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004583 temp &= ~FDI_BC_BIFURCATION_SELECT;
4584 if (enable)
4585 temp |= FDI_BC_BIFURCATION_SELECT;
4586
4587 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004588 I915_WRITE(SOUTH_CHICKEN1, temp);
4589 POSTING_READ(SOUTH_CHICKEN1);
4590}
4591
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004592static void ivybridge_update_fdi_bc_bifurcation(const struct intel_crtc_state *crtc_state)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004593{
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004594 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4595 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004596
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004597 switch (crtc->pipe) {
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004598 case PIPE_A:
4599 break;
4600 case PIPE_B:
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004601 if (crtc_state->fdi_lanes > 2)
4602 cpt_set_fdi_bc_bifurcation(dev_priv, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004603 else
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004604 cpt_set_fdi_bc_bifurcation(dev_priv, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004605
4606 break;
4607 case PIPE_C:
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004608 cpt_set_fdi_bc_bifurcation(dev_priv, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004609
4610 break;
4611 default:
4612 BUG();
4613 }
4614}
4615
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004616/*
4617 * Finds the encoder associated with the given CRTC. This can only be
4618 * used when we know that the CRTC isn't feeding multiple encoders!
4619 */
4620static struct intel_encoder *
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004621intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
4622 const struct intel_crtc_state *crtc_state)
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004623{
4624 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004625 const struct drm_connector_state *connector_state;
4626 const struct drm_connector *connector;
4627 struct intel_encoder *encoder = NULL;
4628 int num_encoders = 0;
4629 int i;
4630
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004631 for_each_new_connector_in_state(&state->base, connector, connector_state, i) {
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004632 if (connector_state->crtc != &crtc->base)
4633 continue;
4634
4635 encoder = to_intel_encoder(connector_state->best_encoder);
4636 num_encoders++;
4637 }
4638
4639 WARN(num_encoders != 1, "%d encoders for pipe %c\n",
4640 num_encoders, pipe_name(crtc->pipe));
4641
4642 return encoder;
4643}
4644
Jesse Barnesf67a5592011-01-05 10:31:48 -08004645/*
4646 * Enable PCH resources required for PCH ports:
4647 * - PCH PLLs
4648 * - FDI training & RX/TX
4649 * - update transcoder timings
4650 * - DP transcoding bits
4651 * - transcoder
4652 */
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004653static void ironlake_pch_enable(const struct intel_atomic_state *state,
4654 const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004655{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004656 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004657 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004658 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004659 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004660 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004661
Daniel Vetterab9412b2013-05-03 11:49:46 +02004662 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004663
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004664 if (IS_IVYBRIDGE(dev_priv))
Maarten Lankhorstb0b62d82018-10-11 12:04:56 +02004665 ivybridge_update_fdi_bc_bifurcation(crtc_state);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004666
Daniel Vettercd986ab2012-10-26 10:58:12 +02004667 /* Write the TU size bits before fdi link training, so that error
4668 * detection works. */
4669 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4670 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4671
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004672 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004673 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004674
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004675 /* We need to program the right clock selection before writing the pixel
4676 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004677 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004678 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004679
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004680 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004681 temp |= TRANS_DPLL_ENABLE(pipe);
4682 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004683 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004684 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004685 temp |= sel;
4686 else
4687 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004688 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004689 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004690
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004691 /* XXX: pch pll's can be enabled any time before we enable the PCH
4692 * transcoder, and we actually should do this to not upset any PCH
4693 * transcoder that already use the clock when we share it.
4694 *
4695 * Note that enable_shared_dpll tries to do the right thing, but
4696 * get_shared_dpll unconditionally resets the pll - we need that to have
4697 * the right LVDS enable sequence. */
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02004698 intel_enable_shared_dpll(crtc_state);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004699
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004700 /* set transcoder timing, panel must allow it */
4701 assert_panel_unlocked(dev_priv, pipe);
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004702 ironlake_pch_transcoder_set_timings(crtc_state, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004703
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004704 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004705
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004706 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004707 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004708 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004709 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004710 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004711 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004712 i915_reg_t reg = TRANS_DP_CTL(pipe);
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004713 enum port port;
4714
Chris Wilson5eddb702010-09-11 13:48:45 +01004715 temp = I915_READ(reg);
4716 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004717 TRANS_DP_SYNC_MASK |
4718 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004719 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004720 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004721
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004722 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004723 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004724 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004725 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004726
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004727 port = intel_get_crtc_new_encoder(state, crtc_state)->port;
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004728 WARN_ON(port < PORT_B || port > PORT_D);
4729 temp |= TRANS_DP_PORT_SEL(port);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004730
Chris Wilson5eddb702010-09-11 13:48:45 +01004731 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004732 }
4733
Maarten Lankhorst7efd90f2018-10-04 11:45:55 +02004734 ironlake_enable_pch_transcoder(crtc_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004735}
4736
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004737static void lpt_pch_enable(const struct intel_atomic_state *state,
4738 const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004739{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004740 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004741 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004742 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004743
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004744 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004745
Maarten Lankhorstc5b36fa2018-10-11 12:04:55 +02004746 lpt_program_iclkip(crtc_state);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004747
Paulo Zanoni0540e482012-10-31 18:12:40 -02004748 /* Set transcoder timing. */
Maarten Lankhorst5e1cdf52018-10-04 11:45:58 +02004749 ironlake_pch_transcoder_set_timings(crtc_state, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004750
Paulo Zanoni937bb612012-10-31 18:12:47 -02004751 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004752}
4753
Daniel Vettera1520312013-05-03 11:49:50 +02004754static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004755{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004756 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004757 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004758 u32 temp;
4759
4760 temp = I915_READ(dslreg);
4761 udelay(500);
4762 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004763 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004764 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004765 }
4766}
4767
Ville Syrjälä0a599522018-05-21 21:56:13 +03004768/*
4769 * The hardware phase 0.0 refers to the center of the pixel.
4770 * We want to start from the top/left edge which is phase
4771 * -0.5. That matches how the hardware calculates the scaling
4772 * factors (from top-left of the first pixel to bottom-right
4773 * of the last pixel, as opposed to the pixel centers).
4774 *
4775 * For 4:2:0 subsampled chroma planes we obviously have to
4776 * adjust that so that the chroma sample position lands in
4777 * the right spot.
4778 *
4779 * Note that for packed YCbCr 4:2:2 formats there is no way to
4780 * control chroma siting. The hardware simply replicates the
4781 * chroma samples for both of the luma samples, and thus we don't
4782 * actually get the expected MPEG2 chroma siting convention :(
4783 * The same behaviour is observed on pre-SKL platforms as well.
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004784 *
4785 * Theory behind the formula (note that we ignore sub-pixel
4786 * source coordinates):
4787 * s = source sample position
4788 * d = destination sample position
4789 *
4790 * Downscaling 4:1:
4791 * -0.5
4792 * | 0.0
4793 * | | 1.5 (initial phase)
4794 * | | |
4795 * v v v
4796 * | s | s | s | s |
4797 * | d |
4798 *
4799 * Upscaling 1:4:
4800 * -0.5
4801 * | -0.375 (initial phase)
4802 * | | 0.0
4803 * | | |
4804 * v v v
4805 * | s |
4806 * | d | d | d | d |
Ville Syrjälä0a599522018-05-21 21:56:13 +03004807 */
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004808u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_cosited)
Ville Syrjälä0a599522018-05-21 21:56:13 +03004809{
4810 int phase = -0x8000;
4811 u16 trip = 0;
4812
4813 if (chroma_cosited)
4814 phase += (sub - 1) * 0x8000 / sub;
4815
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02004816 phase += scale / (2 * sub);
4817
4818 /*
4819 * Hardware initial phase limited to [-0.5:1.5].
4820 * Since the max hardware scale factor is 3.0, we
4821 * should never actually excdeed 1.0 here.
4822 */
4823 WARN_ON(phase < -0x8000 || phase > 0x18000);
4824
Ville Syrjälä0a599522018-05-21 21:56:13 +03004825 if (phase < 0)
4826 phase = 0x10000 + phase;
4827 else
4828 trip = PS_PHASE_TRIP;
4829
4830 return ((phase >> 2) & PS_PHASE_MASK) | trip;
4831}
4832
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004833static int
4834skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004835 unsigned int scaler_user, int *scaler_id,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304836 int src_w, int src_h, int dst_w, int dst_h,
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004837 const struct drm_format_info *format, bool need_scaler)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004838{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004839 struct intel_crtc_scaler_state *scaler_state =
4840 &crtc_state->scaler_state;
4841 struct intel_crtc *intel_crtc =
4842 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304843 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4844 const struct drm_display_mode *adjusted_mode =
4845 &crtc_state->base.adjusted_mode;
Chandra Konduru6156a452015-04-27 13:48:39 -07004846
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004847 /*
4848 * Src coordinates are already rotated by 270 degrees for
4849 * the 90/270 degree plane rotation cases (to match the
4850 * GTT mapping), hence no need to account for rotation here.
4851 */
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004852 if (src_w != dst_w || src_h != dst_h)
4853 need_scaler = true;
Shashank Sharmae5c05932017-07-21 20:55:05 +05304854
Chandra Kondurua1b22782015-04-07 15:28:45 -07004855 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304856 * Scaling/fitting not supported in IF-ID mode in GEN9+
4857 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4858 * Once NV12 is enabled, handle it here while allocating scaler
4859 * for NV12.
4860 */
4861 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004862 need_scaler && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304863 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4864 return -EINVAL;
4865 }
4866
4867 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004868 * if plane is being disabled or scaler is no more required or force detach
4869 * - free scaler binded to this plane/crtc
4870 * - in order to do this, update crtc->scaler_usage
4871 *
4872 * Here scaler state in crtc_state is set free so that
4873 * scaler can be assigned to other user. Actual register
4874 * update to free the scaler is done in plane/panel-fit programming.
4875 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4876 */
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004877 if (force_detach || !need_scaler) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004878 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004879 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004880 scaler_state->scalers[*scaler_id].in_use = 0;
4881
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004882 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4883 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4884 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004885 scaler_state->scaler_users);
4886 *scaler_id = -1;
4887 }
4888 return 0;
4889 }
4890
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004891 if (format && format->format == DRM_FORMAT_NV12 &&
Maarten Lankhorst5d794282018-05-12 03:03:14 +05304892 (src_h < SKL_MIN_YUV_420_SRC_H || src_w < SKL_MIN_YUV_420_SRC_W)) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05304893 DRM_DEBUG_KMS("NV12: src dimensions not met\n");
4894 return -EINVAL;
4895 }
4896
Chandra Kondurua1b22782015-04-07 15:28:45 -07004897 /* range checks */
4898 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
Nabendu Maiti323301a2018-03-23 10:24:18 -07004899 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4900 (IS_GEN11(dev_priv) &&
4901 (src_w > ICL_MAX_SRC_W || src_h > ICL_MAX_SRC_H ||
4902 dst_w > ICL_MAX_DST_W || dst_h > ICL_MAX_DST_H)) ||
4903 (!IS_GEN11(dev_priv) &&
4904 (src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4905 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H))) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004906 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004907 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004908 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004909 return -EINVAL;
4910 }
4911
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004912 /* mark this plane as a scaler user in crtc_state */
4913 scaler_state->scaler_users |= (1 << scaler_user);
4914 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4915 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4916 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4917 scaler_state->scaler_users);
4918
4919 return 0;
4920}
4921
4922/**
4923 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4924 *
4925 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004926 *
4927 * Return
4928 * 0 - scaler_usage updated successfully
4929 * error - requested scaling cannot be supported or other error condition
4930 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004931int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004932{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004933 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004934 bool need_scaler = false;
4935
4936 if (state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
4937 need_scaler = true;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004938
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004939 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304940 &state->scaler_state.scaler_id,
4941 state->pipe_src_w, state->pipe_src_h,
4942 adjusted_mode->crtc_hdisplay,
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004943 adjusted_mode->crtc_vdisplay, NULL, need_scaler);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004944}
4945
4946/**
4947 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00004948 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004949 * @plane_state: atomic plane state to update
4950 *
4951 * Return
4952 * 0 - scaler_usage updated successfully
4953 * error - requested scaling cannot be supported or other error condition
4954 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004955static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4956 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004957{
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004958 struct intel_plane *intel_plane =
4959 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004960 struct drm_framebuffer *fb = plane_state->base.fb;
4961 int ret;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004962 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004963 bool need_scaler = false;
4964
4965 /* Pre-gen11 and SDR planes always need a scaler for planar formats. */
4966 if (!icl_is_hdr_plane(intel_plane) &&
4967 fb && fb->format->format == DRM_FORMAT_NV12)
4968 need_scaler = true;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004969
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004970 ret = skl_update_scaler(crtc_state, force_detach,
4971 drm_plane_index(&intel_plane->base),
4972 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004973 drm_rect_width(&plane_state->base.src) >> 16,
4974 drm_rect_height(&plane_state->base.src) >> 16,
4975 drm_rect_width(&plane_state->base.dst),
Chandra Konduru77224cd2018-04-09 09:11:13 +05304976 drm_rect_height(&plane_state->base.dst),
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02004977 fb ? fb->format : NULL, need_scaler);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004978
4979 if (ret || plane_state->scaler_id < 0)
4980 return ret;
4981
Chandra Kondurua1b22782015-04-07 15:28:45 -07004982 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004983 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004984 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4985 intel_plane->base.base.id,
4986 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004987 return -EINVAL;
4988 }
4989
4990 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004991 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004992 case DRM_FORMAT_RGB565:
4993 case DRM_FORMAT_XBGR8888:
4994 case DRM_FORMAT_XRGB8888:
4995 case DRM_FORMAT_ABGR8888:
4996 case DRM_FORMAT_ARGB8888:
4997 case DRM_FORMAT_XRGB2101010:
4998 case DRM_FORMAT_XBGR2101010:
4999 case DRM_FORMAT_YUYV:
5000 case DRM_FORMAT_YVYU:
5001 case DRM_FORMAT_UYVY:
5002 case DRM_FORMAT_VYUY:
Chandra Konduru77224cd2018-04-09 09:11:13 +05305003 case DRM_FORMAT_NV12:
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005004 break;
5005 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03005006 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
5007 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02005008 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005009 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005010 }
5011
Chandra Kondurua1b22782015-04-07 15:28:45 -07005012 return 0;
5013}
5014
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005015static void skylake_scaler_disable(struct intel_crtc *crtc)
5016{
5017 int i;
5018
5019 for (i = 0; i < crtc->num_scalers; i++)
5020 skl_detach_scaler(crtc, i);
5021}
5022
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005023static void skylake_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005024{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005025 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5026 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5027 enum pipe pipe = crtc->pipe;
5028 const struct intel_crtc_scaler_state *scaler_state =
5029 &crtc_state->scaler_state;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005030
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005031 if (crtc_state->pch_pfit.enabled) {
Ville Syrjälä0a599522018-05-21 21:56:13 +03005032 u16 uv_rgb_hphase, uv_rgb_vphase;
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02005033 int pfit_w, pfit_h, hscale, vscale;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005034 int id;
5035
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005036 if (WARN_ON(crtc_state->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07005037 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005038
Ville Syrjäläe7a278a2018-10-29 20:18:20 +02005039 pfit_w = (crtc_state->pch_pfit.size >> 16) & 0xFFFF;
5040 pfit_h = crtc_state->pch_pfit.size & 0xFFFF;
5041
5042 hscale = (crtc_state->pipe_src_w << 16) / pfit_w;
5043 vscale = (crtc_state->pipe_src_h << 16) / pfit_h;
5044
5045 uv_rgb_hphase = skl_scaler_calc_phase(1, hscale, false);
5046 uv_rgb_vphase = skl_scaler_calc_phase(1, vscale, false);
Ville Syrjälä0a599522018-05-21 21:56:13 +03005047
Chandra Kondurua1b22782015-04-07 15:28:45 -07005048 id = scaler_state->scaler_id;
5049 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
5050 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
Ville Syrjälä0a599522018-05-21 21:56:13 +03005051 I915_WRITE_FW(SKL_PS_VPHASE(pipe, id),
5052 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_vphase));
5053 I915_WRITE_FW(SKL_PS_HPHASE(pipe, id),
5054 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_hphase));
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005055 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc_state->pch_pfit.pos);
5056 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc_state->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005057 }
5058}
5059
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005060static void ironlake_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnesb074cec2013-04-25 12:55:02 -07005061{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005062 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5063 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07005064 int pipe = crtc->pipe;
5065
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005066 if (crtc_state->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07005067 /* Force use of hard-coded filter coefficients
5068 * as some pre-programmed values are broken,
5069 * e.g. x201.
5070 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005071 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07005072 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
5073 PF_PIPE_SEL_IVB(pipe));
5074 else
5075 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005076 I915_WRITE(PF_WIN_POS(pipe), crtc_state->pch_pfit.pos);
5077 I915_WRITE(PF_WIN_SZ(pipe), crtc_state->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08005078 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005079}
5080
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005081void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005082{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005083 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03005084 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005085 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005086
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005087 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005088 return;
5089
Maarten Lankhorst307e4492016-03-23 14:33:28 +01005090 /*
5091 * We can only enable IPS after we enable a plane and wait for a vblank
5092 * This function is called from post_plane_update, which is run after
5093 * a vblank wait.
5094 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005095 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02005096
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005097 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005098 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03005099 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
5100 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005101 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005102 /* Quoting Art Runyan: "its not safe to expect any particular
5103 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08005104 * mailbox." Moreover, the mailbox may return a bogus state,
5105 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005106 */
5107 } else {
5108 I915_WRITE(IPS_CTL, IPS_ENABLE);
5109 /* The bit only becomes 1 in the next vblank, so this wait here
5110 * is essentially intel_wait_for_vblank. If we don't have this
5111 * and don't wait for vblanks until the end of crtc_enable, then
5112 * the HW state readout code will complain that the expected
5113 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01005114 if (intel_wait_for_register(dev_priv,
5115 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
5116 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005117 DRM_ERROR("Timed out waiting for IPS enable\n");
5118 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005119}
5120
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005121void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005122{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005123 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005124 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005125 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005126
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005127 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005128 return;
5129
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005130 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005131 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005132 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005133 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakacb3ef02018-09-05 13:00:05 +03005134 /*
5135 * Wait for PCODE to finish disabling IPS. The BSpec specified
5136 * 42ms timeout value leads to occasional timeouts so use 100ms
5137 * instead.
5138 */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01005139 if (intel_wait_for_register(dev_priv,
5140 IPS_CTL, IPS_ENABLE, 0,
Imre Deakacb3ef02018-09-05 13:00:05 +03005141 100))
Ben Widawsky23d0b132014-04-10 14:32:41 -07005142 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08005143 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005144 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005145 POSTING_READ(IPS_CTL);
5146 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005147
5148 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005149 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005150}
5151
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005152static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005153{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005154 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005155 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005156
5157 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005158 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005159 mutex_unlock(&dev->struct_mutex);
5160 }
5161
5162 /* Let userspace switch the overlay on again. In most cases userspace
5163 * has to recompute where to put it anyway.
5164 */
5165}
5166
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005167/**
5168 * intel_post_enable_primary - Perform operations after enabling primary plane
5169 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005170 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005171 *
5172 * Performs potentially sleeping operations that must be done after the primary
5173 * plane is enabled, such as updating FBC and IPS. Note that this may be
5174 * called due to an explicit primary plane update, or due to an implicit
5175 * re-enable that is caused when a sprite plane is updated to no longer
5176 * completely hide the primary plane.
5177 */
5178static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005179intel_post_enable_primary(struct drm_crtc *crtc,
5180 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005181{
5182 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005183 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5185 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005186
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005187 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005188 * Gen2 reports pipe underruns whenever all planes are disabled.
5189 * So don't enable underrun reporting before at least some planes
5190 * are enabled.
5191 * FIXME: Need to fix the logic to work when we turn off all planes
5192 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005193 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005194 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005195 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5196
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005197 /* Underruns don't always raise interrupts, so check manually. */
5198 intel_check_cpu_fifo_underruns(dev_priv);
5199 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005200}
5201
Ville Syrjälä2622a082016-03-09 19:07:26 +02005202/* FIXME get rid of this and use pre_plane_update */
5203static void
5204intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5205{
5206 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005207 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5209 int pipe = intel_crtc->pipe;
5210
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005211 /*
5212 * Gen2 reports pipe underruns whenever all planes are disabled.
5213 * So disable underrun reporting before all the planes get disabled.
5214 */
5215 if (IS_GEN2(dev_priv))
5216 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5217
5218 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005219
5220 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005221 * Vblank time updates from the shadow to live plane control register
5222 * are blocked if the memory self-refresh mode is active at that
5223 * moment. So to make sure the plane gets truly disabled, disable
5224 * first the self-refresh mode. The self-refresh enable bit in turn
5225 * will be checked/applied by the HW only at the next frame start
5226 * event which is after the vblank start event, so we need to have a
5227 * wait-for-vblank between disabling the plane and the pipe.
5228 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005229 if (HAS_GMCH_DISPLAY(dev_priv) &&
5230 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005231 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005232}
5233
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005234static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5235 const struct intel_crtc_state *new_crtc_state)
5236{
5237 if (!old_crtc_state->ips_enabled)
5238 return false;
5239
5240 if (needs_modeset(&new_crtc_state->base))
5241 return true;
5242
5243 return !new_crtc_state->ips_enabled;
5244}
5245
5246static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5247 const struct intel_crtc_state *new_crtc_state)
5248{
5249 if (!new_crtc_state->ips_enabled)
5250 return false;
5251
5252 if (needs_modeset(&new_crtc_state->base))
5253 return true;
5254
5255 /*
5256 * We can't read out IPS on broadwell, assume the worst and
5257 * forcibly enable IPS on the first fastset.
5258 */
5259 if (new_crtc_state->update_pipe &&
5260 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5261 return true;
5262
5263 return !old_crtc_state->ips_enabled;
5264}
5265
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305266static bool needs_nv12_wa(struct drm_i915_private *dev_priv,
5267 const struct intel_crtc_state *crtc_state)
5268{
5269 if (!crtc_state->nv12_planes)
5270 return false;
5271
Rodrigo Vivi1347d3c2018-10-31 09:28:45 -07005272 /* WA Display #0827: Gen9:all */
5273 if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv))
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305274 return true;
5275
5276 return false;
5277}
5278
Daniel Vetter5a21b662016-05-24 17:13:53 +02005279static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5280{
5281 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05305282 struct drm_device *dev = crtc->base.dev;
5283 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005284 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5285 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005286 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5287 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005288 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005289 struct drm_plane_state *old_primary_state =
5290 drm_atomic_get_old_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005291
Chris Wilson5748b6a2016-08-04 16:32:38 +01005292 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005293
Daniel Vetter5a21b662016-05-24 17:13:53 +02005294 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005295 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005296
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005297 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5298 hsw_enable_ips(pipe_config);
5299
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005300 if (old_primary_state) {
5301 struct drm_plane_state *new_primary_state =
5302 drm_atomic_get_new_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005303
5304 intel_fbc_post_update(crtc);
5305
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005306 if (new_primary_state->visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005307 (needs_modeset(&pipe_config->base) ||
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005308 !old_primary_state->visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005309 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005310 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305311
5312 /* Display WA 827 */
5313 if (needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305314 !needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305315 skl_wa_clkgate(dev_priv, crtc->pipe, false);
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305316 }
Daniel Vetter5a21b662016-05-24 17:13:53 +02005317}
5318
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005319static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5320 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005321{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005322 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005323 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005324 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005325 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5326 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005327 struct drm_plane_state *old_primary_state =
5328 drm_atomic_get_old_plane_state(old_state, primary);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005329 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005330 struct intel_atomic_state *old_intel_state =
5331 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005332
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005333 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5334 hsw_disable_ips(old_crtc_state);
5335
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005336 if (old_primary_state) {
5337 struct intel_plane_state *new_primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005338 intel_atomic_get_new_plane_state(old_intel_state,
5339 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005340
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005341 intel_fbc_pre_update(crtc, pipe_config, new_primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005342 /*
5343 * Gen2 reports pipe underruns whenever all planes are disabled.
5344 * So disable underrun reporting before all the planes get disabled.
5345 */
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005346 if (IS_GEN2(dev_priv) && old_primary_state->visible &&
5347 (modeset || !new_primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005348 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005349 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005350
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305351 /* Display WA 827 */
5352 if (!needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305353 needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305354 skl_wa_clkgate(dev_priv, crtc->pipe, true);
Vidya Srinivas6deef9b602018-05-12 03:03:13 +05305355 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305356
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005357 /*
5358 * Vblank time updates from the shadow to live plane control register
5359 * are blocked if the memory self-refresh mode is active at that
5360 * moment. So to make sure the plane gets truly disabled, disable
5361 * first the self-refresh mode. The self-refresh enable bit in turn
5362 * will be checked/applied by the HW only at the next frame start
5363 * event which is after the vblank start event, so we need to have a
5364 * wait-for-vblank between disabling the plane and the pipe.
5365 */
5366 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5367 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5368 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005369
Matt Ropered4a6a72016-02-23 17:20:13 -08005370 /*
5371 * IVB workaround: must disable low power watermarks for at least
5372 * one frame before enabling scaling. LP watermarks can be re-enabled
5373 * when scaling is disabled.
5374 *
5375 * WaCxSRDisabledForSpriteScaling:ivb
5376 */
Ville Syrjälä8e7a4422018-10-04 15:15:27 +03005377 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev) &&
5378 old_crtc_state->base.active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005379 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005380
5381 /*
5382 * If we're doing a modeset, we're done. No need to do any pre-vblank
5383 * watermark programming here.
5384 */
5385 if (needs_modeset(&pipe_config->base))
5386 return;
5387
5388 /*
5389 * For platforms that support atomic watermarks, program the
5390 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5391 * will be the intermediate values that are safe for both pre- and
5392 * post- vblank; when vblank happens, the 'active' values will be set
5393 * to the final 'target' values and we'll do this again to get the
5394 * optimal watermarks. For gen9+ platforms, the values we program here
5395 * will be the final target values which will get automatically latched
5396 * at vblank time; no further programming will be necessary.
5397 *
5398 * If a platform hasn't been transitioned to atomic watermarks yet,
5399 * we'll continue to update watermarks the old way, if flags tell
5400 * us to.
5401 */
5402 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005403 dev_priv->display.initial_watermarks(old_intel_state,
5404 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005405 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005406 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005407}
5408
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005409static void intel_crtc_disable_planes(struct intel_atomic_state *state,
5410 struct intel_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005411{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005412 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5413 const struct intel_crtc_state *new_crtc_state =
5414 intel_atomic_get_new_crtc_state(state, crtc);
5415 unsigned int update_mask = new_crtc_state->update_planes;
5416 const struct intel_plane_state *old_plane_state;
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005417 struct intel_plane *plane;
5418 unsigned fb_bits = 0;
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005419 int i;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005420
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005421 intel_crtc_dpms_overlay_disable(crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005422
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005423 for_each_old_intel_plane_in_state(state, plane, old_plane_state, i) {
5424 if (crtc->pipe != plane->pipe ||
5425 !(update_mask & BIT(plane->id)))
5426 continue;
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005427
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005428 plane->disable_plane(plane, new_crtc_state);
5429
5430 if (old_plane_state->base.visible)
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005431 fb_bits |= plane->frontbuffer_bit;
Maarten Lankhorstf59e9702018-09-20 12:27:07 +02005432 }
5433
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02005434 intel_frontbuffer_flip(dev_priv, fb_bits);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005435}
5436
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005437static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005438 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005439 struct drm_atomic_state *old_state)
5440{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005441 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005442 struct drm_connector *conn;
5443 int i;
5444
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005445 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005446 struct intel_encoder *encoder =
5447 to_intel_encoder(conn_state->best_encoder);
5448
5449 if (conn_state->crtc != crtc)
5450 continue;
5451
5452 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005453 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005454 }
5455}
5456
5457static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005458 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005459 struct drm_atomic_state *old_state)
5460{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005461 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005462 struct drm_connector *conn;
5463 int i;
5464
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005465 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005466 struct intel_encoder *encoder =
5467 to_intel_encoder(conn_state->best_encoder);
5468
5469 if (conn_state->crtc != crtc)
5470 continue;
5471
5472 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005473 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005474 }
5475}
5476
5477static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005478 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005479 struct drm_atomic_state *old_state)
5480{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005481 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005482 struct drm_connector *conn;
5483 int i;
5484
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005485 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005486 struct intel_encoder *encoder =
5487 to_intel_encoder(conn_state->best_encoder);
5488
5489 if (conn_state->crtc != crtc)
5490 continue;
5491
Jani Nikulac84c6fe2018-10-16 15:41:34 +03005492 if (encoder->enable)
5493 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005494 intel_opregion_notify_encoder(encoder, true);
5495 }
5496}
5497
5498static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005499 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005500 struct drm_atomic_state *old_state)
5501{
5502 struct drm_connector_state *old_conn_state;
5503 struct drm_connector *conn;
5504 int i;
5505
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005506 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005507 struct intel_encoder *encoder =
5508 to_intel_encoder(old_conn_state->best_encoder);
5509
5510 if (old_conn_state->crtc != crtc)
5511 continue;
5512
5513 intel_opregion_notify_encoder(encoder, false);
Jani Nikulac84c6fe2018-10-16 15:41:34 +03005514 if (encoder->disable)
5515 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005516 }
5517}
5518
5519static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005520 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005521 struct drm_atomic_state *old_state)
5522{
5523 struct drm_connector_state *old_conn_state;
5524 struct drm_connector *conn;
5525 int i;
5526
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005527 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005528 struct intel_encoder *encoder =
5529 to_intel_encoder(old_conn_state->best_encoder);
5530
5531 if (old_conn_state->crtc != crtc)
5532 continue;
5533
5534 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005535 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005536 }
5537}
5538
5539static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005540 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005541 struct drm_atomic_state *old_state)
5542{
5543 struct drm_connector_state *old_conn_state;
5544 struct drm_connector *conn;
5545 int i;
5546
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005547 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005548 struct intel_encoder *encoder =
5549 to_intel_encoder(old_conn_state->best_encoder);
5550
5551 if (old_conn_state->crtc != crtc)
5552 continue;
5553
5554 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005555 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005556 }
5557}
5558
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005559static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5560 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005561{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005562 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005563 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005564 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5566 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005567 struct intel_atomic_state *old_intel_state =
5568 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005569
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005570 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005571 return;
5572
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005573 /*
5574 * Sometimes spurious CPU pipe underruns happen during FDI
5575 * training, at least with VGA+HDMI cloning. Suppress them.
5576 *
5577 * On ILK we get an occasional spurious CPU pipe underruns
5578 * between eDP port A enable and vdd enable. Also PCH port
5579 * enable seems to result in the occasional CPU pipe underrun.
5580 *
5581 * Spurious PCH underruns also occur during PCH enabling.
5582 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005583 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5584 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005585
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02005586 if (pipe_config->has_pch_encoder)
5587 intel_prepare_shared_dpll(pipe_config);
Daniel Vetterb14b1052014-04-24 23:55:13 +02005588
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005589 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005590 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005591
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005592 intel_set_pipe_timings(pipe_config);
5593 intel_set_pipe_src_size(pipe_config);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005594
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005595 if (pipe_config->has_pch_encoder) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005596 intel_cpu_transcoder_set_m_n(pipe_config,
5597 &pipe_config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005598 }
5599
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005600 ironlake_set_pipeconf(pipe_config);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005601
Jesse Barnesf67a5592011-01-05 10:31:48 -08005602 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005603
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005604 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005605
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005606 if (pipe_config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005607 /* Note: FDI PLL enabling _must_ be done before we enable the
5608 * cpu pipes, hence this is separate from all the other fdi/pch
5609 * enabling. */
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02005610 ironlake_fdi_pll_enable(pipe_config);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005611 } else {
5612 assert_fdi_tx_disabled(dev_priv, pipe);
5613 assert_fdi_rx_disabled(dev_priv, pipe);
5614 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005615
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005616 ironlake_pfit_enable(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005617
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005618 /*
5619 * On ILK+ LUT must be loaded before the pipe is running but with
5620 * clocks enabled
5621 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005622 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005623
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005624 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005625 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005626 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005627
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005628 if (pipe_config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005629 ironlake_pch_enable(old_intel_state, pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005630
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005631 assert_vblank_disabled(crtc);
5632 drm_crtc_vblank_on(crtc);
5633
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005634 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005635
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005636 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005637 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005638
Ville Syrjäläea80a662018-05-24 22:04:05 +03005639 /*
5640 * Must wait for vblank to avoid spurious PCH FIFO underruns.
5641 * And a second vblank wait is needed at least on ILK with
5642 * some interlaced HDMI modes. Let's do the double wait always
5643 * in case there are more corner cases we don't know about.
5644 */
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005645 if (pipe_config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005646 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläea80a662018-05-24 22:04:05 +03005647 intel_wait_for_vblank(dev_priv, pipe);
5648 }
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005649 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005650 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005651}
5652
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005653/* IPS only exists on ULT machines and is tied to pipe A. */
5654static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5655{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005656 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005657}
5658
Imre Deaked69cd42017-10-02 10:55:57 +03005659static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5660 enum pipe pipe, bool apply)
5661{
5662 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5663 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5664
5665 if (apply)
5666 val |= mask;
5667 else
5668 val &= ~mask;
5669
5670 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5671}
5672
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005673static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5674{
5675 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5676 enum pipe pipe = crtc->pipe;
5677 uint32_t val;
5678
Rodrigo Vivi443d5e32018-10-04 08:18:14 -07005679 val = MBUS_DBOX_A_CREDIT(2);
5680 val |= MBUS_DBOX_BW_CREDIT(1);
5681 val |= MBUS_DBOX_B_CREDIT(8);
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005682
5683 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5684}
5685
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005686static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5687 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005688{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005689 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005690 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005692 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005693 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005694 struct intel_atomic_state *old_intel_state =
5695 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005696 bool psl_clkgate_wa;
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305697 u32 pipe_chicken;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005698
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005699 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005700 return;
5701
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005702 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005703
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02005704 if (pipe_config->shared_dpll)
5705 intel_enable_shared_dpll(pipe_config);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005706
Paulo Zanonic27e9172018-04-27 16:14:36 -07005707 if (INTEL_GEN(dev_priv) >= 11)
5708 icl_map_plls_to_ports(crtc, pipe_config, old_state);
5709
Paulo Zanonic8af5272018-05-02 14:58:51 -07005710 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5711
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005712 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005713 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005714
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005715 if (!transcoder_is_dsi(cpu_transcoder))
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005716 intel_set_pipe_timings(pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005717
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02005718 intel_set_pipe_src_size(pipe_config);
Daniel Vetter229fca92014-04-24 23:55:09 +02005719
Jani Nikula4d1de972016-03-18 17:05:42 +02005720 if (cpu_transcoder != TRANSCODER_EDP &&
5721 !transcoder_is_dsi(cpu_transcoder)) {
5722 I915_WRITE(PIPE_MULT(cpu_transcoder),
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005723 pipe_config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005724 }
5725
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005726 if (pipe_config->has_pch_encoder) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02005727 intel_cpu_transcoder_set_m_n(pipe_config,
5728 &pipe_config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005729 }
5730
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005731 if (!transcoder_is_dsi(cpu_transcoder))
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005732 haswell_set_pipeconf(pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005733
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02005734 haswell_set_pipemisc(pipe_config);
Daniel Vetter229fca92014-04-24 23:55:09 +02005735
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005736 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005737
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005738 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005739
Imre Deaked69cd42017-10-02 10:55:57 +03005740 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5741 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005742 pipe_config->pch_pfit.enabled;
Imre Deaked69cd42017-10-02 10:55:57 +03005743 if (psl_clkgate_wa)
5744 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5745
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005746 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005747 skylake_pfit_enable(pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005748 else
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005749 ironlake_pfit_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005750
5751 /*
5752 * On ILK+ LUT must be loaded before the pipe is running but with
5753 * clocks enabled
5754 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005755 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005756
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305757 /*
5758 * Display WA #1153: enable hardware to bypass the alpha math
5759 * and rounding for per-pixel values 00 and 0xff
5760 */
5761 if (INTEL_GEN(dev_priv) >= 11) {
5762 pipe_chicken = I915_READ(PIPE_CHICKEN(pipe));
5763 if (!(pipe_chicken & PER_PIXEL_ALPHA_BYPASS_EN))
5764 I915_WRITE_FW(PIPE_CHICKEN(pipe),
5765 pipe_chicken | PER_PIXEL_ALPHA_BYPASS_EN);
5766 }
5767
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005768 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005769 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005770 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005771
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005772 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005773 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005774
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005775 if (INTEL_GEN(dev_priv) >= 11)
5776 icl_pipe_mbus_enable(intel_crtc);
5777
Jani Nikula4d1de972016-03-18 17:05:42 +02005778 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005779 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005780 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005781
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005782 if (pipe_config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005783 lpt_pch_enable(old_intel_state, pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005784
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005785 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005786 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005787
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005788 assert_vblank_disabled(crtc);
5789 drm_crtc_vblank_on(crtc);
5790
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005791 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005792
Imre Deaked69cd42017-10-02 10:55:57 +03005793 if (psl_clkgate_wa) {
5794 intel_wait_for_vblank(dev_priv, pipe);
5795 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5796 }
5797
Paulo Zanonie4916942013-09-20 16:21:19 -03005798 /* If we change the relative order between pipe/planes enabling, we need
5799 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005800 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005801 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005802 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5803 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005804 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005805}
5806
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005807static void ironlake_pfit_disable(const struct intel_crtc_state *old_crtc_state)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005808{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005809 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5810 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5811 enum pipe pipe = crtc->pipe;
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005812
5813 /* To avoid upsetting the power well on haswell only disable the pfit if
5814 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005815 if (old_crtc_state->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005816 I915_WRITE(PF_CTL(pipe), 0);
5817 I915_WRITE(PF_WIN_POS(pipe), 0);
5818 I915_WRITE(PF_WIN_SZ(pipe), 0);
5819 }
5820}
5821
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005822static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5823 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005824{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005825 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005826 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005827 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5829 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005830
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005831 /*
5832 * Sometimes spurious CPU pipe underruns happen when the
5833 * pipe is already disabled, but FDI RX/TX is still enabled.
5834 * Happens at least with VGA+HDMI cloning. Suppress them.
5835 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005836 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5837 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005838
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005839 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005840
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005841 drm_crtc_vblank_off(crtc);
5842 assert_vblank_disabled(crtc);
5843
Ville Syrjälä4972f702017-11-29 17:37:32 +02005844 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005845
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005846 ironlake_pfit_disable(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005847
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005848 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005849 ironlake_fdi_disable(crtc);
5850
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005851 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005852
Maarten Lankhorst6f405632018-10-04 11:46:04 +02005853 if (old_crtc_state->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005854 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005855
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005856 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005857 i915_reg_t reg;
5858 u32 temp;
5859
Daniel Vetterd925c592013-06-05 13:34:04 +02005860 /* disable TRANS_DP_CTL */
5861 reg = TRANS_DP_CTL(pipe);
5862 temp = I915_READ(reg);
5863 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5864 TRANS_DP_PORT_SEL_MASK);
5865 temp |= TRANS_DP_PORT_SEL_NONE;
5866 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005867
Daniel Vetterd925c592013-06-05 13:34:04 +02005868 /* disable DPLL_SEL */
5869 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005870 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005871 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005872 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005873
Daniel Vetterd925c592013-06-05 13:34:04 +02005874 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005875 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005876
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005877 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005878 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005879}
5880
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005881static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5882 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005883{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005884 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005885 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Imre Deak24a28172018-06-13 20:07:06 +03005887 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005888
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005889 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005890
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005891 drm_crtc_vblank_off(crtc);
5892 assert_vblank_disabled(crtc);
5893
Jani Nikula4d1de972016-03-18 17:05:42 +02005894 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005895 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005896 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005897
Imre Deak24a28172018-06-13 20:07:06 +03005898 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
5899 intel_ddi_set_vc_payload_alloc(old_crtc_state, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005900
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005901 if (!transcoder_is_dsi(cpu_transcoder))
Clint Taylor90c3e212018-07-10 13:02:05 -07005902 intel_ddi_disable_transcoder_func(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005903
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005904 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005905 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005906 else
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005907 ironlake_pfit_disable(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005908
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005909 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanonic27e9172018-04-27 16:14:36 -07005910
5911 if (INTEL_GEN(dev_priv) >= 11)
5912 icl_unmap_plls_to_ports(crtc, old_crtc_state, old_state);
Imre Deakbdaa29b2018-11-01 16:04:24 +02005913
5914 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005915}
5916
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005917static void i9xx_pfit_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005918{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005919 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5920 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005921
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005922 if (!crtc_state->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005923 return;
5924
Daniel Vetterc0b03412013-05-28 12:05:54 +02005925 /*
5926 * The panel fitter should only be adjusted whilst the pipe is disabled,
5927 * according to register description and PRM.
5928 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005929 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5930 assert_pipe_disabled(dev_priv, crtc->pipe);
5931
Maarten Lankhorstb2562712018-10-04 11:45:53 +02005932 I915_WRITE(PFIT_PGM_RATIOS, crtc_state->gmch_pfit.pgm_ratios);
5933 I915_WRITE(PFIT_CONTROL, crtc_state->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005934
5935 /* Border color in case we don't scale up to the full screen. Black by
5936 * default, change to something else for debugging. */
5937 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005938}
5939
Mahesh Kumar176597a2018-10-04 14:20:43 +05305940bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port)
5941{
5942 if (port == PORT_NONE)
5943 return false;
5944
5945 if (IS_ICELAKE(dev_priv))
5946 return port <= PORT_B;
5947
5948 return false;
5949}
5950
Paulo Zanoniac213c12018-05-21 17:25:37 -07005951bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port)
5952{
5953 if (IS_ICELAKE(dev_priv))
5954 return port >= PORT_C && port <= PORT_F;
5955
5956 return false;
5957}
5958
5959enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, enum port port)
5960{
5961 if (!intel_port_is_tc(dev_priv, port))
5962 return PORT_TC_NONE;
5963
5964 return port - PORT_C;
5965}
5966
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005967enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005968{
5969 switch (port) {
5970 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005971 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005972 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005973 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005974 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005975 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005976 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005977 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005978 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005979 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005980 case PORT_F:
5981 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005982 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005983 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005984 return POWER_DOMAIN_PORT_OTHER;
5985 }
5986}
5987
Imre Deak337837a2018-11-01 16:04:23 +02005988enum intel_display_power_domain
5989intel_aux_power_domain(struct intel_digital_port *dig_port)
5990{
5991 switch (dig_port->aux_ch) {
5992 case AUX_CH_A:
5993 return POWER_DOMAIN_AUX_A;
5994 case AUX_CH_B:
5995 return POWER_DOMAIN_AUX_B;
5996 case AUX_CH_C:
5997 return POWER_DOMAIN_AUX_C;
5998 case AUX_CH_D:
5999 return POWER_DOMAIN_AUX_D;
6000 case AUX_CH_E:
6001 return POWER_DOMAIN_AUX_E;
6002 case AUX_CH_F:
6003 return POWER_DOMAIN_AUX_F;
6004 default:
6005 MISSING_CASE(dig_port->aux_ch);
6006 return POWER_DOMAIN_AUX_A;
6007 }
6008}
6009
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006010static u64 get_crtc_power_domains(struct drm_crtc *crtc,
6011 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02006012{
6013 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006014 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006015 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02006016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6017 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006018 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006019 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02006020
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006021 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006022 return 0;
6023
Imre Deak17bd6e62018-01-09 14:20:40 +02006024 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
6025 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006026 if (crtc_state->pch_pfit.enabled ||
6027 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006028 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02006029
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006030 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
6031 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
6032
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006033 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006034 }
Imre Deak319be8a2014-03-04 19:22:57 +02006035
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006036 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02006037 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01006038
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01006039 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006040 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01006041
Imre Deak77d22dc2014-03-05 16:20:52 +02006042 return mask;
6043}
6044
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006045static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006046modeset_get_crtc_power_domains(struct drm_crtc *crtc,
6047 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006048{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006049 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6051 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006052 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006053
6054 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006055 intel_crtc->enabled_power_domains = new_domains =
6056 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006057
Daniel Vetter5a21b662016-05-24 17:13:53 +02006058 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006059
6060 for_each_power_domain(domain, domains)
6061 intel_display_power_get(dev_priv, domain);
6062
Daniel Vetter5a21b662016-05-24 17:13:53 +02006063 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006064}
6065
6066static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006067 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006068{
6069 enum intel_display_power_domain domain;
6070
6071 for_each_power_domain(domain, domains)
6072 intel_display_power_put(dev_priv, domain);
6073}
6074
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006075static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6076 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006077{
Ville Syrjäläff32c542017-03-02 19:14:57 +02006078 struct intel_atomic_state *old_intel_state =
6079 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006080 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006081 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006082 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006084 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006085
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006086 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006087 return;
6088
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006089 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006090 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006091
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02006092 intel_set_pipe_timings(pipe_config);
6093 intel_set_pipe_src_size(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006094
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006095 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006096 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6097 I915_WRITE(CHV_CANVAS(pipe), 0);
6098 }
6099
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02006100 i9xx_set_pipeconf(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006101
P Raviraj Sitaramc59d2da2018-09-10 19:57:14 +05306102 intel_color_set_csc(&pipe_config->base);
6103
Jesse Barnes89b667f2013-04-18 14:51:36 -07006104 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006105
Daniel Vettera72e4c92014-09-30 10:56:47 +02006106 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006107
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006108 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006109
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006110 if (IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006111 chv_prepare_pll(intel_crtc, pipe_config);
6112 chv_enable_pll(intel_crtc, pipe_config);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006113 } else {
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006114 vlv_prepare_pll(intel_crtc, pipe_config);
6115 vlv_enable_pll(intel_crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006116 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006117
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006118 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006119
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006120 i9xx_pfit_enable(pipe_config);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006121
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006122 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006123
Ville Syrjäläff32c542017-03-02 19:14:57 +02006124 dev_priv->display.initial_watermarks(old_intel_state,
6125 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006126 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006127
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006128 assert_vblank_disabled(crtc);
6129 drm_crtc_vblank_on(crtc);
6130
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006131 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006132}
6133
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006134static void i9xx_set_pll_dividers(const struct intel_crtc_state *crtc_state)
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006135{
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006136 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6137 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006138
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006139 I915_WRITE(FP0(crtc->pipe), crtc_state->dpll_hw_state.fp0);
6140 I915_WRITE(FP1(crtc->pipe), crtc_state->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006141}
6142
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006143static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6144 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006145{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006146 struct intel_atomic_state *old_intel_state =
6147 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006148 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006149 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006150 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006152 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006153
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006154 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006155 return;
6156
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006157 i9xx_set_pll_dividers(pipe_config);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006158
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006159 if (intel_crtc_has_dp_encoder(pipe_config))
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006160 intel_dp_set_m_n(pipe_config, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006161
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02006162 intel_set_pipe_timings(pipe_config);
6163 intel_set_pipe_src_size(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006164
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02006165 i9xx_set_pipeconf(pipe_config);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006166
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006167 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006168
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006169 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006170 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006171
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006172 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006173
Ville Syrjälä939994d2017-09-13 17:08:56 +03006174 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02006175
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006176 i9xx_pfit_enable(pipe_config);
Jesse Barnes2dd24552013-04-25 12:55:01 -07006177
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006178 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006179
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006180 if (dev_priv->display.initial_watermarks != NULL)
6181 dev_priv->display.initial_watermarks(old_intel_state,
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006182 pipe_config);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006183 else
6184 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006185 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006186
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006187 assert_vblank_disabled(crtc);
6188 drm_crtc_vblank_on(crtc);
6189
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006190 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006191}
6192
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006193static void i9xx_pfit_disable(const struct intel_crtc_state *old_crtc_state)
Daniel Vetter87476d62013-04-11 16:29:06 +02006194{
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006195 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
6196 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006197
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006198 if (!old_crtc_state->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006199 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006200
6201 assert_pipe_disabled(dev_priv, crtc->pipe);
6202
Chris Wilson43031782018-09-13 14:16:26 +01006203 DRM_DEBUG_KMS("disabling pfit, current: 0x%08x\n",
6204 I915_READ(PFIT_CONTROL));
Daniel Vetter328d8e82013-05-08 10:36:31 +02006205 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006206}
6207
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006208static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6209 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006210{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006211 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006212 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006213 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6215 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006216
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006217 /*
6218 * On gen2 planes are double buffered but the pipe isn't, so we must
6219 * wait for planes to fully turn off before disabling the pipe.
6220 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006221 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006222 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006223
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006224 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006225
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006226 drm_crtc_vblank_off(crtc);
6227 assert_vblank_disabled(crtc);
6228
Ville Syrjälä4972f702017-11-29 17:37:32 +02006229 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006230
Maarten Lankhorstb2562712018-10-04 11:45:53 +02006231 i9xx_pfit_disable(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006232
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006233 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006234
Maarten Lankhorst6f405632018-10-04 11:46:04 +02006235 if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006236 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006237 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006238 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006239 vlv_disable_pll(dev_priv, pipe);
6240 else
Maarten Lankhorstb2354c72018-10-04 11:45:57 +02006241 i9xx_disable_pll(old_crtc_state);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006242 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006243
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006244 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006245
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006246 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006247 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006248
6249 if (!dev_priv->display.initial_watermarks)
6250 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03006251
6252 /* clock the pipe down to 640x480@60 to potentially save power */
6253 if (IS_I830(dev_priv))
6254 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006255}
6256
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006257static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
6258 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006259{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006260 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006262 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006263 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006264 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006265 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006266 struct drm_atomic_state *state;
6267 struct intel_crtc_state *crtc_state;
6268 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006269
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006270 if (!intel_crtc->active)
6271 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006272
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006273 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6274 const struct intel_plane_state *plane_state =
6275 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006276
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006277 if (plane_state->base.visible)
6278 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006279 }
6280
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006281 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006282 if (!state) {
6283 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6284 crtc->base.id, crtc->name);
6285 return;
6286 }
6287
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006288 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006289
6290 /* Everything's already locked, -EDEADLK can't happen. */
6291 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6292 ret = drm_atomic_add_affected_connectors(state, crtc);
6293
6294 WARN_ON(IS_ERR(crtc_state) || ret);
6295
6296 dev_priv->display.crtc_disable(crtc_state, state);
6297
Chris Wilson08536952016-10-14 13:18:18 +01006298 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006299
Ville Syrjälä78108b72016-05-27 20:59:19 +03006300 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6301 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006302
6303 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6304 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006305 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006306 crtc->enabled = false;
6307 crtc->state->connector_mask = 0;
6308 crtc->state->encoder_mask = 0;
6309
6310 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6311 encoder->base.crtc = NULL;
6312
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006313 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006314 intel_update_watermarks(intel_crtc);
Maarten Lankhorst65c307f2018-10-05 11:52:44 +02006315 intel_disable_shared_dpll(to_intel_crtc_state(crtc->state));
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006316
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006317 domains = intel_crtc->enabled_power_domains;
6318 for_each_power_domain(domain, domains)
6319 intel_display_power_put(dev_priv, domain);
6320 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006321
6322 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006323 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006324 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006325}
6326
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006327/*
6328 * turn all crtc's off, but do not adjust state
6329 * This has to be paired with a call to intel_modeset_setup_hw_state.
6330 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006331int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006332{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006333 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006334 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006335 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006336
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006337 state = drm_atomic_helper_suspend(dev);
6338 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006339 if (ret)
6340 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006341 else
6342 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006343 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006344}
6345
Chris Wilsonea5b2132010-08-04 13:50:23 +01006346void intel_encoder_destroy(struct drm_encoder *encoder)
6347{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006348 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006349
Chris Wilsonea5b2132010-08-04 13:50:23 +01006350 drm_encoder_cleanup(encoder);
6351 kfree(intel_encoder);
6352}
6353
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006354/* Cross check the actual hw state with our own modeset state tracking (and it's
6355 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006356static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6357 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006358{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006359 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006360
6361 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6362 connector->base.base.id,
6363 connector->base.name);
6364
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006365 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006366 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006367
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006368 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006369 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006370
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006371 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006372 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006373
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006374 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006375 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006376
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006377 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006378 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006379
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006380 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006381 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006382
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006383 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006384 "attached encoder crtc differs from connector crtc\n");
6385 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006386 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006387 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006388 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006389 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006390 }
6391}
6392
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006393static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006394{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6396 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006397
6398 return 0;
6399}
6400
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006401static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006402 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006403{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006404 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006405 struct drm_atomic_state *state = pipe_config->base.state;
6406 struct intel_crtc *other_crtc;
6407 struct intel_crtc_state *other_crtc_state;
6408
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006409 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6410 pipe_name(pipe), pipe_config->fdi_lanes);
6411 if (pipe_config->fdi_lanes > 4) {
6412 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6413 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006414 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006415 }
6416
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006417 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006418 if (pipe_config->fdi_lanes > 2) {
6419 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6420 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006421 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006422 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006423 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006424 }
6425 }
6426
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006427 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006428 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006429
6430 /* Ivybridge 3 pipe is really complicated */
6431 switch (pipe) {
6432 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006433 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006434 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006435 if (pipe_config->fdi_lanes <= 2)
6436 return 0;
6437
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006438 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006439 other_crtc_state =
6440 intel_atomic_get_crtc_state(state, other_crtc);
6441 if (IS_ERR(other_crtc_state))
6442 return PTR_ERR(other_crtc_state);
6443
6444 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006445 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6446 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006447 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006448 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006449 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006450 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006451 if (pipe_config->fdi_lanes > 2) {
6452 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6453 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006454 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006455 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006456
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006457 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006458 other_crtc_state =
6459 intel_atomic_get_crtc_state(state, other_crtc);
6460 if (IS_ERR(other_crtc_state))
6461 return PTR_ERR(other_crtc_state);
6462
6463 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006464 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006465 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006466 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006467 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006468 default:
6469 BUG();
6470 }
6471}
6472
Daniel Vettere29c22c2013-02-21 00:00:16 +01006473#define RETRY 1
6474static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006475 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006476{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006477 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006478 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006479 int lane, link_bw, fdi_dotclock, ret;
6480 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006481
Daniel Vettere29c22c2013-02-21 00:00:16 +01006482retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006483 /* FDI is a binary signal running at ~2.7GHz, encoding
6484 * each output octet as 10 bits. The actual frequency
6485 * is stored as a divider into a 100MHz clock, and the
6486 * mode pixel clock is stored in units of 1KHz.
6487 * Hence the bw of each lane in terms of the mode signal
6488 * is:
6489 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006490 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006491
Damien Lespiau241bfc32013-09-25 16:45:37 +01006492 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006493
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006494 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006495 pipe_config->pipe_bpp);
6496
6497 pipe_config->fdi_lanes = lane;
6498
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006499 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006500 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006501
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006502 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +02006503 if (ret == -EDEADLK)
6504 return ret;
6505
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006506 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006507 pipe_config->pipe_bpp -= 2*3;
6508 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6509 pipe_config->pipe_bpp);
6510 needs_recompute = true;
6511 pipe_config->bw_constrained = true;
6512
6513 goto retry;
6514 }
6515
6516 if (needs_recompute)
6517 return RETRY;
6518
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006519 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006520}
6521
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006522bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006523{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006524 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6525 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6526
6527 /* IPS only exists on ULT machines and is tied to pipe A. */
6528 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006529 return false;
6530
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006531 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006532 return false;
6533
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006534 if (crtc_state->pipe_bpp > 24)
6535 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006536
6537 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006538 * We compare against max which means we must take
6539 * the increased cdclk requirement into account when
6540 * calculating the new cdclk.
6541 *
6542 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006543 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006544 if (IS_BROADWELL(dev_priv) &&
6545 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6546 return false;
6547
6548 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006549}
6550
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006551static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006552{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006553 struct drm_i915_private *dev_priv =
6554 to_i915(crtc_state->base.crtc->dev);
6555 struct intel_atomic_state *intel_state =
6556 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006557
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006558 if (!hsw_crtc_state_ips_capable(crtc_state))
6559 return false;
6560
6561 if (crtc_state->ips_force_disable)
6562 return false;
6563
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006564 /* IPS should be fine as long as at least one plane is enabled. */
6565 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006566 return false;
6567
6568 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6569 if (IS_BROADWELL(dev_priv) &&
6570 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6571 return false;
6572
6573 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006574}
6575
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006576static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6577{
6578 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6579
6580 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006581 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006582 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6583}
6584
Ville Syrjäläceb99322017-01-20 20:22:05 +02006585static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6586{
6587 uint32_t pixel_rate;
6588
6589 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6590
6591 /*
6592 * We only use IF-ID interlacing. If we ever use
6593 * PF-ID we'll need to adjust the pixel_rate here.
6594 */
6595
6596 if (pipe_config->pch_pfit.enabled) {
6597 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6598 uint32_t pfit_size = pipe_config->pch_pfit.size;
6599
6600 pipe_w = pipe_config->pipe_src_w;
6601 pipe_h = pipe_config->pipe_src_h;
6602
6603 pfit_w = (pfit_size >> 16) & 0xFFFF;
6604 pfit_h = pfit_size & 0xFFFF;
6605 if (pipe_w < pfit_w)
6606 pipe_w = pfit_w;
6607 if (pipe_h < pfit_h)
6608 pipe_h = pfit_h;
6609
6610 if (WARN_ON(!pfit_w || !pfit_h))
6611 return pixel_rate;
6612
6613 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6614 pfit_w * pfit_h);
6615 }
6616
6617 return pixel_rate;
6618}
6619
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006620static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6621{
6622 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6623
6624 if (HAS_GMCH_DISPLAY(dev_priv))
6625 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6626 crtc_state->pixel_rate =
6627 crtc_state->base.adjusted_mode.crtc_clock;
6628 else
6629 crtc_state->pixel_rate =
6630 ilk_pipe_pixel_rate(crtc_state);
6631}
6632
Daniel Vettera43f6e02013-06-07 23:10:32 +02006633static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006634 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006635{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006636 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006637 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006638 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006639 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006640
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006641 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006642 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006643
6644 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006645 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006646 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006647 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006648 if (intel_crtc_supports_double_wide(crtc) &&
6649 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006650 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006651 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006652 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006653 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006654
Ville Syrjäläf3261152016-05-24 21:34:18 +03006655 if (adjusted_mode->crtc_clock > clock_limit) {
6656 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6657 adjusted_mode->crtc_clock, clock_limit,
6658 yesno(pipe_config->double_wide));
6659 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006660 }
Chris Wilson89749352010-09-12 18:25:19 +01006661
Shashank Sharma8c79f842018-10-12 11:53:09 +05306662 if ((pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
6663 pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR444) &&
6664 pipe_config->base.ctm) {
Shashank Sharma25edf912017-07-21 20:55:07 +05306665 /*
6666 * There is only one pipe CSC unit per pipe, and we need that
6667 * for output conversion from RGB->YCBCR. So if CTM is already
6668 * applied we can't support YCBCR420 output.
6669 */
6670 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6671 return -EINVAL;
6672 }
6673
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006674 /*
6675 * Pipe horizontal size must be even in:
6676 * - DVO ganged mode
6677 * - LVDS dual channel mode
6678 * - Double wide pipe
6679 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006680 if (pipe_config->pipe_src_w & 1) {
6681 if (pipe_config->double_wide) {
6682 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6683 return -EINVAL;
6684 }
6685
6686 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6687 intel_is_dual_link_lvds(dev)) {
6688 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6689 return -EINVAL;
6690 }
6691 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006692
Damien Lespiau8693a822013-05-03 18:48:11 +01006693 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6694 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006695 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006696 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006697 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006698 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006699
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006700 intel_crtc_compute_pixel_rate(pipe_config);
6701
Daniel Vetter877d48d2013-04-19 11:24:43 +02006702 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006703 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006704
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006705 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006706}
6707
Zhenyu Wang2c072452009-06-05 15:38:42 +08006708static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006709intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006710{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006711 while (*num > DATA_LINK_M_N_MASK ||
6712 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006713 *num >>= 1;
6714 *den >>= 1;
6715 }
6716}
6717
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006718static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006719 uint32_t *ret_m, uint32_t *ret_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006720 bool constant_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006721{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006722 /*
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006723 * Several DP dongles in particular seem to be fussy about
6724 * too large link M/N values. Give N value as 0x8000 that
6725 * should be acceptable by specific devices. 0x8000 is the
6726 * specified fixed N value for asynchronous clock mode,
6727 * which the devices expect also in synchronous clock mode.
Jani Nikula9a86cda2017-03-27 14:33:25 +03006728 */
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006729 if (constant_n)
6730 *ret_n = 0x8000;
6731 else
6732 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
Jani Nikula9a86cda2017-03-27 14:33:25 +03006733
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006734 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6735 intel_reduce_m_n_ratio(ret_m, ret_n);
6736}
6737
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006738void
6739intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6740 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006741 struct intel_link_m_n *m_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006742 bool constant_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006743{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006744 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006745
6746 compute_m_n(bits_per_pixel * pixel_clock,
6747 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006748 &m_n->gmch_m, &m_n->gmch_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006749 constant_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006750
6751 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006752 &m_n->link_m, &m_n->link_n,
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07006753 constant_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006754}
6755
Chris Wilsona7615032011-01-12 17:04:08 +00006756static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6757{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006758 if (i915_modparams.panel_use_ssc >= 0)
6759 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006760 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006761 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006762}
6763
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006764static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006765{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006766 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006767}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006768
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006769static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6770{
6771 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006772}
6773
Daniel Vetterf47709a2013-03-28 10:42:02 +01006774static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006775 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006776 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006777{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006778 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006779 u32 fp, fp2 = 0;
6780
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006781 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006782 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006783 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006784 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006785 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006786 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006787 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006788 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006789 }
6790
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006791 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006792
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006793 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006794 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006795 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006796 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006797 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006798 }
6799}
6800
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006801static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6802 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006803{
6804 u32 reg_val;
6805
6806 /*
6807 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6808 * and set it to a reasonable value instead.
6809 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006810 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006811 reg_val &= 0xffffff00;
6812 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006813 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006814
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006815 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006816 reg_val &= 0x00ffffff;
6817 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006818 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006819
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006820 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006821 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006822 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006823
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006824 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006825 reg_val &= 0x00ffffff;
6826 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006827 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006828}
6829
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006830static void intel_pch_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
6831 const struct intel_link_m_n *m_n)
Daniel Vetterb5518422013-05-03 11:49:48 +02006832{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006833 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6834 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6835 enum pipe pipe = crtc->pipe;
Daniel Vetterb5518422013-05-03 11:49:48 +02006836
Daniel Vettere3b95f12013-05-03 11:49:49 +02006837 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6838 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6839 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6840 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006841}
6842
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02006843static bool transcoder_has_m2_n2(struct drm_i915_private *dev_priv,
6844 enum transcoder transcoder)
6845{
6846 if (IS_HASWELL(dev_priv))
6847 return transcoder == TRANSCODER_EDP;
6848
6849 /*
6850 * Strictly speaking some registers are available before
6851 * gen7, but we only support DRRS on gen7+
6852 */
6853 return IS_GEN7(dev_priv) || IS_CHERRYVIEW(dev_priv);
6854}
6855
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006856static void intel_cpu_transcoder_set_m_n(const struct intel_crtc_state *crtc_state,
6857 const struct intel_link_m_n *m_n,
6858 const struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006859{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006860 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006861 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006862 enum pipe pipe = crtc->pipe;
6863 enum transcoder transcoder = crtc_state->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006864
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006865 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006866 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6867 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6868 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6869 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02006870 /*
6871 * M2_N2 registers are set only if DRRS is supported
6872 * (to make sure the registers are not unnecessarily accessed).
Vandana Kannanf769cd22014-08-05 07:51:22 -07006873 */
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02006874 if (m2_n2 && crtc_state->has_drrs &&
6875 transcoder_has_m2_n2(dev_priv, transcoder)) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006876 I915_WRITE(PIPE_DATA_M2(transcoder),
6877 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6878 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6879 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6880 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6881 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006882 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006883 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6884 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6885 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6886 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006887 }
6888}
6889
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006890void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006891{
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006892 const struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306893
6894 if (m_n == M1_N1) {
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006895 dp_m_n = &crtc_state->dp_m_n;
6896 dp_m2_n2 = &crtc_state->dp_m2_n2;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306897 } else if (m_n == M2_N2) {
6898
6899 /*
6900 * M2_N2 registers are not supported. Hence m2_n2 divider value
6901 * needs to be programmed into M1_N1.
6902 */
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006903 dp_m_n = &crtc_state->dp_m2_n2;
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306904 } else {
6905 DRM_ERROR("Unsupported divider value\n");
6906 return;
6907 }
6908
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006909 if (crtc_state->has_pch_encoder)
6910 intel_pch_transcoder_set_m_n(crtc_state, &crtc_state->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006911 else
Maarten Lankhorst4c354752018-10-11 12:04:49 +02006912 intel_cpu_transcoder_set_m_n(crtc_state, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006913}
6914
Daniel Vetter251ac862015-06-18 10:30:24 +02006915static void vlv_compute_dpll(struct intel_crtc *crtc,
6916 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006917{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006918 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006919 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006920 if (crtc->pipe != PIPE_A)
6921 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006922
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006923 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006924 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006925 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6926 DPLL_EXT_BUFFER_ENABLE_VLV;
6927
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006928 pipe_config->dpll_hw_state.dpll_md =
6929 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6930}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006931
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006932static void chv_compute_dpll(struct intel_crtc *crtc,
6933 struct intel_crtc_state *pipe_config)
6934{
6935 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006936 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006937 if (crtc->pipe != PIPE_A)
6938 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6939
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006940 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006941 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006942 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6943
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006944 pipe_config->dpll_hw_state.dpll_md =
6945 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006946}
6947
Ville Syrjäläd288f652014-10-28 13:20:22 +02006948static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006949 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006950{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006951 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006952 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006953 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006954 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006955 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006956 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006957
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006958 /* Enable Refclk */
6959 I915_WRITE(DPLL(pipe),
6960 pipe_config->dpll_hw_state.dpll &
6961 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6962
6963 /* No need to actually set up the DPLL with DSI */
6964 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6965 return;
6966
Ville Syrjäläa5805162015-05-26 20:42:30 +03006967 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006968
Ville Syrjäläd288f652014-10-28 13:20:22 +02006969 bestn = pipe_config->dpll.n;
6970 bestm1 = pipe_config->dpll.m1;
6971 bestm2 = pipe_config->dpll.m2;
6972 bestp1 = pipe_config->dpll.p1;
6973 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006974
Jesse Barnes89b667f2013-04-18 14:51:36 -07006975 /* See eDP HDMI DPIO driver vbios notes doc */
6976
6977 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006978 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006979 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006980
6981 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006983
6984 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006985 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006986 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006988
6989 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006990 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006991
6992 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006993 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6994 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6995 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006996 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006997
6998 /*
6999 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7000 * but we don't support that).
7001 * Note: don't use the DAC post divider as it seems unstable.
7002 */
7003 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007004 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007005
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007006 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007007 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007008
Jesse Barnes89b667f2013-04-18 14:51:36 -07007009 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007010 if (pipe_config->port_clock == 162000 ||
Maarten Lankhorst92d54b02018-10-11 12:04:50 +02007011 intel_crtc_has_type(pipe_config, INTEL_OUTPUT_ANALOG) ||
7012 intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007013 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007014 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007015 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007016 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007017 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007018
Ville Syrjälä37a56502016-06-22 21:57:04 +03007019 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007020 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007021 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007022 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007023 0x0df40000);
7024 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007025 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007026 0x0df70000);
7027 } else { /* HDMI or VGA */
7028 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007029 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007030 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007031 0x0df70000);
7032 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007033 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007034 0x0df40000);
7035 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007036
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007037 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007038 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Maarten Lankhorst92d54b02018-10-11 12:04:50 +02007039 if (intel_crtc_has_dp_encoder(pipe_config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007040 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007041 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007042
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007043 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007044 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007045}
7046
Ville Syrjäläd288f652014-10-28 13:20:22 +02007047static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007048 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007049{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007050 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007051 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007052 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007053 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307054 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007055 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307056 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307057 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007058
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007059 /* Enable Refclk and SSC */
7060 I915_WRITE(DPLL(pipe),
7061 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7062
7063 /* No need to actually set up the DPLL with DSI */
7064 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7065 return;
7066
Ville Syrjäläd288f652014-10-28 13:20:22 +02007067 bestn = pipe_config->dpll.n;
7068 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7069 bestm1 = pipe_config->dpll.m1;
7070 bestm2 = pipe_config->dpll.m2 >> 22;
7071 bestp1 = pipe_config->dpll.p1;
7072 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307073 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307074 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307075 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007076
Ville Syrjäläa5805162015-05-26 20:42:30 +03007077 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007078
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007079 /* p1 and p2 divider */
7080 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7081 5 << DPIO_CHV_S1_DIV_SHIFT |
7082 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7083 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7084 1 << DPIO_CHV_K_DIV_SHIFT);
7085
7086 /* Feedback post-divider - m2 */
7087 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7088
7089 /* Feedback refclk divider - n and m1 */
7090 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7091 DPIO_CHV_M1_DIV_BY_2 |
7092 1 << DPIO_CHV_N_DIV_SHIFT);
7093
7094 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007095 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007096
7097 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307098 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7099 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7100 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7101 if (bestm2_frac)
7102 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7103 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007104
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307105 /* Program digital lock detect threshold */
7106 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7107 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7108 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7109 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7110 if (!bestm2_frac)
7111 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7112 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7113
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007114 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307115 if (vco == 5400000) {
7116 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7117 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7118 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7119 tribuf_calcntr = 0x9;
7120 } else if (vco <= 6200000) {
7121 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7122 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7123 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7124 tribuf_calcntr = 0x9;
7125 } else if (vco <= 6480000) {
7126 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7127 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7128 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7129 tribuf_calcntr = 0x8;
7130 } else {
7131 /* Not supported. Apply the same limits as in the max case */
7132 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7133 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7134 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7135 tribuf_calcntr = 0;
7136 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007137 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7138
Ville Syrjälä968040b2015-03-11 22:52:08 +02007139 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307140 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7141 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7142 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7143
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007144 /* AFC Recal */
7145 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7146 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7147 DPIO_AFC_RECAL);
7148
Ville Syrjäläa5805162015-05-26 20:42:30 +03007149 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007150}
7151
Ville Syrjäläd288f652014-10-28 13:20:22 +02007152/**
7153 * vlv_force_pll_on - forcibly enable just the PLL
7154 * @dev_priv: i915 private structure
7155 * @pipe: pipe PLL to enable
7156 * @dpll: PLL configuration
7157 *
7158 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7159 * in cases where we need the PLL enabled even when @pipe is not going to
7160 * be enabled.
7161 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007162int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007163 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007164{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007165 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007166 struct intel_crtc_state *pipe_config;
7167
7168 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7169 if (!pipe_config)
7170 return -ENOMEM;
7171
7172 pipe_config->base.crtc = &crtc->base;
7173 pipe_config->pixel_multiplier = 1;
7174 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007175
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007176 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007177 chv_compute_dpll(crtc, pipe_config);
7178 chv_prepare_pll(crtc, pipe_config);
7179 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007180 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007181 vlv_compute_dpll(crtc, pipe_config);
7182 vlv_prepare_pll(crtc, pipe_config);
7183 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007184 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007185
7186 kfree(pipe_config);
7187
7188 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007189}
7190
7191/**
7192 * vlv_force_pll_off - forcibly disable just the PLL
7193 * @dev_priv: i915 private structure
7194 * @pipe: pipe PLL to disable
7195 *
7196 * Disable the PLL for @pipe. To be used in cases where we need
7197 * the PLL enabled even when @pipe is not going to be enabled.
7198 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007199void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007200{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007201 if (IS_CHERRYVIEW(dev_priv))
7202 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007203 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007204 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007205}
7206
Daniel Vetter251ac862015-06-18 10:30:24 +02007207static void i9xx_compute_dpll(struct intel_crtc *crtc,
7208 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007209 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007210{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007211 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007212 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007213 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007214
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007215 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307216
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007217 dpll = DPLL_VGA_MODE_DIS;
7218
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007219 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007220 dpll |= DPLLB_MODE_LVDS;
7221 else
7222 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007223
Jani Nikula73f67aa2016-12-07 22:48:09 +02007224 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7225 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007226 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007227 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007228 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007229
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007230 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7231 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007232 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007233
Ville Syrjälä37a56502016-06-22 21:57:04 +03007234 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007235 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007236
7237 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007238 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007239 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7240 else {
7241 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007242 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007243 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7244 }
7245 switch (clock->p2) {
7246 case 5:
7247 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7248 break;
7249 case 7:
7250 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7251 break;
7252 case 10:
7253 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7254 break;
7255 case 14:
7256 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7257 break;
7258 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007259 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007260 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7261
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007262 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007263 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007264 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007265 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007266 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7267 else
7268 dpll |= PLL_REF_INPUT_DREFCLK;
7269
7270 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007271 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007272
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007273 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007274 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007275 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007276 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007277 }
7278}
7279
Daniel Vetter251ac862015-06-18 10:30:24 +02007280static void i8xx_compute_dpll(struct intel_crtc *crtc,
7281 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007282 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007283{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007284 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007285 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007286 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007287 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007288
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007289 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307290
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007291 dpll = DPLL_VGA_MODE_DIS;
7292
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007293 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007294 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7295 } else {
7296 if (clock->p1 == 2)
7297 dpll |= PLL_P1_DIVIDE_BY_TWO;
7298 else
7299 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7300 if (clock->p2 == 4)
7301 dpll |= PLL_P2_DIVIDE_BY_4;
7302 }
7303
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007304 if (!IS_I830(dev_priv) &&
7305 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007306 dpll |= DPLL_DVO_2X_MODE;
7307
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007308 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007309 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007310 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7311 else
7312 dpll |= PLL_REF_INPUT_DREFCLK;
7313
7314 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007315 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007316}
7317
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007318static void intel_set_pipe_timings(const struct intel_crtc_state *crtc_state)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007319{
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007320 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7321 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7322 enum pipe pipe = crtc->pipe;
7323 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
7324 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007325 uint32_t crtc_vtotal, crtc_vblank_end;
7326 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007327
7328 /* We need to be careful not to changed the adjusted mode, for otherwise
7329 * the hw state checker will get angry at the mismatch. */
7330 crtc_vtotal = adjusted_mode->crtc_vtotal;
7331 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007332
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007333 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007334 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007335 crtc_vtotal -= 1;
7336 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007337
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007338 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007339 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7340 else
7341 vsyncshift = adjusted_mode->crtc_hsync_start -
7342 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007343 if (vsyncshift < 0)
7344 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007345 }
7346
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007347 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007348 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007349
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007350 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007351 (adjusted_mode->crtc_hdisplay - 1) |
7352 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007353 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007354 (adjusted_mode->crtc_hblank_start - 1) |
7355 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007356 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007357 (adjusted_mode->crtc_hsync_start - 1) |
7358 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7359
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007360 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007361 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007362 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007363 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007364 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007365 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007366 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007367 (adjusted_mode->crtc_vsync_start - 1) |
7368 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7369
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007370 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7371 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7372 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7373 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007374 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007375 (pipe == PIPE_B || pipe == PIPE_C))
7376 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7377
Jani Nikulabc58be62016-03-18 17:05:39 +02007378}
7379
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007380static void intel_set_pipe_src_size(const struct intel_crtc_state *crtc_state)
Jani Nikulabc58be62016-03-18 17:05:39 +02007381{
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007382 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7383 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7384 enum pipe pipe = crtc->pipe;
Jani Nikulabc58be62016-03-18 17:05:39 +02007385
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007386 /* pipesrc controls the size that is scaled from, which should
7387 * always be the user's requested size.
7388 */
7389 I915_WRITE(PIPESRC(pipe),
Maarten Lankhorst44fe7f32018-10-04 11:45:54 +02007390 ((crtc_state->pipe_src_w - 1) << 16) |
7391 (crtc_state->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007392}
7393
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007394static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007395 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007396{
7397 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007398 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007399 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7400 uint32_t tmp;
7401
7402 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007403 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7404 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007405 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007406 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7407 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007408 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007409 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7410 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007411
7412 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007413 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7414 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007415 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007416 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7417 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007418 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007419 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7420 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007421
7422 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007423 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7424 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7425 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007426 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007427}
7428
7429static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7430 struct intel_crtc_state *pipe_config)
7431{
7432 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007433 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007434 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007435
7436 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007437 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7438 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7439
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007440 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7441 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007442}
7443
Daniel Vetterf6a83282014-02-11 15:28:57 -08007444void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007445 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007446{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007447 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7448 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7449 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7450 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007451
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007452 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7453 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7454 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7455 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007456
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007457 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007458 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007459
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007460 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007461
7462 mode->hsync = drm_mode_hsync(mode);
7463 mode->vrefresh = drm_mode_vrefresh(mode);
7464 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007465}
7466
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007467static void i9xx_set_pipeconf(const struct intel_crtc_state *crtc_state)
Daniel Vetter84b046f2013-02-19 18:48:54 +01007468{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007469 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
7470 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007471 uint32_t pipeconf;
7472
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007473 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007474
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007475 /* we keep both pipes enabled on 830 */
7476 if (IS_I830(dev_priv))
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007477 pipeconf |= I915_READ(PIPECONF(crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007478
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007479 if (crtc_state->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007480 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007481
Daniel Vetterff9ce462013-04-24 14:57:17 +02007482 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007483 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7484 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007485 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007486 if (crtc_state->dither && crtc_state->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007487 pipeconf |= PIPECONF_DITHER_EN |
7488 PIPECONF_DITHER_TYPE_SP;
7489
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007490 switch (crtc_state->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007491 case 18:
7492 pipeconf |= PIPECONF_6BPC;
7493 break;
7494 case 24:
7495 pipeconf |= PIPECONF_8BPC;
7496 break;
7497 case 30:
7498 pipeconf |= PIPECONF_10BPC;
7499 break;
7500 default:
7501 /* Case prevented by intel_choose_pipe_bpp_dither. */
7502 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007503 }
7504 }
7505
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007506 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007507 if (INTEL_GEN(dev_priv) < 4 ||
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007508 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007509 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7510 else
7511 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7512 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007513 pipeconf |= PIPECONF_PROGRESSIVE;
7514
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007515 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007516 crtc_state->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007517 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007518
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02007519 I915_WRITE(PIPECONF(crtc->pipe), pipeconf);
7520 POSTING_READ(PIPECONF(crtc->pipe));
Daniel Vetter84b046f2013-02-19 18:48:54 +01007521}
7522
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007523static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7524 struct intel_crtc_state *crtc_state)
7525{
7526 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007527 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007528 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007529 int refclk = 48000;
7530
7531 memset(&crtc_state->dpll_hw_state, 0,
7532 sizeof(crtc_state->dpll_hw_state));
7533
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007534 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007535 if (intel_panel_use_ssc(dev_priv)) {
7536 refclk = dev_priv->vbt.lvds_ssc_freq;
7537 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7538 }
7539
7540 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007541 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007542 limit = &intel_limits_i8xx_dvo;
7543 } else {
7544 limit = &intel_limits_i8xx_dac;
7545 }
7546
7547 if (!crtc_state->clock_set &&
7548 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7549 refclk, NULL, &crtc_state->dpll)) {
7550 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7551 return -EINVAL;
7552 }
7553
7554 i8xx_compute_dpll(crtc, crtc_state, NULL);
7555
7556 return 0;
7557}
7558
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007559static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7560 struct intel_crtc_state *crtc_state)
7561{
7562 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007563 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007564 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007565 int refclk = 96000;
7566
7567 memset(&crtc_state->dpll_hw_state, 0,
7568 sizeof(crtc_state->dpll_hw_state));
7569
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007570 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007571 if (intel_panel_use_ssc(dev_priv)) {
7572 refclk = dev_priv->vbt.lvds_ssc_freq;
7573 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7574 }
7575
7576 if (intel_is_dual_link_lvds(dev))
7577 limit = &intel_limits_g4x_dual_channel_lvds;
7578 else
7579 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007580 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7581 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007582 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007583 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007584 limit = &intel_limits_g4x_sdvo;
7585 } else {
7586 /* The option is for other outputs */
7587 limit = &intel_limits_i9xx_sdvo;
7588 }
7589
7590 if (!crtc_state->clock_set &&
7591 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7592 refclk, NULL, &crtc_state->dpll)) {
7593 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7594 return -EINVAL;
7595 }
7596
7597 i9xx_compute_dpll(crtc, crtc_state, NULL);
7598
7599 return 0;
7600}
7601
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007602static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7603 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007604{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007605 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007606 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007607 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007608 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007609
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007610 memset(&crtc_state->dpll_hw_state, 0,
7611 sizeof(crtc_state->dpll_hw_state));
7612
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007613 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007614 if (intel_panel_use_ssc(dev_priv)) {
7615 refclk = dev_priv->vbt.lvds_ssc_freq;
7616 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7617 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007618
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007619 limit = &intel_limits_pineview_lvds;
7620 } else {
7621 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007622 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007623
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007624 if (!crtc_state->clock_set &&
7625 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7626 refclk, NULL, &crtc_state->dpll)) {
7627 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7628 return -EINVAL;
7629 }
7630
7631 i9xx_compute_dpll(crtc, crtc_state, NULL);
7632
7633 return 0;
7634}
7635
7636static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7637 struct intel_crtc_state *crtc_state)
7638{
7639 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007640 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007641 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007642 int refclk = 96000;
7643
7644 memset(&crtc_state->dpll_hw_state, 0,
7645 sizeof(crtc_state->dpll_hw_state));
7646
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007648 if (intel_panel_use_ssc(dev_priv)) {
7649 refclk = dev_priv->vbt.lvds_ssc_freq;
7650 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007651 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007652
7653 limit = &intel_limits_i9xx_lvds;
7654 } else {
7655 limit = &intel_limits_i9xx_sdvo;
7656 }
7657
7658 if (!crtc_state->clock_set &&
7659 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7660 refclk, NULL, &crtc_state->dpll)) {
7661 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7662 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007663 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007664
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007665 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007666
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007667 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007668}
7669
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007670static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7671 struct intel_crtc_state *crtc_state)
7672{
7673 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007674 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007675
7676 memset(&crtc_state->dpll_hw_state, 0,
7677 sizeof(crtc_state->dpll_hw_state));
7678
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007679 if (!crtc_state->clock_set &&
7680 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7681 refclk, NULL, &crtc_state->dpll)) {
7682 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7683 return -EINVAL;
7684 }
7685
7686 chv_compute_dpll(crtc, crtc_state);
7687
7688 return 0;
7689}
7690
7691static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7692 struct intel_crtc_state *crtc_state)
7693{
7694 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007695 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007696
7697 memset(&crtc_state->dpll_hw_state, 0,
7698 sizeof(crtc_state->dpll_hw_state));
7699
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007700 if (!crtc_state->clock_set &&
7701 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7702 refclk, NULL, &crtc_state->dpll)) {
7703 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7704 return -EINVAL;
7705 }
7706
7707 vlv_compute_dpll(crtc, crtc_state);
7708
7709 return 0;
7710}
7711
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007712static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007713 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007714{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007715 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007716 uint32_t tmp;
7717
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007718 if (INTEL_GEN(dev_priv) <= 3 &&
7719 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007720 return;
7721
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007722 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007723 if (!(tmp & PFIT_ENABLE))
7724 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007725
Daniel Vetter06922822013-07-11 13:35:40 +02007726 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007727 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007728 if (crtc->pipe != PIPE_B)
7729 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007730 } else {
7731 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7732 return;
7733 }
7734
Daniel Vetter06922822013-07-11 13:35:40 +02007735 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007736 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007737}
7738
Jesse Barnesacbec812013-09-20 11:29:32 -07007739static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007740 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007741{
7742 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007743 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007744 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007745 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007746 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007747 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007748
Ville Syrjäläb5219732016-03-15 16:40:01 +02007749 /* In case of DSI, DPLL will not be used */
7750 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307751 return;
7752
Ville Syrjäläa5805162015-05-26 20:42:30 +03007753 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007754 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007755 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007756
7757 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7758 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7759 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7760 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7761 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7762
Imre Deakdccbea32015-06-22 23:35:51 +03007763 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007764}
7765
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007766static void
7767i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7768 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007769{
7770 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007771 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007772 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7773 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007774 enum pipe pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007775 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007776 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007777 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007778 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007779 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007780
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007781 if (!plane->get_hw_state(plane, &pipe))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007782 return;
7783
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007784 WARN_ON(pipe != crtc->pipe);
7785
Damien Lespiaud9806c92015-01-21 14:07:19 +00007786 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007787 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007788 DRM_DEBUG_KMS("failed to alloc fb\n");
7789 return;
7790 }
7791
Damien Lespiau1b842c82015-01-21 13:50:54 +00007792 fb = &intel_fb->base;
7793
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007794 fb->dev = dev;
7795
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007796 val = I915_READ(DSPCNTR(i9xx_plane));
7797
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007798 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007799 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007800 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007801 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007802 }
Ville Syrjäläf43348a2018-11-20 15:54:50 +02007803
7804 if (val & DISPPLANE_ROTATE_180)
7805 plane_config->rotation = DRM_MODE_ROTATE_180;
Daniel Vetter18c52472015-02-10 17:16:09 +00007806 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007807
Ville Syrjäläf43348a2018-11-20 15:54:50 +02007808 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B &&
7809 val & DISPPLANE_MIRROR)
7810 plane_config->rotation |= DRM_MODE_REFLECT_X;
7811
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007812 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007813 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007814 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007815
Ville Syrjälä81894b22017-11-17 21:19:13 +02007816 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7817 offset = I915_READ(DSPOFFSET(i9xx_plane));
7818 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7819 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007820 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007821 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007822 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007823 offset = I915_READ(DSPLINOFF(i9xx_plane));
7824 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007825 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007826 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007827 }
7828 plane_config->base = base;
7829
7830 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007831 fb->width = ((val >> 16) & 0xfff) + 1;
7832 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007833
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007834 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007835 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007836
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007837 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007838
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007839 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007840
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007841 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7842 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007843 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007844 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007845
Damien Lespiau2d140302015-02-05 17:22:18 +00007846 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007847}
7848
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007849static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007850 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007851{
7852 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007853 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007854 int pipe = pipe_config->cpu_transcoder;
7855 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007856 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007857 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007858 int refclk = 100000;
7859
Ville Syrjäläb5219732016-03-15 16:40:01 +02007860 /* In case of DSI, DPLL will not be used */
7861 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7862 return;
7863
Ville Syrjäläa5805162015-05-26 20:42:30 +03007864 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007865 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7866 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7867 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7868 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007869 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007870 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007871
7872 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007873 clock.m2 = (pll_dw0 & 0xff) << 22;
7874 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7875 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007876 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7877 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7878 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7879
Imre Deakdccbea32015-06-22 23:35:51 +03007880 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007881}
7882
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05307883static void intel_get_crtc_ycbcr_config(struct intel_crtc *crtc,
7884 struct intel_crtc_state *pipe_config)
7885{
7886 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7887 enum intel_output_format output = INTEL_OUTPUT_FORMAT_RGB;
7888
Shashank Sharma668b6c12018-10-12 11:53:14 +05307889 pipe_config->lspcon_downsampling = false;
7890
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05307891 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
7892 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
7893
7894 if (tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV) {
7895 bool ycbcr420_enabled = tmp & PIPEMISC_YUV420_ENABLE;
7896 bool blend = tmp & PIPEMISC_YUV420_MODE_FULL_BLEND;
7897
7898 if (ycbcr420_enabled) {
7899 /* We support 4:2:0 in full blend mode only */
7900 if (!blend)
7901 output = INTEL_OUTPUT_FORMAT_INVALID;
7902 else if (!(IS_GEMINILAKE(dev_priv) ||
7903 INTEL_GEN(dev_priv) >= 10))
7904 output = INTEL_OUTPUT_FORMAT_INVALID;
7905 else
7906 output = INTEL_OUTPUT_FORMAT_YCBCR420;
Shashank Sharma8c79f842018-10-12 11:53:09 +05307907 } else {
Shashank Sharma668b6c12018-10-12 11:53:14 +05307908 /*
7909 * Currently there is no interface defined to
7910 * check user preference between RGB/YCBCR444
7911 * or YCBCR420. So the only possible case for
7912 * YCBCR444 usage is driving YCBCR420 output
7913 * with LSPCON, when pipe is configured for
7914 * YCBCR444 output and LSPCON takes care of
7915 * downsampling it.
7916 */
7917 pipe_config->lspcon_downsampling = true;
Shashank Sharma8c79f842018-10-12 11:53:09 +05307918 output = INTEL_OUTPUT_FORMAT_YCBCR444;
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05307919 }
7920 }
7921 }
7922
7923 pipe_config->output_format = output;
7924}
7925
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007926static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007927 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007928{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007929 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007930 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007931 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007932 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007933
Imre Deak17290502016-02-12 18:55:11 +02007934 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7935 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007936 return false;
7937
Shashank Sharmad9facae2018-10-12 11:53:07 +05307938 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
Daniel Vettere143a212013-07-04 12:01:15 +02007939 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007940 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007941
Imre Deak17290502016-02-12 18:55:11 +02007942 ret = false;
7943
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007944 tmp = I915_READ(PIPECONF(crtc->pipe));
7945 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007946 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007947
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007948 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7949 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007950 switch (tmp & PIPECONF_BPC_MASK) {
7951 case PIPECONF_6BPC:
7952 pipe_config->pipe_bpp = 18;
7953 break;
7954 case PIPECONF_8BPC:
7955 pipe_config->pipe_bpp = 24;
7956 break;
7957 case PIPECONF_10BPC:
7958 pipe_config->pipe_bpp = 30;
7959 break;
7960 default:
7961 break;
7962 }
7963 }
7964
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007965 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007966 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007967 pipe_config->limited_color_range = true;
7968
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007969 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007970 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7971
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007972 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007973 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007974
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007975 i9xx_get_pfit_config(crtc, pipe_config);
7976
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007977 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007978 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007979 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007980 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7981 else
7982 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007983 pipe_config->pixel_multiplier =
7984 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7985 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007986 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007987 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007988 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007989 tmp = I915_READ(DPLL(crtc->pipe));
7990 pipe_config->pixel_multiplier =
7991 ((tmp & SDVO_MULTIPLIER_MASK)
7992 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7993 } else {
7994 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7995 * port and will be fixed up in the encoder->get_config
7996 * function. */
7997 pipe_config->pixel_multiplier = 1;
7998 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007999 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008000 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008001 /*
8002 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8003 * on 830. Filter it out here so that we don't
8004 * report errors due to that.
8005 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008006 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008007 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8008
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008009 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8010 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008011 } else {
8012 /* Mask out read-only status bits. */
8013 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8014 DPLL_PORTC_READY_MASK |
8015 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008016 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008017
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01008018 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008019 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01008020 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07008021 vlv_crtc_clock_get(crtc, pipe_config);
8022 else
8023 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008024
Ville Syrjälä0f646142015-08-26 19:39:18 +03008025 /*
8026 * Normally the dotclock is filled in by the encoder .get_config()
8027 * but in case the pipe is enabled w/o any ports we need a sane
8028 * default.
8029 */
8030 pipe_config->base.adjusted_mode.crtc_clock =
8031 pipe_config->port_clock / pipe_config->pixel_multiplier;
8032
Imre Deak17290502016-02-12 18:55:11 +02008033 ret = true;
8034
8035out:
8036 intel_display_power_put(dev_priv, power_domain);
8037
8038 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008039}
8040
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008041static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008042{
Jesse Barnes13d83a62011-08-03 12:59:20 -07008043 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008044 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008045 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008046 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008047 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008048 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008049 bool has_ck505 = false;
8050 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008051 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008052
8053 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008054 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008055 switch (encoder->type) {
8056 case INTEL_OUTPUT_LVDS:
8057 has_panel = true;
8058 has_lvds = true;
8059 break;
8060 case INTEL_OUTPUT_EDP:
8061 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02008062 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008063 has_cpu_edp = true;
8064 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008065 default:
8066 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008067 }
8068 }
8069
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008070 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008071 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008072 can_ssc = has_ck505;
8073 } else {
8074 has_ck505 = false;
8075 can_ssc = true;
8076 }
8077
Lyude1c1a24d2016-06-14 11:04:09 -04008078 /* Check if any DPLLs are using the SSC source */
8079 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8080 u32 temp = I915_READ(PCH_DPLL(i));
8081
8082 if (!(temp & DPLL_VCO_ENABLE))
8083 continue;
8084
8085 if ((temp & PLL_REF_INPUT_MASK) ==
8086 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8087 using_ssc_source = true;
8088 break;
8089 }
8090 }
8091
8092 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8093 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008094
8095 /* Ironlake: try to setup display ref clock before DPLL
8096 * enabling. This is only under driver's control after
8097 * PCH B stepping, previous chipset stepping should be
8098 * ignoring this setting.
8099 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008100 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008101
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008102 /* As we must carefully and slowly disable/enable each source in turn,
8103 * compute the final state we want first and check if we need to
8104 * make any changes at all.
8105 */
8106 final = val;
8107 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008108 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008109 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008110 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008111 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8112
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008113 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008114 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008115 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008116
Keith Packard199e5d72011-09-22 12:01:57 -07008117 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008118 final |= DREF_SSC_SOURCE_ENABLE;
8119
8120 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8121 final |= DREF_SSC1_ENABLE;
8122
8123 if (has_cpu_edp) {
8124 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8125 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8126 else
8127 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8128 } else
8129 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008130 } else if (using_ssc_source) {
8131 final |= DREF_SSC_SOURCE_ENABLE;
8132 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008133 }
8134
8135 if (final == val)
8136 return;
8137
8138 /* Always enable nonspread source */
8139 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8140
8141 if (has_ck505)
8142 val |= DREF_NONSPREAD_CK505_ENABLE;
8143 else
8144 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8145
8146 if (has_panel) {
8147 val &= ~DREF_SSC_SOURCE_MASK;
8148 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008149
Keith Packard199e5d72011-09-22 12:01:57 -07008150 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008151 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008152 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008153 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008154 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008155 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008156
8157 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008158 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008159 POSTING_READ(PCH_DREF_CONTROL);
8160 udelay(200);
8161
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008162 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008163
8164 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008165 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008166 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008167 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008168 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008169 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008170 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008171 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008172 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008173
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008174 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008175 POSTING_READ(PCH_DREF_CONTROL);
8176 udelay(200);
8177 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008178 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008179
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008180 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008181
8182 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008183 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008184
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008185 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008186 POSTING_READ(PCH_DREF_CONTROL);
8187 udelay(200);
8188
Lyude1c1a24d2016-06-14 11:04:09 -04008189 if (!using_ssc_source) {
8190 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008191
Lyude1c1a24d2016-06-14 11:04:09 -04008192 /* Turn off the SSC source */
8193 val &= ~DREF_SSC_SOURCE_MASK;
8194 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008195
Lyude1c1a24d2016-06-14 11:04:09 -04008196 /* Turn off SSC1 */
8197 val &= ~DREF_SSC1_ENABLE;
8198
8199 I915_WRITE(PCH_DREF_CONTROL, val);
8200 POSTING_READ(PCH_DREF_CONTROL);
8201 udelay(200);
8202 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008203 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008204
8205 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008206}
8207
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008208static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008209{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008210 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008211
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008212 tmp = I915_READ(SOUTH_CHICKEN2);
8213 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8214 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008215
Imre Deakcf3598c2016-06-28 13:37:31 +03008216 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8217 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008218 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008219
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008220 tmp = I915_READ(SOUTH_CHICKEN2);
8221 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8222 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008223
Imre Deakcf3598c2016-06-28 13:37:31 +03008224 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8225 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008226 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008227}
8228
8229/* WaMPhyProgramming:hsw */
8230static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8231{
8232 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008233
8234 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8235 tmp &= ~(0xFF << 24);
8236 tmp |= (0x12 << 24);
8237 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8238
Paulo Zanonidde86e22012-12-01 12:04:25 -02008239 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8240 tmp |= (1 << 11);
8241 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8242
8243 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8244 tmp |= (1 << 11);
8245 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8246
Paulo Zanonidde86e22012-12-01 12:04:25 -02008247 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8248 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8249 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8250
8251 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8252 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8253 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8254
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008255 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8256 tmp &= ~(7 << 13);
8257 tmp |= (5 << 13);
8258 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008259
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008260 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8261 tmp &= ~(7 << 13);
8262 tmp |= (5 << 13);
8263 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008264
8265 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8266 tmp &= ~0xFF;
8267 tmp |= 0x1C;
8268 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8269
8270 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8271 tmp &= ~0xFF;
8272 tmp |= 0x1C;
8273 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8274
8275 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8276 tmp &= ~(0xFF << 16);
8277 tmp |= (0x1C << 16);
8278 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8279
8280 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8281 tmp &= ~(0xFF << 16);
8282 tmp |= (0x1C << 16);
8283 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8284
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008285 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8286 tmp |= (1 << 27);
8287 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008288
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008289 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8290 tmp |= (1 << 27);
8291 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008292
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008293 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8294 tmp &= ~(0xF << 28);
8295 tmp |= (4 << 28);
8296 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008297
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008298 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8299 tmp &= ~(0xF << 28);
8300 tmp |= (4 << 28);
8301 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008302}
8303
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008304/* Implements 3 different sequences from BSpec chapter "Display iCLK
8305 * Programming" based on the parameters passed:
8306 * - Sequence to enable CLKOUT_DP
8307 * - Sequence to enable CLKOUT_DP without spread
8308 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8309 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008310static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8311 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008312{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008313 uint32_t reg, tmp;
8314
8315 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8316 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008317 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8318 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008319 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008320
Ville Syrjäläa5805162015-05-26 20:42:30 +03008321 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008322
8323 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8324 tmp &= ~SBI_SSCCTL_DISABLE;
8325 tmp |= SBI_SSCCTL_PATHALT;
8326 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8327
8328 udelay(24);
8329
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008330 if (with_spread) {
8331 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8332 tmp &= ~SBI_SSCCTL_PATHALT;
8333 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008334
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008335 if (with_fdi) {
8336 lpt_reset_fdi_mphy(dev_priv);
8337 lpt_program_fdi_mphy(dev_priv);
8338 }
8339 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008340
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008341 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008342 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8343 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8344 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008345
Ville Syrjäläa5805162015-05-26 20:42:30 +03008346 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008347}
8348
Paulo Zanoni47701c32013-07-23 11:19:25 -03008349/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008350static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008351{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008352 uint32_t reg, tmp;
8353
Ville Syrjäläa5805162015-05-26 20:42:30 +03008354 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008355
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008356 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008357 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8358 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8359 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8360
8361 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8362 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8363 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8364 tmp |= SBI_SSCCTL_PATHALT;
8365 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8366 udelay(32);
8367 }
8368 tmp |= SBI_SSCCTL_DISABLE;
8369 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8370 }
8371
Ville Syrjäläa5805162015-05-26 20:42:30 +03008372 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008373}
8374
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008375#define BEND_IDX(steps) ((50 + (steps)) / 5)
8376
8377static const uint16_t sscdivintphase[] = {
8378 [BEND_IDX( 50)] = 0x3B23,
8379 [BEND_IDX( 45)] = 0x3B23,
8380 [BEND_IDX( 40)] = 0x3C23,
8381 [BEND_IDX( 35)] = 0x3C23,
8382 [BEND_IDX( 30)] = 0x3D23,
8383 [BEND_IDX( 25)] = 0x3D23,
8384 [BEND_IDX( 20)] = 0x3E23,
8385 [BEND_IDX( 15)] = 0x3E23,
8386 [BEND_IDX( 10)] = 0x3F23,
8387 [BEND_IDX( 5)] = 0x3F23,
8388 [BEND_IDX( 0)] = 0x0025,
8389 [BEND_IDX( -5)] = 0x0025,
8390 [BEND_IDX(-10)] = 0x0125,
8391 [BEND_IDX(-15)] = 0x0125,
8392 [BEND_IDX(-20)] = 0x0225,
8393 [BEND_IDX(-25)] = 0x0225,
8394 [BEND_IDX(-30)] = 0x0325,
8395 [BEND_IDX(-35)] = 0x0325,
8396 [BEND_IDX(-40)] = 0x0425,
8397 [BEND_IDX(-45)] = 0x0425,
8398 [BEND_IDX(-50)] = 0x0525,
8399};
8400
8401/*
8402 * Bend CLKOUT_DP
8403 * steps -50 to 50 inclusive, in steps of 5
8404 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8405 * change in clock period = -(steps / 10) * 5.787 ps
8406 */
8407static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8408{
8409 uint32_t tmp;
8410 int idx = BEND_IDX(steps);
8411
8412 if (WARN_ON(steps % 5 != 0))
8413 return;
8414
8415 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8416 return;
8417
8418 mutex_lock(&dev_priv->sb_lock);
8419
8420 if (steps % 10 != 0)
8421 tmp = 0xAAAAAAAB;
8422 else
8423 tmp = 0x00000000;
8424 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8425
8426 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8427 tmp &= 0xffff0000;
8428 tmp |= sscdivintphase[idx];
8429 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8430
8431 mutex_unlock(&dev_priv->sb_lock);
8432}
8433
8434#undef BEND_IDX
8435
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008436static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008437{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008438 struct intel_encoder *encoder;
8439 bool has_vga = false;
8440
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008441 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008442 switch (encoder->type) {
8443 case INTEL_OUTPUT_ANALOG:
8444 has_vga = true;
8445 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008446 default:
8447 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008448 }
8449 }
8450
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008451 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008452 lpt_bend_clkout_dp(dev_priv, 0);
8453 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008454 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008455 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008456 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008457}
8458
Paulo Zanonidde86e22012-12-01 12:04:25 -02008459/*
8460 * Initialize reference clocks when the driver loads
8461 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008462void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008463{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008464 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008465 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008466 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008467 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008468}
8469
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008470static void ironlake_set_pipeconf(const struct intel_crtc_state *crtc_state)
Paulo Zanonic8203562012-09-12 10:06:29 -03008471{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008472 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
8473 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8474 enum pipe pipe = crtc->pipe;
Paulo Zanonic8203562012-09-12 10:06:29 -03008475 uint32_t val;
8476
Daniel Vetter78114072013-06-13 00:54:57 +02008477 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008478
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008479 switch (crtc_state->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008480 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008481 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008482 break;
8483 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008484 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008485 break;
8486 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008487 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008488 break;
8489 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008490 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008491 break;
8492 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008493 /* Case prevented by intel_choose_pipe_bpp_dither. */
8494 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008495 }
8496
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008497 if (crtc_state->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008498 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8499
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008500 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008501 val |= PIPECONF_INTERLACED_ILK;
8502 else
8503 val |= PIPECONF_PROGRESSIVE;
8504
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008505 if (crtc_state->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008506 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008507
Paulo Zanonic8203562012-09-12 10:06:29 -03008508 I915_WRITE(PIPECONF(pipe), val);
8509 POSTING_READ(PIPECONF(pipe));
8510}
8511
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008512static void haswell_set_pipeconf(const struct intel_crtc_state *crtc_state)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008513{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008514 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
8515 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8516 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008517 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008518
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008519 if (IS_HASWELL(dev_priv) && crtc_state->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008520 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8521
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008522 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008523 val |= PIPECONF_INTERLACED_ILK;
8524 else
8525 val |= PIPECONF_PROGRESSIVE;
8526
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008527 I915_WRITE(PIPECONF(cpu_transcoder), val);
8528 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008529}
8530
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008531static void haswell_set_pipemisc(const struct intel_crtc_state *crtc_state)
Jani Nikula391bf042016-03-18 17:05:40 +02008532{
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
8534 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008535
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008536 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008537 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008538
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008539 switch (crtc_state->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008540 case 18:
8541 val |= PIPEMISC_DITHER_6_BPC;
8542 break;
8543 case 24:
8544 val |= PIPEMISC_DITHER_8_BPC;
8545 break;
8546 case 30:
8547 val |= PIPEMISC_DITHER_10_BPC;
8548 break;
8549 case 36:
8550 val |= PIPEMISC_DITHER_12_BPC;
8551 break;
8552 default:
8553 /* Case prevented by pipe_config_set_bpp. */
8554 BUG();
8555 }
8556
Maarten Lankhorstfdf73512018-10-04 11:45:52 +02008557 if (crtc_state->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008558 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8559
Shashank Sharma8c79f842018-10-12 11:53:09 +05308560 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
8561 crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308562 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV;
Shashank Sharma8c79f842018-10-12 11:53:09 +05308563
8564 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05308565 val |= PIPEMISC_YUV420_ENABLE |
Shashank Sharmab22ca992017-07-24 19:19:32 +05308566 PIPEMISC_YUV420_MODE_FULL_BLEND;
Shashank Sharmab22ca992017-07-24 19:19:32 +05308567
Jani Nikula391bf042016-03-18 17:05:40 +02008568 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008569 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008570}
8571
Paulo Zanonid4b19312012-11-29 11:29:32 -02008572int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8573{
8574 /*
8575 * Account for spread spectrum to avoid
8576 * oversubscribing the link. Max center spread
8577 * is 2.5%; use 5% for safety's sake.
8578 */
8579 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008580 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008581}
8582
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008583static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008584{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008585 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008586}
8587
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008588static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8589 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008590 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008591{
8592 struct drm_crtc *crtc = &intel_crtc->base;
8593 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008594 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008595 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008596 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008597
Chris Wilsonc1858122010-12-03 21:35:48 +00008598 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008599 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008600 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008601 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008602 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008603 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008604 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008605 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008606 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008607
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008608 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008609
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008610 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8611 fp |= FP_CB_TUNE;
8612
8613 if (reduced_clock) {
8614 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8615
8616 if (reduced_clock->m < factor * reduced_clock->n)
8617 fp2 |= FP_CB_TUNE;
8618 } else {
8619 fp2 = fp;
8620 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008621
Chris Wilson5eddb702010-09-11 13:48:45 +01008622 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008623
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008624 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008625 dpll |= DPLLB_MODE_LVDS;
8626 else
8627 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008628
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008629 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008630 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008631
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008632 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8633 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008634 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008635
Ville Syrjälä37a56502016-06-22 21:57:04 +03008636 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008637 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008638
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008639 /*
8640 * The high speed IO clock is only really required for
8641 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8642 * possible to share the DPLL between CRT and HDMI. Enabling
8643 * the clock needlessly does no real harm, except use up a
8644 * bit of power potentially.
8645 *
8646 * We'll limit this to IVB with 3 pipes, since it has only two
8647 * DPLLs and so DPLL sharing is the only way to get three pipes
8648 * driving PCH ports at the same time. On SNB we could do this,
8649 * and potentially avoid enabling the second DPLL, but it's not
8650 * clear if it''s a win or loss power wise. No point in doing
8651 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8652 */
8653 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8654 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8655 dpll |= DPLL_SDVO_HIGH_SPEED;
8656
Eric Anholta07d6782011-03-30 13:01:08 -07008657 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008658 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008659 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008660 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008661
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008662 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008663 case 5:
8664 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8665 break;
8666 case 7:
8667 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8668 break;
8669 case 10:
8670 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8671 break;
8672 case 14:
8673 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8674 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008675 }
8676
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008677 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8678 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008679 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008680 else
8681 dpll |= PLL_REF_INPUT_DREFCLK;
8682
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008683 dpll |= DPLL_VCO_ENABLE;
8684
8685 crtc_state->dpll_hw_state.dpll = dpll;
8686 crtc_state->dpll_hw_state.fp0 = fp;
8687 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008688}
8689
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008690static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8691 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008692{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008693 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008694 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008695 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008696 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008697
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008698 memset(&crtc_state->dpll_hw_state, 0,
8699 sizeof(crtc_state->dpll_hw_state));
8700
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008701 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8702 if (!crtc_state->has_pch_encoder)
8703 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008704
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008705 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008706 if (intel_panel_use_ssc(dev_priv)) {
8707 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8708 dev_priv->vbt.lvds_ssc_freq);
8709 refclk = dev_priv->vbt.lvds_ssc_freq;
8710 }
8711
8712 if (intel_is_dual_link_lvds(dev)) {
8713 if (refclk == 100000)
8714 limit = &intel_limits_ironlake_dual_lvds_100m;
8715 else
8716 limit = &intel_limits_ironlake_dual_lvds;
8717 } else {
8718 if (refclk == 100000)
8719 limit = &intel_limits_ironlake_single_lvds_100m;
8720 else
8721 limit = &intel_limits_ironlake_single_lvds;
8722 }
8723 } else {
8724 limit = &intel_limits_ironlake_dac;
8725 }
8726
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008727 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008728 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8729 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008730 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8731 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008732 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008733
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008734 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008735
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008736 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Chris Wilson43031782018-09-13 14:16:26 +01008737 DRM_DEBUG_KMS("failed to find PLL for pipe %c\n",
8738 pipe_name(crtc->pipe));
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008739 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008740 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008741
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008742 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008743}
8744
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008745static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8746 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008747{
8748 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008749 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008750 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008751
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008752 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8753 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8754 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8755 & ~TU_SIZE_MASK;
8756 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8757 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8758 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8759}
8760
8761static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8762 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008763 struct intel_link_m_n *m_n,
8764 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008765{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008766 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008767 enum pipe pipe = crtc->pipe;
8768
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008769 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008770 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8771 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8772 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8773 & ~TU_SIZE_MASK;
8774 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8775 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8776 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Maarten Lankhorst4207c8b2018-10-15 11:40:23 +02008777
8778 if (m2_n2 && transcoder_has_m2_n2(dev_priv, transcoder)) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008779 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8780 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8781 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8782 & ~TU_SIZE_MASK;
8783 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8784 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8785 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8786 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008787 } else {
8788 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8789 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8790 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8791 & ~TU_SIZE_MASK;
8792 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8793 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8794 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8795 }
8796}
8797
8798void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008799 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008800{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008801 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008802 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8803 else
8804 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008805 &pipe_config->dp_m_n,
8806 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008807}
8808
Daniel Vetter72419202013-04-04 13:28:53 +02008809static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008810 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008811{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008812 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008813 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008814}
8815
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008816static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008817 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008818{
8819 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008820 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008821 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8822 uint32_t ps_ctrl = 0;
8823 int id = -1;
8824 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008825
Chandra Kondurua1b22782015-04-07 15:28:45 -07008826 /* find scaler attached to this pipe */
8827 for (i = 0; i < crtc->num_scalers; i++) {
8828 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8829 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8830 id = i;
8831 pipe_config->pch_pfit.enabled = true;
8832 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8833 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8834 break;
8835 }
8836 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008837
Chandra Kondurua1b22782015-04-07 15:28:45 -07008838 scaler_state->scaler_id = id;
8839 if (id >= 0) {
8840 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8841 } else {
8842 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008843 }
8844}
8845
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008846static void
8847skylake_get_initial_plane_config(struct intel_crtc *crtc,
8848 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008849{
8850 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008851 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008852 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8853 enum plane_id plane_id = plane->id;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008854 enum pipe pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008855 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008856 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008857 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008858 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008859 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008860
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008861 if (!plane->get_hw_state(plane, &pipe))
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008862 return;
8863
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008864 WARN_ON(pipe != crtc->pipe);
8865
Damien Lespiaud9806c92015-01-21 14:07:19 +00008866 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008867 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008868 DRM_DEBUG_KMS("failed to alloc fb\n");
8869 return;
8870 }
8871
Damien Lespiau1b842c82015-01-21 13:50:54 +00008872 fb = &intel_fb->base;
8873
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008874 fb->dev = dev;
8875
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008876 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008877
James Ausmusb5972772018-01-30 11:49:16 -02008878 if (INTEL_GEN(dev_priv) >= 11)
8879 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8880 else
8881 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008882
8883 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008884 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008885 alpha &= PLANE_COLOR_ALPHA_MASK;
8886 } else {
8887 alpha = val & PLANE_CTL_ALPHA_MASK;
8888 }
8889
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008890 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008891 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008892 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008893
Damien Lespiau40f46282015-02-27 11:15:21 +00008894 tiling = val & PLANE_CTL_TILED_MASK;
8895 switch (tiling) {
8896 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008897 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008898 break;
8899 case PLANE_CTL_TILED_X:
8900 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008901 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008902 break;
8903 case PLANE_CTL_TILED_Y:
Imre Deak914a4fd2018-10-16 19:00:11 +03008904 plane_config->tiling = I915_TILING_Y;
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07008905 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008906 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8907 else
8908 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008909 break;
8910 case PLANE_CTL_TILED_YF:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07008911 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008912 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8913 else
8914 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008915 break;
8916 default:
8917 MISSING_CASE(tiling);
8918 goto error;
8919 }
8920
Ville Syrjäläf43348a2018-11-20 15:54:50 +02008921 /*
8922 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
8923 * while i915 HW rotation is clockwise, thats why this swapping.
8924 */
8925 switch (val & PLANE_CTL_ROTATE_MASK) {
8926 case PLANE_CTL_ROTATE_0:
8927 plane_config->rotation = DRM_MODE_ROTATE_0;
8928 break;
8929 case PLANE_CTL_ROTATE_90:
8930 plane_config->rotation = DRM_MODE_ROTATE_270;
8931 break;
8932 case PLANE_CTL_ROTATE_180:
8933 plane_config->rotation = DRM_MODE_ROTATE_180;
8934 break;
8935 case PLANE_CTL_ROTATE_270:
8936 plane_config->rotation = DRM_MODE_ROTATE_90;
8937 break;
8938 }
8939
8940 if (INTEL_GEN(dev_priv) >= 10 &&
8941 val & PLANE_CTL_FLIP_HORIZONTAL)
8942 plane_config->rotation |= DRM_MODE_REFLECT_X;
8943
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008944 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008945 plane_config->base = base;
8946
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008947 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008948
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008949 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008950 fb->height = ((val >> 16) & 0xfff) + 1;
8951 fb->width = ((val >> 0) & 0x1fff) + 1;
8952
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008953 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008954 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008955 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8956
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008957 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008958
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008959 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008960
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008961 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8962 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008963 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008964 plane_config->size);
8965
Damien Lespiau2d140302015-02-05 17:22:18 +00008966 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008967 return;
8968
8969error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008970 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008971}
8972
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008973static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008974 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008975{
8976 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008977 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008978 uint32_t tmp;
8979
8980 tmp = I915_READ(PF_CTL(crtc->pipe));
8981
8982 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008983 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008984 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8985 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008986
8987 /* We currently do not free assignements of panel fitters on
8988 * ivb/hsw (since we don't use the higher upscaling modes which
8989 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008990 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008991 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8992 PF_PIPE_SEL_IVB(crtc->pipe));
8993 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008994 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008995}
8996
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008997static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008998 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008999{
9000 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009001 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02009002 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009003 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009004 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009005
Imre Deak17290502016-02-12 18:55:11 +02009006 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9007 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009008 return false;
9009
Shashank Sharmad9facae2018-10-12 11:53:07 +05309010 pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
Daniel Vettere143a212013-07-04 12:01:15 +02009011 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009012 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009013
Imre Deak17290502016-02-12 18:55:11 +02009014 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009015 tmp = I915_READ(PIPECONF(crtc->pipe));
9016 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009017 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009018
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009019 switch (tmp & PIPECONF_BPC_MASK) {
9020 case PIPECONF_6BPC:
9021 pipe_config->pipe_bpp = 18;
9022 break;
9023 case PIPECONF_8BPC:
9024 pipe_config->pipe_bpp = 24;
9025 break;
9026 case PIPECONF_10BPC:
9027 pipe_config->pipe_bpp = 30;
9028 break;
9029 case PIPECONF_12BPC:
9030 pipe_config->pipe_bpp = 36;
9031 break;
9032 default:
9033 break;
9034 }
9035
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009036 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9037 pipe_config->limited_color_range = true;
9038
Daniel Vetterab9412b2013-05-03 11:49:46 +02009039 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009040 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009041 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009042
Daniel Vetter88adfff2013-03-28 10:42:01 +01009043 pipe_config->has_pch_encoder = true;
9044
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009045 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9046 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9047 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009048
9049 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009050
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009051 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009052 /*
9053 * The pipe->pch transcoder and pch transcoder->pll
9054 * mapping is fixed.
9055 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009056 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009057 } else {
9058 tmp = I915_READ(PCH_DPLL_SEL);
9059 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009060 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009061 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009062 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009063 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009064
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009065 pipe_config->shared_dpll =
9066 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9067 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009068
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009069 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9070 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009071
9072 tmp = pipe_config->dpll_hw_state.dpll;
9073 pipe_config->pixel_multiplier =
9074 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9075 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009076
9077 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009078 } else {
9079 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009080 }
9081
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009082 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009083 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009084
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009085 ironlake_get_pfit_config(crtc, pipe_config);
9086
Imre Deak17290502016-02-12 18:55:11 +02009087 ret = true;
9088
9089out:
9090 intel_display_power_put(dev_priv, power_domain);
9091
9092 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009093}
9094
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009095static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9096{
Chris Wilson91c8a322016-07-05 10:40:23 +01009097 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009098 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009099
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009100 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009101 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009102 pipe_name(crtc->pipe));
9103
Imre Deak75e39682018-08-06 12:58:39 +03009104 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL2),
Imre Deak9c3a16c2017-08-14 18:15:30 +03009105 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009106 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009107 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9108 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03009109 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009110 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009111 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009112 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05009113 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009114 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009115 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009116 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009117 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009118 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009119 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009120
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009121 /*
9122 * In theory we can still leave IRQs enabled, as long as only the HPD
9123 * interrupts remain enabled. We used to check for that, but since it's
9124 * gen-specific and since we only disable LCPLL after we fully disable
9125 * the interrupts, the check below should be enough.
9126 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009127 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009128}
9129
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009130static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9131{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009132 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009133 return I915_READ(D_COMP_HSW);
9134 else
9135 return I915_READ(D_COMP_BDW);
9136}
9137
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009138static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9139{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009140 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009141 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009142 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9143 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01009144 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009145 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009146 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009147 I915_WRITE(D_COMP_BDW, val);
9148 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009149 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009150}
9151
9152/*
9153 * This function implements pieces of two sequences from BSpec:
9154 * - Sequence for display software to disable LCPLL
9155 * - Sequence for display software to allow package C8+
9156 * The steps implemented here are just the steps that actually touch the LCPLL
9157 * register. Callers should take care of disabling all the display engine
9158 * functions, doing the mode unset, fixing interrupts, etc.
9159 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009160static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9161 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009162{
9163 uint32_t val;
9164
9165 assert_can_disable_lcpll(dev_priv);
9166
9167 val = I915_READ(LCPLL_CTL);
9168
9169 if (switch_to_fclk) {
9170 val |= LCPLL_CD_SOURCE_FCLK;
9171 I915_WRITE(LCPLL_CTL, val);
9172
Imre Deakf53dd632016-06-28 13:37:32 +03009173 if (wait_for_us(I915_READ(LCPLL_CTL) &
9174 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009175 DRM_ERROR("Switching to FCLK failed\n");
9176
9177 val = I915_READ(LCPLL_CTL);
9178 }
9179
9180 val |= LCPLL_PLL_DISABLE;
9181 I915_WRITE(LCPLL_CTL, val);
9182 POSTING_READ(LCPLL_CTL);
9183
Chris Wilson24d84412016-06-30 15:33:07 +01009184 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009185 DRM_ERROR("LCPLL still locked\n");
9186
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009187 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009188 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009189 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009190 ndelay(100);
9191
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009192 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9193 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009194 DRM_ERROR("D_COMP RCOMP still in progress\n");
9195
9196 if (allow_power_down) {
9197 val = I915_READ(LCPLL_CTL);
9198 val |= LCPLL_POWER_DOWN_ALLOW;
9199 I915_WRITE(LCPLL_CTL, val);
9200 POSTING_READ(LCPLL_CTL);
9201 }
9202}
9203
9204/*
9205 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9206 * source.
9207 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009208static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009209{
9210 uint32_t val;
9211
9212 val = I915_READ(LCPLL_CTL);
9213
9214 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9215 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9216 return;
9217
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009218 /*
9219 * Make sure we're not on PC8 state before disabling PC8, otherwise
9220 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009221 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009222 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009223
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009224 if (val & LCPLL_POWER_DOWN_ALLOW) {
9225 val &= ~LCPLL_POWER_DOWN_ALLOW;
9226 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009227 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009228 }
9229
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009230 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009231 val |= D_COMP_COMP_FORCE;
9232 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009233 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009234
9235 val = I915_READ(LCPLL_CTL);
9236 val &= ~LCPLL_PLL_DISABLE;
9237 I915_WRITE(LCPLL_CTL, val);
9238
Chris Wilson93220c02016-06-30 15:33:08 +01009239 if (intel_wait_for_register(dev_priv,
9240 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9241 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009242 DRM_ERROR("LCPLL not locked yet\n");
9243
9244 if (val & LCPLL_CD_SOURCE_FCLK) {
9245 val = I915_READ(LCPLL_CTL);
9246 val &= ~LCPLL_CD_SOURCE_FCLK;
9247 I915_WRITE(LCPLL_CTL, val);
9248
Imre Deakf53dd632016-06-28 13:37:32 +03009249 if (wait_for_us((I915_READ(LCPLL_CTL) &
9250 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009251 DRM_ERROR("Switching back to LCPLL failed\n");
9252 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009253
Mika Kuoppala59bad942015-01-16 11:34:40 +02009254 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009255
Ville Syrjälä4c75b942016-10-31 22:37:12 +02009256 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009257 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009258}
9259
Paulo Zanoni765dab672014-03-07 20:08:18 -03009260/*
9261 * Package states C8 and deeper are really deep PC states that can only be
9262 * reached when all the devices on the system allow it, so even if the graphics
9263 * device allows PC8+, it doesn't mean the system will actually get to these
9264 * states. Our driver only allows PC8+ when going into runtime PM.
9265 *
9266 * The requirements for PC8+ are that all the outputs are disabled, the power
9267 * well is disabled and most interrupts are disabled, and these are also
9268 * requirements for runtime PM. When these conditions are met, we manually do
9269 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9270 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9271 * hang the machine.
9272 *
9273 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9274 * the state of some registers, so when we come back from PC8+ we need to
9275 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9276 * need to take care of the registers kept by RC6. Notice that this happens even
9277 * if we don't put the device in PCI D3 state (which is what currently happens
9278 * because of the runtime PM support).
9279 *
9280 * For more, read "Display Sequences for Package C8" on the hardware
9281 * documentation.
9282 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009283void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009284{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009285 uint32_t val;
9286
Paulo Zanonic67a4702013-08-19 13:18:09 -03009287 DRM_DEBUG_KMS("Enabling package C8+\n");
9288
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009289 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009290 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9291 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9292 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9293 }
9294
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009295 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009296 hsw_disable_lcpll(dev_priv, true, true);
9297}
9298
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009299void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009300{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009301 uint32_t val;
9302
Paulo Zanonic67a4702013-08-19 13:18:09 -03009303 DRM_DEBUG_KMS("Disabling package C8+\n");
9304
9305 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009306 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009307
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009308 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009309 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9310 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9311 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9312 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009313}
9314
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009315static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9316 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009317{
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009318 struct intel_atomic_state *state =
9319 to_intel_atomic_state(crtc_state->base.state);
9320
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009321 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009322 struct intel_encoder *encoder =
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009323 intel_get_crtc_new_encoder(state, crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009324
9325 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
Chris Wilson43031782018-09-13 14:16:26 +01009326 DRM_DEBUG_KMS("failed to find PLL for pipe %c\n",
9327 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009328 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009329 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009330 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009331
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009332 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009333}
9334
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009335static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9336 enum port port,
9337 struct intel_crtc_state *pipe_config)
9338{
9339 enum intel_dpll_id id;
9340 u32 temp;
9341
9342 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009343 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009344
9345 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9346 return;
9347
9348 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9349}
9350
Paulo Zanoni970888e2018-05-21 17:25:44 -07009351static void icelake_get_ddi_pll(struct drm_i915_private *dev_priv,
9352 enum port port,
9353 struct intel_crtc_state *pipe_config)
9354{
9355 enum intel_dpll_id id;
9356 u32 temp;
9357
9358 /* TODO: TBT pll not implemented. */
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309359 if (intel_port_is_combophy(dev_priv, port)) {
Paulo Zanoni970888e2018-05-21 17:25:44 -07009360 temp = I915_READ(DPCLKA_CFGCR0_ICL) &
9361 DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9362 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
9363
Vandita Kulkarnia54270d2018-10-03 12:52:00 +05309364 if (WARN_ON(!intel_dpll_is_combophy(id)))
Paulo Zanoni970888e2018-05-21 17:25:44 -07009365 return;
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309366 } else if (intel_port_is_tc(dev_priv, port)) {
Vandita Kulkarnicb6caf72018-10-03 12:51:58 +05309367 id = icl_port_to_mg_pll_id(port);
Vandita Kulkarni8ea59e62018-10-03 12:51:59 +05309368 } else {
9369 WARN(1, "Invalid port %x\n", port);
Paulo Zanoni970888e2018-05-21 17:25:44 -07009370 return;
9371 }
9372
9373 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9374}
9375
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309376static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9377 enum port port,
9378 struct intel_crtc_state *pipe_config)
9379{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009380 enum intel_dpll_id id;
9381
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309382 switch (port) {
9383 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009384 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309385 break;
9386 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009387 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309388 break;
9389 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009390 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309391 break;
9392 default:
9393 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009394 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309395 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009396
9397 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309398}
9399
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009400static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9401 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009402 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009403{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009404 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009405 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009406
9407 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009408 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009409
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009410 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009411 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009412
9413 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009414}
9415
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009416static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9417 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009418 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009419{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009420 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009421 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009422
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009423 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009424 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009425 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009426 break;
9427 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009428 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009429 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009430 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009431 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009432 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009433 case PORT_CLK_SEL_LCPLL_810:
9434 id = DPLL_ID_LCPLL_810;
9435 break;
9436 case PORT_CLK_SEL_LCPLL_1350:
9437 id = DPLL_ID_LCPLL_1350;
9438 break;
9439 case PORT_CLK_SEL_LCPLL_2700:
9440 id = DPLL_ID_LCPLL_2700;
9441 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009442 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009443 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009444 /* fall through */
9445 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009446 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009447 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009448
9449 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009450}
9451
Jani Nikulacf304292016-03-18 17:05:41 +02009452static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9453 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009454 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009455{
9456 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009457 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009458 enum intel_display_power_domain power_domain;
9459 u32 tmp;
9460
Imre Deakd9a7bc62016-05-12 16:18:50 +03009461 /*
9462 * The pipe->transcoder mapping is fixed with the exception of the eDP
9463 * transcoder handled below.
9464 */
Jani Nikulacf304292016-03-18 17:05:41 +02009465 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9466
9467 /*
9468 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9469 * consistency and less surprising code; it's in always on power).
9470 */
9471 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9472 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9473 enum pipe trans_edp_pipe;
9474 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9475 default:
9476 WARN(1, "unknown pipe linked to edp transcoder\n");
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -05009477 /* fall through */
Jani Nikulacf304292016-03-18 17:05:41 +02009478 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9479 case TRANS_DDI_EDP_INPUT_A_ON:
9480 trans_edp_pipe = PIPE_A;
9481 break;
9482 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9483 trans_edp_pipe = PIPE_B;
9484 break;
9485 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9486 trans_edp_pipe = PIPE_C;
9487 break;
9488 }
9489
9490 if (trans_edp_pipe == crtc->pipe)
9491 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9492 }
9493
9494 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9495 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9496 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009497 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009498
9499 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9500
9501 return tmp & PIPECONF_ENABLE;
9502}
9503
Jani Nikula4d1de972016-03-18 17:05:42 +02009504static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9505 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009506 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009507{
9508 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009509 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009510 enum intel_display_power_domain power_domain;
9511 enum port port;
9512 enum transcoder cpu_transcoder;
9513 u32 tmp;
9514
Jani Nikula4d1de972016-03-18 17:05:42 +02009515 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9516 if (port == PORT_A)
9517 cpu_transcoder = TRANSCODER_DSI_A;
9518 else
9519 cpu_transcoder = TRANSCODER_DSI_C;
9520
9521 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9522 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9523 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009524 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009525
Imre Deakdb18b6a2016-03-24 12:41:40 +02009526 /*
9527 * The PLL needs to be enabled with a valid divider
9528 * configuration, otherwise accessing DSI registers will hang
9529 * the machine. See BSpec North Display Engine
9530 * registers/MIPI[BXT]. We can break out here early, since we
9531 * need the same DSI PLL to be enabled for both DSI ports.
9532 */
Jani Nikulae5186342018-07-05 16:25:08 +03009533 if (!bxt_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +02009534 break;
9535
Jani Nikula4d1de972016-03-18 17:05:42 +02009536 /* XXX: this works for video mode only */
9537 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9538 if (!(tmp & DPI_ENABLE))
9539 continue;
9540
9541 tmp = I915_READ(MIPI_CTRL(port));
9542 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9543 continue;
9544
9545 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009546 break;
9547 }
9548
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009549 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009550}
9551
Daniel Vetter26804af2014-06-25 22:01:55 +03009552static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009553 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009554{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009555 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009556 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009557 enum port port;
9558 uint32_t tmp;
9559
9560 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9561
9562 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9563
Paulo Zanoni970888e2018-05-21 17:25:44 -07009564 if (IS_ICELAKE(dev_priv))
9565 icelake_get_ddi_pll(dev_priv, port, pipe_config);
9566 else if (IS_CANNONLAKE(dev_priv))
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009567 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9568 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009569 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009570 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309571 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009572 else
9573 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009574
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009575 pll = pipe_config->shared_dpll;
9576 if (pll) {
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009577 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9578 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009579 }
9580
Daniel Vetter26804af2014-06-25 22:01:55 +03009581 /*
9582 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9583 * DDI E. So just check whether this pipe is wired to DDI E and whether
9584 * the PCH transcoder is on.
9585 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009586 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009587 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009588 pipe_config->has_pch_encoder = true;
9589
9590 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9591 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9592 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9593
9594 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9595 }
9596}
9597
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009598static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009599 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009600{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009601 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009602 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009603 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009604 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009605
Imre Deake79dfb52017-07-20 01:50:57 +03009606 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009607
Imre Deak17290502016-02-12 18:55:11 +02009608 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9609 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009610 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009611 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009612
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009613 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009614
Jani Nikulacf304292016-03-18 17:05:41 +02009615 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009616
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009617 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009618 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9619 WARN_ON(active);
9620 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009621 }
9622
Jani Nikulacf304292016-03-18 17:05:41 +02009623 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009624 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009625
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009626 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009627 haswell_get_ddi_port_state(crtc, pipe_config);
9628 intel_get_pipe_timings(crtc, pipe_config);
9629 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009630
Jani Nikulabc58be62016-03-18 17:05:39 +02009631 intel_get_pipe_src_size(crtc, pipe_config);
Shashank Sharma33b7f3e2018-10-12 11:53:08 +05309632 intel_get_crtc_ycbcr_config(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009633
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009634 pipe_config->gamma_mode =
9635 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9636
Imre Deak17290502016-02-12 18:55:11 +02009637 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9638 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009639 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009640 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009641 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009642 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009643 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009644 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009645
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009646 if (hsw_crtc_supports_ips(crtc)) {
9647 if (IS_HASWELL(dev_priv))
9648 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9649 else {
9650 /*
9651 * We cannot readout IPS state on broadwell, set to
9652 * true so we can set it to a defined state on first
9653 * commit.
9654 */
9655 pipe_config->ips_enabled = true;
9656 }
9657 }
9658
Jani Nikula4d1de972016-03-18 17:05:42 +02009659 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9660 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009661 pipe_config->pixel_multiplier =
9662 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9663 } else {
9664 pipe_config->pixel_multiplier = 1;
9665 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009666
Imre Deak17290502016-02-12 18:55:11 +02009667out:
9668 for_each_power_domain(power_domain, power_domain_mask)
9669 intel_display_power_put(dev_priv, power_domain);
9670
Jani Nikulacf304292016-03-18 17:05:41 +02009671 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009672}
9673
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009674static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009675{
9676 struct drm_i915_private *dev_priv =
9677 to_i915(plane_state->base.plane->dev);
9678 const struct drm_framebuffer *fb = plane_state->base.fb;
9679 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9680 u32 base;
9681
9682 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9683 base = obj->phys_handle->busaddr;
9684 else
9685 base = intel_plane_ggtt_offset(plane_state);
9686
Ville Syrjäläc11ada02018-09-07 18:24:04 +03009687 base += plane_state->color_plane[0].offset;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009688
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009689 /* ILK+ do this automagically */
9690 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009691 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009692 base += (plane_state->base.crtc_h *
9693 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9694
9695 return base;
9696}
9697
Ville Syrjäläed270222017-03-27 21:55:36 +03009698static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9699{
9700 int x = plane_state->base.crtc_x;
9701 int y = plane_state->base.crtc_y;
9702 u32 pos = 0;
9703
9704 if (x < 0) {
9705 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9706 x = -x;
9707 }
9708 pos |= x << CURSOR_X_SHIFT;
9709
9710 if (y < 0) {
9711 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9712 y = -y;
9713 }
9714 pos |= y << CURSOR_Y_SHIFT;
9715
9716 return pos;
9717}
9718
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009719static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9720{
9721 const struct drm_mode_config *config =
9722 &plane_state->base.plane->dev->mode_config;
9723 int width = plane_state->base.crtc_w;
9724 int height = plane_state->base.crtc_h;
9725
9726 return width > 0 && width <= config->cursor_width &&
9727 height > 0 && height <= config->cursor_height;
9728}
9729
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009730static int intel_cursor_check_surface(struct intel_plane_state *plane_state)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009731{
9732 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009733 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009734 int src_x, src_y;
9735 u32 offset;
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03009736 int ret;
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009737
9738 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
9739 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
9740
Ville Syrjäläfc3fed52018-09-18 17:02:43 +03009741 ret = intel_plane_check_stride(plane_state);
9742 if (ret)
9743 return ret;
9744
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009745 src_x = plane_state->base.src_x >> 16;
9746 src_y = plane_state->base.src_y >> 16;
9747
9748 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9749 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
9750 plane_state, 0);
9751
9752 if (src_x != 0 || src_y != 0) {
9753 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9754 return -EINVAL;
9755 }
9756
9757 plane_state->color_plane[0].offset = offset;
9758
9759 return 0;
9760}
9761
9762static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9763 struct intel_plane_state *plane_state)
9764{
9765 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009766 int ret;
9767
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009768 if (fb && fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9769 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9770 return -EINVAL;
9771 }
9772
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009773 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9774 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009775 DRM_PLANE_HELPER_NO_SCALING,
9776 DRM_PLANE_HELPER_NO_SCALING,
9777 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009778 if (ret)
9779 return ret;
9780
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009781 if (!plane_state->base.visible)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009782 return 0;
9783
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +03009784 ret = intel_plane_check_src_coordinates(plane_state);
9785 if (ret)
9786 return ret;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009787
Ville Syrjäläfce8d232018-09-07 18:24:13 +03009788 ret = intel_cursor_check_surface(plane_state);
9789 if (ret)
9790 return ret;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009791
Ville Syrjälä659056f2017-03-27 21:55:39 +03009792 return 0;
9793}
9794
Ville Syrjäläddd57132018-09-07 18:24:02 +03009795static unsigned int
9796i845_cursor_max_stride(struct intel_plane *plane,
9797 u32 pixel_format, u64 modifier,
9798 unsigned int rotation)
9799{
9800 return 2048;
9801}
9802
Ville Syrjälä292889e2017-03-17 23:18:01 +02009803static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9804 const struct intel_plane_state *plane_state)
9805{
Ville Syrjälä292889e2017-03-17 23:18:01 +02009806 return CURSOR_ENABLE |
9807 CURSOR_GAMMA_ENABLE |
9808 CURSOR_FORMAT_ARGB |
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009809 CURSOR_STRIDE(plane_state->color_plane[0].stride);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009810}
9811
Ville Syrjälä659056f2017-03-27 21:55:39 +03009812static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9813{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009814 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009815
9816 /*
9817 * 845g/865g are only limited by the width of their cursors,
9818 * the height is arbitrary up to the precision of the register.
9819 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009820 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009821}
9822
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03009823static int i845_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +03009824 struct intel_plane_state *plane_state)
9825{
9826 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009827 int ret;
9828
9829 ret = intel_check_cursor(crtc_state, plane_state);
9830 if (ret)
9831 return ret;
9832
9833 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009834 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009835 return 0;
9836
9837 /* Check for which cursor types we support */
9838 if (!i845_cursor_size_ok(plane_state)) {
9839 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9840 plane_state->base.crtc_w,
9841 plane_state->base.crtc_h);
9842 return -EINVAL;
9843 }
9844
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009845 WARN_ON(plane_state->base.visible &&
9846 plane_state->color_plane[0].stride != fb->pitches[0]);
9847
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009848 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009849 case 256:
9850 case 512:
9851 case 1024:
9852 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009853 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009854 default:
9855 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9856 fb->pitches[0]);
9857 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009858 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009859
Ville Syrjälä659056f2017-03-27 21:55:39 +03009860 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9861
9862 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009863}
9864
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009865static void i845_update_cursor(struct intel_plane *plane,
9866 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009867 const struct intel_plane_state *plane_state)
9868{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009869 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009870 u32 cntl = 0, base = 0, pos = 0, size = 0;
9871 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009872
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009873 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009874 unsigned int width = plane_state->base.crtc_w;
9875 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009876
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009877 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009878 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009879
9880 base = intel_cursor_base(plane_state);
9881 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009882 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009883
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009884 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9885
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009886 /* On these chipsets we can only modify the base/size/stride
9887 * whilst the cursor is disabled.
9888 */
9889 if (plane->cursor.base != base ||
9890 plane->cursor.size != size ||
9891 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009892 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009893 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009894 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009895 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009896 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009897
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009898 plane->cursor.base = base;
9899 plane->cursor.size = size;
9900 plane->cursor.cntl = cntl;
9901 } else {
9902 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009903 }
9904
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009905 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9906}
9907
9908static void i845_disable_cursor(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02009909 const struct intel_crtc_state *crtc_state)
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009910{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +02009911 i845_update_cursor(plane, crtc_state, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009912}
9913
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009914static bool i845_cursor_get_hw_state(struct intel_plane *plane,
9915 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009916{
9917 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9918 enum intel_display_power_domain power_domain;
9919 bool ret;
9920
9921 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9922 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9923 return false;
9924
9925 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9926
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009927 *pipe = PIPE_A;
9928
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009929 intel_display_power_put(dev_priv, power_domain);
9930
9931 return ret;
9932}
9933
Ville Syrjäläddd57132018-09-07 18:24:02 +03009934static unsigned int
9935i9xx_cursor_max_stride(struct intel_plane *plane,
9936 u32 pixel_format, u64 modifier,
9937 unsigned int rotation)
9938{
9939 return plane->base.dev->mode_config.cursor_width * 4;
9940}
9941
Ville Syrjälä292889e2017-03-17 23:18:01 +02009942static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9943 const struct intel_plane_state *plane_state)
9944{
9945 struct drm_i915_private *dev_priv =
9946 to_i915(plane_state->base.plane->dev);
9947 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
José Roberto de Souzac894d632018-05-18 13:15:47 -07009948 u32 cntl = 0;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009949
Ville Syrjäläe876b782018-01-30 22:38:05 +02009950 if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
9951 cntl |= MCURSOR_TRICKLE_FEED_DISABLE;
9952
José Roberto de Souzac894d632018-05-18 13:15:47 -07009953 if (INTEL_GEN(dev_priv) <= 10) {
9954 cntl |= MCURSOR_GAMMA_ENABLE;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009955
José Roberto de Souzac894d632018-05-18 13:15:47 -07009956 if (HAS_DDI(dev_priv))
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009957 cntl |= MCURSOR_PIPE_CSC_ENABLE;
José Roberto de Souzac894d632018-05-18 13:15:47 -07009958 }
Ville Syrjälä292889e2017-03-17 23:18:01 +02009959
Ville Syrjälä32ea06b2018-01-30 22:38:01 +02009960 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
9961 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009962
9963 switch (plane_state->base.crtc_w) {
9964 case 64:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009965 cntl |= MCURSOR_MODE_64_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009966 break;
9967 case 128:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009968 cntl |= MCURSOR_MODE_128_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009969 break;
9970 case 256:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009971 cntl |= MCURSOR_MODE_256_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009972 break;
9973 default:
9974 MISSING_CASE(plane_state->base.crtc_w);
9975 return 0;
9976 }
9977
Robert Fossc2c446a2017-05-19 16:50:17 -04009978 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009979 cntl |= MCURSOR_ROTATE_180;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009980
9981 return cntl;
9982}
9983
Ville Syrjälä659056f2017-03-27 21:55:39 +03009984static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009985{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009986 struct drm_i915_private *dev_priv =
9987 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009988 int width = plane_state->base.crtc_w;
9989 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009990
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009991 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009992 return false;
9993
Ville Syrjälä024faac2017-03-27 21:55:42 +03009994 /* Cursor width is limited to a few power-of-two sizes */
9995 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009996 case 256:
9997 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009998 case 64:
9999 break;
10000 default:
10001 return false;
10002 }
10003
Ville Syrjälädc41c152014-08-13 11:57:05 +030010004 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +030010005 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
10006 * height from 8 lines up to the cursor width, when the
10007 * cursor is not rotated. Everything else requires square
10008 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +030010009 */
Ville Syrjälä024faac2017-03-27 21:55:42 +030010010 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +100010011 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +030010012 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +030010013 return false;
10014 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +030010015 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +030010016 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010017 }
10018
10019 return true;
10020}
10021
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030010022static int i9xx_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +030010023 struct intel_plane_state *plane_state)
10024{
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030010025 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä659056f2017-03-27 21:55:39 +030010026 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10027 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010028 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010029 int ret;
10030
10031 ret = intel_check_cursor(crtc_state, plane_state);
10032 if (ret)
10033 return ret;
10034
10035 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010036 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +030010037 return 0;
10038
10039 /* Check for which cursor types we support */
10040 if (!i9xx_cursor_size_ok(plane_state)) {
10041 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
10042 plane_state->base.crtc_w,
10043 plane_state->base.crtc_h);
10044 return -EINVAL;
10045 }
10046
Ville Syrjälädf79cf42018-09-11 18:01:39 +030010047 WARN_ON(plane_state->base.visible &&
10048 plane_state->color_plane[0].stride != fb->pitches[0]);
10049
Ville Syrjälä1e1bb872017-03-27 21:55:41 +030010050 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
10051 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
10052 fb->pitches[0], plane_state->base.crtc_w);
10053 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +030010054 }
10055
10056 /*
10057 * There's something wrong with the cursor on CHV pipe C.
10058 * If it straddles the left edge of the screen then
10059 * moving it away from the edge or disabling it often
10060 * results in a pipe underrun, and often that can lead to
10061 * dead pipe (constant underrun reported, and it scans
10062 * out just a solid color). To recover from that, the
10063 * display power well must be turned off and on again.
10064 * Refuse the put the cursor into that compromised position.
10065 */
10066 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
10067 plane_state->base.visible && plane_state->base.crtc_x < 0) {
10068 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
10069 return -EINVAL;
10070 }
10071
10072 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
10073
10074 return 0;
10075}
10076
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010077static void i9xx_update_cursor(struct intel_plane *plane,
10078 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010079 const struct intel_plane_state *plane_state)
10080{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030010081 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10082 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +030010083 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010084 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010085
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010086 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +020010087 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010088
Ville Syrjälä024faac2017-03-27 21:55:42 +030010089 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
10090 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
10091
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010092 base = intel_cursor_base(plane_state);
10093 pos = intel_cursor_position(plane_state);
10094 }
10095
10096 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
10097
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010098 /*
10099 * On some platforms writing CURCNTR first will also
10100 * cause CURPOS to be armed by the CURBASE write.
10101 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä83234d12018-11-14 23:07:17 +020010102 * arm itself. Thus we always update CURCNTR before
10103 * CURPOS.
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010104 *
10105 * On other platforms CURPOS always requires the
10106 * CURBASE write to arm the update. Additonally
10107 * a write to any of the cursor register will cancel
10108 * an already armed cursor update. Thus leaving out
10109 * the CURBASE write after CURPOS could lead to a
10110 * cursor that doesn't appear to move, or even change
10111 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010112 *
Ville Syrjälä83234d12018-11-14 23:07:17 +020010113 * The other registers are armed by by the CURBASE write
10114 * except when the plane is getting enabled at which time
10115 * the CURCNTR write arms the update.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010116 */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020010117
10118 if (INTEL_GEN(dev_priv) >= 9)
10119 skl_write_cursor_wm(plane, crtc_state);
10120
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010121 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +030010122 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010123 plane->cursor.cntl != cntl) {
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010124 if (HAS_CUR_FBC(dev_priv))
10125 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
Ville Syrjälä83234d12018-11-14 23:07:17 +020010126 I915_WRITE_FW(CURCNTR(pipe), cntl);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010127 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +030010128 I915_WRITE_FW(CURBASE(pipe), base);
10129
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010130 plane->cursor.base = base;
10131 plane->cursor.size = fbc_ctl;
10132 plane->cursor.cntl = cntl;
10133 } else {
10134 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010135 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010136 }
10137
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010138 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010139}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010140
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010141static void i9xx_disable_cursor(struct intel_plane *plane,
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010142 const struct intel_crtc_state *crtc_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010143{
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020010144 i9xx_update_cursor(plane, crtc_state, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010145}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010146
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010147static bool i9xx_cursor_get_hw_state(struct intel_plane *plane,
10148 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010149{
10150 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10151 enum intel_display_power_domain power_domain;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010152 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010153 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010154
10155 /*
10156 * Not 100% correct for planes that can move between pipes,
10157 * but that's only the case for gen2-3 which don't have any
10158 * display power wells.
10159 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010160 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010161 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10162 return false;
10163
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010164 val = I915_READ(CURCNTR(plane->pipe));
10165
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010166 ret = val & MCURSOR_MODE;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010167
10168 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
10169 *pipe = plane->pipe;
10170 else
10171 *pipe = (val & MCURSOR_PIPE_SELECT_MASK) >>
10172 MCURSOR_PIPE_SELECT_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010173
10174 intel_display_power_put(dev_priv, power_domain);
10175
10176 return ret;
10177}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010178
Jesse Barnes79e53942008-11-07 14:24:08 -080010179/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010180static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010181 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10182 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10183};
10184
Daniel Vettera8bb6812014-02-10 18:00:39 +010010185struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +000010186intel_framebuffer_create(struct drm_i915_gem_object *obj,
10187 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +010010188{
10189 struct intel_framebuffer *intel_fb;
10190 int ret;
10191
10192 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010193 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010194 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010195
Chris Wilson24dbf512017-02-15 10:59:18 +000010196 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010197 if (ret)
10198 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010199
10200 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010201
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010202err:
10203 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010204 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010205}
10206
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010207static int intel_modeset_disable_planes(struct drm_atomic_state *state,
10208 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +010010209{
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010210 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010211 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010212 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010213
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010214 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010215 if (ret)
10216 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010217
10218 for_each_new_plane_in_state(state, plane, plane_state, i) {
10219 if (plane_state->crtc != crtc)
10220 continue;
10221
10222 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
10223 if (ret)
10224 return ret;
10225
10226 drm_atomic_set_fb_for_plane(plane_state, NULL);
10227 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010228
10229 return 0;
10230}
10231
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010232int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010233 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010234 struct intel_load_detect_pipe *old,
10235 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010236{
10237 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010238 struct intel_encoder *intel_encoder =
10239 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010240 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010241 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010242 struct drm_crtc *crtc = NULL;
10243 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010244 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -050010245 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010246 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010247 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010248 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010249 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010250
Chris Wilsond2dff872011-04-19 08:36:26 +010010251 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010252 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010253 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010254
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010255 old->restore_state = NULL;
10256
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010257 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010258
Jesse Barnes79e53942008-11-07 14:24:08 -080010259 /*
10260 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010261 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010262 * - if the connector already has an assigned crtc, use it (but make
10263 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010264 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010265 * - try to find the first unused crtc that can drive this connector,
10266 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010267 */
10268
10269 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010270 if (connector->state->crtc) {
10271 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010272
Rob Clark51fd3712013-11-19 12:10:12 -050010273 ret = drm_modeset_lock(&crtc->mutex, ctx);
10274 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010275 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010276
10277 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010278 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010279 }
10280
10281 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010282 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010283 i++;
10284 if (!(encoder->possible_crtcs & (1 << i)))
10285 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010286
10287 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10288 if (ret)
10289 goto fail;
10290
10291 if (possible_crtc->state->enable) {
10292 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010293 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010294 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010295
10296 crtc = possible_crtc;
10297 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010298 }
10299
10300 /*
10301 * If we didn't find an unused CRTC, don't use any.
10302 */
10303 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010304 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010305 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010306 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010307 }
10308
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010309found:
10310 intel_crtc = to_intel_crtc(crtc);
10311
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010312 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010313 restore_state = drm_atomic_state_alloc(dev);
10314 if (!state || !restore_state) {
10315 ret = -ENOMEM;
10316 goto fail;
10317 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010318
10319 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010320 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010321
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010322 connector_state = drm_atomic_get_connector_state(state, connector);
10323 if (IS_ERR(connector_state)) {
10324 ret = PTR_ERR(connector_state);
10325 goto fail;
10326 }
10327
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010328 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10329 if (ret)
10330 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010331
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010332 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10333 if (IS_ERR(crtc_state)) {
10334 ret = PTR_ERR(crtc_state);
10335 goto fail;
10336 }
10337
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010338 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010339
Chris Wilson64927112011-04-20 07:25:26 +010010340 if (!mode)
10341 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010342
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010343 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010344 if (ret)
10345 goto fail;
10346
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010347 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010348 if (ret)
10349 goto fail;
10350
10351 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10352 if (!ret)
10353 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +020010354 if (!ret)
10355 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010356 if (ret) {
10357 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10358 goto fail;
10359 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010360
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010361 ret = drm_atomic_commit(state);
10362 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010363 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010364 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010365 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010366
10367 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010368 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010369
Jesse Barnes79e53942008-11-07 14:24:08 -080010370 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010371 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010372 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010373
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010374fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010375 if (state) {
10376 drm_atomic_state_put(state);
10377 state = NULL;
10378 }
10379 if (restore_state) {
10380 drm_atomic_state_put(restore_state);
10381 restore_state = NULL;
10382 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010383
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010384 if (ret == -EDEADLK)
10385 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010386
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010387 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010388}
10389
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010390void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010393{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010394 struct intel_encoder *intel_encoder =
10395 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010396 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010397 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010398 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010399
Chris Wilsond2dff872011-04-19 08:36:26 +010010400 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010401 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010402 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010403
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010404 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010405 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010406
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010407 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010408 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010409 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010410 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010411}
10412
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010413static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010414 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010415{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010416 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010417 u32 dpll = pipe_config->dpll_hw_state.dpll;
10418
10419 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010420 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010421 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010422 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010423 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010424 return 96000;
10425 else
10426 return 48000;
10427}
10428
Jesse Barnes79e53942008-11-07 14:24:08 -080010429/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010430static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010431 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010432{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010433 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010434 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010435 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010436 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010437 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010438 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010439 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010440 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010441
10442 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010443 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010444 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010445 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010446
10447 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010448 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010449 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10450 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010451 } else {
10452 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10453 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10454 }
10455
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010456 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010457 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010458 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10459 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010460 else
10461 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010462 DPLL_FPA01_P1_POST_DIV_SHIFT);
10463
10464 switch (dpll & DPLL_MODE_MASK) {
10465 case DPLLB_MODE_DAC_SERIAL:
10466 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10467 5 : 10;
10468 break;
10469 case DPLLB_MODE_LVDS:
10470 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10471 7 : 14;
10472 break;
10473 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010474 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010475 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010476 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477 }
10478
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010479 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010480 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010481 else
Imre Deakdccbea32015-06-22 23:35:51 +030010482 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010483 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010484 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010485 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010486
10487 if (is_lvds) {
10488 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10489 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010490
10491 if (lvds & LVDS_CLKB_POWER_UP)
10492 clock.p2 = 7;
10493 else
10494 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010495 } else {
10496 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10497 clock.p1 = 2;
10498 else {
10499 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10500 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10501 }
10502 if (dpll & PLL_P2_DIVIDE_BY_4)
10503 clock.p2 = 4;
10504 else
10505 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010506 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010507
Imre Deakdccbea32015-06-22 23:35:51 +030010508 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010509 }
10510
Ville Syrjälä18442d02013-09-13 16:00:08 +030010511 /*
10512 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010513 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010514 * encoder's get_config() function.
10515 */
Imre Deakdccbea32015-06-22 23:35:51 +030010516 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010517}
10518
Ville Syrjälä6878da02013-09-13 15:59:11 +030010519int intel_dotclock_calculate(int link_freq,
10520 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010521{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010522 /*
10523 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010524 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010525 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010526 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010527 *
10528 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010529 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010530 */
10531
Ville Syrjälä6878da02013-09-13 15:59:11 +030010532 if (!m_n->link_n)
10533 return 0;
10534
Chris Wilson31236982017-09-13 11:51:53 +010010535 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010536}
10537
Ville Syrjälä18442d02013-09-13 16:00:08 +030010538static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010539 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010540{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010541 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010542
10543 /* read out port_clock from the DPLL */
10544 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010545
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010546 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010547 * In case there is an active pipe without active ports,
10548 * we may need some idea for the dotclock anyway.
10549 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010550 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010551 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010552 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010553 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010554}
10555
Ville Syrjäläde330812017-10-09 19:19:50 +030010556/* Returns the currently programmed mode of the given encoder. */
10557struct drm_display_mode *
10558intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010559{
Ville Syrjäläde330812017-10-09 19:19:50 +030010560 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10561 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010563 struct intel_crtc *crtc;
10564 enum pipe pipe;
10565
10566 if (!encoder->get_hw_state(encoder, &pipe))
10567 return NULL;
10568
10569 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010570
10571 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10572 if (!mode)
10573 return NULL;
10574
Ville Syrjäläde330812017-10-09 19:19:50 +030010575 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10576 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010577 kfree(mode);
10578 return NULL;
10579 }
10580
Ville Syrjäläde330812017-10-09 19:19:50 +030010581 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010582
Ville Syrjäläde330812017-10-09 19:19:50 +030010583 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10584 kfree(crtc_state);
10585 kfree(mode);
10586 return NULL;
10587 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010588
Ville Syrjäläde330812017-10-09 19:19:50 +030010589 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010590
Ville Syrjäläde330812017-10-09 19:19:50 +030010591 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010592
Ville Syrjäläde330812017-10-09 19:19:50 +030010593 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010594
Jesse Barnes79e53942008-11-07 14:24:08 -080010595 return mode;
10596}
10597
10598static void intel_crtc_destroy(struct drm_crtc *crtc)
10599{
10600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10601
10602 drm_crtc_cleanup(crtc);
10603 kfree(intel_crtc);
10604}
10605
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010606/**
10607 * intel_wm_need_update - Check whether watermarks need updating
10608 * @plane: drm plane
10609 * @state: new plane state
10610 *
10611 * Check current plane state versus the new one to determine whether
10612 * watermarks need to be recalculated.
10613 *
10614 * Returns true or false.
10615 */
10616static bool intel_wm_need_update(struct drm_plane *plane,
10617 struct drm_plane_state *state)
10618{
Matt Roperd21fbe82015-09-24 15:53:12 -070010619 struct intel_plane_state *new = to_intel_plane_state(state);
10620 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10621
10622 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010623 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010624 return true;
10625
10626 if (!cur->base.fb || !new->base.fb)
10627 return false;
10628
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010629 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010630 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010631 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10632 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10633 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10634 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010635 return true;
10636
10637 return false;
10638}
10639
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010640static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010641{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010642 int src_w = drm_rect_width(&state->base.src) >> 16;
10643 int src_h = drm_rect_height(&state->base.src) >> 16;
10644 int dst_w = drm_rect_width(&state->base.dst);
10645 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010646
10647 return (src_w != dst_w || src_h != dst_h);
10648}
10649
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010650int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10651 struct drm_crtc_state *crtc_state,
10652 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010653 struct drm_plane_state *plane_state)
10654{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010655 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010656 struct drm_crtc *crtc = crtc_state->crtc;
10657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010658 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010659 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010660 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010661 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010662 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010663 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010664 bool turn_off, turn_on, visible, was_visible;
10665 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010666 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010667
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010668 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010669 ret = skl_update_scaler_plane(
10670 to_intel_crtc_state(crtc_state),
10671 to_intel_plane_state(plane_state));
10672 if (ret)
10673 return ret;
10674 }
10675
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010676 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010677 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010678
10679 if (!was_crtc_enabled && WARN_ON(was_visible))
10680 was_visible = false;
10681
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010682 /*
10683 * Visibility is calculated as if the crtc was on, but
10684 * after scaler setup everything depends on it being off
10685 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010686 *
10687 * FIXME this is wrong for watermarks. Watermarks should also
10688 * be computed as if the pipe would be active. Perhaps move
10689 * per-plane wm computation to the .check_plane() hook, and
10690 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010691 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010692 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010693 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010694 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10695 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010696
10697 if (!was_visible && !visible)
10698 return 0;
10699
Maarten Lankhorste8861672016-02-24 11:24:26 +010010700 if (fb != old_plane_state->base.fb)
10701 pipe_config->fb_changed = true;
10702
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010703 turn_off = was_visible && (!visible || mode_changed);
10704 turn_on = visible && (!was_visible || mode_changed);
10705
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010706 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010707 intel_crtc->base.base.id, intel_crtc->base.name,
10708 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010709 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010710
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010711 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010712 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010713 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010714 turn_off, turn_on, mode_changed);
10715
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010716 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010717 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010718 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010719
10720 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010721 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010722 pipe_config->disable_cxsr = true;
10723 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010724 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010725 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010726
Ville Syrjälä852eb002015-06-24 22:00:07 +030010727 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010728 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010729 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010730 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010731 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010732 /* FIXME bollocks */
10733 pipe_config->update_wm_pre = true;
10734 pipe_config->update_wm_post = true;
10735 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010736 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010737
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010738 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010739 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010740
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010741 /*
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010742 * ILK/SNB DVSACNTR/Sprite Enable
10743 * IVB SPR_CTL/Sprite Enable
10744 * "When in Self Refresh Big FIFO mode, a write to enable the
10745 * plane will be internally buffered and delayed while Big FIFO
10746 * mode is exiting."
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010747 *
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010748 * Which means that enabling the sprite can take an extra frame
10749 * when we start in big FIFO mode (LP1+). Thus we need to drop
10750 * down to LP0 and wait for vblank in order to make sure the
10751 * sprite gets enabled on the next vblank after the register write.
10752 * Doing otherwise would risk enabling the sprite one frame after
10753 * we've already signalled flip completion. We can resume LP1+
10754 * once the sprite has been enabled.
10755 *
10756 *
10757 * WaCxSRDisabledForSpriteScaling:ivb
10758 * IVB SPR_SCALE/Scaling Enable
10759 * "Low Power watermarks must be disabled for at least one
10760 * frame before enabling sprite scaling, and kept disabled
10761 * until sprite scaling is disabled."
10762 *
10763 * ILK/SNB DVSASCALE/Scaling Enable
10764 * "When in Self Refresh Big FIFO mode, scaling enable will be
10765 * masked off while Big FIFO mode is exiting."
10766 *
10767 * Despite the w/a only being listed for IVB we assume that
10768 * the ILK/SNB note has similar ramifications, hence we apply
10769 * the w/a on all three platforms.
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010770 */
Ville Syrjälä8e7a4422018-10-04 15:15:27 +030010771 if (plane->id == PLANE_SPRITE0 &&
10772 (IS_GEN5(dev_priv) || IS_GEN6(dev_priv) ||
10773 IS_IVYBRIDGE(dev_priv)) &&
10774 (turn_on || (!needs_scaling(old_plane_state) &&
10775 needs_scaling(to_intel_plane_state(plane_state)))))
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010776 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010777
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010778 return 0;
10779}
10780
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010781static bool encoders_cloneable(const struct intel_encoder *a,
10782 const struct intel_encoder *b)
10783{
10784 /* masks could be asymmetric, so check both ways */
10785 return a == b || (a->cloneable & (1 << b->type) &&
10786 b->cloneable & (1 << a->type));
10787}
10788
10789static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10790 struct intel_crtc *crtc,
10791 struct intel_encoder *encoder)
10792{
10793 struct intel_encoder *source_encoder;
10794 struct drm_connector *connector;
10795 struct drm_connector_state *connector_state;
10796 int i;
10797
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010798 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010799 if (connector_state->crtc != &crtc->base)
10800 continue;
10801
10802 source_encoder =
10803 to_intel_encoder(connector_state->best_encoder);
10804 if (!encoders_cloneable(encoder, source_encoder))
10805 return false;
10806 }
10807
10808 return true;
10809}
10810
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020010811static int icl_add_linked_planes(struct intel_atomic_state *state)
10812{
10813 struct intel_plane *plane, *linked;
10814 struct intel_plane_state *plane_state, *linked_plane_state;
10815 int i;
10816
10817 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
10818 linked = plane_state->linked_plane;
10819
10820 if (!linked)
10821 continue;
10822
10823 linked_plane_state = intel_atomic_get_plane_state(state, linked);
10824 if (IS_ERR(linked_plane_state))
10825 return PTR_ERR(linked_plane_state);
10826
10827 WARN_ON(linked_plane_state->linked_plane != plane);
10828 WARN_ON(linked_plane_state->slave == plane_state->slave);
10829 }
10830
10831 return 0;
10832}
10833
10834static int icl_check_nv12_planes(struct intel_crtc_state *crtc_state)
10835{
10836 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
10837 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10838 struct intel_atomic_state *state = to_intel_atomic_state(crtc_state->base.state);
10839 struct intel_plane *plane, *linked;
10840 struct intel_plane_state *plane_state;
10841 int i;
10842
10843 if (INTEL_GEN(dev_priv) < 11)
10844 return 0;
10845
10846 /*
10847 * Destroy all old plane links and make the slave plane invisible
10848 * in the crtc_state->active_planes mask.
10849 */
10850 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
10851 if (plane->pipe != crtc->pipe || !plane_state->linked_plane)
10852 continue;
10853
10854 plane_state->linked_plane = NULL;
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020010855 if (plane_state->slave && !plane_state->base.visible) {
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020010856 crtc_state->active_planes &= ~BIT(plane->id);
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020010857 crtc_state->update_planes |= BIT(plane->id);
10858 }
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020010859
10860 plane_state->slave = false;
10861 }
10862
10863 if (!crtc_state->nv12_planes)
10864 return 0;
10865
10866 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
10867 struct intel_plane_state *linked_state = NULL;
10868
10869 if (plane->pipe != crtc->pipe ||
10870 !(crtc_state->nv12_planes & BIT(plane->id)))
10871 continue;
10872
10873 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, linked) {
10874 if (!icl_is_nv12_y_plane(linked->id))
10875 continue;
10876
10877 if (crtc_state->active_planes & BIT(linked->id))
10878 continue;
10879
10880 linked_state = intel_atomic_get_plane_state(state, linked);
10881 if (IS_ERR(linked_state))
10882 return PTR_ERR(linked_state);
10883
10884 break;
10885 }
10886
10887 if (!linked_state) {
10888 DRM_DEBUG_KMS("Need %d free Y planes for NV12\n",
10889 hweight8(crtc_state->nv12_planes));
10890
10891 return -EINVAL;
10892 }
10893
10894 plane_state->linked_plane = linked;
10895
10896 linked_state->slave = true;
10897 linked_state->linked_plane = plane;
10898 crtc_state->active_planes |= BIT(linked->id);
Ville Syrjäläafbd8a72018-11-27 18:37:42 +020010899 crtc_state->update_planes |= BIT(linked->id);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020010900 DRM_DEBUG_KMS("Using %s as Y plane for %s\n", linked->base.name, plane->base.name);
10901 }
10902
10903 return 0;
10904}
10905
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010906static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10907 struct drm_crtc_state *crtc_state)
10908{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010909 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010910 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010912 struct intel_crtc_state *pipe_config =
10913 to_intel_crtc_state(crtc_state);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010914 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010915 bool mode_changed = needs_modeset(crtc_state);
10916
Ville Syrjälä852eb002015-06-24 22:00:07 +030010917 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010918 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010919
Maarten Lankhorstad421372015-06-15 12:33:42 +020010920 if (mode_changed && crtc_state->enable &&
10921 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010922 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010923 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10924 pipe_config);
10925 if (ret)
10926 return ret;
10927 }
10928
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010929 if (crtc_state->color_mgmt_changed) {
10930 ret = intel_color_check(crtc, crtc_state);
10931 if (ret)
10932 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010933
10934 /*
10935 * Changing color management on Intel hardware is
10936 * handled as part of planes update.
10937 */
10938 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010939 }
10940
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010941 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010942 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010943 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010944 if (ret) {
10945 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010946 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010947 }
10948 }
10949
Ville Syrjäläf255c622018-11-08 17:10:13 +020010950 if (dev_priv->display.compute_intermediate_wm) {
Matt Ropered4a6a72016-02-23 17:20:13 -080010951 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10952 return 0;
10953
10954 /*
10955 * Calculate 'intermediate' watermarks that satisfy both the
10956 * old state and the new state. We can program these
10957 * immediately.
10958 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010959 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010960 intel_crtc,
10961 pipe_config);
10962 if (ret) {
10963 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10964 return ret;
10965 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070010966 }
10967
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010968 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010969 if (mode_changed)
10970 ret = skl_update_scaler_crtc(pipe_config);
10971
10972 if (!ret)
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020010973 ret = icl_check_nv12_planes(pipe_config);
10974 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010975 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10976 pipe_config);
10977 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010978 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010979 pipe_config);
10980 }
10981
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010982 if (HAS_IPS(dev_priv))
10983 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10984
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010985 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010986}
10987
Jani Nikula65b38e02015-04-13 11:26:56 +030010988static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010989 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010990};
10991
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010992static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10993{
10994 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010995 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010996
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010997 drm_connector_list_iter_begin(dev, &conn_iter);
10998 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010999 if (connector->base.state->crtc)
Thomas Zimmermannef196b52018-06-18 13:01:50 +020011000 drm_connector_put(&connector->base);
Daniel Vetter8863dc72016-05-06 15:39:03 +020011001
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011002 if (connector->base.encoder) {
11003 connector->base.state->best_encoder =
11004 connector->base.encoder;
11005 connector->base.state->crtc =
11006 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011007
Thomas Zimmermannef196b52018-06-18 13:01:50 +020011008 drm_connector_get(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011009 } else {
11010 connector->base.state->best_encoder = NULL;
11011 connector->base.state->crtc = NULL;
11012 }
11013 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011014 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011015}
11016
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011017static int
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011018compute_sink_pipe_bpp(const struct drm_connector_state *conn_state,
11019 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011020{
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011021 struct drm_connector *connector = conn_state->connector;
11022 const struct drm_display_info *info = &connector->display_info;
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011023 int bpp;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011024
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011025 switch (conn_state->max_bpc) {
11026 case 6 ... 7:
11027 bpp = 6 * 3;
11028 break;
11029 case 8 ... 9:
11030 bpp = 8 * 3;
11031 break;
11032 case 10 ... 11:
11033 bpp = 10 * 3;
11034 break;
11035 case 12:
11036 bpp = 12 * 3;
11037 break;
11038 default:
11039 return -EINVAL;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011040 }
11041
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011042 if (bpp < pipe_config->pipe_bpp) {
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011043 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] Limiting display bpp to %d instead of "
11044 "EDID bpp %d, requested bpp %d, max platform bpp %d\n",
11045 connector->base.id, connector->name,
11046 bpp, 3 * info->bpc, 3 * conn_state->max_requested_bpc,
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011047 pipe_config->pipe_bpp);
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011048
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011049 pipe_config->pipe_bpp = bpp;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011050 }
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011051
Radhakrishna Sripadaf1a12172018-10-22 18:44:00 -070011052 return 0;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011053}
11054
11055static int
11056compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011057 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011058{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011059 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011060 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011061 struct drm_connector *connector;
11062 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011063 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011064
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011065 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11066 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011067 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011068 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011069 bpp = 12*3;
11070 else
11071 bpp = 8*3;
11072
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011073 pipe_config->pipe_bpp = bpp;
11074
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011075 /* Clamp display bpp to connector max bpp */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011076 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011077 int ret;
11078
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011079 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011080 continue;
11081
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011082 ret = compute_sink_pipe_bpp(connector_state, pipe_config);
11083 if (ret)
11084 return ret;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011085 }
11086
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011087 return 0;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011088}
11089
Daniel Vetter644db712013-09-19 14:53:58 +020011090static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11091{
11092 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11093 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011094 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011095 mode->crtc_hdisplay, mode->crtc_hsync_start,
11096 mode->crtc_hsync_end, mode->crtc_htotal,
11097 mode->crtc_vdisplay, mode->crtc_vsync_start,
11098 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11099}
11100
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011101static inline void
11102intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011103 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011104{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011105 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11106 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011107 m_n->gmch_m, m_n->gmch_n,
11108 m_n->link_m, m_n->link_n, m_n->tu);
11109}
11110
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011111#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
11112
11113static const char * const output_type_str[] = {
11114 OUTPUT_TYPE(UNUSED),
11115 OUTPUT_TYPE(ANALOG),
11116 OUTPUT_TYPE(DVO),
11117 OUTPUT_TYPE(SDVO),
11118 OUTPUT_TYPE(LVDS),
11119 OUTPUT_TYPE(TVOUT),
11120 OUTPUT_TYPE(HDMI),
11121 OUTPUT_TYPE(DP),
11122 OUTPUT_TYPE(EDP),
11123 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011124 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011125 OUTPUT_TYPE(DP_MST),
11126};
11127
11128#undef OUTPUT_TYPE
11129
11130static void snprintf_output_types(char *buf, size_t len,
11131 unsigned int output_types)
11132{
11133 char *str = buf;
11134 int i;
11135
11136 str[0] = '\0';
11137
11138 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
11139 int r;
11140
11141 if ((output_types & BIT(i)) == 0)
11142 continue;
11143
11144 r = snprintf(str, len, "%s%s",
11145 str != buf ? "," : "", output_type_str[i]);
11146 if (r >= len)
11147 break;
11148 str += r;
11149 len -= r;
11150
11151 output_types &= ~BIT(i);
11152 }
11153
11154 WARN_ON_ONCE(output_types != 0);
11155}
11156
Shashank Sharmad9facae2018-10-12 11:53:07 +053011157static const char * const output_format_str[] = {
11158 [INTEL_OUTPUT_FORMAT_INVALID] = "Invalid",
11159 [INTEL_OUTPUT_FORMAT_RGB] = "RGB",
Shashank Sharma33b7f3e2018-10-12 11:53:08 +053011160 [INTEL_OUTPUT_FORMAT_YCBCR420] = "YCBCR4:2:0",
Shashank Sharma8c79f842018-10-12 11:53:09 +053011161 [INTEL_OUTPUT_FORMAT_YCBCR444] = "YCBCR4:4:4",
Shashank Sharmad9facae2018-10-12 11:53:07 +053011162};
11163
11164static const char *output_formats(enum intel_output_format format)
11165{
Shashank Sharma33b7f3e2018-10-12 11:53:08 +053011166 if (format >= ARRAY_SIZE(output_format_str))
Shashank Sharmad9facae2018-10-12 11:53:07 +053011167 format = INTEL_OUTPUT_FORMAT_INVALID;
11168 return output_format_str[format];
11169}
11170
Daniel Vetterc0b03412013-05-28 12:05:54 +020011171static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011172 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011173 const char *context)
11174{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011175 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011176 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011177 struct drm_plane *plane;
11178 struct intel_plane *intel_plane;
11179 struct intel_plane_state *state;
11180 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011181 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011182
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011183 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11184 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011185
Ville Syrjälä40b2be42017-10-10 15:11:59 +030011186 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
11187 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
11188 buf, pipe_config->output_types);
11189
Shashank Sharmad9facae2018-10-12 11:53:07 +053011190 DRM_DEBUG_KMS("output format: %s\n",
11191 output_formats(pipe_config->output_format));
11192
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011193 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11194 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011195 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011196
11197 if (pipe_config->has_pch_encoder)
11198 intel_dump_m_n_config(pipe_config, "fdi",
11199 pipe_config->fdi_lanes,
11200 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011201
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011202 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011203 intel_dump_m_n_config(pipe_config, "dp m_n",
11204 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011205 if (pipe_config->has_drrs)
11206 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11207 pipe_config->lane_count,
11208 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011209 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011210
Daniel Vetter55072d12014-11-20 16:10:28 +010011211 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011212 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011213
Daniel Vetterc0b03412013-05-28 12:05:54 +020011214 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011215 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011216 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011217 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11218 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011219 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011220 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011221 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11222 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011223
11224 if (INTEL_GEN(dev_priv) >= 9)
11225 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11226 crtc->num_scalers,
11227 pipe_config->scaler_state.scaler_users,
11228 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011229
11230 if (HAS_GMCH_DISPLAY(dev_priv))
11231 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11232 pipe_config->gmch_pfit.control,
11233 pipe_config->gmch_pfit.pgm_ratios,
11234 pipe_config->gmch_pfit.lvds_border_bits);
11235 else
11236 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11237 pipe_config->pch_pfit.pos,
11238 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011239 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011240
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011241 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11242 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011243
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011244 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011245
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011246 DRM_DEBUG_KMS("planes on this crtc\n");
11247 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011248 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011249 intel_plane = to_intel_plane(plane);
11250 if (intel_plane->pipe != crtc->pipe)
11251 continue;
11252
11253 state = to_intel_plane_state(plane->state);
11254 fb = state->base.fb;
11255 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011256 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11257 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011258 continue;
11259 }
11260
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011261 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11262 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011263 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011264 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011265 if (INTEL_GEN(dev_priv) >= 9)
11266 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11267 state->scaler_id,
11268 state->base.src.x1 >> 16,
11269 state->base.src.y1 >> 16,
11270 drm_rect_width(&state->base.src) >> 16,
11271 drm_rect_height(&state->base.src) >> 16,
11272 state->base.dst.x1, state->base.dst.y1,
11273 drm_rect_width(&state->base.dst),
11274 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011275 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011276}
11277
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011278static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011279{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011280 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011281 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011282 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011283 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011284 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011285 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011286
11287 /*
11288 * Walk the connector list instead of the encoder
11289 * list to detect the problem on ddi platforms
11290 * where there's just one encoder per digital port.
11291 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011292 drm_connector_list_iter_begin(dev, &conn_iter);
11293 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011294 struct drm_connector_state *connector_state;
11295 struct intel_encoder *encoder;
11296
Maarten Lankhorst8b694492018-04-09 14:46:55 +020011297 connector_state = drm_atomic_get_new_connector_state(state, connector);
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011298 if (!connector_state)
11299 connector_state = connector->state;
11300
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011301 if (!connector_state->best_encoder)
11302 continue;
11303
11304 encoder = to_intel_encoder(connector_state->best_encoder);
11305
11306 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011307
11308 switch (encoder->type) {
11309 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011310 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011311 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011312 break;
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -050011313 /* else: fall through */
Ville Syrjäläcca05022016-06-22 21:57:06 +030011314 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011315 case INTEL_OUTPUT_HDMI:
11316 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011317 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011318
11319 /* the same port mustn't appear more than once */
11320 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011321 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011322
11323 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011324 break;
11325 case INTEL_OUTPUT_DP_MST:
11326 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011327 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011328 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011329 default:
11330 break;
11331 }
11332 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011333 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011334
Ville Syrjälä477321e2016-07-28 17:50:40 +030011335 /* can't mix MST and SST/HDMI on the same port */
11336 if (used_ports & used_mst_ports)
11337 return false;
11338
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011339 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011340}
11341
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011342static void
11343clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11344{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011345 struct drm_i915_private *dev_priv =
11346 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011347 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011348 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011349 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011350 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011351 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011352
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011353 /* FIXME: before the switch to atomic started, a new pipe_config was
11354 * kzalloc'd. Code that depends on any field being zero should be
11355 * fixed, so that the crtc_state can be safely duplicated. For now,
11356 * only fields that are know to not cause problems are preserved. */
11357
Chandra Konduru663a3642015-04-07 15:28:41 -070011358 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011359 shared_dpll = crtc_state->shared_dpll;
11360 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011361 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011362 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011363 if (IS_G4X(dev_priv) ||
11364 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011365 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011366
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011367 /* Keep base drm_crtc_state intact, only clear our extended struct */
11368 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11369 memset(&crtc_state->base + 1, 0,
11370 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011371
Chandra Konduru663a3642015-04-07 15:28:41 -070011372 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011373 crtc_state->shared_dpll = shared_dpll;
11374 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011375 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011376 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011377 if (IS_G4X(dev_priv) ||
11378 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011379 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011380}
11381
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011382static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011383intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011384 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011385{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011386 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011387 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011388 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011389 struct drm_connector_state *connector_state;
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011390 int base_bpp, ret;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011391 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011392 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011393
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011394 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011395
Daniel Vettere143a212013-07-04 12:01:15 +020011396 pipe_config->cpu_transcoder =
11397 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011398
Imre Deak2960bc92013-07-30 13:36:32 +030011399 /*
11400 * Sanitize sync polarity flags based on requested ones. If neither
11401 * positive or negative polarity is requested, treat this as meaning
11402 * negative polarity.
11403 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011404 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011405 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011406 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011407
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011408 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011409 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011410 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011411
Ville Syrjäläbcce8d82018-11-07 23:35:22 +020011412 ret = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11413 pipe_config);
11414 if (ret)
11415 return ret;
11416
11417 base_bpp = pipe_config->pipe_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011418
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011419 /*
11420 * Determine the real pipe dimensions. Note that stereo modes can
11421 * increase the actual pipe size due to the frame doubling and
11422 * insertion of additional space for blanks between the frame. This
11423 * is stored in the crtc timings. We use the requested mode to do this
11424 * computation to clearly distinguish it from the adjusted mode, which
11425 * can be changed by the connectors in the below retry loop.
11426 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011427 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011428 &pipe_config->pipe_src_w,
11429 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011430
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011431 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011432 if (connector_state->crtc != crtc)
11433 continue;
11434
11435 encoder = to_intel_encoder(connector_state->best_encoder);
11436
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011437 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11438 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011439 return -EINVAL;
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011440 }
11441
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011442 /*
11443 * Determine output_types before calling the .compute_config()
11444 * hooks so that the hooks can use this information safely.
11445 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011446 if (encoder->compute_output_type)
11447 pipe_config->output_types |=
11448 BIT(encoder->compute_output_type(encoder, pipe_config,
11449 connector_state));
11450 else
11451 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011452 }
11453
Daniel Vettere29c22c2013-02-21 00:00:16 +010011454encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011455 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011456 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011457 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011458
Daniel Vetter135c81b2013-07-21 21:37:09 +020011459 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011460 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11461 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011462
Daniel Vetter7758a112012-07-08 19:40:39 +020011463 /* Pass our mode to the connectors and the CRTC to give them a chance to
11464 * adjust it according to limitations or connector properties, and also
11465 * a chance to reject the mode entirely.
11466 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011467 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011468 if (connector_state->crtc != crtc)
11469 continue;
11470
11471 encoder = to_intel_encoder(connector_state->best_encoder);
11472
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011473 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011474 DRM_DEBUG_KMS("Encoder config failure\n");
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011475 return -EINVAL;
Daniel Vetter7758a112012-07-08 19:40:39 +020011476 }
11477 }
11478
Daniel Vetterff9a6752013-06-01 17:16:21 +020011479 /* Set default port clock if not overwritten by the encoder. Needs to be
11480 * done afterwards in case the encoder adjusts the mode. */
11481 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011482 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011483 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011484
Daniel Vettera43f6e02013-06-07 23:10:32 +020011485 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +020011486 if (ret == -EDEADLK)
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011487 return ret;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011488 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011489 DRM_DEBUG_KMS("CRTC fixup failed\n");
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011490 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011491 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011492
11493 if (ret == RETRY) {
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011494 if (WARN(!retry, "loop in pipe configuration computation\n"))
11495 return -EINVAL;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011496
11497 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11498 retry = false;
11499 goto encoder_retry;
11500 }
11501
Daniel Vettere8fa4272015-08-12 11:43:34 +020011502 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011503 * only enable it on 6bpc panels and when its not a compliance
11504 * test requesting 6bpc video pattern.
11505 */
11506 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11507 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011508 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011509 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011510
Ville Syrjäläd26592c2018-11-07 23:35:21 +020011511 return 0;
Daniel Vetter7758a112012-07-08 19:40:39 +020011512}
11513
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011514static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011515{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011516 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011517
11518 if (clock1 == clock2)
11519 return true;
11520
11521 if (!clock1 || !clock2)
11522 return false;
11523
11524 diff = abs(clock1 - clock2);
11525
11526 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11527 return true;
11528
11529 return false;
11530}
11531
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011532static bool
11533intel_compare_m_n(unsigned int m, unsigned int n,
11534 unsigned int m2, unsigned int n2,
11535 bool exact)
11536{
11537 if (m == m2 && n == n2)
11538 return true;
11539
11540 if (exact || !m || !n || !m2 || !n2)
11541 return false;
11542
11543 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11544
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011545 if (n > n2) {
11546 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011547 m2 <<= 1;
11548 n2 <<= 1;
11549 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011550 } else if (n < n2) {
11551 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011552 m <<= 1;
11553 n <<= 1;
11554 }
11555 }
11556
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011557 if (n != n2)
11558 return false;
11559
11560 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011561}
11562
11563static bool
11564intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11565 struct intel_link_m_n *m2_n2,
11566 bool adjust)
11567{
11568 if (m_n->tu == m2_n2->tu &&
11569 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11570 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11571 intel_compare_m_n(m_n->link_m, m_n->link_n,
11572 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11573 if (adjust)
11574 *m2_n2 = *m_n;
11575
11576 return true;
11577 }
11578
11579 return false;
11580}
11581
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011582static void __printf(3, 4)
11583pipe_config_err(bool adjust, const char *name, const char *format, ...)
11584{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011585 struct va_format vaf;
11586 va_list args;
11587
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011588 va_start(args, format);
11589 vaf.fmt = format;
11590 vaf.va = &args;
11591
Joe Perches99a95482018-03-13 15:02:15 -070011592 if (adjust)
11593 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11594 else
11595 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011596
11597 va_end(args);
11598}
11599
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011600static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011601intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011602 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011603 struct intel_crtc_state *pipe_config,
11604 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011605{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011606 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011607 bool fixup_inherited = adjust &&
11608 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11609 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011610
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011611#define PIPE_CONF_CHECK_X(name) do { \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011612 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011613 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011614 "(expected 0x%08x, found 0x%08x)\n", \
11615 current_config->name, \
11616 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011617 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011618 } \
11619} while (0)
Daniel Vetter66e985c2013-06-05 13:34:20 +020011620
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011621#define PIPE_CONF_CHECK_I(name) do { \
Daniel Vetter08a24032013-04-19 11:25:34 +020011622 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011623 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011624 "(expected %i, found %i)\n", \
11625 current_config->name, \
11626 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011627 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011628 } \
11629} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011630
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011631#define PIPE_CONF_CHECK_BOOL(name) do { \
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011632 if (current_config->name != pipe_config->name) { \
11633 pipe_config_err(adjust, __stringify(name), \
11634 "(expected %s, found %s)\n", \
11635 yesno(current_config->name), \
11636 yesno(pipe_config->name)); \
11637 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011638 } \
11639} while (0)
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011640
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011641/*
11642 * Checks state where we only read out the enabling, but not the entire
11643 * state itself (like full infoframes or ELD for audio). These states
11644 * require a full modeset on bootup to fix up.
11645 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011646#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) do { \
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011647 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11648 PIPE_CONF_CHECK_BOOL(name); \
11649 } else { \
11650 pipe_config_err(adjust, __stringify(name), \
11651 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11652 yesno(current_config->name), \
11653 yesno(pipe_config->name)); \
11654 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011655 } \
11656} while (0)
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011657
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011658#define PIPE_CONF_CHECK_P(name) do { \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011659 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011660 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011661 "(expected %p, found %p)\n", \
11662 current_config->name, \
11663 pipe_config->name); \
11664 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011665 } \
11666} while (0)
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011667
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011668#define PIPE_CONF_CHECK_M_N(name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011669 if (!intel_compare_link_m_n(&current_config->name, \
11670 &pipe_config->name,\
11671 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011672 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011673 "(expected tu %i gmch %i/%i link %i/%i, " \
11674 "found tu %i, gmch %i/%i link %i/%i)\n", \
11675 current_config->name.tu, \
11676 current_config->name.gmch_m, \
11677 current_config->name.gmch_n, \
11678 current_config->name.link_m, \
11679 current_config->name.link_n, \
11680 pipe_config->name.tu, \
11681 pipe_config->name.gmch_m, \
11682 pipe_config->name.gmch_n, \
11683 pipe_config->name.link_m, \
11684 pipe_config->name.link_n); \
11685 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011686 } \
11687} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011688
Daniel Vetter55c561a2016-03-30 11:34:36 +020011689/* This is required for BDW+ where there is only one set of registers for
11690 * switching between high and low RR.
11691 * This macro can be used whenever a comparison has to be made between one
11692 * hw state and multiple sw state variables.
11693 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011694#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011695 if (!intel_compare_link_m_n(&current_config->name, \
11696 &pipe_config->name, adjust) && \
11697 !intel_compare_link_m_n(&current_config->alt_name, \
11698 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011699 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011700 "(expected tu %i gmch %i/%i link %i/%i, " \
11701 "or tu %i gmch %i/%i link %i/%i, " \
11702 "found tu %i, gmch %i/%i link %i/%i)\n", \
11703 current_config->name.tu, \
11704 current_config->name.gmch_m, \
11705 current_config->name.gmch_n, \
11706 current_config->name.link_m, \
11707 current_config->name.link_n, \
11708 current_config->alt_name.tu, \
11709 current_config->alt_name.gmch_m, \
11710 current_config->alt_name.gmch_n, \
11711 current_config->alt_name.link_m, \
11712 current_config->alt_name.link_n, \
11713 pipe_config->name.tu, \
11714 pipe_config->name.gmch_m, \
11715 pipe_config->name.gmch_n, \
11716 pipe_config->name.link_m, \
11717 pipe_config->name.link_n); \
11718 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011719 } \
11720} while (0)
Daniel Vetter88adfff2013-03-28 10:42:01 +010011721
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011722#define PIPE_CONF_CHECK_FLAGS(name, mask) do { \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011723 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011724 pipe_config_err(adjust, __stringify(name), \
11725 "(%x) (expected %i, found %i)\n", \
11726 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011727 current_config->name & (mask), \
11728 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011729 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011730 } \
11731} while (0)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011732
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011733#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) do { \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011734 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011735 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011736 "(expected %i, found %i)\n", \
11737 current_config->name, \
11738 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011739 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011740 } \
11741} while (0)
Ville Syrjälä5e550652013-09-06 23:29:07 +030011742
Daniel Vetterbb760062013-06-06 14:55:52 +020011743#define PIPE_CONF_QUIRK(quirk) \
11744 ((current_config->quirks | pipe_config->quirks) & (quirk))
11745
Daniel Vettereccb1402013-05-22 00:50:22 +020011746 PIPE_CONF_CHECK_I(cpu_transcoder);
11747
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011748 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011749 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011750 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011751
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011752 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011753 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011754
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011755 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011756 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011757
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011758 if (current_config->has_drrs)
11759 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11760 } else
11761 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011762
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011763 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011764
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011765 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11766 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11767 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11768 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11769 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11770 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011771
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011772 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11773 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11774 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11775 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11776 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11777 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011778
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011779 PIPE_CONF_CHECK_I(pixel_multiplier);
Shashank Sharmad9facae2018-10-12 11:53:07 +053011780 PIPE_CONF_CHECK_I(output_format);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011781 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011782 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011783 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011784 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011785
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011786 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11787 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011788 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011789
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011790 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011791
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011792 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011793 DRM_MODE_FLAG_INTERLACE);
11794
Daniel Vetterbb760062013-06-06 14:55:52 +020011795 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011796 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011797 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011798 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011799 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011800 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011801 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011802 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011803 DRM_MODE_FLAG_NVSYNC);
11804 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011805
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011806 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011807 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011808 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011809 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011810 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011811
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011812 if (!adjust) {
11813 PIPE_CONF_CHECK_I(pipe_src_w);
11814 PIPE_CONF_CHECK_I(pipe_src_h);
11815
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011816 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011817 if (current_config->pch_pfit.enabled) {
11818 PIPE_CONF_CHECK_X(pch_pfit.pos);
11819 PIPE_CONF_CHECK_X(pch_pfit.size);
11820 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011821
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011822 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011823 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011824 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011825
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011826 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011827
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011828 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011829 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011830 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011831 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11832 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011833 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011834 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011835 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11836 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11837 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011838 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11839 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11840 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11841 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11842 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11843 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11844 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11845 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11846 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11847 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11848 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11849 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Paulo Zanonic27e9172018-04-27 16:14:36 -070011850 PIPE_CONF_CHECK_X(dpll_hw_state.mg_refclkin_ctl);
11851 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_coreclkctl1);
11852 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_hsclkctl);
11853 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div0);
11854 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div1);
11855 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_lf);
11856 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_frac_lock);
11857 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_ssc);
11858 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_bias);
11859 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_tdc_coldst_bias);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011860
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011861 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11862 PIPE_CONF_CHECK_X(dsi_pll.div);
11863
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011864 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011865 PIPE_CONF_CHECK_I(pipe_bpp);
11866
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011867 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011868 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011869
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011870 PIPE_CONF_CHECK_I(min_voltage_level);
11871
Daniel Vetter66e985c2013-06-05 13:34:20 +020011872#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011873#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011874#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011875#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011876#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011877#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011878#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011879#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011880
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011881 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011882}
11883
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011884static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11885 const struct intel_crtc_state *pipe_config)
11886{
11887 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011888 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011889 &pipe_config->fdi_m_n);
11890 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11891
11892 /*
11893 * FDI already provided one idea for the dotclock.
11894 * Yell if the encoder disagrees.
11895 */
11896 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11897 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11898 fdi_dotclock, dotclock);
11899 }
11900}
11901
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011902static void verify_wm_state(struct drm_crtc *crtc,
11903 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011904{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011905 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011906 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011907 struct skl_pipe_wm hw_wm, *sw_wm;
11908 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11909 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Ville Syrjäläff43bc32018-11-27 18:59:00 +020011910 struct skl_ddb_entry hw_ddb_y[I915_MAX_PLANES];
11911 struct skl_ddb_entry hw_ddb_uv[I915_MAX_PLANES];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11913 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011914 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011915
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011916 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011917 return;
11918
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011919 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011920 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011921
Ville Syrjäläff43bc32018-11-27 18:59:00 +020011922 skl_pipe_ddb_get_hw_state(intel_crtc, hw_ddb_y, hw_ddb_uv);
11923
Damien Lespiau08db6652014-11-04 17:06:52 +000011924 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11925 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11926
Mahesh Kumar74bd8002018-04-26 19:55:15 +053011927 if (INTEL_GEN(dev_priv) >= 11)
11928 if (hw_ddb.enabled_slices != sw_ddb->enabled_slices)
11929 DRM_ERROR("mismatch in DBUF Slices (expected %u, got %u)\n",
11930 sw_ddb->enabled_slices,
11931 hw_ddb.enabled_slices);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011932 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011933 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011934 hw_plane_wm = &hw_wm.planes[plane];
11935 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011936
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011937 /* Watermarks */
11938 for (level = 0; level <= max_level; level++) {
11939 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11940 &sw_plane_wm->wm[level]))
11941 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011942
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011943 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11944 pipe_name(pipe), plane + 1, level,
11945 sw_plane_wm->wm[level].plane_en,
11946 sw_plane_wm->wm[level].plane_res_b,
11947 sw_plane_wm->wm[level].plane_res_l,
11948 hw_plane_wm->wm[level].plane_en,
11949 hw_plane_wm->wm[level].plane_res_b,
11950 hw_plane_wm->wm[level].plane_res_l);
11951 }
11952
11953 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11954 &sw_plane_wm->trans_wm)) {
11955 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11956 pipe_name(pipe), plane + 1,
11957 sw_plane_wm->trans_wm.plane_en,
11958 sw_plane_wm->trans_wm.plane_res_b,
11959 sw_plane_wm->trans_wm.plane_res_l,
11960 hw_plane_wm->trans_wm.plane_en,
11961 hw_plane_wm->trans_wm.plane_res_b,
11962 hw_plane_wm->trans_wm.plane_res_l);
11963 }
11964
11965 /* DDB */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020011966 hw_ddb_entry = &hw_ddb_y[plane];
11967 sw_ddb_entry = &to_intel_crtc_state(new_state)->wm.skl.plane_ddb_y[plane];
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011968
11969 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011970 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011971 pipe_name(pipe), plane + 1,
11972 sw_ddb_entry->start, sw_ddb_entry->end,
11973 hw_ddb_entry->start, hw_ddb_entry->end);
11974 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011975 }
11976
Lyude27082492016-08-24 07:48:10 +020011977 /*
11978 * cursor
11979 * If the cursor plane isn't active, we may not have updated it's ddb
11980 * allocation. In that case since the ddb allocation will be updated
11981 * once the plane becomes visible, we can skip this check
11982 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011983 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011984 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11985 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011986
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011987 /* Watermarks */
11988 for (level = 0; level <= max_level; level++) {
11989 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11990 &sw_plane_wm->wm[level]))
11991 continue;
11992
11993 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11994 pipe_name(pipe), level,
11995 sw_plane_wm->wm[level].plane_en,
11996 sw_plane_wm->wm[level].plane_res_b,
11997 sw_plane_wm->wm[level].plane_res_l,
11998 hw_plane_wm->wm[level].plane_en,
11999 hw_plane_wm->wm[level].plane_res_b,
12000 hw_plane_wm->wm[level].plane_res_l);
12001 }
12002
12003 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12004 &sw_plane_wm->trans_wm)) {
12005 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12006 pipe_name(pipe),
12007 sw_plane_wm->trans_wm.plane_en,
12008 sw_plane_wm->trans_wm.plane_res_b,
12009 sw_plane_wm->trans_wm.plane_res_l,
12010 hw_plane_wm->trans_wm.plane_en,
12011 hw_plane_wm->trans_wm.plane_res_b,
12012 hw_plane_wm->trans_wm.plane_res_l);
12013 }
12014
12015 /* DDB */
Ville Syrjäläff43bc32018-11-27 18:59:00 +020012016 hw_ddb_entry = &hw_ddb_y[PLANE_CURSOR];
12017 sw_ddb_entry = &to_intel_crtc_state(new_state)->wm.skl.plane_ddb_y[PLANE_CURSOR];
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012018
12019 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012020 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020012021 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012022 sw_ddb_entry->start, sw_ddb_entry->end,
12023 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020012024 }
Damien Lespiau08db6652014-11-04 17:06:52 +000012025 }
12026}
12027
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012028static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012029verify_connector_state(struct drm_device *dev,
12030 struct drm_atomic_state *state,
12031 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012032{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012033 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012034 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012035 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012036
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012037 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012038 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012039 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012040
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012041 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012042 continue;
12043
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012044 if (crtc)
12045 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
12046
12047 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012048
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012049 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012050 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012051 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012052}
12053
12054static void
Daniel Vetter86b04262017-03-01 10:52:26 +010012055verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012056{
12057 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010012058 struct drm_connector *connector;
12059 struct drm_connector_state *old_conn_state, *new_conn_state;
12060 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012061
Damien Lespiaub2784e12014-08-05 11:29:37 +010012062 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010012063 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012064 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012065
12066 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12067 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012068 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012069
Daniel Vetter86b04262017-03-01 10:52:26 +010012070 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
12071 new_conn_state, i) {
12072 if (old_conn_state->best_encoder == &encoder->base)
12073 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012074
Daniel Vetter86b04262017-03-01 10:52:26 +010012075 if (new_conn_state->best_encoder != &encoder->base)
12076 continue;
12077 found = enabled = true;
12078
12079 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012080 encoder->base.crtc,
12081 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012082 }
Daniel Vetter86b04262017-03-01 10:52:26 +010012083
12084 if (!found)
12085 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100012086
Rob Clarke2c719b2014-12-15 13:56:32 -050012087 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012088 "encoder's enabled state mismatch "
12089 "(expected %i, found %i)\n",
12090 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012091
12092 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012093 bool active;
12094
12095 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012096 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012097 "encoder detached but still enabled on pipe %c.\n",
12098 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012099 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012100 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012101}
12102
12103static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012104verify_crtc_state(struct drm_crtc *crtc,
12105 struct drm_crtc_state *old_crtc_state,
12106 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012107{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012108 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012109 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012110 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12112 struct intel_crtc_state *pipe_config, *sw_config;
12113 struct drm_atomic_state *old_state;
12114 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012115
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012116 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012117 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012118 pipe_config = to_intel_crtc_state(old_crtc_state);
12119 memset(pipe_config, 0, sizeof(*pipe_config));
12120 pipe_config->base.crtc = crtc;
12121 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012122
Ville Syrjälä78108b72016-05-27 20:59:19 +030012123 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012124
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012125 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012126
Ville Syrjäläe56134b2017-06-01 17:36:19 +030012127 /* we keep both pipes enabled on 830 */
12128 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012129 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012130
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012131 I915_STATE_WARN(new_crtc_state->active != active,
12132 "crtc active state doesn't match with hw state "
12133 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012134
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012135 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12136 "transitional active state does not match atomic hw state "
12137 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012138
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012139 for_each_encoder_on_crtc(dev, crtc, encoder) {
12140 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012141
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012142 active = encoder->get_hw_state(encoder, &pipe);
12143 I915_STATE_WARN(active != new_crtc_state->active,
12144 "[ENCODER:%i] active %i with crtc active %i\n",
12145 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012146
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012147 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12148 "Encoder connected to wrong pipe %c\n",
12149 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012150
Ville Syrjäläe1214b92017-10-27 22:31:23 +030012151 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012152 encoder->get_config(encoder, pipe_config);
12153 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012154
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012155 intel_crtc_compute_pixel_rate(pipe_config);
12156
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012157 if (!new_crtc_state->active)
12158 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012159
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012160 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012161
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020012162 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012163 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012164 pipe_config, false)) {
12165 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12166 intel_dump_pipe_config(intel_crtc, pipe_config,
12167 "[hw state]");
12168 intel_dump_pipe_config(intel_crtc, sw_config,
12169 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012170 }
12171}
12172
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012173static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012174intel_verify_planes(struct intel_atomic_state *state)
12175{
12176 struct intel_plane *plane;
12177 const struct intel_plane_state *plane_state;
12178 int i;
12179
12180 for_each_new_intel_plane_in_state(state, plane,
12181 plane_state, i)
12182 assert_plane(plane, plane_state->base.visible);
12183}
12184
12185static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012186verify_single_dpll_state(struct drm_i915_private *dev_priv,
12187 struct intel_shared_dpll *pll,
12188 struct drm_crtc *crtc,
12189 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012190{
12191 struct intel_dpll_hw_state dpll_hw_state;
Ville Syrjälä40560e22018-06-26 22:47:11 +030012192 unsigned int crtc_mask;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012193 bool active;
12194
12195 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12196
Lucas De Marchi72f775f2018-03-20 15:06:34 -070012197 DRM_DEBUG_KMS("%s\n", pll->info->name);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012198
Lucas De Marchiee1398b2018-03-20 15:06:33 -070012199 active = pll->info->funcs->get_hw_state(dev_priv, pll, &dpll_hw_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012200
Lucas De Marchi5cd281f2018-03-20 15:06:36 -070012201 if (!(pll->info->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012202 I915_STATE_WARN(!pll->on && pll->active_mask,
12203 "pll in active use but not on in sw tracking\n");
12204 I915_STATE_WARN(pll->on && !pll->active_mask,
12205 "pll is on but not used by any active crtc\n");
12206 I915_STATE_WARN(pll->on != active,
12207 "pll on state mismatch (expected %i, found %i)\n",
12208 pll->on, active);
12209 }
12210
12211 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012212 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012213 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012214 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012215
12216 return;
12217 }
12218
Ville Syrjälä40560e22018-06-26 22:47:11 +030012219 crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012220
12221 if (new_state->active)
12222 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12223 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12224 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12225 else
12226 I915_STATE_WARN(pll->active_mask & crtc_mask,
12227 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12228 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12229
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012230 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012231 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012232 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012233
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012234 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012235 &dpll_hw_state,
12236 sizeof(dpll_hw_state)),
12237 "pll hw state mismatch\n");
12238}
12239
12240static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012241verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12242 struct drm_crtc_state *old_crtc_state,
12243 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012244{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012245 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012246 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12247 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12248
12249 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012250 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012251
12252 if (old_state->shared_dpll &&
12253 old_state->shared_dpll != new_state->shared_dpll) {
Ville Syrjälä40560e22018-06-26 22:47:11 +030012254 unsigned int crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012255 struct intel_shared_dpll *pll = old_state->shared_dpll;
12256
12257 I915_STATE_WARN(pll->active_mask & crtc_mask,
12258 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12259 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012260 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012261 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12262 pipe_name(drm_crtc_index(crtc)));
12263 }
12264}
12265
12266static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012267intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012268 struct drm_atomic_state *state,
12269 struct drm_crtc_state *old_state,
12270 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012271{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012272 if (!needs_modeset(new_state) &&
12273 !to_intel_crtc_state(new_state)->update_pipe)
12274 return;
12275
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012276 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012277 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012278 verify_crtc_state(crtc, old_state, new_state);
12279 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012280}
12281
12282static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012283verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012284{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012285 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012286 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012287
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012288 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012289 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012290}
Daniel Vetter53589012013-06-05 13:34:16 +020012291
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012292static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012293intel_modeset_verify_disabled(struct drm_device *dev,
12294 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012295{
Daniel Vetter86b04262017-03-01 10:52:26 +010012296 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012297 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012298 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012299}
12300
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012301static void update_scanline_offset(const struct intel_crtc_state *crtc_state)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012302{
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012303 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012304 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012305
12306 /*
12307 * The scanline counter increments at the leading edge of hsync.
12308 *
12309 * On most platforms it starts counting from vtotal-1 on the
12310 * first active line. That means the scanline counter value is
12311 * always one less than what we would expect. Ie. just after
12312 * start of vblank, which also occurs at start of hsync (on the
12313 * last active line), the scanline counter will read vblank_start-1.
12314 *
12315 * On gen2 the scanline counter starts counting from 1 instead
12316 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12317 * to keep the value positive), instead of adding one.
12318 *
12319 * On HSW+ the behaviour of the scanline counter depends on the output
12320 * type. For DP ports it behaves like most other platforms, but on HDMI
12321 * there's an extra 1 line difference. So we need to add two instead of
12322 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020012323 *
12324 * On VLV/CHV DSI the scanline counter would appear to increment
12325 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12326 * that means we can't tell whether we're in vblank or not while
12327 * we're on that particular line. We must still set scanline_offset
12328 * to 1 so that the vblank timestamps come out correct when we query
12329 * the scanline counter from within the vblank interrupt handler.
12330 * However if queried just before the start of vblank we'll get an
12331 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012332 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012333 if (IS_GEN2(dev_priv)) {
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012334 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012335 int vtotal;
12336
Ville Syrjälä124abe02015-09-08 13:40:45 +030012337 vtotal = adjusted_mode->crtc_vtotal;
12338 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012339 vtotal /= 2;
12340
12341 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012342 } else if (HAS_DDI(dev_priv) &&
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012343 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012344 crtc->scanline_offset = 2;
12345 } else
12346 crtc->scanline_offset = 1;
12347}
12348
Maarten Lankhorstad421372015-06-15 12:33:42 +020012349static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012350{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012351 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012352 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012353 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012354 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012355 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012356
12357 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012358 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012359
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012360 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012362 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012363 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012364
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012365 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012366 continue;
12367
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012368 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012369
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012370 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012371 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012372
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012373 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012374 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012375}
12376
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012377/*
12378 * This implements the workaround described in the "notes" section of the mode
12379 * set sequence documentation. When going from no pipes or single pipe to
12380 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12381 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12382 */
12383static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12384{
12385 struct drm_crtc_state *crtc_state;
12386 struct intel_crtc *intel_crtc;
12387 struct drm_crtc *crtc;
12388 struct intel_crtc_state *first_crtc_state = NULL;
12389 struct intel_crtc_state *other_crtc_state = NULL;
12390 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12391 int i;
12392
12393 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012394 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012395 intel_crtc = to_intel_crtc(crtc);
12396
12397 if (!crtc_state->active || !needs_modeset(crtc_state))
12398 continue;
12399
12400 if (first_crtc_state) {
12401 other_crtc_state = to_intel_crtc_state(crtc_state);
12402 break;
12403 } else {
12404 first_crtc_state = to_intel_crtc_state(crtc_state);
12405 first_pipe = intel_crtc->pipe;
12406 }
12407 }
12408
12409 /* No workaround needed? */
12410 if (!first_crtc_state)
12411 return 0;
12412
12413 /* w/a possibly needed, check how many crtc's are already enabled. */
12414 for_each_intel_crtc(state->dev, intel_crtc) {
12415 struct intel_crtc_state *pipe_config;
12416
12417 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12418 if (IS_ERR(pipe_config))
12419 return PTR_ERR(pipe_config);
12420
12421 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12422
12423 if (!pipe_config->base.active ||
12424 needs_modeset(&pipe_config->base))
12425 continue;
12426
12427 /* 2 or more enabled crtcs means no need for w/a */
12428 if (enabled_pipe != INVALID_PIPE)
12429 return 0;
12430
12431 enabled_pipe = intel_crtc->pipe;
12432 }
12433
12434 if (enabled_pipe != INVALID_PIPE)
12435 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12436 else if (other_crtc_state)
12437 other_crtc_state->hsw_workaround_pipe = first_pipe;
12438
12439 return 0;
12440}
12441
Ville Syrjälä8d965612016-11-14 18:35:10 +020012442static int intel_lock_all_pipes(struct drm_atomic_state *state)
12443{
12444 struct drm_crtc *crtc;
12445
12446 /* Add all pipes to the state */
12447 for_each_crtc(state->dev, crtc) {
12448 struct drm_crtc_state *crtc_state;
12449
12450 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12451 if (IS_ERR(crtc_state))
12452 return PTR_ERR(crtc_state);
12453 }
12454
12455 return 0;
12456}
12457
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012458static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12459{
12460 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012461
Ville Syrjälä8d965612016-11-14 18:35:10 +020012462 /*
12463 * Add all pipes to the state, and force
12464 * a modeset on all the active ones.
12465 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012466 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012467 struct drm_crtc_state *crtc_state;
12468 int ret;
12469
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012470 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12471 if (IS_ERR(crtc_state))
12472 return PTR_ERR(crtc_state);
12473
12474 if (!crtc_state->active || needs_modeset(crtc_state))
12475 continue;
12476
12477 crtc_state->mode_changed = true;
12478
12479 ret = drm_atomic_add_affected_connectors(state, crtc);
12480 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012481 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012482
12483 ret = drm_atomic_add_affected_planes(state, crtc);
12484 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012485 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012486 }
12487
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012488 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012489}
12490
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012491static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012492{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012493 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012494 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012495 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012496 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012497 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012498
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012499 if (!check_digital_port_conflicts(state)) {
12500 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12501 return -EINVAL;
12502 }
12503
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012504 intel_state->modeset = true;
12505 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012506 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12507 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012508
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012509 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12510 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012511 intel_state->active_crtcs |= 1 << i;
12512 else
12513 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012514
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012515 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012516 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012517 }
12518
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012519 /*
12520 * See if the config requires any additional preparation, e.g.
12521 * to adjust global state with pipes off. We need to do this
12522 * here so we can get the modeset_pipe updated config for the new
12523 * mode set on this crtc. For other crtcs we need to use the
12524 * adjusted_mode bits in the crtc directly.
12525 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012526 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012527 ret = dev_priv->display.modeset_calc_cdclk(state);
12528 if (ret < 0)
12529 return ret;
12530
Ville Syrjälä8d965612016-11-14 18:35:10 +020012531 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012532 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012533 * holding all the crtc locks, even if we don't end up
12534 * touching the hardware
12535 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012536 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12537 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012538 ret = intel_lock_all_pipes(state);
12539 if (ret < 0)
12540 return ret;
12541 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012542
Ville Syrjälä8d965612016-11-14 18:35:10 +020012543 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012544 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12545 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012546 ret = intel_modeset_all_pipes(state);
12547 if (ret < 0)
12548 return ret;
12549 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012550
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012551 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12552 intel_state->cdclk.logical.cdclk,
12553 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012554 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12555 intel_state->cdclk.logical.voltage_level,
12556 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012557 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012558 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012559 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012560
Maarten Lankhorstad421372015-06-15 12:33:42 +020012561 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012562
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012563 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012564 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012565
Maarten Lankhorstad421372015-06-15 12:33:42 +020012566 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012567}
12568
Matt Roperaa363132015-09-24 15:53:18 -070012569/*
12570 * Handle calculation of various watermark data at the end of the atomic check
12571 * phase. The code here should be run after the per-crtc and per-plane 'check'
12572 * handlers to ensure that all derived state has been updated.
12573 */
Matt Roper55994c22016-05-12 07:06:08 -070012574static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012575{
12576 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012577 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012578
12579 /* Is there platform-specific watermark information to calculate? */
12580 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012581 return dev_priv->display.compute_global_watermarks(state);
12582
12583 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012584}
12585
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012586/**
12587 * intel_atomic_check - validate state object
12588 * @dev: drm device
12589 * @state: state to validate
12590 */
12591static int intel_atomic_check(struct drm_device *dev,
12592 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012593{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012594 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012595 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012596 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012597 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012598 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012599 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012600
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012601 /* Catch I915_MODE_FLAG_INHERITED */
12602 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12603 crtc_state, i) {
12604 if (crtc_state->mode.private_flags !=
12605 old_crtc_state->mode.private_flags)
12606 crtc_state->mode_changed = true;
12607 }
12608
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012609 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012610 if (ret)
12611 return ret;
12612
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012613 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012614 struct intel_crtc_state *pipe_config =
12615 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012616
Daniel Vetter26495482015-07-15 14:15:52 +020012617 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012618 continue;
12619
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012620 if (!crtc_state->enable) {
12621 any_ms = true;
12622 continue;
12623 }
12624
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012625 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ville Syrjälä8e2b4df2018-11-07 23:35:20 +020012626 if (ret == -EDEADLK)
12627 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012628 if (ret) {
12629 intel_dump_pipe_config(to_intel_crtc(crtc),
12630 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012631 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012632 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012633
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012634 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012635 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012636 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012637 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012638 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012639 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012640 }
12641
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012642 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012643 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012644
Daniel Vetter26495482015-07-15 14:15:52 +020012645 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12646 needs_modeset(crtc_state) ?
12647 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012648 }
12649
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012650 if (any_ms) {
12651 ret = intel_modeset_checks(state);
12652
12653 if (ret)
12654 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012655 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012656 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012657 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012658
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +020012659 ret = icl_add_linked_planes(intel_state);
12660 if (ret)
12661 return ret;
12662
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012663 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012664 if (ret)
12665 return ret;
12666
Ville Syrjälädd576022017-11-17 21:19:14 +020012667 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012668 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012669}
12670
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012671static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012672 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012673{
Chris Wilsonfd700752017-07-26 17:00:36 +010012674 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012675}
12676
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012677u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12678{
12679 struct drm_device *dev = crtc->base.dev;
12680
12681 if (!dev->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012682 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012683
12684 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12685}
12686
Lyude896e5bb2016-08-24 07:48:09 +020012687static void intel_update_crtc(struct drm_crtc *crtc,
12688 struct drm_atomic_state *state,
12689 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012690 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012691{
12692 struct drm_device *dev = crtc->dev;
12693 struct drm_i915_private *dev_priv = to_i915(dev);
12694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012695 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12696 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012697 struct intel_plane_state *new_plane_state =
12698 intel_atomic_get_new_plane_state(to_intel_atomic_state(state),
12699 to_intel_plane(crtc->primary));
Lyude896e5bb2016-08-24 07:48:09 +020012700
12701 if (modeset) {
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020012702 update_scanline_offset(pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012703 dev_priv->display.crtc_enable(pipe_config, state);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012704
12705 /* vblanks work again, re-enable pipe CRC. */
12706 intel_crtc_enable_pipe_crc(intel_crtc);
Lyude896e5bb2016-08-24 07:48:09 +020012707 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012708 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12709 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012710 }
12711
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012712 if (new_plane_state)
12713 intel_fbc_enable(intel_crtc, pipe_config, new_plane_state);
Lyude896e5bb2016-08-24 07:48:09 +020012714
Maarten Lankhorst6c246b82018-09-20 12:27:08 +020012715 intel_begin_crtc_commit(crtc, old_crtc_state);
12716
Ville Syrjälä5f2e5112018-11-14 23:07:27 +020012717 if (INTEL_GEN(dev_priv) >= 9)
12718 skl_update_planes_on_crtc(to_intel_atomic_state(state), intel_crtc);
12719 else
12720 i9xx_update_planes_on_crtc(to_intel_atomic_state(state), intel_crtc);
Maarten Lankhorst6c246b82018-09-20 12:27:08 +020012721
12722 intel_finish_crtc_commit(crtc, old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012723}
12724
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012725static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012726{
12727 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012728 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012729 int i;
12730
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012731 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12732 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012733 continue;
12734
12735 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012736 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012737 }
12738}
12739
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012740static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012741{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012742 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012743 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12744 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012745 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012746 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012747 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012748 unsigned int updated = 0;
12749 bool progress;
12750 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012751 int i;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012752 u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
12753 u8 required_slices = intel_state->wm_results.ddb.enabled_slices;
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012754 struct skl_ddb_entry entries[I915_MAX_PIPES] = {};
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012755
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012756 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012757 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012758 if (new_crtc_state->active)
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012759 entries[i] = to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012760
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012761 /* If 2nd DBuf slice required, enable it here */
12762 if (INTEL_GEN(dev_priv) >= 11 && required_slices > hw_enabled_slices)
12763 icl_dbuf_slices_update(dev_priv, required_slices);
12764
Lyude27082492016-08-24 07:48:10 +020012765 /*
12766 * Whenever the number of active pipes changes, we need to make sure we
12767 * update the pipes in the right order so that their ddb allocations
12768 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12769 * cause pipe underruns and other bad stuff.
12770 */
12771 do {
Lyude27082492016-08-24 07:48:10 +020012772 progress = false;
12773
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012774 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012775 bool vbl_wait = false;
12776 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012777
12778 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012779 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012780 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012781
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012782 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012783 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012784
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012785 if (skl_ddb_allocation_overlaps(&cstate->wm.skl.ddb,
Mika Kahola2b685042017-10-10 13:17:03 +030012786 entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012787 INTEL_INFO(dev_priv)->num_pipes, i))
Lyude27082492016-08-24 07:48:10 +020012788 continue;
12789
12790 updated |= cmask;
Ville Syrjälä53cc68802018-11-01 17:05:59 +020012791 entries[i] = cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012792
12793 /*
12794 * If this is an already active pipe, it's DDB changed,
12795 * and this isn't the last pipe that needs updating
12796 * then we need to wait for a vblank to pass for the
12797 * new ddb allocation to take effect.
12798 */
Lyudece0ba282016-09-15 10:46:35 -040012799 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012800 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012801 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012802 intel_state->wm_results.dirty_pipes != updated)
12803 vbl_wait = true;
12804
12805 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012806 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012807
12808 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012809 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012810
12811 progress = true;
12812 }
12813 } while (progress);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012814
12815 /* If 2nd DBuf slice is no more required disable it */
12816 if (INTEL_GEN(dev_priv) >= 11 && required_slices < hw_enabled_slices)
12817 icl_dbuf_slices_update(dev_priv, required_slices);
Lyude27082492016-08-24 07:48:10 +020012818}
12819
Chris Wilsonba318c62017-02-02 20:47:41 +000012820static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12821{
12822 struct intel_atomic_state *state, *next;
12823 struct llist_node *freed;
12824
12825 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12826 llist_for_each_entry_safe(state, next, freed, freed)
12827 drm_atomic_state_put(&state->base);
12828}
12829
12830static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12831{
12832 struct drm_i915_private *dev_priv =
12833 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12834
12835 intel_atomic_helper_free_state(dev_priv);
12836}
12837
Daniel Vetter9db529a2017-08-08 10:08:28 +020012838static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12839{
12840 struct wait_queue_entry wait_fence, wait_reset;
12841 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12842
12843 init_wait_entry(&wait_fence, 0);
12844 init_wait_entry(&wait_reset, 0);
12845 for (;;) {
12846 prepare_to_wait(&intel_state->commit_ready.wait,
12847 &wait_fence, TASK_UNINTERRUPTIBLE);
12848 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12849 &wait_reset, TASK_UNINTERRUPTIBLE);
12850
12851
12852 if (i915_sw_fence_done(&intel_state->commit_ready)
12853 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12854 break;
12855
12856 schedule();
12857 }
12858 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12859 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12860}
12861
Chris Wilson8d52e442018-06-23 11:39:51 +010012862static void intel_atomic_cleanup_work(struct work_struct *work)
12863{
12864 struct drm_atomic_state *state =
12865 container_of(work, struct drm_atomic_state, commit_work);
12866 struct drm_i915_private *i915 = to_i915(state->dev);
12867
12868 drm_atomic_helper_cleanup_planes(&i915->drm, state);
12869 drm_atomic_helper_commit_cleanup_done(state);
12870 drm_atomic_state_put(state);
12871
12872 intel_atomic_helper_free_state(i915);
12873}
12874
Daniel Vetter94f05022016-06-14 18:01:00 +020012875static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012876{
Daniel Vetter94f05022016-06-14 18:01:00 +020012877 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012878 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012879 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012880 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020012881 struct intel_crtc_state *new_intel_crtc_state, *old_intel_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012882 struct drm_crtc *crtc;
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020012883 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012884 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012885 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012886
Daniel Vetter9db529a2017-08-08 10:08:28 +020012887 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012888
Daniel Vetterea0000f2016-06-13 16:13:46 +020012889 drm_atomic_helper_wait_for_dependencies(state);
12890
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012891 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012892 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012893
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012894 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020012895 old_intel_crtc_state = to_intel_crtc_state(old_crtc_state);
12896 new_intel_crtc_state = to_intel_crtc_state(new_crtc_state);
12897 intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012898
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012899 if (needs_modeset(new_crtc_state) ||
12900 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012901
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020012902 put_domains[intel_crtc->pipe] =
Daniel Vetter5a21b662016-05-24 17:13:53 +020012903 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020012904 new_intel_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012905 }
12906
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012907 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012908 continue;
12909
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020012910 intel_pre_plane_update(old_intel_crtc_state, new_intel_crtc_state);
Daniel Vetter460da9162013-03-27 00:44:51 +010012911
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012912 if (old_crtc_state->active) {
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020012913 intel_crtc_disable_planes(intel_state, intel_crtc);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012914
12915 /*
12916 * We need to disable pipe CRC before disabling the pipe,
12917 * or we race against vblank off.
12918 */
12919 intel_crtc_disable_pipe_crc(intel_crtc);
12920
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020012921 dev_priv->display.crtc_disable(old_intel_crtc_state, state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012922 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012923 intel_fbc_disable(intel_crtc);
Maarten Lankhorst65c307f2018-10-05 11:52:44 +020012924 intel_disable_shared_dpll(old_intel_crtc_state);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012925
12926 /*
12927 * Underruns don't always raise
12928 * interrupts, so check manually.
12929 */
12930 intel_check_cpu_fifo_underruns(dev_priv);
12931 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012932
Ville Syrjäläa748fae2018-10-25 16:05:36 +030012933 /* FIXME unify this for all platforms */
12934 if (!new_crtc_state->active &&
12935 !HAS_GMCH_DISPLAY(dev_priv) &&
12936 dev_priv->display.initial_watermarks)
12937 dev_priv->display.initial_watermarks(intel_state,
12938 new_intel_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012939 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012940 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012941
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012942 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12943 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12944 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012945
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012946 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012947 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012948
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012949 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012950
Lyude656d1b82016-08-17 15:55:54 -040012951 /*
12952 * SKL workaround: bspec recommends we disable the SAGV when we
12953 * have more then one pipe enabled
12954 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012955 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012956 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012957
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012958 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012959 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012960
Lyude896e5bb2016-08-24 07:48:09 +020012961 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012962 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12963 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012964
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012965 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012966 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012967 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012968 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012969 spin_unlock_irq(&dev->event_lock);
12970
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012971 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012972 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012973 }
12974
Lyude896e5bb2016-08-24 07:48:09 +020012975 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012976 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012977
Daniel Vetter94f05022016-06-14 18:01:00 +020012978 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12979 * already, but still need the state for the delayed optimization. To
12980 * fix this:
12981 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12982 * - schedule that vblank worker _before_ calling hw_done
12983 * - at the start of commit_tail, cancel it _synchrously
12984 * - switch over to the vblank wait helper in the core after that since
12985 * we don't need out special handling any more.
12986 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012987 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012988
12989 /*
12990 * Now that the vblank has passed, we can go ahead and program the
12991 * optimal watermarks on platforms that need two-step watermark
12992 * programming.
12993 *
12994 * TODO: Move this (and other cleanup) to an async worker eventually.
12995 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012996 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020012997 new_intel_crtc_state = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012998
12999 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013000 dev_priv->display.optimize_watermarks(intel_state,
Maarten Lankhorsta1cccdc2018-09-20 12:27:04 +020013001 new_intel_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013002 }
13003
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013004 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013005 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13006
13007 if (put_domains[i])
13008 modeset_put_power_domains(dev_priv, put_domains[i]);
13009
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013010 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013011 }
13012
Ville Syrjäläcff109f2017-11-17 21:19:17 +020013013 if (intel_state->modeset)
13014 intel_verify_planes(intel_state);
13015
Paulo Zanoni56feca92016-09-22 18:00:28 -030013016 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013017 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013018
Daniel Vetter94f05022016-06-14 18:01:00 +020013019 drm_atomic_helper_commit_hw_done(state);
13020
Chris Wilsond5553c02017-05-04 12:55:08 +010013021 if (intel_state->modeset) {
13022 /* As one of the primary mmio accessors, KMS has a high
13023 * likelihood of triggering bugs in unclaimed access. After we
13024 * finish modesetting, see if an error has been flagged, and if
13025 * so enable debugging for the next modeset - and hope we catch
13026 * the culprit.
13027 */
13028 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013029 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010013030 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013031
Chris Wilson8d52e442018-06-23 11:39:51 +010013032 /*
13033 * Defer the cleanup of the old state to a separate worker to not
13034 * impede the current task (userspace for blocking modesets) that
13035 * are executed inline. For out-of-line asynchronous modesets/flips,
13036 * deferring to a new worker seems overkill, but we would place a
13037 * schedule point (cond_resched()) here anyway to keep latencies
13038 * down.
13039 */
13040 INIT_WORK(&state->commit_work, intel_atomic_cleanup_work);
Chris Wilson41db6452018-07-12 12:57:29 +010013041 queue_work(system_highpri_wq, &state->commit_work);
Daniel Vetter94f05022016-06-14 18:01:00 +020013042}
13043
13044static void intel_atomic_commit_work(struct work_struct *work)
13045{
Chris Wilsonc004a902016-10-28 13:58:45 +010013046 struct drm_atomic_state *state =
13047 container_of(work, struct drm_atomic_state, commit_work);
13048
Daniel Vetter94f05022016-06-14 18:01:00 +020013049 intel_atomic_commit_tail(state);
13050}
13051
Chris Wilsonc004a902016-10-28 13:58:45 +010013052static int __i915_sw_fence_call
13053intel_atomic_commit_ready(struct i915_sw_fence *fence,
13054 enum i915_sw_fence_notify notify)
13055{
13056 struct intel_atomic_state *state =
13057 container_of(fence, struct intel_atomic_state, commit_ready);
13058
13059 switch (notify) {
13060 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020013061 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010013062 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010013063 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000013064 {
13065 struct intel_atomic_helper *helper =
13066 &to_i915(state->base.dev)->atomic_helper;
13067
13068 if (llist_add(&state->freed, &helper->free_list))
13069 schedule_work(&helper->free_work);
13070 break;
13071 }
Chris Wilsonc004a902016-10-28 13:58:45 +010013072 }
13073
13074 return NOTIFY_DONE;
13075}
13076
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013077static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13078{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013079 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013080 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013081 int i;
13082
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013083 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013084 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013085 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013086 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013087}
13088
Daniel Vetter94f05022016-06-14 18:01:00 +020013089/**
13090 * intel_atomic_commit - commit validated state object
13091 * @dev: DRM device
13092 * @state: the top-level driver state object
13093 * @nonblock: nonblocking commit
13094 *
13095 * This function commits a top-level state object that has been validated
13096 * with drm_atomic_helper_check().
13097 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013098 * RETURNS
13099 * Zero for success or -errno.
13100 */
13101static int intel_atomic_commit(struct drm_device *dev,
13102 struct drm_atomic_state *state,
13103 bool nonblock)
13104{
13105 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013106 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013107 int ret = 0;
13108
Chris Wilsonc004a902016-10-28 13:58:45 +010013109 drm_atomic_state_get(state);
13110 i915_sw_fence_init(&intel_state->commit_ready,
13111 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013112
Ville Syrjälä440df932017-03-29 17:21:23 +030013113 /*
13114 * The intel_legacy_cursor_update() fast path takes care
13115 * of avoiding the vblank waits for simple cursor
13116 * movement and flips. For cursor on/off and size changes,
13117 * we want to perform the vblank waits so that watermark
13118 * updates happen during the correct frames. Gen9+ have
13119 * double buffered watermarks and so shouldn't need this.
13120 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020013121 * Unset state->legacy_cursor_update before the call to
13122 * drm_atomic_helper_setup_commit() because otherwise
13123 * drm_atomic_helper_wait_for_flip_done() is a noop and
13124 * we get FIFO underruns because we didn't wait
13125 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030013126 *
13127 * FIXME doing watermarks and fb cleanup from a vblank worker
13128 * (assuming we had any) would solve these problems.
13129 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020013130 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
13131 struct intel_crtc_state *new_crtc_state;
13132 struct intel_crtc *crtc;
13133 int i;
13134
13135 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
13136 if (new_crtc_state->wm.need_postvbl_update ||
13137 new_crtc_state->update_wm_post)
13138 state->legacy_cursor_update = false;
13139 }
Ville Syrjälä440df932017-03-29 17:21:23 +030013140
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020013141 ret = intel_atomic_prepare_commit(dev, state);
13142 if (ret) {
13143 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
13144 i915_sw_fence_commit(&intel_state->commit_ready);
13145 return ret;
13146 }
13147
13148 ret = drm_atomic_helper_setup_commit(state, nonblock);
13149 if (!ret)
13150 ret = drm_atomic_helper_swap_state(state, true);
13151
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013152 if (ret) {
13153 i915_sw_fence_commit(&intel_state->commit_ready);
13154
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013155 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020013156 return ret;
13157 }
Daniel Vetter94f05022016-06-14 18:01:00 +020013158 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013159 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013160 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013161
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013162 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030013163 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
13164 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030013165 memcpy(dev_priv->min_voltage_level,
13166 intel_state->min_voltage_level,
13167 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013168 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013169 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13170 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013171 }
13172
Chris Wilson08536952016-10-14 13:18:18 +010013173 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020013174 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010013175
13176 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013177 if (nonblock && intel_state->modeset) {
13178 queue_work(dev_priv->modeset_wq, &state->commit_work);
13179 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020013180 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013181 } else {
13182 if (intel_state->modeset)
13183 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020013184 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020013185 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013186
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013187 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013188}
13189
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013190static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013191 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013192 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013193 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013194 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013195 .atomic_duplicate_state = intel_crtc_duplicate_state,
13196 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013197 .set_crc_source = intel_crtc_set_crc_source,
Mahesh Kumara8c20832018-07-13 19:29:38 +053013198 .verify_crc_source = intel_crtc_verify_crc_source,
Mahesh Kumar260bc552018-07-13 19:29:39 +053013199 .get_crc_sources = intel_crtc_get_crc_sources,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013200};
13201
Chris Wilson74d290f2017-08-17 13:37:06 +010013202struct wait_rps_boost {
13203 struct wait_queue_entry wait;
13204
13205 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000013206 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010013207};
13208
13209static int do_rps_boost(struct wait_queue_entry *_wait,
13210 unsigned mode, int sync, void *key)
13211{
13212 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000013213 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010013214
Chris Wilsone9af4ea2018-01-18 13:16:09 +000013215 /*
13216 * If we missed the vblank, but the request is already running it
13217 * is reasonable to assume that it will complete before the next
13218 * vblank without our intervention, so leave RPS alone.
13219 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000013220 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000013221 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000013222 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010013223
13224 drm_crtc_vblank_put(wait->crtc);
13225
13226 list_del(&wait->wait.entry);
13227 kfree(wait);
13228 return 1;
13229}
13230
13231static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
13232 struct dma_fence *fence)
13233{
13234 struct wait_rps_boost *wait;
13235
13236 if (!dma_fence_is_i915(fence))
13237 return;
13238
13239 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
13240 return;
13241
13242 if (drm_crtc_vblank_get(crtc))
13243 return;
13244
13245 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
13246 if (!wait) {
13247 drm_crtc_vblank_put(crtc);
13248 return;
13249 }
13250
13251 wait->request = to_request(dma_fence_get(fence));
13252 wait->crtc = crtc;
13253
13254 wait->wait.func = do_rps_boost;
13255 wait->wait.flags = 0;
13256
13257 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
13258}
13259
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013260static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
13261{
13262 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
13263 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
13264 struct drm_framebuffer *fb = plane_state->base.fb;
13265 struct i915_vma *vma;
13266
13267 if (plane->id == PLANE_CURSOR &&
13268 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13269 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13270 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson4a477652018-08-17 09:24:05 +010013271 int err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013272
Chris Wilson4a477652018-08-17 09:24:05 +010013273 err = i915_gem_object_attach_phys(obj, align);
13274 if (err)
13275 return err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013276 }
13277
13278 vma = intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +030013279 &plane_state->view,
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013280 intel_plane_uses_fence(plane_state),
13281 &plane_state->flags);
13282 if (IS_ERR(vma))
13283 return PTR_ERR(vma);
13284
13285 plane_state->vma = vma;
13286
13287 return 0;
13288}
13289
13290static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
13291{
13292 struct i915_vma *vma;
13293
13294 vma = fetch_and_zero(&old_plane_state->vma);
13295 if (vma)
13296 intel_unpin_fb_vma(vma, old_plane_state->flags);
13297}
13298
Chris Wilsonb7268c52018-04-18 19:40:52 +010013299static void fb_obj_bump_render_priority(struct drm_i915_gem_object *obj)
13300{
13301 struct i915_sched_attr attr = {
13302 .priority = I915_PRIORITY_DISPLAY,
13303 };
13304
13305 i915_gem_object_wait_priority(obj, 0, &attr);
13306}
13307
Matt Roper6beb8c232014-12-01 15:40:14 -080013308/**
13309 * intel_prepare_plane_fb - Prepare fb for usage on plane
13310 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013311 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080013312 *
13313 * Prepares a framebuffer for usage on a display plane. Generally this
13314 * involves pinning the underlying object and updating the frontbuffer tracking
13315 * bits. Some older platforms need special physical address handling for
13316 * cursor planes.
13317 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013318 * Must be called with struct_mutex held.
13319 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013320 * Returns 0 on success, negative error code on failure.
13321 */
13322int
13323intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013324 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013325{
Chris Wilsonc004a902016-10-28 13:58:45 +010013326 struct intel_atomic_state *intel_state =
13327 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013328 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013329 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013330 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013331 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013332 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013333
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013334 if (old_obj) {
13335 struct drm_crtc_state *crtc_state =
Maarten Lankhorst8b694492018-04-09 14:46:55 +020013336 drm_atomic_get_new_crtc_state(new_state->state,
13337 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013338
13339 /* Big Hammer, we also need to ensure that any pending
13340 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13341 * current scanout is retired before unpinning the old
13342 * framebuffer. Note that we rely on userspace rendering
13343 * into the buffer attached to the pipe they are waiting
13344 * on. If not, userspace generates a GPU hang with IPEHR
13345 * point to the MI_WAIT_FOR_EVENT.
13346 *
13347 * This should only fail upon a hung GPU, in which case we
13348 * can safely continue.
13349 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013350 if (needs_modeset(crtc_state)) {
13351 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13352 old_obj->resv, NULL,
13353 false, 0,
13354 GFP_KERNEL);
13355 if (ret < 0)
13356 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013357 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013358 }
13359
Chris Wilsonc004a902016-10-28 13:58:45 +010013360 if (new_state->fence) { /* explicit fencing */
13361 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13362 new_state->fence,
13363 I915_FENCE_TIMEOUT,
13364 GFP_KERNEL);
13365 if (ret < 0)
13366 return ret;
13367 }
13368
Chris Wilsonc37efb92016-06-17 08:28:47 +010013369 if (!obj)
13370 return 0;
13371
Chris Wilson4d3088c2017-07-26 17:00:38 +010013372 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013373 if (ret)
13374 return ret;
13375
Chris Wilson4d3088c2017-07-26 17:00:38 +010013376 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13377 if (ret) {
13378 i915_gem_object_unpin_pages(obj);
13379 return ret;
13380 }
13381
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013382 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010013383
Chris Wilsonfd700752017-07-26 17:00:36 +010013384 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010013385 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013386 if (ret)
13387 return ret;
13388
Chris Wilsone2f34962018-10-01 15:47:54 +010013389 fb_obj_bump_render_priority(obj);
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013390 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
13391
Chris Wilsonc004a902016-10-28 13:58:45 +010013392 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010013393 struct dma_fence *fence;
13394
Chris Wilsonc004a902016-10-28 13:58:45 +010013395 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13396 obj->resv, NULL,
13397 false, I915_FENCE_TIMEOUT,
13398 GFP_KERNEL);
13399 if (ret < 0)
13400 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010013401
13402 fence = reservation_object_get_excl_rcu(obj->resv);
13403 if (fence) {
13404 add_rps_boost_after_vblank(new_state->crtc, fence);
13405 dma_fence_put(fence);
13406 }
13407 } else {
13408 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010013409 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013410
Chris Wilson60548c52018-07-31 14:26:29 +010013411 /*
13412 * We declare pageflips to be interactive and so merit a small bias
13413 * towards upclocking to deliver the frame on time. By only changing
13414 * the RPS thresholds to sample more regularly and aim for higher
13415 * clocks we can hopefully deliver low power workloads (like kodi)
13416 * that are not quite steady state without resorting to forcing
13417 * maximum clocks following a vblank miss (see do_rps_boost()).
13418 */
13419 if (!intel_state->rps_interactive) {
13420 intel_rps_mark_interactive(dev_priv, true);
13421 intel_state->rps_interactive = true;
13422 }
13423
Chris Wilsond07f0e52016-10-28 13:58:44 +010013424 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013425}
13426
Matt Roper38f3ce32014-12-02 07:45:25 -080013427/**
13428 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13429 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013430 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080013431 *
13432 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013433 *
13434 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013435 */
13436void
13437intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013438 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013439{
Chris Wilson60548c52018-07-31 14:26:29 +010013440 struct intel_atomic_state *intel_state =
13441 to_intel_atomic_state(old_state->state);
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013442 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080013443
Chris Wilson60548c52018-07-31 14:26:29 +010013444 if (intel_state->rps_interactive) {
13445 intel_rps_mark_interactive(dev_priv, false);
13446 intel_state->rps_interactive = false;
13447 }
13448
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013449 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013450 mutex_lock(&dev_priv->drm.struct_mutex);
13451 intel_plane_unpin_fb(to_intel_plane_state(old_state));
13452 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013453}
13454
Chandra Konduru6156a452015-04-27 13:48:39 -070013455int
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013456skl_max_scale(const struct intel_crtc_state *crtc_state,
13457 u32 pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -070013458{
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013459 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
13460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru77224cd2018-04-09 09:11:13 +053013461 int max_scale, mult;
13462 int crtc_clock, max_dotclk, tmpclk1, tmpclk2;
Chandra Konduru6156a452015-04-27 13:48:39 -070013463
Ville Syrjälä4e0b83a2018-09-07 18:24:09 +030013464 if (!crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013465 return DRM_PLANE_HELPER_NO_SCALING;
13466
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013467 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13468 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13469
Rodrigo Vivi43037c82017-10-03 15:31:42 -070013470 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013471 max_dotclk *= 2;
13472
13473 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013474 return DRM_PLANE_HELPER_NO_SCALING;
13475
13476 /*
13477 * skl max scale is lower of:
13478 * close to 3 but not 3, -1 is for that purpose
13479 * or
13480 * cdclk/crtc_clock
13481 */
Chandra Konduru77224cd2018-04-09 09:11:13 +053013482 mult = pixel_format == DRM_FORMAT_NV12 ? 2 : 3;
13483 tmpclk1 = (1 << 16) * mult - 1;
13484 tmpclk2 = (1 << 8) * ((max_dotclk << 8) / crtc_clock);
13485 max_scale = min(tmpclk1, tmpclk2);
Chandra Konduru6156a452015-04-27 13:48:39 -070013486
13487 return max_scale;
13488}
13489
Daniel Vetter5a21b662016-05-24 17:13:53 +020013490static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13491 struct drm_crtc_state *old_crtc_state)
13492{
13493 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013494 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013496 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013497 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013498 struct intel_atomic_state *old_intel_state =
13499 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013500 struct intel_crtc_state *intel_cstate =
13501 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
13502 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013503
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013504 if (!modeset &&
13505 (intel_cstate->base.color_mgmt_changed ||
13506 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030013507 intel_color_set_csc(&intel_cstate->base);
13508 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013509 }
13510
Daniel Vetter5a21b662016-05-24 17:13:53 +020013511 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013512 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013513
13514 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013515 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013516
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013517 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030013518 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013519 else if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorst15cbe5d2018-10-04 11:45:56 +020013520 skl_detach_scalers(intel_cstate);
Lyude62e0fb82016-08-22 12:50:08 -040013521
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013522out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013523 if (dev_priv->display.atomic_update_watermarks)
13524 dev_priv->display.atomic_update_watermarks(old_intel_state,
13525 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013526}
13527
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013528void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
13529 struct intel_crtc_state *crtc_state)
13530{
13531 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13532
13533 if (!IS_GEN2(dev_priv))
13534 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
13535
13536 if (crtc_state->has_pch_encoder) {
13537 enum pipe pch_transcoder =
13538 intel_crtc_pch_transcoder(crtc);
13539
13540 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
13541 }
13542}
13543
Daniel Vetter5a21b662016-05-24 17:13:53 +020013544static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13545 struct drm_crtc_state *old_crtc_state)
13546{
13547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013548 struct intel_atomic_state *old_intel_state =
13549 to_intel_atomic_state(old_crtc_state->state);
13550 struct intel_crtc_state *new_crtc_state =
13551 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013552
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013553 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010013554
13555 if (new_crtc_state->update_pipe &&
13556 !needs_modeset(&new_crtc_state->base) &&
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013557 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED)
13558 intel_crtc_arm_fifo_underrun(intel_crtc, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013559}
13560
Matt Ropercf4c7c12014-12-04 10:27:42 -080013561/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013562 * intel_plane_destroy - destroy a plane
13563 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013564 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013565 * Common destruction function for all types of planes (primary, cursor,
13566 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013567 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013568void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013569{
Matt Roper465c1202014-05-29 08:06:54 -070013570 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013571 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013572}
13573
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013574static bool i8xx_plane_format_mod_supported(struct drm_plane *_plane,
13575 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013576{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013577 switch (modifier) {
13578 case DRM_FORMAT_MOD_LINEAR:
13579 case I915_FORMAT_MOD_X_TILED:
13580 break;
13581 default:
13582 return false;
13583 }
13584
Ben Widawsky714244e2017-08-01 09:58:16 -070013585 switch (format) {
13586 case DRM_FORMAT_C8:
13587 case DRM_FORMAT_RGB565:
13588 case DRM_FORMAT_XRGB1555:
13589 case DRM_FORMAT_XRGB8888:
13590 return modifier == DRM_FORMAT_MOD_LINEAR ||
13591 modifier == I915_FORMAT_MOD_X_TILED;
13592 default:
13593 return false;
13594 }
13595}
13596
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013597static bool i965_plane_format_mod_supported(struct drm_plane *_plane,
13598 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013599{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013600 switch (modifier) {
13601 case DRM_FORMAT_MOD_LINEAR:
13602 case I915_FORMAT_MOD_X_TILED:
13603 break;
13604 default:
13605 return false;
13606 }
13607
Ben Widawsky714244e2017-08-01 09:58:16 -070013608 switch (format) {
13609 case DRM_FORMAT_C8:
13610 case DRM_FORMAT_RGB565:
13611 case DRM_FORMAT_XRGB8888:
13612 case DRM_FORMAT_XBGR8888:
13613 case DRM_FORMAT_XRGB2101010:
13614 case DRM_FORMAT_XBGR2101010:
13615 return modifier == DRM_FORMAT_MOD_LINEAR ||
13616 modifier == I915_FORMAT_MOD_X_TILED;
13617 default:
13618 return false;
13619 }
13620}
13621
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013622static bool intel_cursor_format_mod_supported(struct drm_plane *_plane,
13623 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013624{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013625 return modifier == DRM_FORMAT_MOD_LINEAR &&
13626 format == DRM_FORMAT_ARGB8888;
Ben Widawsky714244e2017-08-01 09:58:16 -070013627}
13628
Ville Syrjälä679bfe82018-10-05 15:58:07 +030013629static const struct drm_plane_funcs i965_plane_funcs = {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013630 .update_plane = drm_atomic_helper_update_plane,
13631 .disable_plane = drm_atomic_helper_disable_plane,
13632 .destroy = intel_plane_destroy,
13633 .atomic_get_property = intel_plane_atomic_get_property,
13634 .atomic_set_property = intel_plane_atomic_set_property,
13635 .atomic_duplicate_state = intel_plane_duplicate_state,
13636 .atomic_destroy_state = intel_plane_destroy_state,
13637 .format_mod_supported = i965_plane_format_mod_supported,
13638};
13639
Ville Syrjälä679bfe82018-10-05 15:58:07 +030013640static const struct drm_plane_funcs i8xx_plane_funcs = {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013641 .update_plane = drm_atomic_helper_update_plane,
13642 .disable_plane = drm_atomic_helper_disable_plane,
13643 .destroy = intel_plane_destroy,
13644 .atomic_get_property = intel_plane_atomic_get_property,
13645 .atomic_set_property = intel_plane_atomic_set_property,
13646 .atomic_duplicate_state = intel_plane_duplicate_state,
13647 .atomic_destroy_state = intel_plane_destroy_state,
13648 .format_mod_supported = i8xx_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013649};
13650
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013651static int
13652intel_legacy_cursor_update(struct drm_plane *plane,
13653 struct drm_crtc *crtc,
13654 struct drm_framebuffer *fb,
13655 int crtc_x, int crtc_y,
13656 unsigned int crtc_w, unsigned int crtc_h,
13657 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013658 uint32_t src_w, uint32_t src_h,
13659 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013660{
13661 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13662 int ret;
13663 struct drm_plane_state *old_plane_state, *new_plane_state;
13664 struct intel_plane *intel_plane = to_intel_plane(plane);
13665 struct drm_framebuffer *old_fb;
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013666 struct intel_crtc_state *crtc_state =
13667 to_intel_crtc_state(crtc->state);
13668 struct intel_crtc_state *new_crtc_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013669
13670 /*
13671 * When crtc is inactive or there is a modeset pending,
13672 * wait for it to complete in the slowpath
13673 */
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013674 if (!crtc_state->base.active || needs_modeset(&crtc_state->base) ||
13675 crtc_state->update_pipe)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013676 goto slow;
13677
13678 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013679 /*
13680 * Don't do an async update if there is an outstanding commit modifying
13681 * the plane. This prevents our async update's changes from getting
13682 * overridden by a previous synchronous update's state.
13683 */
13684 if (old_plane_state->commit &&
13685 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13686 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013687
13688 /*
13689 * If any parameters change that may affect watermarks,
13690 * take the slowpath. Only changing fb or position should be
13691 * in the fastpath.
13692 */
13693 if (old_plane_state->crtc != crtc ||
13694 old_plane_state->src_w != src_w ||
13695 old_plane_state->src_h != src_h ||
13696 old_plane_state->crtc_w != crtc_w ||
13697 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013698 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013699 goto slow;
13700
13701 new_plane_state = intel_plane_duplicate_state(plane);
13702 if (!new_plane_state)
13703 return -ENOMEM;
13704
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013705 new_crtc_state = to_intel_crtc_state(intel_crtc_duplicate_state(crtc));
13706 if (!new_crtc_state) {
13707 ret = -ENOMEM;
13708 goto out_free;
13709 }
13710
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013711 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13712
13713 new_plane_state->src_x = src_x;
13714 new_plane_state->src_y = src_y;
13715 new_plane_state->src_w = src_w;
13716 new_plane_state->src_h = src_h;
13717 new_plane_state->crtc_x = crtc_x;
13718 new_plane_state->crtc_y = crtc_y;
13719 new_plane_state->crtc_w = crtc_w;
13720 new_plane_state->crtc_h = crtc_h;
13721
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013722 ret = intel_plane_atomic_check_with_state(crtc_state, new_crtc_state,
13723 to_intel_plane_state(old_plane_state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013724 to_intel_plane_state(new_plane_state));
13725 if (ret)
13726 goto out_free;
13727
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013728 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13729 if (ret)
13730 goto out_free;
13731
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013732 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13733 if (ret)
13734 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013735
Dhinakaran Pandiyana694e222018-03-06 19:34:19 -080013736 intel_fb_obj_flush(intel_fb_obj(fb), ORIGIN_FLIP);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013737
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013738 old_fb = old_plane_state->fb;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013739 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13740 intel_plane->frontbuffer_bit);
13741
13742 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013743 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013744
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013745 /*
13746 * We cannot swap crtc_state as it may be in use by an atomic commit or
13747 * page flip that's running simultaneously. If we swap crtc_state and
13748 * destroy the old state, we will cause a use-after-free there.
13749 *
13750 * Only update active_planes, which is needed for our internal
13751 * bookkeeping. Either value will do the right thing when updating
13752 * planes atomically. If the cursor was part of the atomic update then
13753 * we would have taken the slowpath.
13754 */
13755 crtc_state->active_planes = new_crtc_state->active_planes;
13756
Ville Syrjälä72259532017-03-02 19:15:05 +020013757 if (plane->state->visible) {
13758 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013759 intel_plane->update_plane(intel_plane, crtc_state,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013760 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013761 } else {
13762 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä0dd14be2018-11-14 23:07:20 +020013763 intel_plane->disable_plane(intel_plane, crtc_state);
Ville Syrjälä72259532017-03-02 19:15:05 +020013764 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013765
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013766 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013767
13768out_unlock:
13769 mutex_unlock(&dev_priv->drm.struct_mutex);
13770out_free:
Maarten Lankhorstc249c5f2018-09-20 12:27:05 +020013771 if (new_crtc_state)
13772 intel_crtc_destroy_state(crtc, &new_crtc_state->base);
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013773 if (ret)
13774 intel_plane_destroy_state(plane, new_plane_state);
13775 else
13776 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013777 return ret;
13778
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013779slow:
13780 return drm_atomic_helper_update_plane(plane, crtc, fb,
13781 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013782 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013783}
13784
13785static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13786 .update_plane = intel_legacy_cursor_update,
13787 .disable_plane = drm_atomic_helper_disable_plane,
13788 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013789 .atomic_get_property = intel_plane_atomic_get_property,
13790 .atomic_set_property = intel_plane_atomic_set_property,
13791 .atomic_duplicate_state = intel_plane_duplicate_state,
13792 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013793 .format_mod_supported = intel_cursor_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013794};
13795
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013796static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13797 enum i9xx_plane_id i9xx_plane)
13798{
13799 if (!HAS_FBC(dev_priv))
13800 return false;
13801
13802 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13803 return i9xx_plane == PLANE_A; /* tied to pipe A */
13804 else if (IS_IVYBRIDGE(dev_priv))
13805 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13806 i9xx_plane == PLANE_C;
13807 else if (INTEL_GEN(dev_priv) >= 4)
13808 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13809 else
13810 return i9xx_plane == PLANE_A;
13811}
13812
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013813static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013814intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013815{
Ville Syrjälä881440a2018-10-05 15:58:17 +030013816 struct intel_plane *plane;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013817 const struct drm_plane_funcs *plane_funcs;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013818 unsigned int supported_rotations;
Ville Syrjälädeb19682018-10-05 15:58:08 +030013819 unsigned int possible_crtcs;
Ville Syrjälä881440a2018-10-05 15:58:17 +030013820 const u64 *modifiers;
13821 const u32 *formats;
13822 int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013823 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013824
Ville Syrjäläb7c80602018-10-05 15:58:15 +030013825 if (INTEL_GEN(dev_priv) >= 9)
13826 return skl_universal_plane_create(dev_priv, pipe,
13827 PLANE_PRIMARY);
13828
Ville Syrjälä881440a2018-10-05 15:58:17 +030013829 plane = intel_plane_alloc();
13830 if (IS_ERR(plane))
13831 return plane;
Matt Roperea2c67b2014-12-23 10:41:52 -080013832
Ville Syrjälä881440a2018-10-05 15:58:17 +030013833 plane->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013834 /*
13835 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13836 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13837 */
13838 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjälä881440a2018-10-05 15:58:17 +030013839 plane->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013840 else
Ville Syrjälä881440a2018-10-05 15:58:17 +030013841 plane->i9xx_plane = (enum i9xx_plane_id) pipe;
13842 plane->id = PLANE_PRIMARY;
13843 plane->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, plane->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013844
Ville Syrjälä881440a2018-10-05 15:58:17 +030013845 plane->has_fbc = i9xx_plane_has_fbc(dev_priv, plane->i9xx_plane);
13846 if (plane->has_fbc) {
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013847 struct intel_fbc *fbc = &dev_priv->fbc;
13848
Ville Syrjälä881440a2018-10-05 15:58:17 +030013849 fbc->possible_framebuffer_bits |= plane->frontbuffer_bit;
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013850 }
13851
Ville Syrjäläb7c80602018-10-05 15:58:15 +030013852 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä881440a2018-10-05 15:58:17 +030013853 formats = i965_primary_formats;
Damien Lespiau568db4f2015-05-12 16:13:18 +010013854 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013855 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013856
Ville Syrjälä881440a2018-10-05 15:58:17 +030013857 plane->max_stride = i9xx_plane_max_stride;
13858 plane->update_plane = i9xx_update_plane;
13859 plane->disable_plane = i9xx_disable_plane;
13860 plane->get_hw_state = i9xx_plane_get_hw_state;
13861 plane->check_plane = i9xx_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013862
13863 plane_funcs = &i965_plane_funcs;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013864 } else {
Ville Syrjälä881440a2018-10-05 15:58:17 +030013865 formats = i8xx_primary_formats;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013866 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013867 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013868
Ville Syrjälä881440a2018-10-05 15:58:17 +030013869 plane->max_stride = i9xx_plane_max_stride;
13870 plane->update_plane = i9xx_update_plane;
13871 plane->disable_plane = i9xx_disable_plane;
13872 plane->get_hw_state = i9xx_plane_get_hw_state;
13873 plane->check_plane = i9xx_plane_check;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013874
13875 plane_funcs = &i8xx_plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070013876 }
13877
Ville Syrjälädeb19682018-10-05 15:58:08 +030013878 possible_crtcs = BIT(pipe);
13879
Ville Syrjäläb7c80602018-10-05 15:58:15 +030013880 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä881440a2018-10-05 15:58:17 +030013881 ret = drm_universal_plane_init(&dev_priv->drm, &plane->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030013882 possible_crtcs, plane_funcs,
Ville Syrjälä881440a2018-10-05 15:58:17 +030013883 formats, num_formats, modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013884 DRM_PLANE_TYPE_PRIMARY,
13885 "primary %c", pipe_name(pipe));
13886 else
Ville Syrjälä881440a2018-10-05 15:58:17 +030013887 ret = drm_universal_plane_init(&dev_priv->drm, &plane->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030013888 possible_crtcs, plane_funcs,
Ville Syrjälä881440a2018-10-05 15:58:17 +030013889 formats, num_formats, modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013890 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013891 "plane %c",
Ville Syrjälä881440a2018-10-05 15:58:17 +030013892 plane_name(plane->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013893 if (ret)
13894 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013895
Ville Syrjäläb7c80602018-10-05 15:58:15 +030013896 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013897 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013898 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13899 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013900 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013901 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013902 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013903 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013904 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013905 }
13906
Dave Airlie5481e272016-10-25 16:36:13 +100013907 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä881440a2018-10-05 15:58:17 +030013908 drm_plane_create_rotation_property(&plane->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013909 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013910 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013911
Ville Syrjälä881440a2018-10-05 15:58:17 +030013912 drm_plane_helper_add(&plane->base, &intel_plane_helper_funcs);
Matt Roperea2c67b2014-12-23 10:41:52 -080013913
Ville Syrjälä881440a2018-10-05 15:58:17 +030013914 return plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013915
13916fail:
Ville Syrjälä881440a2018-10-05 15:58:17 +030013917 intel_plane_free(plane);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013918
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013919 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013920}
13921
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013922static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013923intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13924 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013925{
Ville Syrjälädeb19682018-10-05 15:58:08 +030013926 unsigned int possible_crtcs;
Ville Syrjäläc539b572018-10-05 15:58:14 +030013927 struct intel_plane *cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013928 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013929
Ville Syrjäläc539b572018-10-05 15:58:14 +030013930 cursor = intel_plane_alloc();
13931 if (IS_ERR(cursor))
13932 return cursor;
Matt Roperea2c67b2014-12-23 10:41:52 -080013933
Matt Roper3d7d6512014-06-10 08:28:13 -070013934 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013935 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013936 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013937 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013938
13939 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjäläddd57132018-09-07 18:24:02 +030013940 cursor->max_stride = i845_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013941 cursor->update_plane = i845_update_cursor;
13942 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013943 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013944 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013945 } else {
Ville Syrjäläddd57132018-09-07 18:24:02 +030013946 cursor->max_stride = i9xx_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013947 cursor->update_plane = i9xx_update_cursor;
13948 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013949 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013950 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013951 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013952
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013953 cursor->cursor.base = ~0;
13954 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013955
13956 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13957 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013958
Ville Syrjälädeb19682018-10-05 15:58:08 +030013959 possible_crtcs = BIT(pipe);
13960
Ville Syrjälä580503c2016-10-31 22:37:00 +020013961 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Ville Syrjälädeb19682018-10-05 15:58:08 +030013962 possible_crtcs, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013963 intel_cursor_formats,
13964 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013965 cursor_format_modifiers,
13966 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013967 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013968 if (ret)
13969 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013970
Dave Airlie5481e272016-10-25 16:36:13 +100013971 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013972 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013973 DRM_MODE_ROTATE_0,
13974 DRM_MODE_ROTATE_0 |
13975 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013976
Matt Roperea2c67b2014-12-23 10:41:52 -080013977 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13978
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013979 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013980
13981fail:
Ville Syrjäläc539b572018-10-05 15:58:14 +030013982 intel_plane_free(cursor);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013983
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013984 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013985}
13986
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013987static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13988 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013989{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013990 struct intel_crtc_scaler_state *scaler_state =
13991 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013992 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013993 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013994
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013995 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13996 if (!crtc->num_scalers)
13997 return;
13998
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013999 for (i = 0; i < crtc->num_scalers; i++) {
14000 struct intel_scaler *scaler = &scaler_state->scalers[i];
14001
14002 scaler->in_use = 0;
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +020014003 scaler->mode = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014004 }
14005
14006 scaler_state->scaler_id = -1;
14007}
14008
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014009static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014010{
14011 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014012 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014013 struct intel_plane *primary = NULL;
14014 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014015 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014016
Daniel Vetter955382f2013-09-19 14:05:45 +020014017 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014018 if (!intel_crtc)
14019 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080014020
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014021 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014022 if (!crtc_state) {
14023 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014024 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014025 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014026 intel_crtc->config = crtc_state;
14027 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014028 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014029
Ville Syrjälä580503c2016-10-31 22:37:00 +020014030 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014031 if (IS_ERR(primary)) {
14032 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070014033 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014034 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014035 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014036
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014037 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014038 struct intel_plane *plane;
14039
Ville Syrjälä580503c2016-10-31 22:37:00 +020014040 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014041 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014042 ret = PTR_ERR(plane);
14043 goto fail;
14044 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014045 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014046 }
14047
Ville Syrjälä580503c2016-10-31 22:37:00 +020014048 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014049 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014050 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070014051 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014052 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014053 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014054
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014055 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014056 &primary->base, &cursor->base,
14057 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014058 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014059 if (ret)
14060 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014061
Jesse Barnes80824002009-09-10 15:28:06 -070014062 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014063
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014064 /* initialize shared scalers */
14065 intel_crtc_init_scalers(intel_crtc, crtc_state);
14066
Ville Syrjälä1947fd12018-03-05 19:41:22 +020014067 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->pipe_to_crtc_mapping) ||
14068 dev_priv->pipe_to_crtc_mapping[pipe] != NULL);
14069 dev_priv->pipe_to_crtc_mapping[pipe] = intel_crtc;
14070
14071 if (INTEL_GEN(dev_priv) < 9) {
14072 enum i9xx_plane_id i9xx_plane = primary->i9xx_plane;
14073
14074 BUG_ON(i9xx_plane >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14075 dev_priv->plane_to_crtc_mapping[i9xx_plane] != NULL);
14076 dev_priv->plane_to_crtc_mapping[i9xx_plane] = intel_crtc;
14077 }
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014078
Jesse Barnes79e53942008-11-07 14:24:08 -080014079 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014080
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014081 intel_color_init(&intel_crtc->base);
14082
Daniel Vetter87b6b102014-05-15 15:33:46 +020014083 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014084
14085 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070014086
14087fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014088 /*
14089 * drm_mode_config_cleanup() will free up any
14090 * crtcs/planes already initialized.
14091 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014092 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014093 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014094
14095 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014096}
14097
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020014098int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
14099 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014100{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014101 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014102 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014103 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014104
Keith Packard418da172017-03-14 23:25:07 -070014105 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014106 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014107 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014108
Rob Clark7707e652014-07-17 23:30:04 -040014109 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014110 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014111
Daniel Vetterc05422d2009-08-11 16:05:30 +020014112 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014113}
14114
Daniel Vetter66a92782012-07-12 20:08:18 +020014115static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014116{
Daniel Vetter66a92782012-07-12 20:08:18 +020014117 struct drm_device *dev = encoder->base.dev;
14118 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014119 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014120 int entry = 0;
14121
Damien Lespiaub2784e12014-08-05 11:29:37 +010014122 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014123 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014124 index_mask |= (1 << entry);
14125
Jesse Barnes79e53942008-11-07 14:24:08 -080014126 entry++;
14127 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014128
Jesse Barnes79e53942008-11-07 14:24:08 -080014129 return index_mask;
14130}
14131
Ville Syrjälä646d5772016-10-31 22:37:14 +020014132static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014133{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014134 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014135 return false;
14136
14137 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14138 return false;
14139
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014140 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014141 return false;
14142
14143 return true;
14144}
14145
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014146static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014147{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014148 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014149 return false;
14150
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014151 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014152 return false;
14153
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014154 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014155 return false;
14156
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014157 if (HAS_PCH_LPT_H(dev_priv) &&
14158 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014159 return false;
14160
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014161 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014162 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014163 return false;
14164
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014165 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014166 return false;
14167
14168 return true;
14169}
14170
Imre Deak8090ba82016-08-10 14:07:33 +030014171void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14172{
14173 int pps_num;
14174 int pps_idx;
14175
14176 if (HAS_DDI(dev_priv))
14177 return;
14178 /*
14179 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14180 * everywhere where registers can be write protected.
14181 */
14182 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14183 pps_num = 2;
14184 else
14185 pps_num = 1;
14186
14187 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14188 u32 val = I915_READ(PP_CONTROL(pps_idx));
14189
14190 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14191 I915_WRITE(PP_CONTROL(pps_idx), val);
14192 }
14193}
14194
Imre Deak44cb7342016-08-10 14:07:29 +030014195static void intel_pps_init(struct drm_i915_private *dev_priv)
14196{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014197 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014198 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14199 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14200 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14201 else
14202 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014203
14204 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014205}
14206
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014207static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014208{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014209 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014210 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014211
Imre Deak44cb7342016-08-10 14:07:29 +030014212 intel_pps_init(dev_priv);
14213
Chris Wilsonfc0c5a92018-08-15 21:12:07 +010014214 if (INTEL_INFO(dev_priv)->num_pipes == 0)
14215 return;
14216
Imre Deak97a824e12016-06-21 11:51:47 +030014217 /*
14218 * intel_edp_init_connector() depends on this completing first, to
14219 * prevent the registeration of both eDP and LVDS and the incorrect
14220 * sharing of the PPS.
14221 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014222 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014223
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014224 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014225 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014226
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014227 if (IS_ICELAKE(dev_priv)) {
14228 intel_ddi_init(dev_priv, PORT_A);
14229 intel_ddi_init(dev_priv, PORT_B);
14230 intel_ddi_init(dev_priv, PORT_C);
14231 intel_ddi_init(dev_priv, PORT_D);
14232 intel_ddi_init(dev_priv, PORT_E);
14233 intel_ddi_init(dev_priv, PORT_F);
Madhav Chauhanbf4d57f2018-10-30 13:56:23 +020014234 icl_dsi_init(dev_priv);
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014235 } else if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014236 /*
14237 * FIXME: Broxton doesn't support port detection via the
14238 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14239 * detect the ports.
14240 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014241 intel_ddi_init(dev_priv, PORT_A);
14242 intel_ddi_init(dev_priv, PORT_B);
14243 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014244
Jani Nikulae5186342018-07-05 16:25:08 +030014245 vlv_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014246 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014247 int found;
14248
Jesse Barnesde31fac2015-03-06 15:53:32 -080014249 /*
14250 * Haswell uses DDI functions to detect digital outputs.
14251 * On SKL pre-D0 the strap isn't connected, so we assume
14252 * it's there.
14253 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014254 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014255 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014256 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014257 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014258
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014259 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014260 * register */
14261 found = I915_READ(SFUSE_STRAP);
14262
14263 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014264 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014265 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014266 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014267 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014268 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014269 if (found & SFUSE_STRAP_DDIF_DETECTED)
14270 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014271 /*
14272 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14273 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014274 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014275 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14276 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14277 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014278 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014279
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014280 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014281 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030014282 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014283
Ville Syrjälä646d5772016-10-31 22:37:14 +020014284 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014285 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014286
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014287 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014288 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014289 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014290 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014291 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014292 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014293 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014294 }
14295
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014296 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014297 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014298
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014299 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014300 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014301
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014302 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014303 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014304
Daniel Vetter270b3042012-10-27 15:52:05 +020014305 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014306 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014307 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014308 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014309
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014310 /*
14311 * The DP_DETECTED bit is the latched state of the DDC
14312 * SDA pin at boot. However since eDP doesn't require DDC
14313 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14314 * eDP ports may have been muxed to an alternate function.
14315 * Thus we can't rely on the DP_DETECTED bit alone to detect
14316 * eDP ports. Consult the VBT as well as DP_DETECTED to
14317 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014318 *
14319 * Sadly the straps seem to be missing sometimes even for HDMI
14320 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14321 * and VBT for the presence of the port. Additionally we can't
14322 * trust the port type the VBT declares as we've seen at least
14323 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014324 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030014325 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014326 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14327 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014328 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014329 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014330 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014331
Jani Nikula7b91bf72017-08-18 12:30:19 +030014332 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014333 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14334 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014335 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014336 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014337 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014338
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014339 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014340 /*
14341 * eDP not supported on port D,
14342 * so no need to worry about it
14343 */
14344 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14345 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014346 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014347 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014348 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014349 }
14350
Jani Nikulae5186342018-07-05 16:25:08 +030014351 vlv_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014352 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014353 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014354
Paulo Zanonie2debe92013-02-18 19:00:27 -030014355 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014356 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014357 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014358 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014359 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014360 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014361 }
Ma Ling27185ae2009-08-24 13:50:23 +080014362
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014363 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014364 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014365 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014366
14367 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014368
Paulo Zanonie2debe92013-02-18 19:00:27 -030014369 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014370 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014371 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014372 }
Ma Ling27185ae2009-08-24 13:50:23 +080014373
Paulo Zanonie2debe92013-02-18 19:00:27 -030014374 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014375
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014376 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014377 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014378 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014379 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014380 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014381 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014382 }
Ma Ling27185ae2009-08-24 13:50:23 +080014383
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014384 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014385 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014386 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014387 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014388
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014389 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014390 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014391
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014392 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014393
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014394 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014395 encoder->base.possible_crtcs = encoder->crtc_mask;
14396 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014397 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014398 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014399
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014400 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014401
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014402 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014403}
14404
14405static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14406{
14407 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014408 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014409
Daniel Vetteref2d6332014-02-10 18:00:38 +010014410 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014411
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014412 i915_gem_object_lock(obj);
14413 WARN_ON(!obj->framebuffer_references--);
14414 i915_gem_object_unlock(obj);
Chris Wilsondd689282017-03-01 15:41:28 +000014415
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014416 i915_gem_object_put(obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014417
Jesse Barnes79e53942008-11-07 14:24:08 -080014418 kfree(intel_fb);
14419}
14420
14421static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014422 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014423 unsigned int *handle)
14424{
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014425 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014426
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014427 if (obj->userptr.mm) {
14428 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14429 return -EINVAL;
14430 }
14431
Chris Wilson05394f32010-11-08 19:18:58 +000014432 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014433}
14434
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014435static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14436 struct drm_file *file,
14437 unsigned flags, unsigned color,
14438 struct drm_clip_rect *clips,
14439 unsigned num_clips)
14440{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014441 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014442
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014443 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014444 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014445
14446 return 0;
14447}
14448
Jesse Barnes79e53942008-11-07 14:24:08 -080014449static const struct drm_framebuffer_funcs intel_fb_funcs = {
14450 .destroy = intel_user_framebuffer_destroy,
14451 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014452 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014453};
14454
Damien Lespiaub3218032015-02-27 11:15:18 +000014455static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014456u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
Dhinakaran Pandiyan4c8d3512018-10-26 12:53:42 -070014457 u32 pixel_format, u64 fb_modifier)
Damien Lespiaub3218032015-02-27 11:15:18 +000014458{
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014459 struct intel_crtc *crtc;
14460 struct intel_plane *plane;
Damien Lespiaub3218032015-02-27 11:15:18 +000014461
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014462 /*
14463 * We assume the primary plane for pipe A has
14464 * the highest stride limits of them all.
14465 */
14466 crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
14467 plane = to_intel_plane(crtc->base.primary);
Ville Syrjäläac484962016-01-20 21:05:26 +020014468
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014469 return plane->max_stride(plane, pixel_format, fb_modifier,
14470 DRM_MODE_ROTATE_0);
Damien Lespiaub3218032015-02-27 11:15:18 +000014471}
14472
Chris Wilson24dbf512017-02-15 10:59:18 +000014473static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14474 struct drm_i915_gem_object *obj,
14475 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014476{
Chris Wilson24dbf512017-02-15 10:59:18 +000014477 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014478 struct drm_framebuffer *fb = &intel_fb->base;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014479 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000014480 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014481 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014482 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080014483
Chris Wilsondd689282017-03-01 15:41:28 +000014484 i915_gem_object_lock(obj);
14485 obj->framebuffer_references++;
14486 tiling = i915_gem_object_get_tiling(obj);
14487 stride = i915_gem_object_get_stride(obj);
14488 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014489
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014490 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014491 /*
14492 * If there's a fence, enforce that
14493 * the fb modifier and tiling mode match.
14494 */
14495 if (tiling != I915_TILING_NONE &&
14496 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014497 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014498 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014499 }
14500 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014501 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014502 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014503 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014504 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014505 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014506 }
14507 }
14508
Ville Syrjälä17e8fd12018-10-29 20:34:53 +020014509 if (!drm_any_plane_has_format(&dev_priv->drm,
14510 mode_cmd->pixel_format,
14511 mode_cmd->modifier[0])) {
14512 struct drm_format_name_buf format_name;
14513
14514 DRM_DEBUG_KMS("unsupported pixel format %s / modifier 0x%llx\n",
14515 drm_get_format_name(mode_cmd->pixel_format,
14516 &format_name),
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014517 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014518 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014519 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014520
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014521 /*
14522 * gen2/3 display engine uses the fence if present,
14523 * so the tiling mode must match the fb modifier exactly.
14524 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014525 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014526 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014527 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014528 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014529 }
14530
Dhinakaran Pandiyan4c8d3512018-10-26 12:53:42 -070014531 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->pixel_format,
14532 mode_cmd->modifier[0]);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014533 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014534 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014535 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014536 "tiled" : "linear",
14537 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014538 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014539 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014540
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014541 /*
14542 * If there's a fence, enforce that
14543 * the fb pitch and fence stride match.
14544 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014545 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14546 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14547 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014548 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014549 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014550
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014551 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14552 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014553 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014554
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014555 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014556
Chandra Kondurue44134f2018-05-12 03:03:15 +053014557 if (fb->format->format == DRM_FORMAT_NV12 &&
14558 (fb->width < SKL_MIN_YUV_420_SRC_W ||
14559 fb->height < SKL_MIN_YUV_420_SRC_H ||
14560 (fb->width % 4) != 0 || (fb->height % 4) != 0)) {
14561 DRM_DEBUG_KMS("src dimensions not correct for NV12\n");
Ville Syrjälä3b909462018-10-29 16:00:31 +020014562 goto err;
Chandra Kondurue44134f2018-05-12 03:03:15 +053014563 }
14564
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014565 for (i = 0; i < fb->format->num_planes; i++) {
14566 u32 stride_alignment;
14567
14568 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14569 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014570 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014571 }
14572
14573 stride_alignment = intel_fb_stride_alignment(fb, i);
14574
14575 /*
14576 * Display WA #0531: skl,bxt,kbl,glk
14577 *
14578 * Render decompression and plane width > 3840
14579 * combined with horizontal panning requires the
14580 * plane stride to be a multiple of 4. We'll just
14581 * require the entire fb to accommodate that to avoid
14582 * potential runtime errors at plane configuration time.
14583 */
14584 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -070014585 is_ccs_modifier(fb->modifier))
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014586 stride_alignment *= 4;
14587
14588 if (fb->pitches[i] & (stride_alignment - 1)) {
14589 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14590 i, fb->pitches[i], stride_alignment);
14591 goto err;
14592 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014593
Daniel Stonea268bcd2018-05-18 15:30:08 +010014594 fb->obj[i] = &obj->base;
14595 }
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014596
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014597 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014598 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014599 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014600
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014601 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014602 if (ret) {
14603 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014604 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014605 }
14606
Jesse Barnes79e53942008-11-07 14:24:08 -080014607 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014608
14609err:
Chris Wilsondd689282017-03-01 15:41:28 +000014610 i915_gem_object_lock(obj);
14611 obj->framebuffer_references--;
14612 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014613 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014614}
14615
Jesse Barnes79e53942008-11-07 14:24:08 -080014616static struct drm_framebuffer *
14617intel_user_framebuffer_create(struct drm_device *dev,
14618 struct drm_file *filp,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020014619 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014620{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014621 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014622 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014623 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014624
Chris Wilson03ac0642016-07-20 13:31:51 +010014625 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14626 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014627 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014628
Chris Wilson24dbf512017-02-15 10:59:18 +000014629 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014630 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014631 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014632
14633 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014634}
14635
Chris Wilson778e23a2016-12-05 14:29:39 +000014636static void intel_atomic_state_free(struct drm_atomic_state *state)
14637{
14638 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14639
14640 drm_atomic_state_default_release(state);
14641
14642 i915_sw_fence_fini(&intel_state->commit_ready);
14643
14644 kfree(state);
14645}
14646
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014647static enum drm_mode_status
14648intel_mode_valid(struct drm_device *dev,
14649 const struct drm_display_mode *mode)
14650{
Ville Syrjäläad77c532018-06-15 20:44:05 +030014651 struct drm_i915_private *dev_priv = to_i915(dev);
14652 int hdisplay_max, htotal_max;
14653 int vdisplay_max, vtotal_max;
14654
Ville Syrjäläe4dd27a2018-05-24 15:54:03 +030014655 /*
14656 * Can't reject DBLSCAN here because Xorg ddxen can add piles
14657 * of DBLSCAN modes to the output's mode list when they detect
14658 * the scaling mode property on the connector. And they don't
14659 * ask the kernel to validate those modes in any way until
14660 * modeset time at which point the client gets a protocol error.
14661 * So in order to not upset those clients we silently ignore the
14662 * DBLSCAN flag on such connectors. For other connectors we will
14663 * reject modes with the DBLSCAN flag in encoder->compute_config().
14664 * And we always reject DBLSCAN modes in connector->mode_valid()
14665 * as we never want such modes on the connector's mode list.
14666 */
14667
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014668 if (mode->vscan > 1)
14669 return MODE_NO_VSCAN;
14670
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014671 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14672 return MODE_H_ILLEGAL;
14673
14674 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14675 DRM_MODE_FLAG_NCSYNC |
14676 DRM_MODE_FLAG_PCSYNC))
14677 return MODE_HSYNC;
14678
14679 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14680 DRM_MODE_FLAG_PIXMUX |
14681 DRM_MODE_FLAG_CLKDIV2))
14682 return MODE_BAD;
14683
Ville Syrjäläad77c532018-06-15 20:44:05 +030014684 if (INTEL_GEN(dev_priv) >= 9 ||
14685 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
14686 hdisplay_max = 8192; /* FDI max 4096 handled elsewhere */
14687 vdisplay_max = 4096;
14688 htotal_max = 8192;
14689 vtotal_max = 8192;
14690 } else if (INTEL_GEN(dev_priv) >= 3) {
14691 hdisplay_max = 4096;
14692 vdisplay_max = 4096;
14693 htotal_max = 8192;
14694 vtotal_max = 8192;
14695 } else {
14696 hdisplay_max = 2048;
14697 vdisplay_max = 2048;
14698 htotal_max = 4096;
14699 vtotal_max = 4096;
14700 }
14701
14702 if (mode->hdisplay > hdisplay_max ||
14703 mode->hsync_start > htotal_max ||
14704 mode->hsync_end > htotal_max ||
14705 mode->htotal > htotal_max)
14706 return MODE_H_ILLEGAL;
14707
14708 if (mode->vdisplay > vdisplay_max ||
14709 mode->vsync_start > vtotal_max ||
14710 mode->vsync_end > vtotal_max ||
14711 mode->vtotal > vtotal_max)
14712 return MODE_V_ILLEGAL;
14713
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014714 return MODE_OK;
14715}
14716
Jesse Barnes79e53942008-11-07 14:24:08 -080014717static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014718 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014719 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014720 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014721 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014722 .atomic_check = intel_atomic_check,
14723 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014724 .atomic_state_alloc = intel_atomic_state_alloc,
14725 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014726 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014727};
14728
Imre Deak88212942016-03-16 13:38:53 +020014729/**
14730 * intel_init_display_hooks - initialize the display modesetting hooks
14731 * @dev_priv: device private
14732 */
14733void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014734{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014735 intel_init_cdclk_hooks(dev_priv);
14736
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014737 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014738 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014739 dev_priv->display.get_initial_plane_config =
14740 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014741 dev_priv->display.crtc_compute_clock =
14742 haswell_crtc_compute_clock;
14743 dev_priv->display.crtc_enable = haswell_crtc_enable;
14744 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014745 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014746 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014747 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014748 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014749 dev_priv->display.crtc_compute_clock =
14750 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014751 dev_priv->display.crtc_enable = haswell_crtc_enable;
14752 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014753 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014754 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014755 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014756 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014757 dev_priv->display.crtc_compute_clock =
14758 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014759 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14760 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014761 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014762 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014763 dev_priv->display.get_initial_plane_config =
14764 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014765 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14766 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14767 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14768 } else if (IS_VALLEYVIEW(dev_priv)) {
14769 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14770 dev_priv->display.get_initial_plane_config =
14771 i9xx_get_initial_plane_config;
14772 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014773 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14774 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014775 } else if (IS_G4X(dev_priv)) {
14776 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14777 dev_priv->display.get_initial_plane_config =
14778 i9xx_get_initial_plane_config;
14779 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14780 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14781 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014782 } else if (IS_PINEVIEW(dev_priv)) {
14783 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14784 dev_priv->display.get_initial_plane_config =
14785 i9xx_get_initial_plane_config;
14786 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14787 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14788 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014789 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014790 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014791 dev_priv->display.get_initial_plane_config =
14792 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014793 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014794 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14795 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014796 } else {
14797 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14798 dev_priv->display.get_initial_plane_config =
14799 i9xx_get_initial_plane_config;
14800 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14801 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14802 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014803 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014804
Imre Deak88212942016-03-16 13:38:53 +020014805 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014806 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014807 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014808 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014809 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014810 /* FIXME: detect B0+ stepping and use auto training */
14811 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014812 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014813 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014814 }
14815
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014816 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014817 dev_priv->display.update_crtcs = skl_update_crtcs;
14818 else
14819 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014820}
14821
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014822/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014823static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014824{
David Weinehall52a05c32016-08-22 13:32:44 +030014825 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014826 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014827 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014828
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014829 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014830 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014831 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014832 sr1 = inb(VGA_SR_DATA);
14833 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014834 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014835 udelay(300);
14836
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014837 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014838 POSTING_READ(vga_reg);
14839}
14840
Daniel Vetterf8175862012-04-10 15:50:11 +020014841void intel_modeset_init_hw(struct drm_device *dev)
14842{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014843 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014844
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014845 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030014846 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014847 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020014848}
14849
Matt Roperd93c0372015-12-03 11:37:41 -080014850/*
14851 * Calculate what we think the watermarks should be for the state we've read
14852 * out of the hardware and then immediately program those watermarks so that
14853 * we ensure the hardware settings match our internal state.
14854 *
14855 * We can calculate what we think WM's should be by creating a duplicate of the
14856 * current state (which was constructed during hardware readout) and running it
14857 * through the atomic check code to calculate new watermark values in the
14858 * state object.
14859 */
14860static void sanitize_watermarks(struct drm_device *dev)
14861{
14862 struct drm_i915_private *dev_priv = to_i915(dev);
14863 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014864 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014865 struct drm_crtc *crtc;
14866 struct drm_crtc_state *cstate;
14867 struct drm_modeset_acquire_ctx ctx;
14868 int ret;
14869 int i;
14870
14871 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014872 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014873 return;
14874
14875 /*
14876 * We need to hold connection_mutex before calling duplicate_state so
14877 * that the connector loop is protected.
14878 */
14879 drm_modeset_acquire_init(&ctx, 0);
14880retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014881 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014882 if (ret == -EDEADLK) {
14883 drm_modeset_backoff(&ctx);
14884 goto retry;
14885 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014886 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014887 }
14888
14889 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14890 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014891 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014892
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014893 intel_state = to_intel_atomic_state(state);
14894
Matt Ropered4a6a72016-02-23 17:20:13 -080014895 /*
14896 * Hardware readout is the only time we don't want to calculate
14897 * intermediate watermarks (since we don't trust the current
14898 * watermarks).
14899 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014900 if (!HAS_GMCH_DISPLAY(dev_priv))
14901 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014902
Matt Roperd93c0372015-12-03 11:37:41 -080014903 ret = intel_atomic_check(dev, state);
14904 if (ret) {
14905 /*
14906 * If we fail here, it means that the hardware appears to be
14907 * programmed in a way that shouldn't be possible, given our
14908 * understanding of watermark requirements. This might mean a
14909 * mistake in the hardware readout code or a mistake in the
14910 * watermark calculations for a given platform. Raise a WARN
14911 * so that this is noticeable.
14912 *
14913 * If this actually happens, we'll have to just leave the
14914 * BIOS-programmed watermarks untouched and hope for the best.
14915 */
14916 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014917 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014918 }
14919
14920 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014921 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014922 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14923
Matt Ropered4a6a72016-02-23 17:20:13 -080014924 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014925 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010014926
14927 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080014928 }
14929
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014930put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014931 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014932fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014933 drm_modeset_drop_locks(&ctx);
14934 drm_modeset_acquire_fini(&ctx);
14935}
14936
Chris Wilson58ecd9d2017-11-05 13:49:05 +000014937static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14938{
14939 if (IS_GEN5(dev_priv)) {
14940 u32 fdi_pll_clk =
14941 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14942
14943 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14944 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14945 dev_priv->fdi_pll_freq = 270000;
14946 } else {
14947 return;
14948 }
14949
14950 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14951}
14952
Azhar Shaikh516a49c2018-07-06 11:37:30 -070014953static int intel_initial_commit(struct drm_device *dev)
14954{
14955 struct drm_atomic_state *state = NULL;
14956 struct drm_modeset_acquire_ctx ctx;
14957 struct drm_crtc *crtc;
14958 struct drm_crtc_state *crtc_state;
14959 int ret = 0;
14960
14961 state = drm_atomic_state_alloc(dev);
14962 if (!state)
14963 return -ENOMEM;
14964
14965 drm_modeset_acquire_init(&ctx, 0);
14966
14967retry:
14968 state->acquire_ctx = &ctx;
14969
14970 drm_for_each_crtc(crtc, dev) {
14971 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14972 if (IS_ERR(crtc_state)) {
14973 ret = PTR_ERR(crtc_state);
14974 goto out;
14975 }
14976
14977 if (crtc_state->active) {
14978 ret = drm_atomic_add_affected_planes(state, crtc);
14979 if (ret)
14980 goto out;
Ville Syrjäläfa6af5142018-11-20 15:54:49 +020014981
14982 /*
14983 * FIXME hack to force a LUT update to avoid the
14984 * plane update forcing the pipe gamma on without
14985 * having a proper LUT loaded. Remove once we
14986 * have readout for pipe gamma enable.
14987 */
14988 crtc_state->color_mgmt_changed = true;
Azhar Shaikh516a49c2018-07-06 11:37:30 -070014989 }
14990 }
14991
14992 ret = drm_atomic_commit(state);
14993
14994out:
14995 if (ret == -EDEADLK) {
14996 drm_atomic_state_clear(state);
14997 drm_modeset_backoff(&ctx);
14998 goto retry;
14999 }
15000
15001 drm_atomic_state_put(state);
15002
15003 drm_modeset_drop_locks(&ctx);
15004 drm_modeset_acquire_fini(&ctx);
15005
15006 return ret;
15007}
15008
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015009int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015010{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015011 struct drm_i915_private *dev_priv = to_i915(dev);
15012 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015013 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015014 struct intel_crtc *crtc;
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015015 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015016
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015017 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
15018
Jesse Barnes79e53942008-11-07 14:24:08 -080015019 drm_mode_config_init(dev);
15020
15021 dev->mode_config.min_width = 0;
15022 dev->mode_config.min_height = 0;
15023
Dave Airlie019d96c2011-09-29 16:20:42 +010015024 dev->mode_config.preferred_depth = 24;
15025 dev->mode_config.prefer_shadow = 1;
15026
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015027 dev->mode_config.allow_fb_modifiers = true;
15028
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015029 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015030
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015031 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015032 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015033 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015034
Jani Nikula27a981b2018-10-17 12:35:39 +030015035 intel_init_quirks(dev_priv);
Jesse Barnesb690e962010-07-19 13:53:12 -070015036
José Roberto de Souzaacde44b2018-11-07 16:16:45 -080015037 intel_fbc_init(dev_priv);
15038
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015039 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015040
Lukas Wunner69f92f62015-07-15 13:57:35 +020015041 /*
15042 * There may be no VBT; and if the BIOS enabled SSC we can
15043 * just keep using it to avoid unnecessary flicker. Whereas if the
15044 * BIOS isn't using it, don't assume it will work even if the VBT
15045 * indicates as much.
15046 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015047 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015048 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15049 DREF_SSC1_ENABLE);
15050
15051 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15052 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15053 bios_lvds_use_ssc ? "en" : "dis",
15054 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15055 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15056 }
15057 }
15058
Ville Syrjäläad77c532018-06-15 20:44:05 +030015059 /* maximum framebuffer dimensions */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015060 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015061 dev->mode_config.max_width = 2048;
15062 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015063 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015064 dev->mode_config.max_width = 4096;
15065 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015066 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015067 dev->mode_config.max_width = 8192;
15068 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015069 }
Damien Lespiau068be562014-03-28 14:17:49 +000015070
Jani Nikula2a307c22016-11-30 17:43:04 +020015071 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15072 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015073 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015074 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015075 dev->mode_config.cursor_width = 64;
15076 dev->mode_config.cursor_height = 64;
Damien Lespiau068be562014-03-28 14:17:49 +000015077 } else {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015078 dev->mode_config.cursor_width = 256;
15079 dev->mode_config.cursor_height = 256;
Damien Lespiau068be562014-03-28 14:17:49 +000015080 }
15081
Matthew Auld73ebd502017-12-11 15:18:20 +000015082 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080015083
Zhao Yakui28c97732009-10-09 11:39:41 +080015084 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015085 INTEL_INFO(dev_priv)->num_pipes,
15086 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015087
Damien Lespiau055e3932014-08-18 13:49:10 +010015088 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015089 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015090 if (ret) {
15091 drm_mode_config_cleanup(dev);
15092 return ret;
15093 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015094 }
15095
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015096 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015097 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015098
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015099 intel_update_czclk(dev_priv);
15100 intel_modeset_init_hw(dev);
15101
Ville Syrjäläb2045352016-05-13 23:41:27 +030015102 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015103 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015104
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015105 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015106 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015107 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015108
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015109 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015110 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015111 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015112
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015113 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015114 struct intel_initial_plane_config plane_config = {};
15115
Jesse Barnes46f297f2014-03-07 08:57:48 -080015116 if (!crtc->active)
15117 continue;
15118
Jesse Barnes46f297f2014-03-07 08:57:48 -080015119 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015120 * Note that reserving the BIOS fb up front prevents us
15121 * from stuffing other stolen allocations like the ring
15122 * on top. This prevents some ugliness at boot time, and
15123 * can even allow for smooth boot transitions if the BIOS
15124 * fb is large enough for the active pipe configuration.
15125 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015126 dev_priv->display.get_initial_plane_config(crtc,
15127 &plane_config);
15128
15129 /*
15130 * If the fb is shared between multiple heads, we'll
15131 * just get the first one.
15132 */
15133 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015134 }
Matt Roperd93c0372015-12-03 11:37:41 -080015135
15136 /*
15137 * Make sure hardware watermarks really match the state we read out.
15138 * Note that we need to do this after reconstructing the BIOS fb's
15139 * since the watermark calculation done here will use pstate->fb.
15140 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015141 if (!HAS_GMCH_DISPLAY(dev_priv))
15142 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015143
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015144 /*
15145 * Force all active planes to recompute their states. So that on
15146 * mode_setcrtc after probe, all the intel_plane_state variables
15147 * are already calculated and there is no assert_plane warnings
15148 * during bootup.
15149 */
15150 ret = intel_initial_commit(dev);
15151 if (ret)
15152 DRM_DEBUG_KMS("Initial commit in probe failed.\n");
15153
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015154 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015155}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015156
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015157void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15158{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015159 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015160 /* 640x480@60Hz, ~25175 kHz */
15161 struct dpll clock = {
15162 .m1 = 18,
15163 .m2 = 7,
15164 .p1 = 13,
15165 .p2 = 4,
15166 .n = 2,
15167 };
15168 u32 dpll, fp;
15169 int i;
15170
15171 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15172
15173 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15174 pipe_name(pipe), clock.vco, clock.dot);
15175
15176 fp = i9xx_dpll_compute_fp(&clock);
15177 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15178 DPLL_VGA_MODE_DIS |
15179 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15180 PLL_P2_DIVIDE_BY_4 |
15181 PLL_REF_INPUT_DREFCLK |
15182 DPLL_VCO_ENABLE;
15183
15184 I915_WRITE(FP0(pipe), fp);
15185 I915_WRITE(FP1(pipe), fp);
15186
15187 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15188 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15189 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15190 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15191 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15192 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15193 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15194
15195 /*
15196 * Apparently we need to have VGA mode enabled prior to changing
15197 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15198 * dividers, even though the register value does change.
15199 */
15200 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15201 I915_WRITE(DPLL(pipe), dpll);
15202
15203 /* Wait for the clocks to stabilize. */
15204 POSTING_READ(DPLL(pipe));
15205 udelay(150);
15206
15207 /* The pixel multiplier can only be updated once the
15208 * DPLL is enabled and the clocks are stable.
15209 *
15210 * So write it again.
15211 */
15212 I915_WRITE(DPLL(pipe), dpll);
15213
15214 /* We do this three times for luck */
15215 for (i = 0; i < 3 ; i++) {
15216 I915_WRITE(DPLL(pipe), dpll);
15217 POSTING_READ(DPLL(pipe));
15218 udelay(150); /* wait for warmup */
15219 }
15220
15221 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15222 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015223
15224 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015225}
15226
15227void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15228{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015229 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15230
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015231 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15232 pipe_name(pipe));
15233
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020015234 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
15235 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
15236 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020015237 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & MCURSOR_MODE);
15238 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & MCURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015239
15240 I915_WRITE(PIPECONF(pipe), 0);
15241 POSTING_READ(PIPECONF(pipe));
15242
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015243 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015244
15245 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15246 POSTING_READ(DPLL(pipe));
15247}
15248
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015249static void
15250intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
15251{
15252 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020015253
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015254 if (INTEL_GEN(dev_priv) >= 4)
15255 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020015256
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015257 for_each_intel_crtc(&dev_priv->drm, crtc) {
15258 struct intel_plane *plane =
15259 to_intel_plane(crtc->base.primary);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015260 struct intel_crtc *plane_crtc;
15261 enum pipe pipe;
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015262
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015263 if (!plane->get_hw_state(plane, &pipe))
15264 continue;
15265
15266 if (pipe == crtc->pipe)
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015267 continue;
15268
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +030015269 DRM_DEBUG_KMS("[PLANE:%d:%s] attached to the wrong pipe, disabling plane\n",
15270 plane->base.base.id, plane->base.name);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015271
15272 plane_crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15273 intel_plane_disable_noatomic(plane_crtc, plane);
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015274 }
Daniel Vetterfa555832012-10-10 23:14:00 +020015275}
15276
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015277static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15278{
15279 struct drm_device *dev = crtc->base.dev;
15280 struct intel_encoder *encoder;
15281
15282 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15283 return true;
15284
15285 return false;
15286}
15287
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015288static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15289{
15290 struct drm_device *dev = encoder->base.dev;
15291 struct intel_connector *connector;
15292
15293 for_each_connector_on_encoder(dev, &encoder->base, connector)
15294 return connector;
15295
15296 return NULL;
15297}
15298
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015299static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015300 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015301{
15302 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015303 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015304}
15305
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015306static void intel_sanitize_crtc(struct intel_crtc *crtc,
15307 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015308{
15309 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015310 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015311 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
15312 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015313
Daniel Vetter24929352012-07-02 20:28:59 +020015314 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020015315 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020015316 i915_reg_t reg = PIPECONF(cpu_transcoder);
15317
15318 I915_WRITE(reg,
15319 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15320 }
Daniel Vetter24929352012-07-02 20:28:59 +020015321
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015322 if (crtc_state->base.active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015323 struct intel_plane *plane;
15324
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015325 /* Disable everything but the primary plane */
15326 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015327 const struct intel_plane_state *plane_state =
15328 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015329
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015330 if (plane_state->base.visible &&
15331 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
15332 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015333 }
Daniel Vetter96256042015-02-13 21:03:42 +010015334 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015335
Daniel Vetter24929352012-07-02 20:28:59 +020015336 /* Adjust the state of the output pipe according to whether we
15337 * have active connectors/encoders. */
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015338 if (crtc_state->base.active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015339 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015340
Maarten Lankhorst1b52ad42018-10-11 12:04:53 +020015341 if (crtc_state->base.active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015342 /*
15343 * We start out with underrun reporting disabled to avoid races.
15344 * For correct bookkeeping mark this on active crtcs.
15345 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015346 * Also on gmch platforms we dont have any hardware bits to
15347 * disable the underrun reporting. Which means we need to start
15348 * out with underrun reporting disabled also on inactive pipes,
15349 * since otherwise we'll complain about the garbage we read when
15350 * e.g. coming up after runtime pm.
15351 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015352 * No protection against concurrent access is required - at
15353 * worst a fifo underrun happens which also sets this to false.
15354 */
15355 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015356 /*
15357 * We track the PCH trancoder underrun reporting state
15358 * within the crtc. With crtc for pipe A housing the underrun
15359 * reporting state for PCH transcoder A, crtc for pipe B housing
15360 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15361 * and marking underrun reporting as disabled for the non-existing
15362 * PCH transcoders B and C would prevent enabling the south
15363 * error interrupt (see cpt_can_enable_serr_int()).
15364 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015365 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015366 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015367 }
Daniel Vetter24929352012-07-02 20:28:59 +020015368}
15369
15370static void intel_sanitize_encoder(struct intel_encoder *encoder)
15371{
Imre Deak70332ac2018-11-01 16:04:27 +020015372 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015373 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015374
15375 /* We need to check both for a crtc link (meaning that the
15376 * encoder is active and trying to read from a pipe) and the
15377 * pipe itself being active. */
15378 bool has_active_crtc = encoder->base.crtc &&
15379 to_intel_crtc(encoder->base.crtc)->active;
15380
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015381 connector = intel_encoder_find_connector(encoder);
15382 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015383 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15384 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015385 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015386
15387 /* Connector is active, but has no active pipe. This is
15388 * fallout from our resume register restoring. Disable
15389 * the encoder manually again. */
15390 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015391 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15392
Daniel Vetter24929352012-07-02 20:28:59 +020015393 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15394 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015395 encoder->base.name);
Jani Nikulac84c6fe2018-10-16 15:41:34 +030015396 if (encoder->disable)
15397 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015398 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015399 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015400 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015401 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015402
15403 /* Inconsistent output/port/pipe state happens presumably due to
15404 * a bug in one of the get_hw_state functions. Or someplace else
15405 * in our code, like the register restore mess on resume. Clamp
15406 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015407
15408 connector->base.dpms = DRM_MODE_DPMS_OFF;
15409 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015410 }
Maarten Lankhorstd6cae4a2018-05-16 10:50:38 +020015411
15412 /* notify opregion of the sanitized encoder state */
15413 intel_opregion_notify_encoder(encoder, connector && has_active_crtc);
Imre Deak70332ac2018-11-01 16:04:27 +020015414
15415 if (INTEL_GEN(dev_priv) >= 11)
15416 icl_sanitize_encoder_pll_mapping(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015417}
15418
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015419void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015420{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015421 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015422
Imre Deak04098752014-02-18 00:02:16 +020015423 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15424 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015425 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015426 }
15427}
15428
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015429void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015430{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015431 /* This function can be called both from intel_modeset_setup_hw_state or
15432 * at a very early point in our resume sequence, where the power well
15433 * structures are not yet restored. Since this function is at a very
15434 * paranoid "someone might have enabled VGA while we were not looking"
15435 * level, just check if the power well is enabled instead of trying to
15436 * follow the "don't touch the power well if we don't need it" policy
15437 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015438 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015439 return;
15440
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015441 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015442
15443 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015444}
15445
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015446/* FIXME read out full plane state for all planes */
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015447static void readout_plane_state(struct drm_i915_private *dev_priv)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015448{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015449 struct intel_plane *plane;
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015450 struct intel_crtc *crtc;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015451
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015452 for_each_intel_plane(&dev_priv->drm, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015453 struct intel_plane_state *plane_state =
15454 to_intel_plane_state(plane->base.state);
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015455 struct intel_crtc_state *crtc_state;
15456 enum pipe pipe = PIPE_A;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015457 bool visible;
15458
15459 visible = plane->get_hw_state(plane, &pipe);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015460
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015461 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15462 crtc_state = to_intel_crtc_state(crtc->base.state);
15463
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015464 intel_set_plane_visible(crtc_state, plane_state, visible);
Ville Syrjälä7a4a2a42018-10-03 17:50:52 +030015465
15466 DRM_DEBUG_KMS("[PLANE:%d:%s] hw state readout: %s, pipe %c\n",
15467 plane->base.base.id, plane->base.name,
15468 enableddisabled(visible), pipe_name(pipe));
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015469 }
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015470
15471 for_each_intel_crtc(&dev_priv->drm, crtc) {
15472 struct intel_crtc_state *crtc_state =
15473 to_intel_crtc_state(crtc->base.state);
15474
15475 fixup_active_planes(crtc_state);
15476 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015477}
15478
Daniel Vetter30e984d2013-06-05 13:34:17 +020015479static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015480{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015481 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015482 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015483 struct intel_crtc *crtc;
15484 struct intel_encoder *encoder;
15485 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015486 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015487 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015488
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015489 dev_priv->active_crtcs = 0;
15490
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015491 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015492 struct intel_crtc_state *crtc_state =
15493 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015494
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015495 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015496 memset(crtc_state, 0, sizeof(*crtc_state));
15497 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015498
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015499 crtc_state->base.active = crtc_state->base.enable =
15500 dev_priv->display.get_pipe_config(crtc, crtc_state);
15501
15502 crtc->base.enabled = crtc_state->base.enable;
15503 crtc->active = crtc_state->base.active;
15504
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015505 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015506 dev_priv->active_crtcs |= 1 << crtc->pipe;
15507
Ville Syrjälä78108b72016-05-27 20:59:19 +030015508 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15509 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015510 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015511 }
15512
Ville Syrjälä62358aa2018-10-03 17:50:17 +030015513 readout_plane_state(dev_priv);
15514
Daniel Vetter53589012013-06-05 13:34:16 +020015515 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15516 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15517
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015518 pll->on = pll->info->funcs->get_hw_state(dev_priv, pll,
15519 &pll->state.hw_state);
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015520 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015521 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015522 struct intel_crtc_state *crtc_state =
15523 to_intel_crtc_state(crtc->base.state);
15524
15525 if (crtc_state->base.active &&
15526 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015527 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015528 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015529 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015530
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015531 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015532 pll->info->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015533 }
15534
Damien Lespiaub2784e12014-08-05 11:29:37 +010015535 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015536 pipe = 0;
15537
15538 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015539 struct intel_crtc_state *crtc_state;
15540
Ville Syrjälä98187832016-10-31 22:37:10 +020015541 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015542 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015543
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015544 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015545 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015546 } else {
15547 encoder->base.crtc = NULL;
15548 }
15549
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015550 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015551 encoder->base.base.id, encoder->base.name,
15552 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015553 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015554 }
15555
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015556 drm_connector_list_iter_begin(dev, &conn_iter);
15557 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015558 if (connector->get_hw_state(connector)) {
15559 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015560
15561 encoder = connector->encoder;
15562 connector->base.encoder = &encoder->base;
15563
15564 if (encoder->base.crtc &&
15565 encoder->base.crtc->state->active) {
15566 /*
15567 * This has to be done during hardware readout
15568 * because anything calling .crtc_disable may
15569 * rely on the connector_mask being accurate.
15570 */
15571 encoder->base.crtc->state->connector_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015572 drm_connector_mask(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015573 encoder->base.crtc->state->encoder_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015574 drm_encoder_mask(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015575 }
15576
Daniel Vetter24929352012-07-02 20:28:59 +020015577 } else {
15578 connector->base.dpms = DRM_MODE_DPMS_OFF;
15579 connector->base.encoder = NULL;
15580 }
15581 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015582 connector->base.base.id, connector->base.name,
15583 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015584 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015585 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015586
15587 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015588 struct intel_crtc_state *crtc_state =
15589 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015590 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015591
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015592 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015593 if (crtc_state->base.active) {
15594 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
Ville Syrjäläbd4cd032018-04-26 19:30:15 +030015595 crtc->base.mode.hdisplay = crtc_state->pipe_src_w;
15596 crtc->base.mode.vdisplay = crtc_state->pipe_src_h;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015597 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015598 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15599
15600 /*
15601 * The initial mode needs to be set in order to keep
15602 * the atomic core happy. It wants a valid mode if the
15603 * crtc's enabled, so we do the above call.
15604 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015605 * But we don't set all the derived state fully, hence
15606 * set a flag to indicate that a full recalculation is
15607 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015608 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015609 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015610
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015611 intel_crtc_compute_pixel_rate(crtc_state);
15612
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015613 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015614 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015615 if (WARN_ON(min_cdclk < 0))
15616 min_cdclk = 0;
15617 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015618
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015619 drm_calc_timestamping_constants(&crtc->base,
15620 &crtc_state->base.adjusted_mode);
Maarten Lankhorstf2bdd112018-10-11 12:04:52 +020015621 update_scanline_offset(crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015622 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015623
Ville Syrjäläd305e062017-08-30 21:57:03 +030015624 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015625 dev_priv->min_voltage_level[crtc->pipe] =
15626 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015627
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015628 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015629 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015630}
15631
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015632static void
15633get_encoder_power_domains(struct drm_i915_private *dev_priv)
15634{
15635 struct intel_encoder *encoder;
15636
15637 for_each_intel_encoder(&dev_priv->drm, encoder) {
15638 u64 get_domains;
15639 enum intel_display_power_domain domain;
Imre Deak52528052018-06-21 21:44:49 +030015640 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015641
15642 if (!encoder->get_power_domains)
15643 continue;
15644
Imre Deak52528052018-06-21 21:44:49 +030015645 /*
Imre Deakb79ebe72018-07-05 15:26:54 +030015646 * MST-primary and inactive encoders don't have a crtc state
15647 * and neither of these require any power domain references.
Imre Deak52528052018-06-21 21:44:49 +030015648 */
Imre Deakb79ebe72018-07-05 15:26:54 +030015649 if (!encoder->base.crtc)
15650 continue;
Imre Deak52528052018-06-21 21:44:49 +030015651
Imre Deakb79ebe72018-07-05 15:26:54 +030015652 crtc_state = to_intel_crtc_state(encoder->base.crtc->state);
Imre Deak52528052018-06-21 21:44:49 +030015653 get_domains = encoder->get_power_domains(encoder, crtc_state);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015654 for_each_power_domain(domain, get_domains)
15655 intel_display_power_get(dev_priv, domain);
15656 }
15657}
15658
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015659static void intel_early_display_was(struct drm_i915_private *dev_priv)
15660{
15661 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15662 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15663 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15664 DARBF_GATING_DIS);
15665
15666 if (IS_HASWELL(dev_priv)) {
15667 /*
15668 * WaRsPkgCStateDisplayPMReq:hsw
15669 * System hang if this isn't done before disabling all planes!
15670 */
15671 I915_WRITE(CHICKEN_PAR1_1,
15672 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15673 }
15674}
15675
Ville Syrjälä3aefb672018-11-08 16:36:35 +020015676static void ibx_sanitize_pch_hdmi_port(struct drm_i915_private *dev_priv,
15677 enum port port, i915_reg_t hdmi_reg)
15678{
15679 u32 val = I915_READ(hdmi_reg);
15680
15681 if (val & SDVO_ENABLE ||
15682 (val & SDVO_PIPE_SEL_MASK) == SDVO_PIPE_SEL(PIPE_A))
15683 return;
15684
15685 DRM_DEBUG_KMS("Sanitizing transcoder select for HDMI %c\n",
15686 port_name(port));
15687
15688 val &= ~SDVO_PIPE_SEL_MASK;
15689 val |= SDVO_PIPE_SEL(PIPE_A);
15690
15691 I915_WRITE(hdmi_reg, val);
15692}
15693
15694static void ibx_sanitize_pch_dp_port(struct drm_i915_private *dev_priv,
15695 enum port port, i915_reg_t dp_reg)
15696{
15697 u32 val = I915_READ(dp_reg);
15698
15699 if (val & DP_PORT_EN ||
15700 (val & DP_PIPE_SEL_MASK) == DP_PIPE_SEL(PIPE_A))
15701 return;
15702
15703 DRM_DEBUG_KMS("Sanitizing transcoder select for DP %c\n",
15704 port_name(port));
15705
15706 val &= ~DP_PIPE_SEL_MASK;
15707 val |= DP_PIPE_SEL(PIPE_A);
15708
15709 I915_WRITE(dp_reg, val);
15710}
15711
15712static void ibx_sanitize_pch_ports(struct drm_i915_private *dev_priv)
15713{
15714 /*
15715 * The BIOS may select transcoder B on some of the PCH
15716 * ports even it doesn't enable the port. This would trip
15717 * assert_pch_dp_disabled() and assert_pch_hdmi_disabled().
15718 * Sanitize the transcoder select bits to prevent that. We
15719 * assume that the BIOS never actually enabled the port,
15720 * because if it did we'd actually have to toggle the port
15721 * on and back off to make the transcoder A select stick
15722 * (see. intel_dp_link_down(), intel_disable_hdmi(),
15723 * intel_disable_sdvo()).
15724 */
15725 ibx_sanitize_pch_dp_port(dev_priv, PORT_B, PCH_DP_B);
15726 ibx_sanitize_pch_dp_port(dev_priv, PORT_C, PCH_DP_C);
15727 ibx_sanitize_pch_dp_port(dev_priv, PORT_D, PCH_DP_D);
15728
15729 /* PCH SDVOB multiplex with HDMIB */
15730 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_B, PCH_HDMIB);
15731 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_C, PCH_HDMIC);
15732 ibx_sanitize_pch_hdmi_port(dev_priv, PORT_D, PCH_HDMID);
15733}
15734
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015735/* Scan out the current hw modeset state,
15736 * and sanitizes it to the current state
15737 */
15738static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015739intel_modeset_setup_hw_state(struct drm_device *dev,
15740 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015741{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015742 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015743 struct intel_crtc *crtc;
Maarten Lankhorst91d78192018-10-11 12:04:54 +020015744 struct intel_crtc_state *crtc_state;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015745 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015746 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015747
Imre Deak2cd9a682018-08-16 15:37:57 +030015748 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
15749
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015750 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015751 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015752
15753 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015754 get_encoder_power_domains(dev_priv);
15755
Ville Syrjälä3aefb672018-11-08 16:36:35 +020015756 if (HAS_PCH_IBX(dev_priv))
15757 ibx_sanitize_pch_ports(dev_priv);
15758
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030015759 /*
15760 * intel_sanitize_plane_mapping() may need to do vblank
15761 * waits, so we need vblank interrupts restored beforehand.
15762 */
15763 for_each_intel_crtc(&dev_priv->drm, crtc) {
15764 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015765
Maarten Lankhorst91d78192018-10-11 12:04:54 +020015766 if (crtc->base.state->active)
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030015767 drm_crtc_vblank_on(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015768 }
15769
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030015770 intel_sanitize_plane_mapping(dev_priv);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015771
Ville Syrjälä68bc30d2018-10-03 17:49:51 +030015772 for_each_intel_encoder(dev, encoder)
15773 intel_sanitize_encoder(encoder);
15774
15775 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst91d78192018-10-11 12:04:54 +020015776 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015777 intel_sanitize_crtc(crtc, ctx);
Maarten Lankhorst91d78192018-10-11 12:04:54 +020015778 intel_dump_pipe_config(crtc, crtc_state,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015779 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015780 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015781
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015782 intel_modeset_update_connector_atomic_state(dev);
15783
Daniel Vetter35c95372013-07-17 06:55:04 +020015784 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15785 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15786
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015787 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015788 continue;
15789
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015790 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n",
15791 pll->info->name);
Daniel Vetter35c95372013-07-17 06:55:04 +020015792
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015793 pll->info->funcs->disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015794 pll->on = false;
15795 }
15796
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015797 if (IS_G4X(dev_priv)) {
15798 g4x_wm_get_hw_state(dev);
15799 g4x_wm_sanitize(dev_priv);
15800 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015801 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015802 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015803 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015804 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015805 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015806 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015807 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015808
15809 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015810 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015811
Maarten Lankhorst91d78192018-10-11 12:04:54 +020015812 crtc_state = to_intel_crtc_state(crtc->base.state);
15813 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015814 if (WARN_ON(put_domains))
15815 modeset_put_power_domains(dev_priv, put_domains);
15816 }
Imre Deak2cd9a682018-08-16 15:37:57 +030015817
15818 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015819
15820 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015821}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015822
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015823void intel_display_resume(struct drm_device *dev)
15824{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015825 struct drm_i915_private *dev_priv = to_i915(dev);
15826 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15827 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015828 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015829
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015830 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015831 if (state)
15832 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015833
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015834 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015835
Maarten Lankhorst73974892016-08-05 23:28:27 +030015836 while (1) {
15837 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15838 if (ret != -EDEADLK)
15839 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015840
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015841 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015842 }
15843
Maarten Lankhorst73974892016-08-05 23:28:27 +030015844 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015845 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015846
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015847 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015848 drm_modeset_drop_locks(&ctx);
15849 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015850
Chris Wilson08536952016-10-14 13:18:18 +010015851 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015852 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015853 if (state)
15854 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015855}
15856
Manasi Navare886c6b82017-10-26 14:52:00 -070015857static void intel_hpd_poll_fini(struct drm_device *dev)
15858{
15859 struct intel_connector *connector;
15860 struct drm_connector_list_iter conn_iter;
15861
Chris Wilson448aa912017-11-28 11:01:47 +000015862 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070015863 drm_connector_list_iter_begin(dev, &conn_iter);
15864 for_each_intel_connector_iter(connector, &conn_iter) {
15865 if (connector->modeset_retry_work.func)
15866 cancel_work_sync(&connector->modeset_retry_work);
Ramalingam Cd3dacc72018-10-29 15:15:46 +053015867 if (connector->hdcp.shim) {
15868 cancel_delayed_work_sync(&connector->hdcp.check_work);
15869 cancel_work_sync(&connector->hdcp.prop_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050015870 }
Manasi Navare886c6b82017-10-26 14:52:00 -070015871 }
15872 drm_connector_list_iter_end(&conn_iter);
15873}
15874
Jesse Barnes79e53942008-11-07 14:24:08 -080015875void intel_modeset_cleanup(struct drm_device *dev)
15876{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015877 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015878
Chris Wilson8bcf9f72018-07-10 10:44:20 +010015879 flush_workqueue(dev_priv->modeset_wq);
15880
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015881 flush_work(&dev_priv->atomic_helper.free_work);
15882 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15883
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015884 /*
15885 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015886 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015887 * experience fancy races otherwise.
15888 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015889 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015890
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015891 /*
15892 * Due to the hpd irq storm handling the hotplug work can re-arm the
15893 * poll handlers. Hence disable polling after hpd handling is shut down.
15894 */
Manasi Navare886c6b82017-10-26 14:52:00 -070015895 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015896
Daniel Vetter4f256d82017-07-15 00:46:55 +020015897 /* poll work can call into fbdev, hence clean that up afterwards */
15898 intel_fbdev_fini(dev_priv);
15899
Jesse Barnes723bfd72010-10-07 16:01:13 -070015900 intel_unregister_dsm_handler();
15901
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015902 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015903
Chris Wilson1630fe72011-07-08 12:22:42 +010015904 /* flush any delayed tasks or pending work */
15905 flush_scheduled_work();
15906
Jesse Barnes79e53942008-11-07 14:24:08 -080015907 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015908
José Roberto de Souza58db08a72018-11-07 16:16:47 -080015909 intel_overlay_cleanup(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015910
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015911 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015912
15913 destroy_workqueue(dev_priv->modeset_wq);
José Roberto de Souzaacde44b2018-11-07 16:16:45 -080015914
15915 intel_fbc_cleanup_cfb(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015916}
15917
Dave Airlie28d52042009-09-21 14:33:58 +100015918/*
15919 * set vga decode state - true == enable VGA decode
15920 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015921int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015922{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015923 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015924 u16 gmch_ctrl;
15925
Chris Wilson75fa0412014-02-07 18:37:02 -020015926 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15927 DRM_ERROR("failed to read control word\n");
15928 return -EIO;
15929 }
15930
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015931 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15932 return 0;
15933
Dave Airlie28d52042009-09-21 14:33:58 +100015934 if (state)
15935 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15936 else
15937 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015938
15939 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15940 DRM_ERROR("failed to write control word\n");
15941 return -EIO;
15942 }
15943
Dave Airlie28d52042009-09-21 14:33:58 +100015944 return 0;
15945}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015946
Chris Wilson98a2f412016-10-12 10:05:18 +010015947#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15948
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015949struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015950
15951 u32 power_well_driver;
15952
Chris Wilson63b66e52013-08-08 15:12:06 +020015953 int num_transcoders;
15954
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015955 struct intel_cursor_error_state {
15956 u32 control;
15957 u32 position;
15958 u32 base;
15959 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015960 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015961
15962 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015963 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015964 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015965 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015966 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015967
15968 struct intel_plane_error_state {
15969 u32 control;
15970 u32 stride;
15971 u32 size;
15972 u32 pos;
15973 u32 addr;
15974 u32 surface;
15975 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015976 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015977
15978 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015979 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015980 enum transcoder cpu_transcoder;
15981
15982 u32 conf;
15983
15984 u32 htotal;
15985 u32 hblank;
15986 u32 hsync;
15987 u32 vtotal;
15988 u32 vblank;
15989 u32 vsync;
15990 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015991};
15992
15993struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015994intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015995{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015996 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015997 int transcoders[] = {
15998 TRANSCODER_A,
15999 TRANSCODER_B,
16000 TRANSCODER_C,
16001 TRANSCODER_EDP,
16002 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016003 int i;
16004
Chris Wilsonc0336662016-05-06 15:40:21 +010016005 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016006 return NULL;
16007
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016008 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016009 if (error == NULL)
16010 return NULL;
16011
Chris Wilsonc0336662016-05-06 15:40:21 +010016012 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak75e39682018-08-06 12:58:39 +030016013 error->power_well_driver = I915_READ(HSW_PWR_WELL_CTL2);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016014
Damien Lespiau055e3932014-08-18 13:49:10 +010016015 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016016 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016017 __intel_display_power_is_enabled(dev_priv,
16018 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016019 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016020 continue;
16021
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016022 error->cursor[i].control = I915_READ(CURCNTR(i));
16023 error->cursor[i].position = I915_READ(CURPOS(i));
16024 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016025
16026 error->plane[i].control = I915_READ(DSPCNTR(i));
16027 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016028 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016029 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016030 error->plane[i].pos = I915_READ(DSPPOS(i));
16031 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016032 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016033 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016034 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016035 error->plane[i].surface = I915_READ(DSPSURF(i));
16036 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16037 }
16038
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016039 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030016040
Chris Wilsonc0336662016-05-06 15:40:21 +010016041 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e12014-04-18 15:55:04 +030016042 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016043 }
16044
Jani Nikula4d1de972016-03-18 17:05:42 +020016045 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016046 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016047 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016048 error->num_transcoders++; /* Account for eDP. */
16049
16050 for (i = 0; i < error->num_transcoders; i++) {
16051 enum transcoder cpu_transcoder = transcoders[i];
16052
Imre Deakddf9c532013-11-27 22:02:02 +020016053 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016054 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016055 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016056 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016057 continue;
16058
Chris Wilson63b66e52013-08-08 15:12:06 +020016059 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16060
16061 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16062 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16063 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16064 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16065 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16066 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16067 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016068 }
16069
16070 return error;
16071}
16072
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016073#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16074
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016075void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016076intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016077 struct intel_display_error_state *error)
16078{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000016079 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016080 int i;
16081
Chris Wilson63b66e52013-08-08 15:12:06 +020016082 if (!error)
16083 return;
16084
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016085 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010016086 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016087 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016088 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016089 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016090 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016091 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016092 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016093 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030016094 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016095
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016096 err_printf(m, "Plane [%d]:\n", i);
16097 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16098 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016099 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016100 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16101 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016102 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010016103 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016104 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016105 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016106 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16107 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016108 }
16109
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016110 err_printf(m, "Cursor [%d]:\n", i);
16111 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16112 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16113 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016114 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016115
16116 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016117 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016118 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016119 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016120 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016121 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16122 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16123 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16124 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16125 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16126 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16127 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16128 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016129}
Chris Wilson98a2f412016-10-12 10:05:18 +010016130
16131#endif