blob: 9995df578fa8d4d8ec2f5416cc18cc28bf7392b8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Dave Airlie0e32b392014-05-02 14:02:48 +1000113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Daniel Vetterd2acd212012-10-20 20:57:43 +0200136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
Chris Wilson021357a2010-09-07 20:54:59 +0100146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
Chris Wilson8b99e682010-10-13 09:59:17 +0100149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100154}
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700167};
168
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200184 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200185 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
Eric Anholt273e27c2011-03-30 13:01:10 -0700194
Keith Packarde4b36692009-06-05 19:22:17 -0700195static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
Eric Anholt273e27c2011-03-30 13:01:10 -0700221
Keith Packarde4b36692009-06-05 19:22:17 -0700222static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800234 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800261 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800275 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500293static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Eric Anholt273e27c2011-03-30 13:01:10 -0700306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348};
349
Eric Anholt273e27c2011-03-30 13:01:10 -0700350/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800375};
376
Ville Syrjälädc730512013-09-24 21:26:30 +0300377static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200385 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300389 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700391};
392
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200401 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530412 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200421static bool
422needs_modeset(struct drm_crtc_state *state)
423{
424 return state->mode_changed || state->active_changed;
425}
426
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300427/**
428 * Returns whether any output on the specified pipe is of the specified type
429 */
Damien Lespiau40935612014-10-29 11:16:59 +0000430bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300431{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300432 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300433 struct intel_encoder *encoder;
434
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300435 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300436 if (encoder->type == type)
437 return true;
438
439 return false;
440}
441
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442/**
443 * Returns whether any output on the specified pipe will have the specified
444 * type after a staged modeset is complete, i.e., the same as
445 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
446 * encoder->crtc.
447 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200448static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
449 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200451 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300452 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200453 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200456
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300457 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 if (connector_state->crtc != crtc_state->base.crtc)
459 continue;
460
461 num_connectors++;
462
463 encoder = to_intel_encoder(connector_state->best_encoder);
464 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200465 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200466 }
467
468 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200469
470 return false;
471}
472
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473static const intel_limit_t *
474intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800475{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200479 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100480 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000481 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800482 limit = &intel_limits_ironlake_dual_lvds_100m;
483 else
484 limit = &intel_limits_ironlake_dual_lvds;
485 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000486 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487 limit = &intel_limits_ironlake_single_lvds_100m;
488 else
489 limit = &intel_limits_ironlake_single_lvds;
490 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200491 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800492 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493
494 return limit;
495}
496
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200497static const intel_limit_t *
498intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800499{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800501 const intel_limit_t *limit;
502
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100504 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 else
Keith Packarde4b36692009-06-05 19:22:17 -0700507 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200519static const intel_limit_t *
520intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800521{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 const intel_limit_t *limit;
524
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200525 if (IS_BROXTON(dev))
526 limit = &intel_limits_bxt;
527 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800529 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500533 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800534 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500535 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536 } else if (IS_CHERRYVIEW(dev)) {
537 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700538 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300539 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200541 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200550 else
551 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 }
553 return limit;
554}
555
Imre Deakdccbea32015-06-22 23:35:51 +0300556/*
557 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
558 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
559 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
560 * The helpers' return value is the rate of the clock that is fed to the
561 * display engine's pipe which can be the above fast dot clock rate or a
562 * divided-down version of it.
563 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300565static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Shaohua Li21778322009-02-23 15:19:16 +0800567 clock->m = clock->m2 + 2;
568 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200569 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300570 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300571 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
572 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300573
574 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800575}
576
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
578{
579 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
580}
581
Imre Deakdccbea32015-06-22 23:35:51 +0300582static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800583{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200584 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200586 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300587 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300590
591 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Imre Deakdccbea32015-06-22 23:35:51 +0300594static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300599 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300600 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
601 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300602
603 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300604}
605
Imre Deakdccbea32015-06-22 23:35:51 +0300606int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300607{
608 clock->m = clock->m1 * clock->m2;
609 clock->p = clock->p1 * clock->p2;
610 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300611 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300612 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
613 clock->n << 22);
614 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300615
616 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617}
618
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800619#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620/**
621 * Returns whether the given set of divisors are valid for a given refclk with
622 * the given connectors.
623 */
624
Chris Wilson1b894b52010-12-14 20:04:54 +0000625static bool intel_PLL_is_valid(struct drm_device *dev,
626 const intel_limit_t *limit,
627 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->n < limit->n.min || limit->n.max < clock->n)
630 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400632 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300637
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200638 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300639 if (clock->m1 <= clock->m2)
640 INTELPllInvalid("m1 <= m2\n");
641
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200642 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300643 if (clock->p < limit->p.min || limit->p.max < clock->p)
644 INTELPllInvalid("p out of range\n");
645 if (clock->m < limit->m.min || limit->m.max < clock->m)
646 INTELPllInvalid("m out of range\n");
647 }
648
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
652 * connector, etc., rather than just a single range.
653 */
654 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656
657 return true;
658}
659
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660static int
661i9xx_select_p2_div(const intel_limit_t *limit,
662 const struct intel_crtc_state *crtc_state,
663 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800664{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100669 * For LVDS just rely on its current settings for dual-channel.
670 * We haven't figured out how to reliably set up different
671 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100673 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 } else {
678 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683}
684
685static bool
686i9xx_find_best_dpll(const intel_limit_t *limit,
687 struct intel_crtc_state *crtc_state,
688 int target, int refclk, intel_clock_t *match_clock,
689 intel_clock_t *best_clock)
690{
691 struct drm_device *dev = crtc_state->base.crtc->dev;
692 intel_clock_t clock;
693 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694
Akshay Joshi0206e352011-08-16 15:34:10 -0400695 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800696
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
698
Zhao Yakui42158662009-11-20 11:24:18 +0800699 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
700 clock.m1++) {
701 for (clock.m2 = limit->m2.min;
702 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200703 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800704 break;
705 for (clock.n = limit->n.min;
706 clock.n <= limit->n.max; clock.n++) {
707 for (clock.p1 = limit->p1.min;
708 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 int this_err;
710
Imre Deakdccbea32015-06-22 23:35:51 +0300711 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718
719 this_err = abs(clock.dot - target);
720 if (this_err < err) {
721 *best_clock = clock;
722 err = this_err;
723 }
724 }
725 }
726 }
727 }
728
729 return (err != target);
730}
731
Ma Lingd4906092009-03-18 20:13:27 +0800732static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733pnv_find_best_dpll(const intel_limit_t *limit,
734 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200737{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 intel_clock_t clock;
740 int err = target;
741
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 memset(best_clock, 0, sizeof(*best_clock));
743
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200746 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
747 clock.m1++) {
748 for (clock.m2 = limit->m2.min;
749 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200750 for (clock.n = limit->n.min;
751 clock.n <= limit->n.max; clock.n++) {
752 for (clock.p1 = limit->p1.min;
753 clock.p1 <= limit->p1.max; clock.p1++) {
754 int this_err;
755
Imre Deakdccbea32015-06-22 23:35:51 +0300756 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
759 continue;
760 if (match_clock &&
761 clock.p != match_clock->p)
762 continue;
763
764 this_err = abs(clock.dot - target);
765 if (this_err < err) {
766 *best_clock = clock;
767 err = this_err;
768 }
769 }
770 }
771 }
772 }
773
774 return (err != target);
775}
776
Ma Lingd4906092009-03-18 20:13:27 +0800777static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778g4x_find_best_dpll(const intel_limit_t *limit,
779 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800782{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800784 intel_clock_t clock;
785 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300786 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400787 /* approximately equals target * 0.00585 */
788 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800789
790 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300791
792 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
793
Ma Lingd4906092009-03-18 20:13:27 +0800794 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200795 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800796 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200797 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800798 for (clock.m1 = limit->m1.max;
799 clock.m1 >= limit->m1.min; clock.m1--) {
800 for (clock.m2 = limit->m2.max;
801 clock.m2 >= limit->m2.min; clock.m2--) {
802 for (clock.p1 = limit->p1.max;
803 clock.p1 >= limit->p1.min; clock.p1--) {
804 int this_err;
805
Imre Deakdccbea32015-06-22 23:35:51 +0300806 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000807 if (!intel_PLL_is_valid(dev, limit,
808 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800809 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000810
811 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800812 if (this_err < err_most) {
813 *best_clock = clock;
814 err_most = this_err;
815 max_n = clock.n;
816 found = true;
817 }
818 }
819 }
820 }
821 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800822 return found;
823}
Ma Lingd4906092009-03-18 20:13:27 +0800824
Imre Deakd5dd62b2015-03-17 11:40:03 +0200825/*
826 * Check if the calculated PLL configuration is more optimal compared to the
827 * best configuration and error found so far. Return the calculated error.
828 */
829static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
830 const intel_clock_t *calculated_clock,
831 const intel_clock_t *best_clock,
832 unsigned int best_error_ppm,
833 unsigned int *error_ppm)
834{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200835 /*
836 * For CHV ignore the error and consider only the P value.
837 * Prefer a bigger P value based on HW requirements.
838 */
839 if (IS_CHERRYVIEW(dev)) {
840 *error_ppm = 0;
841
842 return calculated_clock->p > best_clock->p;
843 }
844
Imre Deak24be4e42015-03-17 11:40:04 +0200845 if (WARN_ON_ONCE(!target_freq))
846 return false;
847
Imre Deakd5dd62b2015-03-17 11:40:03 +0200848 *error_ppm = div_u64(1000000ULL *
849 abs(target_freq - calculated_clock->dot),
850 target_freq);
851 /*
852 * Prefer a better P value over a better (smaller) error if the error
853 * is small. Ensure this preference for future configurations too by
854 * setting the error to 0.
855 */
856 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
857 *error_ppm = 0;
858
859 return true;
860 }
861
862 return *error_ppm + 10 < best_error_ppm;
863}
864
Zhenyu Wang2c072452009-06-05 15:38:42 +0800865static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200866vlv_find_best_dpll(const intel_limit_t *limit,
867 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200868 int target, int refclk, intel_clock_t *match_clock,
869 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200871 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300874 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300875 /* min update 19.2 MHz */
876 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300877 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700878
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300879 target *= 5; /* fast clock */
880
881 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
883 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300884 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300885 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300886 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300887 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300888 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700889 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300890 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200891 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
894 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300895
Imre Deakdccbea32015-06-22 23:35:51 +0300896 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300898 if (!intel_PLL_is_valid(dev, limit,
899 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300900 continue;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 if (!vlv_PLL_is_optimal(dev, target,
903 &clock,
904 best_clock,
905 bestppm, &ppm))
906 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907
Imre Deakd5dd62b2015-03-17 11:40:03 +0200908 *best_clock = clock;
909 bestppm = ppm;
910 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700911 }
912 }
913 }
914 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300916 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700917}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300919static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200920chv_find_best_dpll(const intel_limit_t *limit,
921 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300922 int target, int refclk, intel_clock_t *match_clock,
923 intel_clock_t *best_clock)
924{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300926 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200927 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300928 intel_clock_t clock;
929 uint64_t m2;
930 int found = false;
931
932 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200933 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300934
935 /*
936 * Based on hardware doc, the n always set to 1, and m1 always
937 * set to 2. If requires to support 200Mhz refclk, we need to
938 * revisit this because n may not 1 anymore.
939 */
940 clock.n = 1, clock.m1 = 2;
941 target *= 5; /* fast clock */
942
943 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
944 for (clock.p2 = limit->p2.p2_fast;
945 clock.p2 >= limit->p2.p2_slow;
946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200947 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948
949 clock.p = clock.p1 * clock.p2;
950
951 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
952 clock.n) << 22, refclk * clock.m1);
953
954 if (m2 > INT_MAX/clock.m1)
955 continue;
956
957 clock.m2 = m2;
958
Imre Deakdccbea32015-06-22 23:35:51 +0300959 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960
961 if (!intel_PLL_is_valid(dev, limit, &clock))
962 continue;
963
Imre Deak9ca3ba02015-03-17 11:40:05 +0200964 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
965 best_error_ppm, &error_ppm))
966 continue;
967
968 *best_clock = clock;
969 best_error_ppm = error_ppm;
970 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300971 }
972 }
973
974 return found;
975}
976
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200977bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
978 intel_clock_t *best_clock)
979{
980 int refclk = i9xx_get_refclk(crtc_state, 0);
981
982 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
983 target_clock, refclk, NULL, best_clock);
984}
985
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986bool intel_crtc_active(struct drm_crtc *crtc)
987{
988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
989
990 /* Be paranoid as we can arrive here with only partial
991 * state retrieved from the hardware during setup.
992 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100993 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 * as Haswell has gained clock readout/fastboot support.
995 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000996 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700998 *
999 * FIXME: The intel_crtc->active here should be switched to
1000 * crtc->state->active once we have proper CRTC states wired up
1001 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001002 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001003 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001004 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001005}
1006
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001007enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1008 enum pipe pipe)
1009{
1010 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001013 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001014}
1015
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019 u32 reg = PIPEDSL(pipe);
1020 u32 line1, line2;
1021 u32 line_mask;
1022
1023 if (IS_GEN2(dev))
1024 line_mask = DSL_LINEMASK_GEN2;
1025 else
1026 line_mask = DSL_LINEMASK_GEN3;
1027
1028 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001029 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001030 line2 = I915_READ(reg) & line_mask;
1031
1032 return line1 == line2;
1033}
1034
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035/*
1036 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038 *
1039 * After disabling a pipe, we can't wait for vblank in the usual way,
1040 * spinning on the vblank interrupt status bit, since we won't actually
1041 * see an interrupt when the pipe is disabled.
1042 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001043 * On Gen4 and above:
1044 * wait for the pipe register state bit to turn off
1045 *
1046 * Otherwise:
1047 * wait for the display line value to settle (it usually
1048 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001049 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001051static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001053 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001055 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001056 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001057
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001059 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001062 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1063 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001064 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001066 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001067 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001070}
1071
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001072/*
1073 * ibx_digital_port_connected - is the specified port connected?
1074 * @dev_priv: i915 private structure
1075 * @port: the port to test
1076 *
1077 * Returns true if @port is connected, false otherwise.
1078 */
1079bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1080 struct intel_digital_port *port)
1081{
1082 u32 bit;
1083
Damien Lespiauc36346e2012-12-13 16:09:03 +00001084 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001085 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001086 case PORT_B:
1087 bit = SDE_PORTB_HOTPLUG;
1088 break;
1089 case PORT_C:
1090 bit = SDE_PORTC_HOTPLUG;
1091 break;
1092 case PORT_D:
1093 bit = SDE_PORTD_HOTPLUG;
1094 break;
1095 default:
1096 return true;
1097 }
1098 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001099 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001100 case PORT_B:
1101 bit = SDE_PORTB_HOTPLUG_CPT;
1102 break;
1103 case PORT_C:
1104 bit = SDE_PORTC_HOTPLUG_CPT;
1105 break;
1106 case PORT_D:
1107 bit = SDE_PORTD_HOTPLUG_CPT;
1108 break;
1109 default:
1110 return true;
1111 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001112 }
1113
1114 return I915_READ(SDEISR) & bit;
1115}
1116
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117static const char *state_string(bool enabled)
1118{
1119 return enabled ? "on" : "off";
1120}
1121
1122/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001123void assert_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125{
1126 int reg;
1127 u32 val;
1128 bool cur_state;
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001133 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 "PLL state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137
Jani Nikula23538ef2013-08-27 15:12:22 +03001138/* XXX: the dsi pll is shared between MIPI DSI ports */
1139static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1140{
1141 u32 val;
1142 bool cur_state;
1143
Ville Syrjäläa5805162015-05-26 20:42:30 +03001144 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001146 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001147
1148 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001150 "DSI PLL state assertion failure (expected %s, current %s)\n",
1151 state_string(state), state_string(cur_state));
1152}
1153#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1154#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1155
Daniel Vetter55607e82013-06-16 21:42:39 +02001156struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001157intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158{
Daniel Vettere2b78262013-06-07 23:10:03 +02001159 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1160
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001161 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001162 return NULL;
1163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001164 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001165}
1166
Jesse Barnesb24e7172011-01-04 15:09:30 -08001167/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001168void assert_shared_dpll(struct drm_i915_private *dev_priv,
1169 struct intel_shared_dpll *pll,
1170 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001171{
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001173 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001174
Chris Wilson92b27b02012-05-20 18:10:50 +01001175 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001176 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001178
Daniel Vetter53589012013-06-05 13:34:16 +02001179 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001181 "%s assertion failure (expected %s, current %s)\n",
1182 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001183}
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
1185static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 int reg;
1189 u32 val;
1190 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001194 if (HAS_DDI(dev_priv->dev)) {
1195 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001196 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001197 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001198 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001199 } else {
1200 reg = FDI_TX_CTL(pipe);
1201 val = I915_READ(reg);
1202 cur_state = !!(val & FDI_TX_ENABLE);
1203 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001204 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001205 "FDI TX state assertion failure (expected %s, current %s)\n",
1206 state_string(state), state_string(cur_state));
1207}
1208#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1209#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1210
1211static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1212 enum pipe pipe, bool state)
1213{
1214 int reg;
1215 u32 val;
1216 bool cur_state;
1217
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001218 reg = FDI_RX_CTL(pipe);
1219 val = I915_READ(reg);
1220 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001221 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 "FDI RX state assertion failure (expected %s, current %s)\n",
1223 state_string(state), state_string(cur_state));
1224}
1225#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1226#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1227
1228static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001235 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001236 return;
1237
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001238 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001239 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001240 return;
1241
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 reg = FDI_TX_CTL(pipe);
1243 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001244 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001245}
1246
Daniel Vetter55607e82013-06-16 21:42:39 +02001247void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001249{
1250 int reg;
1251 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001252 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001253
1254 reg = FDI_RX_CTL(pipe);
1255 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1259 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001260}
1261
Daniel Vetterb680c372014-09-19 18:27:27 +02001262void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001265 struct drm_device *dev = dev_priv->dev;
1266 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267 u32 val;
1268 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001269 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270
Jani Nikulabedd4db2014-08-22 15:04:13 +03001271 if (WARN_ON(HAS_DDI(dev)))
1272 return;
1273
1274 if (HAS_PCH_SPLIT(dev)) {
1275 u32 port_sel;
1276
Jesse Barnesea0760c2011-01-04 15:09:32 -08001277 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001278 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1279
1280 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1281 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1282 panel_pipe = PIPE_B;
1283 /* XXX: else fix for eDP */
1284 } else if (IS_VALLEYVIEW(dev)) {
1285 /* presumably write lock depends on pipe, not port select */
1286 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1287 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288 } else {
1289 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001290 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1291 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 }
1293
1294 val = I915_READ(pp_reg);
1295 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001296 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297 locked = false;
1298
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001300 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302}
1303
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001304static void assert_cursor(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, bool state)
1306{
1307 struct drm_device *dev = dev_priv->dev;
1308 bool cur_state;
1309
Paulo Zanonid9d82082014-02-27 16:30:56 -03001310 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001312 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001313 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001314
Rob Clarke2c719b2014-12-15 13:56:32 -05001315 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001316 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1317 pipe_name(pipe), state_string(state), state_string(cur_state));
1318}
1319#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1320#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1321
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001322void assert_pipe(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324{
1325 int reg;
1326 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001328 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1329 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001330
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001331 /* if we need the pipe quirk it must be always on */
1332 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1333 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001334 state = true;
1335
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001336 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001337 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001338 cur_state = false;
1339 } else {
1340 reg = PIPECONF(cpu_transcoder);
1341 val = I915_READ(reg);
1342 cur_state = !!(val & PIPECONF_ENABLE);
1343 }
1344
Rob Clarke2c719b2014-12-15 13:56:32 -05001345 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001346 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348}
1349
Chris Wilson931872f2012-01-16 23:01:13 +00001350static void assert_plane(struct drm_i915_private *dev_priv,
1351 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352{
1353 int reg;
1354 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001355 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356
1357 reg = DSPCNTR(plane);
1358 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001359 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001361 "plane %c assertion failure (expected %s, current %s)\n",
1362 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1366#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1367
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe)
1370{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 int reg, i;
1373 u32 val;
1374 int cur_pipe;
1375
Ville Syrjälä653e1022013-06-04 13:49:05 +03001376 /* Primary planes are fixed to pipes on gen4+ */
1377 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001378 reg = DSPCNTR(pipe);
1379 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001383 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001384 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001387 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001388 reg = DSPCNTR(i);
1389 val = I915_READ(reg);
1390 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1391 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001395 }
1396}
1397
Jesse Barnes19332d72013-03-28 09:55:38 -07001398static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
1400{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001401 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001402 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001403 u32 val;
1404
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001405 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001406 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1410 sprite, pipe_name(pipe));
1411 }
1412 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001413 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001414 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001415 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 }
1420 } else if (INTEL_INFO(dev)->gen >= 7) {
1421 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001422 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 plane_name(pipe), pipe_name(pipe));
1426 } else if (INTEL_INFO(dev)->gen >= 5) {
1427 reg = DVSCNTR(pipe);
1428 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1431 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001432 }
1433}
1434
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001435static void assert_vblank_disabled(struct drm_crtc *crtc)
1436{
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001438 drm_crtc_vblank_put(crtc);
1439}
1440
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001441static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001442{
1443 u32 val;
1444 bool enabled;
1445
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001447
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 val = I915_READ(PCH_DREF_CONTROL);
1449 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1450 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001452}
1453
Daniel Vetterab9412b2013-05-03 11:49:46 +02001454static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1455 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001456{
1457 int reg;
1458 u32 val;
1459 bool enabled;
1460
Daniel Vetterab9412b2013-05-03 11:49:46 +02001461 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 val = I915_READ(reg);
1463 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001464 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001465 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1466 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001467}
1468
Keith Packard4e634382011-08-06 10:39:45 -07001469static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001471{
1472 if ((val & DP_PORT_EN) == 0)
1473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
1476 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1477 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1478 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1479 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001480 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1481 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1482 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001483 } else {
1484 if ((val & DP_PIPE_MASK) != (pipe << 30))
1485 return false;
1486 }
1487 return true;
1488}
1489
Keith Packard1519b992011-08-06 10:35:34 -07001490static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1491 enum pipe pipe, u32 val)
1492{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001493 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001494 return false;
1495
1496 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001499 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1500 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1501 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001502 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
1505 }
1506 return true;
1507}
1508
1509static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
1512 if ((val & LVDS_PORT_EN) == 0)
1513 return false;
1514
1515 if (HAS_PCH_CPT(dev_priv->dev)) {
1516 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1517 return false;
1518 } else {
1519 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1520 return false;
1521 }
1522 return true;
1523}
1524
1525static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1526 enum pipe pipe, u32 val)
1527{
1528 if ((val & ADPA_DAC_ENABLE) == 0)
1529 return false;
1530 if (HAS_PCH_CPT(dev_priv->dev)) {
1531 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1532 return false;
1533 } else {
1534 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1535 return false;
1536 }
1537 return true;
1538}
1539
Jesse Barnes291906f2011-02-02 12:28:03 -08001540static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001541 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001542{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001543 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001544 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001545 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001546 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001549 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001551}
1552
1553static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe, int reg)
1555{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001556 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001558 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001559 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001560
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001562 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001564}
1565
1566static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1567 enum pipe pipe)
1568{
1569 int reg;
1570 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001571
Keith Packardf0575e92011-07-25 22:12:43 -07001572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
1576 reg = PCH_ADPA;
1577 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001578 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001579 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001580 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
1582 reg = PCH_LVDS;
1583 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001593static void intel_init_dpio(struct drm_device *dev)
1594{
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 if (!IS_VALLEYVIEW(dev))
1598 return;
1599
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001600 /*
1601 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1602 * CHV x1 PHY (DP/HDMI D)
1603 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1604 */
1605 if (IS_CHERRYVIEW(dev)) {
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1607 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1608 } else {
1609 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1610 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001611}
1612
Ville Syrjäläd288f652014-10-28 13:20:22 +02001613static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001614 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615{
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 struct drm_device *dev = crtc->base.dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001622
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001624 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1625
1626 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001627 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
1631 POSTING_READ(reg);
1632 udelay(150);
1633
1634 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1635 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1636
Ville Syrjäläd288f652014-10-28 13:20:22 +02001637 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001638 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001639
1640 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001641 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001642 POSTING_READ(reg);
1643 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001644 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001647 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
1650}
1651
Ville Syrjäläd288f652014-10-28 13:20:22 +02001652static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001653 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654{
1655 struct drm_device *dev = crtc->base.dev;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 int pipe = crtc->pipe;
1658 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 u32 tmp;
1660
1661 assert_pipe_disabled(dev_priv, crtc->pipe);
1662
1663 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1664
Ville Syrjäläa5805162015-05-26 20:42:30 +03001665 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666
1667 /* Enable back the 10bit clock to display controller */
1668 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1669 tmp |= DPIO_DCLKP_EN;
1670 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1671
Ville Syrjälä54433e92015-05-26 20:42:31 +03001672 mutex_unlock(&dev_priv->sb_lock);
1673
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001674 /*
1675 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1676 */
1677 udelay(1);
1678
1679 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001680 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681
1682 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001684 DRM_ERROR("PLL %d failed to lock\n", pipe);
1685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001687 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001688 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001689}
1690
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691static int intel_num_dvo_pipes(struct drm_device *dev)
1692{
1693 struct intel_crtc *crtc;
1694 int count = 0;
1695
1696 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001697 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001698 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001699
1700 return count;
1701}
1702
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001703static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001704{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 struct drm_device *dev = crtc->base.dev;
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001708 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001709
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001710 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001711
1712 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001713 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714
1715 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 if (IS_MOBILE(dev) && !IS_I830(dev))
1717 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 /* Enable DVO 2x clock on both PLLs if necessary */
1720 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1721 /*
1722 * It appears to be important that we don't enable this
1723 * for the current pipe before otherwise configuring the
1724 * PLL. No idea how this should be handled if multiple
1725 * DVO outputs are enabled simultaneosly.
1726 */
1727 dpll |= DPLL_DVO_2X_MODE;
1728 I915_WRITE(DPLL(!crtc->pipe),
1729 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1730 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731
1732 /* Wait for the clocks to stabilize. */
1733 POSTING_READ(reg);
1734 udelay(150);
1735
1736 if (INTEL_INFO(dev)->gen >= 4) {
1737 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001738 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 } else {
1740 /* The pixel multiplier can only be updated once the
1741 * DPLL is enabled and the clocks are stable.
1742 *
1743 * So write it again.
1744 */
1745 I915_WRITE(reg, dpll);
1746 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747
1748 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001749 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001750 POSTING_READ(reg);
1751 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001752 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001753 POSTING_READ(reg);
1754 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001755 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001756 POSTING_READ(reg);
1757 udelay(150); /* wait for warmup */
1758}
1759
1760/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001761 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762 * @dev_priv: i915 private structure
1763 * @pipe: pipe PLL to disable
1764 *
1765 * Disable the PLL for @pipe, making sure the pipe is off first.
1766 *
1767 * Note! This is for pre-ILK only.
1768 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001770{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 struct drm_device *dev = crtc->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
1773 enum pipe pipe = crtc->pipe;
1774
1775 /* Disable DVO 2x clock on both PLLs if necessary */
1776 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001777 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001778 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001779 I915_WRITE(DPLL(PIPE_B),
1780 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1781 I915_WRITE(DPLL(PIPE_A),
1782 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1783 }
1784
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001785 /* Don't disable pipe or pipe PLLs if needed */
1786 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1787 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788 return;
1789
1790 /* Make sure the pipe isn't still relying on us */
1791 assert_pipe_disabled(dev_priv, pipe);
1792
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001793 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001794 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795}
1796
Jesse Barnesf6071162013-10-01 10:41:38 -07001797static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1798{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001799 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001800
1801 /* Make sure the pipe isn't still relying on us */
1802 assert_pipe_disabled(dev_priv, pipe);
1803
Imre Deake5cbfbf2014-01-09 17:08:16 +02001804 /*
1805 * Leave integrated clock source and reference clock enabled for pipe B.
1806 * The latter is needed for VGA hotplug / manual detection.
1807 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001808 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001809 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001810 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001811 I915_WRITE(DPLL(pipe), val);
1812 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001813
1814}
1815
1816static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1817{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001818 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001819 u32 val;
1820
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001821 /* Make sure the pipe isn't still relying on us */
1822 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001823
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001825 val = DPLL_SSC_REF_CLK_CHV |
1826 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001827 if (pipe != PIPE_A)
1828 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1829 I915_WRITE(DPLL(pipe), val);
1830 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001833
1834 /* Disable 10bit clock to display controller */
1835 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1836 val &= ~DPIO_DCLKP_EN;
1837 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1838
Ville Syrjälä61407f62014-05-27 16:32:55 +03001839 /* disable left/right clock distribution */
1840 if (pipe != PIPE_B) {
1841 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1842 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1843 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1844 } else {
1845 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1846 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1847 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1848 }
1849
Ville Syrjäläa5805162015-05-26 20:42:30 +03001850 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001851}
1852
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001853void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001854 struct intel_digital_port *dport,
1855 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856{
1857 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001858 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001860 switch (dport->port) {
1861 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001862 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001863 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001864 break;
1865 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001866 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001867 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001868 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001869 break;
1870 case PORT_D:
1871 port_mask = DPLL_PORTD_READY_MASK;
1872 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001873 break;
1874 default:
1875 BUG();
1876 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001877
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001878 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1879 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1880 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001881}
1882
Daniel Vetterb14b1052014-04-24 23:55:13 +02001883static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1884{
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1888
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001889 if (WARN_ON(pll == NULL))
1890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001893 if (pll->active == 0) {
1894 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1895 WARN_ON(pll->on);
1896 assert_shared_dpll_disabled(dev_priv, pll);
1897
1898 pll->mode_set(dev_priv, pll);
1899 }
1900}
1901
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001902/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001903 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001904 * @dev_priv: i915 private structure
1905 * @pipe: pipe PLL to enable
1906 *
1907 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1908 * drives the transcoder clock.
1909 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001910static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001911{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001912 struct drm_device *dev = crtc->base.dev;
1913 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001914 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001915
Daniel Vetter87a875b2013-06-05 13:34:19 +02001916 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
1918
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001919 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001920 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921
Damien Lespiau74dd6922014-07-29 18:06:17 +01001922 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001923 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001924 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001925
Daniel Vettercdbd2312013-06-05 13:34:03 +02001926 if (pll->active++) {
1927 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001928 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929 return;
1930 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001931 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001933 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1934
Daniel Vetter46edb022013-06-05 13:34:12 +02001935 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001936 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001937 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001938}
1939
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001940static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001941{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001942 struct drm_device *dev = crtc->base.dev;
1943 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001944 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001945
Jesse Barnes92f25842011-01-04 15:09:34 -08001946 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001947 BUG_ON(INTEL_INFO(dev)->gen < 5);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001948 if (pll == NULL)
1949 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001951 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001952 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001953
Daniel Vetter46edb022013-06-05 13:34:12 +02001954 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1955 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001956 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001957
Chris Wilson48da64a2012-05-13 20:16:12 +01001958 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001959 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001960 return;
1961 }
1962
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001964 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001965 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001966 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967
Daniel Vetter46edb022013-06-05 13:34:12 +02001968 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001969 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001970 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001971
1972 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001973}
1974
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001975static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1976 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001977{
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001979 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001981 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001984 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001985
1986 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001987 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001988 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001989
1990 /* FDI must be feeding us bits for PCH ports */
1991 assert_fdi_tx_enabled(dev_priv, pipe);
1992 assert_fdi_rx_enabled(dev_priv, pipe);
1993
Daniel Vetter23670b322012-11-01 09:15:30 +01001994 if (HAS_PCH_CPT(dev)) {
1995 /* Workaround: Set the timing override bit before enabling the
1996 * pch transcoder. */
1997 reg = TRANS_CHICKEN2(pipe);
1998 val = I915_READ(reg);
1999 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2000 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002001 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002002
Daniel Vetterab9412b2013-05-03 11:49:46 +02002003 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002004 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002005 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002006
2007 if (HAS_PCH_IBX(dev_priv->dev)) {
2008 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002009 * Make the BPC in transcoder be consistent with
2010 * that in pipeconf reg. For HDMI we must use 8bpc
2011 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002012 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002013 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002014 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2015 val |= PIPECONF_8BPC;
2016 else
2017 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002018 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002019
2020 val &= ~TRANS_INTERLACE_MASK;
2021 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002022 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002023 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002024 val |= TRANS_LEGACY_INTERLACED_ILK;
2025 else
2026 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002027 else
2028 val |= TRANS_PROGRESSIVE;
2029
Jesse Barnes040484a2011-01-03 12:14:26 -08002030 I915_WRITE(reg, val | TRANS_ENABLE);
2031 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002032 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002033}
2034
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002036 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002037{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002038 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
2040 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002041 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002042
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002044 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002047 /* Workaround: set timing override bit. */
2048 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002049 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002050 I915_WRITE(_TRANSA_CHICKEN2, val);
2051
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002052 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002053 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002054
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002055 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2056 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002057 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002058 else
2059 val |= TRANS_PROGRESSIVE;
2060
Daniel Vetterab9412b2013-05-03 11:49:46 +02002061 I915_WRITE(LPT_TRANSCONF, val);
2062 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002063 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002064}
2065
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002066static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2067 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002068{
Daniel Vetter23670b322012-11-01 09:15:30 +01002069 struct drm_device *dev = dev_priv->dev;
2070 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002071
2072 /* FDI relies on the transcoder */
2073 assert_fdi_tx_disabled(dev_priv, pipe);
2074 assert_fdi_rx_disabled(dev_priv, pipe);
2075
Jesse Barnes291906f2011-02-02 12:28:03 -08002076 /* Ports must be off as well */
2077 assert_pch_ports_disabled(dev_priv, pipe);
2078
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002080 val = I915_READ(reg);
2081 val &= ~TRANS_ENABLE;
2082 I915_WRITE(reg, val);
2083 /* wait for PCH transcoder off, transcoder state */
2084 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002085 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086
2087 if (!HAS_PCH_IBX(dev)) {
2088 /* Workaround: Clear the timing override chicken bit again. */
2089 reg = TRANS_CHICKEN2(pipe);
2090 val = I915_READ(reg);
2091 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2092 I915_WRITE(reg, val);
2093 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002094}
2095
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002096static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002097{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002098 u32 val;
2099
Daniel Vetterab9412b2013-05-03 11:49:46 +02002100 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002101 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002103 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002104 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002105 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002106
2107 /* Workaround: clear timing override bit. */
2108 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002109 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002110 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002111}
2112
2113/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002114 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002117 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002120static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121{
Paulo Zanoni03722642014-01-17 13:51:09 -02002122 struct drm_device *dev = crtc->base.dev;
2123 struct drm_i915_private *dev_priv = dev->dev_private;
2124 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2126 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002127 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 int reg;
2129 u32 val;
2130
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002131 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2132
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002133 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002134 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002135 assert_sprites_disabled(dev_priv, pipe);
2136
Paulo Zanoni681e5812012-12-06 11:12:38 -02002137 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002138 pch_transcoder = TRANSCODER_A;
2139 else
2140 pch_transcoder = pipe;
2141
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142 /*
2143 * A pipe without a PLL won't actually be able to drive bits from
2144 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2145 * need the check.
2146 */
Imre Deak50360402015-01-16 00:55:16 -08002147 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002148 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002149 assert_dsi_pll_enabled(dev_priv);
2150 else
2151 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002153 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002154 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002155 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002156 assert_fdi_tx_pll_enabled(dev_priv,
2157 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002158 }
2159 /* FIXME: assert CPU port conditions for SNB+ */
2160 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002162 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002164 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002165 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2166 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002167 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002168 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002169
2170 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002171 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172}
2173
2174/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002175 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 * Disable the pipe of @crtc, making sure that various hardware
2179 * specific requirements are met, if applicable, e.g. plane
2180 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 *
2182 * Will wait until the pipe has shut down before returning.
2183 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002186 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002187 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002188 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002189 int reg;
2190 u32 val;
2191
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002192 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2193
Jesse Barnesb24e7172011-01-04 15:09:30 -08002194 /*
2195 * Make sure planes won't keep trying to pump pixels to us,
2196 * or we might hang the display.
2197 */
2198 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002199 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002200 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002202 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002203 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002204 if ((val & PIPECONF_ENABLE) == 0)
2205 return;
2206
Ville Syrjälä67adc642014-08-15 01:21:57 +03002207 /*
2208 * Double wide has implications for planes
2209 * so best keep it disabled when not needed.
2210 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002211 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002212 val &= ~PIPECONF_DOUBLE_WIDE;
2213
2214 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002215 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2216 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002217 val &= ~PIPECONF_ENABLE;
2218
2219 I915_WRITE(reg, val);
2220 if ((val & PIPECONF_ENABLE) == 0)
2221 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002222}
2223
Chris Wilson693db182013-03-05 14:52:39 +00002224static bool need_vtd_wa(struct drm_device *dev)
2225{
2226#ifdef CONFIG_INTEL_IOMMU
2227 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2228 return true;
2229#endif
2230 return false;
2231}
2232
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002233unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002234intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2235 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002236{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002237 unsigned int tile_height;
2238 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002239
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 switch (fb_format_modifier) {
2241 case DRM_FORMAT_MOD_NONE:
2242 tile_height = 1;
2243 break;
2244 case I915_FORMAT_MOD_X_TILED:
2245 tile_height = IS_GEN2(dev) ? 16 : 8;
2246 break;
2247 case I915_FORMAT_MOD_Y_TILED:
2248 tile_height = 32;
2249 break;
2250 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2252 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002253 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002255 tile_height = 64;
2256 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 case 2:
2258 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002259 tile_height = 32;
2260 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002261 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002262 tile_height = 16;
2263 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 WARN_ONCE(1,
2266 "128-bit pixels are not supported for display!");
2267 tile_height = 16;
2268 break;
2269 }
2270 break;
2271 default:
2272 MISSING_CASE(fb_format_modifier);
2273 tile_height = 1;
2274 break;
2275 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002276
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002277 return tile_height;
2278}
2279
2280unsigned int
2281intel_fb_align_height(struct drm_device *dev, unsigned int height,
2282 uint32_t pixel_format, uint64_t fb_format_modifier)
2283{
2284 return ALIGN(height, intel_tile_height(dev, pixel_format,
2285 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002286}
2287
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002288static int
2289intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2290 const struct drm_plane_state *plane_state)
2291{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002293 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002295 *view = i915_ggtt_view_normal;
2296
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297 if (!plane_state)
2298 return 0;
2299
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002300 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002301 return 0;
2302
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002303 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304
2305 info->height = fb->height;
2306 info->pixel_format = fb->pixel_format;
2307 info->pitch = fb->pitches[0];
2308 info->fb_modifier = fb->modifier[0];
2309
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002310 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2311 fb->modifier[0]);
2312 tile_pitch = PAGE_SIZE / tile_height;
2313 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2314 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2315 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2316
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002317 return 0;
2318}
2319
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002320static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2321{
2322 if (INTEL_INFO(dev_priv)->gen >= 9)
2323 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002324 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2325 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002326 return 128 * 1024;
2327 else if (INTEL_INFO(dev_priv)->gen >= 4)
2328 return 4 * 1024;
2329 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002330 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002331}
2332
Chris Wilson127bd2a2010-07-23 23:32:05 +01002333int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2335 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002336 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002337 struct intel_engine_cs *pipelined,
2338 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002340 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002341 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002342 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002343 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002344 u32 alignment;
2345 int ret;
2346
Matt Roperebcdd392014-07-09 16:22:11 -07002347 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2348
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002349 switch (fb->modifier[0]) {
2350 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002351 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002352 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002353 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002354 if (INTEL_INFO(dev)->gen >= 9)
2355 alignment = 256 * 1024;
2356 else {
2357 /* pin() will align the object as required by fence */
2358 alignment = 0;
2359 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002360 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002361 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002362 case I915_FORMAT_MOD_Yf_TILED:
2363 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2364 "Y tiling bo slipped through, driver bug!\n"))
2365 return -EINVAL;
2366 alignment = 1 * 1024 * 1024;
2367 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002369 MISSING_CASE(fb->modifier[0]);
2370 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002371 }
2372
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002373 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2374 if (ret)
2375 return ret;
2376
Chris Wilson693db182013-03-05 14:52:39 +00002377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
Chris Wilsonce453d82011-02-21 14:43:56 +00002394 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002395 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002396 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002397 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002398 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002399
2400 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2401 * fence, whereas 965+ only requires a fence if using
2402 * framebuffer compression. For simplicity, we always install
2403 * a fence as the cost is not that onerous.
2404 */
Chris Wilson06d98132012-04-17 15:31:24 +01002405 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002406 if (ret)
2407 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002408
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002409 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410
Chris Wilsonce453d82011-02-21 14:43:56 +00002411 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002412 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002414
2415err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002416 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002417err_interruptible:
2418 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002419 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002420 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002421}
2422
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002423static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2424 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002425{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 struct i915_ggtt_view view;
2428 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429
Matt Roperebcdd392014-07-09 16:22:11 -07002430 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2431
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002432 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2433 WARN_ONCE(ret, "Couldn't get view from plane state!");
2434
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002436 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002437}
2438
Daniel Vetterc2c75132012-07-05 12:17:30 +02002439/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2440 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002441unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2442 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 unsigned int tiling_mode,
2444 unsigned int cpp,
2445 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446{
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 if (tiling_mode != I915_TILING_NONE) {
2448 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 tile_rows = *y / 8;
2451 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tiles = *x / (512/cpp);
2454 *x %= 512/cpp;
2455
2456 return tile_rows * pitch * 8 + tiles * 4096;
2457 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002458 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 unsigned int offset;
2460
2461 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002462 *y = (offset & alignment) / pitch;
2463 *x = ((offset & alignment) - *y * pitch) / cpp;
2464 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002465 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002466}
2467
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002468static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002469{
2470 switch (format) {
2471 case DISPPLANE_8BPP:
2472 return DRM_FORMAT_C8;
2473 case DISPPLANE_BGRX555:
2474 return DRM_FORMAT_XRGB1555;
2475 case DISPPLANE_BGRX565:
2476 return DRM_FORMAT_RGB565;
2477 default:
2478 case DISPPLANE_BGRX888:
2479 return DRM_FORMAT_XRGB8888;
2480 case DISPPLANE_RGBX888:
2481 return DRM_FORMAT_XBGR8888;
2482 case DISPPLANE_BGRX101010:
2483 return DRM_FORMAT_XRGB2101010;
2484 case DISPPLANE_RGBX101010:
2485 return DRM_FORMAT_XBGR2101010;
2486 }
2487}
2488
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002489static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2490{
2491 switch (format) {
2492 case PLANE_CTL_FORMAT_RGB_565:
2493 return DRM_FORMAT_RGB565;
2494 default:
2495 case PLANE_CTL_FORMAT_XRGB_8888:
2496 if (rgb_order) {
2497 if (alpha)
2498 return DRM_FORMAT_ABGR8888;
2499 else
2500 return DRM_FORMAT_XBGR8888;
2501 } else {
2502 if (alpha)
2503 return DRM_FORMAT_ARGB8888;
2504 else
2505 return DRM_FORMAT_XRGB8888;
2506 }
2507 case PLANE_CTL_FORMAT_XRGB_2101010:
2508 if (rgb_order)
2509 return DRM_FORMAT_XBGR2101010;
2510 else
2511 return DRM_FORMAT_XRGB2101010;
2512 }
2513}
2514
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002515static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002516intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2517 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002518{
2519 struct drm_device *dev = crtc->base.dev;
2520 struct drm_i915_gem_object *obj = NULL;
2521 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002522 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002523 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2524 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2525 PAGE_SIZE);
2526
2527 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002528
Chris Wilsonff2652e2014-03-10 08:07:02 +00002529 if (plane_config->size == 0)
2530 return false;
2531
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002532 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2533 base_aligned,
2534 base_aligned,
2535 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002537 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538
Damien Lespiau49af4492015-01-20 12:51:44 +00002539 obj->tiling_mode = plane_config->tiling;
2540 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002541 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002542
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002543 mode_cmd.pixel_format = fb->pixel_format;
2544 mode_cmd.width = fb->width;
2545 mode_cmd.height = fb->height;
2546 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002547 mode_cmd.modifier[0] = fb->modifier[0];
2548 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002549
2550 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002552 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553 DRM_DEBUG_KMS("intel fb init failed\n");
2554 goto out_unref_obj;
2555 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002556 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557
Daniel Vetterf6936e22015-03-26 12:17:05 +01002558 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
2561out_unref_obj:
2562 drm_gem_object_unreference(&obj->base);
2563 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564 return false;
2565}
2566
Matt Roperafd65eb2015-02-03 13:10:04 -08002567/* Update plane->state->fb to match plane->fb after driver-internal updates */
2568static void
2569update_state_fb(struct drm_plane *plane)
2570{
2571 if (plane->fb == plane->state->fb)
2572 return;
2573
2574 if (plane->state->fb)
2575 drm_framebuffer_unreference(plane->state->fb);
2576 plane->state->fb = plane->fb;
2577 if (plane->state->fb)
2578 drm_framebuffer_reference(plane->state->fb);
2579}
2580
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002581static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002582intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2583 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002584{
2585 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002586 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002587 struct drm_crtc *c;
2588 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002589 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002590 struct drm_plane *primary = intel_crtc->base.primary;
2591 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592
Damien Lespiau2d140302015-02-05 17:22:18 +00002593 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 return;
2595
Daniel Vetterf6936e22015-03-26 12:17:05 +01002596 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002597 fb = &plane_config->fb->base;
2598 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002599 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
Damien Lespiau2d140302015-02-05 17:22:18 +00002601 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
2603 /*
2604 * Failed to alloc the obj, check to see if we should share
2605 * an fb with another CRTC instead
2606 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002607 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 i = to_intel_crtc(c);
2609
2610 if (c == &intel_crtc->base)
2611 continue;
2612
Matt Roper2ff8fde2014-07-08 07:50:07 -07002613 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614 continue;
2615
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 fb = c->primary->fb;
2617 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 continue;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 drm_framebuffer_reference(fb);
2623 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624 }
2625 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626
2627 return;
2628
2629valid_fb:
2630 obj = intel_fb_obj(fb);
2631 if (obj->tiling_mode != I915_TILING_NONE)
2632 dev_priv->preserve_bios_swizzle = true;
2633
2634 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002635 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002636 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002637 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002638 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639}
2640
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002641static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2642 struct drm_framebuffer *fb,
2643 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002644{
2645 struct drm_device *dev = crtc->dev;
2646 struct drm_i915_private *dev_priv = dev->dev_private;
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002648 struct drm_plane *primary = crtc->primary;
2649 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002650 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002651 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002652 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002653 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002654 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302655 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002656
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002657 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002658 I915_WRITE(reg, 0);
2659 if (INTEL_INFO(dev)->gen >= 4)
2660 I915_WRITE(DSPSURF(plane), 0);
2661 else
2662 I915_WRITE(DSPADDR(plane), 0);
2663 POSTING_READ(reg);
2664 return;
2665 }
2666
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002667 obj = intel_fb_obj(fb);
2668 if (WARN_ON(obj == NULL))
2669 return;
2670
2671 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2672
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002673 dspcntr = DISPPLANE_GAMMA_ENABLE;
2674
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002675 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676
2677 if (INTEL_INFO(dev)->gen < 4) {
2678 if (intel_crtc->pipe == PIPE_B)
2679 dspcntr |= DISPPLANE_SEL_PIPE_B;
2680
2681 /* pipesrc and dspsize control the size that is scaled from,
2682 * which should always be the user's requested size.
2683 */
2684 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002685 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2686 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002688 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2689 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002690 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2691 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002692 I915_WRITE(PRIMPOS(plane), 0);
2693 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002694 }
2695
Ville Syrjälä57779d02012-10-31 17:50:14 +02002696 switch (fb->pixel_format) {
2697 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002698 dspcntr |= DISPPLANE_8BPP;
2699 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002702 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 case DRM_FORMAT_RGB565:
2704 dspcntr |= DISPPLANE_BGRX565;
2705 break;
2706 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 dspcntr |= DISPPLANE_BGRX888;
2708 break;
2709 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_RGBX888;
2711 break;
2712 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 dspcntr |= DISPPLANE_BGRX101010;
2714 break;
2715 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002717 break;
2718 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002719 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002720 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002722 if (INTEL_INFO(dev)->gen >= 4 &&
2723 obj->tiling_mode != I915_TILING_NONE)
2724 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002725
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002726 if (IS_G4X(dev))
2727 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2728
Ville Syrjäläb98971272014-08-27 16:51:22 +03002729 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002730
Daniel Vetterc2c75132012-07-05 12:17:30 +02002731 if (INTEL_INFO(dev)->gen >= 4) {
2732 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002733 intel_gen4_compute_page_offset(dev_priv,
2734 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002735 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002736 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002737 linear_offset -= intel_crtc->dspaddr_offset;
2738 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002741
Matt Roper8e7d6882015-01-21 16:35:41 -08002742 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302743 dspcntr |= DISPPLANE_ROTATE_180;
2744
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002745 x += (intel_crtc->config->pipe_src_w - 1);
2746 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302747
2748 /* Finding the last pixel of the last line of the display
2749 data and adding to linear_offset*/
2750 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002751 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2752 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302753 }
2754
2755 I915_WRITE(reg, dspcntr);
2756
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002757 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002758 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002759 I915_WRITE(DSPSURF(plane),
2760 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002762 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002764 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002766}
2767
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002768static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2769 struct drm_framebuffer *fb,
2770 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002771{
2772 struct drm_device *dev = crtc->dev;
2773 struct drm_i915_private *dev_priv = dev->dev_private;
2774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002775 struct drm_plane *primary = crtc->primary;
2776 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002777 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002779 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002781 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302782 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002783
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002784 if (!visible || !fb) {
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002785 I915_WRITE(reg, 0);
2786 I915_WRITE(DSPSURF(plane), 0);
2787 POSTING_READ(reg);
2788 return;
2789 }
2790
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002791 obj = intel_fb_obj(fb);
2792 if (WARN_ON(obj == NULL))
2793 return;
2794
2795 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2796
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002797 dspcntr = DISPPLANE_GAMMA_ENABLE;
2798
Ville Syrjäläfdd508a62014-08-08 21:51:11 +03002799 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002800
2801 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2802 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2803
Ville Syrjälä57779d02012-10-31 17:50:14 +02002804 switch (fb->pixel_format) {
2805 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002806 dspcntr |= DISPPLANE_8BPP;
2807 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002808 case DRM_FORMAT_RGB565:
2809 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 dspcntr |= DISPPLANE_BGRX888;
2813 break;
2814 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 dspcntr |= DISPPLANE_RGBX888;
2816 break;
2817 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 dspcntr |= DISPPLANE_BGRX101010;
2819 break;
2820 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822 break;
2823 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002824 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825 }
2826
2827 if (obj->tiling_mode != I915_TILING_NONE)
2828 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002830 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002831 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832
Ville Syrjäläb98971272014-08-27 16:51:22 +03002833 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002834 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002835 intel_gen4_compute_page_offset(dev_priv,
2836 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002837 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002838 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002839 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002840 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302841 dspcntr |= DISPPLANE_ROTATE_180;
2842
2843 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002844 x += (intel_crtc->config->pipe_src_w - 1);
2845 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302846
2847 /* Finding the last pixel of the last line of the display
2848 data and adding to linear_offset*/
2849 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002850 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2851 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302852 }
2853 }
2854
2855 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002857 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002858 I915_WRITE(DSPSURF(plane),
2859 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002860 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002861 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2862 } else {
2863 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2864 I915_WRITE(DSPLINOFF(plane), linear_offset);
2865 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002866 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867}
2868
Damien Lespiaub3218032015-02-27 11:15:18 +00002869u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2870 uint32_t pixel_format)
2871{
2872 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2873
2874 /*
2875 * The stride is either expressed as a multiple of 64 bytes
2876 * chunks for linear buffers or in number of tiles for tiled
2877 * buffers.
2878 */
2879 switch (fb_modifier) {
2880 case DRM_FORMAT_MOD_NONE:
2881 return 64;
2882 case I915_FORMAT_MOD_X_TILED:
2883 if (INTEL_INFO(dev)->gen == 2)
2884 return 128;
2885 return 512;
2886 case I915_FORMAT_MOD_Y_TILED:
2887 /* No need to check for old gens and Y tiling since this is
2888 * about the display engine and those will be blocked before
2889 * we get here.
2890 */
2891 return 128;
2892 case I915_FORMAT_MOD_Yf_TILED:
2893 if (bits_per_pixel == 8)
2894 return 64;
2895 else
2896 return 128;
2897 default:
2898 MISSING_CASE(fb_modifier);
2899 return 64;
2900 }
2901}
2902
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002903unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2904 struct drm_i915_gem_object *obj)
2905{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002906 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002907
2908 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002909 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002910
2911 return i915_gem_obj_ggtt_offset_view(obj, view);
2912}
2913
Chandra Kondurua1b22782015-04-07 15:28:45 -07002914/*
2915 * This function detaches (aka. unbinds) unused scalers in hardware
2916 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002917static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002918{
2919 struct drm_device *dev;
2920 struct drm_i915_private *dev_priv;
2921 struct intel_crtc_scaler_state *scaler_state;
2922 int i;
2923
Chandra Kondurua1b22782015-04-07 15:28:45 -07002924 dev = intel_crtc->base.dev;
2925 dev_priv = dev->dev_private;
2926 scaler_state = &intel_crtc->config->scaler_state;
2927
2928 /* loop through and disable scalers that aren't in use */
2929 for (i = 0; i < intel_crtc->num_scalers; i++) {
2930 if (!scaler_state->scalers[i].in_use) {
2931 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2932 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2933 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2934 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2935 intel_crtc->base.base.id, intel_crtc->pipe, i);
2936 }
2937 }
2938}
2939
Chandra Konduru6156a452015-04-27 13:48:39 -07002940u32 skl_plane_ctl_format(uint32_t pixel_format)
2941{
Chandra Konduru6156a452015-04-27 13:48:39 -07002942 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002943 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 /*
2952 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2953 * to be already pre-multiplied. We need to add a knob (or a different
2954 * DRM_FORMAT) for user-space to configure that.
2955 */
2956 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002975 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002977
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979}
2980
2981u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2982{
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 switch (fb_modifier) {
2984 case DRM_FORMAT_MOD_NONE:
2985 break;
2986 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 default:
2993 MISSING_CASE(fb_modifier);
2994 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002995
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997}
2998
2999u32 skl_plane_ctl_rotation(unsigned int rotation)
3000{
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 switch (rotation) {
3002 case BIT(DRM_ROTATE_0):
3003 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303004 /*
3005 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3006 * while i915 HW rotation is clockwise, thats why this swapping.
3007 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303009 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303013 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 default:
3015 MISSING_CASE(rotation);
3016 }
3017
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019}
3020
Damien Lespiau70d21f02013-07-03 21:06:04 +01003021static void skylake_update_primary_plane(struct drm_crtc *crtc,
3022 struct drm_framebuffer *fb,
3023 int x, int y)
3024{
3025 struct drm_device *dev = crtc->dev;
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003028 struct drm_plane *plane = crtc->primary;
3029 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030 struct drm_i915_gem_object *obj;
3031 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303032 u32 plane_ctl, stride_div, stride;
3033 u32 tile_height, plane_offset, plane_size;
3034 unsigned int rotation;
3035 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003036 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 struct intel_crtc_state *crtc_state = intel_crtc->config;
3038 struct intel_plane_state *plane_state;
3039 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3040 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3041 int scaler_id = -1;
3042
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003045 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003046 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3047 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3048 POSTING_READ(PLANE_CTL(pipe, 0));
3049 return;
3050 }
3051
3052 plane_ctl = PLANE_CTL_ENABLE |
3053 PLANE_CTL_PIPE_GAMMA_ENABLE |
3054 PLANE_CTL_PIPE_CSC_ENABLE;
3055
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3057 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003058 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303059
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303060 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003061 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062
Damien Lespiaub3218032015-02-27 11:15:18 +00003063 obj = intel_fb_obj(fb);
3064 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3065 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3067
Chandra Konduru6156a452015-04-27 13:48:39 -07003068 /*
3069 * FIXME: intel_plane_state->src, dst aren't set when transitional
3070 * update_plane helpers are called from legacy paths.
3071 * Once full atomic crtc is available, below check can be avoided.
3072 */
3073 if (drm_rect_width(&plane_state->src)) {
3074 scaler_id = plane_state->scaler_id;
3075 src_x = plane_state->src.x1 >> 16;
3076 src_y = plane_state->src.y1 >> 16;
3077 src_w = drm_rect_width(&plane_state->src) >> 16;
3078 src_h = drm_rect_height(&plane_state->src) >> 16;
3079 dst_x = plane_state->dst.x1;
3080 dst_y = plane_state->dst.y1;
3081 dst_w = drm_rect_width(&plane_state->dst);
3082 dst_h = drm_rect_height(&plane_state->dst);
3083
3084 WARN_ON(x != src_x || y != src_y);
3085 } else {
3086 src_w = intel_crtc->config->pipe_src_w;
3087 src_h = intel_crtc->config->pipe_src_h;
3088 }
3089
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303090 if (intel_rotation_90_or_270(rotation)) {
3091 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003092 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 fb->modifier[0]);
3094 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303098 } else {
3099 stride = fb->pitches[0] / stride_div;
3100 x_offset = x;
3101 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003102 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 }
3104 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003105
Damien Lespiau70d21f02013-07-03 21:06:04 +01003106 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3108 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3109 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003110
3111 if (scaler_id >= 0) {
3112 uint32_t ps_ctrl = 0;
3113
3114 WARN_ON(!dst_w || !dst_h);
3115 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3116 crtc_state->scaler_state.scalers[scaler_id].mode;
3117 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3118 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3119 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3120 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3121 I915_WRITE(PLANE_POS(pipe, 0), 0);
3122 } else {
3123 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3124 }
3125
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003126 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003127
3128 POSTING_READ(PLANE_SURF(pipe, 0));
3129}
3130
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131/* Assume fb object is pinned & idle & fenced and just update base pointers */
3132static int
3133intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3134 int x, int y, enum mode_set_atomic state)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003139 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003140 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003141
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003142 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3143
3144 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003145}
3146
Ville Syrjälä75147472014-11-24 18:28:11 +02003147static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003148{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003149 struct drm_crtc *crtc;
3150
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003151 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3153 enum plane plane = intel_crtc->plane;
3154
3155 intel_prepare_page_flip(dev, plane);
3156 intel_finish_page_flip_plane(dev, plane);
3157 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003158}
3159
3160static void intel_update_primary_planes(struct drm_device *dev)
3161{
3162 struct drm_i915_private *dev_priv = dev->dev_private;
3163 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003165 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167
Rob Clark51fd3712013-11-19 12:10:12 -05003168 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003169 /*
3170 * FIXME: Once we have proper support for primary planes (and
3171 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003172 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003173 */
Matt Roperf4510a22014-04-01 15:22:40 -07003174 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003175 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003176 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003177 crtc->x,
3178 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003179 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 }
3181}
3182
Ville Syrjälä75147472014-11-24 18:28:11 +02003183void intel_prepare_reset(struct drm_device *dev)
3184{
3185 /* no reset support for gen2 */
3186 if (IS_GEN2(dev))
3187 return;
3188
3189 /* reset doesn't touch the display */
3190 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3191 return;
3192
3193 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003194 /*
3195 * Disabling the crtcs gracefully seems nicer. Also the
3196 * g33 docs say we should at least disable all the planes.
3197 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003198 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003199}
3200
3201void intel_finish_reset(struct drm_device *dev)
3202{
3203 struct drm_i915_private *dev_priv = to_i915(dev);
3204
3205 /*
3206 * Flips in the rings will be nuked by the reset,
3207 * so complete all pending flips so that user space
3208 * will get its events and not get stuck.
3209 */
3210 intel_complete_page_flips(dev);
3211
3212 /* no reset support for gen2 */
3213 if (IS_GEN2(dev))
3214 return;
3215
3216 /* reset doesn't touch the display */
3217 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3218 /*
3219 * Flips in the rings have been nuked by the reset,
3220 * so update the base address of all primary
3221 * planes to the the last fb to make sure we're
3222 * showing the correct fb after a reset.
3223 */
3224 intel_update_primary_planes(dev);
3225 return;
3226 }
3227
3228 /*
3229 * The display has been reset as well,
3230 * so need a full re-initialization.
3231 */
3232 intel_runtime_pm_disable_interrupts(dev_priv);
3233 intel_runtime_pm_enable_interrupts(dev_priv);
3234
3235 intel_modeset_init_hw(dev);
3236
3237 spin_lock_irq(&dev_priv->irq_lock);
3238 if (dev_priv->display.hpd_irq_setup)
3239 dev_priv->display.hpd_irq_setup(dev);
3240 spin_unlock_irq(&dev_priv->irq_lock);
3241
3242 intel_modeset_setup_hw_state(dev, true);
3243
3244 intel_hpd_init(dev_priv);
3245
3246 drm_modeset_unlock_all(dev);
3247}
3248
Chris Wilson2e2f3512015-04-27 13:41:14 +01003249static void
Chris Wilson14667a42012-04-03 17:58:35 +01003250intel_finish_fb(struct drm_framebuffer *old_fb)
3251{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003252 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003253 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003254 bool was_interruptible = dev_priv->mm.interruptible;
3255 int ret;
3256
Chris Wilson14667a42012-04-03 17:58:35 +01003257 /* Big Hammer, we also need to ensure that any pending
3258 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3259 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003260 * framebuffer. Note that we rely on userspace rendering
3261 * into the buffer attached to the pipe they are waiting
3262 * on. If not, userspace generates a GPU hang with IPEHR
3263 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003264 *
3265 * This should only fail upon a hung GPU, in which case we
3266 * can safely continue.
3267 */
3268 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003269 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003270 dev_priv->mm.interruptible = was_interruptible;
3271
Chris Wilson2e2f3512015-04-27 13:41:14 +01003272 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003273}
3274
Chris Wilson7d5e3792014-03-04 13:15:08 +00003275static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003280 bool pending;
3281
3282 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3283 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3284 return false;
3285
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003286 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003288 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289
3290 return pending;
3291}
3292
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003293static void intel_update_pipe_size(struct intel_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 const struct drm_display_mode *adjusted_mode;
3298
3299 if (!i915.fastboot)
3300 return;
3301
3302 /*
3303 * Update pipe size and adjust fitter if needed: the reason for this is
3304 * that in compute_mode_changes we check the native mode (not the pfit
3305 * mode) to see if we can flip rather than do a full mode set. In the
3306 * fastboot case, we'll flip, but if we don't update the pipesrc and
3307 * pfit state, we'll end up with a big fb scanned out into the wrong
3308 * sized surface.
3309 *
3310 * To fix this properly, we need to hoist the checks up into
3311 * compute_mode_changes (or above), check the actual pfit state and
3312 * whether the platform allows pfit disable with pipe active, and only
3313 * then update the pipesrc and pfit state, even on the flip path.
3314 */
3315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003316 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317
3318 I915_WRITE(PIPESRC(crtc->pipe),
3319 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3320 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003321 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003322 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3323 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003324 I915_WRITE(PF_CTL(crtc->pipe), 0);
3325 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3326 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3327 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003328 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3329 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330}
3331
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332static void intel_fdi_normal_train(struct drm_crtc *crtc)
3333{
3334 struct drm_device *dev = crtc->dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3337 int pipe = intel_crtc->pipe;
3338 u32 reg, temp;
3339
3340 /* enable normal train */
3341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003343 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003344 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3345 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003346 } else {
3347 temp &= ~FDI_LINK_TRAIN_NONE;
3348 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 if (HAS_PCH_CPT(dev)) {
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3357 } else {
3358 temp &= ~FDI_LINK_TRAIN_NONE;
3359 temp |= FDI_LINK_TRAIN_NONE;
3360 }
3361 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3362
3363 /* wait one idle pattern time */
3364 POSTING_READ(reg);
3365 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003366
3367 /* IVB wants error correction enabled */
3368 if (IS_IVYBRIDGE(dev))
3369 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3370 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003371}
3372
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003373/* The FDI link training functions for ILK/Ibexpeak. */
3374static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3375{
3376 struct drm_device *dev = crtc->dev;
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3379 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003381
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003382 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003383 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003384
Adam Jacksone1a44742010-06-25 15:32:14 -04003385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3386 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_IMR(pipe);
3388 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003389 temp &= ~FDI_RX_SYMBOL_LOCK;
3390 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 I915_WRITE(reg, temp);
3392 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003393 udelay(150);
3394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 reg = FDI_TX_CTL(pipe);
3397 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003398 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003399 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 temp &= ~FDI_LINK_TRAIN_NONE;
3401 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003403
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_CTL(pipe);
3405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3409
3410 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411 udelay(150);
3412
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003413 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003414 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3415 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3416 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003417
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003419 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3422
3423 if ((temp & FDI_RX_BIT_LOCK)) {
3424 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 break;
3427 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431
3432 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 temp &= ~FDI_LINK_TRAIN_NONE;
3436 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp);
3444
3445 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 udelay(150);
3447
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3452
3453 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 DRM_DEBUG_KMS("FDI train 2 done.\n");
3456 break;
3457 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003459 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461
3462 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003463
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464}
3465
Akshay Joshi0206e352011-08-16 15:34:10 -04003466static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3468 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3469 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3470 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3471};
3472
3473/* The FDI link training functions for SNB/Cougarpoint. */
3474static void gen6_fdi_link_train(struct drm_crtc *crtc)
3475{
3476 struct drm_device *dev = crtc->dev;
3477 struct drm_i915_private *dev_priv = dev->dev_private;
3478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3479 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003480 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
Adam Jacksone1a44742010-06-25 15:32:14 -04003482 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3483 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 reg = FDI_RX_IMR(pipe);
3485 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003486 temp &= ~FDI_RX_SYMBOL_LOCK;
3487 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 I915_WRITE(reg, temp);
3489
3490 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 udelay(150);
3492
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 reg = FDI_TX_CTL(pipe);
3495 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003496 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003497 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 temp &= ~FDI_LINK_TRAIN_NONE;
3499 temp |= FDI_LINK_TRAIN_PATTERN_1;
3500 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3501 /* SNB-B */
3502 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504
Daniel Vetterd74cf322012-10-26 10:58:13 +02003505 I915_WRITE(FDI_RX_MISC(pipe),
3506 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3507
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = FDI_RX_CTL(pipe);
3509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510 if (HAS_PCH_CPT(dev)) {
3511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3512 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3513 } else {
3514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_1;
3516 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3518
3519 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 udelay(150);
3521
Akshay Joshi0206e352011-08-16 15:34:10 -04003522 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_TX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 I915_WRITE(reg, temp);
3528
3529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 udelay(500);
3531
Sean Paulfa37d392012-03-02 12:53:39 -05003532 for (retry = 0; retry < 5; retry++) {
3533 reg = FDI_RX_IIR(pipe);
3534 temp = I915_READ(reg);
3535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3536 if (temp & FDI_RX_BIT_LOCK) {
3537 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3538 DRM_DEBUG_KMS("FDI train 1 done.\n");
3539 break;
3540 }
3541 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 }
Sean Paulfa37d392012-03-02 12:53:39 -05003543 if (retry < 5)
3544 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 }
3546 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548
3549 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 reg = FDI_TX_CTL(pipe);
3551 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 temp &= ~FDI_LINK_TRAIN_NONE;
3553 temp |= FDI_LINK_TRAIN_PATTERN_2;
3554 if (IS_GEN6(dev)) {
3555 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3556 /* SNB-B */
3557 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3558 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 reg = FDI_RX_CTL(pipe);
3562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 if (HAS_PCH_CPT(dev)) {
3564 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3565 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3566 } else {
3567 temp &= ~FDI_LINK_TRAIN_NONE;
3568 temp |= FDI_LINK_TRAIN_PATTERN_2;
3569 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 I915_WRITE(reg, temp);
3571
3572 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 udelay(150);
3574
Akshay Joshi0206e352011-08-16 15:34:10 -04003575 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 reg = FDI_TX_CTL(pipe);
3577 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3579 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
3581
3582 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 udelay(500);
3584
Sean Paulfa37d392012-03-02 12:53:39 -05003585 for (retry = 0; retry < 5; retry++) {
3586 reg = FDI_RX_IIR(pipe);
3587 temp = I915_READ(reg);
3588 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3589 if (temp & FDI_RX_SYMBOL_LOCK) {
3590 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3591 DRM_DEBUG_KMS("FDI train 2 done.\n");
3592 break;
3593 }
3594 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 }
Sean Paulfa37d392012-03-02 12:53:39 -05003596 if (retry < 5)
3597 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003598 }
3599 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601
3602 DRM_DEBUG_KMS("FDI train done.\n");
3603}
3604
Jesse Barnes357555c2011-04-28 15:09:55 -07003605/* Manual link training for Ivy Bridge A0 parts */
3606static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3607{
3608 struct drm_device *dev = crtc->dev;
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3611 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003613
3614 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3615 for train result */
3616 reg = FDI_RX_IMR(pipe);
3617 temp = I915_READ(reg);
3618 temp &= ~FDI_RX_SYMBOL_LOCK;
3619 temp &= ~FDI_RX_BIT_LOCK;
3620 I915_WRITE(reg, temp);
3621
3622 POSTING_READ(reg);
3623 udelay(150);
3624
Daniel Vetter01a415f2012-10-27 15:58:40 +02003625 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3626 I915_READ(FDI_RX_IIR(pipe)));
3627
Jesse Barnes139ccd32013-08-19 11:04:55 -07003628 /* Try each vswing and preemphasis setting twice before moving on */
3629 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3630 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003631 reg = FDI_TX_CTL(pipe);
3632 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3634 temp &= ~FDI_TX_ENABLE;
3635 I915_WRITE(reg, temp);
3636
3637 reg = FDI_RX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~FDI_LINK_TRAIN_AUTO;
3640 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3641 temp &= ~FDI_RX_ENABLE;
3642 I915_WRITE(reg, temp);
3643
3644 /* enable CPU FDI TX and PCH FDI RX */
3645 reg = FDI_TX_CTL(pipe);
3646 temp = I915_READ(reg);
3647 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003648 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003650 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003651 temp |= snb_b_fdi_train_param[j/2];
3652 temp |= FDI_COMPOSITE_SYNC;
3653 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3654
3655 I915_WRITE(FDI_RX_MISC(pipe),
3656 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3657
3658 reg = FDI_RX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3661 temp |= FDI_COMPOSITE_SYNC;
3662 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3663
3664 POSTING_READ(reg);
3665 udelay(1); /* should be 0.5us */
3666
3667 for (i = 0; i < 4; i++) {
3668 reg = FDI_RX_IIR(pipe);
3669 temp = I915_READ(reg);
3670 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3671
3672 if (temp & FDI_RX_BIT_LOCK ||
3673 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3674 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3675 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3676 i);
3677 break;
3678 }
3679 udelay(1); /* should be 0.5us */
3680 }
3681 if (i == 4) {
3682 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3683 continue;
3684 }
3685
3686 /* Train 2 */
3687 reg = FDI_TX_CTL(pipe);
3688 temp = I915_READ(reg);
3689 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3690 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3691 I915_WRITE(reg, temp);
3692
3693 reg = FDI_RX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003697 I915_WRITE(reg, temp);
3698
3699 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003701
Jesse Barnes139ccd32013-08-19 11:04:55 -07003702 for (i = 0; i < 4; i++) {
3703 reg = FDI_RX_IIR(pipe);
3704 temp = I915_READ(reg);
3705 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003706
Jesse Barnes139ccd32013-08-19 11:04:55 -07003707 if (temp & FDI_RX_SYMBOL_LOCK ||
3708 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3709 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3710 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3711 i);
3712 goto train_done;
3713 }
3714 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003715 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003716 if (i == 4)
3717 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003718 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003719
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 DRM_DEBUG_KMS("FDI train done.\n");
3722}
3723
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003726 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003728 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003729 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730
Jesse Barnesc64e3112010-09-10 11:27:03 -07003731
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003735 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003736 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003737 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3739
3740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003741 udelay(200);
3742
3743 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 temp = I915_READ(reg);
3745 I915_WRITE(reg, temp | FDI_PCDCLK);
3746
3747 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 udelay(200);
3749
Paulo Zanoni20749732012-11-23 15:30:38 -02003750 /* Enable CPU FDI TX PLL, always on for Ironlake */
3751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
3753 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3754 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003755
Paulo Zanoni20749732012-11-23 15:30:38 -02003756 POSTING_READ(reg);
3757 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003758 }
3759}
3760
Daniel Vetter88cefb62012-08-12 19:27:14 +02003761static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3762{
3763 struct drm_device *dev = intel_crtc->base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765 int pipe = intel_crtc->pipe;
3766 u32 reg, temp;
3767
3768 /* Switch from PCDclk to Rawclk */
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3772
3773 /* Disable CPU FDI TX PLL */
3774 reg = FDI_TX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3777
3778 POSTING_READ(reg);
3779 udelay(100);
3780
3781 reg = FDI_RX_CTL(pipe);
3782 temp = I915_READ(reg);
3783 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3784
3785 /* Wait for the clocks to turn off. */
3786 POSTING_READ(reg);
3787 udelay(100);
3788}
3789
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003790static void ironlake_fdi_disable(struct drm_crtc *crtc)
3791{
3792 struct drm_device *dev = crtc->dev;
3793 struct drm_i915_private *dev_priv = dev->dev_private;
3794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3795 int pipe = intel_crtc->pipe;
3796 u32 reg, temp;
3797
3798 /* disable CPU FDI tx and PCH FDI rx */
3799 reg = FDI_TX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3802 POSTING_READ(reg);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003807 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003808 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003814 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003816
3817 /* still set train pattern 1 */
3818 reg = FDI_TX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~FDI_LINK_TRAIN_NONE;
3821 temp |= FDI_LINK_TRAIN_PATTERN_1;
3822 I915_WRITE(reg, temp);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 if (HAS_PCH_CPT(dev)) {
3827 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3828 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3829 } else {
3830 temp &= ~FDI_LINK_TRAIN_NONE;
3831 temp |= FDI_LINK_TRAIN_PATTERN_1;
3832 }
3833 /* BPC in FDI rx is consistent with that in PIPECONF */
3834 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003835 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003836 I915_WRITE(reg, temp);
3837
3838 POSTING_READ(reg);
3839 udelay(100);
3840}
3841
Chris Wilson5dce5b932014-01-20 10:17:36 +00003842bool intel_has_pending_fb_unpin(struct drm_device *dev)
3843{
3844 struct intel_crtc *crtc;
3845
3846 /* Note that we don't need to be called with mode_config.lock here
3847 * as our list of CRTC objects is static for the lifetime of the
3848 * device and so cannot disappear as we iterate. Similarly, we can
3849 * happily treat the predicates as racy, atomic checks as userspace
3850 * cannot claim and pin a new fb without at least acquring the
3851 * struct_mutex and so serialising with us.
3852 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003853 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003854 if (atomic_read(&crtc->unpin_work_count) == 0)
3855 continue;
3856
3857 if (crtc->unpin_work)
3858 intel_wait_for_vblank(dev, crtc->pipe);
3859
3860 return true;
3861 }
3862
3863 return false;
3864}
3865
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003866static void page_flip_completed(struct intel_crtc *intel_crtc)
3867{
3868 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3869 struct intel_unpin_work *work = intel_crtc->unpin_work;
3870
3871 /* ensure that the unpin work is consistent wrt ->pending. */
3872 smp_rmb();
3873 intel_crtc->unpin_work = NULL;
3874
3875 if (work->event)
3876 drm_send_vblank_event(intel_crtc->base.dev,
3877 intel_crtc->pipe,
3878 work->event);
3879
3880 drm_crtc_vblank_put(&intel_crtc->base);
3881
3882 wake_up_all(&dev_priv->pending_flip_queue);
3883 queue_work(dev_priv->wq, &work->work);
3884
3885 trace_i915_flip_complete(intel_crtc->plane,
3886 work->pending_flip_obj);
3887}
3888
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003889void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003890{
Chris Wilson0f911282012-04-17 10:05:38 +01003891 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003893
Daniel Vetter2c10d572012-12-20 21:24:07 +01003894 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003895 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3896 !intel_crtc_has_pending_flip(crtc),
3897 60*HZ) == 0)) {
3898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003899
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003900 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003901 if (intel_crtc->unpin_work) {
3902 WARN_ONCE(1, "Removing stuck page flip\n");
3903 page_flip_completed(intel_crtc);
3904 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003905 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003906 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003907
Chris Wilson975d5682014-08-20 13:13:34 +01003908 if (crtc->primary->fb) {
3909 mutex_lock(&dev->struct_mutex);
3910 intel_finish_fb(crtc->primary->fb);
3911 mutex_unlock(&dev->struct_mutex);
3912 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003913}
3914
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003915/* Program iCLKIP clock to the desired frequency */
3916static void lpt_program_iclkip(struct drm_crtc *crtc)
3917{
3918 struct drm_device *dev = crtc->dev;
3919 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003920 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3922 u32 temp;
3923
Ville Syrjäläa5805162015-05-26 20:42:30 +03003924 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003925
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003926 /* It is necessary to ungate the pixclk gate prior to programming
3927 * the divisors, and gate it back when it is done.
3928 */
3929 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3930
3931 /* Disable SSCCTL */
3932 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003933 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3934 SBI_SSCCTL_DISABLE,
3935 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936
3937 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003938 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 auxdiv = 1;
3940 divsel = 0x41;
3941 phaseinc = 0x20;
3942 } else {
3943 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003944 * but the adjusted_mode->crtc_clock in in KHz. To get the
3945 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 * convert the virtual clock precision to KHz here for higher
3947 * precision.
3948 */
3949 u32 iclk_virtual_root_freq = 172800 * 1000;
3950 u32 iclk_pi_range = 64;
3951 u32 desired_divisor, msb_divisor_value, pi_value;
3952
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003953 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 msb_divisor_value = desired_divisor / iclk_pi_range;
3955 pi_value = desired_divisor % iclk_pi_range;
3956
3957 auxdiv = 0;
3958 divsel = msb_divisor_value - 2;
3959 phaseinc = pi_value;
3960 }
3961
3962 /* This should not happen with any sane values */
3963 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3964 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3965 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3966 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3967
3968 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003969 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003970 auxdiv,
3971 divsel,
3972 phasedir,
3973 phaseinc);
3974
3975 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003976 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3978 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3979 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3980 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3981 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3982 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003983 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984
3985 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003986 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3988 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003989 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990
3991 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003994 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995
3996 /* Wait for initialization time */
3997 udelay(24);
3998
3999 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004000
Ville Syrjäläa5805162015-05-26 20:42:30 +03004001 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002}
4003
Daniel Vetter275f01b22013-05-03 11:49:47 +02004004static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4005 enum pipe pch_transcoder)
4006{
4007 struct drm_device *dev = crtc->base.dev;
4008 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004009 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004010
4011 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4012 I915_READ(HTOTAL(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4014 I915_READ(HBLANK(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4016 I915_READ(HSYNC(cpu_transcoder)));
4017
4018 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4019 I915_READ(VTOTAL(cpu_transcoder)));
4020 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4021 I915_READ(VBLANK(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4023 I915_READ(VSYNC(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4025 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4026}
4027
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004028static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004029{
4030 struct drm_i915_private *dev_priv = dev->dev_private;
4031 uint32_t temp;
4032
4033 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004034 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004035 return;
4036
4037 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4038 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4039
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004040 temp &= ~FDI_BC_BIFURCATION_SELECT;
4041 if (enable)
4042 temp |= FDI_BC_BIFURCATION_SELECT;
4043
4044 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004045 I915_WRITE(SOUTH_CHICKEN1, temp);
4046 POSTING_READ(SOUTH_CHICKEN1);
4047}
4048
4049static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4050{
4051 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052
4053 switch (intel_crtc->pipe) {
4054 case PIPE_A:
4055 break;
4056 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004057 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061
4062 break;
4063 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065
4066 break;
4067 default:
4068 BUG();
4069 }
4070}
4071
Jesse Barnesf67a5592011-01-05 10:31:48 -08004072/*
4073 * Enable PCH resources required for PCH ports:
4074 * - PCH PLLs
4075 * - FDI training & RX/TX
4076 * - update transcoder timings
4077 * - DP transcoding bits
4078 * - transcoder
4079 */
4080static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004081{
4082 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004083 struct drm_i915_private *dev_priv = dev->dev_private;
4084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4085 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004086 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004087
Daniel Vetterab9412b2013-05-03 11:49:46 +02004088 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004089
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090 if (IS_IVYBRIDGE(dev))
4091 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4092
Daniel Vettercd986ab2012-10-26 10:58:12 +02004093 /* Write the TU size bits before fdi link training, so that error
4094 * detection works. */
4095 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4096 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4097
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004098 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004099 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004100
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004101 /* We need to program the right clock selection before writing the pixel
4102 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004103 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004104 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004105
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004106 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004107 temp |= TRANS_DPLL_ENABLE(pipe);
4108 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004109 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004110 temp |= sel;
4111 else
4112 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004114 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004116 /* XXX: pch pll's can be enabled any time before we enable the PCH
4117 * transcoder, and we actually should do this to not upset any PCH
4118 * transcoder that already use the clock when we share it.
4119 *
4120 * Note that enable_shared_dpll tries to do the right thing, but
4121 * get_shared_dpll unconditionally resets the pll - we need that to have
4122 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004123 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004124
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004125 /* set transcoder timing, panel must allow it */
4126 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004127 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004129 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004132 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004133 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 reg = TRANS_DP_CTL(pipe);
4135 temp = I915_READ(reg);
4136 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004137 TRANS_DP_SYNC_MASK |
4138 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004139 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004140 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141
4142 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146
4147 switch (intel_trans_dp_port_sel(crtc)) {
4148 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150 break;
4151 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153 break;
4154 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 break;
4157 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004158 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 }
4160
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 }
4163
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004164 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004165}
4166
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004167static void lpt_pch_enable(struct drm_crtc *crtc)
4168{
4169 struct drm_device *dev = crtc->dev;
4170 struct drm_i915_private *dev_priv = dev->dev_private;
4171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004172 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173
Daniel Vetterab9412b2013-05-03 11:49:46 +02004174 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004176 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004177
Paulo Zanoni0540e482012-10-31 18:12:40 -02004178 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004179 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004180
Paulo Zanoni937bb612012-10-31 18:12:47 -02004181 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004182}
4183
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004184struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4185 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004186{
Daniel Vettere2b78262013-06-07 23:10:03 +02004187 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004188 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004189 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004190 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004191
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004192 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4193
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004194 if (HAS_PCH_IBX(dev_priv->dev)) {
4195 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004196 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004197 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004198
Daniel Vetter46edb022013-06-05 13:34:12 +02004199 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4200 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004201
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004202 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004203
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004204 goto found;
4205 }
4206
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304207 if (IS_BROXTON(dev_priv->dev)) {
4208 /* PLL is attached to port in bxt */
4209 struct intel_encoder *encoder;
4210 struct intel_digital_port *intel_dig_port;
4211
4212 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4213 if (WARN_ON(!encoder))
4214 return NULL;
4215
4216 intel_dig_port = enc_to_dig_port(&encoder->base);
4217 /* 1:1 mapping between ports and PLLs */
4218 i = (enum intel_dpll_id)intel_dig_port->port;
4219 pll = &dev_priv->shared_dplls[i];
4220 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4221 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004222 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05304223
4224 goto found;
4225 }
4226
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004227 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4228 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004229
4230 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004231 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004232 continue;
4233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004234 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004235 &shared_dpll[i].hw_state,
4236 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004237 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004238 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004239 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004240 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004241 goto found;
4242 }
4243 }
4244
4245 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004246 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4247 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004248 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004249 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4250 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004251 goto found;
4252 }
4253 }
4254
4255 return NULL;
4256
4257found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004258 if (shared_dpll[i].crtc_mask == 0)
4259 shared_dpll[i].hw_state =
4260 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004261
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004262 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004263 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4264 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004265
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004266 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004267
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004268 return pll;
4269}
4270
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004272{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004273 struct drm_i915_private *dev_priv = to_i915(state->dev);
4274 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004275 struct intel_shared_dpll *pll;
4276 enum intel_dpll_id i;
4277
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004278 if (!to_intel_atomic_state(state)->dpll_set)
4279 return;
4280
4281 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004285 }
4286}
4287
Daniel Vettera1520312013-05-03 11:49:50 +02004288static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004289{
4290 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004291 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004292 u32 temp;
4293
4294 temp = I915_READ(dslreg);
4295 udelay(500);
4296 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004297 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004298 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004299 }
4300}
4301
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004302static int
4303skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4304 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4305 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004306{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004307 struct intel_crtc_scaler_state *scaler_state =
4308 &crtc_state->scaler_state;
4309 struct intel_crtc *intel_crtc =
4310 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004311 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004312
4313 need_scaling = intel_rotation_90_or_270(rotation) ?
4314 (src_h != dst_w || src_w != dst_h):
4315 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004316
4317 /*
4318 * if plane is being disabled or scaler is no more required or force detach
4319 * - free scaler binded to this plane/crtc
4320 * - in order to do this, update crtc->scaler_usage
4321 *
4322 * Here scaler state in crtc_state is set free so that
4323 * scaler can be assigned to other user. Actual register
4324 * update to free the scaler is done in plane/panel-fit programming.
4325 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4326 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004328 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004329 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004330 scaler_state->scalers[*scaler_id].in_use = 0;
4331
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004332 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4333 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4334 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004335 scaler_state->scaler_users);
4336 *scaler_id = -1;
4337 }
4338 return 0;
4339 }
4340
4341 /* range checks */
4342 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4343 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4344
4345 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4346 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004349 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004350 return -EINVAL;
4351 }
4352
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004353 /* mark this plane as a scaler user in crtc_state */
4354 scaler_state->scaler_users |= (1 << scaler_user);
4355 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4356 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4357 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4358 scaler_state->scaler_users);
4359
4360 return 0;
4361}
4362
4363/**
4364 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4365 *
4366 * @state: crtc's scaler state
4367 * @force_detach: whether to forcibly disable scaler
4368 *
4369 * Return
4370 * 0 - scaler_usage updated successfully
4371 * error - requested scaling cannot be supported or other error condition
4372 */
4373int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4374{
4375 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4376 struct drm_display_mode *adjusted_mode =
4377 &state->base.adjusted_mode;
4378
4379 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4380 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4381
4382 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4383 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4384 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004385 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386}
4387
4388/**
4389 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4390 *
4391 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 * @plane_state: atomic plane state to update
4393 *
4394 * Return
4395 * 0 - scaler_usage updated successfully
4396 * error - requested scaling cannot be supported or other error condition
4397 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004398static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4399 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004400{
4401
4402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004403 struct intel_plane *intel_plane =
4404 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405 struct drm_framebuffer *fb = plane_state->base.fb;
4406 int ret;
4407
4408 bool force_detach = !fb || !plane_state->visible;
4409
4410 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4411 intel_plane->base.base.id, intel_crtc->pipe,
4412 drm_plane_index(&intel_plane->base));
4413
4414 ret = skl_update_scaler(crtc_state, force_detach,
4415 drm_plane_index(&intel_plane->base),
4416 &plane_state->scaler_id,
4417 plane_state->base.rotation,
4418 drm_rect_width(&plane_state->src) >> 16,
4419 drm_rect_height(&plane_state->src) >> 16,
4420 drm_rect_width(&plane_state->dst),
4421 drm_rect_height(&plane_state->dst));
4422
4423 if (ret || plane_state->scaler_id < 0)
4424 return ret;
4425
Chandra Kondurua1b22782015-04-07 15:28:45 -07004426 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004427 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004428 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004429 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004430 return -EINVAL;
4431 }
4432
4433 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004434 switch (fb->pixel_format) {
4435 case DRM_FORMAT_RGB565:
4436 case DRM_FORMAT_XBGR8888:
4437 case DRM_FORMAT_XRGB8888:
4438 case DRM_FORMAT_ABGR8888:
4439 case DRM_FORMAT_ARGB8888:
4440 case DRM_FORMAT_XRGB2101010:
4441 case DRM_FORMAT_XBGR2101010:
4442 case DRM_FORMAT_YUYV:
4443 case DRM_FORMAT_YVYU:
4444 case DRM_FORMAT_UYVY:
4445 case DRM_FORMAT_VYUY:
4446 break;
4447 default:
4448 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4449 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4450 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004451 }
4452
Chandra Kondurua1b22782015-04-07 15:28:45 -07004453 return 0;
4454}
4455
4456static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004457{
4458 struct drm_device *dev = crtc->base.dev;
4459 struct drm_i915_private *dev_priv = dev->dev_private;
4460 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004461 struct intel_crtc_scaler_state *scaler_state =
4462 &crtc->config->scaler_state;
4463
4464 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4465
4466 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004467 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004468 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4469 skl_detach_scalers(crtc);
4470 if (!enable)
4471 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004472
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004473 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004474 int id;
4475
4476 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4477 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4478 return;
4479 }
4480
4481 id = scaler_state->scaler_id;
4482 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4483 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4484 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4485 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4486
4487 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004488 }
4489}
4490
Jesse Barnesb074cec2013-04-25 12:55:02 -07004491static void ironlake_pfit_enable(struct intel_crtc *crtc)
4492{
4493 struct drm_device *dev = crtc->base.dev;
4494 struct drm_i915_private *dev_priv = dev->dev_private;
4495 int pipe = crtc->pipe;
4496
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004497 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004498 /* Force use of hard-coded filter coefficients
4499 * as some pre-programmed values are broken,
4500 * e.g. x201.
4501 */
4502 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4503 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4504 PF_PIPE_SEL_IVB(pipe));
4505 else
4506 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004507 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4508 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004509 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004510}
4511
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004512void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004513{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004514 struct drm_device *dev = crtc->base.dev;
4515 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004517 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004518 return;
4519
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004520 /* We can only enable IPS after we enable a plane and wait for a vblank */
4521 intel_wait_for_vblank(dev, crtc->pipe);
4522
Paulo Zanonid77e4532013-09-24 13:52:55 -03004523 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004524 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004525 mutex_lock(&dev_priv->rps.hw_lock);
4526 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4527 mutex_unlock(&dev_priv->rps.hw_lock);
4528 /* Quoting Art Runyan: "its not safe to expect any particular
4529 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004530 * mailbox." Moreover, the mailbox may return a bogus state,
4531 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004532 */
4533 } else {
4534 I915_WRITE(IPS_CTL, IPS_ENABLE);
4535 /* The bit only becomes 1 in the next vblank, so this wait here
4536 * is essentially intel_wait_for_vblank. If we don't have this
4537 * and don't wait for vblanks until the end of crtc_enable, then
4538 * the HW state readout code will complain that the expected
4539 * IPS_CTL value is not the one we read. */
4540 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4541 DRM_ERROR("Timed out waiting for IPS enable\n");
4542 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004543}
4544
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004545void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004546{
4547 struct drm_device *dev = crtc->base.dev;
4548 struct drm_i915_private *dev_priv = dev->dev_private;
4549
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004550 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004551 return;
4552
4553 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004554 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004555 mutex_lock(&dev_priv->rps.hw_lock);
4556 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4557 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004558 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4559 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4560 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004561 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004562 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004563 POSTING_READ(IPS_CTL);
4564 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004565
4566 /* We need to wait for a vblank before we can disable the plane. */
4567 intel_wait_for_vblank(dev, crtc->pipe);
4568}
4569
4570/** Loads the palette/gamma unit for the CRTC with the prepared values */
4571static void intel_crtc_load_lut(struct drm_crtc *crtc)
4572{
4573 struct drm_device *dev = crtc->dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
4575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4576 enum pipe pipe = intel_crtc->pipe;
4577 int palreg = PALETTE(pipe);
4578 int i;
4579 bool reenable_ips = false;
4580
4581 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004582 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004583 return;
4584
Imre Deak50360402015-01-16 00:55:16 -08004585 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004586 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004587 assert_dsi_pll_enabled(dev_priv);
4588 else
4589 assert_pll_enabled(dev_priv, pipe);
4590 }
4591
4592 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304593 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004594 palreg = LGC_PALETTE(pipe);
4595
4596 /* Workaround : Do not read or write the pipe palette/gamma data while
4597 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4598 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004599 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4601 GAMMA_MODE_MODE_SPLIT)) {
4602 hsw_disable_ips(intel_crtc);
4603 reenable_ips = true;
4604 }
4605
4606 for (i = 0; i < 256; i++) {
4607 I915_WRITE(palreg + 4 * i,
4608 (intel_crtc->lut_r[i] << 16) |
4609 (intel_crtc->lut_g[i] << 8) |
4610 intel_crtc->lut_b[i]);
4611 }
4612
4613 if (reenable_ips)
4614 hsw_enable_ips(intel_crtc);
4615}
4616
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004617static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004618{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004619 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004620 struct drm_device *dev = intel_crtc->base.dev;
4621 struct drm_i915_private *dev_priv = dev->dev_private;
4622
4623 mutex_lock(&dev->struct_mutex);
4624 dev_priv->mm.interruptible = false;
4625 (void) intel_overlay_switch_off(intel_crtc->overlay);
4626 dev_priv->mm.interruptible = true;
4627 mutex_unlock(&dev->struct_mutex);
4628 }
4629
4630 /* Let userspace switch the overlay on again. In most cases userspace
4631 * has to recompute where to put it anyway.
4632 */
4633}
4634
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004635/**
4636 * intel_post_enable_primary - Perform operations after enabling primary plane
4637 * @crtc: the CRTC whose primary plane was just enabled
4638 *
4639 * Performs potentially sleeping operations that must be done after the primary
4640 * plane is enabled, such as updating FBC and IPS. Note that this may be
4641 * called due to an explicit primary plane update, or due to an implicit
4642 * re-enable that is caused when a sprite plane is updated to no longer
4643 * completely hide the primary plane.
4644 */
4645static void
4646intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004647{
4648 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004649 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4651 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004652
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004653 /*
4654 * BDW signals flip done immediately if the plane
4655 * is disabled, even if the plane enable is already
4656 * armed to occur at the next vblank :(
4657 */
4658 if (IS_BROADWELL(dev))
4659 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004660
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004661 /*
4662 * FIXME IPS should be fine as long as one plane is
4663 * enabled, but in practice it seems to have problems
4664 * when going from primary only to sprite only and vice
4665 * versa.
4666 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004667 hsw_enable_ips(intel_crtc);
4668
Daniel Vetterf99d7062014-06-19 16:01:59 +02004669 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004670 * Gen2 reports pipe underruns whenever all planes are disabled.
4671 * So don't enable underrun reporting before at least some planes
4672 * are enabled.
4673 * FIXME: Need to fix the logic to work when we turn off all planes
4674 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004675 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004676 if (IS_GEN2(dev))
4677 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4678
4679 /* Underruns don't raise interrupts, so check manually. */
4680 if (HAS_GMCH_DISPLAY(dev))
4681 i9xx_check_fifo_underruns(dev_priv);
4682}
4683
4684/**
4685 * intel_pre_disable_primary - Perform operations before disabling primary plane
4686 * @crtc: the CRTC whose primary plane is to be disabled
4687 *
4688 * Performs potentially sleeping operations that must be done before the
4689 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4690 * be called due to an explicit primary plane update, or due to an implicit
4691 * disable that is caused when a sprite plane completely hides the primary
4692 * plane.
4693 */
4694static void
4695intel_pre_disable_primary(struct drm_crtc *crtc)
4696{
4697 struct drm_device *dev = crtc->dev;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4700 int pipe = intel_crtc->pipe;
4701
4702 /*
4703 * Gen2 reports pipe underruns whenever all planes are disabled.
4704 * So diasble underrun reporting before all the planes get disabled.
4705 * FIXME: Need to fix the logic to work when we turn off all planes
4706 * but leave the pipe running.
4707 */
4708 if (IS_GEN2(dev))
4709 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4710
4711 /*
4712 * Vblank time updates from the shadow to live plane control register
4713 * are blocked if the memory self-refresh mode is active at that
4714 * moment. So to make sure the plane gets truly disabled, disable
4715 * first the self-refresh mode. The self-refresh enable bit in turn
4716 * will be checked/applied by the HW only at the next frame start
4717 * event which is after the vblank start event, so we need to have a
4718 * wait-for-vblank between disabling the plane and the pipe.
4719 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004720 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004721 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004722 dev_priv->wm.vlv.cxsr = false;
4723 intel_wait_for_vblank(dev, pipe);
4724 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004725
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726 /*
4727 * FIXME IPS should be fine as long as one plane is
4728 * enabled, but in practice it seems to have problems
4729 * when going from primary only to sprite only and vice
4730 * versa.
4731 */
4732 hsw_disable_ips(intel_crtc);
4733}
4734
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004735static void intel_post_plane_update(struct intel_crtc *crtc)
4736{
4737 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4738 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004739 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004740 struct drm_plane *plane;
4741
4742 if (atomic->wait_vblank)
4743 intel_wait_for_vblank(dev, crtc->pipe);
4744
4745 intel_frontbuffer_flip(dev, atomic->fb_bits);
4746
Ville Syrjälä852eb002015-06-24 22:00:07 +03004747 if (atomic->disable_cxsr)
4748 crtc->wm.cxsr_allowed = true;
4749
Ville Syrjäläf015c552015-06-24 22:00:02 +03004750 if (crtc->atomic.update_wm_post)
4751 intel_update_watermarks(&crtc->base);
4752
Paulo Zanonic80ac852015-07-02 19:25:13 -03004753 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004754 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004755
4756 if (atomic->post_enable_primary)
4757 intel_post_enable_primary(&crtc->base);
4758
4759 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4760 intel_update_sprite_watermarks(plane, &crtc->base,
4761 0, 0, 0, false, false);
4762
4763 memset(atomic, 0, sizeof(*atomic));
4764}
4765
4766static void intel_pre_plane_update(struct intel_crtc *crtc)
4767{
4768 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004769 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004770 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4771 struct drm_plane *p;
4772
4773 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004774 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4775 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776
4777 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004778 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4779 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004780 mutex_unlock(&dev->struct_mutex);
4781 }
4782
4783 if (atomic->wait_for_flips)
4784 intel_crtc_wait_for_pending_flips(&crtc->base);
4785
Paulo Zanonic80ac852015-07-02 19:25:13 -03004786 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004787 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004789 if (crtc->atomic.disable_ips)
4790 hsw_disable_ips(crtc);
4791
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004792 if (atomic->pre_disable_primary)
4793 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004794
4795 if (atomic->disable_cxsr) {
4796 crtc->wm.cxsr_allowed = false;
4797 intel_set_memory_cxsr(dev_priv, false);
4798 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004799}
4800
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004801static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004802{
4803 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004805 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004806 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004807
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004808 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004809
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004810 drm_for_each_plane_mask(p, dev, plane_mask)
4811 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004812
Daniel Vetterf99d7062014-06-19 16:01:59 +02004813 /*
4814 * FIXME: Once we grow proper nuclear flip support out of this we need
4815 * to compute the mask of flip planes precisely. For the time being
4816 * consider this a flip to a NULL plane.
4817 */
4818 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004819}
4820
Jesse Barnesf67a5592011-01-05 10:31:48 -08004821static void ironlake_crtc_enable(struct drm_crtc *crtc)
4822{
4823 struct drm_device *dev = crtc->dev;
4824 struct drm_i915_private *dev_priv = dev->dev_private;
4825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004826 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004827 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004828
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004829 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004830 return;
4831
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004832 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004833 intel_prepare_shared_dpll(intel_crtc);
4834
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004835 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304836 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004837
4838 intel_set_pipe_timings(intel_crtc);
4839
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004840 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004841 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004842 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004843 }
4844
4845 ironlake_set_pipeconf(crtc);
4846
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004848
Daniel Vettera72e4c92014-09-30 10:56:47 +02004849 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4850 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004851
Daniel Vetterf6736a12013-06-05 13:34:30 +02004852 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004853 if (encoder->pre_enable)
4854 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004855
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004856 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004857 /* Note: FDI PLL enabling _must_ be done before we enable the
4858 * cpu pipes, hence this is separate from all the other fdi/pch
4859 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004860 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004861 } else {
4862 assert_fdi_tx_disabled(dev_priv, pipe);
4863 assert_fdi_rx_disabled(dev_priv, pipe);
4864 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865
Jesse Barnesb074cec2013-04-25 12:55:02 -07004866 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004868 /*
4869 * On ILK+ LUT must be loaded before the pipe is running but with
4870 * clocks enabled
4871 */
4872 intel_crtc_load_lut(crtc);
4873
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004874 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004875 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004877 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004878 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004879
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004880 assert_vblank_disabled(crtc);
4881 drm_crtc_vblank_on(crtc);
4882
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004883 for_each_encoder_on_crtc(dev, crtc, encoder)
4884 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004885
4886 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004887 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004888}
4889
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004890/* IPS only exists on ULT machines and is tied to pipe A. */
4891static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4892{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004893 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004894}
4895
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004896static void haswell_crtc_enable(struct drm_crtc *crtc)
4897{
4898 struct drm_device *dev = crtc->dev;
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4901 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004902 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4903 struct intel_crtc_state *pipe_config =
4904 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004905
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004906 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004907 return;
4908
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004909 if (intel_crtc_to_shared_dpll(intel_crtc))
4910 intel_enable_shared_dpll(intel_crtc);
4911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004912 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05304913 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004914
4915 intel_set_pipe_timings(intel_crtc);
4916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4918 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4919 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004920 }
4921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004923 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004924 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004925 }
4926
4927 haswell_set_pipeconf(crtc);
4928
4929 intel_set_pipe_csc(crtc);
4930
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004931 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004932
Daniel Vettera72e4c92014-09-30 10:56:47 +02004933 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004934 for_each_encoder_on_crtc(dev, crtc, encoder)
4935 if (encoder->pre_enable)
4936 encoder->pre_enable(encoder);
4937
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004938 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004939 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4940 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004941 dev_priv->display.fdi_link_train(crtc);
4942 }
4943
Paulo Zanoni1f544382012-10-24 11:32:00 -02004944 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004945
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004946 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004947 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004948 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004949 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004950 else
4951 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952
4953 /*
4954 * On ILK+ LUT must be loaded before the pipe is running but with
4955 * clocks enabled
4956 */
4957 intel_crtc_load_lut(crtc);
4958
Paulo Zanoni1f544382012-10-24 11:32:00 -02004959 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004960 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004961
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004962 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004963 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004965 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004966 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004968 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004969 intel_ddi_set_vc_payload_alloc(crtc, true);
4970
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004971 assert_vblank_disabled(crtc);
4972 drm_crtc_vblank_on(crtc);
4973
Jani Nikula8807e552013-08-30 19:40:32 +03004974 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004975 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004976 intel_opregion_notify_encoder(encoder, true);
4977 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004978
Paulo Zanonie4916942013-09-20 16:21:19 -03004979 /* If we change the relative order between pipe/planes enabling, we need
4980 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004981 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4982 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4983 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4984 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4985 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004986}
4987
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004988static void ironlake_pfit_disable(struct intel_crtc *crtc)
4989{
4990 struct drm_device *dev = crtc->base.dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 int pipe = crtc->pipe;
4993
4994 /* To avoid upsetting the power well on haswell only disable the pfit if
4995 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004996 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004997 I915_WRITE(PF_CTL(pipe), 0);
4998 I915_WRITE(PF_WIN_POS(pipe), 0);
4999 I915_WRITE(PF_WIN_SZ(pipe), 0);
5000 }
5001}
5002
Jesse Barnes6be4a602010-09-10 10:26:01 -07005003static void ironlake_crtc_disable(struct drm_crtc *crtc)
5004{
5005 struct drm_device *dev = crtc->dev;
5006 struct drm_i915_private *dev_priv = dev->dev_private;
5007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005008 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005010 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005011
Daniel Vetterea9d7582012-07-10 10:42:52 +02005012 for_each_encoder_on_crtc(dev, crtc, encoder)
5013 encoder->disable(encoder);
5014
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005015 drm_crtc_vblank_off(crtc);
5016 assert_vblank_disabled(crtc);
5017
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005018 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005019 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005020
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005021 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005022
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005023 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005024
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005025 if (intel_crtc->config->has_pch_encoder)
5026 ironlake_fdi_disable(crtc);
5027
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005028 for_each_encoder_on_crtc(dev, crtc, encoder)
5029 if (encoder->post_disable)
5030 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005031
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005032 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005033 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005034
Daniel Vetterd925c592013-06-05 13:34:04 +02005035 if (HAS_PCH_CPT(dev)) {
5036 /* disable TRANS_DP_CTL */
5037 reg = TRANS_DP_CTL(pipe);
5038 temp = I915_READ(reg);
5039 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5040 TRANS_DP_PORT_SEL_MASK);
5041 temp |= TRANS_DP_PORT_SEL_NONE;
5042 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005043
Daniel Vetterd925c592013-06-05 13:34:04 +02005044 /* disable DPLL_SEL */
5045 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005046 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005047 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005048 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005049
Daniel Vetterd925c592013-06-05 13:34:04 +02005050 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005051 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005052
5053 intel_crtc->active = false;
5054 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005055}
5056
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005057static void haswell_crtc_disable(struct drm_crtc *crtc)
5058{
5059 struct drm_device *dev = crtc->dev;
5060 struct drm_i915_private *dev_priv = dev->dev_private;
5061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5062 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005063 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005064
Jani Nikula8807e552013-08-30 19:40:32 +03005065 for_each_encoder_on_crtc(dev, crtc, encoder) {
5066 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005067 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005068 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005069
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005070 drm_crtc_vblank_off(crtc);
5071 assert_vblank_disabled(crtc);
5072
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005073 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005074 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5075 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005076 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005078 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005079 intel_ddi_set_vc_payload_alloc(crtc, false);
5080
Paulo Zanoniad80a812012-10-24 16:06:19 -02005081 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005082
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005083 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005084 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005085 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005086 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005087 else
5088 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089
Paulo Zanoni1f544382012-10-24 11:32:00 -02005090 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005092 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005093 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005094 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005095 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005096
Imre Deak97b040a2014-06-25 22:01:50 +03005097 for_each_encoder_on_crtc(dev, crtc, encoder)
5098 if (encoder->post_disable)
5099 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005100
5101 intel_crtc->active = false;
5102 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005103}
5104
Jesse Barnes2dd24552013-04-25 12:55:01 -07005105static void i9xx_pfit_enable(struct intel_crtc *crtc)
5106{
5107 struct drm_device *dev = crtc->base.dev;
5108 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005109 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005110
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005111 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005112 return;
5113
Daniel Vetterc0b03412013-05-28 12:05:54 +02005114 /*
5115 * The panel fitter should only be adjusted whilst the pipe is disabled,
5116 * according to register description and PRM.
5117 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005118 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5119 assert_pipe_disabled(dev_priv, crtc->pipe);
5120
Jesse Barnesb074cec2013-04-25 12:55:02 -07005121 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5122 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005123
5124 /* Border color in case we don't scale up to the full screen. Black by
5125 * default, change to something else for debugging. */
5126 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005127}
5128
Dave Airlied05410f2014-06-05 13:22:59 +10005129static enum intel_display_power_domain port_to_power_domain(enum port port)
5130{
5131 switch (port) {
5132 case PORT_A:
5133 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5134 case PORT_B:
5135 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5136 case PORT_C:
5137 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5138 case PORT_D:
5139 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5140 default:
5141 WARN_ON_ONCE(1);
5142 return POWER_DOMAIN_PORT_OTHER;
5143 }
5144}
5145
Imre Deak77d22dc2014-03-05 16:20:52 +02005146#define for_each_power_domain(domain, mask) \
5147 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5148 if ((1 << (domain)) & (mask))
5149
Imre Deak319be8a2014-03-04 19:22:57 +02005150enum intel_display_power_domain
5151intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005152{
Imre Deak319be8a2014-03-04 19:22:57 +02005153 struct drm_device *dev = intel_encoder->base.dev;
5154 struct intel_digital_port *intel_dig_port;
5155
5156 switch (intel_encoder->type) {
5157 case INTEL_OUTPUT_UNKNOWN:
5158 /* Only DDI platforms should ever use this output type */
5159 WARN_ON_ONCE(!HAS_DDI(dev));
5160 case INTEL_OUTPUT_DISPLAYPORT:
5161 case INTEL_OUTPUT_HDMI:
5162 case INTEL_OUTPUT_EDP:
5163 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005164 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005165 case INTEL_OUTPUT_DP_MST:
5166 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5167 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005168 case INTEL_OUTPUT_ANALOG:
5169 return POWER_DOMAIN_PORT_CRT;
5170 case INTEL_OUTPUT_DSI:
5171 return POWER_DOMAIN_PORT_DSI;
5172 default:
5173 return POWER_DOMAIN_PORT_OTHER;
5174 }
5175}
5176
5177static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5178{
5179 struct drm_device *dev = crtc->dev;
5180 struct intel_encoder *intel_encoder;
5181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5182 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005183 unsigned long mask;
5184 enum transcoder transcoder;
5185
5186 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5187
5188 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5189 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005190 if (intel_crtc->config->pch_pfit.enabled ||
5191 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005192 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5193
Imre Deak319be8a2014-03-04 19:22:57 +02005194 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5195 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5196
Imre Deak77d22dc2014-03-05 16:20:52 +02005197 return mask;
5198}
5199
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005200static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005201{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005202 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005203 struct drm_i915_private *dev_priv = dev->dev_private;
5204 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5205 struct intel_crtc *crtc;
5206
5207 /*
5208 * First get all needed power domains, then put all unneeded, to avoid
5209 * any unnecessary toggling of the power wells.
5210 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005211 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005212 enum intel_display_power_domain domain;
5213
Matt Roper83d65732015-02-25 13:12:16 -08005214 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005215 continue;
5216
Imre Deak319be8a2014-03-04 19:22:57 +02005217 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005218
5219 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5220 intel_display_power_get(dev_priv, domain);
5221 }
5222
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005223 if (dev_priv->display.modeset_commit_cdclk) {
5224 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5225
5226 if (cdclk != dev_priv->cdclk_freq &&
5227 !WARN_ON(!state->allow_modeset))
5228 dev_priv->display.modeset_commit_cdclk(state);
5229 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005230
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005231 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005232 enum intel_display_power_domain domain;
5233
5234 for_each_power_domain(domain, crtc->enabled_power_domains)
5235 intel_display_power_put(dev_priv, domain);
5236
5237 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5238 }
5239
5240 intel_display_set_init_power(dev_priv, false);
5241}
5242
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005243static void intel_update_max_cdclk(struct drm_device *dev)
5244{
5245 struct drm_i915_private *dev_priv = dev->dev_private;
5246
5247 if (IS_SKYLAKE(dev)) {
5248 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5249
5250 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5251 dev_priv->max_cdclk_freq = 675000;
5252 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5253 dev_priv->max_cdclk_freq = 540000;
5254 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5255 dev_priv->max_cdclk_freq = 450000;
5256 else
5257 dev_priv->max_cdclk_freq = 337500;
5258 } else if (IS_BROADWELL(dev)) {
5259 /*
5260 * FIXME with extra cooling we can allow
5261 * 540 MHz for ULX and 675 Mhz for ULT.
5262 * How can we know if extra cooling is
5263 * available? PCI ID, VTB, something else?
5264 */
5265 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5266 dev_priv->max_cdclk_freq = 450000;
5267 else if (IS_BDW_ULX(dev))
5268 dev_priv->max_cdclk_freq = 450000;
5269 else if (IS_BDW_ULT(dev))
5270 dev_priv->max_cdclk_freq = 540000;
5271 else
5272 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005273 } else if (IS_CHERRYVIEW(dev)) {
5274 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005275 } else if (IS_VALLEYVIEW(dev)) {
5276 dev_priv->max_cdclk_freq = 400000;
5277 } else {
5278 /* otherwise assume cdclk is fixed */
5279 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5280 }
5281
5282 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5283 dev_priv->max_cdclk_freq);
5284}
5285
5286static void intel_update_cdclk(struct drm_device *dev)
5287{
5288 struct drm_i915_private *dev_priv = dev->dev_private;
5289
5290 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5291 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5292 dev_priv->cdclk_freq);
5293
5294 /*
5295 * Program the gmbus_freq based on the cdclk frequency.
5296 * BSpec erroneously claims we should aim for 4MHz, but
5297 * in fact 1MHz is the correct frequency.
5298 */
5299 if (IS_VALLEYVIEW(dev)) {
5300 /*
5301 * Program the gmbus_freq based on the cdclk frequency.
5302 * BSpec erroneously claims we should aim for 4MHz, but
5303 * in fact 1MHz is the correct frequency.
5304 */
5305 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5306 }
5307
5308 if (dev_priv->max_cdclk_freq == 0)
5309 intel_update_max_cdclk(dev);
5310}
5311
Damien Lespiau70d0c572015-06-04 18:21:29 +01005312static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305313{
5314 struct drm_i915_private *dev_priv = dev->dev_private;
5315 uint32_t divider;
5316 uint32_t ratio;
5317 uint32_t current_freq;
5318 int ret;
5319
5320 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5321 switch (frequency) {
5322 case 144000:
5323 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5324 ratio = BXT_DE_PLL_RATIO(60);
5325 break;
5326 case 288000:
5327 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5328 ratio = BXT_DE_PLL_RATIO(60);
5329 break;
5330 case 384000:
5331 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5332 ratio = BXT_DE_PLL_RATIO(60);
5333 break;
5334 case 576000:
5335 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5336 ratio = BXT_DE_PLL_RATIO(60);
5337 break;
5338 case 624000:
5339 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5340 ratio = BXT_DE_PLL_RATIO(65);
5341 break;
5342 case 19200:
5343 /*
5344 * Bypass frequency with DE PLL disabled. Init ratio, divider
5345 * to suppress GCC warning.
5346 */
5347 ratio = 0;
5348 divider = 0;
5349 break;
5350 default:
5351 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5352
5353 return;
5354 }
5355
5356 mutex_lock(&dev_priv->rps.hw_lock);
5357 /* Inform power controller of upcoming frequency change */
5358 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5359 0x80000000);
5360 mutex_unlock(&dev_priv->rps.hw_lock);
5361
5362 if (ret) {
5363 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5364 ret, frequency);
5365 return;
5366 }
5367
5368 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5369 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5370 current_freq = current_freq * 500 + 1000;
5371
5372 /*
5373 * DE PLL has to be disabled when
5374 * - setting to 19.2MHz (bypass, PLL isn't used)
5375 * - before setting to 624MHz (PLL needs toggling)
5376 * - before setting to any frequency from 624MHz (PLL needs toggling)
5377 */
5378 if (frequency == 19200 || frequency == 624000 ||
5379 current_freq == 624000) {
5380 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5381 /* Timeout 200us */
5382 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5383 1))
5384 DRM_ERROR("timout waiting for DE PLL unlock\n");
5385 }
5386
5387 if (frequency != 19200) {
5388 uint32_t val;
5389
5390 val = I915_READ(BXT_DE_PLL_CTL);
5391 val &= ~BXT_DE_PLL_RATIO_MASK;
5392 val |= ratio;
5393 I915_WRITE(BXT_DE_PLL_CTL, val);
5394
5395 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5396 /* Timeout 200us */
5397 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5398 DRM_ERROR("timeout waiting for DE PLL lock\n");
5399
5400 val = I915_READ(CDCLK_CTL);
5401 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5402 val |= divider;
5403 /*
5404 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5405 * enable otherwise.
5406 */
5407 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5408 if (frequency >= 500000)
5409 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5410
5411 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5412 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5413 val |= (frequency - 1000) / 500;
5414 I915_WRITE(CDCLK_CTL, val);
5415 }
5416
5417 mutex_lock(&dev_priv->rps.hw_lock);
5418 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5419 DIV_ROUND_UP(frequency, 25000));
5420 mutex_unlock(&dev_priv->rps.hw_lock);
5421
5422 if (ret) {
5423 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5424 ret, frequency);
5425 return;
5426 }
5427
Damien Lespiaua47871b2015-06-04 18:21:34 +01005428 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305429}
5430
5431void broxton_init_cdclk(struct drm_device *dev)
5432{
5433 struct drm_i915_private *dev_priv = dev->dev_private;
5434 uint32_t val;
5435
5436 /*
5437 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5438 * or else the reset will hang because there is no PCH to respond.
5439 * Move the handshake programming to initialization sequence.
5440 * Previously was left up to BIOS.
5441 */
5442 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5443 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5444 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5445
5446 /* Enable PG1 for cdclk */
5447 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5448
5449 /* check if cd clock is enabled */
5450 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5451 DRM_DEBUG_KMS("Display already initialized\n");
5452 return;
5453 }
5454
5455 /*
5456 * FIXME:
5457 * - The initial CDCLK needs to be read from VBT.
5458 * Need to make this change after VBT has changes for BXT.
5459 * - check if setting the max (or any) cdclk freq is really necessary
5460 * here, it belongs to modeset time
5461 */
5462 broxton_set_cdclk(dev, 624000);
5463
5464 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005465 POSTING_READ(DBUF_CTL);
5466
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305467 udelay(10);
5468
5469 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5470 DRM_ERROR("DBuf power enable timeout!\n");
5471}
5472
5473void broxton_uninit_cdclk(struct drm_device *dev)
5474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476
5477 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005478 POSTING_READ(DBUF_CTL);
5479
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305480 udelay(10);
5481
5482 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5483 DRM_ERROR("DBuf power disable timeout!\n");
5484
5485 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5486 broxton_set_cdclk(dev, 19200);
5487
5488 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5489}
5490
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005491static const struct skl_cdclk_entry {
5492 unsigned int freq;
5493 unsigned int vco;
5494} skl_cdclk_frequencies[] = {
5495 { .freq = 308570, .vco = 8640 },
5496 { .freq = 337500, .vco = 8100 },
5497 { .freq = 432000, .vco = 8640 },
5498 { .freq = 450000, .vco = 8100 },
5499 { .freq = 540000, .vco = 8100 },
5500 { .freq = 617140, .vco = 8640 },
5501 { .freq = 675000, .vco = 8100 },
5502};
5503
5504static unsigned int skl_cdclk_decimal(unsigned int freq)
5505{
5506 return (freq - 1000) / 500;
5507}
5508
5509static unsigned int skl_cdclk_get_vco(unsigned int freq)
5510{
5511 unsigned int i;
5512
5513 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5514 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5515
5516 if (e->freq == freq)
5517 return e->vco;
5518 }
5519
5520 return 8100;
5521}
5522
5523static void
5524skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5525{
5526 unsigned int min_freq;
5527 u32 val;
5528
5529 /* select the minimum CDCLK before enabling DPLL 0 */
5530 val = I915_READ(CDCLK_CTL);
5531 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5532 val |= CDCLK_FREQ_337_308;
5533
5534 if (required_vco == 8640)
5535 min_freq = 308570;
5536 else
5537 min_freq = 337500;
5538
5539 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5540
5541 I915_WRITE(CDCLK_CTL, val);
5542 POSTING_READ(CDCLK_CTL);
5543
5544 /*
5545 * We always enable DPLL0 with the lowest link rate possible, but still
5546 * taking into account the VCO required to operate the eDP panel at the
5547 * desired frequency. The usual DP link rates operate with a VCO of
5548 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5549 * The modeset code is responsible for the selection of the exact link
5550 * rate later on, with the constraint of choosing a frequency that
5551 * works with required_vco.
5552 */
5553 val = I915_READ(DPLL_CTRL1);
5554
5555 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5556 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5557 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5558 if (required_vco == 8640)
5559 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5560 SKL_DPLL0);
5561 else
5562 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5563 SKL_DPLL0);
5564
5565 I915_WRITE(DPLL_CTRL1, val);
5566 POSTING_READ(DPLL_CTRL1);
5567
5568 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5569
5570 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5571 DRM_ERROR("DPLL0 not locked\n");
5572}
5573
5574static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5575{
5576 int ret;
5577 u32 val;
5578
5579 /* inform PCU we want to change CDCLK */
5580 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5581 mutex_lock(&dev_priv->rps.hw_lock);
5582 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5583 mutex_unlock(&dev_priv->rps.hw_lock);
5584
5585 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5586}
5587
5588static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5589{
5590 unsigned int i;
5591
5592 for (i = 0; i < 15; i++) {
5593 if (skl_cdclk_pcu_ready(dev_priv))
5594 return true;
5595 udelay(10);
5596 }
5597
5598 return false;
5599}
5600
5601static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5602{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005603 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005604 u32 freq_select, pcu_ack;
5605
5606 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5607
5608 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5609 DRM_ERROR("failed to inform PCU about cdclk change\n");
5610 return;
5611 }
5612
5613 /* set CDCLK_CTL */
5614 switch(freq) {
5615 case 450000:
5616 case 432000:
5617 freq_select = CDCLK_FREQ_450_432;
5618 pcu_ack = 1;
5619 break;
5620 case 540000:
5621 freq_select = CDCLK_FREQ_540;
5622 pcu_ack = 2;
5623 break;
5624 case 308570:
5625 case 337500:
5626 default:
5627 freq_select = CDCLK_FREQ_337_308;
5628 pcu_ack = 0;
5629 break;
5630 case 617140:
5631 case 675000:
5632 freq_select = CDCLK_FREQ_675_617;
5633 pcu_ack = 3;
5634 break;
5635 }
5636
5637 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5638 POSTING_READ(CDCLK_CTL);
5639
5640 /* inform PCU of the change */
5641 mutex_lock(&dev_priv->rps.hw_lock);
5642 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5643 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005644
5645 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005646}
5647
5648void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5649{
5650 /* disable DBUF power */
5651 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5652 POSTING_READ(DBUF_CTL);
5653
5654 udelay(10);
5655
5656 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5657 DRM_ERROR("DBuf power disable timeout\n");
5658
5659 /* disable DPLL0 */
5660 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5661 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5662 DRM_ERROR("Couldn't disable DPLL0\n");
5663
5664 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5665}
5666
5667void skl_init_cdclk(struct drm_i915_private *dev_priv)
5668{
5669 u32 val;
5670 unsigned int required_vco;
5671
5672 /* enable PCH reset handshake */
5673 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5674 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5675
5676 /* enable PG1 and Misc I/O */
5677 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5678
5679 /* DPLL0 already enabed !? */
5680 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5681 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5682 return;
5683 }
5684
5685 /* enable DPLL0 */
5686 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5687 skl_dpll0_enable(dev_priv, required_vco);
5688
5689 /* set CDCLK to the frequency the BIOS chose */
5690 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5691
5692 /* enable DBUF power */
5693 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5694 POSTING_READ(DBUF_CTL);
5695
5696 udelay(10);
5697
5698 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5699 DRM_ERROR("DBuf power enable timeout\n");
5700}
5701
Ville Syrjälädfcab172014-06-13 13:37:47 +03005702/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005703static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005704{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005705 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005706
Jesse Barnes586f49d2013-11-04 16:06:59 -08005707 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005708 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005709 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5710 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005711 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005712
Ville Syrjälädfcab172014-06-13 13:37:47 +03005713 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005714}
5715
5716/* Adjust CDclk dividers to allow high res or save power if possible */
5717static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5718{
5719 struct drm_i915_private *dev_priv = dev->dev_private;
5720 u32 val, cmd;
5721
Vandana Kannan164dfd22014-11-24 13:37:41 +05305722 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5723 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005724
Ville Syrjälädfcab172014-06-13 13:37:47 +03005725 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005726 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005727 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005728 cmd = 1;
5729 else
5730 cmd = 0;
5731
5732 mutex_lock(&dev_priv->rps.hw_lock);
5733 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5734 val &= ~DSPFREQGUAR_MASK;
5735 val |= (cmd << DSPFREQGUAR_SHIFT);
5736 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5737 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5738 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5739 50)) {
5740 DRM_ERROR("timed out waiting for CDclk change\n");
5741 }
5742 mutex_unlock(&dev_priv->rps.hw_lock);
5743
Ville Syrjälä54433e92015-05-26 20:42:31 +03005744 mutex_lock(&dev_priv->sb_lock);
5745
Ville Syrjälädfcab172014-06-13 13:37:47 +03005746 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005747 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005749 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005750
Jesse Barnes30a970c2013-11-04 13:48:12 -08005751 /* adjust cdclk divider */
5752 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005753 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005754 val |= divider;
5755 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005756
5757 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5758 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5759 50))
5760 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005761 }
5762
Jesse Barnes30a970c2013-11-04 13:48:12 -08005763 /* adjust self-refresh exit latency value */
5764 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5765 val &= ~0x7f;
5766
5767 /*
5768 * For high bandwidth configs, we set a higher latency in the bunit
5769 * so that the core display fetch happens in time to avoid underruns.
5770 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005771 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005772 val |= 4500 / 250; /* 4.5 usec */
5773 else
5774 val |= 3000 / 250; /* 3.0 usec */
5775 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005776
Ville Syrjäläa5805162015-05-26 20:42:30 +03005777 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005778
Ville Syrjäläb6283052015-06-03 15:45:07 +03005779 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005780}
5781
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005782static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5783{
5784 struct drm_i915_private *dev_priv = dev->dev_private;
5785 u32 val, cmd;
5786
Vandana Kannan164dfd22014-11-24 13:37:41 +05305787 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5788 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005789
5790 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005791 case 333333:
5792 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005793 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005794 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005795 break;
5796 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005797 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005798 return;
5799 }
5800
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005801 /*
5802 * Specs are full of misinformation, but testing on actual
5803 * hardware has shown that we just need to write the desired
5804 * CCK divider into the Punit register.
5805 */
5806 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5807
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005808 mutex_lock(&dev_priv->rps.hw_lock);
5809 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5810 val &= ~DSPFREQGUAR_MASK_CHV;
5811 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5812 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5813 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5814 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5815 50)) {
5816 DRM_ERROR("timed out waiting for CDclk change\n");
5817 }
5818 mutex_unlock(&dev_priv->rps.hw_lock);
5819
Ville Syrjäläb6283052015-06-03 15:45:07 +03005820 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005821}
5822
Jesse Barnes30a970c2013-11-04 13:48:12 -08005823static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5824 int max_pixclk)
5825{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005826 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005827 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005828
Jesse Barnes30a970c2013-11-04 13:48:12 -08005829 /*
5830 * Really only a few cases to deal with, as only 4 CDclks are supported:
5831 * 200MHz
5832 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005833 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005834 * 400MHz (VLV only)
5835 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5836 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005837 *
5838 * We seem to get an unstable or solid color picture at 200MHz.
5839 * Not sure what's wrong. For now use 200MHz only when all pipes
5840 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005841 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005842 if (!IS_CHERRYVIEW(dev_priv) &&
5843 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005844 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005845 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005846 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005847 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005848 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005849 else
5850 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005851}
5852
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305853static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5854 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005855{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305856 /*
5857 * FIXME:
5858 * - remove the guardband, it's not needed on BXT
5859 * - set 19.2MHz bypass frequency if there are no active pipes
5860 */
5861 if (max_pixclk > 576000*9/10)
5862 return 624000;
5863 else if (max_pixclk > 384000*9/10)
5864 return 576000;
5865 else if (max_pixclk > 288000*9/10)
5866 return 384000;
5867 else if (max_pixclk > 144000*9/10)
5868 return 288000;
5869 else
5870 return 144000;
5871}
5872
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005873/* Compute the max pixel clock for new configuration. Uses atomic state if
5874 * that's non-NULL, look at current state otherwise. */
5875static int intel_mode_max_pixclk(struct drm_device *dev,
5876 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005878 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005879 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005880 int max_pixclk = 0;
5881
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005882 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005883 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005884 if (IS_ERR(crtc_state))
5885 return PTR_ERR(crtc_state);
5886
5887 if (!crtc_state->base.enable)
5888 continue;
5889
5890 max_pixclk = max(max_pixclk,
5891 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005892 }
5893
5894 return max_pixclk;
5895}
5896
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005897static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005898{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005899 struct drm_device *dev = state->dev;
5900 struct drm_i915_private *dev_priv = dev->dev_private;
5901 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005902
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005903 if (max_pixclk < 0)
5904 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005906 to_intel_atomic_state(state)->cdclk =
5907 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305908
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005909 return 0;
5910}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005911
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005912static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5913{
5914 struct drm_device *dev = state->dev;
5915 struct drm_i915_private *dev_priv = dev->dev_private;
5916 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005917
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005918 if (max_pixclk < 0)
5919 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005920
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005921 to_intel_atomic_state(state)->cdclk =
5922 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005923
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005924 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925}
5926
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005927static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5928{
5929 unsigned int credits, default_credits;
5930
5931 if (IS_CHERRYVIEW(dev_priv))
5932 default_credits = PFI_CREDIT(12);
5933 else
5934 default_credits = PFI_CREDIT(8);
5935
Vandana Kannan164dfd22014-11-24 13:37:41 +05305936 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005937 /* CHV suggested value is 31 or 63 */
5938 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005939 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005940 else
5941 credits = PFI_CREDIT(15);
5942 } else {
5943 credits = default_credits;
5944 }
5945
5946 /*
5947 * WA - write default credits before re-programming
5948 * FIXME: should we also set the resend bit here?
5949 */
5950 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5951 default_credits);
5952
5953 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5954 credits | PFI_CREDIT_RESEND);
5955
5956 /*
5957 * FIXME is this guaranteed to clear
5958 * immediately or should we poll for it?
5959 */
5960 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5961}
5962
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005963static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005964{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005965 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005966 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005967 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005968
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005969 /*
5970 * FIXME: We can end up here with all power domains off, yet
5971 * with a CDCLK frequency other than the minimum. To account
5972 * for this take the PIPE-A power domain, which covers the HW
5973 * blocks needed for the following programming. This can be
5974 * removed once it's guaranteed that we get here either with
5975 * the minimum CDCLK set, or the required power domains
5976 * enabled.
5977 */
5978 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005979
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005980 if (IS_CHERRYVIEW(dev))
5981 cherryview_set_cdclk(dev, req_cdclk);
5982 else
5983 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005984
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005985 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005986
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005987 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005988}
5989
Jesse Barnes89b667f2013-04-18 14:51:36 -07005990static void valleyview_crtc_enable(struct drm_crtc *crtc)
5991{
5992 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005993 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5995 struct intel_encoder *encoder;
5996 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005997 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005998
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005999 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006000 return;
6001
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006002 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306003
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006004 if (!is_dsi) {
6005 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006006 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006007 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006008 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006009 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006010
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006011 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306012 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006013
6014 intel_set_pipe_timings(intel_crtc);
6015
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006016 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6017 struct drm_i915_private *dev_priv = dev->dev_private;
6018
6019 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6020 I915_WRITE(CHV_CANVAS(pipe), 0);
6021 }
6022
Daniel Vetter5b18e572014-04-24 23:55:06 +02006023 i9xx_set_pipeconf(intel_crtc);
6024
Jesse Barnes89b667f2013-04-18 14:51:36 -07006025 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006026
Daniel Vettera72e4c92014-09-30 10:56:47 +02006027 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006028
Jesse Barnes89b667f2013-04-18 14:51:36 -07006029 for_each_encoder_on_crtc(dev, crtc, encoder)
6030 if (encoder->pre_pll_enable)
6031 encoder->pre_pll_enable(encoder);
6032
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006033 if (!is_dsi) {
6034 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006035 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006036 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006037 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006038 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006039
6040 for_each_encoder_on_crtc(dev, crtc, encoder)
6041 if (encoder->pre_enable)
6042 encoder->pre_enable(encoder);
6043
Jesse Barnes2dd24552013-04-25 12:55:01 -07006044 i9xx_pfit_enable(intel_crtc);
6045
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006046 intel_crtc_load_lut(crtc);
6047
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006048 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006049
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006050 assert_vblank_disabled(crtc);
6051 drm_crtc_vblank_on(crtc);
6052
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006053 for_each_encoder_on_crtc(dev, crtc, encoder)
6054 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006055}
6056
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006057static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6058{
6059 struct drm_device *dev = crtc->base.dev;
6060 struct drm_i915_private *dev_priv = dev->dev_private;
6061
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006062 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6063 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006064}
6065
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006066static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006067{
6068 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006069 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006071 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006072 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006073
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006074 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006075 return;
6076
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006077 i9xx_set_pll_dividers(intel_crtc);
6078
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006079 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306080 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006081
6082 intel_set_pipe_timings(intel_crtc);
6083
Daniel Vetter5b18e572014-04-24 23:55:06 +02006084 i9xx_set_pipeconf(intel_crtc);
6085
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006086 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006087
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006088 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006089 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006090
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006091 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006092 if (encoder->pre_enable)
6093 encoder->pre_enable(encoder);
6094
Daniel Vetterf6736a12013-06-05 13:34:30 +02006095 i9xx_enable_pll(intel_crtc);
6096
Jesse Barnes2dd24552013-04-25 12:55:01 -07006097 i9xx_pfit_enable(intel_crtc);
6098
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006099 intel_crtc_load_lut(crtc);
6100
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006101 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006102 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006103
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006104 assert_vblank_disabled(crtc);
6105 drm_crtc_vblank_on(crtc);
6106
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006107 for_each_encoder_on_crtc(dev, crtc, encoder)
6108 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006109}
6110
Daniel Vetter87476d62013-04-11 16:29:06 +02006111static void i9xx_pfit_disable(struct intel_crtc *crtc)
6112{
6113 struct drm_device *dev = crtc->base.dev;
6114 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006115
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006116 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006117 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006118
6119 assert_pipe_disabled(dev_priv, crtc->pipe);
6120
Daniel Vetter328d8e82013-05-08 10:36:31 +02006121 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6122 I915_READ(PFIT_CONTROL));
6123 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006124}
6125
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006126static void i9xx_crtc_disable(struct drm_crtc *crtc)
6127{
6128 struct drm_device *dev = crtc->dev;
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006131 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006132 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006133
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006134 /*
6135 * On gen2 planes are double buffered but the pipe isn't, so we must
6136 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006137 * We also need to wait on all gmch platforms because of the
6138 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006139 */
Imre Deak564ed192014-06-13 14:54:21 +03006140 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006141
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006142 for_each_encoder_on_crtc(dev, crtc, encoder)
6143 encoder->disable(encoder);
6144
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006145 drm_crtc_vblank_off(crtc);
6146 assert_vblank_disabled(crtc);
6147
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006148 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006149
Daniel Vetter87476d62013-04-11 16:29:06 +02006150 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006151
Jesse Barnes89b667f2013-04-18 14:51:36 -07006152 for_each_encoder_on_crtc(dev, crtc, encoder)
6153 if (encoder->post_disable)
6154 encoder->post_disable(encoder);
6155
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006156 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006157 if (IS_CHERRYVIEW(dev))
6158 chv_disable_pll(dev_priv, pipe);
6159 else if (IS_VALLEYVIEW(dev))
6160 vlv_disable_pll(dev_priv, pipe);
6161 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006162 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006163 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006164
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006165 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006166 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006167
6168 intel_crtc->active = false;
6169 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006170}
6171
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006172static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006173{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006175 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006176 enum intel_display_power_domain domain;
6177 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006178
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006179 if (!intel_crtc->active)
6180 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006181
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006182 if (to_intel_plane_state(crtc->primary->state)->visible) {
6183 intel_crtc_wait_for_pending_flips(crtc);
6184 intel_pre_disable_primary(crtc);
6185 }
6186
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006187 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006188 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006189
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006190 domains = intel_crtc->enabled_power_domains;
6191 for_each_power_domain(domain, domains)
6192 intel_display_power_put(dev_priv, domain);
6193 intel_crtc->enabled_power_domains = 0;
6194}
6195
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006196/*
6197 * turn all crtc's off, but do not adjust state
6198 * This has to be paired with a call to intel_modeset_setup_hw_state.
6199 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006200void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006201{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006202 struct drm_crtc *crtc;
6203
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006204 for_each_crtc(dev, crtc)
6205 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006206}
6207
Chris Wilsoncdd59982010-09-08 16:30:16 +01006208/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006209int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006210{
6211 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006212 struct drm_mode_config *config = &dev->mode_config;
6213 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006215 struct intel_crtc_state *pipe_config;
6216 struct drm_atomic_state *state;
6217 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006218
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006219 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006220 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006221
6222 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006223 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006224
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006225 /* this function should be called with drm_modeset_lock_all for now */
6226 if (WARN_ON(!ctx))
6227 return -EIO;
6228 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006229
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006230 state = drm_atomic_state_alloc(dev);
6231 if (WARN_ON(!state))
6232 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006233
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006234 state->acquire_ctx = ctx;
6235 state->allow_modeset = true;
6236
6237 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6238 if (IS_ERR(pipe_config)) {
6239 ret = PTR_ERR(pipe_config);
6240 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006241 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006242 pipe_config->base.active = enable;
6243
6244 ret = intel_set_mode(state);
6245 if (!ret)
6246 return ret;
6247
6248err:
6249 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6250 drm_atomic_state_free(state);
6251 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306252}
6253
6254/**
6255 * Sets the power management mode of the pipe and plane.
6256 */
6257void intel_crtc_update_dpms(struct drm_crtc *crtc)
6258{
6259 struct drm_device *dev = crtc->dev;
6260 struct intel_encoder *intel_encoder;
6261 bool enable = false;
6262
6263 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6264 enable |= intel_encoder->connectors_active;
6265
6266 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006267}
6268
Chris Wilsonea5b2132010-08-04 13:50:23 +01006269void intel_encoder_destroy(struct drm_encoder *encoder)
6270{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006271 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006272
Chris Wilsonea5b2132010-08-04 13:50:23 +01006273 drm_encoder_cleanup(encoder);
6274 kfree(intel_encoder);
6275}
6276
Damien Lespiau92373292013-08-08 22:28:57 +01006277/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006278 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6279 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006280static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006281{
6282 if (mode == DRM_MODE_DPMS_ON) {
6283 encoder->connectors_active = true;
6284
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006285 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006286 } else {
6287 encoder->connectors_active = false;
6288
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006289 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006290 }
6291}
6292
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006293/* Cross check the actual hw state with our own modeset state tracking (and it's
6294 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006295static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006296{
6297 if (connector->get_hw_state(connector)) {
6298 struct intel_encoder *encoder = connector->encoder;
6299 struct drm_crtc *crtc;
6300 bool encoder_enabled;
6301 enum pipe pipe;
6302
6303 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6304 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006305 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006306
Dave Airlie0e32b392014-05-02 14:02:48 +10006307 /* there is no real hw state for MST connectors */
6308 if (connector->mst_port)
6309 return;
6310
Rob Clarke2c719b2014-12-15 13:56:32 -05006311 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006313 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006314 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006315
Dave Airlie36cd7442014-05-02 13:44:18 +10006316 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006317 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006318 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006319
Dave Airlie36cd7442014-05-02 13:44:18 +10006320 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006321 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6322 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006323 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324
Dave Airlie36cd7442014-05-02 13:44:18 +10006325 crtc = encoder->base.crtc;
6326
Matt Roper83d65732015-02-25 13:12:16 -08006327 I915_STATE_WARN(!crtc->state->enable,
6328 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006329 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6330 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006331 "encoder active on the wrong pipe\n");
6332 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006333 }
6334}
6335
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006336int intel_connector_init(struct intel_connector *connector)
6337{
6338 struct drm_connector_state *connector_state;
6339
6340 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6341 if (!connector_state)
6342 return -ENOMEM;
6343
6344 connector->base.state = connector_state;
6345 return 0;
6346}
6347
6348struct intel_connector *intel_connector_alloc(void)
6349{
6350 struct intel_connector *connector;
6351
6352 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6353 if (!connector)
6354 return NULL;
6355
6356 if (intel_connector_init(connector) < 0) {
6357 kfree(connector);
6358 return NULL;
6359 }
6360
6361 return connector;
6362}
6363
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006364/* Even simpler default implementation, if there's really no special case to
6365 * consider. */
6366void intel_connector_dpms(struct drm_connector *connector, int mode)
6367{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006368 /* All the simple cases only support two dpms states. */
6369 if (mode != DRM_MODE_DPMS_ON)
6370 mode = DRM_MODE_DPMS_OFF;
6371
6372 if (mode == connector->dpms)
6373 return;
6374
6375 connector->dpms = mode;
6376
6377 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01006378 if (connector->encoder)
6379 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006380
Daniel Vetterb9805142012-08-31 17:37:33 +02006381 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006382}
6383
Daniel Vetterf0947c32012-07-02 13:10:34 +02006384/* Simple connector->get_hw_state implementation for encoders that support only
6385 * one connector and no cloning and hence the encoder state determines the state
6386 * of the connector. */
6387bool intel_connector_get_hw_state(struct intel_connector *connector)
6388{
Daniel Vetter24929352012-07-02 20:28:59 +02006389 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006390 struct intel_encoder *encoder = connector->encoder;
6391
6392 return encoder->get_hw_state(encoder, &pipe);
6393}
6394
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006396{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006397 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6398 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006399
6400 return 0;
6401}
6402
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006403static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006404 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006406 struct drm_atomic_state *state = pipe_config->base.state;
6407 struct intel_crtc *other_crtc;
6408 struct intel_crtc_state *other_crtc_state;
6409
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006410 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6411 pipe_name(pipe), pipe_config->fdi_lanes);
6412 if (pipe_config->fdi_lanes > 4) {
6413 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6414 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006416 }
6417
Paulo Zanonibafb6552013-11-02 21:07:44 -07006418 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006419 if (pipe_config->fdi_lanes > 2) {
6420 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6421 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006423 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425 }
6426 }
6427
6428 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006429 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430
6431 /* Ivybridge 3 pipe is really complicated */
6432 switch (pipe) {
6433 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006434 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006435 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436 if (pipe_config->fdi_lanes <= 2)
6437 return 0;
6438
6439 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6440 other_crtc_state =
6441 intel_atomic_get_crtc_state(state, other_crtc);
6442 if (IS_ERR(other_crtc_state))
6443 return PTR_ERR(other_crtc_state);
6444
6445 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006446 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6447 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006449 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006451 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006452 if (pipe_config->fdi_lanes > 2) {
6453 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6454 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006456 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457
6458 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6459 other_crtc_state =
6460 intel_atomic_get_crtc_state(state, other_crtc);
6461 if (IS_ERR(other_crtc_state))
6462 return PTR_ERR(other_crtc_state);
6463
6464 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006465 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006466 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006469 default:
6470 BUG();
6471 }
6472}
6473
Daniel Vettere29c22c2013-02-21 00:00:16 +01006474#define RETRY 1
6475static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006476 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006477{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006479 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006480 int lane, link_bw, fdi_dotclock, ret;
6481 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006482
Daniel Vettere29c22c2013-02-21 00:00:16 +01006483retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006484 /* FDI is a binary signal running at ~2.7GHz, encoding
6485 * each output octet as 10 bits. The actual frequency
6486 * is stored as a divider into a 100MHz clock, and the
6487 * mode pixel clock is stored in units of 1KHz.
6488 * Hence the bw of each lane in terms of the mode signal
6489 * is:
6490 */
6491 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6492
Damien Lespiau241bfc32013-09-25 16:45:37 +01006493 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006494
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006495 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006496 pipe_config->pipe_bpp);
6497
6498 pipe_config->fdi_lanes = lane;
6499
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006500 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006501 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006502
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006503 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6504 intel_crtc->pipe, pipe_config);
6505 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006506 pipe_config->pipe_bpp -= 2*3;
6507 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6508 pipe_config->pipe_bpp);
6509 needs_recompute = true;
6510 pipe_config->bw_constrained = true;
6511
6512 goto retry;
6513 }
6514
6515 if (needs_recompute)
6516 return RETRY;
6517
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006518 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006519}
6520
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006521static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6522 struct intel_crtc_state *pipe_config)
6523{
6524 if (pipe_config->pipe_bpp > 24)
6525 return false;
6526
6527 /* HSW can handle pixel rate up to cdclk? */
6528 if (IS_HASWELL(dev_priv->dev))
6529 return true;
6530
6531 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006532 * We compare against max which means we must take
6533 * the increased cdclk requirement into account when
6534 * calculating the new cdclk.
6535 *
6536 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006537 */
6538 return ilk_pipe_pixel_rate(pipe_config) <=
6539 dev_priv->max_cdclk_freq * 95 / 100;
6540}
6541
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006542static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006543 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006544{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006545 struct drm_device *dev = crtc->base.dev;
6546 struct drm_i915_private *dev_priv = dev->dev_private;
6547
Jani Nikulad330a952014-01-21 11:24:25 +02006548 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006549 hsw_crtc_supports_ips(crtc) &&
6550 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006551}
6552
Daniel Vettera43f6e02013-06-07 23:10:32 +02006553static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006554 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006555{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006556 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006557 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006558 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006559
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006560 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006561 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006562 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006563
6564 /*
6565 * Enable pixel doubling when the dot clock
6566 * is > 90% of the (display) core speed.
6567 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006568 * GDG double wide on either pipe,
6569 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006570 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006571 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006572 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006573 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006574 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006575 }
6576
Damien Lespiau241bfc32013-09-25 16:45:37 +01006577 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006578 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006579 }
Chris Wilson89749352010-09-12 18:25:19 +01006580
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006581 /*
6582 * Pipe horizontal size must be even in:
6583 * - DVO ganged mode
6584 * - LVDS dual channel mode
6585 * - Double wide pipe
6586 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006587 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006588 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6589 pipe_config->pipe_src_w &= ~1;
6590
Damien Lespiau8693a822013-05-03 18:48:11 +01006591 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6592 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006593 */
6594 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6595 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006596 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006597
Damien Lespiauf5adf942013-06-24 18:29:34 +01006598 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006599 hsw_compute_ips_config(crtc, pipe_config);
6600
Daniel Vetter877d48d2013-04-19 11:24:43 +02006601 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006602 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006603
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006604 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006605}
6606
Ville Syrjälä1652d192015-03-31 14:12:01 +03006607static int skylake_get_display_clock_speed(struct drm_device *dev)
6608{
6609 struct drm_i915_private *dev_priv = to_i915(dev);
6610 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6611 uint32_t cdctl = I915_READ(CDCLK_CTL);
6612 uint32_t linkrate;
6613
Damien Lespiau414355a2015-06-04 18:21:31 +01006614 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006615 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006616
6617 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6618 return 540000;
6619
6620 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006621 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006622
Damien Lespiau71cd8422015-04-30 16:39:17 +01006623 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6624 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006625 /* vco 8640 */
6626 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6627 case CDCLK_FREQ_450_432:
6628 return 432000;
6629 case CDCLK_FREQ_337_308:
6630 return 308570;
6631 case CDCLK_FREQ_675_617:
6632 return 617140;
6633 default:
6634 WARN(1, "Unknown cd freq selection\n");
6635 }
6636 } else {
6637 /* vco 8100 */
6638 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6639 case CDCLK_FREQ_450_432:
6640 return 450000;
6641 case CDCLK_FREQ_337_308:
6642 return 337500;
6643 case CDCLK_FREQ_675_617:
6644 return 675000;
6645 default:
6646 WARN(1, "Unknown cd freq selection\n");
6647 }
6648 }
6649
6650 /* error case, do as if DPLL0 isn't enabled */
6651 return 24000;
6652}
6653
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006654static int broxton_get_display_clock_speed(struct drm_device *dev)
6655{
6656 struct drm_i915_private *dev_priv = to_i915(dev);
6657 uint32_t cdctl = I915_READ(CDCLK_CTL);
6658 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6659 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6660 int cdclk;
6661
6662 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6663 return 19200;
6664
6665 cdclk = 19200 * pll_ratio / 2;
6666
6667 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6668 case BXT_CDCLK_CD2X_DIV_SEL_1:
6669 return cdclk; /* 576MHz or 624MHz */
6670 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6671 return cdclk * 2 / 3; /* 384MHz */
6672 case BXT_CDCLK_CD2X_DIV_SEL_2:
6673 return cdclk / 2; /* 288MHz */
6674 case BXT_CDCLK_CD2X_DIV_SEL_4:
6675 return cdclk / 4; /* 144MHz */
6676 }
6677
6678 /* error case, do as if DE PLL isn't enabled */
6679 return 19200;
6680}
6681
Ville Syrjälä1652d192015-03-31 14:12:01 +03006682static int broadwell_get_display_clock_speed(struct drm_device *dev)
6683{
6684 struct drm_i915_private *dev_priv = dev->dev_private;
6685 uint32_t lcpll = I915_READ(LCPLL_CTL);
6686 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6687
6688 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6689 return 800000;
6690 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6691 return 450000;
6692 else if (freq == LCPLL_CLK_FREQ_450)
6693 return 450000;
6694 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6695 return 540000;
6696 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6697 return 337500;
6698 else
6699 return 675000;
6700}
6701
6702static int haswell_get_display_clock_speed(struct drm_device *dev)
6703{
6704 struct drm_i915_private *dev_priv = dev->dev_private;
6705 uint32_t lcpll = I915_READ(LCPLL_CTL);
6706 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6707
6708 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6709 return 800000;
6710 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6711 return 450000;
6712 else if (freq == LCPLL_CLK_FREQ_450)
6713 return 450000;
6714 else if (IS_HSW_ULT(dev))
6715 return 337500;
6716 else
6717 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006718}
6719
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006720static int valleyview_get_display_clock_speed(struct drm_device *dev)
6721{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006722 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006723 u32 val;
6724 int divider;
6725
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006726 if (dev_priv->hpll_freq == 0)
6727 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6728
Ville Syrjäläa5805162015-05-26 20:42:30 +03006729 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006730 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006731 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006732
6733 divider = val & DISPLAY_FREQUENCY_VALUES;
6734
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006735 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6736 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6737 "cdclk change in progress\n");
6738
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006739 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006740}
6741
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006742static int ilk_get_display_clock_speed(struct drm_device *dev)
6743{
6744 return 450000;
6745}
6746
Jesse Barnese70236a2009-09-21 10:42:27 -07006747static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006748{
Jesse Barnese70236a2009-09-21 10:42:27 -07006749 return 400000;
6750}
Jesse Barnes79e53942008-11-07 14:24:08 -08006751
Jesse Barnese70236a2009-09-21 10:42:27 -07006752static int i915_get_display_clock_speed(struct drm_device *dev)
6753{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006754 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006755}
Jesse Barnes79e53942008-11-07 14:24:08 -08006756
Jesse Barnese70236a2009-09-21 10:42:27 -07006757static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6758{
6759 return 200000;
6760}
Jesse Barnes79e53942008-11-07 14:24:08 -08006761
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006762static int pnv_get_display_clock_speed(struct drm_device *dev)
6763{
6764 u16 gcfgc = 0;
6765
6766 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6767
6768 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6769 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006770 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006771 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006772 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006773 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006774 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006775 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6776 return 200000;
6777 default:
6778 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6779 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006780 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006781 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006782 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006783 }
6784}
6785
Jesse Barnese70236a2009-09-21 10:42:27 -07006786static int i915gm_get_display_clock_speed(struct drm_device *dev)
6787{
6788 u16 gcfgc = 0;
6789
6790 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6791
6792 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006793 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006794 else {
6795 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6796 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006797 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006798 default:
6799 case GC_DISPLAY_CLOCK_190_200_MHZ:
6800 return 190000;
6801 }
6802 }
6803}
Jesse Barnes79e53942008-11-07 14:24:08 -08006804
Jesse Barnese70236a2009-09-21 10:42:27 -07006805static int i865_get_display_clock_speed(struct drm_device *dev)
6806{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006807 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006808}
6809
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006810static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006811{
6812 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006813
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006814 /*
6815 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6816 * encoding is different :(
6817 * FIXME is this the right way to detect 852GM/852GMV?
6818 */
6819 if (dev->pdev->revision == 0x1)
6820 return 133333;
6821
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006822 pci_bus_read_config_word(dev->pdev->bus,
6823 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6824
Jesse Barnese70236a2009-09-21 10:42:27 -07006825 /* Assume that the hardware is in the high speed state. This
6826 * should be the default.
6827 */
6828 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6829 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006830 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006831 case GC_CLOCK_100_200:
6832 return 200000;
6833 case GC_CLOCK_166_250:
6834 return 250000;
6835 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006836 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006837 case GC_CLOCK_133_266:
6838 case GC_CLOCK_133_266_2:
6839 case GC_CLOCK_166_266:
6840 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006841 }
6842
6843 /* Shouldn't happen */
6844 return 0;
6845}
6846
6847static int i830_get_display_clock_speed(struct drm_device *dev)
6848{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006849 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006850}
6851
Ville Syrjälä34edce22015-05-22 11:22:33 +03006852static unsigned int intel_hpll_vco(struct drm_device *dev)
6853{
6854 struct drm_i915_private *dev_priv = dev->dev_private;
6855 static const unsigned int blb_vco[8] = {
6856 [0] = 3200000,
6857 [1] = 4000000,
6858 [2] = 5333333,
6859 [3] = 4800000,
6860 [4] = 6400000,
6861 };
6862 static const unsigned int pnv_vco[8] = {
6863 [0] = 3200000,
6864 [1] = 4000000,
6865 [2] = 5333333,
6866 [3] = 4800000,
6867 [4] = 2666667,
6868 };
6869 static const unsigned int cl_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 6400000,
6874 [4] = 3333333,
6875 [5] = 3566667,
6876 [6] = 4266667,
6877 };
6878 static const unsigned int elk_vco[8] = {
6879 [0] = 3200000,
6880 [1] = 4000000,
6881 [2] = 5333333,
6882 [3] = 4800000,
6883 };
6884 static const unsigned int ctg_vco[8] = {
6885 [0] = 3200000,
6886 [1] = 4000000,
6887 [2] = 5333333,
6888 [3] = 6400000,
6889 [4] = 2666667,
6890 [5] = 4266667,
6891 };
6892 const unsigned int *vco_table;
6893 unsigned int vco;
6894 uint8_t tmp = 0;
6895
6896 /* FIXME other chipsets? */
6897 if (IS_GM45(dev))
6898 vco_table = ctg_vco;
6899 else if (IS_G4X(dev))
6900 vco_table = elk_vco;
6901 else if (IS_CRESTLINE(dev))
6902 vco_table = cl_vco;
6903 else if (IS_PINEVIEW(dev))
6904 vco_table = pnv_vco;
6905 else if (IS_G33(dev))
6906 vco_table = blb_vco;
6907 else
6908 return 0;
6909
6910 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6911
6912 vco = vco_table[tmp & 0x7];
6913 if (vco == 0)
6914 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6915 else
6916 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6917
6918 return vco;
6919}
6920
6921static int gm45_get_display_clock_speed(struct drm_device *dev)
6922{
6923 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6924 uint16_t tmp = 0;
6925
6926 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6927
6928 cdclk_sel = (tmp >> 12) & 0x1;
6929
6930 switch (vco) {
6931 case 2666667:
6932 case 4000000:
6933 case 5333333:
6934 return cdclk_sel ? 333333 : 222222;
6935 case 3200000:
6936 return cdclk_sel ? 320000 : 228571;
6937 default:
6938 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6939 return 222222;
6940 }
6941}
6942
6943static int i965gm_get_display_clock_speed(struct drm_device *dev)
6944{
6945 static const uint8_t div_3200[] = { 16, 10, 8 };
6946 static const uint8_t div_4000[] = { 20, 12, 10 };
6947 static const uint8_t div_5333[] = { 24, 16, 14 };
6948 const uint8_t *div_table;
6949 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6950 uint16_t tmp = 0;
6951
6952 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6953
6954 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6955
6956 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6957 goto fail;
6958
6959 switch (vco) {
6960 case 3200000:
6961 div_table = div_3200;
6962 break;
6963 case 4000000:
6964 div_table = div_4000;
6965 break;
6966 case 5333333:
6967 div_table = div_5333;
6968 break;
6969 default:
6970 goto fail;
6971 }
6972
6973 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6974
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006975fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006976 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6977 return 200000;
6978}
6979
6980static int g33_get_display_clock_speed(struct drm_device *dev)
6981{
6982 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6983 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6984 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6985 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6986 const uint8_t *div_table;
6987 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6988 uint16_t tmp = 0;
6989
6990 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6991
6992 cdclk_sel = (tmp >> 4) & 0x7;
6993
6994 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6995 goto fail;
6996
6997 switch (vco) {
6998 case 3200000:
6999 div_table = div_3200;
7000 break;
7001 case 4000000:
7002 div_table = div_4000;
7003 break;
7004 case 4800000:
7005 div_table = div_4800;
7006 break;
7007 case 5333333:
7008 div_table = div_5333;
7009 break;
7010 default:
7011 goto fail;
7012 }
7013
7014 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7015
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007016fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007017 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7018 return 190476;
7019}
7020
Zhenyu Wang2c072452009-06-05 15:38:42 +08007021static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007022intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007023{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007024 while (*num > DATA_LINK_M_N_MASK ||
7025 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007026 *num >>= 1;
7027 *den >>= 1;
7028 }
7029}
7030
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007031static void compute_m_n(unsigned int m, unsigned int n,
7032 uint32_t *ret_m, uint32_t *ret_n)
7033{
7034 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7035 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7036 intel_reduce_m_n_ratio(ret_m, ret_n);
7037}
7038
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007039void
7040intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7041 int pixel_clock, int link_clock,
7042 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007043{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007044 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007045
7046 compute_m_n(bits_per_pixel * pixel_clock,
7047 link_clock * nlanes * 8,
7048 &m_n->gmch_m, &m_n->gmch_n);
7049
7050 compute_m_n(pixel_clock, link_clock,
7051 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007052}
7053
Chris Wilsona7615032011-01-12 17:04:08 +00007054static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7055{
Jani Nikulad330a952014-01-21 11:24:25 +02007056 if (i915.panel_use_ssc >= 0)
7057 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007058 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007059 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007060}
7061
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007062static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7063 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007064{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007065 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007066 struct drm_i915_private *dev_priv = dev->dev_private;
7067 int refclk;
7068
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007069 WARN_ON(!crtc_state->base.state);
7070
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007071 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007072 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007073 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007074 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007075 refclk = dev_priv->vbt.lvds_ssc_freq;
7076 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007077 } else if (!IS_GEN2(dev)) {
7078 refclk = 96000;
7079 } else {
7080 refclk = 48000;
7081 }
7082
7083 return refclk;
7084}
7085
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007086static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007087{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007088 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007089}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007090
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007091static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7092{
7093 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007094}
7095
Daniel Vetterf47709a2013-03-28 10:42:02 +01007096static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007097 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007098 intel_clock_t *reduced_clock)
7099{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007100 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007101 u32 fp, fp2 = 0;
7102
7103 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007104 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007105 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007106 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007107 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007108 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007109 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007110 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007111 }
7112
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007113 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007114
Daniel Vetterf47709a2013-03-28 10:42:02 +01007115 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007116 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007117 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007118 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007119 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007120 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007121 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007122 }
7123}
7124
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007125static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7126 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007127{
7128 u32 reg_val;
7129
7130 /*
7131 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7132 * and set it to a reasonable value instead.
7133 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007134 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007135 reg_val &= 0xffffff00;
7136 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007139 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007140 reg_val &= 0x8cffffff;
7141 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007142 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007143
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007144 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007145 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007146 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007147
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007148 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007149 reg_val &= 0x00ffffff;
7150 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007151 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007152}
7153
Daniel Vetterb5518422013-05-03 11:49:48 +02007154static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7155 struct intel_link_m_n *m_n)
7156{
7157 struct drm_device *dev = crtc->base.dev;
7158 struct drm_i915_private *dev_priv = dev->dev_private;
7159 int pipe = crtc->pipe;
7160
Daniel Vettere3b95f12013-05-03 11:49:49 +02007161 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7162 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7163 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7164 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007165}
7166
7167static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007168 struct intel_link_m_n *m_n,
7169 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007170{
7171 struct drm_device *dev = crtc->base.dev;
7172 struct drm_i915_private *dev_priv = dev->dev_private;
7173 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007174 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007175
7176 if (INTEL_INFO(dev)->gen >= 5) {
7177 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7178 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7179 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7180 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007181 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7182 * for gen < 8) and if DRRS is supported (to make sure the
7183 * registers are not unnecessarily accessed).
7184 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307185 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007186 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007187 I915_WRITE(PIPE_DATA_M2(transcoder),
7188 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7189 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7190 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7191 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7192 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007193 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007194 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7195 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7196 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7197 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007198 }
7199}
7200
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307201void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007202{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307203 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7204
7205 if (m_n == M1_N1) {
7206 dp_m_n = &crtc->config->dp_m_n;
7207 dp_m2_n2 = &crtc->config->dp_m2_n2;
7208 } else if (m_n == M2_N2) {
7209
7210 /*
7211 * M2_N2 registers are not supported. Hence m2_n2 divider value
7212 * needs to be programmed into M1_N1.
7213 */
7214 dp_m_n = &crtc->config->dp_m2_n2;
7215 } else {
7216 DRM_ERROR("Unsupported divider value\n");
7217 return;
7218 }
7219
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007220 if (crtc->config->has_pch_encoder)
7221 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007222 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05307223 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007224}
7225
Daniel Vetter251ac862015-06-18 10:30:24 +02007226static void vlv_compute_dpll(struct intel_crtc *crtc,
7227 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007228{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007229 u32 dpll, dpll_md;
7230
7231 /*
7232 * Enable DPIO clock input. We should never disable the reference
7233 * clock for pipe B, since VGA hotplug / manual detection depends
7234 * on it.
7235 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007236 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7237 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007238 /* We should never disable this, set it here for state tracking */
7239 if (crtc->pipe == PIPE_B)
7240 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7241 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007242 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007243
Ville Syrjäläd288f652014-10-28 13:20:22 +02007244 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007245 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007246 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007247}
7248
Ville Syrjäläd288f652014-10-28 13:20:22 +02007249static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007250 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007251{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007252 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007253 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007254 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007255 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007256 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007257 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007258
Ville Syrjäläa5805162015-05-26 20:42:30 +03007259 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007260
Ville Syrjäläd288f652014-10-28 13:20:22 +02007261 bestn = pipe_config->dpll.n;
7262 bestm1 = pipe_config->dpll.m1;
7263 bestm2 = pipe_config->dpll.m2;
7264 bestp1 = pipe_config->dpll.p1;
7265 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007266
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267 /* See eDP HDMI DPIO driver vbios notes doc */
7268
7269 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007270 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007271 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007272
7273 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007274 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007275
7276 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007279 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007280
7281 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283
7284 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007285 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7286 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7287 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007288 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007289
7290 /*
7291 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7292 * but we don't support that).
7293 * Note: don't use the DAC post divider as it seems unstable.
7294 */
7295 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007298 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007300
Jesse Barnes89b667f2013-04-18 14:51:36 -07007301 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007302 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007303 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7304 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007306 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007307 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007310
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007311 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007312 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007313 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 0x0df40000);
7316 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007318 0x0df70000);
7319 } else { /* HDMI or VGA */
7320 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007321 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007323 0x0df70000);
7324 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 0x0df40000);
7327 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007328
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007329 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007330 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007331 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7332 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007333 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007334 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007335
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007337 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007338}
7339
Daniel Vetter251ac862015-06-18 10:30:24 +02007340static void chv_compute_dpll(struct intel_crtc *crtc,
7341 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007342{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007343 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7344 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007345 DPLL_VCO_ENABLE;
7346 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007347 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007348
Ville Syrjäläd288f652014-10-28 13:20:22 +02007349 pipe_config->dpll_hw_state.dpll_md =
7350 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007351}
7352
Ville Syrjäläd288f652014-10-28 13:20:22 +02007353static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007354 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007355{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007356 struct drm_device *dev = crtc->base.dev;
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358 int pipe = crtc->pipe;
7359 int dpll_reg = DPLL(crtc->pipe);
7360 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307361 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007362 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307363 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307364 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007365
Ville Syrjäläd288f652014-10-28 13:20:22 +02007366 bestn = pipe_config->dpll.n;
7367 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7368 bestm1 = pipe_config->dpll.m1;
7369 bestm2 = pipe_config->dpll.m2 >> 22;
7370 bestp1 = pipe_config->dpll.p1;
7371 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307372 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307373 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307374 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007375
7376 /*
7377 * Enable Refclk and SSC
7378 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007379 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007380 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007381
Ville Syrjäläa5805162015-05-26 20:42:30 +03007382 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007383
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007384 /* p1 and p2 divider */
7385 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7386 5 << DPIO_CHV_S1_DIV_SHIFT |
7387 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7388 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7389 1 << DPIO_CHV_K_DIV_SHIFT);
7390
7391 /* Feedback post-divider - m2 */
7392 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7393
7394 /* Feedback refclk divider - n and m1 */
7395 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7396 DPIO_CHV_M1_DIV_BY_2 |
7397 1 << DPIO_CHV_N_DIV_SHIFT);
7398
7399 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307400 if (bestm2_frac)
7401 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007402
7403 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307404 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7405 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7406 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7407 if (bestm2_frac)
7408 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7409 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007410
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307411 /* Program digital lock detect threshold */
7412 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7413 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7414 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7415 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7416 if (!bestm2_frac)
7417 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7418 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7419
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007420 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307421 if (vco == 5400000) {
7422 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7423 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7424 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7425 tribuf_calcntr = 0x9;
7426 } else if (vco <= 6200000) {
7427 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7428 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7429 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7430 tribuf_calcntr = 0x9;
7431 } else if (vco <= 6480000) {
7432 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7433 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7434 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7435 tribuf_calcntr = 0x8;
7436 } else {
7437 /* Not supported. Apply the same limits as in the max case */
7438 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7439 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7440 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7441 tribuf_calcntr = 0;
7442 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007443 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7444
Ville Syrjälä968040b2015-03-11 22:52:08 +02007445 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307446 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7447 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7448 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7449
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007450 /* AFC Recal */
7451 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7452 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7453 DPIO_AFC_RECAL);
7454
Ville Syrjäläa5805162015-05-26 20:42:30 +03007455 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007456}
7457
Ville Syrjäläd288f652014-10-28 13:20:22 +02007458/**
7459 * vlv_force_pll_on - forcibly enable just the PLL
7460 * @dev_priv: i915 private structure
7461 * @pipe: pipe PLL to enable
7462 * @dpll: PLL configuration
7463 *
7464 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7465 * in cases where we need the PLL enabled even when @pipe is not going to
7466 * be enabled.
7467 */
7468void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7469 const struct dpll *dpll)
7470{
7471 struct intel_crtc *crtc =
7472 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007473 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007474 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007475 .pixel_multiplier = 1,
7476 .dpll = *dpll,
7477 };
7478
7479 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007480 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007481 chv_prepare_pll(crtc, &pipe_config);
7482 chv_enable_pll(crtc, &pipe_config);
7483 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007484 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007485 vlv_prepare_pll(crtc, &pipe_config);
7486 vlv_enable_pll(crtc, &pipe_config);
7487 }
7488}
7489
7490/**
7491 * vlv_force_pll_off - forcibly disable just the PLL
7492 * @dev_priv: i915 private structure
7493 * @pipe: pipe PLL to disable
7494 *
7495 * Disable the PLL for @pipe. To be used in cases where we need
7496 * the PLL enabled even when @pipe is not going to be enabled.
7497 */
7498void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7499{
7500 if (IS_CHERRYVIEW(dev))
7501 chv_disable_pll(to_i915(dev), pipe);
7502 else
7503 vlv_disable_pll(to_i915(dev), pipe);
7504}
7505
Daniel Vetter251ac862015-06-18 10:30:24 +02007506static void i9xx_compute_dpll(struct intel_crtc *crtc,
7507 struct intel_crtc_state *crtc_state,
7508 intel_clock_t *reduced_clock,
7509 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007511 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007512 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007513 u32 dpll;
7514 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007515 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007516
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007517 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007519 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7520 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521
7522 dpll = DPLL_VGA_MODE_DIS;
7523
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007525 dpll |= DPLLB_MODE_LVDS;
7526 else
7527 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007528
Daniel Vetteref1b4602013-06-01 17:17:04 +02007529 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007531 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007532 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007533
7534 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007535 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007536
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007537 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007538 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007539
7540 /* compute bitmask from p1 value */
7541 if (IS_PINEVIEW(dev))
7542 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7543 else {
7544 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7545 if (IS_G4X(dev) && reduced_clock)
7546 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7547 }
7548 switch (clock->p2) {
7549 case 5:
7550 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7551 break;
7552 case 7:
7553 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7554 break;
7555 case 10:
7556 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7557 break;
7558 case 14:
7559 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7560 break;
7561 }
7562 if (INTEL_INFO(dev)->gen >= 4)
7563 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7564
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007565 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007567 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007568 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7569 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7570 else
7571 dpll |= PLL_REF_INPUT_DREFCLK;
7572
7573 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007574 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007575
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007577 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007578 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007579 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 }
7581}
7582
Daniel Vetter251ac862015-06-18 10:30:24 +02007583static void i8xx_compute_dpll(struct intel_crtc *crtc,
7584 struct intel_crtc_state *crtc_state,
7585 intel_clock_t *reduced_clock,
7586 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007588 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007591 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007592
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307594
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007595 dpll = DPLL_VGA_MODE_DIS;
7596
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007597 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007598 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7599 } else {
7600 if (clock->p1 == 2)
7601 dpll |= PLL_P1_DIVIDE_BY_TWO;
7602 else
7603 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7604 if (clock->p2 == 4)
7605 dpll |= PLL_P2_DIVIDE_BY_4;
7606 }
7607
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007608 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007609 dpll |= DPLL_DVO_2X_MODE;
7610
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007612 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7613 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7614 else
7615 dpll |= PLL_REF_INPUT_DREFCLK;
7616
7617 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007618 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007619}
7620
Daniel Vetter8a654f32013-06-01 17:16:22 +02007621static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007622{
7623 struct drm_device *dev = intel_crtc->base.dev;
7624 struct drm_i915_private *dev_priv = dev->dev_private;
7625 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007626 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007627 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007628 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007629 uint32_t crtc_vtotal, crtc_vblank_end;
7630 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007631
7632 /* We need to be careful not to changed the adjusted mode, for otherwise
7633 * the hw state checker will get angry at the mismatch. */
7634 crtc_vtotal = adjusted_mode->crtc_vtotal;
7635 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007636
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007637 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007639 crtc_vtotal -= 1;
7640 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007641
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007642 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007643 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7644 else
7645 vsyncshift = adjusted_mode->crtc_hsync_start -
7646 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007647 if (vsyncshift < 0)
7648 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007649 }
7650
7651 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007652 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007653
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007654 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007655 (adjusted_mode->crtc_hdisplay - 1) |
7656 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007657 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007658 (adjusted_mode->crtc_hblank_start - 1) |
7659 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007660 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007661 (adjusted_mode->crtc_hsync_start - 1) |
7662 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7663
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007664 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007665 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007666 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007667 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007668 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007669 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007670 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007671 (adjusted_mode->crtc_vsync_start - 1) |
7672 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7673
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007674 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7675 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7676 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7677 * bits. */
7678 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7679 (pipe == PIPE_B || pipe == PIPE_C))
7680 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7681
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007682 /* pipesrc controls the size that is scaled from, which should
7683 * always be the user's requested size.
7684 */
7685 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007686 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7687 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007688}
7689
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007690static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007691 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007692{
7693 struct drm_device *dev = crtc->base.dev;
7694 struct drm_i915_private *dev_priv = dev->dev_private;
7695 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7696 uint32_t tmp;
7697
7698 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007699 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7700 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007701 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007702 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7703 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007704 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007705 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7706 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007707
7708 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007709 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7710 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007711 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007712 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7713 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007714 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007715 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7716 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007717
7718 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7720 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7721 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007722 }
7723
7724 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007725 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7726 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7727
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007728 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7729 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007730}
7731
Daniel Vetterf6a83282014-02-11 15:28:57 -08007732void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007733 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007734{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007735 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7736 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7737 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7738 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007739
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007740 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7741 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7742 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7743 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007744
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007745 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007746
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007747 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7748 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007749}
7750
Daniel Vetter84b046f2013-02-19 18:48:54 +01007751static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7752{
7753 struct drm_device *dev = intel_crtc->base.dev;
7754 struct drm_i915_private *dev_priv = dev->dev_private;
7755 uint32_t pipeconf;
7756
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007757 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007758
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007759 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7760 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7761 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007763 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007764 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007765
Daniel Vetterff9ce462013-04-24 14:57:17 +02007766 /* only g4x and later have fancy bpc/dither controls */
7767 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007768 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007769 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007770 pipeconf |= PIPECONF_DITHER_EN |
7771 PIPECONF_DITHER_TYPE_SP;
7772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007773 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007774 case 18:
7775 pipeconf |= PIPECONF_6BPC;
7776 break;
7777 case 24:
7778 pipeconf |= PIPECONF_8BPC;
7779 break;
7780 case 30:
7781 pipeconf |= PIPECONF_10BPC;
7782 break;
7783 default:
7784 /* Case prevented by intel_choose_pipe_bpp_dither. */
7785 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007786 }
7787 }
7788
7789 if (HAS_PIPE_CXSR(dev)) {
7790 if (intel_crtc->lowfreq_avail) {
7791 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7792 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7793 } else {
7794 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007795 }
7796 }
7797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007798 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007799 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007800 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007801 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7802 else
7803 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7804 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007805 pipeconf |= PIPECONF_PROGRESSIVE;
7806
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007807 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007808 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007809
Daniel Vetter84b046f2013-02-19 18:48:54 +01007810 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7811 POSTING_READ(PIPECONF(intel_crtc->pipe));
7812}
7813
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007814static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7815 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007816{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007817 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007818 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007819 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007820 intel_clock_t clock;
7821 bool ok;
7822 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007823 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007824 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007825 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007826 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007827 struct drm_connector_state *connector_state;
7828 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007829
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007830 memset(&crtc_state->dpll_hw_state, 0,
7831 sizeof(crtc_state->dpll_hw_state));
7832
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007833 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007834 if (connector_state->crtc != &crtc->base)
7835 continue;
7836
7837 encoder = to_intel_encoder(connector_state->best_encoder);
7838
Chris Wilson5eddb702010-09-11 13:48:45 +01007839 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007840 case INTEL_OUTPUT_DSI:
7841 is_dsi = true;
7842 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007843 default:
7844 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007845 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007846
Eric Anholtc751ce42010-03-25 11:48:48 -07007847 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007848 }
7849
Jani Nikulaf2335332013-09-13 11:03:09 +03007850 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007851 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007852
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007853 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007854 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007855
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007856 /*
7857 * Returns a set of divisors for the desired target clock with
7858 * the given refclk, or FALSE. The returned values represent
7859 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7860 * 2) / p1 / p2.
7861 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007862 limit = intel_limit(crtc_state, refclk);
7863 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007864 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007865 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007866 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007867 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7868 return -EINVAL;
7869 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007870
Jani Nikulaf2335332013-09-13 11:03:09 +03007871 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007872 crtc_state->dpll.n = clock.n;
7873 crtc_state->dpll.m1 = clock.m1;
7874 crtc_state->dpll.m2 = clock.m2;
7875 crtc_state->dpll.p1 = clock.p1;
7876 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007877 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007878
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007879 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007880 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007881 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007882 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007883 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007884 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007885 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007886 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007887 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007888 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007889 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007890
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007891 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007892}
7893
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007894static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007895 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007896{
7897 struct drm_device *dev = crtc->base.dev;
7898 struct drm_i915_private *dev_priv = dev->dev_private;
7899 uint32_t tmp;
7900
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007901 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7902 return;
7903
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007904 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007905 if (!(tmp & PFIT_ENABLE))
7906 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007907
Daniel Vetter06922822013-07-11 13:35:40 +02007908 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007909 if (INTEL_INFO(dev)->gen < 4) {
7910 if (crtc->pipe != PIPE_B)
7911 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007912 } else {
7913 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7914 return;
7915 }
7916
Daniel Vetter06922822013-07-11 13:35:40 +02007917 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007918 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7919 if (INTEL_INFO(dev)->gen < 5)
7920 pipe_config->gmch_pfit.lvds_border_bits =
7921 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7922}
7923
Jesse Barnesacbec812013-09-20 11:29:32 -07007924static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007925 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007926{
7927 struct drm_device *dev = crtc->base.dev;
7928 struct drm_i915_private *dev_priv = dev->dev_private;
7929 int pipe = pipe_config->cpu_transcoder;
7930 intel_clock_t clock;
7931 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007932 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007933
Shobhit Kumarf573de52014-07-30 20:32:37 +05307934 /* In case of MIPI DPLL will not even be used */
7935 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7936 return;
7937
Ville Syrjäläa5805162015-05-26 20:42:30 +03007938 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007939 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007940 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007941
7942 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7943 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7944 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7945 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7946 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7947
Imre Deakdccbea32015-06-22 23:35:51 +03007948 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007949}
7950
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007951static void
7952i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7953 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007954{
7955 struct drm_device *dev = crtc->base.dev;
7956 struct drm_i915_private *dev_priv = dev->dev_private;
7957 u32 val, base, offset;
7958 int pipe = crtc->pipe, plane = crtc->plane;
7959 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007960 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007961 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007962 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007963
Damien Lespiau42a7b082015-02-05 19:35:13 +00007964 val = I915_READ(DSPCNTR(plane));
7965 if (!(val & DISPLAY_PLANE_ENABLE))
7966 return;
7967
Damien Lespiaud9806c92015-01-21 14:07:19 +00007968 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007969 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007970 DRM_DEBUG_KMS("failed to alloc fb\n");
7971 return;
7972 }
7973
Damien Lespiau1b842c82015-01-21 13:50:54 +00007974 fb = &intel_fb->base;
7975
Daniel Vetter18c52472015-02-10 17:16:09 +00007976 if (INTEL_INFO(dev)->gen >= 4) {
7977 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007978 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007979 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7980 }
7981 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007982
7983 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007984 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007985 fb->pixel_format = fourcc;
7986 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007987
7988 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007989 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007990 offset = I915_READ(DSPTILEOFF(plane));
7991 else
7992 offset = I915_READ(DSPLINOFF(plane));
7993 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7994 } else {
7995 base = I915_READ(DSPADDR(plane));
7996 }
7997 plane_config->base = base;
7998
7999 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008000 fb->width = ((val >> 16) & 0xfff) + 1;
8001 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002
8003 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008004 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008006 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008007 fb->pixel_format,
8008 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008009
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008010 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008011
Damien Lespiau2844a922015-01-20 12:51:48 +00008012 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8013 pipe_name(pipe), plane, fb->width, fb->height,
8014 fb->bits_per_pixel, base, fb->pitches[0],
8015 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008016
Damien Lespiau2d140302015-02-05 17:22:18 +00008017 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008018}
8019
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008020static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008021 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008022{
8023 struct drm_device *dev = crtc->base.dev;
8024 struct drm_i915_private *dev_priv = dev->dev_private;
8025 int pipe = pipe_config->cpu_transcoder;
8026 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8027 intel_clock_t clock;
8028 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8029 int refclk = 100000;
8030
Ville Syrjäläa5805162015-05-26 20:42:30 +03008031 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008032 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8033 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8034 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8035 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008036 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008037
8038 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8039 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8040 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8041 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8042 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8043
Imre Deakdccbea32015-06-22 23:35:51 +03008044 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008045}
8046
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008047static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008048 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008049{
8050 struct drm_device *dev = crtc->base.dev;
8051 struct drm_i915_private *dev_priv = dev->dev_private;
8052 uint32_t tmp;
8053
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008054 if (!intel_display_power_is_enabled(dev_priv,
8055 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008056 return false;
8057
Daniel Vettere143a212013-07-04 12:01:15 +02008058 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008059 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008060
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008061 tmp = I915_READ(PIPECONF(crtc->pipe));
8062 if (!(tmp & PIPECONF_ENABLE))
8063 return false;
8064
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008065 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8066 switch (tmp & PIPECONF_BPC_MASK) {
8067 case PIPECONF_6BPC:
8068 pipe_config->pipe_bpp = 18;
8069 break;
8070 case PIPECONF_8BPC:
8071 pipe_config->pipe_bpp = 24;
8072 break;
8073 case PIPECONF_10BPC:
8074 pipe_config->pipe_bpp = 30;
8075 break;
8076 default:
8077 break;
8078 }
8079 }
8080
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008081 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8082 pipe_config->limited_color_range = true;
8083
Ville Syrjälä282740f2013-09-04 18:30:03 +03008084 if (INTEL_INFO(dev)->gen < 4)
8085 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8086
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008087 intel_get_pipe_timings(crtc, pipe_config);
8088
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008089 i9xx_get_pfit_config(crtc, pipe_config);
8090
Daniel Vetter6c49f242013-06-06 12:45:25 +02008091 if (INTEL_INFO(dev)->gen >= 4) {
8092 tmp = I915_READ(DPLL_MD(crtc->pipe));
8093 pipe_config->pixel_multiplier =
8094 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8095 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008096 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008097 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8098 tmp = I915_READ(DPLL(crtc->pipe));
8099 pipe_config->pixel_multiplier =
8100 ((tmp & SDVO_MULTIPLIER_MASK)
8101 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8102 } else {
8103 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8104 * port and will be fixed up in the encoder->get_config
8105 * function. */
8106 pipe_config->pixel_multiplier = 1;
8107 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008108 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8109 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008110 /*
8111 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8112 * on 830. Filter it out here so that we don't
8113 * report errors due to that.
8114 */
8115 if (IS_I830(dev))
8116 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8117
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008118 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8119 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008120 } else {
8121 /* Mask out read-only status bits. */
8122 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8123 DPLL_PORTC_READY_MASK |
8124 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008125 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008126
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008127 if (IS_CHERRYVIEW(dev))
8128 chv_crtc_clock_get(crtc, pipe_config);
8129 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008130 vlv_crtc_clock_get(crtc, pipe_config);
8131 else
8132 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008133
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008134 return true;
8135}
8136
Paulo Zanonidde86e22012-12-01 12:04:25 -02008137static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008138{
8139 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008140 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008141 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008142 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008143 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008144 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008145 bool has_ck505 = false;
8146 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008147
8148 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008149 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008150 switch (encoder->type) {
8151 case INTEL_OUTPUT_LVDS:
8152 has_panel = true;
8153 has_lvds = true;
8154 break;
8155 case INTEL_OUTPUT_EDP:
8156 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008157 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008158 has_cpu_edp = true;
8159 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008160 default:
8161 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008162 }
8163 }
8164
Keith Packard99eb6a02011-09-26 14:29:12 -07008165 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008166 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008167 can_ssc = has_ck505;
8168 } else {
8169 has_ck505 = false;
8170 can_ssc = true;
8171 }
8172
Imre Deak2de69052013-05-08 13:14:04 +03008173 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8174 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008175
8176 /* Ironlake: try to setup display ref clock before DPLL
8177 * enabling. This is only under driver's control after
8178 * PCH B stepping, previous chipset stepping should be
8179 * ignoring this setting.
8180 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008181 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008182
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008183 /* As we must carefully and slowly disable/enable each source in turn,
8184 * compute the final state we want first and check if we need to
8185 * make any changes at all.
8186 */
8187 final = val;
8188 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008189 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008190 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008191 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008192 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8193
8194 final &= ~DREF_SSC_SOURCE_MASK;
8195 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8196 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008197
Keith Packard199e5d72011-09-22 12:01:57 -07008198 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008199 final |= DREF_SSC_SOURCE_ENABLE;
8200
8201 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8202 final |= DREF_SSC1_ENABLE;
8203
8204 if (has_cpu_edp) {
8205 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8206 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8207 else
8208 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8209 } else
8210 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8211 } else {
8212 final |= DREF_SSC_SOURCE_DISABLE;
8213 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8214 }
8215
8216 if (final == val)
8217 return;
8218
8219 /* Always enable nonspread source */
8220 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8221
8222 if (has_ck505)
8223 val |= DREF_NONSPREAD_CK505_ENABLE;
8224 else
8225 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8226
8227 if (has_panel) {
8228 val &= ~DREF_SSC_SOURCE_MASK;
8229 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008230
Keith Packard199e5d72011-09-22 12:01:57 -07008231 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008232 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008233 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008234 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008235 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008236 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008237
8238 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008240 POSTING_READ(PCH_DREF_CONTROL);
8241 udelay(200);
8242
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008244
8245 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008246 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008247 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008248 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008249 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008250 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008252 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008254
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008256 POSTING_READ(PCH_DREF_CONTROL);
8257 udelay(200);
8258 } else {
8259 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8260
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008262
8263 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008265
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008267 POSTING_READ(PCH_DREF_CONTROL);
8268 udelay(200);
8269
8270 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008271 val &= ~DREF_SSC_SOURCE_MASK;
8272 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008273
8274 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008275 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008276
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008277 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008278 POSTING_READ(PCH_DREF_CONTROL);
8279 udelay(200);
8280 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281
8282 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008283}
8284
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008285static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008286{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008287 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008288
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008289 tmp = I915_READ(SOUTH_CHICKEN2);
8290 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8291 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008292
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008293 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8294 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8295 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008296
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008297 tmp = I915_READ(SOUTH_CHICKEN2);
8298 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8299 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008300
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008301 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8302 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8303 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008304}
8305
8306/* WaMPhyProgramming:hsw */
8307static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8308{
8309 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008310
8311 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8312 tmp &= ~(0xFF << 24);
8313 tmp |= (0x12 << 24);
8314 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8315
Paulo Zanonidde86e22012-12-01 12:04:25 -02008316 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8317 tmp |= (1 << 11);
8318 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8319
8320 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8321 tmp |= (1 << 11);
8322 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8323
Paulo Zanonidde86e22012-12-01 12:04:25 -02008324 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8325 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8326 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8327
8328 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8329 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8330 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8331
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008332 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8333 tmp &= ~(7 << 13);
8334 tmp |= (5 << 13);
8335 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008336
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008337 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8338 tmp &= ~(7 << 13);
8339 tmp |= (5 << 13);
8340 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341
8342 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8343 tmp &= ~0xFF;
8344 tmp |= 0x1C;
8345 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8346
8347 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8348 tmp &= ~0xFF;
8349 tmp |= 0x1C;
8350 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8351
8352 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8353 tmp &= ~(0xFF << 16);
8354 tmp |= (0x1C << 16);
8355 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8356
8357 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8358 tmp &= ~(0xFF << 16);
8359 tmp |= (0x1C << 16);
8360 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8361
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008362 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8363 tmp |= (1 << 27);
8364 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008365
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008366 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8367 tmp |= (1 << 27);
8368 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008369
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008370 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8371 tmp &= ~(0xF << 28);
8372 tmp |= (4 << 28);
8373 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008375 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8376 tmp &= ~(0xF << 28);
8377 tmp |= (4 << 28);
8378 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008379}
8380
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008381/* Implements 3 different sequences from BSpec chapter "Display iCLK
8382 * Programming" based on the parameters passed:
8383 * - Sequence to enable CLKOUT_DP
8384 * - Sequence to enable CLKOUT_DP without spread
8385 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8386 */
8387static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8388 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008389{
8390 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008391 uint32_t reg, tmp;
8392
8393 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8394 with_spread = true;
8395 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8396 with_fdi, "LP PCH doesn't have FDI\n"))
8397 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008398
Ville Syrjäläa5805162015-05-26 20:42:30 +03008399 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008400
8401 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8402 tmp &= ~SBI_SSCCTL_DISABLE;
8403 tmp |= SBI_SSCCTL_PATHALT;
8404 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8405
8406 udelay(24);
8407
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008408 if (with_spread) {
8409 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8410 tmp &= ~SBI_SSCCTL_PATHALT;
8411 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008412
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008413 if (with_fdi) {
8414 lpt_reset_fdi_mphy(dev_priv);
8415 lpt_program_fdi_mphy(dev_priv);
8416 }
8417 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008418
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008419 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8420 SBI_GEN0 : SBI_DBUFF0;
8421 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8422 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8423 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008424
Ville Syrjäläa5805162015-05-26 20:42:30 +03008425 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008426}
8427
Paulo Zanoni47701c32013-07-23 11:19:25 -03008428/* Sequence to disable CLKOUT_DP */
8429static void lpt_disable_clkout_dp(struct drm_device *dev)
8430{
8431 struct drm_i915_private *dev_priv = dev->dev_private;
8432 uint32_t reg, tmp;
8433
Ville Syrjäläa5805162015-05-26 20:42:30 +03008434 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008435
8436 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8437 SBI_GEN0 : SBI_DBUFF0;
8438 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8439 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8440 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8441
8442 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8443 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8444 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8445 tmp |= SBI_SSCCTL_PATHALT;
8446 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8447 udelay(32);
8448 }
8449 tmp |= SBI_SSCCTL_DISABLE;
8450 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8451 }
8452
Ville Syrjäläa5805162015-05-26 20:42:30 +03008453 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008454}
8455
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008456static void lpt_init_pch_refclk(struct drm_device *dev)
8457{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008458 struct intel_encoder *encoder;
8459 bool has_vga = false;
8460
Damien Lespiaub2784e12014-08-05 11:29:37 +01008461 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008462 switch (encoder->type) {
8463 case INTEL_OUTPUT_ANALOG:
8464 has_vga = true;
8465 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008466 default:
8467 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008468 }
8469 }
8470
Paulo Zanoni47701c32013-07-23 11:19:25 -03008471 if (has_vga)
8472 lpt_enable_clkout_dp(dev, true, true);
8473 else
8474 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008475}
8476
Paulo Zanonidde86e22012-12-01 12:04:25 -02008477/*
8478 * Initialize reference clocks when the driver loads
8479 */
8480void intel_init_pch_refclk(struct drm_device *dev)
8481{
8482 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8483 ironlake_init_pch_refclk(dev);
8484 else if (HAS_PCH_LPT(dev))
8485 lpt_init_pch_refclk(dev);
8486}
8487
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008488static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008489{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008490 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008491 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008492 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008493 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008494 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008495 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008496 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008497 bool is_lvds = false;
8498
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008499 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008500 if (connector_state->crtc != crtc_state->base.crtc)
8501 continue;
8502
8503 encoder = to_intel_encoder(connector_state->best_encoder);
8504
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008505 switch (encoder->type) {
8506 case INTEL_OUTPUT_LVDS:
8507 is_lvds = true;
8508 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008509 default:
8510 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008511 }
8512 num_connectors++;
8513 }
8514
8515 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008516 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008517 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008518 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008519 }
8520
8521 return 120000;
8522}
8523
Daniel Vetter6ff93602013-04-19 11:24:36 +02008524static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008525{
8526 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8528 int pipe = intel_crtc->pipe;
8529 uint32_t val;
8530
Daniel Vetter78114072013-06-13 00:54:57 +02008531 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008532
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008533 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008534 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008535 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008536 break;
8537 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008538 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008539 break;
8540 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008541 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008542 break;
8543 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008544 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008545 break;
8546 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008547 /* Case prevented by intel_choose_pipe_bpp_dither. */
8548 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008549 }
8550
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008551 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008552 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8553
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008554 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008555 val |= PIPECONF_INTERLACED_ILK;
8556 else
8557 val |= PIPECONF_PROGRESSIVE;
8558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008559 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008560 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008561
Paulo Zanonic8203562012-09-12 10:06:29 -03008562 I915_WRITE(PIPECONF(pipe), val);
8563 POSTING_READ(PIPECONF(pipe));
8564}
8565
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008566/*
8567 * Set up the pipe CSC unit.
8568 *
8569 * Currently only full range RGB to limited range RGB conversion
8570 * is supported, but eventually this should handle various
8571 * RGB<->YCbCr scenarios as well.
8572 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008573static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008574{
8575 struct drm_device *dev = crtc->dev;
8576 struct drm_i915_private *dev_priv = dev->dev_private;
8577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8578 int pipe = intel_crtc->pipe;
8579 uint16_t coeff = 0x7800; /* 1.0 */
8580
8581 /*
8582 * TODO: Check what kind of values actually come out of the pipe
8583 * with these coeff/postoff values and adjust to get the best
8584 * accuracy. Perhaps we even need to take the bpc value into
8585 * consideration.
8586 */
8587
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008588 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008589 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8590
8591 /*
8592 * GY/GU and RY/RU should be the other way around according
8593 * to BSpec, but reality doesn't agree. Just set them up in
8594 * a way that results in the correct picture.
8595 */
8596 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8597 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8598
8599 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8600 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8601
8602 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8603 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8604
8605 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8606 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8607 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8608
8609 if (INTEL_INFO(dev)->gen > 6) {
8610 uint16_t postoff = 0;
8611
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008612 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008613 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008614
8615 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8616 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8617 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8618
8619 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8620 } else {
8621 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8622
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008623 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008624 mode |= CSC_BLACK_SCREEN_OFFSET;
8625
8626 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8627 }
8628}
8629
Daniel Vetter6ff93602013-04-19 11:24:36 +02008630static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008631{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008632 struct drm_device *dev = crtc->dev;
8633 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008635 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008636 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008637 uint32_t val;
8638
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008639 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008640
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008641 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008642 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8643
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008644 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008645 val |= PIPECONF_INTERLACED_ILK;
8646 else
8647 val |= PIPECONF_PROGRESSIVE;
8648
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008649 I915_WRITE(PIPECONF(cpu_transcoder), val);
8650 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008651
8652 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8653 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008654
Satheeshakrishna M3cdf122c2014-04-08 15:46:53 +05308655 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008656 val = 0;
8657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008658 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008659 case 18:
8660 val |= PIPEMISC_DITHER_6_BPC;
8661 break;
8662 case 24:
8663 val |= PIPEMISC_DITHER_8_BPC;
8664 break;
8665 case 30:
8666 val |= PIPEMISC_DITHER_10_BPC;
8667 break;
8668 case 36:
8669 val |= PIPEMISC_DITHER_12_BPC;
8670 break;
8671 default:
8672 /* Case prevented by pipe_config_set_bpp. */
8673 BUG();
8674 }
8675
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008676 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008677 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8678
8679 I915_WRITE(PIPEMISC(pipe), val);
8680 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008681}
8682
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008683static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008684 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008685 intel_clock_t *clock,
8686 bool *has_reduced_clock,
8687 intel_clock_t *reduced_clock)
8688{
8689 struct drm_device *dev = crtc->dev;
8690 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008691 int refclk;
8692 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008693 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008694
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008695 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008696
8697 /*
8698 * Returns a set of divisors for the desired target clock with the given
8699 * refclk, or FALSE. The returned values represent the clock equation:
8700 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8701 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008702 limit = intel_limit(crtc_state, refclk);
8703 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008704 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008705 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008706 if (!ret)
8707 return false;
8708
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008709 return true;
8710}
8711
Paulo Zanonid4b19312012-11-29 11:29:32 -02008712int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8713{
8714 /*
8715 * Account for spread spectrum to avoid
8716 * oversubscribing the link. Max center spread
8717 * is 2.5%; use 5% for safety's sake.
8718 */
8719 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008720 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008721}
8722
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008723static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008724{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008725 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008726}
8727
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008728static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008729 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008730 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008731 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008732{
8733 struct drm_crtc *crtc = &intel_crtc->base;
8734 struct drm_device *dev = crtc->dev;
8735 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008736 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008737 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008738 struct drm_connector_state *connector_state;
8739 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008740 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008741 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008742 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008743
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008744 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008745 if (connector_state->crtc != crtc_state->base.crtc)
8746 continue;
8747
8748 encoder = to_intel_encoder(connector_state->best_encoder);
8749
8750 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008751 case INTEL_OUTPUT_LVDS:
8752 is_lvds = true;
8753 break;
8754 case INTEL_OUTPUT_SDVO:
8755 case INTEL_OUTPUT_HDMI:
8756 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008757 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008758 default:
8759 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008760 }
8761
8762 num_connectors++;
8763 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008764
Chris Wilsonc1858122010-12-03 21:35:48 +00008765 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008766 factor = 21;
8767 if (is_lvds) {
8768 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008769 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008770 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008771 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008772 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008773 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008774
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008775 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008776 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008777
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008778 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8779 *fp2 |= FP_CB_TUNE;
8780
Chris Wilson5eddb702010-09-11 13:48:45 +01008781 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008782
Eric Anholta07d6782011-03-30 13:01:08 -07008783 if (is_lvds)
8784 dpll |= DPLLB_MODE_LVDS;
8785 else
8786 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008787
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008788 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008789 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008790
8791 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008792 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008793 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008794 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008795
Eric Anholta07d6782011-03-30 13:01:08 -07008796 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008797 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008798 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008799 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008800
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008801 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008802 case 5:
8803 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8804 break;
8805 case 7:
8806 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8807 break;
8808 case 10:
8809 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8810 break;
8811 case 14:
8812 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8813 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008814 }
8815
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008816 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008817 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008818 else
8819 dpll |= PLL_REF_INPUT_DREFCLK;
8820
Daniel Vetter959e16d2013-06-05 13:34:21 +02008821 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008822}
8823
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008824static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8825 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008826{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008827 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008829 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008830 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008831 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008832 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008833
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008834 memset(&crtc_state->dpll_hw_state, 0,
8835 sizeof(crtc_state->dpll_hw_state));
8836
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008837 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008838
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008839 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8840 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8841
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008842 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008843 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008844 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008845 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8846 return -EINVAL;
8847 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008848 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008849 if (!crtc_state->clock_set) {
8850 crtc_state->dpll.n = clock.n;
8851 crtc_state->dpll.m1 = clock.m1;
8852 crtc_state->dpll.m2 = clock.m2;
8853 crtc_state->dpll.p1 = clock.p1;
8854 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008855 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008856
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008857 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 if (crtc_state->has_pch_encoder) {
8859 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008860 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008861 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008862
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008864 &fp, &reduced_clock,
8865 has_reduced_clock ? &fp2 : NULL);
8866
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008867 crtc_state->dpll_hw_state.dpll = dpll;
8868 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008869 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008870 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008871 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008872 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008873
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008874 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008875 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008876 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008877 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008878 return -EINVAL;
8879 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008880 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008881
Rodrigo Viviab585de2015-03-24 12:40:09 -07008882 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008883 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008884 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008885 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008886
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008887 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008888}
8889
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008890static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8891 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008892{
8893 struct drm_device *dev = crtc->base.dev;
8894 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008895 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008896
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008897 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8898 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8899 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8900 & ~TU_SIZE_MASK;
8901 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8902 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8903 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8904}
8905
8906static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8907 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008908 struct intel_link_m_n *m_n,
8909 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008910{
8911 struct drm_device *dev = crtc->base.dev;
8912 struct drm_i915_private *dev_priv = dev->dev_private;
8913 enum pipe pipe = crtc->pipe;
8914
8915 if (INTEL_INFO(dev)->gen >= 5) {
8916 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8917 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8918 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8919 & ~TU_SIZE_MASK;
8920 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8921 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8922 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008923 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8924 * gen < 8) and if DRRS is supported (to make sure the
8925 * registers are not unnecessarily read).
8926 */
8927 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008928 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008929 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8930 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8931 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8932 & ~TU_SIZE_MASK;
8933 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8934 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8935 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8936 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008937 } else {
8938 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8939 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8940 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8941 & ~TU_SIZE_MASK;
8942 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8943 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8944 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8945 }
8946}
8947
8948void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008949 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008950{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008951 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008952 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8953 else
8954 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008955 &pipe_config->dp_m_n,
8956 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008957}
8958
Daniel Vetter72419202013-04-04 13:28:53 +02008959static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008960 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008961{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008962 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008963 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008964}
8965
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008966static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008967 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008968{
8969 struct drm_device *dev = crtc->base.dev;
8970 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008971 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8972 uint32_t ps_ctrl = 0;
8973 int id = -1;
8974 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008975
Chandra Kondurua1b22782015-04-07 15:28:45 -07008976 /* find scaler attached to this pipe */
8977 for (i = 0; i < crtc->num_scalers; i++) {
8978 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8979 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8980 id = i;
8981 pipe_config->pch_pfit.enabled = true;
8982 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8983 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8984 break;
8985 }
8986 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008987
Chandra Kondurua1b22782015-04-07 15:28:45 -07008988 scaler_state->scaler_id = id;
8989 if (id >= 0) {
8990 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8991 } else {
8992 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008993 }
8994}
8995
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008996static void
8997skylake_get_initial_plane_config(struct intel_crtc *crtc,
8998 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008999{
9000 struct drm_device *dev = crtc->base.dev;
9001 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009002 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009003 int pipe = crtc->pipe;
9004 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009005 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009006 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009007 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009008
Damien Lespiaud9806c92015-01-21 14:07:19 +00009009 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009010 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009011 DRM_DEBUG_KMS("failed to alloc fb\n");
9012 return;
9013 }
9014
Damien Lespiau1b842c82015-01-21 13:50:54 +00009015 fb = &intel_fb->base;
9016
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009017 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009018 if (!(val & PLANE_CTL_ENABLE))
9019 goto error;
9020
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009021 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9022 fourcc = skl_format_to_fourcc(pixel_format,
9023 val & PLANE_CTL_ORDER_RGBX,
9024 val & PLANE_CTL_ALPHA_MASK);
9025 fb->pixel_format = fourcc;
9026 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9027
Damien Lespiau40f46282015-02-27 11:15:21 +00009028 tiling = val & PLANE_CTL_TILED_MASK;
9029 switch (tiling) {
9030 case PLANE_CTL_TILED_LINEAR:
9031 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9032 break;
9033 case PLANE_CTL_TILED_X:
9034 plane_config->tiling = I915_TILING_X;
9035 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9036 break;
9037 case PLANE_CTL_TILED_Y:
9038 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9039 break;
9040 case PLANE_CTL_TILED_YF:
9041 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9042 break;
9043 default:
9044 MISSING_CASE(tiling);
9045 goto error;
9046 }
9047
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009048 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9049 plane_config->base = base;
9050
9051 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9052
9053 val = I915_READ(PLANE_SIZE(pipe, 0));
9054 fb->height = ((val >> 16) & 0xfff) + 1;
9055 fb->width = ((val >> 0) & 0x1fff) + 1;
9056
9057 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009058 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9059 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009060 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9061
9062 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009063 fb->pixel_format,
9064 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009065
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009066 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009067
9068 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9069 pipe_name(pipe), fb->width, fb->height,
9070 fb->bits_per_pixel, base, fb->pitches[0],
9071 plane_config->size);
9072
Damien Lespiau2d140302015-02-05 17:22:18 +00009073 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009074 return;
9075
9076error:
9077 kfree(fb);
9078}
9079
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009080static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009081 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009082{
9083 struct drm_device *dev = crtc->base.dev;
9084 struct drm_i915_private *dev_priv = dev->dev_private;
9085 uint32_t tmp;
9086
9087 tmp = I915_READ(PF_CTL(crtc->pipe));
9088
9089 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009090 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009091 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9092 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009093
9094 /* We currently do not free assignements of panel fitters on
9095 * ivb/hsw (since we don't use the higher upscaling modes which
9096 * differentiates them) so just WARN about this case for now. */
9097 if (IS_GEN7(dev)) {
9098 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9099 PF_PIPE_SEL_IVB(crtc->pipe));
9100 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009102}
9103
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009104static void
9105ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9106 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009107{
9108 struct drm_device *dev = crtc->base.dev;
9109 struct drm_i915_private *dev_priv = dev->dev_private;
9110 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009111 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009112 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009113 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009114 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009115 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009116
Damien Lespiau42a7b082015-02-05 19:35:13 +00009117 val = I915_READ(DSPCNTR(pipe));
9118 if (!(val & DISPLAY_PLANE_ENABLE))
9119 return;
9120
Damien Lespiaud9806c92015-01-21 14:07:19 +00009121 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009122 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009123 DRM_DEBUG_KMS("failed to alloc fb\n");
9124 return;
9125 }
9126
Damien Lespiau1b842c82015-01-21 13:50:54 +00009127 fb = &intel_fb->base;
9128
Daniel Vetter18c52472015-02-10 17:16:09 +00009129 if (INTEL_INFO(dev)->gen >= 4) {
9130 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009131 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009132 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9133 }
9134 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009135
9136 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009137 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009138 fb->pixel_format = fourcc;
9139 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009140
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009141 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009142 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009143 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009144 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009145 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009146 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009147 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009148 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009149 }
9150 plane_config->base = base;
9151
9152 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009153 fb->width = ((val >> 16) & 0xfff) + 1;
9154 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009155
9156 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009157 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009158
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009159 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009160 fb->pixel_format,
9161 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009162
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009163 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009164
Damien Lespiau2844a922015-01-20 12:51:48 +00009165 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9166 pipe_name(pipe), fb->width, fb->height,
9167 fb->bits_per_pixel, base, fb->pitches[0],
9168 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009169
Damien Lespiau2d140302015-02-05 17:22:18 +00009170 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009171}
9172
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009173static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009174 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009175{
9176 struct drm_device *dev = crtc->base.dev;
9177 struct drm_i915_private *dev_priv = dev->dev_private;
9178 uint32_t tmp;
9179
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009180 if (!intel_display_power_is_enabled(dev_priv,
9181 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009182 return false;
9183
Daniel Vettere143a212013-07-04 12:01:15 +02009184 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009185 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009186
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009187 tmp = I915_READ(PIPECONF(crtc->pipe));
9188 if (!(tmp & PIPECONF_ENABLE))
9189 return false;
9190
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009191 switch (tmp & PIPECONF_BPC_MASK) {
9192 case PIPECONF_6BPC:
9193 pipe_config->pipe_bpp = 18;
9194 break;
9195 case PIPECONF_8BPC:
9196 pipe_config->pipe_bpp = 24;
9197 break;
9198 case PIPECONF_10BPC:
9199 pipe_config->pipe_bpp = 30;
9200 break;
9201 case PIPECONF_12BPC:
9202 pipe_config->pipe_bpp = 36;
9203 break;
9204 default:
9205 break;
9206 }
9207
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009208 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9209 pipe_config->limited_color_range = true;
9210
Daniel Vetterab9412b2013-05-03 11:49:46 +02009211 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009212 struct intel_shared_dpll *pll;
9213
Daniel Vetter88adfff2013-03-28 10:42:01 +01009214 pipe_config->has_pch_encoder = true;
9215
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009216 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9217 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9218 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009219
9220 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009221
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009222 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009223 pipe_config->shared_dpll =
9224 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009225 } else {
9226 tmp = I915_READ(PCH_DPLL_SEL);
9227 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9228 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9229 else
9230 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9231 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009232
9233 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9234
9235 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9236 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009237
9238 tmp = pipe_config->dpll_hw_state.dpll;
9239 pipe_config->pixel_multiplier =
9240 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9241 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009242
9243 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009244 } else {
9245 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009246 }
9247
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009248 intel_get_pipe_timings(crtc, pipe_config);
9249
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009250 ironlake_get_pfit_config(crtc, pipe_config);
9251
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009252 return true;
9253}
9254
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009255static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9256{
9257 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009258 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009259
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009260 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009261 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009262 pipe_name(crtc->pipe));
9263
Rob Clarke2c719b2014-12-15 13:56:32 -05009264 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9265 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9266 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9267 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9268 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9269 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009270 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009271 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009272 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009273 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009274 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009275 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009276 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009277 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009278 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009279
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009280 /*
9281 * In theory we can still leave IRQs enabled, as long as only the HPD
9282 * interrupts remain enabled. We used to check for that, but since it's
9283 * gen-specific and since we only disable LCPLL after we fully disable
9284 * the interrupts, the check below should be enough.
9285 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009286 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009287}
9288
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009289static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9290{
9291 struct drm_device *dev = dev_priv->dev;
9292
9293 if (IS_HASWELL(dev))
9294 return I915_READ(D_COMP_HSW);
9295 else
9296 return I915_READ(D_COMP_BDW);
9297}
9298
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009299static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9300{
9301 struct drm_device *dev = dev_priv->dev;
9302
9303 if (IS_HASWELL(dev)) {
9304 mutex_lock(&dev_priv->rps.hw_lock);
9305 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9306 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009307 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009308 mutex_unlock(&dev_priv->rps.hw_lock);
9309 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009310 I915_WRITE(D_COMP_BDW, val);
9311 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009312 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009313}
9314
9315/*
9316 * This function implements pieces of two sequences from BSpec:
9317 * - Sequence for display software to disable LCPLL
9318 * - Sequence for display software to allow package C8+
9319 * The steps implemented here are just the steps that actually touch the LCPLL
9320 * register. Callers should take care of disabling all the display engine
9321 * functions, doing the mode unset, fixing interrupts, etc.
9322 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009323static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9324 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009325{
9326 uint32_t val;
9327
9328 assert_can_disable_lcpll(dev_priv);
9329
9330 val = I915_READ(LCPLL_CTL);
9331
9332 if (switch_to_fclk) {
9333 val |= LCPLL_CD_SOURCE_FCLK;
9334 I915_WRITE(LCPLL_CTL, val);
9335
9336 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9337 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9338 DRM_ERROR("Switching to FCLK failed\n");
9339
9340 val = I915_READ(LCPLL_CTL);
9341 }
9342
9343 val |= LCPLL_PLL_DISABLE;
9344 I915_WRITE(LCPLL_CTL, val);
9345 POSTING_READ(LCPLL_CTL);
9346
9347 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9348 DRM_ERROR("LCPLL still locked\n");
9349
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009350 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009351 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009352 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009353 ndelay(100);
9354
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009355 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9356 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009357 DRM_ERROR("D_COMP RCOMP still in progress\n");
9358
9359 if (allow_power_down) {
9360 val = I915_READ(LCPLL_CTL);
9361 val |= LCPLL_POWER_DOWN_ALLOW;
9362 I915_WRITE(LCPLL_CTL, val);
9363 POSTING_READ(LCPLL_CTL);
9364 }
9365}
9366
9367/*
9368 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9369 * source.
9370 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009371static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009372{
9373 uint32_t val;
9374
9375 val = I915_READ(LCPLL_CTL);
9376
9377 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9378 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9379 return;
9380
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009381 /*
9382 * Make sure we're not on PC8 state before disabling PC8, otherwise
9383 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009384 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009385 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009386
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009387 if (val & LCPLL_POWER_DOWN_ALLOW) {
9388 val &= ~LCPLL_POWER_DOWN_ALLOW;
9389 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009390 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009391 }
9392
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009393 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009394 val |= D_COMP_COMP_FORCE;
9395 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009396 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009397
9398 val = I915_READ(LCPLL_CTL);
9399 val &= ~LCPLL_PLL_DISABLE;
9400 I915_WRITE(LCPLL_CTL, val);
9401
9402 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9403 DRM_ERROR("LCPLL not locked yet\n");
9404
9405 if (val & LCPLL_CD_SOURCE_FCLK) {
9406 val = I915_READ(LCPLL_CTL);
9407 val &= ~LCPLL_CD_SOURCE_FCLK;
9408 I915_WRITE(LCPLL_CTL, val);
9409
9410 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9411 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9412 DRM_ERROR("Switching back to LCPLL failed\n");
9413 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009414
Mika Kuoppala59bad942015-01-16 11:34:40 +02009415 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009416 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009417}
9418
Paulo Zanoni765dab672014-03-07 20:08:18 -03009419/*
9420 * Package states C8 and deeper are really deep PC states that can only be
9421 * reached when all the devices on the system allow it, so even if the graphics
9422 * device allows PC8+, it doesn't mean the system will actually get to these
9423 * states. Our driver only allows PC8+ when going into runtime PM.
9424 *
9425 * The requirements for PC8+ are that all the outputs are disabled, the power
9426 * well is disabled and most interrupts are disabled, and these are also
9427 * requirements for runtime PM. When these conditions are met, we manually do
9428 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9429 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9430 * hang the machine.
9431 *
9432 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9433 * the state of some registers, so when we come back from PC8+ we need to
9434 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9435 * need to take care of the registers kept by RC6. Notice that this happens even
9436 * if we don't put the device in PCI D3 state (which is what currently happens
9437 * because of the runtime PM support).
9438 *
9439 * For more, read "Display Sequences for Package C8" on the hardware
9440 * documentation.
9441 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009442void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009443{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009444 struct drm_device *dev = dev_priv->dev;
9445 uint32_t val;
9446
Paulo Zanonic67a4702013-08-19 13:18:09 -03009447 DRM_DEBUG_KMS("Enabling package C8+\n");
9448
Paulo Zanonic67a4702013-08-19 13:18:09 -03009449 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9450 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9451 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9452 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9453 }
9454
9455 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009456 hsw_disable_lcpll(dev_priv, true, true);
9457}
9458
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009459void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009460{
9461 struct drm_device *dev = dev_priv->dev;
9462 uint32_t val;
9463
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464 DRM_DEBUG_KMS("Disabling package C8+\n");
9465
9466 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009467 lpt_init_pch_refclk(dev);
9468
9469 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9470 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9471 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9472 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9473 }
9474
9475 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009476}
9477
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009478static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309479{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009480 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009481 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309482
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009483 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309484}
9485
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009486/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009487static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009488{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009489 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009490 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009491 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009492
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009493 for_each_intel_crtc(state->dev, intel_crtc) {
9494 int pixel_rate;
9495
9496 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9497 if (IS_ERR(crtc_state))
9498 return PTR_ERR(crtc_state);
9499
9500 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009501 continue;
9502
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009503 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009504
9505 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009506 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009507 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9508
9509 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9510 }
9511
9512 return max_pixel_rate;
9513}
9514
9515static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9516{
9517 struct drm_i915_private *dev_priv = dev->dev_private;
9518 uint32_t val, data;
9519 int ret;
9520
9521 if (WARN((I915_READ(LCPLL_CTL) &
9522 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9523 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9524 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9525 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9526 "trying to change cdclk frequency with cdclk not enabled\n"))
9527 return;
9528
9529 mutex_lock(&dev_priv->rps.hw_lock);
9530 ret = sandybridge_pcode_write(dev_priv,
9531 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9532 mutex_unlock(&dev_priv->rps.hw_lock);
9533 if (ret) {
9534 DRM_ERROR("failed to inform pcode about cdclk change\n");
9535 return;
9536 }
9537
9538 val = I915_READ(LCPLL_CTL);
9539 val |= LCPLL_CD_SOURCE_FCLK;
9540 I915_WRITE(LCPLL_CTL, val);
9541
9542 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9543 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9544 DRM_ERROR("Switching to FCLK failed\n");
9545
9546 val = I915_READ(LCPLL_CTL);
9547 val &= ~LCPLL_CLK_FREQ_MASK;
9548
9549 switch (cdclk) {
9550 case 450000:
9551 val |= LCPLL_CLK_FREQ_450;
9552 data = 0;
9553 break;
9554 case 540000:
9555 val |= LCPLL_CLK_FREQ_54O_BDW;
9556 data = 1;
9557 break;
9558 case 337500:
9559 val |= LCPLL_CLK_FREQ_337_5_BDW;
9560 data = 2;
9561 break;
9562 case 675000:
9563 val |= LCPLL_CLK_FREQ_675_BDW;
9564 data = 3;
9565 break;
9566 default:
9567 WARN(1, "invalid cdclk frequency\n");
9568 return;
9569 }
9570
9571 I915_WRITE(LCPLL_CTL, val);
9572
9573 val = I915_READ(LCPLL_CTL);
9574 val &= ~LCPLL_CD_SOURCE_FCLK;
9575 I915_WRITE(LCPLL_CTL, val);
9576
9577 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9578 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9579 DRM_ERROR("Switching back to LCPLL failed\n");
9580
9581 mutex_lock(&dev_priv->rps.hw_lock);
9582 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9583 mutex_unlock(&dev_priv->rps.hw_lock);
9584
9585 intel_update_cdclk(dev);
9586
9587 WARN(cdclk != dev_priv->cdclk_freq,
9588 "cdclk requested %d kHz but got %d kHz\n",
9589 cdclk, dev_priv->cdclk_freq);
9590}
9591
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009594 struct drm_i915_private *dev_priv = to_i915(state->dev);
9595 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009596 int cdclk;
9597
9598 /*
9599 * FIXME should also account for plane ratio
9600 * once 64bpp pixel formats are supported.
9601 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009602 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009603 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009604 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009605 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009606 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009607 cdclk = 450000;
9608 else
9609 cdclk = 337500;
9610
9611 /*
9612 * FIXME move the cdclk caclulation to
9613 * compute_config() so we can fail gracegully.
9614 */
9615 if (cdclk > dev_priv->max_cdclk_freq) {
9616 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9617 cdclk, dev_priv->max_cdclk_freq);
9618 cdclk = dev_priv->max_cdclk_freq;
9619 }
9620
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009621 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009622
9623 return 0;
9624}
9625
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009626static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009627{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009628 struct drm_device *dev = old_state->dev;
9629 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009630
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009631 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009632}
9633
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009634static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9635 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009636{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009637 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009638 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009639
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009640 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009641
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009642 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009643}
9644
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309645static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9646 enum port port,
9647 struct intel_crtc_state *pipe_config)
9648{
9649 switch (port) {
9650 case PORT_A:
9651 pipe_config->ddi_pll_sel = SKL_DPLL0;
9652 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9653 break;
9654 case PORT_B:
9655 pipe_config->ddi_pll_sel = SKL_DPLL1;
9656 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9657 break;
9658 case PORT_C:
9659 pipe_config->ddi_pll_sel = SKL_DPLL2;
9660 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9661 break;
9662 default:
9663 DRM_ERROR("Incorrect port type\n");
9664 }
9665}
9666
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009667static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9668 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009669 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009670{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009671 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009672
9673 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9674 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9675
9676 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009677 case SKL_DPLL0:
9678 /*
9679 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9680 * of the shared DPLL framework and thus needs to be read out
9681 * separately
9682 */
9683 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9684 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9685 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009686 case SKL_DPLL1:
9687 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9688 break;
9689 case SKL_DPLL2:
9690 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9691 break;
9692 case SKL_DPLL3:
9693 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9694 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009695 }
9696}
9697
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009698static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9699 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009700 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009701{
9702 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9703
9704 switch (pipe_config->ddi_pll_sel) {
9705 case PORT_CLK_SEL_WRPLL1:
9706 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9707 break;
9708 case PORT_CLK_SEL_WRPLL2:
9709 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9710 break;
9711 }
9712}
9713
Daniel Vetter26804af2014-06-25 22:01:55 +03009714static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009715 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009716{
9717 struct drm_device *dev = crtc->base.dev;
9718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009719 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009720 enum port port;
9721 uint32_t tmp;
9722
9723 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9724
9725 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9726
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009727 if (IS_SKYLAKE(dev))
9728 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309729 else if (IS_BROXTON(dev))
9730 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009731 else
9732 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009733
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009734 if (pipe_config->shared_dpll >= 0) {
9735 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9736
9737 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9738 &pipe_config->dpll_hw_state));
9739 }
9740
Daniel Vetter26804af2014-06-25 22:01:55 +03009741 /*
9742 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9743 * DDI E. So just check whether this pipe is wired to DDI E and whether
9744 * the PCH transcoder is on.
9745 */
Damien Lespiauca370452013-12-03 13:56:24 +00009746 if (INTEL_INFO(dev)->gen < 9 &&
9747 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009748 pipe_config->has_pch_encoder = true;
9749
9750 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9751 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9752 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9753
9754 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9755 }
9756}
9757
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009758static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009759 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009760{
9761 struct drm_device *dev = crtc->base.dev;
9762 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009763 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009764 uint32_t tmp;
9765
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009766 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009767 POWER_DOMAIN_PIPE(crtc->pipe)))
9768 return false;
9769
Daniel Vettere143a212013-07-04 12:01:15 +02009770 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009771 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9772
Daniel Vettereccb1402013-05-22 00:50:22 +02009773 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9774 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9775 enum pipe trans_edp_pipe;
9776 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9777 default:
9778 WARN(1, "unknown pipe linked to edp transcoder\n");
9779 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9780 case TRANS_DDI_EDP_INPUT_A_ON:
9781 trans_edp_pipe = PIPE_A;
9782 break;
9783 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9784 trans_edp_pipe = PIPE_B;
9785 break;
9786 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9787 trans_edp_pipe = PIPE_C;
9788 break;
9789 }
9790
9791 if (trans_edp_pipe == crtc->pipe)
9792 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9793 }
9794
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009795 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009796 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009797 return false;
9798
Daniel Vettereccb1402013-05-22 00:50:22 +02009799 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009800 if (!(tmp & PIPECONF_ENABLE))
9801 return false;
9802
Daniel Vetter26804af2014-06-25 22:01:55 +03009803 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009804
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009805 intel_get_pipe_timings(crtc, pipe_config);
9806
Chandra Kondurua1b22782015-04-07 15:28:45 -07009807 if (INTEL_INFO(dev)->gen >= 9) {
9808 skl_init_scalers(dev, crtc, pipe_config);
9809 }
9810
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009811 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009812
9813 if (INTEL_INFO(dev)->gen >= 9) {
9814 pipe_config->scaler_state.scaler_id = -1;
9815 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9816 }
9817
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009818 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009819 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009820 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009821 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009822 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009823 else
9824 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009825 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009826
Jesse Barnese59150d2014-01-07 13:30:45 -08009827 if (IS_HASWELL(dev))
9828 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9829 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009830
Clint Taylorebb69c92014-09-30 10:30:22 -07009831 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9832 pipe_config->pixel_multiplier =
9833 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9834 } else {
9835 pipe_config->pixel_multiplier = 1;
9836 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009837
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009838 return true;
9839}
9840
Chris Wilson560b85b2010-08-07 11:01:38 +01009841static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9842{
9843 struct drm_device *dev = crtc->dev;
9844 struct drm_i915_private *dev_priv = dev->dev_private;
9845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009846 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009847
Ville Syrjälädc41c152014-08-13 11:57:05 +03009848 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009849 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9850 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009851 unsigned int stride = roundup_pow_of_two(width) * 4;
9852
9853 switch (stride) {
9854 default:
9855 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9856 width, stride);
9857 stride = 256;
9858 /* fallthrough */
9859 case 256:
9860 case 512:
9861 case 1024:
9862 case 2048:
9863 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009864 }
9865
Ville Syrjälädc41c152014-08-13 11:57:05 +03009866 cntl |= CURSOR_ENABLE |
9867 CURSOR_GAMMA_ENABLE |
9868 CURSOR_FORMAT_ARGB |
9869 CURSOR_STRIDE(stride);
9870
9871 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009872 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009873
Ville Syrjälädc41c152014-08-13 11:57:05 +03009874 if (intel_crtc->cursor_cntl != 0 &&
9875 (intel_crtc->cursor_base != base ||
9876 intel_crtc->cursor_size != size ||
9877 intel_crtc->cursor_cntl != cntl)) {
9878 /* On these chipsets we can only modify the base/size/stride
9879 * whilst the cursor is disabled.
9880 */
9881 I915_WRITE(_CURACNTR, 0);
9882 POSTING_READ(_CURACNTR);
9883 intel_crtc->cursor_cntl = 0;
9884 }
9885
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009886 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009887 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009888 intel_crtc->cursor_base = base;
9889 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009890
9891 if (intel_crtc->cursor_size != size) {
9892 I915_WRITE(CURSIZE, size);
9893 intel_crtc->cursor_size = size;
9894 }
9895
Chris Wilson4b0e3332014-05-30 16:35:26 +03009896 if (intel_crtc->cursor_cntl != cntl) {
9897 I915_WRITE(_CURACNTR, cntl);
9898 POSTING_READ(_CURACNTR);
9899 intel_crtc->cursor_cntl = cntl;
9900 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009901}
9902
9903static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9904{
9905 struct drm_device *dev = crtc->dev;
9906 struct drm_i915_private *dev_priv = dev->dev_private;
9907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9908 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009909 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009910
Chris Wilson4b0e3332014-05-30 16:35:26 +03009911 cntl = 0;
9912 if (base) {
9913 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009914 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309915 case 64:
9916 cntl |= CURSOR_MODE_64_ARGB_AX;
9917 break;
9918 case 128:
9919 cntl |= CURSOR_MODE_128_ARGB_AX;
9920 break;
9921 case 256:
9922 cntl |= CURSOR_MODE_256_ARGB_AX;
9923 break;
9924 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009925 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309926 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009927 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009928 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009929
9930 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9931 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009932 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009933
Matt Roper8e7d6882015-01-21 16:35:41 -08009934 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009935 cntl |= CURSOR_ROTATE_180;
9936
Chris Wilson4b0e3332014-05-30 16:35:26 +03009937 if (intel_crtc->cursor_cntl != cntl) {
9938 I915_WRITE(CURCNTR(pipe), cntl);
9939 POSTING_READ(CURCNTR(pipe));
9940 intel_crtc->cursor_cntl = cntl;
9941 }
9942
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009943 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009944 I915_WRITE(CURBASE(pipe), base);
9945 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009946
9947 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009948}
9949
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009950/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009951static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9952 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009953{
9954 struct drm_device *dev = crtc->dev;
9955 struct drm_i915_private *dev_priv = dev->dev_private;
9956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9957 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009958 int x = crtc->cursor_x;
9959 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009960 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009961
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009962 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009963 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009965 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009966 base = 0;
9967
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009968 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009969 base = 0;
9970
9971 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009972 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009973 base = 0;
9974
9975 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9976 x = -x;
9977 }
9978 pos |= x << CURSOR_X_SHIFT;
9979
9980 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009981 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009982 base = 0;
9983
9984 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9985 y = -y;
9986 }
9987 pos |= y << CURSOR_Y_SHIFT;
9988
Chris Wilson4b0e3332014-05-30 16:35:26 +03009989 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009990 return;
9991
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009992 I915_WRITE(CURPOS(pipe), pos);
9993
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009994 /* ILK+ do this automagically */
9995 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009996 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009997 base += (intel_crtc->base.cursor->state->crtc_h *
9998 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009999 }
10000
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010001 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010002 i845_update_cursor(crtc, base);
10003 else
10004 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010005}
10006
Ville Syrjälädc41c152014-08-13 11:57:05 +030010007static bool cursor_size_ok(struct drm_device *dev,
10008 uint32_t width, uint32_t height)
10009{
10010 if (width == 0 || height == 0)
10011 return false;
10012
10013 /*
10014 * 845g/865g are special in that they are only limited by
10015 * the width of their cursors, the height is arbitrary up to
10016 * the precision of the register. Everything else requires
10017 * square cursors, limited to a few power-of-two sizes.
10018 */
10019 if (IS_845G(dev) || IS_I865G(dev)) {
10020 if ((width & 63) != 0)
10021 return false;
10022
10023 if (width > (IS_845G(dev) ? 64 : 512))
10024 return false;
10025
10026 if (height > 1023)
10027 return false;
10028 } else {
10029 switch (width | height) {
10030 case 256:
10031 case 128:
10032 if (IS_GEN2(dev))
10033 return false;
10034 case 64:
10035 break;
10036 default:
10037 return false;
10038 }
10039 }
10040
10041 return true;
10042}
10043
Jesse Barnes79e53942008-11-07 14:24:08 -080010044static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010045 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010046{
James Simmons72034252010-08-03 01:33:19 +010010047 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010049
James Simmons72034252010-08-03 01:33:19 +010010050 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010051 intel_crtc->lut_r[i] = red[i] >> 8;
10052 intel_crtc->lut_g[i] = green[i] >> 8;
10053 intel_crtc->lut_b[i] = blue[i] >> 8;
10054 }
10055
10056 intel_crtc_load_lut(crtc);
10057}
10058
Jesse Barnes79e53942008-11-07 14:24:08 -080010059/* VESA 640x480x72Hz mode to set on the pipe */
10060static struct drm_display_mode load_detect_mode = {
10061 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10062 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10063};
10064
Daniel Vettera8bb6812014-02-10 18:00:39 +010010065struct drm_framebuffer *
10066__intel_framebuffer_create(struct drm_device *dev,
10067 struct drm_mode_fb_cmd2 *mode_cmd,
10068 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010069{
10070 struct intel_framebuffer *intel_fb;
10071 int ret;
10072
10073 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10074 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010075 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010076 return ERR_PTR(-ENOMEM);
10077 }
10078
10079 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010080 if (ret)
10081 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010082
10083 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010084err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010085 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010086 kfree(intel_fb);
10087
10088 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010089}
10090
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010091static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010092intel_framebuffer_create(struct drm_device *dev,
10093 struct drm_mode_fb_cmd2 *mode_cmd,
10094 struct drm_i915_gem_object *obj)
10095{
10096 struct drm_framebuffer *fb;
10097 int ret;
10098
10099 ret = i915_mutex_lock_interruptible(dev);
10100 if (ret)
10101 return ERR_PTR(ret);
10102 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10103 mutex_unlock(&dev->struct_mutex);
10104
10105 return fb;
10106}
10107
Chris Wilsond2dff872011-04-19 08:36:26 +010010108static u32
10109intel_framebuffer_pitch_for_width(int width, int bpp)
10110{
10111 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10112 return ALIGN(pitch, 64);
10113}
10114
10115static u32
10116intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10117{
10118 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010119 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010120}
10121
10122static struct drm_framebuffer *
10123intel_framebuffer_create_for_mode(struct drm_device *dev,
10124 struct drm_display_mode *mode,
10125 int depth, int bpp)
10126{
10127 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010128 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010129
10130 obj = i915_gem_alloc_object(dev,
10131 intel_framebuffer_size_for_mode(mode, bpp));
10132 if (obj == NULL)
10133 return ERR_PTR(-ENOMEM);
10134
10135 mode_cmd.width = mode->hdisplay;
10136 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010137 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10138 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010139 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010140
10141 return intel_framebuffer_create(dev, &mode_cmd, obj);
10142}
10143
10144static struct drm_framebuffer *
10145mode_fits_in_fbdev(struct drm_device *dev,
10146 struct drm_display_mode *mode)
10147{
Daniel Vetter4520f532013-10-09 09:18:51 +020010148#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010149 struct drm_i915_private *dev_priv = dev->dev_private;
10150 struct drm_i915_gem_object *obj;
10151 struct drm_framebuffer *fb;
10152
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010153 if (!dev_priv->fbdev)
10154 return NULL;
10155
10156 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010157 return NULL;
10158
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010159 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010160 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010161
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010162 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010163 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10164 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010165 return NULL;
10166
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010167 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010168 return NULL;
10169
10170 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010171#else
10172 return NULL;
10173#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010174}
10175
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010176static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10177 struct drm_crtc *crtc,
10178 struct drm_display_mode *mode,
10179 struct drm_framebuffer *fb,
10180 int x, int y)
10181{
10182 struct drm_plane_state *plane_state;
10183 int hdisplay, vdisplay;
10184 int ret;
10185
10186 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10187 if (IS_ERR(plane_state))
10188 return PTR_ERR(plane_state);
10189
10190 if (mode)
10191 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10192 else
10193 hdisplay = vdisplay = 0;
10194
10195 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10196 if (ret)
10197 return ret;
10198 drm_atomic_set_fb_for_plane(plane_state, fb);
10199 plane_state->crtc_x = 0;
10200 plane_state->crtc_y = 0;
10201 plane_state->crtc_w = hdisplay;
10202 plane_state->crtc_h = vdisplay;
10203 plane_state->src_x = x << 16;
10204 plane_state->src_y = y << 16;
10205 plane_state->src_w = hdisplay << 16;
10206 plane_state->src_h = vdisplay << 16;
10207
10208 return 0;
10209}
10210
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010211bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010212 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010213 struct intel_load_detect_pipe *old,
10214 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010215{
10216 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010217 struct intel_encoder *intel_encoder =
10218 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010219 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010220 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010221 struct drm_crtc *crtc = NULL;
10222 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010223 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010224 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010225 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010226 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010227 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010228 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010229
Chris Wilsond2dff872011-04-19 08:36:26 +010010230 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010231 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010232 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010233
Rob Clark51fd3712013-11-19 12:10:12 -050010234retry:
10235 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10236 if (ret)
10237 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010238
Jesse Barnes79e53942008-11-07 14:24:08 -080010239 /*
10240 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010241 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010242 * - if the connector already has an assigned crtc, use it (but make
10243 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010244 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010245 * - try to find the first unused crtc that can drive this connector,
10246 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010247 */
10248
10249 /* See if we already have a CRTC for this connector */
10250 if (encoder->crtc) {
10251 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010252
Rob Clark51fd3712013-11-19 12:10:12 -050010253 ret = drm_modeset_lock(&crtc->mutex, ctx);
10254 if (ret)
10255 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010256 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10257 if (ret)
10258 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010259
Daniel Vetter24218aa2012-08-12 19:27:11 +020010260 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010261 old->load_detect_temp = false;
10262
10263 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010264 if (connector->dpms != DRM_MODE_DPMS_ON)
10265 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010266
Chris Wilson71731882011-04-19 23:10:58 +010010267 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010268 }
10269
10270 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010271 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010272 i++;
10273 if (!(encoder->possible_crtcs & (1 << i)))
10274 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010275 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010276 continue;
10277 /* This can occur when applying the pipe A quirk on resume. */
10278 if (to_intel_crtc(possible_crtc)->new_enabled)
10279 continue;
10280
10281 crtc = possible_crtc;
10282 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010283 }
10284
10285 /*
10286 * If we didn't find an unused CRTC, don't use any.
10287 */
10288 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010289 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010290 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010291 }
10292
Rob Clark51fd3712013-11-19 12:10:12 -050010293 ret = drm_modeset_lock(&crtc->mutex, ctx);
10294 if (ret)
10295 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010296 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10297 if (ret)
10298 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010299 intel_encoder->new_crtc = to_intel_crtc(crtc);
10300 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010301
10302 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010303 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010304 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010305 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010306 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010307
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010308 state = drm_atomic_state_alloc(dev);
10309 if (!state)
10310 return false;
10311
10312 state->acquire_ctx = ctx;
10313
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010314 connector_state = drm_atomic_get_connector_state(state, connector);
10315 if (IS_ERR(connector_state)) {
10316 ret = PTR_ERR(connector_state);
10317 goto fail;
10318 }
10319
10320 connector_state->crtc = crtc;
10321 connector_state->best_encoder = &intel_encoder->base;
10322
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010323 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10324 if (IS_ERR(crtc_state)) {
10325 ret = PTR_ERR(crtc_state);
10326 goto fail;
10327 }
10328
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010329 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010330
Chris Wilson64927112011-04-20 07:25:26 +010010331 if (!mode)
10332 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010333
Chris Wilsond2dff872011-04-19 08:36:26 +010010334 /* We need a framebuffer large enough to accommodate all accesses
10335 * that the plane may generate whilst we perform load detection.
10336 * We can not rely on the fbcon either being present (we get called
10337 * during its initialisation to detect all boot displays, or it may
10338 * not even exist) or that it is large enough to satisfy the
10339 * requested mode.
10340 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010341 fb = mode_fits_in_fbdev(dev, mode);
10342 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010343 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010344 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10345 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010346 } else
10347 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010348 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010349 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010350 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010351 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010352
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010353 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10354 if (ret)
10355 goto fail;
10356
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010357 drm_mode_copy(&crtc_state->base.mode, mode);
10358
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010359 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010360 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010361 if (old->release_fb)
10362 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010363 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010364 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010365 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010366
Jesse Barnes79e53942008-11-07 14:24:08 -080010367 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010368 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010369 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010370
10371 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010372 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010373fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010374 drm_atomic_state_free(state);
10375 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010376
Rob Clark51fd3712013-11-19 12:10:12 -050010377 if (ret == -EDEADLK) {
10378 drm_modeset_backoff(ctx);
10379 goto retry;
10380 }
10381
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010382 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010383}
10384
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010385void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010386 struct intel_load_detect_pipe *old,
10387 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010388{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010389 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010390 struct intel_encoder *intel_encoder =
10391 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010392 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010393 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010395 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010396 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010397 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010398 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010399
Chris Wilsond2dff872011-04-19 08:36:26 +010010400 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010401 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010402 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010403
Chris Wilson8261b192011-04-19 23:18:09 +010010404 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010405 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010406 if (!state)
10407 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010408
10409 state->acquire_ctx = ctx;
10410
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010411 connector_state = drm_atomic_get_connector_state(state, connector);
10412 if (IS_ERR(connector_state))
10413 goto fail;
10414
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010415 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10416 if (IS_ERR(crtc_state))
10417 goto fail;
10418
Daniel Vetterfc303102012-07-09 10:40:58 +020010419 to_intel_connector(connector)->new_encoder = NULL;
10420 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010421 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010422
10423 connector_state->best_encoder = NULL;
10424 connector_state->crtc = NULL;
10425
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010426 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010427
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010428 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10429 0, 0);
10430 if (ret)
10431 goto fail;
10432
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010433 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010434 if (ret)
10435 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010436
Daniel Vetter36206362012-12-10 20:42:17 +010010437 if (old->release_fb) {
10438 drm_framebuffer_unregister_private(old->release_fb);
10439 drm_framebuffer_unreference(old->release_fb);
10440 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010441
Chris Wilson0622a532011-04-21 09:32:11 +010010442 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010443 }
10444
Eric Anholtc751ce42010-03-25 11:48:48 -070010445 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010446 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10447 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010448
10449 return;
10450fail:
10451 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10452 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010453}
10454
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010455static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010456 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010457{
10458 struct drm_i915_private *dev_priv = dev->dev_private;
10459 u32 dpll = pipe_config->dpll_hw_state.dpll;
10460
10461 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010462 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010463 else if (HAS_PCH_SPLIT(dev))
10464 return 120000;
10465 else if (!IS_GEN2(dev))
10466 return 96000;
10467 else
10468 return 48000;
10469}
10470
Jesse Barnes79e53942008-11-07 14:24:08 -080010471/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010472static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010473 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010474{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010475 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010477 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010478 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 u32 fp;
10480 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010481 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010482 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010483
10484 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010485 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010486 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010487 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010488
10489 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010490 if (IS_PINEVIEW(dev)) {
10491 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10492 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010493 } else {
10494 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10495 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10496 }
10497
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010498 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010499 if (IS_PINEVIEW(dev))
10500 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10501 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010502 else
10503 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010504 DPLL_FPA01_P1_POST_DIV_SHIFT);
10505
10506 switch (dpll & DPLL_MODE_MASK) {
10507 case DPLLB_MODE_DAC_SERIAL:
10508 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10509 5 : 10;
10510 break;
10511 case DPLLB_MODE_LVDS:
10512 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10513 7 : 14;
10514 break;
10515 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010516 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010517 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010518 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010519 }
10520
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010521 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010522 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010523 else
Imre Deakdccbea32015-06-22 23:35:51 +030010524 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010525 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010526 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010527 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010528
10529 if (is_lvds) {
10530 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10531 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010532
10533 if (lvds & LVDS_CLKB_POWER_UP)
10534 clock.p2 = 7;
10535 else
10536 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010537 } else {
10538 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10539 clock.p1 = 2;
10540 else {
10541 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10542 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10543 }
10544 if (dpll & PLL_P2_DIVIDE_BY_4)
10545 clock.p2 = 4;
10546 else
10547 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010548 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010549
Imre Deakdccbea32015-06-22 23:35:51 +030010550 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010551 }
10552
Ville Syrjälä18442d02013-09-13 16:00:08 +030010553 /*
10554 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010555 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010556 * encoder's get_config() function.
10557 */
Imre Deakdccbea32015-06-22 23:35:51 +030010558 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010559}
10560
Ville Syrjälä6878da02013-09-13 15:59:11 +030010561int intel_dotclock_calculate(int link_freq,
10562 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010563{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010564 /*
10565 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010566 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010567 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010568 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010569 *
10570 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010571 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010572 */
10573
Ville Syrjälä6878da02013-09-13 15:59:11 +030010574 if (!m_n->link_n)
10575 return 0;
10576
10577 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10578}
10579
Ville Syrjälä18442d02013-09-13 16:00:08 +030010580static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010581 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010582{
10583 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010584
10585 /* read out port_clock from the DPLL */
10586 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010587
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010588 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010589 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010590 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010591 * agree once we know their relationship in the encoder's
10592 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010593 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010594 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010595 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10596 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010597}
10598
10599/** Returns the currently programmed mode of the given pipe. */
10600struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10601 struct drm_crtc *crtc)
10602{
Jesse Barnes548f2452011-02-17 10:40:53 -080010603 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010605 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010606 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010607 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010608 int htot = I915_READ(HTOTAL(cpu_transcoder));
10609 int hsync = I915_READ(HSYNC(cpu_transcoder));
10610 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10611 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010612 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010613
10614 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10615 if (!mode)
10616 return NULL;
10617
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010618 /*
10619 * Construct a pipe_config sufficient for getting the clock info
10620 * back out of crtc_clock_get.
10621 *
10622 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10623 * to use a real value here instead.
10624 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010625 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010626 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010627 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10628 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10629 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010630 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10631
Ville Syrjälä773ae032013-09-23 17:48:20 +030010632 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010633 mode->hdisplay = (htot & 0xffff) + 1;
10634 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10635 mode->hsync_start = (hsync & 0xffff) + 1;
10636 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10637 mode->vdisplay = (vtot & 0xffff) + 1;
10638 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10639 mode->vsync_start = (vsync & 0xffff) + 1;
10640 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10641
10642 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010643
10644 return mode;
10645}
10646
Chris Wilsonf047e392012-07-21 12:31:41 +010010647void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010648{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010649 struct drm_i915_private *dev_priv = dev->dev_private;
10650
Chris Wilsonf62a0072014-02-21 17:55:39 +000010651 if (dev_priv->mm.busy)
10652 return;
10653
Paulo Zanoni43694d62014-03-07 20:08:08 -030010654 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010655 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010656 if (INTEL_INFO(dev)->gen >= 6)
10657 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010658 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010659}
10660
10661void intel_mark_idle(struct drm_device *dev)
10662{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010663 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010664
Chris Wilsonf62a0072014-02-21 17:55:39 +000010665 if (!dev_priv->mm.busy)
10666 return;
10667
10668 dev_priv->mm.busy = false;
10669
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010670 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010671 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010672
Paulo Zanoni43694d62014-03-07 20:08:08 -030010673 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010674}
10675
Jesse Barnes79e53942008-11-07 14:24:08 -080010676static void intel_crtc_destroy(struct drm_crtc *crtc)
10677{
10678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010679 struct drm_device *dev = crtc->dev;
10680 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010681
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010682 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010683 work = intel_crtc->unpin_work;
10684 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010685 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010686
10687 if (work) {
10688 cancel_work_sync(&work->work);
10689 kfree(work);
10690 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010691
10692 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010693
Jesse Barnes79e53942008-11-07 14:24:08 -080010694 kfree(intel_crtc);
10695}
10696
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010697static void intel_unpin_work_fn(struct work_struct *__work)
10698{
10699 struct intel_unpin_work *work =
10700 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010701 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10702 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -030010703 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010704 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010705
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010706 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010707 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010708 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010709
Paulo Zanoni7733b492015-07-07 15:26:04 -030010710 intel_fbc_update(dev_priv);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010711
10712 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010713 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010714 mutex_unlock(&dev->struct_mutex);
10715
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010716 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010717 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010718
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010719 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10720 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010721
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010722 kfree(work);
10723}
10724
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010725static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010726 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010727{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10729 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010730 unsigned long flags;
10731
10732 /* Ignore early vblank irqs */
10733 if (intel_crtc == NULL)
10734 return;
10735
Daniel Vetterf3260382014-09-15 14:55:23 +020010736 /*
10737 * This is called both by irq handlers and the reset code (to complete
10738 * lost pageflips) so needs the full irqsave spinlocks.
10739 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010740 spin_lock_irqsave(&dev->event_lock, flags);
10741 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010742
10743 /* Ensure we don't miss a work->pending update ... */
10744 smp_rmb();
10745
10746 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010747 spin_unlock_irqrestore(&dev->event_lock, flags);
10748 return;
10749 }
10750
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010751 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010752
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010753 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010754}
10755
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010756void intel_finish_page_flip(struct drm_device *dev, int pipe)
10757{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010759 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10760
Mario Kleiner49b14a52010-12-09 07:00:07 +010010761 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010762}
10763
10764void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10765{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010766 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010767 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10768
Mario Kleiner49b14a52010-12-09 07:00:07 +010010769 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010770}
10771
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010772/* Is 'a' after or equal to 'b'? */
10773static bool g4x_flip_count_after_eq(u32 a, u32 b)
10774{
10775 return !((a - b) & 0x80000000);
10776}
10777
10778static bool page_flip_finished(struct intel_crtc *crtc)
10779{
10780 struct drm_device *dev = crtc->base.dev;
10781 struct drm_i915_private *dev_priv = dev->dev_private;
10782
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010783 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10784 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10785 return true;
10786
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010787 /*
10788 * The relevant registers doen't exist on pre-ctg.
10789 * As the flip done interrupt doesn't trigger for mmio
10790 * flips on gmch platforms, a flip count check isn't
10791 * really needed there. But since ctg has the registers,
10792 * include it in the check anyway.
10793 */
10794 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10795 return true;
10796
10797 /*
10798 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10799 * used the same base address. In that case the mmio flip might
10800 * have completed, but the CS hasn't even executed the flip yet.
10801 *
10802 * A flip count check isn't enough as the CS might have updated
10803 * the base address just after start of vblank, but before we
10804 * managed to process the interrupt. This means we'd complete the
10805 * CS flip too soon.
10806 *
10807 * Combining both checks should get us a good enough result. It may
10808 * still happen that the CS flip has been executed, but has not
10809 * yet actually completed. But in case the base address is the same
10810 * anyway, we don't really care.
10811 */
10812 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10813 crtc->unpin_work->gtt_offset &&
10814 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10815 crtc->unpin_work->flip_count);
10816}
10817
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010818void intel_prepare_page_flip(struct drm_device *dev, int plane)
10819{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010820 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010821 struct intel_crtc *intel_crtc =
10822 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10823 unsigned long flags;
10824
Daniel Vetterf3260382014-09-15 14:55:23 +020010825
10826 /*
10827 * This is called both by irq handlers and the reset code (to complete
10828 * lost pageflips) so needs the full irqsave spinlocks.
10829 *
10830 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010831 * generate a page-flip completion irq, i.e. every modeset
10832 * is also accompanied by a spurious intel_prepare_page_flip().
10833 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010834 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010835 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010836 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010837 spin_unlock_irqrestore(&dev->event_lock, flags);
10838}
10839
Robin Schroereba905b2014-05-18 02:24:50 +020010840static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010841{
10842 /* Ensure that the work item is consistent when activating it ... */
10843 smp_wmb();
10844 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10845 /* and that it is marked active as soon as the irq could fire. */
10846 smp_wmb();
10847}
10848
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010849static int intel_gen2_queue_flip(struct drm_device *dev,
10850 struct drm_crtc *crtc,
10851 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010852 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010853 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010854 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855{
John Harrison6258fbe2015-05-29 17:43:48 +010010856 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010858 u32 flip_mask;
10859 int ret;
10860
John Harrison5fb9de12015-05-29 17:44:07 +010010861 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010862 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010863 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010864
10865 /* Can't queue multiple flips, so wait for the previous
10866 * one to finish before executing the next.
10867 */
10868 if (intel_crtc->plane)
10869 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10870 else
10871 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010872 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10873 intel_ring_emit(ring, MI_NOOP);
10874 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10875 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10876 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010877 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010878 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010879
10880 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010881 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010882}
10883
10884static int intel_gen3_queue_flip(struct drm_device *dev,
10885 struct drm_crtc *crtc,
10886 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010887 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010888 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010889 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010890{
John Harrison6258fbe2015-05-29 17:43:48 +010010891 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010893 u32 flip_mask;
10894 int ret;
10895
John Harrison5fb9de12015-05-29 17:44:07 +010010896 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010897 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010898 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010899
10900 if (intel_crtc->plane)
10901 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10902 else
10903 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010904 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10905 intel_ring_emit(ring, MI_NOOP);
10906 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10907 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10908 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010909 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010910 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010911
Chris Wilsone7d841c2012-12-03 11:36:30 +000010912 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010913 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010914}
10915
10916static int intel_gen4_queue_flip(struct drm_device *dev,
10917 struct drm_crtc *crtc,
10918 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010919 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010920 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010921 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010922{
John Harrison6258fbe2015-05-29 17:43:48 +010010923 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010924 struct drm_i915_private *dev_priv = dev->dev_private;
10925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10926 uint32_t pf, pipesrc;
10927 int ret;
10928
John Harrison5fb9de12015-05-29 17:44:07 +010010929 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010930 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010931 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010932
10933 /* i965+ uses the linear or tiled offsets from the
10934 * Display Registers (which do not change across a page-flip)
10935 * so we need only reprogram the base address.
10936 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010937 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10938 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10939 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010940 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010941 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010942
10943 /* XXX Enabling the panel-fitter across page-flip is so far
10944 * untested on non-native modes, so ignore it for now.
10945 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10946 */
10947 pf = 0;
10948 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010949 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010950
10951 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010952 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010953}
10954
10955static int intel_gen6_queue_flip(struct drm_device *dev,
10956 struct drm_crtc *crtc,
10957 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010958 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010959 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010960 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961{
John Harrison6258fbe2015-05-29 17:43:48 +010010962 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010963 struct drm_i915_private *dev_priv = dev->dev_private;
10964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10965 uint32_t pf, pipesrc;
10966 int ret;
10967
John Harrison5fb9de12015-05-29 17:44:07 +010010968 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010969 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010970 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010971
Daniel Vetter6d90c952012-04-26 23:28:05 +020010972 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10973 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10974 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010975 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010976
Chris Wilson99d9acd2012-04-17 20:37:00 +010010977 /* Contrary to the suggestions in the documentation,
10978 * "Enable Panel Fitter" does not seem to be required when page
10979 * flipping with a non-native mode, and worse causes a normal
10980 * modeset to fail.
10981 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10982 */
10983 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010984 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010985 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010986
10987 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010988 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010989}
10990
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010991static int intel_gen7_queue_flip(struct drm_device *dev,
10992 struct drm_crtc *crtc,
10993 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010994 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010995 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010996 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010997{
John Harrison6258fbe2015-05-29 17:43:48 +010010998 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011000 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011001 int len, ret;
11002
Robin Schroereba905b2014-05-18 02:24:50 +020011003 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011004 case PLANE_A:
11005 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11006 break;
11007 case PLANE_B:
11008 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11009 break;
11010 case PLANE_C:
11011 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11012 break;
11013 default:
11014 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011015 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011016 }
11017
Chris Wilsonffe74d72013-08-26 20:58:12 +010011018 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011019 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011020 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011021 /*
11022 * On Gen 8, SRM is now taking an extra dword to accommodate
11023 * 48bits addresses, and we need a NOOP for the batch size to
11024 * stay even.
11025 */
11026 if (IS_GEN8(dev))
11027 len += 2;
11028 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011029
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011030 /*
11031 * BSpec MI_DISPLAY_FLIP for IVB:
11032 * "The full packet must be contained within the same cache line."
11033 *
11034 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11035 * cacheline, if we ever start emitting more commands before
11036 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11037 * then do the cacheline alignment, and finally emit the
11038 * MI_DISPLAY_FLIP.
11039 */
John Harrisonbba09b12015-05-29 17:44:06 +010011040 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011041 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011042 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011043
John Harrison5fb9de12015-05-29 17:44:07 +010011044 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011045 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011046 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011047
Chris Wilsonffe74d72013-08-26 20:58:12 +010011048 /* Unmask the flip-done completion message. Note that the bspec says that
11049 * we should do this for both the BCS and RCS, and that we must not unmask
11050 * more than one flip event at any time (or ensure that one flip message
11051 * can be sent by waiting for flip-done prior to queueing new flips).
11052 * Experimentation says that BCS works despite DERRMR masking all
11053 * flip-done completion events and that unmasking all planes at once
11054 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11055 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11056 */
11057 if (ring->id == RCS) {
11058 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11059 intel_ring_emit(ring, DERRMR);
11060 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11061 DERRMR_PIPEB_PRI_FLIP_DONE |
11062 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011063 if (IS_GEN8(dev))
11064 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11065 MI_SRM_LRM_GLOBAL_GTT);
11066 else
11067 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11068 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011069 intel_ring_emit(ring, DERRMR);
11070 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011071 if (IS_GEN8(dev)) {
11072 intel_ring_emit(ring, 0);
11073 intel_ring_emit(ring, MI_NOOP);
11074 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011075 }
11076
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011077 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011078 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011079 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011080 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011081
11082 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011083 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011084}
11085
Sourab Gupta84c33a62014-06-02 16:47:17 +053011086static bool use_mmio_flip(struct intel_engine_cs *ring,
11087 struct drm_i915_gem_object *obj)
11088{
11089 /*
11090 * This is not being used for older platforms, because
11091 * non-availability of flip done interrupt forces us to use
11092 * CS flips. Older platforms derive flip done using some clever
11093 * tricks involving the flip_pending status bits and vblank irqs.
11094 * So using MMIO flips there would disrupt this mechanism.
11095 */
11096
Chris Wilson8e09bf82014-07-08 10:40:30 +010011097 if (ring == NULL)
11098 return true;
11099
Sourab Gupta84c33a62014-06-02 16:47:17 +053011100 if (INTEL_INFO(ring->dev)->gen < 5)
11101 return false;
11102
11103 if (i915.use_mmio_flip < 0)
11104 return false;
11105 else if (i915.use_mmio_flip > 0)
11106 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011107 else if (i915.enable_execlists)
11108 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011109 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011110 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011111}
11112
Damien Lespiauff944562014-11-20 14:58:16 +000011113static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11114{
11115 struct drm_device *dev = intel_crtc->base.dev;
11116 struct drm_i915_private *dev_priv = dev->dev_private;
11117 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011118 const enum pipe pipe = intel_crtc->pipe;
11119 u32 ctl, stride;
11120
11121 ctl = I915_READ(PLANE_CTL(pipe, 0));
11122 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011123 switch (fb->modifier[0]) {
11124 case DRM_FORMAT_MOD_NONE:
11125 break;
11126 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011127 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011128 break;
11129 case I915_FORMAT_MOD_Y_TILED:
11130 ctl |= PLANE_CTL_TILED_Y;
11131 break;
11132 case I915_FORMAT_MOD_Yf_TILED:
11133 ctl |= PLANE_CTL_TILED_YF;
11134 break;
11135 default:
11136 MISSING_CASE(fb->modifier[0]);
11137 }
Damien Lespiauff944562014-11-20 14:58:16 +000011138
11139 /*
11140 * The stride is either expressed as a multiple of 64 bytes chunks for
11141 * linear buffers or in number of tiles for tiled buffers.
11142 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011143 stride = fb->pitches[0] /
11144 intel_fb_stride_alignment(dev, fb->modifier[0],
11145 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011146
11147 /*
11148 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11149 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11150 */
11151 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11152 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11153
11154 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11155 POSTING_READ(PLANE_SURF(pipe, 0));
11156}
11157
11158static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011159{
11160 struct drm_device *dev = intel_crtc->base.dev;
11161 struct drm_i915_private *dev_priv = dev->dev_private;
11162 struct intel_framebuffer *intel_fb =
11163 to_intel_framebuffer(intel_crtc->base.primary->fb);
11164 struct drm_i915_gem_object *obj = intel_fb->obj;
11165 u32 dspcntr;
11166 u32 reg;
11167
Sourab Gupta84c33a62014-06-02 16:47:17 +053011168 reg = DSPCNTR(intel_crtc->plane);
11169 dspcntr = I915_READ(reg);
11170
Damien Lespiauc5d97472014-10-25 00:11:11 +010011171 if (obj->tiling_mode != I915_TILING_NONE)
11172 dspcntr |= DISPPLANE_TILED;
11173 else
11174 dspcntr &= ~DISPPLANE_TILED;
11175
Sourab Gupta84c33a62014-06-02 16:47:17 +053011176 I915_WRITE(reg, dspcntr);
11177
11178 I915_WRITE(DSPSURF(intel_crtc->plane),
11179 intel_crtc->unpin_work->gtt_offset);
11180 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011181
Damien Lespiauff944562014-11-20 14:58:16 +000011182}
11183
11184/*
11185 * XXX: This is the temporary way to update the plane registers until we get
11186 * around to using the usual plane update functions for MMIO flips
11187 */
11188static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11189{
11190 struct drm_device *dev = intel_crtc->base.dev;
11191 bool atomic_update;
11192 u32 start_vbl_count;
11193
11194 intel_mark_page_flip_active(intel_crtc);
11195
11196 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11197
11198 if (INTEL_INFO(dev)->gen >= 9)
11199 skl_do_mmio_flip(intel_crtc);
11200 else
11201 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11202 ilk_do_mmio_flip(intel_crtc);
11203
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011204 if (atomic_update)
11205 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011206}
11207
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011208static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011209{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011210 struct intel_mmio_flip *mmio_flip =
11211 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011212
Daniel Vettereed29a52015-05-21 14:21:25 +020011213 if (mmio_flip->req)
11214 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011215 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011216 false, NULL,
11217 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011218
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011219 intel_do_mmio_flip(mmio_flip->crtc);
11220
Daniel Vettereed29a52015-05-21 14:21:25 +020011221 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011222 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011223}
11224
11225static int intel_queue_mmio_flip(struct drm_device *dev,
11226 struct drm_crtc *crtc,
11227 struct drm_framebuffer *fb,
11228 struct drm_i915_gem_object *obj,
11229 struct intel_engine_cs *ring,
11230 uint32_t flags)
11231{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011232 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011233
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011234 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11235 if (mmio_flip == NULL)
11236 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011237
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011238 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011239 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011240 mmio_flip->crtc = to_intel_crtc(crtc);
11241
11242 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11243 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011244
Sourab Gupta84c33a62014-06-02 16:47:17 +053011245 return 0;
11246}
11247
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011248static int intel_default_queue_flip(struct drm_device *dev,
11249 struct drm_crtc *crtc,
11250 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011251 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011252 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011253 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011254{
11255 return -ENODEV;
11256}
11257
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011258static bool __intel_pageflip_stall_check(struct drm_device *dev,
11259 struct drm_crtc *crtc)
11260{
11261 struct drm_i915_private *dev_priv = dev->dev_private;
11262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11263 struct intel_unpin_work *work = intel_crtc->unpin_work;
11264 u32 addr;
11265
11266 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11267 return true;
11268
11269 if (!work->enable_stall_check)
11270 return false;
11271
11272 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011273 if (work->flip_queued_req &&
11274 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011275 return false;
11276
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011277 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011278 }
11279
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011280 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011281 return false;
11282
11283 /* Potential stall - if we see that the flip has happened,
11284 * assume a missed interrupt. */
11285 if (INTEL_INFO(dev)->gen >= 4)
11286 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11287 else
11288 addr = I915_READ(DSPADDR(intel_crtc->plane));
11289
11290 /* There is a potential issue here with a false positive after a flip
11291 * to the same address. We could address this by checking for a
11292 * non-incrementing frame counter.
11293 */
11294 return addr == work->gtt_offset;
11295}
11296
11297void intel_check_page_flip(struct drm_device *dev, int pipe)
11298{
11299 struct drm_i915_private *dev_priv = dev->dev_private;
11300 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011302 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011303
Dave Gordon6c51d462015-03-06 15:34:26 +000011304 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011305
11306 if (crtc == NULL)
11307 return;
11308
Daniel Vetterf3260382014-09-15 14:55:23 +020011309 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011310 work = intel_crtc->unpin_work;
11311 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011312 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011313 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011314 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011315 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011316 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011317 if (work != NULL &&
11318 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11319 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011320 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011321}
11322
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011323static int intel_crtc_page_flip(struct drm_crtc *crtc,
11324 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011325 struct drm_pending_vblank_event *event,
11326 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011327{
11328 struct drm_device *dev = crtc->dev;
11329 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011330 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011331 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011333 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011334 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011335 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011336 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011337 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011338 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011339 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011340
Matt Roper2ff8fde2014-07-08 07:50:07 -070011341 /*
11342 * drm_mode_page_flip_ioctl() should already catch this, but double
11343 * check to be safe. In the future we may enable pageflipping from
11344 * a disabled primary plane.
11345 */
11346 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11347 return -EBUSY;
11348
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011349 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011350 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011351 return -EINVAL;
11352
11353 /*
11354 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11355 * Note that pitch changes could also affect these register.
11356 */
11357 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011358 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11359 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011360 return -EINVAL;
11361
Chris Wilsonf900db42014-02-20 09:26:13 +000011362 if (i915_terminally_wedged(&dev_priv->gpu_error))
11363 goto out_hang;
11364
Daniel Vetterb14c5672013-09-19 12:18:32 +020011365 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011366 if (work == NULL)
11367 return -ENOMEM;
11368
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011369 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011370 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011371 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011372 INIT_WORK(&work->work, intel_unpin_work_fn);
11373
Daniel Vetter87b6b102014-05-15 15:33:46 +020011374 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011375 if (ret)
11376 goto free_work;
11377
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011378 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011379 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011380 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011381 /* Before declaring the flip queue wedged, check if
11382 * the hardware completed the operation behind our backs.
11383 */
11384 if (__intel_pageflip_stall_check(dev, crtc)) {
11385 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11386 page_flip_completed(intel_crtc);
11387 } else {
11388 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011389 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011390
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011391 drm_crtc_vblank_put(crtc);
11392 kfree(work);
11393 return -EBUSY;
11394 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011395 }
11396 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011397 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011398
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011399 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11400 flush_workqueue(dev_priv->wq);
11401
Jesse Barnes75dfca82010-02-10 15:09:44 -080011402 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011403 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011404 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011405
Matt Roperf4510a22014-04-01 15:22:40 -070011406 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011407 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011408
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011409 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011410
Chris Wilson89ed88b2015-02-16 14:31:49 +000011411 ret = i915_mutex_lock_interruptible(dev);
11412 if (ret)
11413 goto cleanup;
11414
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011415 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011416 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011417
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011418 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011419 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011420
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011421 if (IS_VALLEYVIEW(dev)) {
11422 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011423 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011424 /* vlv: DISPLAY_FLIP fails to change tiling */
11425 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011426 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011427 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011428 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011429 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011430 if (ring == NULL || ring->id != RCS)
11431 ring = &dev_priv->ring[BCS];
11432 } else {
11433 ring = &dev_priv->ring[RCS];
11434 }
11435
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011436 mmio_flip = use_mmio_flip(ring, obj);
11437
11438 /* When using CS flips, we want to emit semaphores between rings.
11439 * However, when using mmio flips we will create a task to do the
11440 * synchronisation, so all we want here is to pin the framebuffer
11441 * into the display plane and skip any waits.
11442 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011443 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011444 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011445 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011446 if (ret)
11447 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011448
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011449 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11450 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011451
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011452 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011453 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11454 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011455 if (ret)
11456 goto cleanup_unpin;
11457
John Harrisonf06cc1b2014-11-24 18:49:37 +000011458 i915_gem_request_assign(&work->flip_queued_req,
11459 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011460 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011461 if (!request) {
11462 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11463 if (ret)
11464 goto cleanup_unpin;
11465 }
11466
11467 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011468 page_flip_flags);
11469 if (ret)
11470 goto cleanup_unpin;
11471
John Harrison6258fbe2015-05-29 17:43:48 +010011472 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011473 }
11474
John Harrison91af1272015-06-18 13:14:56 +010011475 if (request)
John Harrison75289872015-05-29 17:43:49 +010011476 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011477
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011478 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011479 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011480
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011481 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011482 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011483 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011484
Paulo Zanoni7733b492015-07-07 15:26:04 -030011485 intel_fbc_disable(dev_priv);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011486 intel_frontbuffer_flip_prepare(dev,
11487 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011488
Jesse Barnese5510fa2010-07-01 16:48:37 -070011489 trace_i915_flip_request(intel_crtc->plane, obj);
11490
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011491 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011492
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011493cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011494 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011495cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011496 if (request)
11497 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011498 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011499 mutex_unlock(&dev->struct_mutex);
11500cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011501 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011502 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011503
Chris Wilson89ed88b2015-02-16 14:31:49 +000011504 drm_gem_object_unreference_unlocked(&obj->base);
11505 drm_framebuffer_unreference(work->old_fb);
11506
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011507 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011508 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011509 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011510
Daniel Vetter87b6b102014-05-15 15:33:46 +020011511 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011512free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011513 kfree(work);
11514
Chris Wilsonf900db42014-02-20 09:26:13 +000011515 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011516 struct drm_atomic_state *state;
11517 struct drm_plane_state *plane_state;
11518
Chris Wilsonf900db42014-02-20 09:26:13 +000011519out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011520 state = drm_atomic_state_alloc(dev);
11521 if (!state)
11522 return -ENOMEM;
11523 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11524
11525retry:
11526 plane_state = drm_atomic_get_plane_state(state, primary);
11527 ret = PTR_ERR_OR_ZERO(plane_state);
11528 if (!ret) {
11529 drm_atomic_set_fb_for_plane(plane_state, fb);
11530
11531 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11532 if (!ret)
11533 ret = drm_atomic_commit(state);
11534 }
11535
11536 if (ret == -EDEADLK) {
11537 drm_modeset_backoff(state->acquire_ctx);
11538 drm_atomic_state_clear(state);
11539 goto retry;
11540 }
11541
11542 if (ret)
11543 drm_atomic_state_free(state);
11544
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011545 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011546 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011547 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011548 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011549 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011550 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011551 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011552}
11553
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011554
11555/**
11556 * intel_wm_need_update - Check whether watermarks need updating
11557 * @plane: drm plane
11558 * @state: new plane state
11559 *
11560 * Check current plane state versus the new one to determine whether
11561 * watermarks need to be recalculated.
11562 *
11563 * Returns true or false.
11564 */
11565static bool intel_wm_need_update(struct drm_plane *plane,
11566 struct drm_plane_state *state)
11567{
11568 /* Update watermarks on tiling changes. */
11569 if (!plane->state->fb || !state->fb ||
11570 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11571 plane->state->rotation != state->rotation)
11572 return true;
11573
11574 if (plane->state->crtc_w != state->crtc_w)
11575 return true;
11576
11577 return false;
11578}
11579
11580int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11581 struct drm_plane_state *plane_state)
11582{
11583 struct drm_crtc *crtc = crtc_state->crtc;
11584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11585 struct drm_plane *plane = plane_state->plane;
11586 struct drm_device *dev = crtc->dev;
11587 struct drm_i915_private *dev_priv = dev->dev_private;
11588 struct intel_plane_state *old_plane_state =
11589 to_intel_plane_state(plane->state);
11590 int idx = intel_crtc->base.base.id, ret;
11591 int i = drm_plane_index(plane);
11592 bool mode_changed = needs_modeset(crtc_state);
11593 bool was_crtc_enabled = crtc->state->active;
11594 bool is_crtc_enabled = crtc_state->active;
11595
11596 bool turn_off, turn_on, visible, was_visible;
11597 struct drm_framebuffer *fb = plane_state->fb;
11598
11599 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11600 plane->type != DRM_PLANE_TYPE_CURSOR) {
11601 ret = skl_update_scaler_plane(
11602 to_intel_crtc_state(crtc_state),
11603 to_intel_plane_state(plane_state));
11604 if (ret)
11605 return ret;
11606 }
11607
11608 /*
11609 * Disabling a plane is always okay; we just need to update
11610 * fb tracking in a special way since cleanup_fb() won't
11611 * get called by the plane helpers.
11612 */
11613 if (old_plane_state->base.fb && !fb)
11614 intel_crtc->atomic.disabled_planes |= 1 << i;
11615
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011616 was_visible = old_plane_state->visible;
11617 visible = to_intel_plane_state(plane_state)->visible;
11618
11619 if (!was_crtc_enabled && WARN_ON(was_visible))
11620 was_visible = false;
11621
11622 if (!is_crtc_enabled && WARN_ON(visible))
11623 visible = false;
11624
11625 if (!was_visible && !visible)
11626 return 0;
11627
11628 turn_off = was_visible && (!visible || mode_changed);
11629 turn_on = visible && (!was_visible || mode_changed);
11630
11631 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11632 plane->base.id, fb ? fb->base.id : -1);
11633
11634 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11635 plane->base.id, was_visible, visible,
11636 turn_off, turn_on, mode_changed);
11637
Ville Syrjälä852eb002015-06-24 22:00:07 +030011638 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011639 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011640 /* must disable cxsr around plane enable/disable */
11641 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11642 intel_crtc->atomic.disable_cxsr = true;
11643 /* to potentially re-enable cxsr */
11644 intel_crtc->atomic.wait_vblank = true;
11645 intel_crtc->atomic.update_wm_post = true;
11646 }
11647 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011648 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011649 /* must disable cxsr around plane enable/disable */
11650 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11651 if (is_crtc_enabled)
11652 intel_crtc->atomic.wait_vblank = true;
11653 intel_crtc->atomic.disable_cxsr = true;
11654 }
11655 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011656 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011657 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011658
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011659 if (visible)
11660 intel_crtc->atomic.fb_bits |=
11661 to_intel_plane(plane)->frontbuffer_bit;
11662
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011663 switch (plane->type) {
11664 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011665 intel_crtc->atomic.wait_for_flips = true;
11666 intel_crtc->atomic.pre_disable_primary = turn_off;
11667 intel_crtc->atomic.post_enable_primary = turn_on;
11668
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011669 if (turn_off) {
11670 /*
11671 * FIXME: Actually if we will still have any other
11672 * plane enabled on the pipe we could let IPS enabled
11673 * still, but for now lets consider that when we make
11674 * primary invisible by setting DSPCNTR to 0 on
11675 * update_primary_plane function IPS needs to be
11676 * disable.
11677 */
11678 intel_crtc->atomic.disable_ips = true;
11679
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011680 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011681 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011682
11683 /*
11684 * FBC does not work on some platforms for rotated
11685 * planes, so disable it when rotation is not 0 and
11686 * update it when rotation is set back to 0.
11687 *
11688 * FIXME: This is redundant with the fbc update done in
11689 * the primary plane enable function except that that
11690 * one is done too late. We eventually need to unify
11691 * this.
11692 */
11693
11694 if (visible &&
11695 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11696 dev_priv->fbc.crtc == intel_crtc &&
11697 plane_state->rotation != BIT(DRM_ROTATE_0))
11698 intel_crtc->atomic.disable_fbc = true;
11699
11700 /*
11701 * BDW signals flip done immediately if the plane
11702 * is disabled, even if the plane enable is already
11703 * armed to occur at the next vblank :(
11704 */
11705 if (turn_on && IS_BROADWELL(dev))
11706 intel_crtc->atomic.wait_vblank = true;
11707
11708 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11709 break;
11710 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011711 break;
11712 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011713 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011714 intel_crtc->atomic.wait_vblank = true;
11715 intel_crtc->atomic.update_sprite_watermarks |=
11716 1 << i;
11717 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011718 }
11719 return 0;
11720}
11721
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011722static bool encoders_cloneable(const struct intel_encoder *a,
11723 const struct intel_encoder *b)
11724{
11725 /* masks could be asymmetric, so check both ways */
11726 return a == b || (a->cloneable & (1 << b->type) &&
11727 b->cloneable & (1 << a->type));
11728}
11729
11730static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11731 struct intel_crtc *crtc,
11732 struct intel_encoder *encoder)
11733{
11734 struct intel_encoder *source_encoder;
11735 struct drm_connector *connector;
11736 struct drm_connector_state *connector_state;
11737 int i;
11738
11739 for_each_connector_in_state(state, connector, connector_state, i) {
11740 if (connector_state->crtc != &crtc->base)
11741 continue;
11742
11743 source_encoder =
11744 to_intel_encoder(connector_state->best_encoder);
11745 if (!encoders_cloneable(encoder, source_encoder))
11746 return false;
11747 }
11748
11749 return true;
11750}
11751
11752static bool check_encoder_cloning(struct drm_atomic_state *state,
11753 struct intel_crtc *crtc)
11754{
11755 struct intel_encoder *encoder;
11756 struct drm_connector *connector;
11757 struct drm_connector_state *connector_state;
11758 int i;
11759
11760 for_each_connector_in_state(state, connector, connector_state, i) {
11761 if (connector_state->crtc != &crtc->base)
11762 continue;
11763
11764 encoder = to_intel_encoder(connector_state->best_encoder);
11765 if (!check_single_encoder_cloning(state, crtc, encoder))
11766 return false;
11767 }
11768
11769 return true;
11770}
11771
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011772static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11773 struct drm_crtc_state *crtc_state)
11774{
11775 struct intel_crtc_state *pipe_config =
11776 to_intel_crtc_state(crtc_state);
11777 struct drm_plane *p;
11778 unsigned visible_mask = 0;
11779
11780 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11781 struct drm_plane_state *plane_state =
11782 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11783
11784 if (WARN_ON(!plane_state))
11785 continue;
11786
11787 if (!plane_state->fb)
11788 crtc_state->plane_mask &=
11789 ~(1 << drm_plane_index(p));
11790 else if (to_intel_plane_state(plane_state)->visible)
11791 visible_mask |= 1 << drm_plane_index(p);
11792 }
11793
11794 if (!visible_mask)
11795 return;
11796
11797 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11798}
11799
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011800static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11801 struct drm_crtc_state *crtc_state)
11802{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011803 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011804 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011806 struct intel_crtc_state *pipe_config =
11807 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011808 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011809 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011810 bool mode_changed = needs_modeset(crtc_state);
11811
11812 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11813 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11814 return -EINVAL;
11815 }
11816
11817 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11818 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11819 idx, crtc->state->active, intel_crtc->active);
11820
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011821 /* plane mask is fixed up after all initial planes are calculated */
11822 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11823 intel_crtc_check_initial_planes(crtc, crtc_state);
11824
Ville Syrjälä852eb002015-06-24 22:00:07 +030011825 if (mode_changed && !crtc_state->active)
11826 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011827
Maarten Lankhorstad421372015-06-15 12:33:42 +020011828 if (mode_changed && crtc_state->enable &&
11829 dev_priv->display.crtc_compute_clock &&
11830 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11831 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11832 pipe_config);
11833 if (ret)
11834 return ret;
11835 }
11836
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011837 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011838}
11839
Jani Nikula65b38e02015-04-13 11:26:56 +030011840static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011841 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11842 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011843 .atomic_begin = intel_begin_crtc_commit,
11844 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011845 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011846};
11847
Daniel Vetter9a935852012-07-05 22:34:27 +020011848/**
11849 * intel_modeset_update_staged_output_state
11850 *
11851 * Updates the staged output configuration state, e.g. after we've read out the
11852 * current hw state.
11853 */
11854static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11855{
Ville Syrjälä76688512014-01-10 11:28:06 +020011856 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011857 struct intel_encoder *encoder;
11858 struct intel_connector *connector;
11859
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011860 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011861 connector->new_encoder =
11862 to_intel_encoder(connector->base.encoder);
11863 }
11864
Damien Lespiaub2784e12014-08-05 11:29:37 +010011865 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011866 encoder->new_crtc =
11867 to_intel_crtc(encoder->base.crtc);
11868 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011869
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011870 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011871 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011872 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011873}
11874
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011875/* Transitional helper to copy current connector/encoder state to
11876 * connector->state. This is needed so that code that is partially
11877 * converted to atomic does the right thing.
11878 */
11879static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11880{
11881 struct intel_connector *connector;
11882
11883 for_each_intel_connector(dev, connector) {
11884 if (connector->base.encoder) {
11885 connector->base.state->best_encoder =
11886 connector->base.encoder;
11887 connector->base.state->crtc =
11888 connector->base.encoder->crtc;
11889 } else {
11890 connector->base.state->best_encoder = NULL;
11891 connector->base.state->crtc = NULL;
11892 }
11893 }
11894}
11895
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011896static void
Robin Schroereba905b2014-05-18 02:24:50 +020011897connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011898 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011899{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011900 int bpp = pipe_config->pipe_bpp;
11901
11902 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11903 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011904 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011905
11906 /* Don't use an invalid EDID bpc value */
11907 if (connector->base.display_info.bpc &&
11908 connector->base.display_info.bpc * 3 < bpp) {
11909 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11910 bpp, connector->base.display_info.bpc*3);
11911 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11912 }
11913
11914 /* Clamp bpp to 8 on screens without EDID 1.4 */
11915 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11916 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11917 bpp);
11918 pipe_config->pipe_bpp = 24;
11919 }
11920}
11921
11922static int
11923compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011924 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011925{
11926 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011927 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011928 struct drm_connector *connector;
11929 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011930 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011931
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011932 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011933 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011934 else if (INTEL_INFO(dev)->gen >= 5)
11935 bpp = 12*3;
11936 else
11937 bpp = 8*3;
11938
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011939
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011940 pipe_config->pipe_bpp = bpp;
11941
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011942 state = pipe_config->base.state;
11943
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011944 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011945 for_each_connector_in_state(state, connector, connector_state, i) {
11946 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011947 continue;
11948
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011949 connected_sink_compute_bpp(to_intel_connector(connector),
11950 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011951 }
11952
11953 return bpp;
11954}
11955
Daniel Vetter644db712013-09-19 14:53:58 +020011956static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11957{
11958 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11959 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011960 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011961 mode->crtc_hdisplay, mode->crtc_hsync_start,
11962 mode->crtc_hsync_end, mode->crtc_htotal,
11963 mode->crtc_vdisplay, mode->crtc_vsync_start,
11964 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11965}
11966
Daniel Vetterc0b03412013-05-28 12:05:54 +020011967static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011968 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011969 const char *context)
11970{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011971 struct drm_device *dev = crtc->base.dev;
11972 struct drm_plane *plane;
11973 struct intel_plane *intel_plane;
11974 struct intel_plane_state *state;
11975 struct drm_framebuffer *fb;
11976
11977 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11978 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011979
11980 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11981 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11982 pipe_config->pipe_bpp, pipe_config->dither);
11983 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11984 pipe_config->has_pch_encoder,
11985 pipe_config->fdi_lanes,
11986 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11987 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11988 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011989 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11990 pipe_config->has_dp_encoder,
11991 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11992 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11993 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011994
11995 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11996 pipe_config->has_dp_encoder,
11997 pipe_config->dp_m2_n2.gmch_m,
11998 pipe_config->dp_m2_n2.gmch_n,
11999 pipe_config->dp_m2_n2.link_m,
12000 pipe_config->dp_m2_n2.link_n,
12001 pipe_config->dp_m2_n2.tu);
12002
Daniel Vetter55072d12014-11-20 16:10:28 +010012003 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12004 pipe_config->has_audio,
12005 pipe_config->has_infoframe);
12006
Daniel Vetterc0b03412013-05-28 12:05:54 +020012007 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012008 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012009 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012010 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12011 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012012 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012013 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12014 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012015 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12016 crtc->num_scalers,
12017 pipe_config->scaler_state.scaler_users,
12018 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012019 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12020 pipe_config->gmch_pfit.control,
12021 pipe_config->gmch_pfit.pgm_ratios,
12022 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012023 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012024 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012025 pipe_config->pch_pfit.size,
12026 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012027 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012028 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012029
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012030 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012031 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012032 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012033 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012034 pipe_config->ddi_pll_sel,
12035 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012036 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012037 pipe_config->dpll_hw_state.pll0,
12038 pipe_config->dpll_hw_state.pll1,
12039 pipe_config->dpll_hw_state.pll2,
12040 pipe_config->dpll_hw_state.pll3,
12041 pipe_config->dpll_hw_state.pll6,
12042 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012043 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012044 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012045 pipe_config->dpll_hw_state.pcsdw12);
12046 } else if (IS_SKYLAKE(dev)) {
12047 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12048 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12049 pipe_config->ddi_pll_sel,
12050 pipe_config->dpll_hw_state.ctrl1,
12051 pipe_config->dpll_hw_state.cfgcr1,
12052 pipe_config->dpll_hw_state.cfgcr2);
12053 } else if (HAS_DDI(dev)) {
12054 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12055 pipe_config->ddi_pll_sel,
12056 pipe_config->dpll_hw_state.wrpll);
12057 } else {
12058 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12059 "fp0: 0x%x, fp1: 0x%x\n",
12060 pipe_config->dpll_hw_state.dpll,
12061 pipe_config->dpll_hw_state.dpll_md,
12062 pipe_config->dpll_hw_state.fp0,
12063 pipe_config->dpll_hw_state.fp1);
12064 }
12065
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012066 DRM_DEBUG_KMS("planes on this crtc\n");
12067 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12068 intel_plane = to_intel_plane(plane);
12069 if (intel_plane->pipe != crtc->pipe)
12070 continue;
12071
12072 state = to_intel_plane_state(plane->state);
12073 fb = state->base.fb;
12074 if (!fb) {
12075 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12076 "disabled, scaler_id = %d\n",
12077 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12078 plane->base.id, intel_plane->pipe,
12079 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12080 drm_plane_index(plane), state->scaler_id);
12081 continue;
12082 }
12083
12084 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12085 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12086 plane->base.id, intel_plane->pipe,
12087 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12088 drm_plane_index(plane));
12089 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12090 fb->base.id, fb->width, fb->height, fb->pixel_format);
12091 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12092 state->scaler_id,
12093 state->src.x1 >> 16, state->src.y1 >> 16,
12094 drm_rect_width(&state->src) >> 16,
12095 drm_rect_height(&state->src) >> 16,
12096 state->dst.x1, state->dst.y1,
12097 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12098 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012099}
12100
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012101static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012102{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012103 struct drm_device *dev = state->dev;
12104 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012105 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012106 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012107 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012108 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012109
12110 /*
12111 * Walk the connector list instead of the encoder
12112 * list to detect the problem on ddi platforms
12113 * where there's just one encoder per digital port.
12114 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012115 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012116 if (!connector_state->best_encoder)
12117 continue;
12118
12119 encoder = to_intel_encoder(connector_state->best_encoder);
12120
12121 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012122
12123 switch (encoder->type) {
12124 unsigned int port_mask;
12125 case INTEL_OUTPUT_UNKNOWN:
12126 if (WARN_ON(!HAS_DDI(dev)))
12127 break;
12128 case INTEL_OUTPUT_DISPLAYPORT:
12129 case INTEL_OUTPUT_HDMI:
12130 case INTEL_OUTPUT_EDP:
12131 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12132
12133 /* the same port mustn't appear more than once */
12134 if (used_ports & port_mask)
12135 return false;
12136
12137 used_ports |= port_mask;
12138 default:
12139 break;
12140 }
12141 }
12142
12143 return true;
12144}
12145
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012146static void
12147clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12148{
12149 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012150 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012151 struct intel_dpll_hw_state dpll_hw_state;
12152 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012153 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012154
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012155 /* FIXME: before the switch to atomic started, a new pipe_config was
12156 * kzalloc'd. Code that depends on any field being zero should be
12157 * fixed, so that the crtc_state can be safely duplicated. For now,
12158 * only fields that are know to not cause problems are preserved. */
12159
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012160 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012161 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012162 shared_dpll = crtc_state->shared_dpll;
12163 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012164 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012165
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012166 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012167
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012168 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012169 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012170 crtc_state->shared_dpll = shared_dpll;
12171 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012172 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012173}
12174
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012175static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012176intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012177 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012178{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012179 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012180 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012181 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012182 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012183 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012184 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012185 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012186
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012187 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012188
Daniel Vettere143a212013-07-04 12:01:15 +020012189 pipe_config->cpu_transcoder =
12190 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012191
Imre Deak2960bc92013-07-30 13:36:32 +030012192 /*
12193 * Sanitize sync polarity flags based on requested ones. If neither
12194 * positive or negative polarity is requested, treat this as meaning
12195 * negative polarity.
12196 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012197 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012198 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012199 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012200
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012201 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012202 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012203 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012204
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012205 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12206 * plane pixel format and any sink constraints into account. Returns the
12207 * source plane bpp so that dithering can be selected on mismatches
12208 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012209 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12210 pipe_config);
12211 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012212 goto fail;
12213
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012214 /*
12215 * Determine the real pipe dimensions. Note that stereo modes can
12216 * increase the actual pipe size due to the frame doubling and
12217 * insertion of additional space for blanks between the frame. This
12218 * is stored in the crtc timings. We use the requested mode to do this
12219 * computation to clearly distinguish it from the adjusted mode, which
12220 * can be changed by the connectors in the below retry loop.
12221 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012222 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012223 &pipe_config->pipe_src_w,
12224 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012225
Daniel Vettere29c22c2013-02-21 00:00:16 +010012226encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012227 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012228 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012229 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012230
Daniel Vetter135c81b2013-07-21 21:37:09 +020012231 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012232 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12233 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012234
Daniel Vetter7758a112012-07-08 19:40:39 +020012235 /* Pass our mode to the connectors and the CRTC to give them a chance to
12236 * adjust it according to limitations or connector properties, and also
12237 * a chance to reject the mode entirely.
12238 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012239 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012240 if (connector_state->crtc != crtc)
12241 continue;
12242
12243 encoder = to_intel_encoder(connector_state->best_encoder);
12244
Daniel Vetterefea6e82013-07-21 21:36:59 +020012245 if (!(encoder->compute_config(encoder, pipe_config))) {
12246 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012247 goto fail;
12248 }
12249 }
12250
Daniel Vetterff9a6752013-06-01 17:16:21 +020012251 /* Set default port clock if not overwritten by the encoder. Needs to be
12252 * done afterwards in case the encoder adjusts the mode. */
12253 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012254 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012255 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012256
Daniel Vettera43f6e02013-06-07 23:10:32 +020012257 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012258 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012259 DRM_DEBUG_KMS("CRTC fixup failed\n");
12260 goto fail;
12261 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012262
12263 if (ret == RETRY) {
12264 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12265 ret = -EINVAL;
12266 goto fail;
12267 }
12268
12269 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12270 retry = false;
12271 goto encoder_retry;
12272 }
12273
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012274 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012275 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012276 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012277
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012278 /* Check if we need to force a modeset */
12279 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012280 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012281 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012282 ret = drm_atomic_add_affected_planes(state, crtc);
12283 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012284
12285 /*
12286 * Note we have an issue here with infoframes: current code
12287 * only updates them on the full mode set path per hw
12288 * requirements. So here we should be checking for any
12289 * required changes and forcing a mode set.
12290 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012291fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012292 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012293}
12294
Daniel Vetterea9d7582012-07-10 10:42:52 +020012295static bool intel_crtc_in_use(struct drm_crtc *crtc)
12296{
12297 struct drm_encoder *encoder;
12298 struct drm_device *dev = crtc->dev;
12299
12300 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12301 if (encoder->crtc == crtc)
12302 return true;
12303
12304 return false;
12305}
12306
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012307static void
12308intel_modeset_update_state(struct drm_atomic_state *state)
12309{
12310 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012311 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012312 struct drm_crtc *crtc;
12313 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012314 struct drm_connector *connector;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012315 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012316
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012317 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012318
Damien Lespiaub2784e12014-08-05 11:29:37 +010012319 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012320 if (!intel_encoder->base.crtc)
12321 continue;
12322
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012323 crtc = intel_encoder->base.crtc;
12324 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12325 if (!crtc_state || !needs_modeset(crtc->state))
12326 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012327
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012328 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012329 }
12330
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012331 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012332 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012333
Ville Syrjälä76688512014-01-10 11:28:06 +020012334 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012335 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012336 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012337
12338 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012339
12340 /* Update hwmode for vblank functions */
12341 if (crtc->state->active)
12342 crtc->hwmode = crtc->state->adjusted_mode;
12343 else
12344 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012345 }
12346
12347 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12348 if (!connector->encoder || !connector->encoder->crtc)
12349 continue;
12350
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012351 crtc = connector->encoder->crtc;
12352 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12353 if (!crtc_state || !needs_modeset(crtc->state))
12354 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012355
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012356 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012357 struct drm_property *dpms_property =
12358 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012359
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012360 connector->dpms = DRM_MODE_DPMS_ON;
12361 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012362
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012363 intel_encoder = to_intel_encoder(connector->encoder);
12364 intel_encoder->connectors_active = true;
12365 } else
12366 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012367 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012368}
12369
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012370static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012371{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012372 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012373
12374 if (clock1 == clock2)
12375 return true;
12376
12377 if (!clock1 || !clock2)
12378 return false;
12379
12380 diff = abs(clock1 - clock2);
12381
12382 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12383 return true;
12384
12385 return false;
12386}
12387
Daniel Vetter25c5b262012-07-08 22:08:04 +020012388#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12389 list_for_each_entry((intel_crtc), \
12390 &(dev)->mode_config.crtc_list, \
12391 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012392 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012393
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012394static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012395intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012396 struct intel_crtc_state *current_config,
12397 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012398{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012399#define PIPE_CONF_CHECK_X(name) \
12400 if (current_config->name != pipe_config->name) { \
12401 DRM_ERROR("mismatch in " #name " " \
12402 "(expected 0x%08x, found 0x%08x)\n", \
12403 current_config->name, \
12404 pipe_config->name); \
12405 return false; \
12406 }
12407
Daniel Vetter08a24032013-04-19 11:25:34 +020012408#define PIPE_CONF_CHECK_I(name) \
12409 if (current_config->name != pipe_config->name) { \
12410 DRM_ERROR("mismatch in " #name " " \
12411 "(expected %i, found %i)\n", \
12412 current_config->name, \
12413 pipe_config->name); \
12414 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012415 }
12416
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012417/* This is required for BDW+ where there is only one set of registers for
12418 * switching between high and low RR.
12419 * This macro can be used whenever a comparison has to be made between one
12420 * hw state and multiple sw state variables.
12421 */
12422#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12423 if ((current_config->name != pipe_config->name) && \
12424 (current_config->alt_name != pipe_config->name)) { \
12425 DRM_ERROR("mismatch in " #name " " \
12426 "(expected %i or %i, found %i)\n", \
12427 current_config->name, \
12428 current_config->alt_name, \
12429 pipe_config->name); \
12430 return false; \
12431 }
12432
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012433#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12434 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012435 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012436 "(expected %i, found %i)\n", \
12437 current_config->name & (mask), \
12438 pipe_config->name & (mask)); \
12439 return false; \
12440 }
12441
Ville Syrjälä5e550652013-09-06 23:29:07 +030012442#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12443 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12444 DRM_ERROR("mismatch in " #name " " \
12445 "(expected %i, found %i)\n", \
12446 current_config->name, \
12447 pipe_config->name); \
12448 return false; \
12449 }
12450
Daniel Vetterbb760062013-06-06 14:55:52 +020012451#define PIPE_CONF_QUIRK(quirk) \
12452 ((current_config->quirks | pipe_config->quirks) & (quirk))
12453
Daniel Vettereccb1402013-05-22 00:50:22 +020012454 PIPE_CONF_CHECK_I(cpu_transcoder);
12455
Daniel Vetter08a24032013-04-19 11:25:34 +020012456 PIPE_CONF_CHECK_I(has_pch_encoder);
12457 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012458 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12459 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12460 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12461 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12462 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012463
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012464 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012465
12466 if (INTEL_INFO(dev)->gen < 8) {
12467 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12468 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12469 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12470 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12471 PIPE_CONF_CHECK_I(dp_m_n.tu);
12472
12473 if (current_config->has_drrs) {
12474 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12475 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12476 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12477 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12478 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12479 }
12480 } else {
12481 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12482 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12483 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12484 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12485 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12486 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012487
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012488 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12489 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12490 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12491 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12492 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12493 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012494
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012495 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12496 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12497 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12498 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12499 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12500 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012501
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012502 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +020012503 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012504 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12505 IS_VALLEYVIEW(dev))
12506 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012507 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012508
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012509 PIPE_CONF_CHECK_I(has_audio);
12510
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012511 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012512 DRM_MODE_FLAG_INTERLACE);
12513
Daniel Vetterbb760062013-06-06 14:55:52 +020012514 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012515 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012516 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012517 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012518 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012519 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012520 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012521 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012522 DRM_MODE_FLAG_NVSYNC);
12523 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012524
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012525 PIPE_CONF_CHECK_I(pipe_src_w);
12526 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012527
Daniel Vetter99535992014-04-13 12:00:33 +020012528 /*
12529 * FIXME: BIOS likes to set up a cloned config with lvds+external
12530 * screen. Since we don't yet re-compute the pipe config when moving
12531 * just the lvds port away to another pipe the sw tracking won't match.
12532 *
12533 * Proper atomic modesets with recomputed global state will fix this.
12534 * Until then just don't check gmch state for inherited modes.
12535 */
12536 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12537 PIPE_CONF_CHECK_I(gmch_pfit.control);
12538 /* pfit ratios are autocomputed by the hw on gen4+ */
12539 if (INTEL_INFO(dev)->gen < 4)
12540 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12541 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12542 }
12543
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012544 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12545 if (current_config->pch_pfit.enabled) {
12546 PIPE_CONF_CHECK_I(pch_pfit.pos);
12547 PIPE_CONF_CHECK_I(pch_pfit.size);
12548 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012549
Chandra Kondurua1b22782015-04-07 15:28:45 -070012550 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12551
Jesse Barnese59150d2014-01-07 13:30:45 -080012552 /* BDW+ don't expose a synchronous way to read the state */
12553 if (IS_HASWELL(dev))
12554 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012555
Ville Syrjälä282740f2013-09-04 18:30:03 +030012556 PIPE_CONF_CHECK_I(double_wide);
12557
Daniel Vetter26804af2014-06-25 22:01:55 +030012558 PIPE_CONF_CHECK_X(ddi_pll_sel);
12559
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012560 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012561 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012562 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012563 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12564 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012565 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012566 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12567 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12568 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012569
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012570 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12571 PIPE_CONF_CHECK_I(pipe_bpp);
12572
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012573 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012574 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012575
Daniel Vetter66e985c2013-06-05 13:34:20 +020012576#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012577#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012578#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012579#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012580#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012581#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012582
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012583 return true;
12584}
12585
Damien Lespiau08db6652014-11-04 17:06:52 +000012586static void check_wm_state(struct drm_device *dev)
12587{
12588 struct drm_i915_private *dev_priv = dev->dev_private;
12589 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12590 struct intel_crtc *intel_crtc;
12591 int plane;
12592
12593 if (INTEL_INFO(dev)->gen < 9)
12594 return;
12595
12596 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12597 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12598
12599 for_each_intel_crtc(dev, intel_crtc) {
12600 struct skl_ddb_entry *hw_entry, *sw_entry;
12601 const enum pipe pipe = intel_crtc->pipe;
12602
12603 if (!intel_crtc->active)
12604 continue;
12605
12606 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012607 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012608 hw_entry = &hw_ddb.plane[pipe][plane];
12609 sw_entry = &sw_ddb->plane[pipe][plane];
12610
12611 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12612 continue;
12613
12614 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12615 "(expected (%u,%u), found (%u,%u))\n",
12616 pipe_name(pipe), plane + 1,
12617 sw_entry->start, sw_entry->end,
12618 hw_entry->start, hw_entry->end);
12619 }
12620
12621 /* cursor */
12622 hw_entry = &hw_ddb.cursor[pipe];
12623 sw_entry = &sw_ddb->cursor[pipe];
12624
12625 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12626 continue;
12627
12628 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12629 "(expected (%u,%u), found (%u,%u))\n",
12630 pipe_name(pipe),
12631 sw_entry->start, sw_entry->end,
12632 hw_entry->start, hw_entry->end);
12633 }
12634}
12635
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012636static void
12637check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012638{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012639 struct intel_connector *connector;
12640
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012641 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012642 /* This also checks the encoder/connector hw state with the
12643 * ->get_hw_state callbacks. */
12644 intel_connector_check_state(connector);
12645
Rob Clarke2c719b2014-12-15 13:56:32 -050012646 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012647 "connector's staged encoder doesn't match current encoder\n");
12648 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012649}
12650
12651static void
12652check_encoder_state(struct drm_device *dev)
12653{
12654 struct intel_encoder *encoder;
12655 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012656
Damien Lespiaub2784e12014-08-05 11:29:37 +010012657 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012658 bool enabled = false;
12659 bool active = false;
12660 enum pipe pipe, tracked_pipe;
12661
12662 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12663 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012664 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012665
Rob Clarke2c719b2014-12-15 13:56:32 -050012666 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012667 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012668 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012669 "encoder's active_connectors set, but no crtc\n");
12670
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012671 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012672 if (connector->base.encoder != &encoder->base)
12673 continue;
12674 enabled = true;
12675 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12676 active = true;
12677 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012678 /*
12679 * for MST connectors if we unplug the connector is gone
12680 * away but the encoder is still connected to a crtc
12681 * until a modeset happens in response to the hotplug.
12682 */
12683 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12684 continue;
12685
Rob Clarke2c719b2014-12-15 13:56:32 -050012686 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012687 "encoder's enabled state mismatch "
12688 "(expected %i, found %i)\n",
12689 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012690 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012691 "active encoder with no crtc\n");
12692
Rob Clarke2c719b2014-12-15 13:56:32 -050012693 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012694 "encoder's computed active state doesn't match tracked active state "
12695 "(expected %i, found %i)\n", active, encoder->connectors_active);
12696
12697 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012698 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012699 "encoder's hw state doesn't match sw tracking "
12700 "(expected %i, found %i)\n",
12701 encoder->connectors_active, active);
12702
12703 if (!encoder->base.crtc)
12704 continue;
12705
12706 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012707 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012708 "active encoder's pipe doesn't match"
12709 "(expected %i, found %i)\n",
12710 tracked_pipe, pipe);
12711
12712 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012713}
12714
12715static void
12716check_crtc_state(struct drm_device *dev)
12717{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012719 struct intel_crtc *crtc;
12720 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012721 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012722
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012723 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012724 bool enabled = false;
12725 bool active = false;
12726
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012727 memset(&pipe_config, 0, sizeof(pipe_config));
12728
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012729 DRM_DEBUG_KMS("[CRTC:%d]\n",
12730 crtc->base.base.id);
12731
Matt Roper83d65732015-02-25 13:12:16 -080012732 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012733 "active crtc, but not enabled in sw tracking\n");
12734
Damien Lespiaub2784e12014-08-05 11:29:37 +010012735 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012736 if (encoder->base.crtc != &crtc->base)
12737 continue;
12738 enabled = true;
12739 if (encoder->connectors_active)
12740 active = true;
12741 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012742
Rob Clarke2c719b2014-12-15 13:56:32 -050012743 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012744 "crtc's computed active state doesn't match tracked active state "
12745 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012746 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012747 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012748 "(expected %i, found %i)\n", enabled,
12749 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012750
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012751 active = dev_priv->display.get_pipe_config(crtc,
12752 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012753
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012754 /* hw state is inconsistent with the pipe quirk */
12755 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12756 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012757 active = crtc->active;
12758
Damien Lespiaub2784e12014-08-05 11:29:37 +010012759 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012760 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012761 if (encoder->base.crtc != &crtc->base)
12762 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012763 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012764 encoder->get_config(encoder, &pipe_config);
12765 }
12766
Rob Clarke2c719b2014-12-15 13:56:32 -050012767 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012768 "crtc active state doesn't match with hw state "
12769 "(expected %i, found %i)\n", crtc->active, active);
12770
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012771 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12772 "transitional active state does not match atomic hw state "
12773 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12774
Daniel Vetterc0b03412013-05-28 12:05:54 +020012775 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012776 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012777 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012778 intel_dump_pipe_config(crtc, &pipe_config,
12779 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012780 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012781 "[sw state]");
12782 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012783 }
12784}
12785
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012786static void
12787check_shared_dpll_state(struct drm_device *dev)
12788{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012789 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012790 struct intel_crtc *crtc;
12791 struct intel_dpll_hw_state dpll_hw_state;
12792 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012793
12794 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12795 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12796 int enabled_crtcs = 0, active_crtcs = 0;
12797 bool active;
12798
12799 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12800
12801 DRM_DEBUG_KMS("%s\n", pll->name);
12802
12803 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12804
Rob Clarke2c719b2014-12-15 13:56:32 -050012805 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012806 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012807 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012808 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012809 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012810 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012811 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012812 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012813 "pll on state mismatch (expected %i, found %i)\n",
12814 pll->on, active);
12815
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012816 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012817 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012818 enabled_crtcs++;
12819 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12820 active_crtcs++;
12821 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012822 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012823 "pll active crtcs mismatch (expected %i, found %i)\n",
12824 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012825 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012826 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012827 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012828
Rob Clarke2c719b2014-12-15 13:56:32 -050012829 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012830 sizeof(dpll_hw_state)),
12831 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012832 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012833}
12834
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012835void
12836intel_modeset_check_state(struct drm_device *dev)
12837{
Damien Lespiau08db6652014-11-04 17:06:52 +000012838 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012839 check_connector_state(dev);
12840 check_encoder_state(dev);
12841 check_crtc_state(dev);
12842 check_shared_dpll_state(dev);
12843}
12844
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012845void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012846 int dotclock)
12847{
12848 /*
12849 * FDI already provided one idea for the dotclock.
12850 * Yell if the encoder disagrees.
12851 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012852 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012853 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012854 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012855}
12856
Ville Syrjälä80715b22014-05-15 20:23:23 +030012857static void update_scanline_offset(struct intel_crtc *crtc)
12858{
12859 struct drm_device *dev = crtc->base.dev;
12860
12861 /*
12862 * The scanline counter increments at the leading edge of hsync.
12863 *
12864 * On most platforms it starts counting from vtotal-1 on the
12865 * first active line. That means the scanline counter value is
12866 * always one less than what we would expect. Ie. just after
12867 * start of vblank, which also occurs at start of hsync (on the
12868 * last active line), the scanline counter will read vblank_start-1.
12869 *
12870 * On gen2 the scanline counter starts counting from 1 instead
12871 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12872 * to keep the value positive), instead of adding one.
12873 *
12874 * On HSW+ the behaviour of the scanline counter depends on the output
12875 * type. For DP ports it behaves like most other platforms, but on HDMI
12876 * there's an extra 1 line difference. So we need to add two instead of
12877 * one to the value.
12878 */
12879 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012880 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012881 int vtotal;
12882
12883 vtotal = mode->crtc_vtotal;
12884 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12885 vtotal /= 2;
12886
12887 crtc->scanline_offset = vtotal - 1;
12888 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012889 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012890 crtc->scanline_offset = 2;
12891 } else
12892 crtc->scanline_offset = 1;
12893}
12894
Maarten Lankhorstad421372015-06-15 12:33:42 +020012895static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012896{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012897 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012898 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012899 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012900 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012901 struct intel_crtc_state *intel_crtc_state;
12902 struct drm_crtc *crtc;
12903 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012904 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012905
12906 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012907 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012908
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012909 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012910 int dpll;
12911
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012912 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012913 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012914 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012915
Maarten Lankhorstad421372015-06-15 12:33:42 +020012916 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012917 continue;
12918
Maarten Lankhorstad421372015-06-15 12:33:42 +020012919 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012920
Maarten Lankhorstad421372015-06-15 12:33:42 +020012921 if (!shared_dpll)
12922 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12923
12924 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012925 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012926}
12927
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012928/*
12929 * This implements the workaround described in the "notes" section of the mode
12930 * set sequence documentation. When going from no pipes or single pipe to
12931 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12932 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12933 */
12934static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12935{
12936 struct drm_crtc_state *crtc_state;
12937 struct intel_crtc *intel_crtc;
12938 struct drm_crtc *crtc;
12939 struct intel_crtc_state *first_crtc_state = NULL;
12940 struct intel_crtc_state *other_crtc_state = NULL;
12941 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12942 int i;
12943
12944 /* look at all crtc's that are going to be enabled in during modeset */
12945 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12946 intel_crtc = to_intel_crtc(crtc);
12947
12948 if (!crtc_state->active || !needs_modeset(crtc_state))
12949 continue;
12950
12951 if (first_crtc_state) {
12952 other_crtc_state = to_intel_crtc_state(crtc_state);
12953 break;
12954 } else {
12955 first_crtc_state = to_intel_crtc_state(crtc_state);
12956 first_pipe = intel_crtc->pipe;
12957 }
12958 }
12959
12960 /* No workaround needed? */
12961 if (!first_crtc_state)
12962 return 0;
12963
12964 /* w/a possibly needed, check how many crtc's are already enabled. */
12965 for_each_intel_crtc(state->dev, intel_crtc) {
12966 struct intel_crtc_state *pipe_config;
12967
12968 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12969 if (IS_ERR(pipe_config))
12970 return PTR_ERR(pipe_config);
12971
12972 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12973
12974 if (!pipe_config->base.active ||
12975 needs_modeset(&pipe_config->base))
12976 continue;
12977
12978 /* 2 or more enabled crtcs means no need for w/a */
12979 if (enabled_pipe != INVALID_PIPE)
12980 return 0;
12981
12982 enabled_pipe = intel_crtc->pipe;
12983 }
12984
12985 if (enabled_pipe != INVALID_PIPE)
12986 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12987 else if (other_crtc_state)
12988 other_crtc_state->hsw_workaround_pipe = first_pipe;
12989
12990 return 0;
12991}
12992
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012993static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12994{
12995 struct drm_crtc *crtc;
12996 struct drm_crtc_state *crtc_state;
12997 int ret = 0;
12998
12999 /* add all active pipes to the state */
13000 for_each_crtc(state->dev, crtc) {
13001 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13002 if (IS_ERR(crtc_state))
13003 return PTR_ERR(crtc_state);
13004
13005 if (!crtc_state->active || needs_modeset(crtc_state))
13006 continue;
13007
13008 crtc_state->mode_changed = true;
13009
13010 ret = drm_atomic_add_affected_connectors(state, crtc);
13011 if (ret)
13012 break;
13013
13014 ret = drm_atomic_add_affected_planes(state, crtc);
13015 if (ret)
13016 break;
13017 }
13018
13019 return ret;
13020}
13021
13022
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013023/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013024static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013025{
13026 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013027 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013028 int ret;
13029
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013030 if (!check_digital_port_conflicts(state)) {
13031 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13032 return -EINVAL;
13033 }
13034
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013035 /*
13036 * See if the config requires any additional preparation, e.g.
13037 * to adjust global state with pipes off. We need to do this
13038 * here so we can get the modeset_pipe updated config for the new
13039 * mode set on this crtc. For other crtcs we need to use the
13040 * adjusted_mode bits in the crtc directly.
13041 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013042 if (dev_priv->display.modeset_calc_cdclk) {
13043 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013044
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013045 ret = dev_priv->display.modeset_calc_cdclk(state);
13046
13047 cdclk = to_intel_atomic_state(state)->cdclk;
13048 if (!ret && cdclk != dev_priv->cdclk_freq)
13049 ret = intel_modeset_all_pipes(state);
13050
13051 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013052 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013053 } else
13054 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013055
Maarten Lankhorstad421372015-06-15 12:33:42 +020013056 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013057
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013058 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013059 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013060
Maarten Lankhorstad421372015-06-15 12:33:42 +020013061 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013062}
13063
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013064static int
13065intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013066{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013067 struct drm_crtc *crtc;
13068 struct drm_crtc_state *crtc_state;
13069 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013070 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013071
13072 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013073 if (ret)
13074 return ret;
13075
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013076 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013077 if (!crtc_state->enable) {
13078 if (needs_modeset(crtc_state))
13079 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013080 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013081 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013082
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020013083 if (to_intel_crtc_state(crtc_state)->quirks &
13084 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13085 ret = drm_atomic_add_affected_planes(state, crtc);
13086 if (ret)
13087 return ret;
13088
13089 /*
13090 * We ought to handle i915.fastboot here.
13091 * If no modeset is required and the primary plane has
13092 * a fb, update the members of crtc_state as needed,
13093 * and run the necessary updates during vblank evasion.
13094 */
13095 }
13096
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013097 if (!needs_modeset(crtc_state)) {
13098 ret = drm_atomic_add_affected_connectors(state, crtc);
13099 if (ret)
13100 return ret;
13101 }
13102
13103 ret = intel_modeset_pipe_config(crtc,
13104 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013105 if (ret)
13106 return ret;
13107
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013108 if (needs_modeset(crtc_state))
13109 any_ms = true;
13110
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013111 intel_dump_pipe_config(to_intel_crtc(crtc),
13112 to_intel_crtc_state(crtc_state),
13113 "[modeset]");
13114 }
13115
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013116 if (any_ms) {
13117 ret = intel_modeset_checks(state);
13118
13119 if (ret)
13120 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013121 } else
13122 to_intel_atomic_state(state)->cdclk =
13123 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013124
13125 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013126}
13127
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013128static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013129{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013130 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013131 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013132 struct drm_crtc *crtc;
13133 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013134 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013135 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013136 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013137
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013138 ret = drm_atomic_helper_prepare_planes(dev, state);
13139 if (ret)
13140 return ret;
13141
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013142 drm_atomic_helper_swap_state(dev, state);
13143
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013144 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13146
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013147 if (!needs_modeset(crtc->state))
13148 continue;
13149
13150 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013151 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013152
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013153 if (crtc_state->active) {
13154 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13155 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013156 intel_crtc->active = false;
13157 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013158 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013159 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013160
Daniel Vetterea9d7582012-07-10 10:42:52 +020013161 /* Only after disabling all output pipelines that will be changed can we
13162 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013163 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013164
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013165 /* The state has been swaped above, so state actually contains the
13166 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013167 if (any_ms)
13168 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013169
Daniel Vettera6778b32012-07-02 09:56:42 +020013170 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013171 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013172 if (needs_modeset(crtc->state) && crtc->state->active) {
13173 update_scanline_offset(to_intel_crtc(crtc));
13174 dev_priv->display.crtc_enable(crtc);
13175 }
13176
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013177 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013178 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013179
Daniel Vettera6778b32012-07-02 09:56:42 +020013180 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013181
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013182 drm_atomic_helper_cleanup_planes(dev, state);
13183
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013184 drm_atomic_state_free(state);
13185
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013186 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013187}
13188
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013189static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013190{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013191 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013192 int ret;
13193
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013194 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013195 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013196 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013197
13198 return ret;
13199}
13200
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013201static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013202{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013203 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013204
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013205 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013206 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013207 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013208
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013209 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013210}
13211
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013212void intel_crtc_restore_mode(struct drm_crtc *crtc)
13213{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013214 struct drm_device *dev = crtc->dev;
13215 struct drm_atomic_state *state;
13216 struct intel_encoder *encoder;
13217 struct intel_connector *connector;
13218 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013219 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013220 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013221
13222 state = drm_atomic_state_alloc(dev);
13223 if (!state) {
13224 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13225 crtc->base.id);
13226 return;
13227 }
13228
13229 state->acquire_ctx = dev->mode_config.acquire_ctx;
13230
13231 /* The force restore path in the HW readout code relies on the staged
13232 * config still keeping the user requested config while the actual
13233 * state has been overwritten by the configuration read from HW. We
13234 * need to copy the staged config to the atomic state, otherwise the
13235 * mode set will just reapply the state the HW is already in. */
13236 for_each_intel_encoder(dev, encoder) {
13237 if (&encoder->new_crtc->base != crtc)
13238 continue;
13239
13240 for_each_intel_connector(dev, connector) {
13241 if (connector->new_encoder != encoder)
13242 continue;
13243
13244 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13245 if (IS_ERR(connector_state)) {
13246 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13247 connector->base.base.id,
13248 connector->base.name,
13249 PTR_ERR(connector_state));
13250 continue;
13251 }
13252
13253 connector_state->crtc = crtc;
13254 connector_state->best_encoder = &encoder->base;
13255 }
13256 }
13257
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013258 crtc_state = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
13259 if (IS_ERR(crtc_state)) {
13260 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13261 crtc->base.id, PTR_ERR(crtc_state));
13262 drm_atomic_state_free(state);
13263 return;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013264 }
13265
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013266 crtc_state->base.active = crtc_state->base.enable =
13267 to_intel_crtc(crtc)->new_enabled;
13268
13269 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
13270
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013271 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13272 crtc->primary->fb, crtc->x, crtc->y);
13273
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013274 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013275 if (ret)
13276 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013277}
13278
Daniel Vetter25c5b262012-07-08 22:08:04 +020013279#undef for_each_intel_crtc_masked
13280
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013281static bool intel_connector_in_mode_set(struct intel_connector *connector,
13282 struct drm_mode_set *set)
13283{
13284 int ro;
13285
13286 for (ro = 0; ro < set->num_connectors; ro++)
13287 if (set->connectors[ro] == &connector->base)
13288 return true;
13289
13290 return false;
13291}
13292
Daniel Vetter2e431052012-07-04 22:42:15 +020013293static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013294intel_modeset_stage_output_state(struct drm_device *dev,
13295 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013296 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013297{
Daniel Vetter9a935852012-07-05 22:34:27 +020013298 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013299 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013300 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013301 struct drm_crtc *crtc;
13302 struct drm_crtc_state *crtc_state;
13303 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013304
Damien Lespiau9abdda72013-02-13 13:29:23 +000013305 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013306 * of connectors. For paranoia, double-check this. */
13307 WARN_ON(!set->fb && (set->num_connectors != 0));
13308 WARN_ON(set->fb && (set->num_connectors == 0));
13309
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013310 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013311 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13312
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013313 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13314 continue;
13315
13316 connector_state =
13317 drm_atomic_get_connector_state(state, &connector->base);
13318 if (IS_ERR(connector_state))
13319 return PTR_ERR(connector_state);
13320
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013321 if (in_mode_set) {
13322 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013323 connector_state->best_encoder =
13324 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013325 }
13326
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013327 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013328 continue;
13329
Daniel Vetter9a935852012-07-05 22:34:27 +020013330 /* If we disable the crtc, disable all its connectors. Also, if
13331 * the connector is on the changing crtc but not on the new
13332 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013333 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013334 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013335
13336 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13337 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013338 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013339 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013340 }
13341 /* connector->new_encoder is now updated for all connectors. */
13342
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013343 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13344 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013345
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013346 if (!connector_state->best_encoder) {
13347 ret = drm_atomic_set_crtc_for_connector(connector_state,
13348 NULL);
13349 if (ret)
13350 return ret;
13351
Daniel Vetter50f56112012-07-02 09:35:43 +020013352 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013353 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013354
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013355 if (intel_connector_in_mode_set(connector, set)) {
13356 struct drm_crtc *crtc = connector->base.state->crtc;
13357
13358 /* If this connector was in a previous crtc, add it
13359 * to the state. We might need to disable it. */
13360 if (crtc) {
13361 crtc_state =
13362 drm_atomic_get_crtc_state(state, crtc);
13363 if (IS_ERR(crtc_state))
13364 return PTR_ERR(crtc_state);
13365 }
13366
13367 ret = drm_atomic_set_crtc_for_connector(connector_state,
13368 set->crtc);
13369 if (ret)
13370 return ret;
13371 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013372
13373 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013374 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13375 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013376 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013377 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013378
Daniel Vetter9a935852012-07-05 22:34:27 +020013379 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13380 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013381 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013382 connector_state->crtc->base.id);
13383
13384 if (connector_state->best_encoder != &connector->encoder->base)
13385 connector->encoder =
13386 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013387 }
13388
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013389 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013390 bool has_connectors;
13391
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013392 ret = drm_atomic_add_affected_connectors(state, crtc);
13393 if (ret)
13394 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013395
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013396 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13397 if (has_connectors != crtc_state->enable)
13398 crtc_state->enable =
13399 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013400 }
13401
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013402 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13403 set->fb, set->x, set->y);
13404 if (ret)
13405 return ret;
13406
13407 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13408 if (IS_ERR(crtc_state))
13409 return PTR_ERR(crtc_state);
13410
Matt Roperce522992015-06-05 15:08:24 -070013411 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13412 if (ret)
13413 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013414
13415 if (set->num_connectors)
13416 crtc_state->active = true;
13417
Daniel Vetter2e431052012-07-04 22:42:15 +020013418 return 0;
13419}
13420
13421static int intel_crtc_set_config(struct drm_mode_set *set)
13422{
13423 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013424 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013425 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013426
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013427 BUG_ON(!set);
13428 BUG_ON(!set->crtc);
13429 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013430
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013431 /* Enforce sane interface api - has been abused by the fb helper. */
13432 BUG_ON(!set->mode && set->fb);
13433 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013434
Daniel Vetter2e431052012-07-04 22:42:15 +020013435 if (set->fb) {
13436 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13437 set->crtc->base.id, set->fb->base.id,
13438 (int)set->num_connectors, set->x, set->y);
13439 } else {
13440 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013441 }
13442
13443 dev = set->crtc->dev;
13444
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013445 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013446 if (!state)
13447 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013448
13449 state->acquire_ctx = dev->mode_config.acquire_ctx;
13450
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013451 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013452 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013453 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013454
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013455 ret = intel_modeset_compute_config(state);
13456 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013457 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013458
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013459 intel_update_pipe_size(to_intel_crtc(set->crtc));
13460
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013461 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013462 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013463 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13464 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013465 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013466
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013467out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013468 if (ret)
13469 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013470 return ret;
13471}
13472
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013473static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013474 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013475 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013476 .destroy = intel_crtc_destroy,
13477 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013478 .atomic_duplicate_state = intel_crtc_duplicate_state,
13479 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013480};
13481
Daniel Vetter53589012013-06-05 13:34:16 +020013482static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13483 struct intel_shared_dpll *pll,
13484 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013485{
Daniel Vetter53589012013-06-05 13:34:16 +020013486 uint32_t val;
13487
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013488 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013489 return false;
13490
Daniel Vetter53589012013-06-05 13:34:16 +020013491 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013492 hw_state->dpll = val;
13493 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13494 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013495
13496 return val & DPLL_VCO_ENABLE;
13497}
13498
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013499static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13500 struct intel_shared_dpll *pll)
13501{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013502 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13503 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013504}
13505
Daniel Vettere7b903d2013-06-05 13:34:14 +020013506static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13507 struct intel_shared_dpll *pll)
13508{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013509 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013510 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013511
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013512 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013513
13514 /* Wait for the clocks to stabilize. */
13515 POSTING_READ(PCH_DPLL(pll->id));
13516 udelay(150);
13517
13518 /* The pixel multiplier can only be updated once the
13519 * DPLL is enabled and the clocks are stable.
13520 *
13521 * So write it again.
13522 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013523 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013524 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013525 udelay(200);
13526}
13527
13528static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13529 struct intel_shared_dpll *pll)
13530{
13531 struct drm_device *dev = dev_priv->dev;
13532 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013533
13534 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013535 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013536 if (intel_crtc_to_shared_dpll(crtc) == pll)
13537 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13538 }
13539
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013540 I915_WRITE(PCH_DPLL(pll->id), 0);
13541 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013542 udelay(200);
13543}
13544
Daniel Vetter46edb022013-06-05 13:34:12 +020013545static char *ibx_pch_dpll_names[] = {
13546 "PCH DPLL A",
13547 "PCH DPLL B",
13548};
13549
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013550static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013551{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013552 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013553 int i;
13554
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013555 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013556
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013557 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013558 dev_priv->shared_dplls[i].id = i;
13559 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013560 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013561 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13562 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013563 dev_priv->shared_dplls[i].get_hw_state =
13564 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013565 }
13566}
13567
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013568static void intel_shared_dpll_init(struct drm_device *dev)
13569{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013570 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013571
Ville Syrjäläb6283052015-06-03 15:45:07 +030013572 intel_update_cdclk(dev);
13573
Daniel Vetter9cd86932014-06-25 22:01:57 +030013574 if (HAS_DDI(dev))
13575 intel_ddi_pll_init(dev);
13576 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013577 ibx_pch_dpll_init(dev);
13578 else
13579 dev_priv->num_shared_dpll = 0;
13580
13581 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013582}
13583
Matt Roper6beb8c232014-12-01 15:40:14 -080013584/**
13585 * intel_prepare_plane_fb - Prepare fb for usage on plane
13586 * @plane: drm plane to prepare for
13587 * @fb: framebuffer to prepare for presentation
13588 *
13589 * Prepares a framebuffer for usage on a display plane. Generally this
13590 * involves pinning the underlying object and updating the frontbuffer tracking
13591 * bits. Some older platforms need special physical address handling for
13592 * cursor planes.
13593 *
13594 * Returns 0 on success, negative error code on failure.
13595 */
13596int
13597intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013598 struct drm_framebuffer *fb,
13599 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013600{
13601 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013602 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013603 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13604 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013605 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013606
Matt Roperea2c67b2014-12-23 10:41:52 -080013607 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013608 return 0;
13609
Matt Roper4c345742014-07-09 16:22:10 -070013610 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013611
Matt Roper6beb8c232014-12-01 15:40:14 -080013612 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13613 INTEL_INFO(dev)->cursor_needs_physical) {
13614 int align = IS_I830(dev) ? 16 * 1024 : 256;
13615 ret = i915_gem_object_attach_phys(obj, align);
13616 if (ret)
13617 DRM_DEBUG_KMS("failed to attach phys object\n");
13618 } else {
John Harrison91af1272015-06-18 13:14:56 +010013619 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013620 }
13621
13622 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013623 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013624
13625 mutex_unlock(&dev->struct_mutex);
13626
13627 return ret;
13628}
13629
Matt Roper38f3ce32014-12-02 07:45:25 -080013630/**
13631 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13632 * @plane: drm plane to clean up for
13633 * @fb: old framebuffer that was on plane
13634 *
13635 * Cleans up a framebuffer that has just been removed from a plane.
13636 */
13637void
13638intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013639 struct drm_framebuffer *fb,
13640 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013641{
13642 struct drm_device *dev = plane->dev;
13643 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13644
13645 if (WARN_ON(!obj))
13646 return;
13647
13648 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13649 !INTEL_INFO(dev)->cursor_needs_physical) {
13650 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013651 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013652 mutex_unlock(&dev->struct_mutex);
13653 }
Matt Roper465c1202014-05-29 08:06:54 -070013654}
13655
Chandra Konduru6156a452015-04-27 13:48:39 -070013656int
13657skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13658{
13659 int max_scale;
13660 struct drm_device *dev;
13661 struct drm_i915_private *dev_priv;
13662 int crtc_clock, cdclk;
13663
13664 if (!intel_crtc || !crtc_state)
13665 return DRM_PLANE_HELPER_NO_SCALING;
13666
13667 dev = intel_crtc->base.dev;
13668 dev_priv = dev->dev_private;
13669 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013670 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013671
13672 if (!crtc_clock || !cdclk)
13673 return DRM_PLANE_HELPER_NO_SCALING;
13674
13675 /*
13676 * skl max scale is lower of:
13677 * close to 3 but not 3, -1 is for that purpose
13678 * or
13679 * cdclk/crtc_clock
13680 */
13681 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13682
13683 return max_scale;
13684}
13685
Matt Roper465c1202014-05-29 08:06:54 -070013686static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013687intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013688 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013689 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013690{
Matt Roper2b875c22014-12-01 15:40:13 -080013691 struct drm_crtc *crtc = state->base.crtc;
13692 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013693 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013694 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13695 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013696
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013697 /* use scaler when colorkey is not required */
13698 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013699 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013700 min_scale = 1;
13701 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013702 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013703 }
Sonika Jindald8106362015-04-10 14:37:28 +053013704
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013705 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13706 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013707 min_scale, max_scale,
13708 can_position, true,
13709 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013710}
13711
Gustavo Padovan14af2932014-10-24 14:51:31 +010013712static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013713intel_commit_primary_plane(struct drm_plane *plane,
13714 struct intel_plane_state *state)
13715{
Matt Roper2b875c22014-12-01 15:40:13 -080013716 struct drm_crtc *crtc = state->base.crtc;
13717 struct drm_framebuffer *fb = state->base.fb;
13718 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013719 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013720 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013721 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013722
Matt Roperea2c67b2014-12-23 10:41:52 -080013723 crtc = crtc ? crtc : plane->crtc;
13724 intel_crtc = to_intel_crtc(crtc);
13725
Matt Ropercf4c7c12014-12-04 10:27:42 -080013726 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013727 crtc->x = src->x1 >> 16;
13728 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013729
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013730 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013731 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013732
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013733 if (state->visible)
13734 /* FIXME: kill this fastboot hack */
13735 intel_update_pipe_size(intel_crtc);
13736
13737 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013738}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013739
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013740static void
13741intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013742 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013743{
13744 struct drm_device *dev = plane->dev;
13745 struct drm_i915_private *dev_priv = dev->dev_private;
13746
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013747 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13748}
13749
Matt Roper32b7eee2014-12-24 07:59:06 -080013750static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13751{
13752 struct drm_device *dev = crtc->dev;
13753 struct drm_i915_private *dev_priv = dev->dev_private;
13754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013755
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013756 if (!needs_modeset(crtc->state))
13757 intel_pre_plane_update(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013758
Ville Syrjäläf015c552015-06-24 22:00:02 +030013759 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013760 intel_update_watermarks(crtc);
13761
13762 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013763
13764 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013765 if (crtc->state->active)
Matt Roperc34c9ee2014-12-23 10:41:50 -080013766 intel_crtc->atomic.evade =
13767 intel_pipe_update_start(intel_crtc,
13768 &intel_crtc->atomic.start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013769
13770 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13771 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013772}
13773
13774static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13775{
13776 struct drm_device *dev = crtc->dev;
13777 struct drm_i915_private *dev_priv = dev->dev_private;
13778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013779
Matt Roperc34c9ee2014-12-23 10:41:50 -080013780 if (intel_crtc->atomic.evade)
13781 intel_pipe_update_end(intel_crtc,
13782 intel_crtc->atomic.start_vbl_count);
13783
Matt Roper32b7eee2014-12-24 07:59:06 -080013784 intel_runtime_pm_put(dev_priv);
13785
Maarten Lankhorstac21b222015-06-15 12:33:49 +020013786 intel_post_plane_update(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013787}
13788
Matt Ropercf4c7c12014-12-04 10:27:42 -080013789/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013790 * intel_plane_destroy - destroy a plane
13791 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013792 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013793 * Common destruction function for all types of planes (primary, cursor,
13794 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013795 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013796void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013797{
13798 struct intel_plane *intel_plane = to_intel_plane(plane);
13799 drm_plane_cleanup(plane);
13800 kfree(intel_plane);
13801}
13802
Matt Roper65a3fea2015-01-21 16:35:42 -080013803const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013804 .update_plane = drm_atomic_helper_update_plane,
13805 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013806 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013807 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013808 .atomic_get_property = intel_plane_atomic_get_property,
13809 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013810 .atomic_duplicate_state = intel_plane_duplicate_state,
13811 .atomic_destroy_state = intel_plane_destroy_state,
13812
Matt Roper465c1202014-05-29 08:06:54 -070013813};
13814
13815static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13816 int pipe)
13817{
13818 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013819 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013820 const uint32_t *intel_primary_formats;
13821 int num_formats;
13822
13823 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13824 if (primary == NULL)
13825 return NULL;
13826
Matt Roper8e7d6882015-01-21 16:35:41 -080013827 state = intel_create_plane_state(&primary->base);
13828 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013829 kfree(primary);
13830 return NULL;
13831 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013832 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013833
Matt Roper465c1202014-05-29 08:06:54 -070013834 primary->can_scale = false;
13835 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013836 if (INTEL_INFO(dev)->gen >= 9) {
13837 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013838 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013839 }
Matt Roper465c1202014-05-29 08:06:54 -070013840 primary->pipe = pipe;
13841 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013842 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013843 primary->check_plane = intel_check_primary_plane;
13844 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013845 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013846 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13847 primary->plane = !pipe;
13848
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013849 if (INTEL_INFO(dev)->gen >= 9) {
13850 intel_primary_formats = skl_primary_formats;
13851 num_formats = ARRAY_SIZE(skl_primary_formats);
13852 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013853 intel_primary_formats = i965_primary_formats;
13854 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013855 } else {
13856 intel_primary_formats = i8xx_primary_formats;
13857 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013858 }
13859
13860 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013861 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013862 intel_primary_formats, num_formats,
13863 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013864
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013865 if (INTEL_INFO(dev)->gen >= 4)
13866 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013867
Matt Roperea2c67b2014-12-23 10:41:52 -080013868 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13869
Matt Roper465c1202014-05-29 08:06:54 -070013870 return &primary->base;
13871}
13872
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013873void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13874{
13875 if (!dev->mode_config.rotation_property) {
13876 unsigned long flags = BIT(DRM_ROTATE_0) |
13877 BIT(DRM_ROTATE_180);
13878
13879 if (INTEL_INFO(dev)->gen >= 9)
13880 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13881
13882 dev->mode_config.rotation_property =
13883 drm_mode_create_rotation_property(dev, flags);
13884 }
13885 if (dev->mode_config.rotation_property)
13886 drm_object_attach_property(&plane->base.base,
13887 dev->mode_config.rotation_property,
13888 plane->base.state->rotation);
13889}
13890
Matt Roper3d7d6512014-06-10 08:28:13 -070013891static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013892intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013893 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013894 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013895{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013896 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013897 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013898 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013899 unsigned stride;
13900 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013901
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013902 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13903 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013904 DRM_PLANE_HELPER_NO_SCALING,
13905 DRM_PLANE_HELPER_NO_SCALING,
13906 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013907 if (ret)
13908 return ret;
13909
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013910 /* if we want to turn off the cursor ignore width and height */
13911 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013912 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013913
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013914 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013915 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013916 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13917 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013918 return -EINVAL;
13919 }
13920
Matt Roperea2c67b2014-12-23 10:41:52 -080013921 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13922 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013923 DRM_DEBUG_KMS("buffer is too small\n");
13924 return -ENOMEM;
13925 }
13926
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013927 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013928 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013929 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013930 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013931
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013932 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013933}
13934
Matt Roperf4a2cf22014-12-01 15:40:12 -080013935static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013936intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013937 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013938{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013939 intel_crtc_update_cursor(crtc, false);
13940}
13941
13942static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013943intel_commit_cursor_plane(struct drm_plane *plane,
13944 struct intel_plane_state *state)
13945{
Matt Roper2b875c22014-12-01 15:40:13 -080013946 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013947 struct drm_device *dev = plane->dev;
13948 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013949 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013950 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013951
Matt Roperea2c67b2014-12-23 10:41:52 -080013952 crtc = crtc ? crtc : plane->crtc;
13953 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013954
Matt Roperea2c67b2014-12-23 10:41:52 -080013955 plane->fb = state->base.fb;
13956 crtc->cursor_x = state->base.crtc_x;
13957 crtc->cursor_y = state->base.crtc_y;
13958
Gustavo Padovana912f122014-12-01 15:40:10 -080013959 if (intel_crtc->cursor_bo == obj)
13960 goto update;
13961
Matt Roperf4a2cf22014-12-01 15:40:12 -080013962 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013963 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013964 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013965 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013966 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013967 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013968
Gustavo Padovana912f122014-12-01 15:40:10 -080013969 intel_crtc->cursor_addr = addr;
13970 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013971
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013972update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013973 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013974 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013975}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013976
Matt Roper3d7d6512014-06-10 08:28:13 -070013977static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13978 int pipe)
13979{
13980 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013981 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013982
13983 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13984 if (cursor == NULL)
13985 return NULL;
13986
Matt Roper8e7d6882015-01-21 16:35:41 -080013987 state = intel_create_plane_state(&cursor->base);
13988 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013989 kfree(cursor);
13990 return NULL;
13991 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013992 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013993
Matt Roper3d7d6512014-06-10 08:28:13 -070013994 cursor->can_scale = false;
13995 cursor->max_downscale = 1;
13996 cursor->pipe = pipe;
13997 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013998 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013999 cursor->check_plane = intel_check_cursor_plane;
14000 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014001 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014002
14003 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014004 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014005 intel_cursor_formats,
14006 ARRAY_SIZE(intel_cursor_formats),
14007 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014008
14009 if (INTEL_INFO(dev)->gen >= 4) {
14010 if (!dev->mode_config.rotation_property)
14011 dev->mode_config.rotation_property =
14012 drm_mode_create_rotation_property(dev,
14013 BIT(DRM_ROTATE_0) |
14014 BIT(DRM_ROTATE_180));
14015 if (dev->mode_config.rotation_property)
14016 drm_object_attach_property(&cursor->base.base,
14017 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014018 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014019 }
14020
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014021 if (INTEL_INFO(dev)->gen >=9)
14022 state->scaler_id = -1;
14023
Matt Roperea2c67b2014-12-23 10:41:52 -080014024 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14025
Matt Roper3d7d6512014-06-10 08:28:13 -070014026 return &cursor->base;
14027}
14028
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014029static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14030 struct intel_crtc_state *crtc_state)
14031{
14032 int i;
14033 struct intel_scaler *intel_scaler;
14034 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14035
14036 for (i = 0; i < intel_crtc->num_scalers; i++) {
14037 intel_scaler = &scaler_state->scalers[i];
14038 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014039 intel_scaler->mode = PS_SCALER_MODE_DYN;
14040 }
14041
14042 scaler_state->scaler_id = -1;
14043}
14044
Hannes Ederb358d0a2008-12-18 21:18:47 +010014045static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014046{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014047 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014048 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014049 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014050 struct drm_plane *primary = NULL;
14051 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014052 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014053
Daniel Vetter955382f2013-09-19 14:05:45 +020014054 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014055 if (intel_crtc == NULL)
14056 return;
14057
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014058 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14059 if (!crtc_state)
14060 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014061 intel_crtc->config = crtc_state;
14062 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014063 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014064
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014065 /* initialize shared scalers */
14066 if (INTEL_INFO(dev)->gen >= 9) {
14067 if (pipe == PIPE_C)
14068 intel_crtc->num_scalers = 1;
14069 else
14070 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14071
14072 skl_init_scalers(dev, intel_crtc, crtc_state);
14073 }
14074
Matt Roper465c1202014-05-29 08:06:54 -070014075 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014076 if (!primary)
14077 goto fail;
14078
14079 cursor = intel_cursor_plane_create(dev, pipe);
14080 if (!cursor)
14081 goto fail;
14082
Matt Roper465c1202014-05-29 08:06:54 -070014083 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014084 cursor, &intel_crtc_funcs);
14085 if (ret)
14086 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014087
14088 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014089 for (i = 0; i < 256; i++) {
14090 intel_crtc->lut_r[i] = i;
14091 intel_crtc->lut_g[i] = i;
14092 intel_crtc->lut_b[i] = i;
14093 }
14094
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014095 /*
14096 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014097 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014098 */
Jesse Barnes80824002009-09-10 15:28:06 -070014099 intel_crtc->pipe = pipe;
14100 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014101 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014102 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014103 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014104 }
14105
Chris Wilson4b0e3332014-05-30 16:35:26 +030014106 intel_crtc->cursor_base = ~0;
14107 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014108 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014109
Ville Syrjälä852eb002015-06-24 22:00:07 +030014110 intel_crtc->wm.cxsr_allowed = true;
14111
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014112 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14113 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14114 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14115 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14116
Jesse Barnes79e53942008-11-07 14:24:08 -080014117 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014118
14119 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014120 return;
14121
14122fail:
14123 if (primary)
14124 drm_plane_cleanup(primary);
14125 if (cursor)
14126 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014127 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014128 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014129}
14130
Jesse Barnes752aa882013-10-31 18:55:49 +020014131enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14132{
14133 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014134 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014135
Rob Clark51fd3712013-11-19 12:10:12 -050014136 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014137
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014138 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014139 return INVALID_PIPE;
14140
14141 return to_intel_crtc(encoder->crtc)->pipe;
14142}
14143
Carl Worth08d7b3d2009-04-29 14:43:54 -070014144int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014145 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014146{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014147 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014148 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014149 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014150
Rob Clark7707e652014-07-17 23:30:04 -040014151 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014152
Rob Clark7707e652014-07-17 23:30:04 -040014153 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014154 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014155 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014156 }
14157
Rob Clark7707e652014-07-17 23:30:04 -040014158 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014159 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014160
Daniel Vetterc05422d2009-08-11 16:05:30 +020014161 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014162}
14163
Daniel Vetter66a92782012-07-12 20:08:18 +020014164static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014165{
Daniel Vetter66a92782012-07-12 20:08:18 +020014166 struct drm_device *dev = encoder->base.dev;
14167 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014168 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014169 int entry = 0;
14170
Damien Lespiaub2784e12014-08-05 11:29:37 +010014171 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014172 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014173 index_mask |= (1 << entry);
14174
Jesse Barnes79e53942008-11-07 14:24:08 -080014175 entry++;
14176 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014177
Jesse Barnes79e53942008-11-07 14:24:08 -080014178 return index_mask;
14179}
14180
Chris Wilson4d302442010-12-14 19:21:29 +000014181static bool has_edp_a(struct drm_device *dev)
14182{
14183 struct drm_i915_private *dev_priv = dev->dev_private;
14184
14185 if (!IS_MOBILE(dev))
14186 return false;
14187
14188 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14189 return false;
14190
Damien Lespiaue3589902014-02-07 19:12:50 +000014191 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014192 return false;
14193
14194 return true;
14195}
14196
Jesse Barnes84b4e042014-06-25 08:24:29 -070014197static bool intel_crt_present(struct drm_device *dev)
14198{
14199 struct drm_i915_private *dev_priv = dev->dev_private;
14200
Damien Lespiau884497e2013-12-03 13:56:23 +000014201 if (INTEL_INFO(dev)->gen >= 9)
14202 return false;
14203
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014204 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014205 return false;
14206
14207 if (IS_CHERRYVIEW(dev))
14208 return false;
14209
14210 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14211 return false;
14212
14213 return true;
14214}
14215
Jesse Barnes79e53942008-11-07 14:24:08 -080014216static void intel_setup_outputs(struct drm_device *dev)
14217{
Eric Anholt725e30a2009-01-22 13:01:02 -080014218 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014219 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014220 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014221
Daniel Vetterc9093352013-06-06 22:22:47 +020014222 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014223
Jesse Barnes84b4e042014-06-25 08:24:29 -070014224 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014225 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014226
Vandana Kannanc776eb22014-08-19 12:05:01 +053014227 if (IS_BROXTON(dev)) {
14228 /*
14229 * FIXME: Broxton doesn't support port detection via the
14230 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14231 * detect the ports.
14232 */
14233 intel_ddi_init(dev, PORT_A);
14234 intel_ddi_init(dev, PORT_B);
14235 intel_ddi_init(dev, PORT_C);
14236 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014237 int found;
14238
Jesse Barnesde31fac2015-03-06 15:53:32 -080014239 /*
14240 * Haswell uses DDI functions to detect digital outputs.
14241 * On SKL pre-D0 the strap isn't connected, so we assume
14242 * it's there.
14243 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014244 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014245 /* WaIgnoreDDIAStrap: skl */
14246 if (found ||
14247 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014248 intel_ddi_init(dev, PORT_A);
14249
14250 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14251 * register */
14252 found = I915_READ(SFUSE_STRAP);
14253
14254 if (found & SFUSE_STRAP_DDIB_DETECTED)
14255 intel_ddi_init(dev, PORT_B);
14256 if (found & SFUSE_STRAP_DDIC_DETECTED)
14257 intel_ddi_init(dev, PORT_C);
14258 if (found & SFUSE_STRAP_DDID_DETECTED)
14259 intel_ddi_init(dev, PORT_D);
14260 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014261 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014262 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014263
14264 if (has_edp_a(dev))
14265 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014266
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014267 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014268 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014269 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014270 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014271 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014272 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014273 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014274 }
14275
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014276 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014277 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014278
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014279 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014280 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014281
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014282 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014283 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014284
Daniel Vetter270b3042012-10-27 15:52:05 +020014285 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014286 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014287 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014288 /*
14289 * The DP_DETECTED bit is the latched state of the DDC
14290 * SDA pin at boot. However since eDP doesn't require DDC
14291 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14292 * eDP ports may have been muxed to an alternate function.
14293 * Thus we can't rely on the DP_DETECTED bit alone to detect
14294 * eDP ports. Consult the VBT as well as DP_DETECTED to
14295 * detect eDP ports.
14296 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014297 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14298 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014299 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14300 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014301 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14302 intel_dp_is_edp(dev, PORT_B))
14303 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014304
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014305 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14306 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014307 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14308 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014309 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14310 intel_dp_is_edp(dev, PORT_C))
14311 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014312
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014313 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014314 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014315 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14316 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014317 /* eDP not supported on port D, so don't check VBT */
14318 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14319 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014320 }
14321
Jani Nikula3cfca972013-08-27 15:12:26 +030014322 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014323 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014324 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014325
Paulo Zanonie2debe92013-02-18 19:00:27 -030014326 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014327 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014328 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014329 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014330 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014331 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014332 }
Ma Ling27185ae2009-08-24 13:50:23 +080014333
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014334 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014335 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014336 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014337
14338 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014339
Paulo Zanonie2debe92013-02-18 19:00:27 -030014340 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014341 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014342 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014343 }
Ma Ling27185ae2009-08-24 13:50:23 +080014344
Paulo Zanonie2debe92013-02-18 19:00:27 -030014345 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014346
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014347 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014348 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014349 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014350 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014351 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014352 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014353 }
Ma Ling27185ae2009-08-24 13:50:23 +080014354
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014355 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014356 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014357 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014358 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014359 intel_dvo_init(dev);
14360
Zhenyu Wang103a1962009-11-27 11:44:36 +080014361 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014362 intel_tv_init(dev);
14363
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014364 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014365
Damien Lespiaub2784e12014-08-05 11:29:37 +010014366 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014367 encoder->base.possible_crtcs = encoder->crtc_mask;
14368 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014369 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014370 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014371
Paulo Zanonidde86e22012-12-01 12:04:25 -020014372 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014373
14374 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014375}
14376
14377static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14378{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014379 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014380 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014381
Daniel Vetteref2d6332014-02-10 18:00:38 +010014382 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014383 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014384 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014385 drm_gem_object_unreference(&intel_fb->obj->base);
14386 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014387 kfree(intel_fb);
14388}
14389
14390static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014391 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014392 unsigned int *handle)
14393{
14394 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014395 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014396
Chris Wilson05394f32010-11-08 19:18:58 +000014397 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014398}
14399
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014400static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14401 struct drm_file *file,
14402 unsigned flags, unsigned color,
14403 struct drm_clip_rect *clips,
14404 unsigned num_clips)
14405{
14406 struct drm_device *dev = fb->dev;
14407 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14408 struct drm_i915_gem_object *obj = intel_fb->obj;
14409
14410 mutex_lock(&dev->struct_mutex);
14411 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
14412 mutex_unlock(&dev->struct_mutex);
14413
14414 return 0;
14415}
14416
Jesse Barnes79e53942008-11-07 14:24:08 -080014417static const struct drm_framebuffer_funcs intel_fb_funcs = {
14418 .destroy = intel_user_framebuffer_destroy,
14419 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014420 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014421};
14422
Damien Lespiaub3218032015-02-27 11:15:18 +000014423static
14424u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14425 uint32_t pixel_format)
14426{
14427 u32 gen = INTEL_INFO(dev)->gen;
14428
14429 if (gen >= 9) {
14430 /* "The stride in bytes must not exceed the of the size of 8K
14431 * pixels and 32K bytes."
14432 */
14433 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14434 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14435 return 32*1024;
14436 } else if (gen >= 4) {
14437 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14438 return 16*1024;
14439 else
14440 return 32*1024;
14441 } else if (gen >= 3) {
14442 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14443 return 8*1024;
14444 else
14445 return 16*1024;
14446 } else {
14447 /* XXX DSPC is limited to 4k tiled */
14448 return 8*1024;
14449 }
14450}
14451
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014452static int intel_framebuffer_init(struct drm_device *dev,
14453 struct intel_framebuffer *intel_fb,
14454 struct drm_mode_fb_cmd2 *mode_cmd,
14455 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014456{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014457 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014458 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014459 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014460
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014461 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14462
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014463 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14464 /* Enforce that fb modifier and tiling mode match, but only for
14465 * X-tiled. This is needed for FBC. */
14466 if (!!(obj->tiling_mode == I915_TILING_X) !=
14467 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14468 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14469 return -EINVAL;
14470 }
14471 } else {
14472 if (obj->tiling_mode == I915_TILING_X)
14473 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14474 else if (obj->tiling_mode == I915_TILING_Y) {
14475 DRM_DEBUG("No Y tiling for legacy addfb\n");
14476 return -EINVAL;
14477 }
14478 }
14479
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014480 /* Passed in modifier sanity checking. */
14481 switch (mode_cmd->modifier[0]) {
14482 case I915_FORMAT_MOD_Y_TILED:
14483 case I915_FORMAT_MOD_Yf_TILED:
14484 if (INTEL_INFO(dev)->gen < 9) {
14485 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14486 mode_cmd->modifier[0]);
14487 return -EINVAL;
14488 }
14489 case DRM_FORMAT_MOD_NONE:
14490 case I915_FORMAT_MOD_X_TILED:
14491 break;
14492 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014493 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14494 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014495 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014496 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014497
Damien Lespiaub3218032015-02-27 11:15:18 +000014498 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14499 mode_cmd->pixel_format);
14500 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14501 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14502 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014503 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014504 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014505
Damien Lespiaub3218032015-02-27 11:15:18 +000014506 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14507 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014508 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014509 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14510 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014511 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014512 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014513 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014514 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014515
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014516 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014517 mode_cmd->pitches[0] != obj->stride) {
14518 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14519 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014520 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014521 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014522
Ville Syrjälä57779d02012-10-31 17:50:14 +020014523 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014524 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014525 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014526 case DRM_FORMAT_RGB565:
14527 case DRM_FORMAT_XRGB8888:
14528 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014529 break;
14530 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014531 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014532 DRM_DEBUG("unsupported pixel format: %s\n",
14533 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014534 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014535 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014536 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014537 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014538 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14539 DRM_DEBUG("unsupported pixel format: %s\n",
14540 drm_get_format_name(mode_cmd->pixel_format));
14541 return -EINVAL;
14542 }
14543 break;
14544 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014545 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014546 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014547 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014548 DRM_DEBUG("unsupported pixel format: %s\n",
14549 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014550 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014551 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014552 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014553 case DRM_FORMAT_ABGR2101010:
14554 if (!IS_VALLEYVIEW(dev)) {
14555 DRM_DEBUG("unsupported pixel format: %s\n",
14556 drm_get_format_name(mode_cmd->pixel_format));
14557 return -EINVAL;
14558 }
14559 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014560 case DRM_FORMAT_YUYV:
14561 case DRM_FORMAT_UYVY:
14562 case DRM_FORMAT_YVYU:
14563 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014564 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014565 DRM_DEBUG("unsupported pixel format: %s\n",
14566 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014567 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014568 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014569 break;
14570 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014571 DRM_DEBUG("unsupported pixel format: %s\n",
14572 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014573 return -EINVAL;
14574 }
14575
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014576 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14577 if (mode_cmd->offsets[0] != 0)
14578 return -EINVAL;
14579
Damien Lespiauec2c9812015-01-20 12:51:45 +000014580 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014581 mode_cmd->pixel_format,
14582 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014583 /* FIXME drm helper for size checks (especially planar formats)? */
14584 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14585 return -EINVAL;
14586
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014587 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14588 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014589 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014590
Jesse Barnes79e53942008-11-07 14:24:08 -080014591 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14592 if (ret) {
14593 DRM_ERROR("framebuffer init failed %d\n", ret);
14594 return ret;
14595 }
14596
Jesse Barnes79e53942008-11-07 14:24:08 -080014597 return 0;
14598}
14599
Jesse Barnes79e53942008-11-07 14:24:08 -080014600static struct drm_framebuffer *
14601intel_user_framebuffer_create(struct drm_device *dev,
14602 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014603 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014604{
Chris Wilson05394f32010-11-08 19:18:58 +000014605 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014606
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014607 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14608 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014609 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014610 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014611
Chris Wilsond2dff872011-04-19 08:36:26 +010014612 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014613}
14614
Daniel Vetter4520f532013-10-09 09:18:51 +020014615#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014616static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014617{
14618}
14619#endif
14620
Jesse Barnes79e53942008-11-07 14:24:08 -080014621static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014622 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014623 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014624 .atomic_check = intel_atomic_check,
14625 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014626 .atomic_state_alloc = intel_atomic_state_alloc,
14627 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014628};
14629
Jesse Barnese70236a2009-09-21 10:42:27 -070014630/* Set up chip specific display functions */
14631static void intel_init_display(struct drm_device *dev)
14632{
14633 struct drm_i915_private *dev_priv = dev->dev_private;
14634
Daniel Vetteree9300b2013-06-03 22:40:22 +020014635 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14636 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014637 else if (IS_CHERRYVIEW(dev))
14638 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014639 else if (IS_VALLEYVIEW(dev))
14640 dev_priv->display.find_dpll = vlv_find_best_dpll;
14641 else if (IS_PINEVIEW(dev))
14642 dev_priv->display.find_dpll = pnv_find_best_dpll;
14643 else
14644 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14645
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014646 if (INTEL_INFO(dev)->gen >= 9) {
14647 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014648 dev_priv->display.get_initial_plane_config =
14649 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014650 dev_priv->display.crtc_compute_clock =
14651 haswell_crtc_compute_clock;
14652 dev_priv->display.crtc_enable = haswell_crtc_enable;
14653 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014654 dev_priv->display.update_primary_plane =
14655 skylake_update_primary_plane;
14656 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014657 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014658 dev_priv->display.get_initial_plane_config =
14659 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014660 dev_priv->display.crtc_compute_clock =
14661 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014662 dev_priv->display.crtc_enable = haswell_crtc_enable;
14663 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014664 dev_priv->display.update_primary_plane =
14665 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014666 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014667 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014668 dev_priv->display.get_initial_plane_config =
14669 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014670 dev_priv->display.crtc_compute_clock =
14671 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014672 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14673 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014674 dev_priv->display.update_primary_plane =
14675 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014676 } else if (IS_VALLEYVIEW(dev)) {
14677 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014678 dev_priv->display.get_initial_plane_config =
14679 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014680 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014681 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14682 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014683 dev_priv->display.update_primary_plane =
14684 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014685 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014686 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014687 dev_priv->display.get_initial_plane_config =
14688 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014689 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014690 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14691 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014692 dev_priv->display.update_primary_plane =
14693 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014694 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014695
Jesse Barnese70236a2009-09-21 10:42:27 -070014696 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014697 if (IS_SKYLAKE(dev))
14698 dev_priv->display.get_display_clock_speed =
14699 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014700 else if (IS_BROXTON(dev))
14701 dev_priv->display.get_display_clock_speed =
14702 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014703 else if (IS_BROADWELL(dev))
14704 dev_priv->display.get_display_clock_speed =
14705 broadwell_get_display_clock_speed;
14706 else if (IS_HASWELL(dev))
14707 dev_priv->display.get_display_clock_speed =
14708 haswell_get_display_clock_speed;
14709 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014710 dev_priv->display.get_display_clock_speed =
14711 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014712 else if (IS_GEN5(dev))
14713 dev_priv->display.get_display_clock_speed =
14714 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014715 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014716 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014717 dev_priv->display.get_display_clock_speed =
14718 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014719 else if (IS_GM45(dev))
14720 dev_priv->display.get_display_clock_speed =
14721 gm45_get_display_clock_speed;
14722 else if (IS_CRESTLINE(dev))
14723 dev_priv->display.get_display_clock_speed =
14724 i965gm_get_display_clock_speed;
14725 else if (IS_PINEVIEW(dev))
14726 dev_priv->display.get_display_clock_speed =
14727 pnv_get_display_clock_speed;
14728 else if (IS_G33(dev) || IS_G4X(dev))
14729 dev_priv->display.get_display_clock_speed =
14730 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014731 else if (IS_I915G(dev))
14732 dev_priv->display.get_display_clock_speed =
14733 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014734 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014735 dev_priv->display.get_display_clock_speed =
14736 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014737 else if (IS_PINEVIEW(dev))
14738 dev_priv->display.get_display_clock_speed =
14739 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014740 else if (IS_I915GM(dev))
14741 dev_priv->display.get_display_clock_speed =
14742 i915gm_get_display_clock_speed;
14743 else if (IS_I865G(dev))
14744 dev_priv->display.get_display_clock_speed =
14745 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014746 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014747 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014748 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014749 else { /* 830 */
14750 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014751 dev_priv->display.get_display_clock_speed =
14752 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014753 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014754
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014755 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014756 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014757 } else if (IS_GEN6(dev)) {
14758 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014759 } else if (IS_IVYBRIDGE(dev)) {
14760 /* FIXME: detect B0+ stepping and use auto training */
14761 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014762 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014763 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014764 if (IS_BROADWELL(dev)) {
14765 dev_priv->display.modeset_commit_cdclk =
14766 broadwell_modeset_commit_cdclk;
14767 dev_priv->display.modeset_calc_cdclk =
14768 broadwell_modeset_calc_cdclk;
14769 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014770 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014771 dev_priv->display.modeset_commit_cdclk =
14772 valleyview_modeset_commit_cdclk;
14773 dev_priv->display.modeset_calc_cdclk =
14774 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014775 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014776 dev_priv->display.modeset_commit_cdclk =
14777 broxton_modeset_commit_cdclk;
14778 dev_priv->display.modeset_calc_cdclk =
14779 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014780 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014781
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014782 switch (INTEL_INFO(dev)->gen) {
14783 case 2:
14784 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14785 break;
14786
14787 case 3:
14788 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14789 break;
14790
14791 case 4:
14792 case 5:
14793 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14794 break;
14795
14796 case 6:
14797 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14798 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014799 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014800 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014801 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14802 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014803 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014804 /* Drop through - unsupported since execlist only. */
14805 default:
14806 /* Default just returns -ENODEV to indicate unsupported */
14807 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014808 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014809
14810 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014811
14812 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014813}
14814
Jesse Barnesb690e962010-07-19 13:53:12 -070014815/*
14816 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14817 * resume, or other times. This quirk makes sure that's the case for
14818 * affected systems.
14819 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014820static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014821{
14822 struct drm_i915_private *dev_priv = dev->dev_private;
14823
14824 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014825 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014826}
14827
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014828static void quirk_pipeb_force(struct drm_device *dev)
14829{
14830 struct drm_i915_private *dev_priv = dev->dev_private;
14831
14832 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14833 DRM_INFO("applying pipe b force quirk\n");
14834}
14835
Keith Packard435793d2011-07-12 14:56:22 -070014836/*
14837 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14838 */
14839static void quirk_ssc_force_disable(struct drm_device *dev)
14840{
14841 struct drm_i915_private *dev_priv = dev->dev_private;
14842 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014843 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014844}
14845
Carsten Emde4dca20e2012-03-15 15:56:26 +010014846/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014847 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14848 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014849 */
14850static void quirk_invert_brightness(struct drm_device *dev)
14851{
14852 struct drm_i915_private *dev_priv = dev->dev_private;
14853 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014854 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014855}
14856
Scot Doyle9c72cc62014-07-03 23:27:50 +000014857/* Some VBT's incorrectly indicate no backlight is present */
14858static void quirk_backlight_present(struct drm_device *dev)
14859{
14860 struct drm_i915_private *dev_priv = dev->dev_private;
14861 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14862 DRM_INFO("applying backlight present quirk\n");
14863}
14864
Jesse Barnesb690e962010-07-19 13:53:12 -070014865struct intel_quirk {
14866 int device;
14867 int subsystem_vendor;
14868 int subsystem_device;
14869 void (*hook)(struct drm_device *dev);
14870};
14871
Egbert Eich5f85f172012-10-14 15:46:38 +020014872/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14873struct intel_dmi_quirk {
14874 void (*hook)(struct drm_device *dev);
14875 const struct dmi_system_id (*dmi_id_list)[];
14876};
14877
14878static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14879{
14880 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14881 return 1;
14882}
14883
14884static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14885 {
14886 .dmi_id_list = &(const struct dmi_system_id[]) {
14887 {
14888 .callback = intel_dmi_reverse_brightness,
14889 .ident = "NCR Corporation",
14890 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14891 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14892 },
14893 },
14894 { } /* terminating entry */
14895 },
14896 .hook = quirk_invert_brightness,
14897 },
14898};
14899
Ben Widawskyc43b5632012-04-16 14:07:40 -070014900static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014901 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14902 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14903
Jesse Barnesb690e962010-07-19 13:53:12 -070014904 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14905 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14906
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014907 /* 830 needs to leave pipe A & dpll A up */
14908 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14909
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014910 /* 830 needs to leave pipe B & dpll B up */
14911 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14912
Keith Packard435793d2011-07-12 14:56:22 -070014913 /* Lenovo U160 cannot use SSC on LVDS */
14914 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014915
14916 /* Sony Vaio Y cannot use SSC on LVDS */
14917 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014918
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014919 /* Acer Aspire 5734Z must invert backlight brightness */
14920 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14921
14922 /* Acer/eMachines G725 */
14923 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14924
14925 /* Acer/eMachines e725 */
14926 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14927
14928 /* Acer/Packard Bell NCL20 */
14929 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14930
14931 /* Acer Aspire 4736Z */
14932 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014933
14934 /* Acer Aspire 5336 */
14935 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014936
14937 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14938 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014939
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014940 /* Acer C720 Chromebook (Core i3 4005U) */
14941 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14942
jens steinb2a96012014-10-28 20:25:53 +010014943 /* Apple Macbook 2,1 (Core 2 T7400) */
14944 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14945
Scot Doyled4967d82014-07-03 23:27:52 +000014946 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14947 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014948
14949 /* HP Chromebook 14 (Celeron 2955U) */
14950 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014951
14952 /* Dell Chromebook 11 */
14953 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014954};
14955
14956static void intel_init_quirks(struct drm_device *dev)
14957{
14958 struct pci_dev *d = dev->pdev;
14959 int i;
14960
14961 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14962 struct intel_quirk *q = &intel_quirks[i];
14963
14964 if (d->device == q->device &&
14965 (d->subsystem_vendor == q->subsystem_vendor ||
14966 q->subsystem_vendor == PCI_ANY_ID) &&
14967 (d->subsystem_device == q->subsystem_device ||
14968 q->subsystem_device == PCI_ANY_ID))
14969 q->hook(dev);
14970 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014971 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14972 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14973 intel_dmi_quirks[i].hook(dev);
14974 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014975}
14976
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014977/* Disable the VGA plane that we never use */
14978static void i915_disable_vga(struct drm_device *dev)
14979{
14980 struct drm_i915_private *dev_priv = dev->dev_private;
14981 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014982 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014983
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014984 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014985 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014986 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014987 sr1 = inb(VGA_SR_DATA);
14988 outb(sr1 | 1<<5, VGA_SR_DATA);
14989 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14990 udelay(300);
14991
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014992 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014993 POSTING_READ(vga_reg);
14994}
14995
Daniel Vetterf8175862012-04-10 15:50:11 +020014996void intel_modeset_init_hw(struct drm_device *dev)
14997{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014998 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014999 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015000 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015001 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015002}
15003
Jesse Barnes79e53942008-11-07 14:24:08 -080015004void intel_modeset_init(struct drm_device *dev)
15005{
Jesse Barnes652c3932009-08-17 13:31:43 -070015006 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015007 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015008 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015009 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015010
15011 drm_mode_config_init(dev);
15012
15013 dev->mode_config.min_width = 0;
15014 dev->mode_config.min_height = 0;
15015
Dave Airlie019d96c2011-09-29 16:20:42 +010015016 dev->mode_config.preferred_depth = 24;
15017 dev->mode_config.prefer_shadow = 1;
15018
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015019 dev->mode_config.allow_fb_modifiers = true;
15020
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015021 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015022
Jesse Barnesb690e962010-07-19 13:53:12 -070015023 intel_init_quirks(dev);
15024
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015025 intel_init_pm(dev);
15026
Ben Widawskye3c74752013-04-05 13:12:39 -070015027 if (INTEL_INFO(dev)->num_pipes == 0)
15028 return;
15029
Jesse Barnese70236a2009-09-21 10:42:27 -070015030 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015031 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015032
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015033 if (IS_GEN2(dev)) {
15034 dev->mode_config.max_width = 2048;
15035 dev->mode_config.max_height = 2048;
15036 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015037 dev->mode_config.max_width = 4096;
15038 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015039 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015040 dev->mode_config.max_width = 8192;
15041 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015042 }
Damien Lespiau068be562014-03-28 14:17:49 +000015043
Ville Syrjälädc41c152014-08-13 11:57:05 +030015044 if (IS_845G(dev) || IS_I865G(dev)) {
15045 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15046 dev->mode_config.cursor_height = 1023;
15047 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015048 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15049 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15050 } else {
15051 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15052 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15053 }
15054
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015055 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015056
Zhao Yakui28c97732009-10-09 11:39:41 +080015057 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015058 INTEL_INFO(dev)->num_pipes,
15059 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015060
Damien Lespiau055e3932014-08-18 13:49:10 +010015061 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015062 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015063 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015064 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015065 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015066 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015067 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015068 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015069 }
15070
Jesse Barnesf42bb702013-12-16 16:34:23 -080015071 intel_init_dpio(dev);
15072
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015073 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015074
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015075 /* Just disable it once at startup */
15076 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015077 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015078
15079 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030015080 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015081
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015082 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015083 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015084 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015085
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015086 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015087 if (!crtc->active)
15088 continue;
15089
Jesse Barnes46f297f2014-03-07 08:57:48 -080015090 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015091 * Note that reserving the BIOS fb up front prevents us
15092 * from stuffing other stolen allocations like the ring
15093 * on top. This prevents some ugliness at boot time, and
15094 * can even allow for smooth boot transitions if the BIOS
15095 * fb is large enough for the active pipe configuration.
15096 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015097 if (dev_priv->display.get_initial_plane_config) {
15098 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015099 &crtc->plane_config);
15100 /*
15101 * If the fb is shared between multiple heads, we'll
15102 * just get the first one.
15103 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015104 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015105 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015106 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015107}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015108
Daniel Vetter7fad7982012-07-04 17:51:47 +020015109static void intel_enable_pipe_a(struct drm_device *dev)
15110{
15111 struct intel_connector *connector;
15112 struct drm_connector *crt = NULL;
15113 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015114 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015115
15116 /* We can't just switch on the pipe A, we need to set things up with a
15117 * proper mode and output configuration. As a gross hack, enable pipe A
15118 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015119 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015120 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15121 crt = &connector->base;
15122 break;
15123 }
15124 }
15125
15126 if (!crt)
15127 return;
15128
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015129 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015130 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015131}
15132
Daniel Vetterfa555832012-10-10 23:14:00 +020015133static bool
15134intel_check_plane_mapping(struct intel_crtc *crtc)
15135{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015136 struct drm_device *dev = crtc->base.dev;
15137 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015138 u32 reg, val;
15139
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015140 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015141 return true;
15142
15143 reg = DSPCNTR(!crtc->plane);
15144 val = I915_READ(reg);
15145
15146 if ((val & DISPLAY_PLANE_ENABLE) &&
15147 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15148 return false;
15149
15150 return true;
15151}
15152
Daniel Vetter24929352012-07-02 20:28:59 +020015153static void intel_sanitize_crtc(struct intel_crtc *crtc)
15154{
15155 struct drm_device *dev = crtc->base.dev;
15156 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015157 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015158 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015159 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015160
Daniel Vetter24929352012-07-02 20:28:59 +020015161 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015162 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015163 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15164
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015165 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015166 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015167 if (crtc->active) {
15168 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015169 drm_crtc_vblank_on(&crtc->base);
15170 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015171
Daniel Vetter24929352012-07-02 20:28:59 +020015172 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015173 * disable the crtc (and hence change the state) if it is wrong. Note
15174 * that gen4+ has a fixed plane -> pipe mapping. */
15175 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015176 bool plane;
15177
Daniel Vetter24929352012-07-02 20:28:59 +020015178 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15179 crtc->base.base.id);
15180
15181 /* Pipe has the wrong plane attached and the plane is active.
15182 * Temporarily change the plane mapping and disable everything
15183 * ... */
15184 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015185 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015186 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015187 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015188 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015189 }
Daniel Vetter24929352012-07-02 20:28:59 +020015190
Daniel Vetter7fad7982012-07-04 17:51:47 +020015191 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15192 crtc->pipe == PIPE_A && !crtc->active) {
15193 /* BIOS forgot to enable pipe A, this mostly happens after
15194 * resume. Force-enable the pipe to fix this, the update_dpms
15195 * call below we restore the pipe to the right state, but leave
15196 * the required bits on. */
15197 intel_enable_pipe_a(dev);
15198 }
15199
Daniel Vetter24929352012-07-02 20:28:59 +020015200 /* Adjust the state of the output pipe according to whether we
15201 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015202 enable = false;
15203 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15204 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015205
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015206 if (!enable)
15207 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015208
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015209 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015210
15211 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015212 * functions or because of calls to intel_crtc_disable_noatomic,
15213 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015214 * pipe A quirk. */
15215 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15216 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015217 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015218 crtc->active ? "enabled" : "disabled");
15219
Matt Roper83d65732015-02-25 13:12:16 -080015220 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015221 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015222 crtc->base.enabled = crtc->active;
15223
15224 /* Because we only establish the connector -> encoder ->
15225 * crtc links if something is active, this means the
15226 * crtc is now deactivated. Break the links. connector
15227 * -> encoder links are only establish when things are
15228 * actually up, hence no need to break them. */
15229 WARN_ON(crtc->active);
15230
15231 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15232 WARN_ON(encoder->connectors_active);
15233 encoder->base.crtc = NULL;
15234 }
15235 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015236
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015237 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015238 /*
15239 * We start out with underrun reporting disabled to avoid races.
15240 * For correct bookkeeping mark this on active crtcs.
15241 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015242 * Also on gmch platforms we dont have any hardware bits to
15243 * disable the underrun reporting. Which means we need to start
15244 * out with underrun reporting disabled also on inactive pipes,
15245 * since otherwise we'll complain about the garbage we read when
15246 * e.g. coming up after runtime pm.
15247 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015248 * No protection against concurrent access is required - at
15249 * worst a fifo underrun happens which also sets this to false.
15250 */
15251 crtc->cpu_fifo_underrun_disabled = true;
15252 crtc->pch_fifo_underrun_disabled = true;
15253 }
Daniel Vetter24929352012-07-02 20:28:59 +020015254}
15255
15256static void intel_sanitize_encoder(struct intel_encoder *encoder)
15257{
15258 struct intel_connector *connector;
15259 struct drm_device *dev = encoder->base.dev;
15260
15261 /* We need to check both for a crtc link (meaning that the
15262 * encoder is active and trying to read from a pipe) and the
15263 * pipe itself being active. */
15264 bool has_active_crtc = encoder->base.crtc &&
15265 to_intel_crtc(encoder->base.crtc)->active;
15266
15267 if (encoder->connectors_active && !has_active_crtc) {
15268 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15269 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015270 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015271
15272 /* Connector is active, but has no active pipe. This is
15273 * fallout from our resume register restoring. Disable
15274 * the encoder manually again. */
15275 if (encoder->base.crtc) {
15276 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15277 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015278 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015279 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015280 if (encoder->post_disable)
15281 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015282 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015283 encoder->base.crtc = NULL;
15284 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015285
15286 /* Inconsistent output/port/pipe state happens presumably due to
15287 * a bug in one of the get_hw_state functions. Or someplace else
15288 * in our code, like the register restore mess on resume. Clamp
15289 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015290 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015291 if (connector->encoder != encoder)
15292 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015293 connector->base.dpms = DRM_MODE_DPMS_OFF;
15294 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015295 }
15296 }
15297 /* Enabled encoders without active connectors will be fixed in
15298 * the crtc fixup. */
15299}
15300
Imre Deak04098752014-02-18 00:02:16 +020015301void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015302{
15303 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015304 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015305
Imre Deak04098752014-02-18 00:02:16 +020015306 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15307 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15308 i915_disable_vga(dev);
15309 }
15310}
15311
15312void i915_redisable_vga(struct drm_device *dev)
15313{
15314 struct drm_i915_private *dev_priv = dev->dev_private;
15315
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015316 /* This function can be called both from intel_modeset_setup_hw_state or
15317 * at a very early point in our resume sequence, where the power well
15318 * structures are not yet restored. Since this function is at a very
15319 * paranoid "someone might have enabled VGA while we were not looking"
15320 * level, just check if the power well is enabled instead of trying to
15321 * follow the "don't touch the power well if we don't need it" policy
15322 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015323 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015324 return;
15325
Imre Deak04098752014-02-18 00:02:16 +020015326 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015327}
15328
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015329static bool primary_get_hw_state(struct intel_crtc *crtc)
15330{
15331 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15332
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015333 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15334}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015335
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015336static void readout_plane_state(struct intel_crtc *crtc,
15337 struct intel_crtc_state *crtc_state)
15338{
15339 struct intel_plane *p;
15340 struct drm_plane_state *drm_plane_state;
15341 bool active = crtc_state->base.active;
15342
15343 if (active) {
15344 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15345
15346 /* apply to previous sw state too */
15347 to_intel_crtc_state(crtc->base.state)->quirks |=
15348 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15349 }
15350
15351 for_each_intel_plane(crtc->base.dev, p) {
15352 bool visible = active;
15353
15354 if (crtc->pipe != p->pipe)
15355 continue;
15356
15357 drm_plane_state = p->base.state;
15358 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15359 visible = primary_get_hw_state(crtc);
15360 to_intel_plane_state(drm_plane_state)->visible = visible;
15361 } else {
15362 /*
15363 * unknown state, assume it's off to force a transition
15364 * to on when calculating state changes.
15365 */
15366 to_intel_plane_state(drm_plane_state)->visible = false;
15367 }
15368
15369 if (visible) {
15370 crtc_state->base.plane_mask |=
15371 1 << drm_plane_index(&p->base);
15372 } else if (crtc_state->base.state) {
15373 /* Make this unconditional for atomic hw readout. */
15374 crtc_state->base.plane_mask &=
15375 ~(1 << drm_plane_index(&p->base));
15376 }
15377 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015378}
15379
Daniel Vetter30e984d2013-06-05 13:34:17 +020015380static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015381{
15382 struct drm_i915_private *dev_priv = dev->dev_private;
15383 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015384 struct intel_crtc *crtc;
15385 struct intel_encoder *encoder;
15386 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015387 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015388
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015389 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015390 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015391 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015392
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015393 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015394
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015395 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015396 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015397
Matt Roper83d65732015-02-25 13:12:16 -080015398 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015399 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015400 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015401 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015402
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015403 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015404
15405 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15406 crtc->base.base.id,
15407 crtc->active ? "enabled" : "disabled");
15408 }
15409
Daniel Vetter53589012013-06-05 13:34:16 +020015410 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15411 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15412
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015413 pll->on = pll->get_hw_state(dev_priv, pll,
15414 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015415 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015416 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015417 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015418 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015419 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015420 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015421 }
Daniel Vetter53589012013-06-05 13:34:16 +020015422 }
Daniel Vetter53589012013-06-05 13:34:16 +020015423
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015424 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015425 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015426
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015427 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015428 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015429 }
15430
Damien Lespiaub2784e12014-08-05 11:29:37 +010015431 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015432 pipe = 0;
15433
15434 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015435 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15436 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015437 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015438 } else {
15439 encoder->base.crtc = NULL;
15440 }
15441
15442 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015443 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015444 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015445 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015446 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015447 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015448 }
15449
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015450 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015451 if (connector->get_hw_state(connector)) {
15452 connector->base.dpms = DRM_MODE_DPMS_ON;
15453 connector->encoder->connectors_active = true;
15454 connector->base.encoder = &connector->encoder->base;
15455 } else {
15456 connector->base.dpms = DRM_MODE_DPMS_OFF;
15457 connector->base.encoder = NULL;
15458 }
15459 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15460 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015461 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015462 connector->base.encoder ? "enabled" : "disabled");
15463 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015464}
15465
15466/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15467 * and i915 state tracking structures. */
15468void intel_modeset_setup_hw_state(struct drm_device *dev,
15469 bool force_restore)
15470{
15471 struct drm_i915_private *dev_priv = dev->dev_private;
15472 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015473 struct intel_crtc *crtc;
15474 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015475 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015476
15477 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015478
Jesse Barnesbabea612013-06-26 18:57:38 +030015479 /*
15480 * Now that we have the config, copy it to each CRTC struct
15481 * Note that this could go away if we move to using crtc_config
15482 * checking everywhere.
15483 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015484 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015485 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015486 intel_mode_from_pipe_config(&crtc->base.mode,
15487 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015488 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15489 crtc->base.base.id);
15490 drm_mode_debug_printmodeline(&crtc->base.mode);
15491 }
15492 }
15493
Daniel Vetter24929352012-07-02 20:28:59 +020015494 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015495 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015496 intel_sanitize_encoder(encoder);
15497 }
15498
Damien Lespiau055e3932014-08-18 13:49:10 +010015499 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015500 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15501 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015502 intel_dump_pipe_config(crtc, crtc->config,
15503 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015504 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015505
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015506 intel_modeset_update_connector_atomic_state(dev);
15507
Daniel Vetter35c95372013-07-17 06:55:04 +020015508 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15509 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15510
15511 if (!pll->on || pll->active)
15512 continue;
15513
15514 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15515
15516 pll->disable(dev_priv, pll);
15517 pll->on = false;
15518 }
15519
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015520 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015521 vlv_wm_get_hw_state(dev);
15522 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015523 skl_wm_get_hw_state(dev);
15524 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015525 ilk_wm_get_hw_state(dev);
15526
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015527 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015528 i915_redisable_vga(dev);
15529
Daniel Vetterf30da182013-04-11 20:22:50 +020015530 /*
15531 * We need to use raw interfaces for restoring state to avoid
15532 * checking (bogus) intermediate states.
15533 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015534 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015535 struct drm_crtc *crtc =
15536 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015537
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015538 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015539 }
15540 } else {
15541 intel_modeset_update_staged_output_state(dev);
15542 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015543
15544 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015545}
15546
15547void intel_modeset_gem_init(struct drm_device *dev)
15548{
Jesse Barnes92122782014-10-09 12:57:42 -070015549 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015550 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015551 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015552 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015553
Imre Deakae484342014-03-31 15:10:44 +030015554 mutex_lock(&dev->struct_mutex);
15555 intel_init_gt_powersave(dev);
15556 mutex_unlock(&dev->struct_mutex);
15557
Jesse Barnes92122782014-10-09 12:57:42 -070015558 /*
15559 * There may be no VBT; and if the BIOS enabled SSC we can
15560 * just keep using it to avoid unnecessary flicker. Whereas if the
15561 * BIOS isn't using it, don't assume it will work even if the VBT
15562 * indicates as much.
15563 */
15564 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15565 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15566 DREF_SSC1_ENABLE);
15567
Chris Wilson1833b132012-05-09 11:56:28 +010015568 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015569
15570 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015571
15572 /*
15573 * Make sure any fbs we allocated at startup are properly
15574 * pinned & fenced. When we do the allocation it's too early
15575 * for this.
15576 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015577 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015578 obj = intel_fb_obj(c->primary->fb);
15579 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015580 continue;
15581
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015582 mutex_lock(&dev->struct_mutex);
15583 ret = intel_pin_and_fence_fb_obj(c->primary,
15584 c->primary->fb,
15585 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015586 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015587 mutex_unlock(&dev->struct_mutex);
15588 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015589 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15590 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015591 drm_framebuffer_unreference(c->primary->fb);
15592 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015593 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015594 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015595 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015596 }
15597 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015598
15599 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015600}
15601
Imre Deak4932e2c2014-02-11 17:12:48 +020015602void intel_connector_unregister(struct intel_connector *intel_connector)
15603{
15604 struct drm_connector *connector = &intel_connector->base;
15605
15606 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015607 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015608}
15609
Jesse Barnes79e53942008-11-07 14:24:08 -080015610void intel_modeset_cleanup(struct drm_device *dev)
15611{
Jesse Barnes652c3932009-08-17 13:31:43 -070015612 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015613 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015614
Imre Deak2eb52522014-11-19 15:30:05 +020015615 intel_disable_gt_powersave(dev);
15616
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015617 intel_backlight_unregister(dev);
15618
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015619 /*
15620 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015621 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015622 * experience fancy races otherwise.
15623 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015624 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015625
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015626 /*
15627 * Due to the hpd irq storm handling the hotplug work can re-arm the
15628 * poll handlers. Hence disable polling after hpd handling is shut down.
15629 */
Keith Packardf87ea762010-10-03 19:36:26 -070015630 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015631
Jesse Barnes723bfd72010-10-07 16:01:13 -070015632 intel_unregister_dsm_handler();
15633
Paulo Zanoni7733b492015-07-07 15:26:04 -030015634 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015635
Chris Wilson1630fe72011-07-08 12:22:42 +010015636 /* flush any delayed tasks or pending work */
15637 flush_scheduled_work();
15638
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015639 /* destroy the backlight and sysfs files before encoders/connectors */
15640 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015641 struct intel_connector *intel_connector;
15642
15643 intel_connector = to_intel_connector(connector);
15644 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015645 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015646
Jesse Barnes79e53942008-11-07 14:24:08 -080015647 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015648
15649 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015650
15651 mutex_lock(&dev->struct_mutex);
15652 intel_cleanup_gt_powersave(dev);
15653 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015654}
15655
Dave Airlie28d52042009-09-21 14:33:58 +100015656/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015657 * Return which encoder is currently attached for connector.
15658 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015659struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015660{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015661 return &intel_attached_encoder(connector)->base;
15662}
Jesse Barnes79e53942008-11-07 14:24:08 -080015663
Chris Wilsondf0e9242010-09-09 16:20:55 +010015664void intel_connector_attach_encoder(struct intel_connector *connector,
15665 struct intel_encoder *encoder)
15666{
15667 connector->encoder = encoder;
15668 drm_mode_connector_attach_encoder(&connector->base,
15669 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015670}
Dave Airlie28d52042009-09-21 14:33:58 +100015671
15672/*
15673 * set vga decode state - true == enable VGA decode
15674 */
15675int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15676{
15677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015678 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015679 u16 gmch_ctrl;
15680
Chris Wilson75fa0412014-02-07 18:37:02 -020015681 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15682 DRM_ERROR("failed to read control word\n");
15683 return -EIO;
15684 }
15685
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015686 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15687 return 0;
15688
Dave Airlie28d52042009-09-21 14:33:58 +100015689 if (state)
15690 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15691 else
15692 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015693
15694 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15695 DRM_ERROR("failed to write control word\n");
15696 return -EIO;
15697 }
15698
Dave Airlie28d52042009-09-21 14:33:58 +100015699 return 0;
15700}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015701
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015702struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015703
15704 u32 power_well_driver;
15705
Chris Wilson63b66e52013-08-08 15:12:06 +020015706 int num_transcoders;
15707
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015708 struct intel_cursor_error_state {
15709 u32 control;
15710 u32 position;
15711 u32 base;
15712 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015713 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015714
15715 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015716 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015717 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030015718 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015719 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015720
15721 struct intel_plane_error_state {
15722 u32 control;
15723 u32 stride;
15724 u32 size;
15725 u32 pos;
15726 u32 addr;
15727 u32 surface;
15728 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015729 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015730
15731 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015732 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015733 enum transcoder cpu_transcoder;
15734
15735 u32 conf;
15736
15737 u32 htotal;
15738 u32 hblank;
15739 u32 hsync;
15740 u32 vtotal;
15741 u32 vblank;
15742 u32 vsync;
15743 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015744};
15745
15746struct intel_display_error_state *
15747intel_display_capture_error_state(struct drm_device *dev)
15748{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015749 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015750 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015751 int transcoders[] = {
15752 TRANSCODER_A,
15753 TRANSCODER_B,
15754 TRANSCODER_C,
15755 TRANSCODER_EDP,
15756 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015757 int i;
15758
Chris Wilson63b66e52013-08-08 15:12:06 +020015759 if (INTEL_INFO(dev)->num_pipes == 0)
15760 return NULL;
15761
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015762 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015763 if (error == NULL)
15764 return NULL;
15765
Imre Deak190be112013-11-25 17:15:31 +020015766 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015767 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15768
Damien Lespiau055e3932014-08-18 13:49:10 +010015769 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015770 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015771 __intel_display_power_is_enabled(dev_priv,
15772 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015773 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015774 continue;
15775
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015776 error->cursor[i].control = I915_READ(CURCNTR(i));
15777 error->cursor[i].position = I915_READ(CURPOS(i));
15778 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015779
15780 error->plane[i].control = I915_READ(DSPCNTR(i));
15781 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015782 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015783 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015784 error->plane[i].pos = I915_READ(DSPPOS(i));
15785 }
Paulo Zanonica291362013-03-06 20:03:14 -030015786 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15787 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015788 if (INTEL_INFO(dev)->gen >= 4) {
15789 error->plane[i].surface = I915_READ(DSPSURF(i));
15790 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15791 }
15792
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015793 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030015794
Sonika Jindal3abfce72014-07-21 15:23:43 +053015795 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e12014-04-18 15:55:04 +030015796 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015797 }
15798
15799 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15800 if (HAS_DDI(dev_priv->dev))
15801 error->num_transcoders++; /* Account for eDP. */
15802
15803 for (i = 0; i < error->num_transcoders; i++) {
15804 enum transcoder cpu_transcoder = transcoders[i];
15805
Imre Deakddf9c532013-11-27 22:02:02 +020015806 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015807 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015808 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015809 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015810 continue;
15811
Chris Wilson63b66e52013-08-08 15:12:06 +020015812 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15813
15814 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15815 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15816 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15817 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15818 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15819 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15820 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015821 }
15822
15823 return error;
15824}
15825
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015826#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15827
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015828void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015829intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015830 struct drm_device *dev,
15831 struct intel_display_error_state *error)
15832{
Damien Lespiau055e3932014-08-18 13:49:10 +010015833 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015834 int i;
15835
Chris Wilson63b66e52013-08-08 15:12:06 +020015836 if (!error)
15837 return;
15838
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015839 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015840 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015841 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015842 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015843 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015844 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015845 err_printf(m, " Power: %s\n",
15846 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015847 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030015848 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015849
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015850 err_printf(m, "Plane [%d]:\n", i);
15851 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15852 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015853 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015854 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15855 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015856 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015857 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015858 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015859 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015860 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15861 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015862 }
15863
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015864 err_printf(m, "Cursor [%d]:\n", i);
15865 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15866 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15867 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015868 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015869
15870 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015871 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015872 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015873 err_printf(m, " Power: %s\n",
15874 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015875 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15876 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15877 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15878 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15879 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15880 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15881 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15882 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015883}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015884
15885void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15886{
15887 struct intel_crtc *crtc;
15888
15889 for_each_intel_crtc(dev, crtc) {
15890 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015891
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015892 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015893
15894 work = crtc->unpin_work;
15895
15896 if (work && work->event &&
15897 work->event->base.file_priv == file) {
15898 kfree(work->event);
15899 work->event = NULL;
15900 }
15901
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015902 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015903 }
15904}