blob: f7ff39dc2dccb830e9bb4e461a18aeb65eeb711c [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Sam Ravnborgd0e93592019-01-26 13:25:24 +010028#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010030
31#include <drm/drm_atomic_helper.h>
32#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070033#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010034
Jani Nikuladf0566a2019-06-13 11:44:16 +030035#include "display/intel_atomic.h"
Ville Syrjälä3df3fe22020-11-06 19:30:42 +020036#include "display/intel_atomic_plane.h"
Stanislav Lisovskiycac91e62020-05-22 16:18:43 +030037#include "display/intel_bw.h"
Ville Syrjälä7785ae02021-04-30 17:39:44 +030038#include "display/intel_de.h"
Jani Nikulafd2b94a2021-12-08 13:05:17 +020039#include "display/intel_display_trace.h"
Jani Nikula1d455f82019-08-06 14:39:33 +030040#include "display/intel_display_types.h"
Imre Deak0f2922e2021-10-20 22:51:33 +030041#include "display/intel_fb.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030042#include "display/intel_fbc.h"
43#include "display/intel_sprite.h"
Dave Airlie46d12f92021-02-05 16:48:36 +020044#include "display/skl_universal_plane.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030045
Andi Shyti0dc3c562019-10-20 19:41:39 +010046#include "gt/intel_llc.h"
47
Eugeni Dodonov85208be2012-04-16 22:20:34 -030048#include "i915_drv.h"
Jani Nikulaa10510a2020-02-27 19:00:47 +020049#include "i915_fixed.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030050#include "i915_irq.h"
Jani Nikula4dd43752021-10-14 13:28:57 +030051#include "intel_pcode.h"
Jani Nikula696173b2019-04-05 14:00:15 +030052#include "intel_pm.h"
Jani Nikula1eecf31e2021-10-13 13:11:59 +030053#include "vlv_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020054#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030055
Jani Nikulaa10510a2020-02-27 19:00:47 +020056/* Stores plane specific WM parameters */
57struct skl_wm_params {
58 bool x_tiled, y_tiled;
59 bool rc_surface;
60 bool is_planar;
61 u32 width;
62 u8 cpp;
63 u32 plane_pixel_rate;
64 u32 y_min_scanlines;
65 u32 plane_bytes_per_line;
66 uint_fixed_16_16_t plane_blocks_per_line;
67 uint_fixed_16_16_t y_tile_minimum;
68 u32 linetime_us;
69 u32 dbuf_block_size;
70};
71
72/* used in computing the new watermarks state */
73struct intel_wm_config {
74 unsigned int num_pipes_active;
75 bool sprites_enabled;
76 bool sprites_scaled;
77};
78
Ville Syrjälä46f16e62016-10-31 22:37:22 +020079static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030080{
Ville Syrjäläb2d73de2021-09-30 22:09:42 +030081 enum pipe pipe;
82
Ville Syrjälä93564042017-08-24 22:10:51 +030083 if (HAS_LLC(dev_priv)) {
84 /*
85 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080086 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030087 *
88 * Must match Sampler, Pixel Back End, and Media. See
89 * WaCompressedResourceSamplerPbeMediaNewHashMode.
90 */
Jani Nikula5f461662020-11-30 13:15:58 +020091 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
92 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) |
Ville Syrjälä93564042017-08-24 22:10:51 +030093 SKL_DE_COMPRESSED_HASH_MODE);
94 }
95
Ville Syrjäläb2d73de2021-09-30 22:09:42 +030096 for_each_pipe(dev_priv, pipe) {
97 /*
98 * "Plane N strech max must be programmed to 11b (x1)
99 * when Async flips are enabled on that plane."
100 */
101 if (!IS_GEMINILAKE(dev_priv) && intel_vtd_active())
102 intel_uncore_rmw(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
103 SKL_PLANE1_STRETCH_MAX_MASK, SKL_PLANE1_STRETCH_MAX_X1);
104 }
105
Rodrigo Vivi82525c12017-06-08 08:50:00 -0700106 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Jani Nikula5f461662020-11-30 13:15:58 +0200107 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
108 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300109
Rodrigo Vivi82525c12017-06-08 08:50:00 -0700110 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Jani Nikula5f461662020-11-30 13:15:58 +0200111 intel_uncore_write(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
112 intel_uncore_read(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +0300113
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300114 /*
115 * WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl
116 * Display WA #0859: skl,bxt,kbl,glk,cfl
117 */
Jani Nikula5f461662020-11-30 13:15:58 +0200118 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Mika Kuoppala303d4ea2016-06-07 17:19:17 +0300119 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300120}
121
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200122static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200123{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200124 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200125
Nick Hoatha7546152015-06-29 14:07:32 +0100126 /* WaDisableSDEUnitClockGating:bxt */
Jani Nikula5f461662020-11-30 13:15:58 +0200127 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Nick Hoatha7546152015-06-29 14:07:32 +0100128 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
129
Imre Deak32608ca2015-03-11 11:10:27 +0200130 /*
131 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200132 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200133 */
Jani Nikula5f461662020-11-30 13:15:58 +0200134 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200135 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200136
137 /*
138 * Wa: Backlight PWM may stop in the asserted state, causing backlight
139 * to stay fully on.
140 */
Jani Nikula5f461662020-11-30 13:15:58 +0200141 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_0, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_0) |
Jani Nikula8aeaf642017-02-15 17:21:37 +0200142 PWM1_GATING_DIS | PWM2_GATING_DIS);
Uma Shankar1d85a292018-08-07 21:15:35 +0530143
144 /*
145 * Lower the display internal timeout.
146 * This is needed to avoid any hard hangs when DSI port PLL
147 * is off and a MMIO access is attempted by any privilege
148 * application, using batch buffers or any other means.
149 */
Jani Nikula5f461662020-11-30 13:15:58 +0200150 intel_uncore_write(&dev_priv->uncore, RM_TIMEOUT, MMIO_TIMEOUT_US(950));
Ville Syrjäläc4615b22020-07-08 16:12:21 +0300151
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300152 /*
153 * WaFbcTurnOffFbcWatermark:bxt
154 * Display WA #0562: bxt
155 */
Jani Nikula5f461662020-11-30 13:15:58 +0200156 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +0300157 DISP_FBC_WM_DIS);
Ville Syrjäläcd7a8812020-07-08 16:12:22 +0300158
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300159 /*
160 * WaFbcHighMemBwCorruptionAvoidance:bxt
161 * Display WA #0883: bxt
162 */
Jani Nikula5f461662020-11-30 13:15:58 +0200163 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjälä73ab6ec2021-11-04 16:45:15 +0200164 DPFC_DISABLE_DUMMY0);
Imre Deaka82abe42015-03-27 14:00:04 +0200165}
166
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200167static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
168{
169 gen9_init_clock_gating(dev_priv);
170
171 /*
172 * WaDisablePWMClockGating:glk
173 * Backlight PWM may stop in the asserted state, causing backlight
174 * to stay fully on.
175 */
Jani Nikula5f461662020-11-30 13:15:58 +0200176 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_0, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_0) |
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200177 PWM1_GATING_DIS | PWM2_GATING_DIS);
178}
179
Lucas De Marchi1d218222019-12-24 00:40:04 -0800180static void pnv_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182 u32 tmp;
183
Jani Nikula5f461662020-11-30 13:15:58 +0200184 tmp = intel_uncore_read(&dev_priv->uncore, CLKCFG);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200185
186 switch (tmp & CLKCFG_FSB_MASK) {
187 case CLKCFG_FSB_533:
188 dev_priv->fsb_freq = 533; /* 133*4 */
189 break;
190 case CLKCFG_FSB_800:
191 dev_priv->fsb_freq = 800; /* 200*4 */
192 break;
193 case CLKCFG_FSB_667:
194 dev_priv->fsb_freq = 667; /* 167*4 */
195 break;
196 case CLKCFG_FSB_400:
197 dev_priv->fsb_freq = 400; /* 100*4 */
198 break;
199 }
200
201 switch (tmp & CLKCFG_MEM_MASK) {
202 case CLKCFG_MEM_533:
203 dev_priv->mem_freq = 533;
204 break;
205 case CLKCFG_MEM_667:
206 dev_priv->mem_freq = 667;
207 break;
208 case CLKCFG_MEM_800:
209 dev_priv->mem_freq = 800;
210 break;
211 }
212
213 /* detect pineview DDR3 setting */
Jani Nikula5f461662020-11-30 13:15:58 +0200214 tmp = intel_uncore_read(&dev_priv->uncore, CSHRDDR3CTL);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200215 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
216}
217
Lucas De Marchi9eae5e22019-12-24 00:40:09 -0800218static void ilk_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200219{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200220 u16 ddrpll, csipll;
221
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +0100222 ddrpll = intel_uncore_read16(&dev_priv->uncore, DDRMPLL1);
223 csipll = intel_uncore_read16(&dev_priv->uncore, CSIPLL0);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200224
225 switch (ddrpll & 0xff) {
226 case 0xc:
227 dev_priv->mem_freq = 800;
228 break;
229 case 0x10:
230 dev_priv->mem_freq = 1066;
231 break;
232 case 0x14:
233 dev_priv->mem_freq = 1333;
234 break;
235 case 0x18:
236 dev_priv->mem_freq = 1600;
237 break;
238 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300239 drm_dbg(&dev_priv->drm, "unknown memory frequency 0x%02x\n",
240 ddrpll & 0xff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200241 dev_priv->mem_freq = 0;
242 break;
243 }
244
Daniel Vetterc921aba2012-04-26 23:28:17 +0200245 switch (csipll & 0x3ff) {
246 case 0x00c:
247 dev_priv->fsb_freq = 3200;
248 break;
249 case 0x00e:
250 dev_priv->fsb_freq = 3733;
251 break;
252 case 0x010:
253 dev_priv->fsb_freq = 4266;
254 break;
255 case 0x012:
256 dev_priv->fsb_freq = 4800;
257 break;
258 case 0x014:
259 dev_priv->fsb_freq = 5333;
260 break;
261 case 0x016:
262 dev_priv->fsb_freq = 5866;
263 break;
264 case 0x018:
265 dev_priv->fsb_freq = 6400;
266 break;
267 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300268 drm_dbg(&dev_priv->drm, "unknown fsb frequency 0x%04x\n",
269 csipll & 0x3ff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200270 dev_priv->fsb_freq = 0;
271 break;
272 }
Daniel Vetterc921aba2012-04-26 23:28:17 +0200273}
274
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300275static const struct cxsr_latency cxsr_latency_table[] = {
276 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
277 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
278 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
279 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
280 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
281
282 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
283 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
284 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
285 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
286 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
287
288 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
289 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
290 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
291 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
292 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
293
294 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
295 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
296 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
297 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
298 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
299
300 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
301 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
302 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
303 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
304 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
305
306 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
307 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
308 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
309 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
310 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
311};
312
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100313static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
314 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300315 int fsb,
316 int mem)
317{
318 const struct cxsr_latency *latency;
319 int i;
320
321 if (fsb == 0 || mem == 0)
322 return NULL;
323
324 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
325 latency = &cxsr_latency_table[i];
326 if (is_desktop == latency->is_desktop &&
327 is_ddr3 == latency->is_ddr3 &&
328 fsb == latency->fsb_freq && mem == latency->mem_freq)
329 return latency;
330 }
331
332 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
333
334 return NULL;
335}
336
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200337static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
338{
339 u32 val;
340
Chris Wilson337fa6e2019-04-26 09:17:20 +0100341 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200342
343 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
344 if (enable)
345 val &= ~FORCE_DDR_HIGH_FREQ;
346 else
347 val |= FORCE_DDR_HIGH_FREQ;
348 val &= ~FORCE_DDR_LOW_FREQ;
349 val |= FORCE_DDR_FREQ_REQ_ACK;
350 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
351
352 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
353 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300354 drm_err(&dev_priv->drm,
355 "timed out waiting for Punit DDR DVFS request\n");
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200356
Chris Wilson337fa6e2019-04-26 09:17:20 +0100357 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200358}
359
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200360static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
361{
362 u32 val;
363
Chris Wilson337fa6e2019-04-26 09:17:20 +0100364 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200365
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200366 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200367 if (enable)
368 val |= DSP_MAXFIFO_PM5_ENABLE;
369 else
370 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200371 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200372
Chris Wilson337fa6e2019-04-26 09:17:20 +0100373 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200374}
375
Ville Syrjäläf4998962015-03-10 17:02:21 +0200376#define FW_WM(value, plane) \
377 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
378
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200379static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300380{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200381 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300382 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300383
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100384 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200385 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
386 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
387 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200388 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200389 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
390 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
391 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200392 } else if (IS_PINEVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200393 val = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200394 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
395 if (enable)
396 val |= PINEVIEW_SELF_REFRESH_EN;
397 else
398 val &= ~PINEVIEW_SELF_REFRESH_EN;
Jani Nikula5f461662020-11-30 13:15:58 +0200399 intel_uncore_write(&dev_priv->uncore, DSPFW3, val);
400 intel_uncore_posting_read(&dev_priv->uncore, DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100401 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200402 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300403 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
404 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
Jani Nikula5f461662020-11-30 13:15:58 +0200405 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, val);
406 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100407 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300408 /*
409 * FIXME can't find a bit like this for 915G, and
410 * and yet it does have the related watermark in
411 * FW_BLC_SELF. What's going on?
412 */
Jani Nikula5f461662020-11-30 13:15:58 +0200413 was_enabled = intel_uncore_read(&dev_priv->uncore, INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300414 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
415 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
Jani Nikula5f461662020-11-30 13:15:58 +0200416 intel_uncore_write(&dev_priv->uncore, INSTPM, val);
417 intel_uncore_posting_read(&dev_priv->uncore, INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300418 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200419 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300420 }
421
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200422 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
423
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300424 drm_dbg_kms(&dev_priv->drm, "memory self-refresh is %s (was %s)\n",
425 enableddisabled(enable),
426 enableddisabled(was_enabled));
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200427
428 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300429}
430
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300431/**
432 * intel_set_memory_cxsr - Configure CxSR state
433 * @dev_priv: i915 device
434 * @enable: Allow vs. disallow CxSR
435 *
436 * Allow or disallow the system to enter a special CxSR
437 * (C-state self refresh) state. What typically happens in CxSR mode
438 * is that several display FIFOs may get combined into a single larger
439 * FIFO for a particular plane (so called max FIFO mode) to allow the
440 * system to defer memory fetches longer, and the memory will enter
441 * self refresh.
442 *
443 * Note that enabling CxSR does not guarantee that the system enter
444 * this special mode, nor does it guarantee that the system stays
445 * in that mode once entered. So this just allows/disallows the system
446 * to autonomously utilize the CxSR mode. Other factors such as core
447 * C-states will affect when/if the system actually enters/exits the
448 * CxSR mode.
449 *
450 * Note that on VLV/CHV this actually only controls the max FIFO mode,
451 * and the system is free to enter/exit memory self refresh at any time
452 * even when the use of CxSR has been disallowed.
453 *
454 * While the system is actually in the CxSR/max FIFO mode, some plane
455 * control registers will not get latched on vblank. Thus in order to
456 * guarantee the system will respond to changes in the plane registers
457 * we must always disallow CxSR prior to making changes to those registers.
458 * Unfortunately the system will re-evaluate the CxSR conditions at
459 * frame start which happens after vblank start (which is when the plane
460 * registers would get latched), so we can't proceed with the plane update
461 * during the same frame where we disallowed CxSR.
462 *
463 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
464 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
465 * the hardware w.r.t. HPLL SR when writing to plane registers.
466 * Disallowing just CxSR is sufficient.
467 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200468bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200469{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200470 bool ret;
471
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200472 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200473 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300474 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
475 dev_priv->wm.vlv.cxsr = enable;
476 else if (IS_G4X(dev_priv))
477 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200478 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200479
480 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200481}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200482
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300483/*
484 * Latency for FIFO fetches is dependent on several factors:
485 * - memory configuration (speed, channels)
486 * - chipset
487 * - current MCH state
488 * It can be fairly high in some situations, so here we assume a fairly
489 * pessimal value. It's a tradeoff between extra memory fetches (if we
490 * set this value too high, the FIFO will fetch frequently to stay full)
491 * and power consumption (set it too low to save power and we might see
492 * FIFO underruns and display "flicker").
493 *
494 * A value of 5us seems to be a good balance; safe for very low end
495 * platforms but not overly aggressive on lower latency configs.
496 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100497static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300498
Ville Syrjäläb5004722015-03-05 21:19:47 +0200499#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
500 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
501
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200502static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200503{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +0100504 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200505 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200506 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200507 enum pipe pipe = crtc->pipe;
508 int sprite0_start, sprite1_start;
Kees Cook2713eb42020-02-20 16:05:17 -0800509 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200510
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200511 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200512 case PIPE_A:
Jani Nikula5f461662020-11-30 13:15:58 +0200513 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
514 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200515 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
516 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
517 break;
518 case PIPE_B:
Jani Nikula5f461662020-11-30 13:15:58 +0200519 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
520 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200521 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
522 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
523 break;
524 case PIPE_C:
Jani Nikula5f461662020-11-30 13:15:58 +0200525 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
526 dsparb3 = intel_uncore_read(&dev_priv->uncore, DSPARB3);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200527 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
528 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
529 break;
530 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200531 MISSING_CASE(pipe);
532 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200533 }
534
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200535 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
536 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
537 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
538 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200539}
540
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200541static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
542 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543{
Jani Nikula5f461662020-11-30 13:15:58 +0200544 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545 int size;
546
547 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200548 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
550
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300551 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
552 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300553
554 return size;
555}
556
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200557static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
558 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300559{
Jani Nikula5f461662020-11-30 13:15:58 +0200560 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561 int size;
562
563 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200564 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300565 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
566 size >>= 1; /* Convert to cachelines */
567
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300568 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
569 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300570
571 return size;
572}
573
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200574static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
575 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300576{
Jani Nikula5f461662020-11-30 13:15:58 +0200577 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578 int size;
579
580 size = dsparb & 0x7f;
581 size >>= 2; /* Convert to cachelines */
582
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300583 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
584 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300585
586 return size;
587}
588
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589/* Pineview has different values for various configs */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800590static const struct intel_watermark_params pnv_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300591 .fifo_size = PINEVIEW_DISPLAY_FIFO,
592 .max_wm = PINEVIEW_MAX_WM,
593 .default_wm = PINEVIEW_DFT_WM,
594 .guard_size = PINEVIEW_GUARD_WM,
595 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300596};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800597
598static const struct intel_watermark_params pnv_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300599 .fifo_size = PINEVIEW_DISPLAY_FIFO,
600 .max_wm = PINEVIEW_MAX_WM,
601 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
602 .guard_size = PINEVIEW_GUARD_WM,
603 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300604};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800605
606static const struct intel_watermark_params pnv_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300607 .fifo_size = PINEVIEW_CURSOR_FIFO,
608 .max_wm = PINEVIEW_CURSOR_MAX_WM,
609 .default_wm = PINEVIEW_CURSOR_DFT_WM,
610 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
611 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800613
614static const struct intel_watermark_params pnv_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300615 .fifo_size = PINEVIEW_CURSOR_FIFO,
616 .max_wm = PINEVIEW_CURSOR_MAX_WM,
617 .default_wm = PINEVIEW_CURSOR_DFT_WM,
618 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
619 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300620};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800621
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300623 .fifo_size = I965_CURSOR_FIFO,
624 .max_wm = I965_CURSOR_MAX_WM,
625 .default_wm = I965_CURSOR_DFT_WM,
626 .guard_size = 2,
627 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300628};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800629
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300631 .fifo_size = I945_FIFO_SIZE,
632 .max_wm = I915_MAX_WM,
633 .default_wm = 1,
634 .guard_size = 2,
635 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800637
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300638static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300639 .fifo_size = I915_FIFO_SIZE,
640 .max_wm = I915_MAX_WM,
641 .default_wm = 1,
642 .guard_size = 2,
643 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300644};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800645
Ville Syrjälä9d539102014-08-15 01:21:53 +0300646static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300647 .fifo_size = I855GM_FIFO_SIZE,
648 .max_wm = I915_MAX_WM,
649 .default_wm = 1,
650 .guard_size = 2,
651 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300652};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800653
Ville Syrjälä9d539102014-08-15 01:21:53 +0300654static const struct intel_watermark_params i830_bc_wm_info = {
655 .fifo_size = I855GM_FIFO_SIZE,
656 .max_wm = I915_MAX_WM/2,
657 .default_wm = 1,
658 .guard_size = 2,
659 .cacheline_size = I830_FIFO_LINE_SIZE,
660};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800661
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200662static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300663 .fifo_size = I830_FIFO_SIZE,
664 .max_wm = I915_MAX_WM,
665 .default_wm = 1,
666 .guard_size = 2,
667 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300668};
669
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300670/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300671 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
672 * @pixel_rate: Pipe pixel rate in kHz
673 * @cpp: Plane bytes per pixel
674 * @latency: Memory wakeup latency in 0.1us units
675 *
676 * Compute the watermark using the method 1 or "small buffer"
677 * formula. The caller may additonally add extra cachelines
678 * to account for TLB misses and clock crossings.
679 *
680 * This method is concerned with the short term drain rate
681 * of the FIFO, ie. it does not account for blanking periods
682 * which would effectively reduce the average drain rate across
683 * a longer period. The name "small" refers to the fact the
684 * FIFO is relatively small compared to the amount of data
685 * fetched.
686 *
687 * The FIFO level vs. time graph might look something like:
688 *
689 * |\ |\
690 * | \ | \
691 * __---__---__ (- plane active, _ blanking)
692 * -> time
693 *
694 * or perhaps like this:
695 *
696 * |\|\ |\|\
697 * __----__----__ (- plane active, _ blanking)
698 * -> time
699 *
700 * Returns:
701 * The watermark in bytes
702 */
703static unsigned int intel_wm_method1(unsigned int pixel_rate,
704 unsigned int cpp,
705 unsigned int latency)
706{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200707 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300708
Ville Syrjäläd492a292019-04-08 18:27:01 +0300709 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300710 ret = DIV_ROUND_UP_ULL(ret, 10000);
711
712 return ret;
713}
714
715/**
716 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
717 * @pixel_rate: Pipe pixel rate in kHz
718 * @htotal: Pipe horizontal total
719 * @width: Plane width in pixels
720 * @cpp: Plane bytes per pixel
721 * @latency: Memory wakeup latency in 0.1us units
722 *
723 * Compute the watermark using the method 2 or "large buffer"
724 * formula. The caller may additonally add extra cachelines
725 * to account for TLB misses and clock crossings.
726 *
727 * This method is concerned with the long term drain rate
728 * of the FIFO, ie. it does account for blanking periods
729 * which effectively reduce the average drain rate across
730 * a longer period. The name "large" refers to the fact the
731 * FIFO is relatively large compared to the amount of data
732 * fetched.
733 *
734 * The FIFO level vs. time graph might look something like:
735 *
736 * |\___ |\___
737 * | \___ | \___
738 * | \ | \
739 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
740 * -> time
741 *
742 * Returns:
743 * The watermark in bytes
744 */
745static unsigned int intel_wm_method2(unsigned int pixel_rate,
746 unsigned int htotal,
747 unsigned int width,
748 unsigned int cpp,
749 unsigned int latency)
750{
751 unsigned int ret;
752
753 /*
754 * FIXME remove once all users are computing
755 * watermarks in the correct place.
756 */
757 if (WARN_ON_ONCE(htotal == 0))
758 htotal = 1;
759
760 ret = (latency * pixel_rate) / (htotal * 10000);
761 ret = (ret + 1) * width * cpp;
762
763 return ret;
764}
765
766/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300767 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300768 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000770 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200771 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 * @latency_ns: memory latency for the platform
773 *
774 * Calculate the watermark level (the level at which the display plane will
775 * start fetching from memory again). Each chip has a different display
776 * FIFO size and allocation, so the caller needs to figure that out and pass
777 * in the correct intel_watermark_params structure.
778 *
779 * As the pixel clock runs, the FIFO will be drained at a rate that depends
780 * on the pixel size. When it reaches the watermark level, it'll start
781 * fetching FIFO line sized based chunks from memory until the FIFO fills
782 * past the watermark point. If the FIFO drains completely, a FIFO underrun
783 * will occur, and a display engine hang could result.
784 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300785static unsigned int intel_calculate_wm(int pixel_rate,
786 const struct intel_watermark_params *wm,
787 int fifo_size, int cpp,
788 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300789{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300790 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300791
792 /*
793 * Note: we need to make sure we don't overflow for various clock &
794 * latency values.
795 * clocks go from a few thousand to several hundred thousand.
796 * latency is usually a few thousand
797 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300798 entries = intel_wm_method1(pixel_rate, cpp,
799 latency_ns / 100);
800 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
801 wm->guard_size;
802 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300804 wm_size = fifo_size - entries;
805 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300806
807 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300808 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 wm_size = wm->max_wm;
810 if (wm_size <= 0)
811 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300812
813 /*
814 * Bspec seems to indicate that the value shouldn't be lower than
815 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
816 * Lets go for 8 which is the burst size since certain platforms
817 * already use a hardcoded 8 (which is what the spec says should be
818 * done).
819 */
820 if (wm_size <= 8)
821 wm_size = 8;
822
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300823 return wm_size;
824}
825
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300826static bool is_disabling(int old, int new, int threshold)
827{
828 return old >= threshold && new < threshold;
829}
830
831static bool is_enabling(int old, int new, int threshold)
832{
833 return old < threshold && new >= threshold;
834}
835
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300836static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
837{
838 return dev_priv->wm.max_level + 1;
839}
840
Ville Syrjälä24304d812017-03-14 17:10:49 +0200841static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
842 const struct intel_plane_state *plane_state)
843{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100844 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä24304d812017-03-14 17:10:49 +0200845
846 /* FIXME check the 'enable' instead */
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100847 if (!crtc_state->hw.active)
Ville Syrjälä24304d812017-03-14 17:10:49 +0200848 return false;
849
850 /*
851 * Treat cursor with fb as always visible since cursor updates
852 * can happen faster than the vrefresh rate, and the current
853 * watermark code doesn't handle that correctly. Cursor updates
854 * which set/clear the fb or change the cursor size are going
855 * to get throttled by intel_legacy_cursor_update() to work
856 * around this problem with the watermark code.
857 */
858 if (plane->id == PLANE_CURSOR)
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +0100859 return plane_state->hw.fb != NULL;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200860 else
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100861 return plane_state->uapi.visible;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200862}
863
Ville Syrjälä04da7b92019-11-27 22:12:11 +0200864static bool intel_crtc_active(struct intel_crtc *crtc)
865{
866 /* Be paranoid as we can arrive here with only partial
867 * state retrieved from the hardware during setup.
868 *
869 * We can ditch the adjusted_mode.crtc_clock check as soon
870 * as Haswell has gained clock readout/fastboot support.
871 *
872 * We can ditch the crtc->primary->state->fb check as soon as we can
873 * properly reconstruct framebuffers.
874 *
875 * FIXME: The intel_crtc->active here should be switched to
876 * crtc->state->active once we have proper CRTC states wired up
877 * for atomic.
878 */
879 return crtc->active && crtc->base.primary->state->fb &&
880 crtc->config->hw.adjusted_mode.crtc_clock;
881}
882
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200883static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300884{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200885 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200887 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200888 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300889 if (enabled)
890 return NULL;
891 enabled = crtc;
892 }
893 }
894
895 return enabled;
896}
897
Dave Airlieef9c66a2021-09-29 01:57:47 +0300898static void pnv_update_wm(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300899{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200900 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901 const struct cxsr_latency *latency;
902 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300903 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000905 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100906 dev_priv->is_ddr3,
907 dev_priv->fsb_freq,
908 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300909 if (!latency) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300910 drm_dbg_kms(&dev_priv->drm,
911 "Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300912 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300913 return;
914 }
915
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200916 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917 if (crtc) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +0200918 const struct drm_display_mode *pipe_mode =
919 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200920 const struct drm_framebuffer *fb =
921 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200922 int cpp = fb->format->cpp[0];
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +0200923 int clock = pipe_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300924
925 /* Display SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800926 wm = intel_calculate_wm(clock, &pnv_display_wm,
927 pnv_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200928 cpp, latency->display_sr);
Jani Nikula5f461662020-11-30 13:15:58 +0200929 reg = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300930 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200931 reg |= FW_WM(wm, SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200932 intel_uncore_write(&dev_priv->uncore, DSPFW1, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300933 drm_dbg_kms(&dev_priv->drm, "DSPFW1 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300934
935 /* cursor SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800936 wm = intel_calculate_wm(clock, &pnv_cursor_wm,
937 pnv_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300938 4, latency->cursor_sr);
Jani Nikula5f461662020-11-30 13:15:58 +0200939 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300940 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200941 reg |= FW_WM(wm, CURSOR_SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200942 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300943
944 /* Display HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800945 wm = intel_calculate_wm(clock, &pnv_display_hplloff_wm,
946 pnv_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200947 cpp, latency->display_hpll_disable);
Jani Nikula5f461662020-11-30 13:15:58 +0200948 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300949 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200950 reg |= FW_WM(wm, HPLL_SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200951 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300952
953 /* cursor HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800954 wm = intel_calculate_wm(clock, &pnv_cursor_hplloff_wm,
955 pnv_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300956 4, latency->cursor_hpll_disable);
Jani Nikula5f461662020-11-30 13:15:58 +0200957 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300958 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200959 reg |= FW_WM(wm, HPLL_CURSOR);
Jani Nikula5f461662020-11-30 13:15:58 +0200960 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300961 drm_dbg_kms(&dev_priv->drm, "DSPFW3 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300962
Imre Deak5209b1f2014-07-01 12:36:17 +0300963 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300964 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300965 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300966 }
967}
968
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300969/*
970 * Documentation says:
971 * "If the line size is small, the TLB fetches can get in the way of the
972 * data fetches, causing some lag in the pixel data return which is not
973 * accounted for in the above formulas. The following adjustment only
974 * needs to be applied if eight whole lines fit in the buffer at once.
975 * The WM is adjusted upwards by the difference between the FIFO size
976 * and the size of 8 whole lines. This adjustment is always performed
977 * in the actual pixel depth regardless of whether FBC is enabled or not."
978 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000979static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300980{
981 int tlb_miss = fifo_size * 64 - width * cpp * 8;
982
983 return max(0, tlb_miss);
984}
985
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300986static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
987 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300988{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300989 enum pipe pipe;
990
991 for_each_pipe(dev_priv, pipe)
Jani Nikula7794b6d2021-12-01 15:57:04 +0200992 trace_g4x_wm(intel_crtc_for_pipe(dev_priv, pipe), wm);
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300993
Jani Nikula5f461662020-11-30 13:15:58 +0200994 intel_uncore_write(&dev_priv->uncore, DSPFW1,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300995 FW_WM(wm->sr.plane, SR) |
996 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
997 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
998 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +0200999 intel_uncore_write(&dev_priv->uncore, DSPFW2,
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001000 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
1001 FW_WM(wm->sr.fbc, FBC_SR) |
1002 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
1003 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
1004 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1005 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001006 intel_uncore_write(&dev_priv->uncore, DSPFW3,
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001007 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
1008 FW_WM(wm->sr.cursor, CURSOR_SR) |
1009 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
1010 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001011
Jani Nikula5f461662020-11-30 13:15:58 +02001012 intel_uncore_posting_read(&dev_priv->uncore, DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001013}
1014
Ville Syrjälä15665972015-03-10 16:16:28 +02001015#define FW_WM_VLV(value, plane) \
1016 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
1017
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001018static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001019 const struct vlv_wm_values *wm)
1020{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001021 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001022
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001023 for_each_pipe(dev_priv, pipe) {
Jani Nikula7794b6d2021-12-01 15:57:04 +02001024 trace_vlv_wm(intel_crtc_for_pipe(dev_priv, pipe), wm);
Ville Syrjäläc137d662017-03-02 19:15:06 +02001025
Jani Nikula5f461662020-11-30 13:15:58 +02001026 intel_uncore_write(&dev_priv->uncore, VLV_DDL(pipe),
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001027 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
1028 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
1029 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
1030 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
1031 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001032
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001033 /*
1034 * Zero the (unused) WM1 watermarks, and also clear all the
1035 * high order bits so that there are no out of bounds values
1036 * present in the registers during the reprogramming.
1037 */
Jani Nikula5f461662020-11-30 13:15:58 +02001038 intel_uncore_write(&dev_priv->uncore, DSPHOWM, 0);
1039 intel_uncore_write(&dev_priv->uncore, DSPHOWM1, 0);
1040 intel_uncore_write(&dev_priv->uncore, DSPFW4, 0);
1041 intel_uncore_write(&dev_priv->uncore, DSPFW5, 0);
1042 intel_uncore_write(&dev_priv->uncore, DSPFW6, 0);
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001043
Jani Nikula5f461662020-11-30 13:15:58 +02001044 intel_uncore_write(&dev_priv->uncore, DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +02001045 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001046 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1047 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1048 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001049 intel_uncore_write(&dev_priv->uncore, DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001050 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1051 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1052 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001053 intel_uncore_write(&dev_priv->uncore, DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001054 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001055
1056 if (IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02001057 intel_uncore_write(&dev_priv->uncore, DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001058 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1059 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Jani Nikula5f461662020-11-30 13:15:58 +02001060 intel_uncore_write(&dev_priv->uncore, DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001061 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1062 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Jani Nikula5f461662020-11-30 13:15:58 +02001063 intel_uncore_write(&dev_priv->uncore, DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001064 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1065 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Jani Nikula5f461662020-11-30 13:15:58 +02001066 intel_uncore_write(&dev_priv->uncore, DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001067 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001068 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1069 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1070 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1071 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1072 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1073 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1074 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1075 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1076 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001077 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02001078 intel_uncore_write(&dev_priv->uncore, DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001079 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1080 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Jani Nikula5f461662020-11-30 13:15:58 +02001081 intel_uncore_write(&dev_priv->uncore, DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001082 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001083 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1084 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1085 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1086 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1087 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1088 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001089 }
1090
Jani Nikula5f461662020-11-30 13:15:58 +02001091 intel_uncore_posting_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001092}
1093
Ville Syrjälä15665972015-03-10 16:16:28 +02001094#undef FW_WM_VLV
1095
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001096static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1097{
1098 /* all latencies in usec */
1099 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1100 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001101 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001102
Ville Syrjälä79d94302017-04-21 21:14:30 +03001103 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001104}
1105
1106static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1107{
1108 /*
1109 * DSPCNTR[13] supposedly controls whether the
1110 * primary plane can use the FIFO space otherwise
1111 * reserved for the sprite plane. It's not 100% clear
1112 * what the actual FIFO size is, but it looks like we
1113 * can happily set both primary and sprite watermarks
1114 * up to 127 cachelines. So that would seem to mean
1115 * that either DSPCNTR[13] doesn't do anything, or that
1116 * the total FIFO is >= 256 cachelines in size. Either
1117 * way, we don't seem to have to worry about this
1118 * repartitioning as the maximum watermark value the
1119 * register can hold for each plane is lower than the
1120 * minimum FIFO size.
1121 */
1122 switch (plane_id) {
1123 case PLANE_CURSOR:
1124 return 63;
1125 case PLANE_PRIMARY:
1126 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1127 case PLANE_SPRITE0:
1128 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1129 default:
1130 MISSING_CASE(plane_id);
1131 return 0;
1132 }
1133}
1134
1135static int g4x_fbc_fifo_size(int level)
1136{
1137 switch (level) {
1138 case G4X_WM_LEVEL_SR:
1139 return 7;
1140 case G4X_WM_LEVEL_HPLL:
1141 return 15;
1142 default:
1143 MISSING_CASE(level);
1144 return 0;
1145 }
1146}
1147
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001148static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1149 const struct intel_plane_state *plane_state,
1150 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001151{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001152 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001153 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001154 const struct drm_display_mode *pipe_mode =
1155 &crtc_state->hw.pipe_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001156 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1157 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001158
1159 if (latency == 0)
1160 return USHRT_MAX;
1161
1162 if (!intel_wm_plane_visible(crtc_state, plane_state))
1163 return 0;
1164
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001165 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001166
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001167 /*
Ville Syrjälä52913622021-05-14 15:57:41 +03001168 * WaUse32BppForSRWM:ctg,elk
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001169 *
Ville Syrjälä52913622021-05-14 15:57:41 +03001170 * The spec fails to list this restriction for the
1171 * HPLL watermark, which seems a little strange.
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001172 * Let's use 32bpp for the HPLL watermark as well.
1173 */
Ville Syrjälä52913622021-05-14 15:57:41 +03001174 if (plane->id == PLANE_PRIMARY &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001175 level != G4X_WM_LEVEL_NORMAL)
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001176 cpp = max(cpp, 4u);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001177
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001178 clock = pipe_mode->crtc_clock;
1179 htotal = pipe_mode->crtc_htotal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001180
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001181 width = drm_rect_width(&plane_state->uapi.dst);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001182
1183 if (plane->id == PLANE_CURSOR) {
1184 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1185 } else if (plane->id == PLANE_PRIMARY &&
1186 level == G4X_WM_LEVEL_NORMAL) {
1187 wm = intel_wm_method1(clock, cpp, latency);
1188 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001189 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001190
1191 small = intel_wm_method1(clock, cpp, latency);
1192 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1193
1194 wm = min(small, large);
1195 }
1196
1197 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1198 width, cpp);
1199
1200 wm = DIV_ROUND_UP(wm, 64) + 2;
1201
Chris Wilson1a1f1282017-11-07 14:03:38 +00001202 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001203}
1204
1205static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1206 int level, enum plane_id plane_id, u16 value)
1207{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001208 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001209 bool dirty = false;
1210
1211 for (; level < intel_wm_num_levels(dev_priv); level++) {
1212 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1213
1214 dirty |= raw->plane[plane_id] != value;
1215 raw->plane[plane_id] = value;
1216 }
1217
1218 return dirty;
1219}
1220
1221static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1222 int level, u16 value)
1223{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001224 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001225 bool dirty = false;
1226
1227 /* NORMAL level doesn't have an FBC watermark */
1228 level = max(level, G4X_WM_LEVEL_SR);
1229
1230 for (; level < intel_wm_num_levels(dev_priv); level++) {
1231 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1232
1233 dirty |= raw->fbc != value;
1234 raw->fbc = value;
1235 }
1236
1237 return dirty;
1238}
1239
Maarten Lankhorstec193642019-06-28 10:55:17 +02001240static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
1241 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001242 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001243
1244static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1245 const struct intel_plane_state *plane_state)
1246{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001247 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001248 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001249 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1250 enum plane_id plane_id = plane->id;
1251 bool dirty = false;
1252 int level;
1253
1254 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1255 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1256 if (plane_id == PLANE_PRIMARY)
1257 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1258 goto out;
1259 }
1260
1261 for (level = 0; level < num_levels; level++) {
1262 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1263 int wm, max_wm;
1264
1265 wm = g4x_compute_wm(crtc_state, plane_state, level);
1266 max_wm = g4x_plane_fifo_size(plane_id, level);
1267
1268 if (wm > max_wm)
1269 break;
1270
1271 dirty |= raw->plane[plane_id] != wm;
1272 raw->plane[plane_id] = wm;
1273
1274 if (plane_id != PLANE_PRIMARY ||
1275 level == G4X_WM_LEVEL_NORMAL)
1276 continue;
1277
1278 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1279 raw->plane[plane_id]);
1280 max_wm = g4x_fbc_fifo_size(level);
1281
1282 /*
1283 * FBC wm is not mandatory as we
1284 * can always just disable its use.
1285 */
1286 if (wm > max_wm)
1287 wm = USHRT_MAX;
1288
1289 dirty |= raw->fbc != wm;
1290 raw->fbc = wm;
1291 }
1292
1293 /* mark watermarks as invalid */
1294 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1295
1296 if (plane_id == PLANE_PRIMARY)
1297 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1298
1299 out:
1300 if (dirty) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001301 drm_dbg_kms(&dev_priv->drm,
1302 "%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1303 plane->base.name,
1304 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1305 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1306 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001307
1308 if (plane_id == PLANE_PRIMARY)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001309 drm_dbg_kms(&dev_priv->drm,
1310 "FBC watermarks: SR=%d, HPLL=%d\n",
1311 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1312 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001313 }
1314
1315 return dirty;
1316}
1317
1318static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1319 enum plane_id plane_id, int level)
1320{
1321 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1322
1323 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1324}
1325
1326static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1327 int level)
1328{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001329 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001330
1331 if (level > dev_priv->wm.max_level)
1332 return false;
1333
1334 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1335 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1336 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1337}
1338
1339/* mark all levels starting from 'level' as invalid */
1340static void g4x_invalidate_wms(struct intel_crtc *crtc,
1341 struct g4x_wm_state *wm_state, int level)
1342{
1343 if (level <= G4X_WM_LEVEL_NORMAL) {
1344 enum plane_id plane_id;
1345
1346 for_each_plane_id_on_crtc(crtc, plane_id)
1347 wm_state->wm.plane[plane_id] = USHRT_MAX;
1348 }
1349
1350 if (level <= G4X_WM_LEVEL_SR) {
1351 wm_state->cxsr = false;
1352 wm_state->sr.cursor = USHRT_MAX;
1353 wm_state->sr.plane = USHRT_MAX;
1354 wm_state->sr.fbc = USHRT_MAX;
1355 }
1356
1357 if (level <= G4X_WM_LEVEL_HPLL) {
1358 wm_state->hpll_en = false;
1359 wm_state->hpll.cursor = USHRT_MAX;
1360 wm_state->hpll.plane = USHRT_MAX;
1361 wm_state->hpll.fbc = USHRT_MAX;
1362 }
1363}
1364
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001365static bool g4x_compute_fbc_en(const struct g4x_wm_state *wm_state,
1366 int level)
1367{
1368 if (level < G4X_WM_LEVEL_SR)
1369 return false;
1370
1371 if (level >= G4X_WM_LEVEL_SR &&
1372 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1373 return false;
1374
1375 if (level >= G4X_WM_LEVEL_HPLL &&
1376 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1377 return false;
1378
1379 return true;
1380}
1381
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001382static int g4x_compute_pipe_wm(struct intel_atomic_state *state,
1383 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001384{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001385 struct intel_crtc_state *crtc_state =
1386 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001387 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
Ville Syrjälä0cf771b2021-05-14 15:57:39 +03001388 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001389 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001390 const struct intel_plane_state *old_plane_state;
1391 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001392 struct intel_plane *plane;
1393 enum plane_id plane_id;
1394 int i, level;
1395 unsigned int dirty = 0;
1396
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001397 for_each_oldnew_intel_plane_in_state(state, plane,
1398 old_plane_state,
1399 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001400 if (new_plane_state->hw.crtc != &crtc->base &&
1401 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001402 continue;
1403
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001404 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001405 dirty |= BIT(plane->id);
1406 }
1407
1408 if (!dirty)
1409 return 0;
1410
1411 level = G4X_WM_LEVEL_NORMAL;
1412 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1413 goto out;
1414
1415 raw = &crtc_state->wm.g4x.raw[level];
1416 for_each_plane_id_on_crtc(crtc, plane_id)
1417 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1418
1419 level = G4X_WM_LEVEL_SR;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001420 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1421 goto out;
1422
1423 raw = &crtc_state->wm.g4x.raw[level];
1424 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1425 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1426 wm_state->sr.fbc = raw->fbc;
1427
Ville Syrjälä0cf771b2021-05-14 15:57:39 +03001428 wm_state->cxsr = active_planes == BIT(PLANE_PRIMARY);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001429
1430 level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001431 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1432 goto out;
1433
1434 raw = &crtc_state->wm.g4x.raw[level];
1435 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1436 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1437 wm_state->hpll.fbc = raw->fbc;
1438
1439 wm_state->hpll_en = wm_state->cxsr;
1440
1441 level++;
1442
1443 out:
1444 if (level == G4X_WM_LEVEL_NORMAL)
1445 return -EINVAL;
1446
1447 /* invalidate the higher levels */
1448 g4x_invalidate_wms(crtc, wm_state, level);
1449
1450 /*
1451 * Determine if the FBC watermark(s) can be used. IF
1452 * this isn't the case we prefer to disable the FBC
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001453 * watermark(s) rather than disable the SR/HPLL
1454 * level(s) entirely. 'level-1' is the highest valid
1455 * level here.
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001456 */
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001457 wm_state->fbc_en = g4x_compute_fbc_en(wm_state, level - 1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001458
1459 return 0;
1460}
1461
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001462static int g4x_compute_intermediate_wm(struct intel_atomic_state *state,
1463 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001464{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301465 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001466 struct intel_crtc_state *new_crtc_state =
1467 intel_atomic_get_new_crtc_state(state, crtc);
1468 const struct intel_crtc_state *old_crtc_state =
1469 intel_atomic_get_old_crtc_state(state, crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001470 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1471 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001472 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001473 enum plane_id plane_id;
1474
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001475 if (!new_crtc_state->hw.active ||
1476 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001477 *intermediate = *optimal;
1478
1479 intermediate->cxsr = false;
1480 intermediate->hpll_en = false;
1481 goto out;
1482 }
1483
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001484 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001485 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001486 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001487 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001488 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1489
1490 for_each_plane_id_on_crtc(crtc, plane_id) {
1491 intermediate->wm.plane[plane_id] =
1492 max(optimal->wm.plane[plane_id],
1493 active->wm.plane[plane_id]);
1494
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301495 drm_WARN_ON(&dev_priv->drm, intermediate->wm.plane[plane_id] >
1496 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001497 }
1498
1499 intermediate->sr.plane = max(optimal->sr.plane,
1500 active->sr.plane);
1501 intermediate->sr.cursor = max(optimal->sr.cursor,
1502 active->sr.cursor);
1503 intermediate->sr.fbc = max(optimal->sr.fbc,
1504 active->sr.fbc);
1505
1506 intermediate->hpll.plane = max(optimal->hpll.plane,
1507 active->hpll.plane);
1508 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1509 active->hpll.cursor);
1510 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1511 active->hpll.fbc);
1512
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301513 drm_WARN_ON(&dev_priv->drm,
1514 (intermediate->sr.plane >
1515 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1516 intermediate->sr.cursor >
1517 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1518 intermediate->cxsr);
1519 drm_WARN_ON(&dev_priv->drm,
1520 (intermediate->sr.plane >
1521 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1522 intermediate->sr.cursor >
1523 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1524 intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001525
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301526 drm_WARN_ON(&dev_priv->drm,
1527 intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1528 intermediate->fbc_en && intermediate->cxsr);
1529 drm_WARN_ON(&dev_priv->drm,
1530 intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1531 intermediate->fbc_en && intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001532
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001533out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001534 /*
1535 * If our intermediate WM are identical to the final WM, then we can
1536 * omit the post-vblank programming; only update if it's different.
1537 */
1538 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001539 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001540
1541 return 0;
1542}
1543
1544static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1545 struct g4x_wm_values *wm)
1546{
1547 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001548 int num_active_pipes = 0;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001549
1550 wm->cxsr = true;
1551 wm->hpll_en = true;
1552 wm->fbc_en = true;
1553
1554 for_each_intel_crtc(&dev_priv->drm, crtc) {
1555 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1556
1557 if (!crtc->active)
1558 continue;
1559
1560 if (!wm_state->cxsr)
1561 wm->cxsr = false;
1562 if (!wm_state->hpll_en)
1563 wm->hpll_en = false;
1564 if (!wm_state->fbc_en)
1565 wm->fbc_en = false;
1566
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001567 num_active_pipes++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001568 }
1569
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001570 if (num_active_pipes != 1) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001571 wm->cxsr = false;
1572 wm->hpll_en = false;
1573 wm->fbc_en = false;
1574 }
1575
1576 for_each_intel_crtc(&dev_priv->drm, crtc) {
1577 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1578 enum pipe pipe = crtc->pipe;
1579
1580 wm->pipe[pipe] = wm_state->wm;
1581 if (crtc->active && wm->cxsr)
1582 wm->sr = wm_state->sr;
1583 if (crtc->active && wm->hpll_en)
1584 wm->hpll = wm_state->hpll;
1585 }
1586}
1587
1588static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1589{
1590 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1591 struct g4x_wm_values new_wm = {};
1592
1593 g4x_merge_wm(dev_priv, &new_wm);
1594
1595 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1596 return;
1597
1598 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1599 _intel_set_memory_cxsr(dev_priv, false);
1600
1601 g4x_write_wm_values(dev_priv, &new_wm);
1602
1603 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1604 _intel_set_memory_cxsr(dev_priv, true);
1605
1606 *old_wm = new_wm;
1607}
1608
1609static void g4x_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001610 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001611{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001612 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1613 const struct intel_crtc_state *crtc_state =
1614 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001615
1616 mutex_lock(&dev_priv->wm.wm_mutex);
1617 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1618 g4x_program_watermarks(dev_priv);
1619 mutex_unlock(&dev_priv->wm.wm_mutex);
1620}
1621
1622static void g4x_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001623 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001624{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001625 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1626 const struct intel_crtc_state *crtc_state =
1627 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001628
1629 if (!crtc_state->wm.need_postvbl_update)
1630 return;
1631
1632 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03001633 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001634 g4x_program_watermarks(dev_priv);
1635 mutex_unlock(&dev_priv->wm.wm_mutex);
1636}
1637
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001638/* latency must be in 0.1us units. */
1639static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001640 unsigned int htotal,
1641 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001642 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001643 unsigned int latency)
1644{
1645 unsigned int ret;
1646
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001647 ret = intel_wm_method2(pixel_rate, htotal,
1648 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001649 ret = DIV_ROUND_UP(ret, 64);
1650
1651 return ret;
1652}
1653
Ville Syrjäläbb726512016-10-31 22:37:24 +02001654static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001655{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001656 /* all latencies in usec */
1657 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1658
Ville Syrjälä58590c12015-09-08 21:05:12 +03001659 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1660
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001661 if (IS_CHERRYVIEW(dev_priv)) {
1662 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1663 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001664
1665 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001666 }
1667}
1668
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001669static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1670 const struct intel_plane_state *plane_state,
1671 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001672{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001673 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001674 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001675 const struct drm_display_mode *pipe_mode =
1676 &crtc_state->hw.pipe_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001677 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001678
1679 if (dev_priv->wm.pri_latency[level] == 0)
1680 return USHRT_MAX;
1681
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001682 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001683 return 0;
1684
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001685 cpp = plane_state->hw.fb->format->cpp[0];
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001686 clock = pipe_mode->crtc_clock;
1687 htotal = pipe_mode->crtc_htotal;
Ville Syrjäläe339d672016-11-28 19:37:17 +02001688 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001689
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001690 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001691 /*
1692 * FIXME the formula gives values that are
1693 * too big for the cursor FIFO, and hence we
1694 * would never be able to use cursors. For
1695 * now just hardcode the watermark.
1696 */
1697 wm = 63;
1698 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001699 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001700 dev_priv->wm.pri_latency[level] * 10);
1701 }
1702
Chris Wilson1a1f1282017-11-07 14:03:38 +00001703 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001704}
1705
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001706static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1707{
1708 return (active_planes & (BIT(PLANE_SPRITE0) |
1709 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1710}
1711
Ville Syrjälä5012e602017-03-02 19:14:56 +02001712static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001714 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301715 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001716 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001717 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001718 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä8f27dbf2021-05-14 15:57:40 +03001719 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001720 int num_active_planes = hweight8(active_planes);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001721 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001722 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001723 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001724 unsigned int total_rate;
1725 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001726
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001727 /*
1728 * When enabling sprite0 after sprite1 has already been enabled
1729 * we tend to get an underrun unless sprite0 already has some
1730 * FIFO space allcoated. Hence we always allocate at least one
1731 * cacheline for sprite0 whenever sprite1 is enabled.
1732 *
1733 * All other plane enable sequences appear immune to this problem.
1734 */
1735 if (vlv_need_sprite0_fifo_workaround(active_planes))
1736 sprite0_fifo_extra = 1;
1737
Ville Syrjälä5012e602017-03-02 19:14:56 +02001738 total_rate = raw->plane[PLANE_PRIMARY] +
1739 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001740 raw->plane[PLANE_SPRITE1] +
1741 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001742
Ville Syrjälä5012e602017-03-02 19:14:56 +02001743 if (total_rate > fifo_size)
1744 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001745
Ville Syrjälä5012e602017-03-02 19:14:56 +02001746 if (total_rate == 0)
1747 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001748
Ville Syrjälä5012e602017-03-02 19:14:56 +02001749 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001750 unsigned int rate;
1751
Ville Syrjälä5012e602017-03-02 19:14:56 +02001752 if ((active_planes & BIT(plane_id)) == 0) {
1753 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001754 continue;
1755 }
1756
Ville Syrjälä5012e602017-03-02 19:14:56 +02001757 rate = raw->plane[plane_id];
1758 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1759 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001760 }
1761
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001762 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1763 fifo_left -= sprite0_fifo_extra;
1764
Ville Syrjälä5012e602017-03-02 19:14:56 +02001765 fifo_state->plane[PLANE_CURSOR] = 63;
1766
1767 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001768
1769 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001770 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001771 int plane_extra;
1772
1773 if (fifo_left == 0)
1774 break;
1775
Ville Syrjälä5012e602017-03-02 19:14:56 +02001776 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001777 continue;
1778
1779 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001780 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001781 fifo_left -= plane_extra;
1782 }
1783
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301784 drm_WARN_ON(&dev_priv->drm, active_planes != 0 && fifo_left != 0);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001785
1786 /* give it all to the first plane if none are active */
1787 if (active_planes == 0) {
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301788 drm_WARN_ON(&dev_priv->drm, fifo_left != fifo_size);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001789 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1790 }
1791
1792 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001793}
1794
Ville Syrjäläff32c542017-03-02 19:14:57 +02001795/* mark all levels starting from 'level' as invalid */
1796static void vlv_invalidate_wms(struct intel_crtc *crtc,
1797 struct vlv_wm_state *wm_state, int level)
1798{
1799 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1800
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001801 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001802 enum plane_id plane_id;
1803
1804 for_each_plane_id_on_crtc(crtc, plane_id)
1805 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1806
1807 wm_state->sr[level].cursor = USHRT_MAX;
1808 wm_state->sr[level].plane = USHRT_MAX;
1809 }
1810}
1811
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001812static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1813{
1814 if (wm > fifo_size)
1815 return USHRT_MAX;
1816 else
1817 return fifo_size - wm;
1818}
1819
Ville Syrjäläff32c542017-03-02 19:14:57 +02001820/*
1821 * Starting from 'level' set all higher
1822 * levels to 'value' in the "raw" watermarks.
1823 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001824static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001825 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001826{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001827 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001828 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001829 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001830
Ville Syrjäläff32c542017-03-02 19:14:57 +02001831 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001832 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001833
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001834 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001836 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001837
1838 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001839}
1840
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001841static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1842 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001843{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001844 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001845 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001846 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001847 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001848 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001849 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001850
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001851 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001852 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1853 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001854 }
1855
1856 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001857 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001858 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1859 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1860
Ville Syrjäläff32c542017-03-02 19:14:57 +02001861 if (wm > max_wm)
1862 break;
1863
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001864 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001865 raw->plane[plane_id] = wm;
1866 }
1867
1868 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001869 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001870
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001871out:
1872 if (dirty)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001873 drm_dbg_kms(&dev_priv->drm,
1874 "%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
1875 plane->base.name,
1876 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1877 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1878 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001879
1880 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001881}
1882
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001883static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1884 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001885{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001886 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001887 &crtc_state->wm.vlv.raw[level];
1888 const struct vlv_fifo_state *fifo_state =
1889 &crtc_state->wm.vlv.fifo_state;
1890
1891 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1892}
1893
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001894static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001895{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001896 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1897 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1898 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1899 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001900}
1901
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001902static int vlv_compute_pipe_wm(struct intel_atomic_state *state,
1903 struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001904{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001905 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001906 struct intel_crtc_state *crtc_state =
1907 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001908 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001909 const struct vlv_fifo_state *fifo_state =
1910 &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä8f27dbf2021-05-14 15:57:40 +03001911 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1912 int num_active_planes = hweight8(active_planes);
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001913 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->uapi);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001914 const struct intel_plane_state *old_plane_state;
1915 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001916 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001917 enum plane_id plane_id;
1918 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001919 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001920
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001921 for_each_oldnew_intel_plane_in_state(state, plane,
1922 old_plane_state,
1923 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001924 if (new_plane_state->hw.crtc != &crtc->base &&
1925 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001926 continue;
1927
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001928 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001929 dirty |= BIT(plane->id);
1930 }
1931
1932 /*
1933 * DSPARB registers may have been reset due to the
1934 * power well being turned off. Make sure we restore
1935 * them to a consistent state even if no primary/sprite
1936 * planes are initially active.
1937 */
1938 if (needs_modeset)
1939 crtc_state->fifo_changed = true;
1940
1941 if (!dirty)
1942 return 0;
1943
1944 /* cursor changes don't warrant a FIFO recompute */
1945 if (dirty & ~BIT(PLANE_CURSOR)) {
1946 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001947 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001948 const struct vlv_fifo_state *old_fifo_state =
1949 &old_crtc_state->wm.vlv.fifo_state;
1950
1951 ret = vlv_compute_fifo(crtc_state);
1952 if (ret)
1953 return ret;
1954
1955 if (needs_modeset ||
1956 memcmp(old_fifo_state, fifo_state,
1957 sizeof(*fifo_state)) != 0)
1958 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001959 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001960
Ville Syrjäläff32c542017-03-02 19:14:57 +02001961 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001962 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001963 /*
1964 * Note that enabling cxsr with no primary/sprite planes
1965 * enabled can wedge the pipe. Hence we only allow cxsr
1966 * with exactly one enabled primary/sprite plane.
1967 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001968 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001969
Ville Syrjälä5012e602017-03-02 19:14:56 +02001970 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001971 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Jani Nikula24977872019-09-11 12:26:08 +03001972 const int sr_fifo_size = INTEL_NUM_PIPES(dev_priv) * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001973
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001974 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001975 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001976
Ville Syrjäläff32c542017-03-02 19:14:57 +02001977 for_each_plane_id_on_crtc(crtc, plane_id) {
1978 wm_state->wm[level].plane[plane_id] =
1979 vlv_invert_wm_value(raw->plane[plane_id],
1980 fifo_state->plane[plane_id]);
1981 }
1982
1983 wm_state->sr[level].plane =
1984 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001985 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001986 raw->plane[PLANE_SPRITE1]),
1987 sr_fifo_size);
1988
1989 wm_state->sr[level].cursor =
1990 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1991 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001992 }
1993
Ville Syrjäläff32c542017-03-02 19:14:57 +02001994 if (level == 0)
1995 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001996
Ville Syrjäläff32c542017-03-02 19:14:57 +02001997 /* limit to only levels we can actually handle */
1998 wm_state->num_levels = level;
1999
2000 /* invalidate the higher levels */
2001 vlv_invalidate_wms(crtc, wm_state, level);
2002
2003 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002004}
2005
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002006#define VLV_FIFO(plane, value) \
2007 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
2008
Ville Syrjäläff32c542017-03-02 19:14:57 +02002009static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002010 struct intel_crtc *crtc)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002011{
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002012 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002013 struct intel_uncore *uncore = &dev_priv->uncore;
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002014 const struct intel_crtc_state *crtc_state =
2015 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02002016 const struct vlv_fifo_state *fifo_state =
2017 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002018 int sprite0_start, sprite1_start, fifo_size;
Kees Cook2713eb42020-02-20 16:05:17 -08002019 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002020
Ville Syrjälä236c48e2017-03-02 19:14:58 +02002021 if (!crtc_state->fifo_changed)
2022 return;
2023
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002024 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
2025 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
2026 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002027
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05302028 drm_WARN_ON(&dev_priv->drm, fifo_state->plane[PLANE_CURSOR] != 63);
2029 drm_WARN_ON(&dev_priv->drm, fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002030
Ville Syrjäläc137d662017-03-02 19:15:06 +02002031 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
2032
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002033 /*
2034 * uncore.lock serves a double purpose here. It allows us to
2035 * use the less expensive I915_{READ,WRITE}_FW() functions, and
2036 * it protects the DSPARB registers from getting clobbered by
2037 * parallel updates from multiple pipes.
2038 *
2039 * intel_pipe_update_start() has already disabled interrupts
2040 * for us, so a plain spin_lock() is sufficient here.
2041 */
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002042 spin_lock(&uncore->lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002043
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002044 switch (crtc->pipe) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002045 case PIPE_A:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002046 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2047 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002048
2049 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
2050 VLV_FIFO(SPRITEB, 0xff));
2051 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
2052 VLV_FIFO(SPRITEB, sprite1_start));
2053
2054 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
2055 VLV_FIFO(SPRITEB_HI, 0x1));
2056 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
2057 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
2058
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002059 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2060 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002061 break;
2062 case PIPE_B:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002063 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2064 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002065
2066 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2067 VLV_FIFO(SPRITED, 0xff));
2068 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2069 VLV_FIFO(SPRITED, sprite1_start));
2070
2071 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2072 VLV_FIFO(SPRITED_HI, 0xff));
2073 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2074 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2075
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002076 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2077 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002078 break;
2079 case PIPE_C:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002080 dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
2081 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002082
2083 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2084 VLV_FIFO(SPRITEF, 0xff));
2085 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2086 VLV_FIFO(SPRITEF, sprite1_start));
2087
2088 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2089 VLV_FIFO(SPRITEF_HI, 0xff));
2090 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2091 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2092
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002093 intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
2094 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002095 break;
2096 default:
2097 break;
2098 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002099
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002100 intel_uncore_posting_read_fw(uncore, DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002101
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002102 spin_unlock(&uncore->lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002103}
2104
2105#undef VLV_FIFO
2106
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002107static int vlv_compute_intermediate_wm(struct intel_atomic_state *state,
2108 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002109{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002110 struct intel_crtc_state *new_crtc_state =
2111 intel_atomic_get_new_crtc_state(state, crtc);
2112 const struct intel_crtc_state *old_crtc_state =
2113 intel_atomic_get_old_crtc_state(state, crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002114 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2115 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002116 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002117 int level;
2118
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002119 if (!new_crtc_state->hw.active ||
2120 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002121 *intermediate = *optimal;
2122
2123 intermediate->cxsr = false;
2124 goto out;
2125 }
2126
Ville Syrjälä4841da52017-03-02 19:14:59 +02002127 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002128 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002129 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002130
2131 for (level = 0; level < intermediate->num_levels; level++) {
2132 enum plane_id plane_id;
2133
2134 for_each_plane_id_on_crtc(crtc, plane_id) {
2135 intermediate->wm[level].plane[plane_id] =
2136 min(optimal->wm[level].plane[plane_id],
2137 active->wm[level].plane[plane_id]);
2138 }
2139
2140 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2141 active->sr[level].plane);
2142 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2143 active->sr[level].cursor);
2144 }
2145
2146 vlv_invalidate_wms(crtc, intermediate, level);
2147
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002148out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002149 /*
2150 * If our intermediate WM are identical to the final WM, then we can
2151 * omit the post-vblank programming; only update if it's different.
2152 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002153 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002154 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002155
2156 return 0;
2157}
2158
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002159static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002160 struct vlv_wm_values *wm)
2161{
2162 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002163 int num_active_pipes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002164
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002165 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002166 wm->cxsr = true;
2167
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002168 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002169 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002170
2171 if (!crtc->active)
2172 continue;
2173
2174 if (!wm_state->cxsr)
2175 wm->cxsr = false;
2176
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002177 num_active_pipes++;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002178 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2179 }
2180
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002181 if (num_active_pipes != 1)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002182 wm->cxsr = false;
2183
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002184 if (num_active_pipes > 1)
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002185 wm->level = VLV_WM_LEVEL_PM2;
2186
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002187 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002188 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002189 enum pipe pipe = crtc->pipe;
2190
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002191 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002192 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002193 wm->sr = wm_state->sr[wm->level];
2194
Ville Syrjälä1b313892016-11-28 19:37:08 +02002195 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2196 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2197 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2198 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002199 }
2200}
2201
Ville Syrjäläff32c542017-03-02 19:14:57 +02002202static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002203{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002204 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2205 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002206
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002207 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002208
Ville Syrjäläff32c542017-03-02 19:14:57 +02002209 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002210 return;
2211
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002212 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002213 chv_set_memory_dvfs(dev_priv, false);
2214
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002215 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002216 chv_set_memory_pm5(dev_priv, false);
2217
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002218 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002219 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002220
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002221 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002222
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002223 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002224 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002225
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002226 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002227 chv_set_memory_pm5(dev_priv, true);
2228
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002229 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002230 chv_set_memory_dvfs(dev_priv, true);
2231
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002232 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002233}
2234
Ville Syrjäläff32c542017-03-02 19:14:57 +02002235static void vlv_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002236 struct intel_crtc *crtc)
Ville Syrjäläff32c542017-03-02 19:14:57 +02002237{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002238 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2239 const struct intel_crtc_state *crtc_state =
2240 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläff32c542017-03-02 19:14:57 +02002241
2242 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002243 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2244 vlv_program_watermarks(dev_priv);
2245 mutex_unlock(&dev_priv->wm.wm_mutex);
2246}
2247
2248static void vlv_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002249 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002250{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002251 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2252 const struct intel_crtc_state *crtc_state =
2253 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002254
2255 if (!crtc_state->wm.need_postvbl_update)
2256 return;
2257
2258 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03002259 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002260 vlv_program_watermarks(dev_priv);
2261 mutex_unlock(&dev_priv->wm.wm_mutex);
2262}
2263
Dave Airlieef9c66a2021-09-29 01:57:47 +03002264static void i965_update_wm(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265{
Ville Syrjäläefc26112016-10-31 22:37:04 +02002266 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002267 int srwm = 1;
2268 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002269 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002270
2271 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002272 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273 if (crtc) {
2274 /* self-refresh has much higher latency */
2275 static const int sr_latency_ns = 12000;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002276 const struct drm_display_mode *pipe_mode =
2277 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002278 const struct drm_framebuffer *fb =
2279 crtc->base.primary->state->fb;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002280 int clock = pipe_mode->crtc_clock;
2281 int htotal = pipe_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002282 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002283 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002284 int entries;
2285
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002286 entries = intel_wm_method2(clock, htotal,
2287 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002288 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2289 srwm = I965_FIFO_SIZE - entries;
2290 if (srwm < 0)
2291 srwm = 1;
2292 srwm &= 0x1ff;
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002293 drm_dbg_kms(&dev_priv->drm,
2294 "self-refresh entries: %d, wm: %d\n",
2295 entries, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002296
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002297 entries = intel_wm_method2(clock, htotal,
2298 crtc->base.cursor->state->crtc_w, 4,
2299 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002300 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002301 i965_cursor_wm_info.cacheline_size) +
2302 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002303
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002304 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305 if (cursor_sr > i965_cursor_wm_info.max_wm)
2306 cursor_sr = i965_cursor_wm_info.max_wm;
2307
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002308 drm_dbg_kms(&dev_priv->drm,
2309 "self-refresh watermark: display plane %d "
2310 "cursor %d\n", srwm, cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002311
Imre Deak98584252014-06-13 14:54:20 +03002312 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002313 } else {
Imre Deak98584252014-06-13 14:54:20 +03002314 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002315 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002316 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002317 }
2318
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002319 drm_dbg_kms(&dev_priv->drm,
2320 "Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2321 srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002322
2323 /* 965 has limitations... */
Jani Nikula5f461662020-11-30 13:15:58 +02002324 intel_uncore_write(&dev_priv->uncore, DSPFW1, FW_WM(srwm, SR) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02002325 FW_WM(8, CURSORB) |
2326 FW_WM(8, PLANEB) |
2327 FW_WM(8, PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +02002328 intel_uncore_write(&dev_priv->uncore, DSPFW2, FW_WM(8, CURSORA) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02002329 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002330 /* update cursor SR watermark */
Jani Nikula5f461662020-11-30 13:15:58 +02002331 intel_uncore_write(&dev_priv->uncore, DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002332
2333 if (cxsr_enabled)
2334 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002335}
2336
Ville Syrjäläf4998962015-03-10 17:02:21 +02002337#undef FW_WM
2338
Dave Airlieef9c66a2021-09-29 01:57:47 +03002339static void i9xx_update_wm(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002340{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002341 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002342 u32 fwater_lo;
2343 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002344 int cwm, srwm = 1;
2345 int fifo_size;
2346 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002347 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002348
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002349 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002350 wm_info = &i945_wm_info;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002351 else if (DISPLAY_VER(dev_priv) != 2)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002352 wm_info = &i915_wm_info;
2353 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002354 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002355
Dave Airlie758b2fc2021-09-29 01:57:46 +03002356 if (DISPLAY_VER(dev_priv) == 2)
2357 fifo_size = i830_get_fifo_size(dev_priv, PLANE_A);
2358 else
2359 fifo_size = i9xx_get_fifo_size(dev_priv, PLANE_A);
Jani Nikulaf2bc4512021-12-01 15:57:05 +02002360 crtc = intel_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002361 if (intel_crtc_active(crtc)) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002362 const struct drm_display_mode *pipe_mode =
2363 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002364 const struct drm_framebuffer *fb =
2365 crtc->base.primary->state->fb;
2366 int cpp;
2367
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002368 if (DISPLAY_VER(dev_priv) == 2)
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002369 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002370 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002371 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002372
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002373 planea_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002374 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002375 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002376 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002377 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002378 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002379 if (planea_wm > (long)wm_info->max_wm)
2380 planea_wm = wm_info->max_wm;
2381 }
2382
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002383 if (DISPLAY_VER(dev_priv) == 2)
Ville Syrjälä9d539102014-08-15 01:21:53 +03002384 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002385
Dave Airlie758b2fc2021-09-29 01:57:46 +03002386 if (DISPLAY_VER(dev_priv) == 2)
2387 fifo_size = i830_get_fifo_size(dev_priv, PLANE_B);
2388 else
2389 fifo_size = i9xx_get_fifo_size(dev_priv, PLANE_B);
Jani Nikulaf2bc4512021-12-01 15:57:05 +02002390 crtc = intel_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002391 if (intel_crtc_active(crtc)) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002392 const struct drm_display_mode *pipe_mode =
2393 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002394 const struct drm_framebuffer *fb =
2395 crtc->base.primary->state->fb;
2396 int cpp;
2397
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002398 if (DISPLAY_VER(dev_priv) == 2)
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002399 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002400 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002401 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002402
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002403 planeb_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002404 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002405 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406 if (enabled == NULL)
2407 enabled = crtc;
2408 else
2409 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002410 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002411 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002412 if (planeb_wm > (long)wm_info->max_wm)
2413 planeb_wm = wm_info->max_wm;
2414 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002415
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002416 drm_dbg_kms(&dev_priv->drm,
2417 "FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002418
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002419 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002420 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002421
Ville Syrjäläefc26112016-10-31 22:37:04 +02002422 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002423
2424 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002425 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002426 enabled = NULL;
2427 }
2428
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002429 /*
2430 * Overlay gets an aggressive default since video jitter is bad.
2431 */
2432 cwm = 2;
2433
2434 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002435 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002436
2437 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002438 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002439 /* self-refresh has much higher latency */
2440 static const int sr_latency_ns = 6000;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002441 const struct drm_display_mode *pipe_mode =
2442 &enabled->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002443 const struct drm_framebuffer *fb =
2444 enabled->base.primary->state->fb;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002445 int clock = pipe_mode->crtc_clock;
2446 int htotal = pipe_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002447 int hdisplay = enabled->config->pipe_src_w;
2448 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002449 int entries;
2450
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002451 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002452 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002453 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002454 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002455
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002456 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2457 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002458 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002459 drm_dbg_kms(&dev_priv->drm,
2460 "self-refresh entries: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002461 srwm = wm_info->fifo_size - entries;
2462 if (srwm < 0)
2463 srwm = 1;
2464
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002465 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02002466 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002467 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002468 else
Jani Nikula5f461662020-11-30 13:15:58 +02002469 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, srwm & 0x3f);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002470 }
2471
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002472 drm_dbg_kms(&dev_priv->drm,
2473 "Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2474 planea_wm, planeb_wm, cwm, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002475
2476 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2477 fwater_hi = (cwm & 0x1f);
2478
2479 /* Set request length to 8 cachelines per fetch */
2480 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2481 fwater_hi = fwater_hi | (1 << 8);
2482
Jani Nikula5f461662020-11-30 13:15:58 +02002483 intel_uncore_write(&dev_priv->uncore, FW_BLC, fwater_lo);
2484 intel_uncore_write(&dev_priv->uncore, FW_BLC2, fwater_hi);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002485
Imre Deak5209b1f2014-07-01 12:36:17 +03002486 if (enabled)
2487 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002488}
2489
Dave Airlieef9c66a2021-09-29 01:57:47 +03002490static void i845_update_wm(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002491{
Ville Syrjäläefc26112016-10-31 22:37:04 +02002492 struct intel_crtc *crtc;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002493 const struct drm_display_mode *pipe_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002494 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002495 int planea_wm;
2496
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002497 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002498 if (crtc == NULL)
2499 return;
2500
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002501 pipe_mode = &crtc->config->hw.pipe_mode;
2502 planea_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002503 &i845_wm_info,
Dave Airlie758b2fc2021-09-29 01:57:46 +03002504 i845_get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002505 4, pessimal_latency_ns);
Jani Nikula5f461662020-11-30 13:15:58 +02002506 fwater_lo = intel_uncore_read(&dev_priv->uncore, FW_BLC) & ~0xfff;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002507 fwater_lo |= (3<<8) | planea_wm;
2508
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002509 drm_dbg_kms(&dev_priv->drm,
2510 "Setting FIFO watermarks - A: %d\n", planea_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002511
Jani Nikula5f461662020-11-30 13:15:58 +02002512 intel_uncore_write(&dev_priv->uncore, FW_BLC, fwater_lo);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002513}
2514
Ville Syrjälä37126462013-08-01 16:18:55 +03002515/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002516static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2517 unsigned int cpp,
2518 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002519{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002520 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002521
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002522 ret = intel_wm_method1(pixel_rate, cpp, latency);
2523 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002524
2525 return ret;
2526}
2527
Ville Syrjälä37126462013-08-01 16:18:55 +03002528/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002529static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2530 unsigned int htotal,
2531 unsigned int width,
2532 unsigned int cpp,
2533 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002534{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002535 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002536
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002537 ret = intel_wm_method2(pixel_rate, htotal,
2538 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002539 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002540
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002541 return ret;
2542}
2543
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002544static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002545{
Matt Roper15126882015-12-03 11:37:40 -08002546 /*
2547 * Neither of these should be possible since this function shouldn't be
2548 * called if the CRTC is off or the plane is invisible. But let's be
2549 * extra paranoid to avoid a potential divide-by-zero if we screw up
2550 * elsewhere in the driver.
2551 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002552 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002553 return 0;
2554 if (WARN_ON(!horiz_pixels))
2555 return 0;
2556
Ville Syrjäläac484962016-01-20 21:05:26 +02002557 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002558}
2559
Imre Deak820c1982013-12-17 14:46:36 +02002560struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002561 u16 pri;
2562 u16 spr;
2563 u16 cur;
2564 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002565};
2566
Ville Syrjälä37126462013-08-01 16:18:55 +03002567/*
2568 * For both WM_PIPE and WM_LP.
2569 * mem_value must be in 0.1us units.
2570 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002571static u32 ilk_compute_pri_wm(const struct intel_crtc_state *crtc_state,
2572 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002573 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002574{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002575 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002576 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002577
Ville Syrjälä03981c62018-11-14 19:34:40 +02002578 if (mem_value == 0)
2579 return U32_MAX;
2580
Maarten Lankhorstec193642019-06-28 10:55:17 +02002581 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002582 return 0;
2583
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002584 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002585
Maarten Lankhorstec193642019-06-28 10:55:17 +02002586 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002587
2588 if (!is_lp)
2589 return method1;
2590
Maarten Lankhorstec193642019-06-28 10:55:17 +02002591 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002592 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002593 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002594 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002595
2596 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002597}
2598
Ville Syrjälä37126462013-08-01 16:18:55 +03002599/*
2600 * For both WM_PIPE and WM_LP.
2601 * mem_value must be in 0.1us units.
2602 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002603static u32 ilk_compute_spr_wm(const struct intel_crtc_state *crtc_state,
2604 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002605 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002606{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002607 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002608 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002609
Ville Syrjälä03981c62018-11-14 19:34:40 +02002610 if (mem_value == 0)
2611 return U32_MAX;
2612
Maarten Lankhorstec193642019-06-28 10:55:17 +02002613 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002614 return 0;
2615
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002616 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002617
Maarten Lankhorstec193642019-06-28 10:55:17 +02002618 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
2619 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002620 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002621 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002622 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002623 return min(method1, method2);
2624}
2625
Ville Syrjälä37126462013-08-01 16:18:55 +03002626/*
2627 * For both WM_PIPE and WM_LP.
2628 * mem_value must be in 0.1us units.
2629 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002630static u32 ilk_compute_cur_wm(const struct intel_crtc_state *crtc_state,
2631 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002632 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002633{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002634 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002635
Ville Syrjälä03981c62018-11-14 19:34:40 +02002636 if (mem_value == 0)
2637 return U32_MAX;
2638
Maarten Lankhorstec193642019-06-28 10:55:17 +02002639 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002640 return 0;
2641
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002642 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002643
Maarten Lankhorstec193642019-06-28 10:55:17 +02002644 return ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002645 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002646 drm_rect_width(&plane_state->uapi.dst),
Maarten Lankhorst3a612762019-10-04 13:34:54 +02002647 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002648}
2649
Paulo Zanonicca32e92013-05-31 11:45:06 -03002650/* Only for WM_LP. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002651static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
2652 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002653 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002654{
Ville Syrjälä83054942016-11-18 21:53:00 +02002655 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002656
Maarten Lankhorstec193642019-06-28 10:55:17 +02002657 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002658 return 0;
2659
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002660 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002661
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002662 return ilk_wm_fbc(pri_val, drm_rect_width(&plane_state->uapi.dst),
2663 cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002664}
2665
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002666static unsigned int
2667ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002668{
Matt Roper7dadd282021-03-19 21:42:43 -07002669 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002670 return 3072;
Matt Roper7dadd282021-03-19 21:42:43 -07002671 else if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002672 return 768;
2673 else
2674 return 512;
2675}
2676
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002677static unsigned int
2678ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2679 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002680{
Matt Roper7dadd282021-03-19 21:42:43 -07002681 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002682 /* BDW primary/sprite plane watermarks */
2683 return level == 0 ? 255 : 2047;
Matt Roper7dadd282021-03-19 21:42:43 -07002684 else if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002685 /* IVB/HSW primary/sprite plane watermarks */
2686 return level == 0 ? 127 : 1023;
2687 else if (!is_sprite)
2688 /* ILK/SNB primary plane watermarks */
2689 return level == 0 ? 127 : 511;
2690 else
2691 /* ILK/SNB sprite plane watermarks */
2692 return level == 0 ? 63 : 255;
2693}
2694
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002695static unsigned int
2696ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002697{
Matt Roper7dadd282021-03-19 21:42:43 -07002698 if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002699 return level == 0 ? 63 : 255;
2700 else
2701 return level == 0 ? 31 : 63;
2702}
2703
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002704static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002705{
Matt Roper7dadd282021-03-19 21:42:43 -07002706 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002707 return 31;
2708 else
2709 return 15;
2710}
2711
Ville Syrjälä158ae642013-08-07 13:28:19 +03002712/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002713static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002714 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002715 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002716 enum intel_ddb_partitioning ddb_partitioning,
2717 bool is_sprite)
2718{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002719 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002720
2721 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002722 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002723 return 0;
2724
2725 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002726 if (level == 0 || config->num_pipes_active > 1) {
Jani Nikula24977872019-09-11 12:26:08 +03002727 fifo_size /= INTEL_NUM_PIPES(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002728
2729 /*
2730 * For some reason the non self refresh
2731 * FIFO size is only half of the self
2732 * refresh FIFO size on ILK/SNB.
2733 */
Matt Roper7dadd282021-03-19 21:42:43 -07002734 if (DISPLAY_VER(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002735 fifo_size /= 2;
2736 }
2737
Ville Syrjälä240264f2013-08-07 13:29:12 +03002738 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002739 /* level 0 is always calculated with 1:1 split */
2740 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2741 if (is_sprite)
2742 fifo_size *= 5;
2743 fifo_size /= 6;
2744 } else {
2745 fifo_size /= 2;
2746 }
2747 }
2748
2749 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002750 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002751}
2752
2753/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002754static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002755 int level,
2756 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002757{
2758 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002759 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002760 return 64;
2761
2762 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002763 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002764}
2765
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002766static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002767 int level,
2768 const struct intel_wm_config *config,
2769 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002770 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002771{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002772 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2773 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2774 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2775 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002776}
2777
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002778static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002779 int level,
2780 struct ilk_wm_maximums *max)
2781{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002782 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2783 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2784 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2785 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002786}
2787
Ville Syrjäläd9395652013-10-09 19:18:10 +03002788static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002789 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002790 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002791{
2792 bool ret;
2793
2794 /* already determined to be invalid? */
2795 if (!result->enable)
2796 return false;
2797
2798 result->enable = result->pri_val <= max->pri &&
2799 result->spr_val <= max->spr &&
2800 result->cur_val <= max->cur;
2801
2802 ret = result->enable;
2803
2804 /*
2805 * HACK until we can pre-compute everything,
2806 * and thus fail gracefully if LP0 watermarks
2807 * are exceeded...
2808 */
2809 if (level == 0 && !result->enable) {
2810 if (result->pri_val > max->pri)
2811 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2812 level, result->pri_val, max->pri);
2813 if (result->spr_val > max->spr)
2814 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2815 level, result->spr_val, max->spr);
2816 if (result->cur_val > max->cur)
2817 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2818 level, result->cur_val, max->cur);
2819
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002820 result->pri_val = min_t(u32, result->pri_val, max->pri);
2821 result->spr_val = min_t(u32, result->spr_val, max->spr);
2822 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002823 result->enable = true;
2824 }
2825
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002826 return ret;
2827}
2828
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002829static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02002830 const struct intel_crtc *crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002831 int level,
Maarten Lankhorstec193642019-06-28 10:55:17 +02002832 struct intel_crtc_state *crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002833 const struct intel_plane_state *pristate,
2834 const struct intel_plane_state *sprstate,
2835 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002836 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002837{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002838 u16 pri_latency = dev_priv->wm.pri_latency[level];
2839 u16 spr_latency = dev_priv->wm.spr_latency[level];
2840 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002841
2842 /* WM1+ latency values stored in 0.5us units */
2843 if (level > 0) {
2844 pri_latency *= 5;
2845 spr_latency *= 5;
2846 cur_latency *= 5;
2847 }
2848
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002849 if (pristate) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02002850 result->pri_val = ilk_compute_pri_wm(crtc_state, pristate,
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002851 pri_latency, level);
Maarten Lankhorstec193642019-06-28 10:55:17 +02002852 result->fbc_val = ilk_compute_fbc_wm(crtc_state, pristate, result->pri_val);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002853 }
2854
2855 if (sprstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002856 result->spr_val = ilk_compute_spr_wm(crtc_state, sprstate, spr_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002857
2858 if (curstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002859 result->cur_val = ilk_compute_cur_wm(crtc_state, curstate, cur_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002860
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002861 result->enable = true;
2862}
2863
Ville Syrjäläbb726512016-10-31 22:37:24 +02002864static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002865 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002866{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002867 struct intel_uncore *uncore = &dev_priv->uncore;
2868
Matt Roper7dadd282021-03-19 21:42:43 -07002869 if (DISPLAY_VER(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002870 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002871 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002872 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roperd3252e12021-08-20 15:57:10 -07002873 int mult = IS_DG2(dev_priv) ? 2 : 1;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002874
2875 /* read the first set of memory latencies[0:3] */
2876 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002877 ret = sandybridge_pcode_read(dev_priv,
2878 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002879 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002880
2881 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002882 drm_err(&dev_priv->drm,
2883 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002884 return;
2885 }
2886
Matt Roperd3252e12021-08-20 15:57:10 -07002887 wm[0] = (val & GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2888 wm[1] = ((val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2889 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2890 wm[2] = ((val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2891 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2892 wm[3] = ((val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2893 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002894
2895 /* read the second set of memory latencies[4:7] */
2896 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002897 ret = sandybridge_pcode_read(dev_priv,
2898 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002899 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002900 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002901 drm_err(&dev_priv->drm,
2902 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002903 return;
2904 }
2905
Matt Roperd3252e12021-08-20 15:57:10 -07002906 wm[4] = (val & GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2907 wm[5] = ((val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2908 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2909 wm[6] = ((val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2910 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2911 wm[7] = ((val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2912 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002913
Vandana Kannan367294b2014-11-04 17:06:46 +00002914 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002915 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2916 * need to be disabled. We make sure to sanitize the values out
2917 * of the punit to satisfy this requirement.
2918 */
2919 for (level = 1; level <= max_level; level++) {
2920 if (wm[level] == 0) {
2921 for (i = level + 1; i <= max_level; i++)
2922 wm[i] = 0;
Lucas De Marchi0bc3a4e2021-06-22 14:22:10 -07002923
2924 max_level = level - 1;
2925
Paulo Zanoni0727e402016-09-22 18:00:30 -03002926 break;
2927 }
2928 }
2929
2930 /*
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002931 * WaWmMemoryReadLatency
Damien Lespiau6f972352015-02-09 19:33:07 +00002932 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002933 * punit doesn't take into account the read latency so we need
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002934 * to add proper adjustement to each valid level we retrieve
2935 * from the punit when level 0 response data is 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002936 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002937 if (wm[0] == 0) {
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002938 u8 adjust = DISPLAY_VER(dev_priv) >= 12 ? 3 : 2;
2939
Lucas De Marchi0bc3a4e2021-06-22 14:22:10 -07002940 for (level = 0; level <= max_level; level++)
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002941 wm[level] += adjust;
Paulo Zanoni0727e402016-09-22 18:00:30 -03002942 }
2943
Mahesh Kumar86b59282018-08-31 16:39:42 +05302944 /*
2945 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2946 * If we could not get dimm info enable this WA to prevent from
2947 * any underrun. If not able to get Dimm info assume 16GB dimm
2948 * to avoid any underrun.
2949 */
José Roberto de Souza66a24502021-01-28 08:43:12 -08002950 if (dev_priv->dram_info.wm_lv_0_adjust_needed)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302951 wm[0] += 1;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002952 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002953 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002954
2955 wm[0] = (sskpd >> 56) & 0xFF;
2956 if (wm[0] == 0)
2957 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002958 wm[1] = (sskpd >> 4) & 0xFF;
2959 wm[2] = (sskpd >> 12) & 0xFF;
2960 wm[3] = (sskpd >> 20) & 0x1FF;
2961 wm[4] = (sskpd >> 32) & 0x1FF;
Matt Roper7dadd282021-03-19 21:42:43 -07002962 } else if (DISPLAY_VER(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002963 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002964
2965 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2966 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2967 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2968 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Matt Roper7dadd282021-03-19 21:42:43 -07002969 } else if (DISPLAY_VER(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002970 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002971
2972 /* ILK primary LP0 latency is 700 ns */
2973 wm[0] = 7;
2974 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2975 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002976 } else {
2977 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002978 }
2979}
2980
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002981static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002982 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002983{
2984 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002985 if (DISPLAY_VER(dev_priv) == 5)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002986 wm[0] = 13;
2987}
2988
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002989static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002990 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002991{
2992 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002993 if (DISPLAY_VER(dev_priv) == 5)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002994 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002995}
2996
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002997int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002998{
2999 /* how many WM levels are we expecting */
Matt Roper7959ffe2021-05-18 17:06:11 -07003000 if (HAS_HW_SAGV_WM(dev_priv))
3001 return 5;
3002 else if (DISPLAY_VER(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003003 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003004 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03003005 return 4;
Matt Roper7dadd282021-03-19 21:42:43 -07003006 else if (DISPLAY_VER(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03003007 return 3;
3008 else
3009 return 2;
3010}
Daniel Vetter7526ed72014-09-29 15:07:19 +02003011
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003012static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003013 const char *name,
Linus Torvaldse7c6e402021-04-27 17:05:53 -07003014 const u16 wm[])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003015{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003016 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003017
3018 for (level = 0; level <= max_level; level++) {
3019 unsigned int latency = wm[level];
3020
3021 if (latency == 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003022 drm_dbg_kms(&dev_priv->drm,
3023 "%s WM%d latency not provided\n",
3024 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003025 continue;
3026 }
3027
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003028 /*
3029 * - latencies are in us on gen9.
3030 * - before then, WM1+ latency values are in 0.5us units
3031 */
Matt Roper7dadd282021-03-19 21:42:43 -07003032 if (DISPLAY_VER(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003033 latency *= 10;
3034 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003035 latency *= 5;
3036
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003037 drm_dbg_kms(&dev_priv->drm,
3038 "%s WM%d latency %u (%u.%u usec)\n", name, level,
3039 wm[level], latency / 10, latency % 10);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003040 }
3041}
3042
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003043static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003044 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003045{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003046 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003047
3048 if (wm[0] >= min)
3049 return false;
3050
3051 wm[0] = max(wm[0], min);
3052 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003053 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003054
3055 return true;
3056}
3057
Ville Syrjäläbb726512016-10-31 22:37:24 +02003058static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003059{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003060 bool changed;
3061
3062 /*
3063 * The BIOS provided WM memory latency values are often
3064 * inadequate for high resolution displays. Adjust them.
3065 */
Nathan Chancellor2e705702021-10-14 14:19:16 -07003066 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12);
3067 changed |= ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12);
3068 changed |= ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003069
3070 if (!changed)
3071 return;
3072
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003073 drm_dbg_kms(&dev_priv->drm,
3074 "WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003075 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3076 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3077 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003078}
3079
Ville Syrjälä03981c62018-11-14 19:34:40 +02003080static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3081{
3082 /*
3083 * On some SNB machines (Thinkpad X220 Tablet at least)
3084 * LP3 usage can cause vblank interrupts to be lost.
3085 * The DEIIR bit will go high but it looks like the CPU
3086 * never gets interrupted.
3087 *
3088 * It's not clear whether other interrupt source could
3089 * be affected or if this is somehow limited to vblank
3090 * interrupts only. To play it safe we disable LP3
3091 * watermarks entirely.
3092 */
3093 if (dev_priv->wm.pri_latency[3] == 0 &&
3094 dev_priv->wm.spr_latency[3] == 0 &&
3095 dev_priv->wm.cur_latency[3] == 0)
3096 return;
3097
3098 dev_priv->wm.pri_latency[3] = 0;
3099 dev_priv->wm.spr_latency[3] = 0;
3100 dev_priv->wm.cur_latency[3] = 0;
3101
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003102 drm_dbg_kms(&dev_priv->drm,
3103 "LP3 watermarks disabled due to potential for lost interrupts\n");
Ville Syrjälä03981c62018-11-14 19:34:40 +02003104 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3105 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3106 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3107}
3108
Ville Syrjäläbb726512016-10-31 22:37:24 +02003109static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003110{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003111 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003112
3113 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3114 sizeof(dev_priv->wm.pri_latency));
3115 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3116 sizeof(dev_priv->wm.pri_latency));
3117
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003118 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003119 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003120
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003121 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3122 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3123 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003124
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003125 if (DISPLAY_VER(dev_priv) == 6) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003126 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003127 snb_wm_lp3_irq_quirk(dev_priv);
3128 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003129}
3130
Ville Syrjäläbb726512016-10-31 22:37:24 +02003131static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003132{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003133 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003134 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003135}
3136
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003137static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003138 struct intel_pipe_wm *pipe_wm)
3139{
3140 /* LP0 watermark maximums depend on this pipe alone */
3141 const struct intel_wm_config config = {
3142 .num_pipes_active = 1,
3143 .sprites_enabled = pipe_wm->sprites_enabled,
3144 .sprites_scaled = pipe_wm->sprites_scaled,
3145 };
3146 struct ilk_wm_maximums max;
3147
3148 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003149 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003150
3151 /* At least LP0 must be valid */
3152 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003153 drm_dbg_kms(&dev_priv->drm, "LP0 watermark invalid\n");
Matt Ropered4a6a72016-02-23 17:20:13 -08003154 return false;
3155 }
3156
3157 return true;
3158}
3159
Matt Roper261a27d2015-10-08 15:28:25 -07003160/* Compute new watermarks for the pipe */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003161static int ilk_compute_pipe_wm(struct intel_atomic_state *state,
3162 struct intel_crtc *crtc)
Matt Roper261a27d2015-10-08 15:28:25 -07003163{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003164 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3165 struct intel_crtc_state *crtc_state =
3166 intel_atomic_get_new_crtc_state(state, crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003167 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003168 struct intel_plane *plane;
3169 const struct intel_plane_state *plane_state;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003170 const struct intel_plane_state *pristate = NULL;
3171 const struct intel_plane_state *sprstate = NULL;
3172 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003173 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003174 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003175
Maarten Lankhorstec193642019-06-28 10:55:17 +02003176 pipe_wm = &crtc_state->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003177
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003178 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
3179 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
3180 pristate = plane_state;
3181 else if (plane->base.type == DRM_PLANE_TYPE_OVERLAY)
3182 sprstate = plane_state;
3183 else if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
3184 curstate = plane_state;
Matt Roper43d59ed2015-09-24 15:53:07 -07003185 }
3186
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003187 pipe_wm->pipe_enabled = crtc_state->hw.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003188 if (sprstate) {
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01003189 pipe_wm->sprites_enabled = sprstate->uapi.visible;
3190 pipe_wm->sprites_scaled = sprstate->uapi.visible &&
3191 (drm_rect_width(&sprstate->uapi.dst) != drm_rect_width(&sprstate->uapi.src) >> 16 ||
3192 drm_rect_height(&sprstate->uapi.dst) != drm_rect_height(&sprstate->uapi.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003193 }
3194
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003195 usable_level = max_level;
3196
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003197 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper7dadd282021-03-19 21:42:43 -07003198 if (DISPLAY_VER(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003199 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003200
3201 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003202 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003203 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003204
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003205 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003206 ilk_compute_wm_level(dev_priv, crtc, 0, crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003207 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003208
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003209 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003210 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003211
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003212 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003213
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003214 for (level = 1; level <= usable_level; level++) {
3215 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003216
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003217 ilk_compute_wm_level(dev_priv, crtc, level, crtc_state,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003218 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003219
3220 /*
3221 * Disable any watermark level that exceeds the
3222 * register maximums since such watermarks are
3223 * always invalid.
3224 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003225 if (!ilk_validate_wm_level(level, &max, wm)) {
3226 memset(wm, 0, sizeof(*wm));
3227 break;
3228 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003229 }
3230
Matt Roper86c8bbb2015-09-24 15:53:16 -07003231 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003232}
3233
3234/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003235 * Build a set of 'intermediate' watermark values that satisfy both the old
3236 * state and the new state. These can be programmed to the hardware
3237 * immediately.
3238 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003239static int ilk_compute_intermediate_wm(struct intel_atomic_state *state,
3240 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08003241{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003242 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3243 struct intel_crtc_state *new_crtc_state =
3244 intel_atomic_get_new_crtc_state(state, crtc);
3245 const struct intel_crtc_state *old_crtc_state =
3246 intel_atomic_get_old_crtc_state(state, crtc);
3247 struct intel_pipe_wm *a = &new_crtc_state->wm.ilk.intermediate;
3248 const struct intel_pipe_wm *b = &old_crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003249 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003250
3251 /*
3252 * Start with the final, target watermarks, then combine with the
3253 * currently active watermarks to get values that are safe both before
3254 * and after the vblank.
3255 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003256 *a = new_crtc_state->wm.ilk.optimal;
3257 if (!new_crtc_state->hw.active ||
3258 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) ||
3259 state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003260 return 0;
3261
Matt Ropered4a6a72016-02-23 17:20:13 -08003262 a->pipe_enabled |= b->pipe_enabled;
3263 a->sprites_enabled |= b->sprites_enabled;
3264 a->sprites_scaled |= b->sprites_scaled;
3265
3266 for (level = 0; level <= max_level; level++) {
3267 struct intel_wm_level *a_wm = &a->wm[level];
3268 const struct intel_wm_level *b_wm = &b->wm[level];
3269
3270 a_wm->enable &= b_wm->enable;
3271 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3272 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3273 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3274 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3275 }
3276
3277 /*
3278 * We need to make sure that these merged watermark values are
3279 * actually a valid configuration themselves. If they're not,
3280 * there's no safe way to transition from the old state to
3281 * the new state, so we need to fail the atomic transaction.
3282 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003283 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003284 return -EINVAL;
3285
3286 /*
3287 * If our intermediate WM are identical to the final WM, then we can
3288 * omit the post-vblank programming; only update if it's different.
3289 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003290 if (memcmp(a, &new_crtc_state->wm.ilk.optimal, sizeof(*a)) != 0)
3291 new_crtc_state->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003292
3293 return 0;
3294}
3295
3296/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003297 * Merge the watermarks from all active pipes for a specific level.
3298 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003299static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003300 int level,
3301 struct intel_wm_level *ret_wm)
3302{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003303 const struct intel_crtc *crtc;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003304
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003305 ret_wm->enable = true;
3306
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003307 for_each_intel_crtc(&dev_priv->drm, crtc) {
3308 const struct intel_pipe_wm *active = &crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003309 const struct intel_wm_level *wm = &active->wm[level];
3310
3311 if (!active->pipe_enabled)
3312 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003313
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003314 /*
3315 * The watermark values may have been used in the past,
3316 * so we must maintain them in the registers for some
3317 * time even if the level is now disabled.
3318 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003319 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003320 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003321
3322 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3323 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3324 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3325 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3326 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003327}
3328
3329/*
3330 * Merge all low power watermarks for all active pipes.
3331 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003332static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003333 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003334 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003335 struct intel_pipe_wm *merged)
3336{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003337 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003338 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003339
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003340 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Matt Roper7dadd282021-03-19 21:42:43 -07003341 if ((DISPLAY_VER(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003342 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003343 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003344
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003345 /* ILK: FBC WM must be disabled always */
Matt Roper7dadd282021-03-19 21:42:43 -07003346 merged->fbc_wm_enabled = DISPLAY_VER(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003347
3348 /* merge each WM1+ level */
3349 for (level = 1; level <= max_level; level++) {
3350 struct intel_wm_level *wm = &merged->wm[level];
3351
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003352 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003353
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003354 if (level > last_enabled_level)
3355 wm->enable = false;
3356 else if (!ilk_validate_wm_level(level, max, wm))
3357 /* make sure all following levels get disabled */
3358 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003359
3360 /*
3361 * The spec says it is preferred to disable
3362 * FBC WMs instead of disabling a WM level.
3363 */
3364 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003365 if (wm->enable)
3366 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003367 wm->fbc_val = 0;
3368 }
3369 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003370
3371 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
Ville Syrjälä248e2512021-11-24 13:36:33 +02003372 if (DISPLAY_VER(dev_priv) == 5 && HAS_FBC(dev_priv) &&
3373 dev_priv->params.enable_fbc && !merged->fbc_wm_enabled) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003374 for (level = 2; level <= max_level; level++) {
3375 struct intel_wm_level *wm = &merged->wm[level];
3376
3377 wm->enable = false;
3378 }
3379 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003380}
3381
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003382static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3383{
3384 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3385 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3386}
3387
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003388/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003389static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3390 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003391{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003392 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003393 return 2 * level;
3394 else
3395 return dev_priv->wm.pri_latency[level];
3396}
3397
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003398static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003399 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003400 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003401 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003402{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003403 struct intel_crtc *crtc;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003404 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003405
Ville Syrjälä0362c782013-10-09 19:17:57 +03003406 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003407 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003408
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003409 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003410 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003411 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003412
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003413 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003414
Ville Syrjälä0362c782013-10-09 19:17:57 +03003415 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003416
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003417 /*
3418 * Maintain the watermark values even if the level is
3419 * disabled. Doing otherwise could cause underruns.
3420 */
3421 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003422 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003423 (r->pri_val << WM1_LP_SR_SHIFT) |
3424 r->cur_val;
3425
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003426 if (r->enable)
3427 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3428
Matt Roper7dadd282021-03-19 21:42:43 -07003429 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003430 results->wm_lp[wm_lp - 1] |=
3431 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3432 else
3433 results->wm_lp[wm_lp - 1] |=
3434 r->fbc_val << WM1_LP_FBC_SHIFT;
3435
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003436 /*
3437 * Always set WM1S_LP_EN when spr_val != 0, even if the
3438 * level is disabled. Doing otherwise could cause underruns.
3439 */
Matt Roper7dadd282021-03-19 21:42:43 -07003440 if (DISPLAY_VER(dev_priv) <= 6 && r->spr_val) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303441 drm_WARN_ON(&dev_priv->drm, wm_lp != 1);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003442 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3443 } else
3444 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003445 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003446
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003447 /* LP0 register values */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003448 for_each_intel_crtc(&dev_priv->drm, crtc) {
3449 enum pipe pipe = crtc->pipe;
3450 const struct intel_pipe_wm *pipe_wm = &crtc->wm.active.ilk;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003451 const struct intel_wm_level *r = &pipe_wm->wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003452
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303453 if (drm_WARN_ON(&dev_priv->drm, !r->enable))
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003454 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003455
3456 results->wm_pipe[pipe] =
3457 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3458 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3459 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003460 }
3461}
3462
Paulo Zanoni861f3382013-05-31 10:19:21 -03003463/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3464 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003465static struct intel_pipe_wm *
3466ilk_find_best_result(struct drm_i915_private *dev_priv,
3467 struct intel_pipe_wm *r1,
3468 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003469{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003470 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003471 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003472
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003473 for (level = 1; level <= max_level; level++) {
3474 if (r1->wm[level].enable)
3475 level1 = level;
3476 if (r2->wm[level].enable)
3477 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003478 }
3479
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003480 if (level1 == level2) {
3481 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003482 return r2;
3483 else
3484 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003485 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003486 return r1;
3487 } else {
3488 return r2;
3489 }
3490}
3491
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003492/* dirty bits used to track which watermarks need changes */
3493#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003494#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3495#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3496#define WM_DIRTY_FBC (1 << 24)
3497#define WM_DIRTY_DDB (1 << 25)
3498
Damien Lespiau055e3932014-08-18 13:49:10 +01003499static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003500 const struct ilk_wm_values *old,
3501 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003502{
3503 unsigned int dirty = 0;
3504 enum pipe pipe;
3505 int wm_lp;
3506
Damien Lespiau055e3932014-08-18 13:49:10 +01003507 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003508 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3509 dirty |= WM_DIRTY_PIPE(pipe);
3510 /* Must disable LP1+ watermarks too */
3511 dirty |= WM_DIRTY_LP_ALL;
3512 }
3513 }
3514
3515 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3516 dirty |= WM_DIRTY_FBC;
3517 /* Must disable LP1+ watermarks too */
3518 dirty |= WM_DIRTY_LP_ALL;
3519 }
3520
3521 if (old->partitioning != new->partitioning) {
3522 dirty |= WM_DIRTY_DDB;
3523 /* Must disable LP1+ watermarks too */
3524 dirty |= WM_DIRTY_LP_ALL;
3525 }
3526
3527 /* LP1+ watermarks already deemed dirty, no need to continue */
3528 if (dirty & WM_DIRTY_LP_ALL)
3529 return dirty;
3530
3531 /* Find the lowest numbered LP1+ watermark in need of an update... */
3532 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3533 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3534 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3535 break;
3536 }
3537
3538 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3539 for (; wm_lp <= 3; wm_lp++)
3540 dirty |= WM_DIRTY_LP(wm_lp);
3541
3542 return dirty;
3543}
3544
Ville Syrjälä8553c182013-12-05 15:51:39 +02003545static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3546 unsigned int dirty)
3547{
Imre Deak820c1982013-12-17 14:46:36 +02003548 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003549 bool changed = false;
3550
3551 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3552 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003553 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, previous->wm_lp[2]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003554 changed = true;
3555 }
3556 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3557 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003558 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, previous->wm_lp[1]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003559 changed = true;
3560 }
3561 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3562 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003563 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, previous->wm_lp[0]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003564 changed = true;
3565 }
3566
3567 /*
3568 * Don't touch WM1S_LP_EN here.
3569 * Doing so could cause underruns.
3570 */
3571
3572 return changed;
3573}
3574
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003575/*
3576 * The spec says we shouldn't write when we don't need, because every write
3577 * causes WMs to be re-evaluated, expending some power.
3578 */
Imre Deak820c1982013-12-17 14:46:36 +02003579static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3580 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003581{
Imre Deak820c1982013-12-17 14:46:36 +02003582 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003583 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003584 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003585
Damien Lespiau055e3932014-08-18 13:49:10 +01003586 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003587 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003588 return;
3589
Ville Syrjälä8553c182013-12-05 15:51:39 +02003590 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003591
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003592 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Jani Nikula5f461662020-11-30 13:15:58 +02003593 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_A), results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003594 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Jani Nikula5f461662020-11-30 13:15:58 +02003595 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_B), results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003596 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Jani Nikula5f461662020-11-30 13:15:58 +02003597 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_C), results->wm_pipe[2]);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003598
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003599 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003600 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02003601 val = intel_uncore_read(&dev_priv->uncore, WM_MISC);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003602 if (results->partitioning == INTEL_DDB_PART_1_2)
3603 val &= ~WM_MISC_DATA_PARTITION_5_6;
3604 else
3605 val |= WM_MISC_DATA_PARTITION_5_6;
Jani Nikula5f461662020-11-30 13:15:58 +02003606 intel_uncore_write(&dev_priv->uncore, WM_MISC, val);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003607 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02003608 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003609 if (results->partitioning == INTEL_DDB_PART_1_2)
3610 val &= ~DISP_DATA_PARTITION_5_6;
3611 else
3612 val |= DISP_DATA_PARTITION_5_6;
Jani Nikula5f461662020-11-30 13:15:58 +02003613 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL2, val);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003614 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003615 }
3616
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003617 if (dirty & WM_DIRTY_FBC) {
Jani Nikula5f461662020-11-30 13:15:58 +02003618 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL);
Paulo Zanonicca32e92013-05-31 11:45:06 -03003619 if (results->enable_fbc_wm)
3620 val &= ~DISP_FBC_WM_DIS;
3621 else
3622 val |= DISP_FBC_WM_DIS;
Jani Nikula5f461662020-11-30 13:15:58 +02003623 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, val);
Paulo Zanonicca32e92013-05-31 11:45:06 -03003624 }
3625
Imre Deak954911e2013-12-17 14:46:34 +02003626 if (dirty & WM_DIRTY_LP(1) &&
3627 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
Jani Nikula5f461662020-11-30 13:15:58 +02003628 intel_uncore_write(&dev_priv->uncore, WM1S_LP_ILK, results->wm_lp_spr[0]);
Imre Deak954911e2013-12-17 14:46:34 +02003629
Matt Roper7dadd282021-03-19 21:42:43 -07003630 if (DISPLAY_VER(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003631 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
Jani Nikula5f461662020-11-30 13:15:58 +02003632 intel_uncore_write(&dev_priv->uncore, WM2S_LP_IVB, results->wm_lp_spr[1]);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003633 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
Jani Nikula5f461662020-11-30 13:15:58 +02003634 intel_uncore_write(&dev_priv->uncore, WM3S_LP_IVB, results->wm_lp_spr[2]);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003635 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003636
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003637 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Jani Nikula5f461662020-11-30 13:15:58 +02003638 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003639 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Jani Nikula5f461662020-11-30 13:15:58 +02003640 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003641 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Jani Nikula5f461662020-11-30 13:15:58 +02003642 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003643
3644 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003645}
3646
Ville Syrjälä60aca572019-11-27 21:05:51 +02003647bool ilk_disable_lp_wm(struct drm_i915_private *dev_priv)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003648{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003649 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3650}
3651
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003652u8 intel_enabled_dbuf_slices_mask(struct drm_i915_private *dev_priv)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303653{
Ville Syrjäläb88da662021-04-16 20:10:09 +03003654 u8 enabled_slices = 0;
3655 enum dbuf_slice slice;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303656
Ville Syrjäläb88da662021-04-16 20:10:09 +03003657 for_each_dbuf_slice(dev_priv, slice) {
3658 if (intel_uncore_read(&dev_priv->uncore,
3659 DBUF_CTL_S(slice)) & DBUF_POWER_STATE)
3660 enabled_slices |= BIT(slice);
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003661 }
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303662
Ville Syrjäläb88da662021-04-16 20:10:09 +03003663 return enabled_slices;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303664}
3665
Matt Roper024c9042015-09-24 15:53:11 -07003666/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003667 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3668 * so assume we'll always need it in order to avoid underruns.
3669 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003670static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003671{
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003672 return DISPLAY_VER(dev_priv) == 9;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003673}
3674
Paulo Zanoni56feca92016-09-22 18:00:28 -03003675static bool
3676intel_has_sagv(struct drm_i915_private *dev_priv)
3677{
Matt Roper70bfb302021-04-07 13:39:45 -07003678 return DISPLAY_VER(dev_priv) >= 9 && !IS_LP(dev_priv) &&
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003679 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003680}
3681
James Ausmusb068a862019-10-09 10:23:14 -07003682static void
3683skl_setup_sagv_block_time(struct drm_i915_private *dev_priv)
3684{
Matt Roper7dadd282021-03-19 21:42:43 -07003685 if (DISPLAY_VER(dev_priv) >= 12) {
James Ausmusda80f042019-10-09 10:23:15 -07003686 u32 val = 0;
3687 int ret;
3688
3689 ret = sandybridge_pcode_read(dev_priv,
3690 GEN12_PCODE_READ_SAGV_BLOCK_TIME_US,
3691 &val, NULL);
3692 if (!ret) {
3693 dev_priv->sagv_block_time_us = val;
3694 return;
3695 }
3696
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003697 drm_dbg(&dev_priv->drm, "Couldn't read SAGV block time!\n");
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003698 } else if (DISPLAY_VER(dev_priv) == 11) {
James Ausmusb068a862019-10-09 10:23:14 -07003699 dev_priv->sagv_block_time_us = 10;
3700 return;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003701 } else if (DISPLAY_VER(dev_priv) == 10) {
James Ausmusb068a862019-10-09 10:23:14 -07003702 dev_priv->sagv_block_time_us = 20;
3703 return;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003704 } else if (DISPLAY_VER(dev_priv) == 9) {
James Ausmusb068a862019-10-09 10:23:14 -07003705 dev_priv->sagv_block_time_us = 30;
3706 return;
3707 } else {
Matt Roper7dadd282021-03-19 21:42:43 -07003708 MISSING_CASE(DISPLAY_VER(dev_priv));
James Ausmusb068a862019-10-09 10:23:14 -07003709 }
3710
3711 /* Default to an unusable block time */
3712 dev_priv->sagv_block_time_us = -1;
3713}
3714
Lyude656d1b82016-08-17 15:55:54 -04003715/*
3716 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3717 * depending on power and performance requirements. The display engine access
3718 * to system memory is blocked during the adjustment time. Because of the
3719 * blocking time, having this enabled can cause full system hangs and/or pipe
3720 * underruns if we don't meet all of the following requirements:
3721 *
3722 * - <= 1 pipe enabled
3723 * - All planes can enable watermarks for latencies >= SAGV engine block time
3724 * - We're not using an interlaced display configuration
3725 */
Ville Syrjälä71024042020-09-25 15:17:48 +03003726static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003727intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003728{
3729 int ret;
3730
Paulo Zanoni56feca92016-09-22 18:00:28 -03003731 if (!intel_has_sagv(dev_priv))
3732 return 0;
3733
3734 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003735 return 0;
3736
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003737 drm_dbg_kms(&dev_priv->drm, "Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003738 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3739 GEN9_SAGV_ENABLE);
3740
Ville Syrjäläff61a972018-12-21 19:14:34 +02003741 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003742
3743 /*
3744 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003745 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003746 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003747 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003748 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003749 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003750 return 0;
3751 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003752 drm_err(&dev_priv->drm, "Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003753 return ret;
3754 }
3755
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003756 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003757 return 0;
3758}
3759
Ville Syrjälä71024042020-09-25 15:17:48 +03003760static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003761intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003762{
Imre Deakb3b8e992016-12-05 18:27:38 +02003763 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003764
Paulo Zanoni56feca92016-09-22 18:00:28 -03003765 if (!intel_has_sagv(dev_priv))
3766 return 0;
3767
3768 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003769 return 0;
3770
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003771 drm_dbg_kms(&dev_priv->drm, "Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003772 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003773 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3774 GEN9_SAGV_DISABLE,
3775 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3776 1);
Lyude656d1b82016-08-17 15:55:54 -04003777 /*
3778 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003779 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003780 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003781 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003782 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003783 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003784 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003785 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003786 drm_err(&dev_priv->drm, "Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003787 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003788 }
3789
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003790 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003791 return 0;
3792}
3793
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003794void intel_sagv_pre_plane_update(struct intel_atomic_state *state)
3795{
3796 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003797 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003798 const struct intel_bw_state *old_bw_state;
3799 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003800
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003801 /*
3802 * Just return if we can't control SAGV or don't have it.
3803 * This is different from situation when we have SAGV but just can't
3804 * afford it due to DBuf limitation - in case if SAGV is completely
3805 * disabled in a BIOS, we are not even allowed to send a PCode request,
3806 * as it will throw an error. So have to check it here.
3807 */
3808 if (!intel_has_sagv(dev_priv))
3809 return;
3810
3811 new_bw_state = intel_atomic_get_new_bw_state(state);
3812 if (!new_bw_state)
3813 return;
3814
Matt Roper7dadd282021-03-19 21:42:43 -07003815 if (DISPLAY_VER(dev_priv) < 11 && !intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003816 intel_disable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003817 return;
3818 }
3819
3820 old_bw_state = intel_atomic_get_old_bw_state(state);
3821 /*
3822 * Nothing to mask
3823 */
3824 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3825 return;
3826
3827 new_mask = old_bw_state->qgv_points_mask | new_bw_state->qgv_points_mask;
3828
3829 /*
3830 * If new mask is zero - means there is nothing to mask,
3831 * we can only unmask, which should be done in unmask.
3832 */
3833 if (!new_mask)
3834 return;
3835
3836 /*
3837 * Restrict required qgv points before updating the configuration.
3838 * According to BSpec we can't mask and unmask qgv points at the same
3839 * time. Also masking should be done before updating the configuration
3840 * and unmasking afterwards.
3841 */
3842 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003843}
3844
3845void intel_sagv_post_plane_update(struct intel_atomic_state *state)
3846{
3847 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003848 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003849 const struct intel_bw_state *old_bw_state;
3850 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003851
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003852 /*
3853 * Just return if we can't control SAGV or don't have it.
3854 * This is different from situation when we have SAGV but just can't
3855 * afford it due to DBuf limitation - in case if SAGV is completely
3856 * disabled in a BIOS, we are not even allowed to send a PCode request,
3857 * as it will throw an error. So have to check it here.
3858 */
3859 if (!intel_has_sagv(dev_priv))
3860 return;
3861
3862 new_bw_state = intel_atomic_get_new_bw_state(state);
3863 if (!new_bw_state)
3864 return;
3865
Matt Roper7dadd282021-03-19 21:42:43 -07003866 if (DISPLAY_VER(dev_priv) < 11 && intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003867 intel_enable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003868 return;
3869 }
3870
3871 old_bw_state = intel_atomic_get_old_bw_state(state);
3872 /*
3873 * Nothing to unmask
3874 */
3875 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3876 return;
3877
3878 new_mask = new_bw_state->qgv_points_mask;
3879
3880 /*
3881 * Allow required qgv points after updating the configuration.
3882 * According to BSpec we can't mask and unmask qgv points at the same
3883 * time. Also masking should be done before updating the configuration
3884 * and unmasking afterwards.
3885 */
3886 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003887}
3888
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003889static bool skl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
Lyude656d1b82016-08-17 15:55:54 -04003890{
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003891 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003892 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä9c312122020-11-06 19:30:40 +02003893 enum plane_id plane_id;
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003894 int max_level = INT_MAX;
Lyude656d1b82016-08-17 15:55:54 -04003895
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003896 if (!intel_has_sagv(dev_priv))
3897 return false;
3898
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003899 if (!crtc_state->hw.active)
Lyude656d1b82016-08-17 15:55:54 -04003900 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003901
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02003902 if (crtc_state->hw.pipe_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003903 return false;
3904
Ville Syrjälä9c312122020-11-06 19:30:40 +02003905 for_each_plane_id_on_crtc(crtc, plane_id) {
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003906 const struct skl_plane_wm *wm =
Ville Syrjälä9c312122020-11-06 19:30:40 +02003907 &crtc_state->wm.skl.optimal.planes[plane_id];
3908 int level;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003909
Lyude656d1b82016-08-17 15:55:54 -04003910 /* Skip this plane if it's not enabled */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003911 if (!wm->wm[0].enable)
Lyude656d1b82016-08-17 15:55:54 -04003912 continue;
3913
3914 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003915 for (level = ilk_wm_max_level(dev_priv);
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003916 !wm->wm[level].enable; --level)
Lyude656d1b82016-08-17 15:55:54 -04003917 { }
3918
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003919 /* Highest common enabled wm level for all planes */
3920 max_level = min(level, max_level);
3921 }
3922
3923 /* No enabled planes? */
3924 if (max_level == INT_MAX)
3925 return true;
3926
3927 for_each_plane_id_on_crtc(crtc, plane_id) {
3928 const struct skl_plane_wm *wm =
3929 &crtc_state->wm.skl.optimal.planes[plane_id];
3930
Lyude656d1b82016-08-17 15:55:54 -04003931 /*
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003932 * All enabled planes must have enabled a common wm level that
3933 * can tolerate memory latencies higher than sagv_block_time_us
Lyude656d1b82016-08-17 15:55:54 -04003934 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003935 if (wm->wm[0].enable && !wm->wm[max_level].can_sagv)
Lyude656d1b82016-08-17 15:55:54 -04003936 return false;
3937 }
3938
3939 return true;
3940}
3941
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003942static bool tgl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3943{
3944 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3945 enum plane_id plane_id;
3946
3947 if (!crtc_state->hw.active)
3948 return true;
3949
3950 for_each_plane_id_on_crtc(crtc, plane_id) {
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003951 const struct skl_plane_wm *wm =
3952 &crtc_state->wm.skl.optimal.planes[plane_id];
3953
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003954 if (wm->wm[0].enable && !wm->sagv.wm0.enable)
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003955 return false;
3956 }
3957
3958 return true;
3959}
3960
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003961static bool intel_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3962{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003963 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3964 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3965
Matt Roper7dadd282021-03-19 21:42:43 -07003966 if (DISPLAY_VER(dev_priv) >= 12)
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003967 return tgl_crtc_can_enable_sagv(crtc_state);
3968 else
3969 return skl_crtc_can_enable_sagv(crtc_state);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003970}
3971
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003972bool intel_can_enable_sagv(struct drm_i915_private *dev_priv,
3973 const struct intel_bw_state *bw_state)
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003974{
Matt Roper7dadd282021-03-19 21:42:43 -07003975 if (DISPLAY_VER(dev_priv) < 11 &&
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003976 bw_state->active_pipes && !is_power_of_2(bw_state->active_pipes))
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003977 return false;
3978
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003979 return bw_state->pipe_sagv_reject == 0;
3980}
3981
3982static int intel_compute_sagv_mask(struct intel_atomic_state *state)
3983{
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003984 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003985 int ret;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003986 struct intel_crtc *crtc;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003987 struct intel_crtc_state *new_crtc_state;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003988 struct intel_bw_state *new_bw_state = NULL;
3989 const struct intel_bw_state *old_bw_state = NULL;
3990 int i;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003991
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003992 for_each_new_intel_crtc_in_state(state, crtc,
3993 new_crtc_state, i) {
3994 new_bw_state = intel_atomic_get_bw_state(state);
3995 if (IS_ERR(new_bw_state))
3996 return PTR_ERR(new_bw_state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003997
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003998 old_bw_state = intel_atomic_get_old_bw_state(state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003999
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03004000 if (intel_crtc_can_enable_sagv(new_crtc_state))
4001 new_bw_state->pipe_sagv_reject &= ~BIT(crtc->pipe);
4002 else
4003 new_bw_state->pipe_sagv_reject |= BIT(crtc->pipe);
4004 }
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004005
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03004006 if (!new_bw_state)
4007 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004008
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03004009 new_bw_state->active_pipes =
4010 intel_calc_active_pipes(state, old_bw_state->active_pipes);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03004011
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03004012 if (new_bw_state->active_pipes != old_bw_state->active_pipes) {
4013 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4014 if (ret)
4015 return ret;
4016 }
4017
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004018 for_each_new_intel_crtc_in_state(state, crtc,
4019 new_crtc_state, i) {
4020 struct skl_pipe_wm *pipe_wm = &new_crtc_state->wm.skl.optimal;
4021
4022 /*
4023 * We store use_sagv_wm in the crtc state rather than relying on
4024 * that bw state since we have no convenient way to get at the
4025 * latter from the plane commit hooks (especially in the legacy
4026 * cursor case)
4027 */
Matt Roper7959ffe2021-05-18 17:06:11 -07004028 pipe_wm->use_sagv_wm = !HAS_HW_SAGV_WM(dev_priv) &&
4029 DISPLAY_VER(dev_priv) >= 12 &&
4030 intel_can_enable_sagv(dev_priv, new_bw_state);
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004031 }
4032
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03004033 if (intel_can_enable_sagv(dev_priv, new_bw_state) !=
4034 intel_can_enable_sagv(dev_priv, old_bw_state)) {
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03004035 ret = intel_atomic_serialize_global_state(&new_bw_state->base);
4036 if (ret)
4037 return ret;
4038 } else if (new_bw_state->pipe_sagv_reject != old_bw_state->pipe_sagv_reject) {
4039 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4040 if (ret)
4041 return ret;
4042 }
4043
4044 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004045}
4046
Ville Syrjälä944a5e32021-01-22 22:56:28 +02004047static int intel_dbuf_slice_size(struct drm_i915_private *dev_priv)
4048{
Ville Syrjäläb88da662021-04-16 20:10:09 +03004049 return INTEL_INFO(dev_priv)->dbuf.size /
4050 hweight8(INTEL_INFO(dev_priv)->dbuf.slice_mask);
Ville Syrjälä944a5e32021-01-22 22:56:28 +02004051}
4052
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004053static void
4054skl_ddb_entry_for_slices(struct drm_i915_private *dev_priv, u8 slice_mask,
4055 struct skl_ddb_entry *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304056{
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004057 int slice_size = intel_dbuf_slice_size(dev_priv);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004058
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004059 if (!slice_mask) {
4060 ddb->start = 0;
4061 ddb->end = 0;
4062 return;
4063 }
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004064
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004065 ddb->start = (ffs(slice_mask) - 1) * slice_size;
4066 ddb->end = fls(slice_mask) * slice_size;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004067
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004068 WARN_ON(ddb->start >= ddb->end);
Ville Syrjäläb88da662021-04-16 20:10:09 +03004069 WARN_ON(ddb->end > INTEL_INFO(dev_priv)->dbuf.size);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004070}
4071
Ville Syrjälä835c1762021-05-18 17:06:16 -07004072static unsigned int mbus_ddb_offset(struct drm_i915_private *i915, u8 slice_mask)
4073{
4074 struct skl_ddb_entry ddb;
4075
4076 if (slice_mask & (BIT(DBUF_S1) | BIT(DBUF_S2)))
4077 slice_mask = BIT(DBUF_S1);
4078 else if (slice_mask & (BIT(DBUF_S3) | BIT(DBUF_S4)))
4079 slice_mask = BIT(DBUF_S3);
4080
4081 skl_ddb_entry_for_slices(i915, slice_mask, &ddb);
4082
4083 return ddb.start;
4084}
4085
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004086u32 skl_ddb_dbuf_slice_mask(struct drm_i915_private *dev_priv,
4087 const struct skl_ddb_entry *entry)
4088{
Ville Syrjälä6390e5a2021-04-16 20:10:07 +03004089 int slice_size = intel_dbuf_slice_size(dev_priv);
4090 enum dbuf_slice start_slice, end_slice;
4091 u8 slice_mask = 0;
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004092
4093 if (!skl_ddb_entry_size(entry))
4094 return 0;
4095
4096 start_slice = entry->start / slice_size;
4097 end_slice = (entry->end - 1) / slice_size;
4098
4099 /*
4100 * Per plane DDB entry can in a really worst case be on multiple slices
4101 * but single entry is anyway contigious.
4102 */
4103 while (start_slice <= end_slice) {
4104 slice_mask |= BIT(start_slice);
4105 start_slice++;
4106 }
4107
4108 return slice_mask;
4109}
4110
Ville Syrjälä2791a402021-01-22 22:56:26 +02004111static unsigned int intel_crtc_ddb_weight(const struct intel_crtc_state *crtc_state)
4112{
4113 const struct drm_display_mode *pipe_mode = &crtc_state->hw.pipe_mode;
4114 int hdisplay, vdisplay;
4115
4116 if (!crtc_state->hw.active)
4117 return 0;
4118
4119 /*
4120 * Watermark/ddb requirement highly depends upon width of the
4121 * framebuffer, So instead of allocating DDB equally among pipes
4122 * distribute DDB based on resolution/width of the display.
4123 */
4124 drm_mode_get_hv_timing(pipe_mode, &hdisplay, &vdisplay);
4125
4126 return hdisplay;
4127}
4128
Ville Syrjäläef79d622021-01-22 22:56:32 +02004129static void intel_crtc_dbuf_weights(const struct intel_dbuf_state *dbuf_state,
4130 enum pipe for_pipe,
4131 unsigned int *weight_start,
4132 unsigned int *weight_end,
4133 unsigned int *weight_total)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004134{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004135 struct drm_i915_private *dev_priv =
4136 to_i915(dbuf_state->base.state->base.dev);
4137 enum pipe pipe;
Ville Syrjälä53630962021-01-22 22:56:31 +02004138
4139 *weight_start = 0;
4140 *weight_end = 0;
4141 *weight_total = 0;
4142
Ville Syrjäläef79d622021-01-22 22:56:32 +02004143 for_each_pipe(dev_priv, pipe) {
4144 int weight = dbuf_state->weight[pipe];
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004145
4146 /*
4147 * Do not account pipes using other slice sets
4148 * luckily as of current BSpec slice sets do not partially
4149 * intersect(pipes share either same one slice or same slice set
4150 * i.e no partial intersection), so it is enough to check for
4151 * equality for now.
4152 */
Ville Syrjäläef79d622021-01-22 22:56:32 +02004153 if (dbuf_state->slices[pipe] != dbuf_state->slices[for_pipe])
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304154 continue;
4155
Ville Syrjälä53630962021-01-22 22:56:31 +02004156 *weight_total += weight;
Ville Syrjälä53630962021-01-22 22:56:31 +02004157 if (pipe < for_pipe) {
4158 *weight_start += weight;
4159 *weight_end += weight;
4160 } else if (pipe == for_pipe) {
4161 *weight_end += weight;
4162 }
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304163 }
Ville Syrjälä53630962021-01-22 22:56:31 +02004164}
4165
4166static int
Ville Syrjäläef79d622021-01-22 22:56:32 +02004167skl_crtc_allocate_ddb(struct intel_atomic_state *state, struct intel_crtc *crtc)
Ville Syrjälä53630962021-01-22 22:56:31 +02004168{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004169 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4170 unsigned int weight_total, weight_start, weight_end;
Ville Syrjälä53630962021-01-22 22:56:31 +02004171 const struct intel_dbuf_state *old_dbuf_state =
4172 intel_atomic_get_old_dbuf_state(state);
4173 struct intel_dbuf_state *new_dbuf_state =
4174 intel_atomic_get_new_dbuf_state(state);
Ville Syrjäläef79d622021-01-22 22:56:32 +02004175 struct intel_crtc_state *crtc_state;
Ville Syrjälä53630962021-01-22 22:56:31 +02004176 struct skl_ddb_entry ddb_slices;
Ville Syrjäläef79d622021-01-22 22:56:32 +02004177 enum pipe pipe = crtc->pipe;
Manasi Navaree2bebb92021-06-03 14:53:38 -07004178 unsigned int mbus_offset = 0;
Ville Syrjälä53630962021-01-22 22:56:31 +02004179 u32 ddb_range_size;
4180 u32 dbuf_slice_mask;
4181 u32 start, end;
4182 int ret;
4183
Ville Syrjäläef79d622021-01-22 22:56:32 +02004184 if (new_dbuf_state->weight[pipe] == 0) {
4185 new_dbuf_state->ddb[pipe].start = 0;
4186 new_dbuf_state->ddb[pipe].end = 0;
4187 goto out;
Ville Syrjälä53630962021-01-22 22:56:31 +02004188 }
4189
Ville Syrjäläef79d622021-01-22 22:56:32 +02004190 dbuf_slice_mask = new_dbuf_state->slices[pipe];
Ville Syrjälä53630962021-01-22 22:56:31 +02004191
4192 skl_ddb_entry_for_slices(dev_priv, dbuf_slice_mask, &ddb_slices);
Ville Syrjälä835c1762021-05-18 17:06:16 -07004193 mbus_offset = mbus_ddb_offset(dev_priv, dbuf_slice_mask);
Ville Syrjälä53630962021-01-22 22:56:31 +02004194 ddb_range_size = skl_ddb_entry_size(&ddb_slices);
4195
Ville Syrjäläef79d622021-01-22 22:56:32 +02004196 intel_crtc_dbuf_weights(new_dbuf_state, pipe,
4197 &weight_start, &weight_end, &weight_total);
Ville Syrjälä53630962021-01-22 22:56:31 +02004198
4199 start = ddb_range_size * weight_start / weight_total;
4200 end = ddb_range_size * weight_end / weight_total;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004201
Ville Syrjälä835c1762021-05-18 17:06:16 -07004202 new_dbuf_state->ddb[pipe].start = ddb_slices.start - mbus_offset + start;
4203 new_dbuf_state->ddb[pipe].end = ddb_slices.start - mbus_offset + end;
Ville Syrjäläef79d622021-01-22 22:56:32 +02004204out:
Ville Syrjälä835c1762021-05-18 17:06:16 -07004205 if (old_dbuf_state->slices[pipe] == new_dbuf_state->slices[pipe] &&
4206 skl_ddb_entry_equal(&old_dbuf_state->ddb[pipe],
Ville Syrjäläef79d622021-01-22 22:56:32 +02004207 &new_dbuf_state->ddb[pipe]))
4208 return 0;
4209
4210 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
4211 if (ret)
4212 return ret;
4213
4214 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
4215 if (IS_ERR(crtc_state))
4216 return PTR_ERR(crtc_state);
4217
Ville Syrjälä835c1762021-05-18 17:06:16 -07004218 /*
4219 * Used for checking overlaps, so we need absolute
4220 * offsets instead of MBUS relative offsets.
4221 */
4222 crtc_state->wm.skl.ddb.start = mbus_offset + new_dbuf_state->ddb[pipe].start;
4223 crtc_state->wm.skl.ddb.end = mbus_offset + new_dbuf_state->ddb[pipe].end;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004224
Ville Syrjälä70b1a262020-02-25 19:11:16 +02004225 drm_dbg_kms(&dev_priv->drm,
Ville Syrjäläef79d622021-01-22 22:56:32 +02004226 "[CRTC:%d:%s] dbuf slices 0x%x -> 0x%x, ddb (%d - %d) -> (%d - %d), active pipes 0x%x -> 0x%x\n",
Ville Syrjälä53630962021-01-22 22:56:31 +02004227 crtc->base.base.id, crtc->base.name,
Ville Syrjäläef79d622021-01-22 22:56:32 +02004228 old_dbuf_state->slices[pipe], new_dbuf_state->slices[pipe],
4229 old_dbuf_state->ddb[pipe].start, old_dbuf_state->ddb[pipe].end,
4230 new_dbuf_state->ddb[pipe].start, new_dbuf_state->ddb[pipe].end,
4231 old_dbuf_state->active_pipes, new_dbuf_state->active_pipes);
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004232
4233 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004234}
4235
Ville Syrjälädf331de2019-03-19 18:03:11 +02004236static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4237 int width, const struct drm_format_info *format,
4238 u64 modifier, unsigned int rotation,
4239 u32 plane_pixel_rate, struct skl_wm_params *wp,
4240 int color_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004241static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004242 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004243 unsigned int latency,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004244 const struct skl_wm_params *wp,
4245 const struct skl_wm_level *result_prev,
4246 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004247
Ville Syrjälädf331de2019-03-19 18:03:11 +02004248static unsigned int
4249skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
4250 int num_active)
4251{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004252 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004253 int level, max_level = ilk_wm_max_level(dev_priv);
4254 struct skl_wm_level wm = {};
4255 int ret, min_ddb_alloc = 0;
4256 struct skl_wm_params wp;
4257
4258 ret = skl_compute_wm_params(crtc_state, 256,
4259 drm_format_info(DRM_FORMAT_ARGB8888),
4260 DRM_FORMAT_MOD_LINEAR,
4261 DRM_MODE_ROTATE_0,
4262 crtc_state->pixel_rate, &wp, 0);
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304263 drm_WARN_ON(&dev_priv->drm, ret);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004264
4265 for (level = 0; level <= max_level; level++) {
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004266 unsigned int latency = dev_priv->wm.skl_latency[level];
4267
4268 skl_compute_plane_wm(crtc_state, level, latency, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004269 if (wm.min_ddb_alloc == U16_MAX)
4270 break;
4271
4272 min_ddb_alloc = wm.min_ddb_alloc;
4273 }
4274
4275 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004276}
4277
Mahesh Kumar37cde112018-04-26 19:55:17 +05304278static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
4279 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00004280{
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02004281 entry->start = reg & DDB_ENTRY_MASK;
4282 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05304283
Damien Lespiau16160e32014-11-04 17:06:53 +00004284 if (entry->end)
4285 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00004286}
4287
Mahesh Kumarddf34312018-04-09 09:11:03 +05304288static void
4289skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
4290 const enum pipe pipe,
4291 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004292 struct skl_ddb_entry *ddb_y,
4293 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05304294{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004295 u32 val, val2;
4296 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05304297
4298 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
4299 if (plane_id == PLANE_CURSOR) {
Jani Nikula5f461662020-11-30 13:15:58 +02004300 val = intel_uncore_read(&dev_priv->uncore, CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004301 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304302 return;
4303 }
4304
Jani Nikula5f461662020-11-30 13:15:58 +02004305 val = intel_uncore_read(&dev_priv->uncore, PLANE_CTL(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304306
4307 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004308 if (val & PLANE_CTL_ENABLE)
4309 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
4310 val & PLANE_CTL_ORDER_RGBX,
4311 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304312
Matt Roper7dadd282021-03-19 21:42:43 -07004313 if (DISPLAY_VER(dev_priv) >= 11) {
Jani Nikula5f461662020-11-30 13:15:58 +02004314 val = intel_uncore_read(&dev_priv->uncore, PLANE_BUF_CFG(pipe, plane_id));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004315 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4316 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02004317 val = intel_uncore_read(&dev_priv->uncore, PLANE_BUF_CFG(pipe, plane_id));
4318 val2 = intel_uncore_read(&dev_priv->uncore, PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304319
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004320 if (fourcc &&
4321 drm_format_info_is_yuv_semiplanar(drm_format_info(fourcc)))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004322 swap(val, val2);
4323
4324 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4325 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304326 }
4327}
4328
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004329void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4330 struct skl_ddb_entry *ddb_y,
4331 struct skl_ddb_entry *ddb_uv)
4332{
4333 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4334 enum intel_display_power_domain power_domain;
4335 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004336 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004337 enum plane_id plane_id;
4338
4339 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004340 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4341 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004342 return;
4343
4344 for_each_plane_id_on_crtc(crtc, plane_id)
4345 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4346 plane_id,
4347 &ddb_y[plane_id],
4348 &ddb_uv[plane_id]);
4349
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004350 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004351}
4352
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004353/*
4354 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4355 * The bspec defines downscale amount as:
4356 *
4357 * """
4358 * Horizontal down scale amount = maximum[1, Horizontal source size /
4359 * Horizontal destination size]
4360 * Vertical down scale amount = maximum[1, Vertical source size /
4361 * Vertical destination size]
4362 * Total down scale amount = Horizontal down scale amount *
4363 * Vertical down scale amount
4364 * """
4365 *
4366 * Return value is provided in 16.16 fixed point form to retain fractional part.
4367 * Caller should take care of dividing & rounding off the value.
4368 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304369static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004370skl_plane_downscale_amount(const struct intel_crtc_state *crtc_state,
4371 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004372{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304373 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004374 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304375 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4376 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004377
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304378 if (drm_WARN_ON(&dev_priv->drm,
4379 !intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304380 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004381
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004382 /*
4383 * Src coordinates are already rotated by 270 degrees for
4384 * the 90/270 degree plane rotation cases (to match the
4385 * GTT mapping), hence no need to account for rotation here.
4386 *
4387 * n.b., src is 16.16 fixed point, dst is whole integer.
4388 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004389 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
4390 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
4391 dst_w = drm_rect_width(&plane_state->uapi.dst);
4392 dst_h = drm_rect_height(&plane_state->uapi.dst);
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004393
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304394 fp_w_ratio = div_fixed16(src_w, dst_w);
4395 fp_h_ratio = div_fixed16(src_h, dst_h);
4396 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4397 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004398
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304399 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004400}
4401
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004402struct dbuf_slice_conf_entry {
4403 u8 active_pipes;
4404 u8 dbuf_mask[I915_MAX_PIPES];
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004405 bool join_mbus;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004406};
4407
4408/*
4409 * Table taken from Bspec 12716
4410 * Pipes do have some preferred DBuf slice affinity,
4411 * plus there are some hardcoded requirements on how
4412 * those should be distributed for multipipe scenarios.
4413 * For more DBuf slices algorithm can get even more messy
4414 * and less readable, so decided to use a table almost
4415 * as is from BSpec itself - that way it is at least easier
4416 * to compare, change and check.
4417 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004418static const struct dbuf_slice_conf_entry icl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004419/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4420{
4421 {
4422 .active_pipes = BIT(PIPE_A),
4423 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004424 [PIPE_A] = BIT(DBUF_S1),
4425 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004426 },
4427 {
4428 .active_pipes = BIT(PIPE_B),
4429 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004430 [PIPE_B] = BIT(DBUF_S1),
4431 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004432 },
4433 {
4434 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4435 .dbuf_mask = {
4436 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004437 [PIPE_B] = BIT(DBUF_S2),
4438 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004439 },
4440 {
4441 .active_pipes = BIT(PIPE_C),
4442 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004443 [PIPE_C] = BIT(DBUF_S2),
4444 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004445 },
4446 {
4447 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4448 .dbuf_mask = {
4449 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004450 [PIPE_C] = BIT(DBUF_S2),
4451 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004452 },
4453 {
4454 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4455 .dbuf_mask = {
4456 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004457 [PIPE_C] = BIT(DBUF_S2),
4458 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004459 },
4460 {
4461 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4462 .dbuf_mask = {
4463 [PIPE_A] = BIT(DBUF_S1),
4464 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004465 [PIPE_C] = BIT(DBUF_S2),
4466 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004467 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004468 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004469};
4470
4471/*
4472 * Table taken from Bspec 49255
4473 * Pipes do have some preferred DBuf slice affinity,
4474 * plus there are some hardcoded requirements on how
4475 * those should be distributed for multipipe scenarios.
4476 * For more DBuf slices algorithm can get even more messy
4477 * and less readable, so decided to use a table almost
4478 * as is from BSpec itself - that way it is at least easier
4479 * to compare, change and check.
4480 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004481static const struct dbuf_slice_conf_entry tgl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004482/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4483{
4484 {
4485 .active_pipes = BIT(PIPE_A),
4486 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004487 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4488 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004489 },
4490 {
4491 .active_pipes = BIT(PIPE_B),
4492 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004493 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4494 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004495 },
4496 {
4497 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4498 .dbuf_mask = {
4499 [PIPE_A] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004500 [PIPE_B] = BIT(DBUF_S1),
4501 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004502 },
4503 {
4504 .active_pipes = BIT(PIPE_C),
4505 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004506 [PIPE_C] = BIT(DBUF_S2) | BIT(DBUF_S1),
4507 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004508 },
4509 {
4510 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4511 .dbuf_mask = {
4512 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004513 [PIPE_C] = BIT(DBUF_S2),
4514 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004515 },
4516 {
4517 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4518 .dbuf_mask = {
4519 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004520 [PIPE_C] = BIT(DBUF_S2),
4521 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004522 },
4523 {
4524 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4525 .dbuf_mask = {
4526 [PIPE_A] = BIT(DBUF_S1),
4527 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004528 [PIPE_C] = BIT(DBUF_S2),
4529 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004530 },
4531 {
4532 .active_pipes = BIT(PIPE_D),
4533 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004534 [PIPE_D] = BIT(DBUF_S2) | BIT(DBUF_S1),
4535 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004536 },
4537 {
4538 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4539 .dbuf_mask = {
4540 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004541 [PIPE_D] = BIT(DBUF_S2),
4542 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004543 },
4544 {
4545 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4546 .dbuf_mask = {
4547 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004548 [PIPE_D] = BIT(DBUF_S2),
4549 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004550 },
4551 {
4552 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4553 .dbuf_mask = {
4554 [PIPE_A] = BIT(DBUF_S1),
4555 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004556 [PIPE_D] = BIT(DBUF_S2),
4557 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004558 },
4559 {
4560 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4561 .dbuf_mask = {
4562 [PIPE_C] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004563 [PIPE_D] = BIT(DBUF_S2),
4564 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004565 },
4566 {
4567 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4568 .dbuf_mask = {
4569 [PIPE_A] = BIT(DBUF_S1),
4570 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004571 [PIPE_D] = BIT(DBUF_S2),
4572 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004573 },
4574 {
4575 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4576 .dbuf_mask = {
4577 [PIPE_B] = BIT(DBUF_S1),
4578 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004579 [PIPE_D] = BIT(DBUF_S2),
4580 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004581 },
4582 {
4583 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4584 .dbuf_mask = {
4585 [PIPE_A] = BIT(DBUF_S1),
4586 [PIPE_B] = BIT(DBUF_S1),
4587 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004588 [PIPE_D] = BIT(DBUF_S2),
4589 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004590 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004591 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004592};
4593
Matt Roper49f75632021-07-21 15:30:40 -07004594static const struct dbuf_slice_conf_entry dg2_allowed_dbufs[] = {
4595 {
4596 .active_pipes = BIT(PIPE_A),
4597 .dbuf_mask = {
4598 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4599 },
4600 },
4601 {
4602 .active_pipes = BIT(PIPE_B),
4603 .dbuf_mask = {
4604 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4605 },
4606 },
4607 {
4608 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4609 .dbuf_mask = {
4610 [PIPE_A] = BIT(DBUF_S1),
4611 [PIPE_B] = BIT(DBUF_S2),
4612 },
4613 },
4614 {
4615 .active_pipes = BIT(PIPE_C),
4616 .dbuf_mask = {
4617 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4618 },
4619 },
4620 {
4621 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4622 .dbuf_mask = {
4623 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4624 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4625 },
4626 },
4627 {
4628 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4629 .dbuf_mask = {
4630 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4631 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4632 },
4633 },
4634 {
4635 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4636 .dbuf_mask = {
4637 [PIPE_A] = BIT(DBUF_S1),
4638 [PIPE_B] = BIT(DBUF_S2),
4639 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4640 },
4641 },
4642 {
4643 .active_pipes = BIT(PIPE_D),
4644 .dbuf_mask = {
4645 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4646 },
4647 },
4648 {
4649 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4650 .dbuf_mask = {
4651 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4652 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4653 },
4654 },
4655 {
4656 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4657 .dbuf_mask = {
4658 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4659 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4660 },
4661 },
4662 {
4663 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4664 .dbuf_mask = {
4665 [PIPE_A] = BIT(DBUF_S1),
4666 [PIPE_B] = BIT(DBUF_S2),
4667 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4668 },
4669 },
4670 {
4671 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4672 .dbuf_mask = {
4673 [PIPE_C] = BIT(DBUF_S3),
4674 [PIPE_D] = BIT(DBUF_S4),
4675 },
4676 },
4677 {
4678 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4679 .dbuf_mask = {
4680 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4681 [PIPE_C] = BIT(DBUF_S3),
4682 [PIPE_D] = BIT(DBUF_S4),
4683 },
4684 },
4685 {
4686 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4687 .dbuf_mask = {
4688 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4689 [PIPE_C] = BIT(DBUF_S3),
4690 [PIPE_D] = BIT(DBUF_S4),
4691 },
4692 },
4693 {
4694 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4695 .dbuf_mask = {
4696 [PIPE_A] = BIT(DBUF_S1),
4697 [PIPE_B] = BIT(DBUF_S2),
4698 [PIPE_C] = BIT(DBUF_S3),
4699 [PIPE_D] = BIT(DBUF_S4),
4700 },
4701 },
4702 {}
4703};
4704
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004705static const struct dbuf_slice_conf_entry adlp_allowed_dbufs[] = {
4706 {
4707 .active_pipes = BIT(PIPE_A),
4708 .dbuf_mask = {
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004709 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2) | BIT(DBUF_S3) | BIT(DBUF_S4),
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004710 },
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004711 .join_mbus = true,
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004712 },
4713 {
4714 .active_pipes = BIT(PIPE_B),
4715 .dbuf_mask = {
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004716 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2) | BIT(DBUF_S3) | BIT(DBUF_S4),
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004717 },
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004718 .join_mbus = true,
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004719 },
4720 {
4721 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4722 .dbuf_mask = {
4723 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4724 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4725 },
4726 },
4727 {
4728 .active_pipes = BIT(PIPE_C),
4729 .dbuf_mask = {
4730 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4731 },
4732 },
4733 {
4734 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4735 .dbuf_mask = {
4736 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4737 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4738 },
4739 },
4740 {
4741 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4742 .dbuf_mask = {
4743 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4744 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4745 },
4746 },
4747 {
4748 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4749 .dbuf_mask = {
4750 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4751 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4752 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4753 },
4754 },
4755 {
4756 .active_pipes = BIT(PIPE_D),
4757 .dbuf_mask = {
4758 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4759 },
4760 },
4761 {
4762 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4763 .dbuf_mask = {
4764 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4765 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4766 },
4767 },
4768 {
4769 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4770 .dbuf_mask = {
4771 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4772 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4773 },
4774 },
4775 {
4776 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4777 .dbuf_mask = {
4778 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4779 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4780 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4781 },
4782 },
4783 {
4784 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4785 .dbuf_mask = {
4786 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4787 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4788 },
4789 },
4790 {
4791 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4792 .dbuf_mask = {
4793 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4794 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4795 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4796 },
4797 },
4798 {
4799 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4800 .dbuf_mask = {
4801 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4802 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4803 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4804 },
4805 },
4806 {
4807 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4808 .dbuf_mask = {
4809 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4810 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4811 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4812 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4813 },
4814 },
4815 {}
4816
4817};
4818
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004819static bool check_mbus_joined(u8 active_pipes,
4820 const struct dbuf_slice_conf_entry *dbuf_slices)
4821{
4822 int i;
4823
4824 for (i = 0; i < dbuf_slices[i].active_pipes; i++) {
4825 if (dbuf_slices[i].active_pipes == active_pipes)
4826 return dbuf_slices[i].join_mbus;
4827 }
4828 return false;
4829}
4830
4831static bool adlp_check_mbus_joined(u8 active_pipes)
4832{
4833 return check_mbus_joined(active_pipes, adlp_allowed_dbufs);
4834}
4835
Ville Syrjälä05e81552020-02-25 19:11:09 +02004836static u8 compute_dbuf_slices(enum pipe pipe, u8 active_pipes,
4837 const struct dbuf_slice_conf_entry *dbuf_slices)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004838{
4839 int i;
4840
Ville Syrjälä05e81552020-02-25 19:11:09 +02004841 for (i = 0; i < dbuf_slices[i].active_pipes; i++) {
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004842 if (dbuf_slices[i].active_pipes == active_pipes)
4843 return dbuf_slices[i].dbuf_mask[pipe];
4844 }
4845 return 0;
4846}
4847
4848/*
4849 * This function finds an entry with same enabled pipe configuration and
4850 * returns correspondent DBuf slice mask as stated in BSpec for particular
4851 * platform.
4852 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004853static u8 icl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004854{
4855 /*
4856 * FIXME: For ICL this is still a bit unclear as prev BSpec revision
4857 * required calculating "pipe ratio" in order to determine
4858 * if one or two slices can be used for single pipe configurations
4859 * as additional constraint to the existing table.
4860 * However based on recent info, it should be not "pipe ratio"
4861 * but rather ratio between pixel_rate and cdclk with additional
4862 * constants, so for now we are using only table until this is
4863 * clarified. Also this is the reason why crtc_state param is
4864 * still here - we will need it once those additional constraints
4865 * pop up.
4866 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004867 return compute_dbuf_slices(pipe, active_pipes, icl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004868}
4869
Ville Syrjälä05e81552020-02-25 19:11:09 +02004870static u8 tgl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004871{
Ville Syrjälä05e81552020-02-25 19:11:09 +02004872 return compute_dbuf_slices(pipe, active_pipes, tgl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004873}
4874
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004875static u32 adlp_compute_dbuf_slices(enum pipe pipe, u32 active_pipes)
4876{
4877 return compute_dbuf_slices(pipe, active_pipes, adlp_allowed_dbufs);
4878}
4879
Matt Roper49f75632021-07-21 15:30:40 -07004880static u32 dg2_compute_dbuf_slices(enum pipe pipe, u32 active_pipes)
4881{
4882 return compute_dbuf_slices(pipe, active_pipes, dg2_allowed_dbufs);
4883}
4884
Ville Syrjälä2d42f322021-01-22 22:56:27 +02004885static u8 skl_compute_dbuf_slices(struct intel_crtc *crtc, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004886{
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004887 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4888 enum pipe pipe = crtc->pipe;
4889
Matt Roper49f75632021-07-21 15:30:40 -07004890 if (IS_DG2(dev_priv))
4891 return dg2_compute_dbuf_slices(pipe, active_pipes);
4892 else if (IS_ALDERLAKE_P(dev_priv))
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004893 return adlp_compute_dbuf_slices(pipe, active_pipes);
4894 else if (DISPLAY_VER(dev_priv) == 12)
Ville Syrjälä05e81552020-02-25 19:11:09 +02004895 return tgl_compute_dbuf_slices(pipe, active_pipes);
Lucas De Marchi93e7e612021-04-12 22:09:53 -07004896 else if (DISPLAY_VER(dev_priv) == 11)
Ville Syrjälä05e81552020-02-25 19:11:09 +02004897 return icl_compute_dbuf_slices(pipe, active_pipes);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004898 /*
4899 * For anything else just return one slice yet.
4900 * Should be extended for other platforms.
4901 */
Ville Syrjälä2f9078c2020-02-25 19:11:10 +02004902 return active_pipes & BIT(pipe) ? BIT(DBUF_S1) : 0;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004903}
4904
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004905static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004906skl_plane_relative_data_rate(const struct intel_crtc_state *crtc_state,
4907 const struct intel_plane_state *plane_state,
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004908 int color_plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004909{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004910 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004911 const struct drm_framebuffer *fb = plane_state->hw.fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004912 u32 data_rate;
4913 u32 width = 0, height = 0;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304914 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004915 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004916
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004917 if (!plane_state->uapi.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004918 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004919
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004920 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004921 return 0;
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004922
4923 if (color_plane == 1 &&
Imre Deak4941f352019-12-21 14:05:43 +02004924 !intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier))
Matt Ropera1de91e2016-05-12 07:05:57 -07004925 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004926
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004927 /*
4928 * Src coordinates are already rotated by 270 degrees for
4929 * the 90/270 degree plane rotation cases (to match the
4930 * GTT mapping), hence no need to account for rotation here.
4931 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004932 width = drm_rect_width(&plane_state->uapi.src) >> 16;
4933 height = drm_rect_height(&plane_state->uapi.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004934
Mahesh Kumarb879d582018-04-09 09:11:01 +05304935 /* UV plane does 1/2 pixel sub-sampling */
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004936 if (color_plane == 1) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304937 width /= 2;
4938 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004939 }
4940
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004941 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304942
Maarten Lankhorstec193642019-06-28 10:55:17 +02004943 down_scale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004944
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004945 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4946
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004947 rate *= fb->format->cpp[color_plane];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004948 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004949}
4950
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004951static u64
Ville Syrjäläab016302020-11-06 19:30:41 +02004952skl_get_total_relative_data_rate(struct intel_atomic_state *state,
4953 struct intel_crtc *crtc)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004954{
Ville Syrjäläab016302020-11-06 19:30:41 +02004955 struct intel_crtc_state *crtc_state =
4956 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004957 const struct intel_plane_state *plane_state;
Ville Syrjäläab016302020-11-06 19:30:41 +02004958 struct intel_plane *plane;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004959 u64 total_data_rate = 0;
Ville Syrjäläab016302020-11-06 19:30:41 +02004960 enum plane_id plane_id;
4961 int i;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004962
Matt Ropera1de91e2016-05-12 07:05:57 -07004963 /* Calculate and cache data rate for each plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004964 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
4965 if (plane->pipe != crtc->pipe)
4966 continue;
4967
4968 plane_id = plane->id;
Matt Roper024c9042015-09-24 15:53:11 -07004969
Mahesh Kumarb879d582018-04-09 09:11:01 +05304970 /* packed/y */
Ville Syrjäläab016302020-11-06 19:30:41 +02004971 crtc_state->plane_data_rate[plane_id] =
4972 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Matt Roper9c74d822016-05-12 07:05:58 -07004973
Mahesh Kumarb879d582018-04-09 09:11:01 +05304974 /* uv-plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004975 crtc_state->uv_plane_data_rate[plane_id] =
4976 skl_plane_relative_data_rate(crtc_state, plane_state, 1);
4977 }
4978
4979 for_each_plane_id_on_crtc(crtc, plane_id) {
4980 total_data_rate += crtc_state->plane_data_rate[plane_id];
4981 total_data_rate += crtc_state->uv_plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004982 }
4983
4984 return total_data_rate;
4985}
4986
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004987static u64
Ville Syrjäläab016302020-11-06 19:30:41 +02004988icl_get_total_relative_data_rate(struct intel_atomic_state *state,
4989 struct intel_crtc *crtc)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004990{
Ville Syrjäläab016302020-11-06 19:30:41 +02004991 struct intel_crtc_state *crtc_state =
4992 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004993 const struct intel_plane_state *plane_state;
Ville Syrjäläab016302020-11-06 19:30:41 +02004994 struct intel_plane *plane;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004995 u64 total_data_rate = 0;
Ville Syrjäläab016302020-11-06 19:30:41 +02004996 enum plane_id plane_id;
4997 int i;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004998
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004999 /* Calculate and cache data rate for each plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02005000 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
5001 if (plane->pipe != crtc->pipe)
5002 continue;
5003
5004 plane_id = plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005005
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005006 if (!plane_state->planar_linked_plane) {
Ville Syrjäläab016302020-11-06 19:30:41 +02005007 crtc_state->plane_data_rate[plane_id] =
5008 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005009 } else {
5010 enum plane_id y_plane_id;
5011
5012 /*
5013 * The slave plane might not iterate in
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005014 * intel_atomic_crtc_state_for_each_plane_state(),
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005015 * and needs the master plane state which may be
5016 * NULL if we try get_new_plane_state(), so we
5017 * always calculate from the master.
5018 */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005019 if (plane_state->planar_slave)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005020 continue;
5021
5022 /* Y plane rate is calculated on the slave */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005023 y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjäläab016302020-11-06 19:30:41 +02005024 crtc_state->plane_data_rate[y_plane_id] =
5025 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005026
Ville Syrjäläab016302020-11-06 19:30:41 +02005027 crtc_state->plane_data_rate[plane_id] =
5028 skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005029 }
5030 }
5031
Ville Syrjäläab016302020-11-06 19:30:41 +02005032 for_each_plane_id_on_crtc(crtc, plane_id)
5033 total_data_rate += crtc_state->plane_data_rate[plane_id];
5034
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005035 return total_data_rate;
5036}
5037
Ville Syrjälä5516e892021-02-26 17:32:03 +02005038const struct skl_wm_level *
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005039skl_plane_wm_level(const struct skl_pipe_wm *pipe_wm,
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005040 enum plane_id plane_id,
5041 int level)
5042{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005043 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5044
5045 if (level == 0 && pipe_wm->use_sagv_wm)
Ville Syrjäläa68aa482021-02-26 17:32:01 +02005046 return &wm->sagv.wm0;
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005047
5048 return &wm->wm[level];
5049}
5050
Ville Syrjälä5516e892021-02-26 17:32:03 +02005051const struct skl_wm_level *
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005052skl_plane_trans_wm(const struct skl_pipe_wm *pipe_wm,
5053 enum plane_id plane_id)
5054{
5055 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5056
5057 if (pipe_wm->use_sagv_wm)
5058 return &wm->sagv.trans_wm;
5059
5060 return &wm->trans_wm;
5061}
5062
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005063/*
5064 * We only disable the watermarks for each plane if
5065 * they exceed the ddb allocation of said plane. This
5066 * is done so that we don't end up touching cursor
5067 * watermarks needlessly when some other plane reduces
5068 * our max possible watermark level.
5069 *
5070 * Bspec has this to say about the PLANE_WM enable bit:
5071 * "All the watermarks at this level for all enabled
5072 * planes must be enabled before the level will be used."
5073 * So this is actually safe to do.
5074 */
5075static void
5076skl_check_wm_level(struct skl_wm_level *wm, u64 total)
5077{
5078 if (wm->min_ddb_alloc > total)
5079 memset(wm, 0, sizeof(*wm));
5080}
5081
5082static void
5083skl_check_nv12_wm_level(struct skl_wm_level *wm, struct skl_wm_level *uv_wm,
5084 u64 total, u64 uv_total)
5085{
5086 if (wm->min_ddb_alloc > total ||
5087 uv_wm->min_ddb_alloc > uv_total) {
5088 memset(wm, 0, sizeof(*wm));
5089 memset(uv_wm, 0, sizeof(*uv_wm));
5090 }
5091}
5092
Stanislav Lisovskiyeeb04fa2021-11-18 11:39:07 +02005093static bool icl_need_wm1_wa(struct drm_i915_private *i915,
5094 enum plane_id plane_id)
5095{
5096 /*
5097 * Wa_1408961008:icl, ehl
5098 * Wa_14012656716:tgl, adl
5099 * Underruns with WM1+ disabled
5100 */
5101 return DISPLAY_VER(i915) == 11 ||
5102 (IS_DISPLAY_VER(i915, 12, 13) && plane_id == PLANE_CURSOR);
5103}
5104
Matt Roperc107acf2016-05-12 07:06:01 -07005105static int
Ville Syrjäläef79d622021-01-22 22:56:32 +02005106skl_allocate_plane_ddb(struct intel_atomic_state *state,
5107 struct intel_crtc *crtc)
Damien Lespiaub9cec072014-11-04 17:06:43 +00005108{
Ville Syrjäläef79d622021-01-22 22:56:32 +02005109 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläffc90032020-11-06 19:30:37 +02005110 struct intel_crtc_state *crtc_state =
5111 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläef79d622021-01-22 22:56:32 +02005112 const struct intel_dbuf_state *dbuf_state =
Ville Syrjälä47a14952021-01-22 22:56:30 +02005113 intel_atomic_get_new_dbuf_state(state);
Ville Syrjäläef79d622021-01-22 22:56:32 +02005114 const struct skl_ddb_entry *alloc = &dbuf_state->ddb[crtc->pipe];
5115 int num_active = hweight8(dbuf_state->active_pipes);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005116 u16 alloc_size, start = 0;
5117 u16 total[I915_MAX_PLANES] = {};
5118 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02005119 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005120 enum plane_id plane_id;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005121 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08005122 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005123
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005124 /* Clear the partitioning for disabled planes. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02005125 memset(crtc_state->wm.skl.plane_ddb_y, 0, sizeof(crtc_state->wm.skl.plane_ddb_y));
5126 memset(crtc_state->wm.skl.plane_ddb_uv, 0, sizeof(crtc_state->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005127
Ville Syrjäläef79d622021-01-22 22:56:32 +02005128 if (!crtc_state->hw.active)
Matt Roperc107acf2016-05-12 07:06:01 -07005129 return 0;
Matt Roperc107acf2016-05-12 07:06:01 -07005130
Matt Roper7dadd282021-03-19 21:42:43 -07005131 if (DISPLAY_VER(dev_priv) >= 11)
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005132 total_data_rate =
Ville Syrjäläab016302020-11-06 19:30:41 +02005133 icl_get_total_relative_data_rate(state, crtc);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005134 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005135 total_data_rate =
Ville Syrjäläab016302020-11-06 19:30:41 +02005136 skl_get_total_relative_data_rate(state, crtc);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005137
Damien Lespiau34bb56a2014-11-04 17:07:01 +00005138 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05305139 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07005140 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005141
Matt Roperd8e87492018-12-11 09:31:07 -08005142 /* Allocate fixed number of blocks for cursor. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02005143 total[PLANE_CURSOR] = skl_cursor_allocation(crtc_state, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08005144 alloc_size -= total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02005145 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
Matt Roperd8e87492018-12-11 09:31:07 -08005146 alloc->end - total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02005147 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02005148
Matt Ropera1de91e2016-05-12 07:05:57 -07005149 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07005150 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005151
Matt Roperd8e87492018-12-11 09:31:07 -08005152 /*
5153 * Find the highest watermark level for which we can satisfy the block
5154 * requirement of active planes.
5155 */
5156 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08005157 blocks = 0;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005158 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005159 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005160 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02005161
5162 if (plane_id == PLANE_CURSOR) {
Vandita Kulkarni4ba48702019-12-16 13:36:19 +05305163 if (wm->wm[level].min_ddb_alloc > total[PLANE_CURSOR]) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305164 drm_WARN_ON(&dev_priv->drm,
5165 wm->wm[level].min_ddb_alloc != U16_MAX);
Ville Syrjälä10a7e072019-03-12 22:58:40 +02005166 blocks = U32_MAX;
5167 break;
5168 }
5169 continue;
5170 }
5171
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005172 blocks += wm->wm[level].min_ddb_alloc;
5173 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08005174 }
5175
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02005176 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08005177 alloc_size -= blocks;
5178 break;
5179 }
5180 }
5181
5182 if (level < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005183 drm_dbg_kms(&dev_priv->drm,
5184 "Requested display configuration exceeds system DDB limitations");
5185 drm_dbg_kms(&dev_priv->drm, "minimum required %d/%d\n",
5186 blocks, alloc_size);
Matt Roperd8e87492018-12-11 09:31:07 -08005187 return -EINVAL;
5188 }
5189
5190 /*
5191 * Grant each plane the blocks it requires at the highest achievable
5192 * watermark level, plus an extra share of the leftover blocks
5193 * proportional to its relative data rate.
5194 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005195 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005196 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005197 &crtc_state->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005198 u64 rate;
5199 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005200
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005201 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02005202 continue;
5203
Damien Lespiaub9cec072014-11-04 17:06:43 +00005204 /*
Matt Roperd8e87492018-12-11 09:31:07 -08005205 * We've accounted for all active planes; remaining planes are
5206 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00005207 */
Matt Roperd8e87492018-12-11 09:31:07 -08005208 if (total_data_rate == 0)
5209 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005210
Ville Syrjäläab016302020-11-06 19:30:41 +02005211 rate = crtc_state->plane_data_rate[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005212 extra = min_t(u16, alloc_size,
5213 DIV64_U64_ROUND_UP(alloc_size * rate,
5214 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005215 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08005216 alloc_size -= extra;
5217 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005218
Matt Roperd8e87492018-12-11 09:31:07 -08005219 if (total_data_rate == 0)
5220 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005221
Ville Syrjäläab016302020-11-06 19:30:41 +02005222 rate = crtc_state->uv_plane_data_rate[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005223 extra = min_t(u16, alloc_size,
5224 DIV64_U64_ROUND_UP(alloc_size * rate,
5225 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005226 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08005227 alloc_size -= extra;
5228 total_data_rate -= rate;
5229 }
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305230 drm_WARN_ON(&dev_priv->drm, alloc_size != 0 || total_data_rate != 0);
Matt Roperd8e87492018-12-11 09:31:07 -08005231
5232 /* Set the actual DDB start/end points for each plane */
5233 start = alloc->start;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005234 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005235 struct skl_ddb_entry *plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005236 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005237 struct skl_ddb_entry *uv_plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005238 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005239
5240 if (plane_id == PLANE_CURSOR)
5241 continue;
5242
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005243 /* Gen11+ uses a separate plane for UV watermarks */
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305244 drm_WARN_ON(&dev_priv->drm,
Matt Roper7dadd282021-03-19 21:42:43 -07005245 DISPLAY_VER(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005246
Matt Roperd8e87492018-12-11 09:31:07 -08005247 /* Leave disabled planes at (0,0) */
5248 if (total[plane_id]) {
5249 plane_alloc->start = start;
5250 start += total[plane_id];
5251 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07005252 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005253
Matt Roperd8e87492018-12-11 09:31:07 -08005254 if (uv_total[plane_id]) {
5255 uv_plane_alloc->start = start;
5256 start += uv_total[plane_id];
5257 uv_plane_alloc->end = start;
5258 }
5259 }
5260
5261 /*
5262 * When we calculated watermark values we didn't know how high
5263 * of a level we'd actually be able to hit, so we just marked
5264 * all levels as "enabled." Go back now and disable the ones
5265 * that aren't actually possible.
5266 */
5267 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005268 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005269 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005270 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02005271
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005272 skl_check_nv12_wm_level(&wm->wm[level], &wm->uv_wm[level],
5273 total[plane_id], uv_total[plane_id]);
Ville Syrjälä290248c2019-02-13 18:54:24 +02005274
Stanislav Lisovskiyeeb04fa2021-11-18 11:39:07 +02005275 if (icl_need_wm1_wa(dev_priv, plane_id) &&
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005276 level == 1 && wm->wm[0].enable) {
5277 wm->wm[level].blocks = wm->wm[0].blocks;
5278 wm->wm[level].lines = wm->wm[0].lines;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005279 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02005280 }
Matt Roperd8e87492018-12-11 09:31:07 -08005281 }
5282 }
5283
5284 /*
Ville Syrjälädf4a50a2021-02-26 17:31:59 +02005285 * Go back and disable the transition and SAGV watermarks
5286 * if it turns out we don't have enough DDB blocks for them.
Matt Roperd8e87492018-12-11 09:31:07 -08005287 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005288 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005289 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005290 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005291
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005292 skl_check_wm_level(&wm->trans_wm, total[plane_id]);
5293 skl_check_wm_level(&wm->sagv.wm0, total[plane_id]);
5294 skl_check_wm_level(&wm->sagv.trans_wm, total[plane_id]);
Damien Lespiaub9cec072014-11-04 17:06:43 +00005295 }
5296
Matt Roperc107acf2016-05-12 07:06:01 -07005297 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005298}
5299
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005300/*
5301 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02005302 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005303 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
5304 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
5305*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005306static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005307skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
5308 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005309{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005310 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305311 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005312
5313 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305314 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005315
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305316 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005317 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005318
Matt Roper2b5a4562021-03-22 16:38:40 -07005319 if (DISPLAY_VER(dev_priv) >= 10)
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005320 ret = add_fixed16_u32(ret, 1);
5321
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005322 return ret;
5323}
5324
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005325static uint_fixed_16_16_t
5326skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
5327 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005328{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005329 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305330 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005331
5332 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305333 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005334
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005335 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305336 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
5337 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305338 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005339 return ret;
5340}
5341
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305342static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02005343intel_get_linetime_us(const struct intel_crtc_state *crtc_state)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305344{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305345 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005346 u32 pixel_rate;
5347 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305348 uint_fixed_16_16_t linetime_us;
5349
Maarten Lankhorst1326a922019-10-31 12:26:02 +01005350 if (!crtc_state->hw.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305351 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305352
Maarten Lankhorstec193642019-06-28 10:55:17 +02005353 pixel_rate = crtc_state->pixel_rate;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305354
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305355 if (drm_WARN_ON(&dev_priv->drm, pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305356 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305357
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005358 crtc_htotal = crtc_state->hw.pipe_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305359 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305360
5361 return linetime_us;
5362}
5363
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305364static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005365skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
5366 int width, const struct drm_format_info *format,
5367 u64 modifier, unsigned int rotation,
5368 u32 plane_pixel_rate, struct skl_wm_params *wp,
5369 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305370{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005371 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005372 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005373 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305374
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05305375 /* only planar format has two planes */
Imre Deak4941f352019-12-21 14:05:43 +02005376 if (color_plane == 1 &&
5377 !intel_format_info_is_yuv_semiplanar(format, modifier)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005378 drm_dbg_kms(&dev_priv->drm,
5379 "Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305380 return -EINVAL;
5381 }
5382
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005383 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
5384 modifier == I915_FORMAT_MOD_Yf_TILED ||
5385 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5386 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
5387 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
5388 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5389 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Imre Deak4941f352019-12-21 14:05:43 +02005390 wp->is_planar = intel_format_info_is_yuv_semiplanar(format, modifier);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305391
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005392 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02005393 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305394 wp->width /= 2;
5395
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005396 wp->cpp = format->cpp[color_plane];
5397 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305398
Matt Roper7dadd282021-03-19 21:42:43 -07005399 if (DISPLAY_VER(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005400 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005401 wp->dbuf_block_size = 256;
5402 else
5403 wp->dbuf_block_size = 512;
5404
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005405 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305406 switch (wp->cpp) {
5407 case 1:
5408 wp->y_min_scanlines = 16;
5409 break;
5410 case 2:
5411 wp->y_min_scanlines = 8;
5412 break;
5413 case 4:
5414 wp->y_min_scanlines = 4;
5415 break;
5416 default:
5417 MISSING_CASE(wp->cpp);
5418 return -EINVAL;
5419 }
5420 } else {
5421 wp->y_min_scanlines = 4;
5422 }
5423
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005424 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305425 wp->y_min_scanlines *= 2;
5426
5427 wp->plane_bytes_per_line = wp->width * wp->cpp;
5428 if (wp->y_tiled) {
5429 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005430 wp->y_min_scanlines,
5431 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305432
Matt Roper2b5a4562021-03-22 16:38:40 -07005433 if (DISPLAY_VER(dev_priv) >= 10)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305434 interm_pbpl++;
5435
5436 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
5437 wp->y_min_scanlines);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305438 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005439 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005440 wp->dbuf_block_size);
5441
Matt Roper2b5a4562021-03-22 16:38:40 -07005442 if (!wp->x_tiled || DISPLAY_VER(dev_priv) >= 10)
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005443 interm_pbpl++;
5444
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305445 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
5446 }
5447
5448 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
5449 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005450
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305451 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005452 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305453
5454 return 0;
5455}
5456
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005457static int
5458skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
5459 const struct intel_plane_state *plane_state,
5460 struct skl_wm_params *wp, int color_plane)
5461{
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005462 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005463 int width;
5464
Maarten Lankhorst3a612762019-10-04 13:34:54 +02005465 /*
5466 * Src coordinates are already rotated by 270 degrees for
5467 * the 90/270 degree plane rotation cases (to match the
5468 * GTT mapping), hence no need to account for rotation here.
5469 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005470 width = drm_rect_width(&plane_state->uapi.src) >> 16;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005471
5472 return skl_compute_wm_params(crtc_state, width,
5473 fb->format, fb->modifier,
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005474 plane_state->hw.rotation,
Ville Syrjälä3df3fe22020-11-06 19:30:42 +02005475 intel_plane_pixel_rate(crtc_state, plane_state),
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005476 wp, color_plane);
5477}
5478
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005479static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
5480{
Matt Roper2b5a4562021-03-22 16:38:40 -07005481 if (DISPLAY_VER(dev_priv) >= 10)
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005482 return true;
5483
5484 /* The number of lines are ignored for the level 0 watermark. */
5485 return level > 0;
5486}
5487
Matt Roper1003cee2021-05-14 08:36:54 -07005488static int skl_wm_max_lines(struct drm_i915_private *dev_priv)
5489{
5490 if (DISPLAY_VER(dev_priv) >= 13)
5491 return 255;
5492 else
5493 return 31;
5494}
5495
Maarten Lankhorstec193642019-06-28 10:55:17 +02005496static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Matt Roperd8e87492018-12-11 09:31:07 -08005497 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005498 unsigned int latency,
Matt Roperd8e87492018-12-11 09:31:07 -08005499 const struct skl_wm_params *wp,
5500 const struct skl_wm_level *result_prev,
5501 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005502{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005503 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305504 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305505 uint_fixed_16_16_t selected_result;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005506 u32 blocks, lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02005507
Ville Syrjälä0aded172019-02-05 17:50:53 +02005508 if (latency == 0) {
5509 /* reject it */
5510 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02005511 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005512 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02005513
Ville Syrjälä25312ef2019-05-03 20:38:05 +03005514 /*
5515 * WaIncreaseLatencyIPCEnabled: kbl,cfl
5516 * Display WA #1141: kbl,cfl
5517 */
Chris Wilson5f4ae272020-06-02 15:05:40 +01005518 if ((IS_KABYLAKE(dev_priv) ||
5519 IS_COFFEELAKE(dev_priv) ||
5520 IS_COMETLAKE(dev_priv)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07005521 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05305522 latency += 4;
5523
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005524 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03005525 latency += 15;
5526
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305527 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005528 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305529 method2 = skl_wm_method2(wp->plane_pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005530 crtc_state->hw.pipe_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03005531 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305532 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005533
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305534 if (wp->y_tiled) {
5535 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005536 } else {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005537 if ((wp->cpp * crtc_state->hw.pipe_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005538 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07005539 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03005540 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005541 } else if (latency >= wp->linetime_us) {
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005542 if (DISPLAY_VER(dev_priv) == 9)
Paulo Zanoni077b5822018-10-04 16:15:57 -07005543 selected_result = min_fixed16(method1, method2);
5544 else
5545 selected_result = method2;
5546 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005547 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005548 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005549 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005550
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005551 blocks = fixed16_to_u32_round_up(selected_result) + 1;
5552 lines = div_round_up_fixed16(selected_result,
5553 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00005554
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005555 if (DISPLAY_VER(dev_priv) == 9) {
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005556 /* Display WA #1125: skl,bxt,kbl */
5557 if (level == 0 && wp->rc_surface)
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005558 blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07005559
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005560 /* Display WA #1126: skl,bxt,kbl */
5561 if (level >= 1 && level <= 7) {
5562 if (wp->y_tiled) {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005563 blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
5564 lines += wp->y_min_scanlines;
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005565 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005566 blocks++;
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005567 }
5568
5569 /*
5570 * Make sure result blocks for higher latency levels are
5571 * atleast as high as level below the current level.
5572 * Assumption in DDB algorithm optimization for special
5573 * cases. Also covers Display WA #1125 for RC.
5574 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005575 if (result_prev->blocks > blocks)
5576 blocks = result_prev->blocks;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03005577 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005578 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00005579
Matt Roper7dadd282021-03-19 21:42:43 -07005580 if (DISPLAY_VER(dev_priv) >= 11) {
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005581 if (wp->y_tiled) {
5582 int extra_lines;
5583
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005584 if (lines % wp->y_min_scanlines == 0)
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005585 extra_lines = wp->y_min_scanlines;
5586 else
5587 extra_lines = wp->y_min_scanlines * 2 -
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005588 lines % wp->y_min_scanlines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005589
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005590 min_ddb_alloc = mul_round_up_u32_fixed16(lines + extra_lines,
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005591 wp->plane_blocks_per_line);
5592 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005593 min_ddb_alloc = blocks + DIV_ROUND_UP(blocks, 10);
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005594 }
5595 }
5596
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005597 if (!skl_wm_has_lines(dev_priv, level))
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005598 lines = 0;
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005599
Matt Roper1003cee2021-05-14 08:36:54 -07005600 if (lines > skl_wm_max_lines(dev_priv)) {
Ville Syrjälä0aded172019-02-05 17:50:53 +02005601 /* reject it */
5602 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08005603 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005604 }
Matt Roperd8e87492018-12-11 09:31:07 -08005605
5606 /*
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005607 * If lines is valid, assume we can use this watermark level
Matt Roperd8e87492018-12-11 09:31:07 -08005608 * for now. We'll come back and disable it after we calculate the
5609 * DDB allocation if it turns out we don't actually have enough
5610 * blocks to satisfy it.
5611 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005612 result->blocks = blocks;
5613 result->lines = lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005614 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005615 result->min_ddb_alloc = max(min_ddb_alloc, blocks) + 1;
5616 result->enable = true;
Ville Syrjälä9c312122020-11-06 19:30:40 +02005617
Matt Roper7dadd282021-03-19 21:42:43 -07005618 if (DISPLAY_VER(dev_priv) < 12)
Ville Syrjälä9c312122020-11-06 19:30:40 +02005619 result->can_sagv = latency >= dev_priv->sagv_block_time_us;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005620}
5621
Matt Roperd8e87492018-12-11 09:31:07 -08005622static void
Maarten Lankhorstec193642019-06-28 10:55:17 +02005623skl_compute_wm_levels(const struct intel_crtc_state *crtc_state,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305624 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005625 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005626{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005627 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305628 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005629 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04005630
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305631 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005632 struct skl_wm_level *result = &levels[level];
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005633 unsigned int latency = dev_priv->wm.skl_latency[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305634
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005635 skl_compute_plane_wm(crtc_state, level, latency,
5636 wm_params, result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005637
5638 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305639 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005640}
5641
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005642static void tgl_compute_sagv_wm(const struct intel_crtc_state *crtc_state,
5643 const struct skl_wm_params *wm_params,
5644 struct skl_plane_wm *plane_wm)
5645{
5646 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläa68aa482021-02-26 17:32:01 +02005647 struct skl_wm_level *sagv_wm = &plane_wm->sagv.wm0;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005648 struct skl_wm_level *levels = plane_wm->wm;
5649 unsigned int latency = dev_priv->wm.skl_latency[0] + dev_priv->sagv_block_time_us;
5650
5651 skl_compute_plane_wm(crtc_state, 0, latency,
5652 wm_params, &levels[0],
5653 sagv_wm);
5654}
5655
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005656static void skl_compute_transition_wm(struct drm_i915_private *dev_priv,
5657 struct skl_wm_level *trans_wm,
5658 const struct skl_wm_level *wm0,
5659 const struct skl_wm_params *wp)
Damien Lespiau407b50f2014-11-04 17:06:57 +00005660{
Ville Syrjäläc834d032020-02-28 22:35:52 +02005661 u16 trans_min, trans_amount, trans_y_tile_min;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005662 u16 wm0_blocks, trans_offset, blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00005663
Kumar, Maheshca476672017-08-17 19:15:24 +05305664 /* Transition WM don't make any sense if ipc is disabled */
5665 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02005666 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05305667
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005668 /*
5669 * WaDisableTWM:skl,kbl,cfl,bxt
5670 * Transition WM are not recommended by HW team for GEN9
5671 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005672 if (DISPLAY_VER(dev_priv) == 9)
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005673 return;
5674
Matt Roper7dadd282021-03-19 21:42:43 -07005675 if (DISPLAY_VER(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05305676 trans_min = 4;
Ville Syrjäläc834d032020-02-28 22:35:52 +02005677 else
5678 trans_min = 14;
5679
5680 /* Display WA #1140: glk,cnl */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005681 if (DISPLAY_VER(dev_priv) == 10)
Ville Syrjäläc834d032020-02-28 22:35:52 +02005682 trans_amount = 0;
5683 else
5684 trans_amount = 10; /* This is configurable amount */
Kumar, Maheshca476672017-08-17 19:15:24 +05305685
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005686 trans_offset = trans_min + trans_amount;
Kumar, Maheshca476672017-08-17 19:15:24 +05305687
Paulo Zanonicbacc792018-10-04 16:15:58 -07005688 /*
5689 * The spec asks for Selected Result Blocks for wm0 (the real value),
5690 * not Result Blocks (the integer value). Pay attention to the capital
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005691 * letters. The value wm_l0->blocks is actually Result Blocks, but
Paulo Zanonicbacc792018-10-04 16:15:58 -07005692 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
5693 * and since we later will have to get the ceiling of the sum in the
5694 * transition watermarks calculation, we can just pretend Selected
5695 * Result Blocks is Result Blocks minus 1 and it should work for the
5696 * current platforms.
5697 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005698 wm0_blocks = wm0->blocks - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07005699
Kumar, Maheshca476672017-08-17 19:15:24 +05305700 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005701 trans_y_tile_min =
5702 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005703 blocks = max(wm0_blocks, trans_y_tile_min) + trans_offset;
Kumar, Maheshca476672017-08-17 19:15:24 +05305704 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005705 blocks = wm0_blocks + trans_offset;
Kumar, Maheshca476672017-08-17 19:15:24 +05305706 }
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005707 blocks++;
Kumar, Maheshca476672017-08-17 19:15:24 +05305708
Matt Roperd8e87492018-12-11 09:31:07 -08005709 /*
5710 * Just assume we can enable the transition watermark. After
5711 * computing the DDB we'll come back and disable it if that
5712 * assumption turns out to be false.
5713 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005714 trans_wm->blocks = blocks;
5715 trans_wm->min_ddb_alloc = max_t(u16, wm0->min_ddb_alloc, blocks + 1);
5716 trans_wm->enable = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00005717}
5718
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005719static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005720 const struct intel_plane_state *plane_state,
5721 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005722{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005723 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
5724 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälädbf71382020-11-06 19:30:38 +02005725 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005726 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005727 int ret;
5728
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005729 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005730 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005731 if (ret)
5732 return ret;
5733
Ville Syrjälä67155a62019-03-12 22:58:37 +02005734 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005735
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005736 skl_compute_transition_wm(dev_priv, &wm->trans_wm,
5737 &wm->wm[0], &wm_params);
5738
Matt Roper7dadd282021-03-19 21:42:43 -07005739 if (DISPLAY_VER(dev_priv) >= 12) {
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005740 tgl_compute_sagv_wm(crtc_state, &wm_params, wm);
5741
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005742 skl_compute_transition_wm(dev_priv, &wm->sagv.trans_wm,
5743 &wm->sagv.wm0, &wm_params);
5744 }
Ville Syrjälä83158472018-11-27 18:57:26 +02005745
5746 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005747}
5748
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005749static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005750 const struct intel_plane_state *plane_state,
5751 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005752{
Ville Syrjälädbf71382020-11-06 19:30:38 +02005753 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Ville Syrjälä83158472018-11-27 18:57:26 +02005754 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005755 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005756
Ville Syrjälä83158472018-11-27 18:57:26 +02005757 wm->is_planar = true;
5758
5759 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005760 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005761 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005762 if (ret)
5763 return ret;
5764
Ville Syrjälä67155a62019-03-12 22:58:37 +02005765 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005766
5767 return 0;
5768}
5769
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005770static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005771 const struct intel_plane_state *plane_state)
5772{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005773 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä83158472018-11-27 18:57:26 +02005774 enum plane_id plane_id = plane->id;
Ville Syrjälädbf71382020-11-06 19:30:38 +02005775 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
5776 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjälä83158472018-11-27 18:57:26 +02005777 int ret;
5778
Ville Syrjälädbf71382020-11-06 19:30:38 +02005779 memset(wm, 0, sizeof(*wm));
5780
Ville Syrjälä83158472018-11-27 18:57:26 +02005781 if (!intel_wm_plane_visible(crtc_state, plane_state))
5782 return 0;
5783
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005784 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005785 plane_id, 0);
5786 if (ret)
5787 return ret;
5788
5789 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005790 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005791 plane_id);
5792 if (ret)
5793 return ret;
5794 }
5795
5796 return 0;
5797}
5798
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005799static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005800 const struct intel_plane_state *plane_state)
5801{
Ville Syrjälädbf71382020-11-06 19:30:38 +02005802 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
5803 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
5804 enum plane_id plane_id = plane->id;
5805 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Ville Syrjälä83158472018-11-27 18:57:26 +02005806 int ret;
5807
5808 /* Watermarks calculated in master */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005809 if (plane_state->planar_slave)
Ville Syrjälä83158472018-11-27 18:57:26 +02005810 return 0;
5811
Ville Syrjäläf99b8052021-03-27 02:59:45 +02005812 memset(wm, 0, sizeof(*wm));
5813
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005814 if (plane_state->planar_linked_plane) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005815 const struct drm_framebuffer *fb = plane_state->hw.fb;
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005816 enum plane_id y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02005817
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305818 drm_WARN_ON(&dev_priv->drm,
5819 !intel_wm_plane_visible(crtc_state, plane_state));
5820 drm_WARN_ON(&dev_priv->drm, !fb->format->is_yuv ||
5821 fb->format->num_planes == 1);
Ville Syrjälä83158472018-11-27 18:57:26 +02005822
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005823 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005824 y_plane_id, 0);
5825 if (ret)
5826 return ret;
5827
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005828 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005829 plane_id, 1);
5830 if (ret)
5831 return ret;
5832 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005833 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005834 plane_id, 0);
5835 if (ret)
5836 return ret;
5837 }
5838
5839 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005840}
5841
Ville Syrjäläffc90032020-11-06 19:30:37 +02005842static int skl_build_pipe_wm(struct intel_atomic_state *state,
5843 struct intel_crtc *crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005844{
Ville Syrjäläffc90032020-11-06 19:30:37 +02005845 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5846 struct intel_crtc_state *crtc_state =
5847 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005848 const struct intel_plane_state *plane_state;
Ville Syrjälädbf71382020-11-06 19:30:38 +02005849 struct intel_plane *plane;
5850 int ret, i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005851
Ville Syrjälädbf71382020-11-06 19:30:38 +02005852 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
5853 /*
5854 * FIXME should perhaps check {old,new}_plane_crtc->hw.crtc
5855 * instead but we don't populate that correctly for NV12 Y
5856 * planes so for now hack this.
5857 */
5858 if (plane->pipe != crtc->pipe)
5859 continue;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305860
Matt Roper7dadd282021-03-19 21:42:43 -07005861 if (DISPLAY_VER(dev_priv) >= 11)
Maarten Lankhorstec193642019-06-28 10:55:17 +02005862 ret = icl_build_plane_wm(crtc_state, plane_state);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005863 else
Maarten Lankhorstec193642019-06-28 10:55:17 +02005864 ret = skl_build_plane_wm(crtc_state, plane_state);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305865 if (ret)
5866 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005867 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305868
Ville Syrjälädbf71382020-11-06 19:30:38 +02005869 crtc_state->wm.skl.optimal = crtc_state->wm.skl.raw;
5870
Matt Roper55994c22016-05-12 07:06:08 -07005871 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005872}
5873
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005874static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5875 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005876 const struct skl_ddb_entry *entry)
5877{
5878 if (entry->end)
Jani Nikula9b6320a2020-01-23 16:00:04 +02005879 intel_de_write_fw(dev_priv, reg,
5880 (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005881 else
Jani Nikula9b6320a2020-01-23 16:00:04 +02005882 intel_de_write_fw(dev_priv, reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005883}
5884
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005885static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5886 i915_reg_t reg,
5887 const struct skl_wm_level *level)
5888{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005889 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005890
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005891 if (level->enable)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005892 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005893 if (level->ignore_lines)
5894 val |= PLANE_WM_IGNORE_LINES;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005895 val |= level->blocks;
Matt Roper1003cee2021-05-14 08:36:54 -07005896 val |= REG_FIELD_PREP(PLANE_WM_LINES_MASK, level->lines);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005897
Jani Nikula9b6320a2020-01-23 16:00:04 +02005898 intel_de_write_fw(dev_priv, reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005899}
5900
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005901void skl_write_plane_wm(struct intel_plane *plane,
5902 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005903{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005904 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005905 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005906 enum plane_id plane_id = plane->id;
5907 enum pipe pipe = plane->pipe;
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005908 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
5909 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005910 const struct skl_ddb_entry *ddb_y =
5911 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5912 const struct skl_ddb_entry *ddb_uv =
5913 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005914
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005915 for (level = 0; level <= max_level; level++)
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005916 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005917 skl_plane_wm_level(pipe_wm, plane_id, level));
5918
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005919 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005920 skl_plane_trans_wm(pipe_wm, plane_id));
Lyude27082492016-08-24 07:48:10 +02005921
Matt Roper7959ffe2021-05-18 17:06:11 -07005922 if (HAS_HW_SAGV_WM(dev_priv)) {
5923 skl_write_wm_level(dev_priv, PLANE_WM_SAGV(pipe, plane_id),
5924 &wm->sagv.wm0);
5925 skl_write_wm_level(dev_priv, PLANE_WM_SAGV_TRANS(pipe, plane_id),
5926 &wm->sagv.trans_wm);
5927 }
5928
Matt Roper7dadd282021-03-19 21:42:43 -07005929 if (DISPLAY_VER(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005930 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005931 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5932 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305933 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005934
5935 if (wm->is_planar)
5936 swap(ddb_y, ddb_uv);
5937
5938 skl_ddb_entry_write(dev_priv,
5939 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5940 skl_ddb_entry_write(dev_priv,
5941 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005942}
5943
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005944void skl_write_cursor_wm(struct intel_plane *plane,
5945 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005946{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005947 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005948 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005949 enum plane_id plane_id = plane->id;
5950 enum pipe pipe = plane->pipe;
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005951 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005952 const struct skl_ddb_entry *ddb =
5953 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005954
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005955 for (level = 0; level <= max_level; level++)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005956 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005957 skl_plane_wm_level(pipe_wm, plane_id, level));
5958
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005959 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe),
5960 skl_plane_trans_wm(pipe_wm, plane_id));
Lyude27082492016-08-24 07:48:10 +02005961
Matt Roper7959ffe2021-05-18 17:06:11 -07005962 if (HAS_HW_SAGV_WM(dev_priv)) {
5963 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5964
5965 skl_write_wm_level(dev_priv, CUR_WM_SAGV(pipe),
5966 &wm->sagv.wm0);
5967 skl_write_wm_level(dev_priv, CUR_WM_SAGV_TRANS(pipe),
5968 &wm->sagv.trans_wm);
5969 }
5970
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005971 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005972}
5973
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005974bool skl_wm_level_equals(const struct skl_wm_level *l1,
5975 const struct skl_wm_level *l2)
5976{
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005977 return l1->enable == l2->enable &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005978 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005979 l1->lines == l2->lines &&
5980 l1->blocks == l2->blocks;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005981}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005982
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005983static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5984 const struct skl_plane_wm *wm1,
5985 const struct skl_plane_wm *wm2)
5986{
5987 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005988
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005989 for (level = 0; level <= max_level; level++) {
Ville Syrjäläe7f54e62020-02-28 22:35:49 +02005990 /*
5991 * We don't check uv_wm as the hardware doesn't actually
5992 * use it. It only gets used for calculating the required
5993 * ddb allocation.
5994 */
5995 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005996 return false;
5997 }
5998
Ville Syrjäläf11449d2021-02-26 17:32:00 +02005999 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm) &&
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006000 skl_wm_level_equals(&wm1->sagv.wm0, &wm2->sagv.wm0) &&
6001 skl_wm_level_equals(&wm1->sagv.trans_wm, &wm2->sagv.trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04006002}
6003
Jani Nikula81b55ef2020-04-20 17:04:38 +03006004static bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
6005 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006006{
Lyude27082492016-08-24 07:48:10 +02006007 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006008}
6009
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006010static void skl_ddb_entry_union(struct skl_ddb_entry *a,
6011 const struct skl_ddb_entry *b)
6012{
6013 if (a->end && b->end) {
6014 a->start = min(a->start, b->start);
6015 a->end = max(a->end, b->end);
6016 } else if (b->end) {
6017 a->start = b->start;
6018 a->end = b->end;
6019 }
6020}
6021
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006022bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03006023 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006024 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006025{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006026 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006027
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006028 for (i = 0; i < num_entries; i++) {
6029 if (i != ignore_idx &&
6030 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02006031 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03006032 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006033
Lyude27082492016-08-24 07:48:10 +02006034 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006035}
6036
Jani Nikulabb7791b2016-10-04 12:29:17 +03006037static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006038skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
6039 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006040{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01006041 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->uapi.state);
6042 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006043 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6044 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006045
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006046 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6047 struct intel_plane_state *plane_state;
6048 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006049
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006050 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
6051 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
6052 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
6053 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006054 continue;
6055
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006056 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006057 if (IS_ERR(plane_state))
6058 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02006059
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006060 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006061 }
6062
6063 return 0;
6064}
6065
Ville Syrjäläef79d622021-01-22 22:56:32 +02006066static u8 intel_dbuf_enabled_slices(const struct intel_dbuf_state *dbuf_state)
6067{
6068 struct drm_i915_private *dev_priv = to_i915(dbuf_state->base.state->base.dev);
6069 u8 enabled_slices;
6070 enum pipe pipe;
6071
6072 /*
6073 * FIXME: For now we always enable slice S1 as per
6074 * the Bspec display initialization sequence.
6075 */
6076 enabled_slices = BIT(DBUF_S1);
6077
6078 for_each_pipe(dev_priv, pipe)
6079 enabled_slices |= dbuf_state->slices[pipe];
6080
6081 return enabled_slices;
6082}
6083
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006084static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006085skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07006086{
Ville Syrjälä70b1a262020-02-25 19:11:16 +02006087 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
6088 const struct intel_dbuf_state *old_dbuf_state;
Ville Syrjäläef79d622021-01-22 22:56:32 +02006089 struct intel_dbuf_state *new_dbuf_state = NULL;
Ville Syrjälä70b1a262020-02-25 19:11:16 +02006090 const struct intel_crtc_state *old_crtc_state;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006091 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306092 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306093 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07006094
Ville Syrjäläef79d622021-01-22 22:56:32 +02006095 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6096 new_dbuf_state = intel_atomic_get_dbuf_state(state);
6097 if (IS_ERR(new_dbuf_state))
6098 return PTR_ERR(new_dbuf_state);
6099
6100 old_dbuf_state = intel_atomic_get_old_dbuf_state(state);
6101 break;
6102 }
6103
6104 if (!new_dbuf_state)
6105 return 0;
6106
6107 new_dbuf_state->active_pipes =
6108 intel_calc_active_pipes(state, old_dbuf_state->active_pipes);
6109
6110 if (old_dbuf_state->active_pipes != new_dbuf_state->active_pipes) {
6111 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6112 if (ret)
6113 return ret;
6114 }
6115
6116 for_each_intel_crtc(&dev_priv->drm, crtc) {
6117 enum pipe pipe = crtc->pipe;
6118
6119 new_dbuf_state->slices[pipe] =
6120 skl_compute_dbuf_slices(crtc, new_dbuf_state->active_pipes);
6121
6122 if (old_dbuf_state->slices[pipe] == new_dbuf_state->slices[pipe])
6123 continue;
6124
6125 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6126 if (ret)
6127 return ret;
6128 }
6129
6130 new_dbuf_state->enabled_slices = intel_dbuf_enabled_slices(new_dbuf_state);
6131
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006132 if (IS_ALDERLAKE_P(dev_priv))
6133 new_dbuf_state->joined_mbus = adlp_check_mbus_joined(new_dbuf_state->active_pipes);
6134
6135 if (old_dbuf_state->enabled_slices != new_dbuf_state->enabled_slices ||
6136 old_dbuf_state->joined_mbus != new_dbuf_state->joined_mbus) {
Ville Syrjäläef79d622021-01-22 22:56:32 +02006137 ret = intel_atomic_serialize_global_state(&new_dbuf_state->base);
6138 if (ret)
6139 return ret;
6140
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006141 if (old_dbuf_state->joined_mbus != new_dbuf_state->joined_mbus) {
6142 /* TODO: Implement vblank synchronized MBUS joining changes */
6143 ret = intel_modeset_all_pipes(state);
6144 if (ret)
6145 return ret;
6146 }
6147
Ville Syrjäläef79d622021-01-22 22:56:32 +02006148 drm_dbg_kms(&dev_priv->drm,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006149 "Enabled dbuf slices 0x%x -> 0x%x (total dbuf slices 0x%x), mbus joined? %s->%s\n",
Ville Syrjäläef79d622021-01-22 22:56:32 +02006150 old_dbuf_state->enabled_slices,
6151 new_dbuf_state->enabled_slices,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006152 INTEL_INFO(dev_priv)->dbuf.slice_mask,
6153 yesno(old_dbuf_state->joined_mbus),
6154 yesno(new_dbuf_state->joined_mbus));
Ville Syrjäläef79d622021-01-22 22:56:32 +02006155 }
6156
6157 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6158 enum pipe pipe = crtc->pipe;
6159
6160 new_dbuf_state->weight[pipe] = intel_crtc_ddb_weight(new_crtc_state);
6161
6162 if (old_dbuf_state->weight[pipe] == new_dbuf_state->weight[pipe])
6163 continue;
6164
6165 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6166 if (ret)
6167 return ret;
6168 }
6169
6170 for_each_intel_crtc(&dev_priv->drm, crtc) {
6171 ret = skl_crtc_allocate_ddb(state, crtc);
6172 if (ret)
6173 return ret;
6174 }
6175
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006176 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006177 new_crtc_state, i) {
Ville Syrjäläef79d622021-01-22 22:56:32 +02006178 ret = skl_allocate_plane_ddb(state, crtc);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006179 if (ret)
6180 return ret;
6181
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006182 ret = skl_ddb_add_affected_planes(old_crtc_state,
6183 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006184 if (ret)
6185 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07006186 }
6187
6188 return 0;
6189}
6190
Ville Syrjäläab98e942019-02-08 22:05:27 +02006191static char enast(bool enable)
6192{
6193 return enable ? '*' : ' ';
6194}
6195
Matt Roper2722efb2016-08-17 15:55:55 -04006196static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006197skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006198{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006199 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
6200 const struct intel_crtc_state *old_crtc_state;
6201 const struct intel_crtc_state *new_crtc_state;
6202 struct intel_plane *plane;
6203 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01006204 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006205
Jani Nikulabdbf43d2019-10-28 12:38:15 +02006206 if (!drm_debug_enabled(DRM_UT_KMS))
Ville Syrjäläab98e942019-02-08 22:05:27 +02006207 return;
6208
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006209 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
6210 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02006211 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
6212
6213 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
6214 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
6215
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006216 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6217 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006218 const struct skl_ddb_entry *old, *new;
6219
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006220 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
6221 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006222
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006223 if (skl_ddb_entry_equal(old, new))
6224 continue;
6225
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006226 drm_dbg_kms(&dev_priv->drm,
6227 "[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
6228 plane->base.base.id, plane->base.name,
6229 old->start, old->end, new->start, new->end,
6230 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
Ville Syrjäläab98e942019-02-08 22:05:27 +02006231 }
6232
6233 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6234 enum plane_id plane_id = plane->id;
6235 const struct skl_plane_wm *old_wm, *new_wm;
6236
6237 old_wm = &old_pipe_wm->planes[plane_id];
6238 new_wm = &new_pipe_wm->planes[plane_id];
6239
6240 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
6241 continue;
6242
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006243 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006244 "[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm,%cstwm"
6245 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm,%cstwm\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006246 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006247 enast(old_wm->wm[0].enable), enast(old_wm->wm[1].enable),
6248 enast(old_wm->wm[2].enable), enast(old_wm->wm[3].enable),
6249 enast(old_wm->wm[4].enable), enast(old_wm->wm[5].enable),
6250 enast(old_wm->wm[6].enable), enast(old_wm->wm[7].enable),
6251 enast(old_wm->trans_wm.enable),
6252 enast(old_wm->sagv.wm0.enable),
6253 enast(old_wm->sagv.trans_wm.enable),
6254 enast(new_wm->wm[0].enable), enast(new_wm->wm[1].enable),
6255 enast(new_wm->wm[2].enable), enast(new_wm->wm[3].enable),
6256 enast(new_wm->wm[4].enable), enast(new_wm->wm[5].enable),
6257 enast(new_wm->wm[6].enable), enast(new_wm->wm[7].enable),
6258 enast(new_wm->trans_wm.enable),
6259 enast(new_wm->sagv.wm0.enable),
6260 enast(new_wm->sagv.trans_wm.enable));
Ville Syrjäläab98e942019-02-08 22:05:27 +02006261
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006262 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006263 "[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%4d"
6264 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%4d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006265 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006266 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].lines,
6267 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].lines,
6268 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].lines,
6269 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].lines,
6270 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].lines,
6271 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].lines,
6272 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].lines,
6273 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].lines,
6274 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.lines,
6275 enast(old_wm->sagv.wm0.ignore_lines), old_wm->sagv.wm0.lines,
6276 enast(old_wm->sagv.trans_wm.ignore_lines), old_wm->sagv.trans_wm.lines,
6277 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].lines,
6278 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].lines,
6279 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].lines,
6280 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].lines,
6281 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].lines,
6282 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].lines,
6283 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].lines,
6284 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].lines,
6285 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.lines,
6286 enast(new_wm->sagv.wm0.ignore_lines), new_wm->sagv.wm0.lines,
6287 enast(new_wm->sagv.trans_wm.ignore_lines), new_wm->sagv.trans_wm.lines);
Ville Syrjäläab98e942019-02-08 22:05:27 +02006288
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006289 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006290 "[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d"
6291 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006292 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006293 old_wm->wm[0].blocks, old_wm->wm[1].blocks,
6294 old_wm->wm[2].blocks, old_wm->wm[3].blocks,
6295 old_wm->wm[4].blocks, old_wm->wm[5].blocks,
6296 old_wm->wm[6].blocks, old_wm->wm[7].blocks,
6297 old_wm->trans_wm.blocks,
6298 old_wm->sagv.wm0.blocks,
6299 old_wm->sagv.trans_wm.blocks,
6300 new_wm->wm[0].blocks, new_wm->wm[1].blocks,
6301 new_wm->wm[2].blocks, new_wm->wm[3].blocks,
6302 new_wm->wm[4].blocks, new_wm->wm[5].blocks,
6303 new_wm->wm[6].blocks, new_wm->wm[7].blocks,
6304 new_wm->trans_wm.blocks,
6305 new_wm->sagv.wm0.blocks,
6306 new_wm->sagv.trans_wm.blocks);
Ville Syrjäläab98e942019-02-08 22:05:27 +02006307
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006308 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006309 "[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d"
6310 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006311 plane->base.base.id, plane->base.name,
6312 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
6313 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
6314 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
6315 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
6316 old_wm->trans_wm.min_ddb_alloc,
Ville Syrjäläa68aa482021-02-26 17:32:01 +02006317 old_wm->sagv.wm0.min_ddb_alloc,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006318 old_wm->sagv.trans_wm.min_ddb_alloc,
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006319 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
6320 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
6321 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
6322 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03006323 new_wm->trans_wm.min_ddb_alloc,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006324 new_wm->sagv.wm0.min_ddb_alloc,
6325 new_wm->sagv.trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006326 }
6327 }
6328}
6329
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006330static bool skl_plane_selected_wm_equals(struct intel_plane *plane,
6331 const struct skl_pipe_wm *old_pipe_wm,
6332 const struct skl_pipe_wm *new_pipe_wm)
6333{
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006334 struct drm_i915_private *i915 = to_i915(plane->base.dev);
6335 int level, max_level = ilk_wm_max_level(i915);
6336
6337 for (level = 0; level <= max_level; level++) {
6338 /*
6339 * We don't check uv_wm as the hardware doesn't actually
6340 * use it. It only gets used for calculating the required
6341 * ddb allocation.
6342 */
Ville Syrjälä93fe8622021-03-25 02:44:14 +02006343 if (!skl_wm_level_equals(skl_plane_wm_level(old_pipe_wm, plane->id, level),
6344 skl_plane_wm_level(new_pipe_wm, plane->id, level)))
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006345 return false;
6346 }
6347
Matt Roper7959ffe2021-05-18 17:06:11 -07006348 if (HAS_HW_SAGV_WM(i915)) {
6349 const struct skl_plane_wm *old_wm = &old_pipe_wm->planes[plane->id];
6350 const struct skl_plane_wm *new_wm = &new_pipe_wm->planes[plane->id];
6351
6352 if (!skl_wm_level_equals(&old_wm->sagv.wm0, &new_wm->sagv.wm0) ||
6353 !skl_wm_level_equals(&old_wm->sagv.trans_wm, &new_wm->sagv.trans_wm))
6354 return false;
6355 }
6356
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006357 return skl_wm_level_equals(skl_plane_trans_wm(old_pipe_wm, plane->id),
6358 skl_plane_trans_wm(new_pipe_wm, plane->id));
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006359}
6360
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006361/*
6362 * To make sure the cursor watermark registers are always consistent
6363 * with our computed state the following scenario needs special
6364 * treatment:
6365 *
6366 * 1. enable cursor
6367 * 2. move cursor entirely offscreen
6368 * 3. disable cursor
6369 *
6370 * Step 2. does call .disable_plane() but does not zero the watermarks
6371 * (since we consider an offscreen cursor still active for the purposes
6372 * of watermarks). Step 3. would not normally call .disable_plane()
6373 * because the actual plane visibility isn't changing, and we don't
6374 * deallocate the cursor ddb until the pipe gets disabled. So we must
6375 * force step 3. to call .disable_plane() to update the watermark
6376 * registers properly.
6377 *
6378 * Other planes do not suffer from this issues as their watermarks are
6379 * calculated based on the actual plane visibility. The only time this
6380 * can trigger for the other planes is during the initial readout as the
6381 * default value of the watermarks registers is not zero.
6382 */
6383static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
6384 struct intel_crtc *crtc)
6385{
6386 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6387 const struct intel_crtc_state *old_crtc_state =
6388 intel_atomic_get_old_crtc_state(state, crtc);
6389 struct intel_crtc_state *new_crtc_state =
6390 intel_atomic_get_new_crtc_state(state, crtc);
6391 struct intel_plane *plane;
6392
6393 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6394 struct intel_plane_state *plane_state;
6395 enum plane_id plane_id = plane->id;
6396
6397 /*
6398 * Force a full wm update for every plane on modeset.
6399 * Required because the reset value of the wm registers
6400 * is non-zero, whereas we want all disabled planes to
6401 * have zero watermarks. So if we turn off the relevant
6402 * power well the hardware state will go out of sync
6403 * with the software state.
6404 */
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01006405 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) &&
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006406 skl_plane_selected_wm_equals(plane,
6407 &old_crtc_state->wm.skl.optimal,
6408 &new_crtc_state->wm.skl.optimal))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006409 continue;
6410
6411 plane_state = intel_atomic_get_plane_state(state, plane);
6412 if (IS_ERR(plane_state))
6413 return PTR_ERR(plane_state);
6414
6415 new_crtc_state->update_planes |= BIT(plane_id);
6416 }
6417
6418 return 0;
6419}
6420
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306421static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006422skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306423{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006424 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02006425 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306426 int ret, i;
6427
Ville Syrjäläffc90032020-11-06 19:30:37 +02006428 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6429 ret = skl_build_pipe_wm(state, crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006430 if (ret)
6431 return ret;
Matt Roper734fa012016-05-12 15:11:40 -07006432 }
6433
Matt Roperd8e87492018-12-11 09:31:07 -08006434 ret = skl_compute_ddb(state);
6435 if (ret)
6436 return ret;
6437
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03006438 ret = intel_compute_sagv_mask(state);
6439 if (ret)
6440 return ret;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03006441
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006442 /*
6443 * skl_compute_ddb() will have adjusted the final watermarks
6444 * based on how much ddb is available. Now we can actually
6445 * check if the final watermarks changed.
6446 */
Ville Syrjäläffc90032020-11-06 19:30:37 +02006447 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006448 ret = skl_wm_add_affected_planes(state, crtc);
6449 if (ret)
6450 return ret;
6451 }
6452
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006453 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006454
Matt Roper98d39492016-05-12 07:06:03 -07006455 return 0;
6456}
6457
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006458static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02006459 struct intel_wm_config *config)
6460{
6461 struct intel_crtc *crtc;
6462
6463 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006464 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02006465 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
6466
6467 if (!wm->pipe_enabled)
6468 continue;
6469
6470 config->sprites_enabled |= wm->sprites_enabled;
6471 config->sprites_scaled |= wm->sprites_scaled;
6472 config->num_pipes_active++;
6473 }
6474}
6475
Matt Ropered4a6a72016-02-23 17:20:13 -08006476static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006477{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006478 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02006479 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02006480 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02006481 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006482 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07006483
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006484 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02006485
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006486 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
6487 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03006488
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006489 /* 5/6 split only in single pipe config on IVB+ */
Matt Roper7dadd282021-03-19 21:42:43 -07006490 if (DISPLAY_VER(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02006491 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006492 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
6493 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006494
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006495 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03006496 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006497 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006498 }
6499
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006500 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006501 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006502
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006503 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03006504
Imre Deak820c1982013-12-17 14:46:36 +02006505 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03006506}
6507
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006508static void ilk_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006509 struct intel_crtc *crtc)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006510{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6512 const struct intel_crtc_state *crtc_state =
6513 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006514
Matt Ropered4a6a72016-02-23 17:20:13 -08006515 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006516 crtc->wm.active.ilk = crtc_state->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08006517 ilk_program_watermarks(dev_priv);
6518 mutex_unlock(&dev_priv->wm.wm_mutex);
6519}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006520
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006521static void ilk_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006522 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08006523{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006524 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6525 const struct intel_crtc_state *crtc_state =
6526 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006527
6528 if (!crtc_state->wm.need_postvbl_update)
6529 return;
Matt Ropered4a6a72016-02-23 17:20:13 -08006530
6531 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006532 crtc->wm.active.ilk = crtc_state->wm.ilk.optimal;
6533 ilk_program_watermarks(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08006534 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006535}
6536
Jani Nikula81b55ef2020-04-20 17:04:38 +03006537static void skl_wm_level_from_reg_val(u32 val, struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00006538{
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006539 level->enable = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006540 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006541 level->blocks = val & PLANE_WM_BLOCKS_MASK;
Matt Roper1003cee2021-05-14 08:36:54 -07006542 level->lines = REG_FIELD_GET(PLANE_WM_LINES_MASK, val);
Pradeep Bhat30789992014-11-04 17:06:45 +00006543}
6544
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006545void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006546 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00006547{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006548 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6549 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006550 int level, max_level;
6551 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006552 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00006553
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006554 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00006555
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006556 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006557 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00006558
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006559 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006560 if (plane_id != PLANE_CURSOR)
Jani Nikula5f461662020-11-30 13:15:58 +02006561 val = intel_uncore_read(&dev_priv->uncore, PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006562 else
Jani Nikula5f461662020-11-30 13:15:58 +02006563 val = intel_uncore_read(&dev_priv->uncore, CUR_WM(pipe, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006564
6565 skl_wm_level_from_reg_val(val, &wm->wm[level]);
6566 }
6567
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006568 if (plane_id != PLANE_CURSOR)
Jani Nikula5f461662020-11-30 13:15:58 +02006569 val = intel_uncore_read(&dev_priv->uncore, PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006570 else
Jani Nikula5f461662020-11-30 13:15:58 +02006571 val = intel_uncore_read(&dev_priv->uncore, CUR_WM_TRANS(pipe));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006572
6573 skl_wm_level_from_reg_val(val, &wm->trans_wm);
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006574
Matt Roper7959ffe2021-05-18 17:06:11 -07006575 if (HAS_HW_SAGV_WM(dev_priv)) {
6576 if (plane_id != PLANE_CURSOR)
6577 val = intel_uncore_read(&dev_priv->uncore,
6578 PLANE_WM_SAGV(pipe, plane_id));
6579 else
6580 val = intel_uncore_read(&dev_priv->uncore,
6581 CUR_WM_SAGV(pipe));
6582
6583 skl_wm_level_from_reg_val(val, &wm->sagv.wm0);
6584
6585 if (plane_id != PLANE_CURSOR)
6586 val = intel_uncore_read(&dev_priv->uncore,
6587 PLANE_WM_SAGV_TRANS(pipe, plane_id));
6588 else
6589 val = intel_uncore_read(&dev_priv->uncore,
6590 CUR_WM_SAGV_TRANS(pipe));
6591
6592 skl_wm_level_from_reg_val(val, &wm->sagv.trans_wm);
6593 } else if (DISPLAY_VER(dev_priv) >= 12) {
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006594 wm->sagv.wm0 = wm->wm[0];
6595 wm->sagv.trans_wm = wm->trans_wm;
6596 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006597 }
Pradeep Bhat30789992014-11-04 17:06:45 +00006598}
6599
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006600void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00006601{
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006602 struct intel_dbuf_state *dbuf_state =
6603 to_intel_dbuf_state(dev_priv->dbuf.obj.state);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006604 struct intel_crtc *crtc;
Pradeep Bhat30789992014-11-04 17:06:45 +00006605
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006606 if (IS_ALDERLAKE_P(dev_priv))
6607 dbuf_state->joined_mbus = intel_de_read(dev_priv, MBUS_CTL) & MBUS_JOIN;
6608
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006609 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006610 struct intel_crtc_state *crtc_state =
6611 to_intel_crtc_state(crtc->base.state);
6612 enum pipe pipe = crtc->pipe;
Ville Syrjälä835c1762021-05-18 17:06:16 -07006613 unsigned int mbus_offset;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006614 enum plane_id plane_id;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006615
Maarten Lankhorstec193642019-06-28 10:55:17 +02006616 skl_pipe_wm_get_hw_state(crtc, &crtc_state->wm.skl.optimal);
Ville Syrjälädbf71382020-11-06 19:30:38 +02006617 crtc_state->wm.skl.raw = crtc_state->wm.skl.optimal;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006618
6619 memset(&dbuf_state->ddb[pipe], 0, sizeof(dbuf_state->ddb[pipe]));
6620
6621 for_each_plane_id_on_crtc(crtc, plane_id) {
6622 struct skl_ddb_entry *ddb_y =
6623 &crtc_state->wm.skl.plane_ddb_y[plane_id];
6624 struct skl_ddb_entry *ddb_uv =
6625 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
6626
6627 skl_ddb_get_hw_plane_state(dev_priv, crtc->pipe,
6628 plane_id, ddb_y, ddb_uv);
6629
6630 skl_ddb_entry_union(&dbuf_state->ddb[pipe], ddb_y);
6631 skl_ddb_entry_union(&dbuf_state->ddb[pipe], ddb_uv);
6632 }
6633
6634 dbuf_state->slices[pipe] =
6635 skl_compute_dbuf_slices(crtc, dbuf_state->active_pipes);
6636
6637 dbuf_state->weight[pipe] = intel_crtc_ddb_weight(crtc_state);
6638
Ville Syrjälä835c1762021-05-18 17:06:16 -07006639 /*
6640 * Used for checking overlaps, so we need absolute
6641 * offsets instead of MBUS relative offsets.
6642 */
6643 mbus_offset = mbus_ddb_offset(dev_priv, dbuf_state->slices[pipe]);
6644 crtc_state->wm.skl.ddb.start = mbus_offset + dbuf_state->ddb[pipe].start;
6645 crtc_state->wm.skl.ddb.end = mbus_offset + dbuf_state->ddb[pipe].end;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006646
6647 drm_dbg_kms(&dev_priv->drm,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006648 "[CRTC:%d:%s] dbuf slices 0x%x, ddb (%d - %d), active pipes 0x%x, mbus joined: %s\n",
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006649 crtc->base.base.id, crtc->base.name,
6650 dbuf_state->slices[pipe], dbuf_state->ddb[pipe].start,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006651 dbuf_state->ddb[pipe].end, dbuf_state->active_pipes,
6652 yesno(dbuf_state->joined_mbus));
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006653 }
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006654
6655 dbuf_state->enabled_slices = dev_priv->dbuf.enabled_slices;
Pradeep Bhat30789992014-11-04 17:06:45 +00006656}
6657
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006658static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006659{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006660 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006661 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006662 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Maarten Lankhorstec193642019-06-28 10:55:17 +02006663 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
6664 struct intel_pipe_wm *active = &crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006665 enum pipe pipe = crtc->pipe;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006666
Jani Nikula5f461662020-11-30 13:15:58 +02006667 hw->wm_pipe[pipe] = intel_uncore_read(&dev_priv->uncore, WM0_PIPE_ILK(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006668
Ville Syrjälä15606532016-05-13 17:55:17 +03006669 memset(active, 0, sizeof(*active));
6670
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006671 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02006672
6673 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006674 u32 tmp = hw->wm_pipe[pipe];
6675
6676 /*
6677 * For active pipes LP0 watermark is marked as
6678 * enabled, and LP1+ watermaks as disabled since
6679 * we can't really reverse compute them in case
6680 * multiple pipes are active.
6681 */
6682 active->wm[0].enable = true;
6683 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
6684 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
6685 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006686 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006687 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006688
6689 /*
6690 * For inactive pipes, all watermark levels
6691 * should be marked as enabled but zeroed,
6692 * which is what we'd compute them to.
6693 */
6694 for (level = 0; level <= max_level; level++)
6695 active->wm[level].enable = true;
6696 }
Matt Roper4e0963c2015-09-24 15:53:15 -07006697
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006698 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006699}
6700
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006701#define _FW_WM(value, plane) \
6702 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
6703#define _FW_WM_VLV(value, plane) \
6704 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
6705
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006706static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
6707 struct g4x_wm_values *wm)
6708{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006709 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006710
Jani Nikula5f461662020-11-30 13:15:58 +02006711 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006712 wm->sr.plane = _FW_WM(tmp, SR);
6713 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6714 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
6715 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
6716
Jani Nikula5f461662020-11-30 13:15:58 +02006717 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW2);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006718 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
6719 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
6720 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
6721 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
6722 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6723 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
6724
Jani Nikula5f461662020-11-30 13:15:58 +02006725 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006726 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
6727 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6728 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
6729 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
6730}
6731
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006732static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
6733 struct vlv_wm_values *wm)
6734{
6735 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006736 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006737
6738 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02006739 tmp = intel_uncore_read(&dev_priv->uncore, VLV_DDL(pipe));
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006740
Ville Syrjälä1b313892016-11-28 19:37:08 +02006741 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006742 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006743 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006744 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006745 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006746 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006747 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006748 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
6749 }
6750
Jani Nikula5f461662020-11-30 13:15:58 +02006751 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006752 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006753 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6754 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
6755 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006756
Jani Nikula5f461662020-11-30 13:15:58 +02006757 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006758 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
6759 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6760 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006761
Jani Nikula5f461662020-11-30 13:15:58 +02006762 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006763 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6764
6765 if (IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02006766 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006767 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6768 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006769
Jani Nikula5f461662020-11-30 13:15:58 +02006770 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006771 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
6772 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006773
Jani Nikula5f461662020-11-30 13:15:58 +02006774 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006775 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
6776 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006777
Jani Nikula5f461662020-11-30 13:15:58 +02006778 tmp = intel_uncore_read(&dev_priv->uncore, DSPHOWM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006779 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006780 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
6781 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
6782 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
6783 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6784 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6785 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6786 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6787 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6788 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006789 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02006790 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006791 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6792 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006793
Jani Nikula5f461662020-11-30 13:15:58 +02006794 tmp = intel_uncore_read(&dev_priv->uncore, DSPHOWM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006795 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006796 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6797 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6798 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6799 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6800 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6801 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006802 }
6803}
6804
6805#undef _FW_WM
6806#undef _FW_WM_VLV
6807
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006808void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006809{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006810 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
6811 struct intel_crtc *crtc;
6812
6813 g4x_read_wm_values(dev_priv, wm);
6814
Jani Nikula5f461662020-11-30 13:15:58 +02006815 wm->cxsr = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006816
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006817 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006818 struct intel_crtc_state *crtc_state =
6819 to_intel_crtc_state(crtc->base.state);
6820 struct g4x_wm_state *active = &crtc->wm.active.g4x;
6821 struct g4x_pipe_wm *raw;
6822 enum pipe pipe = crtc->pipe;
6823 enum plane_id plane_id;
6824 int level, max_level;
6825
6826 active->cxsr = wm->cxsr;
6827 active->hpll_en = wm->hpll_en;
6828 active->fbc_en = wm->fbc_en;
6829
6830 active->sr = wm->sr;
6831 active->hpll = wm->hpll;
6832
6833 for_each_plane_id_on_crtc(crtc, plane_id) {
6834 active->wm.plane[plane_id] =
6835 wm->pipe[pipe].plane[plane_id];
6836 }
6837
6838 if (wm->cxsr && wm->hpll_en)
6839 max_level = G4X_WM_LEVEL_HPLL;
6840 else if (wm->cxsr)
6841 max_level = G4X_WM_LEVEL_SR;
6842 else
6843 max_level = G4X_WM_LEVEL_NORMAL;
6844
6845 level = G4X_WM_LEVEL_NORMAL;
6846 raw = &crtc_state->wm.g4x.raw[level];
6847 for_each_plane_id_on_crtc(crtc, plane_id)
6848 raw->plane[plane_id] = active->wm.plane[plane_id];
6849
Ville Syrjäläab98ebb2021-05-14 15:57:42 +03006850 level = G4X_WM_LEVEL_SR;
6851 if (level > max_level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006852 goto out;
6853
6854 raw = &crtc_state->wm.g4x.raw[level];
6855 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6856 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6857 raw->plane[PLANE_SPRITE0] = 0;
6858 raw->fbc = active->sr.fbc;
6859
Ville Syrjäläab98ebb2021-05-14 15:57:42 +03006860 level = G4X_WM_LEVEL_HPLL;
6861 if (level > max_level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006862 goto out;
6863
6864 raw = &crtc_state->wm.g4x.raw[level];
6865 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6866 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6867 raw->plane[PLANE_SPRITE0] = 0;
6868 raw->fbc = active->hpll.fbc;
6869
Ville Syrjäläab98ebb2021-05-14 15:57:42 +03006870 level++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006871 out:
6872 for_each_plane_id_on_crtc(crtc, plane_id)
6873 g4x_raw_plane_wm_set(crtc_state, level,
6874 plane_id, USHRT_MAX);
6875 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6876
6877 crtc_state->wm.g4x.optimal = *active;
6878 crtc_state->wm.g4x.intermediate = *active;
6879
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006880 drm_dbg_kms(&dev_priv->drm,
6881 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6882 pipe_name(pipe),
6883 wm->pipe[pipe].plane[PLANE_PRIMARY],
6884 wm->pipe[pipe].plane[PLANE_CURSOR],
6885 wm->pipe[pipe].plane[PLANE_SPRITE0]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006886 }
6887
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006888 drm_dbg_kms(&dev_priv->drm,
6889 "Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6890 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6891 drm_dbg_kms(&dev_priv->drm,
6892 "Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6893 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6894 drm_dbg_kms(&dev_priv->drm, "Initial SR=%s HPLL=%s FBC=%s\n",
6895 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006896}
6897
6898void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6899{
6900 struct intel_plane *plane;
6901 struct intel_crtc *crtc;
6902
6903 mutex_lock(&dev_priv->wm.wm_mutex);
6904
6905 for_each_intel_plane(&dev_priv->drm, plane) {
6906 struct intel_crtc *crtc =
Jani Nikula7794b6d2021-12-01 15:57:04 +02006907 intel_crtc_for_pipe(dev_priv, plane->pipe);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006908 struct intel_crtc_state *crtc_state =
6909 to_intel_crtc_state(crtc->base.state);
6910 struct intel_plane_state *plane_state =
6911 to_intel_plane_state(plane->base.state);
6912 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6913 enum plane_id plane_id = plane->id;
6914 int level;
6915
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006916 if (plane_state->uapi.visible)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006917 continue;
6918
6919 for (level = 0; level < 3; level++) {
6920 struct g4x_pipe_wm *raw =
6921 &crtc_state->wm.g4x.raw[level];
6922
6923 raw->plane[plane_id] = 0;
6924 wm_state->wm.plane[plane_id] = 0;
6925 }
6926
6927 if (plane_id == PLANE_PRIMARY) {
6928 for (level = 0; level < 3; level++) {
6929 struct g4x_pipe_wm *raw =
6930 &crtc_state->wm.g4x.raw[level];
6931 raw->fbc = 0;
6932 }
6933
6934 wm_state->sr.fbc = 0;
6935 wm_state->hpll.fbc = 0;
6936 wm_state->fbc_en = false;
6937 }
6938 }
6939
6940 for_each_intel_crtc(&dev_priv->drm, crtc) {
6941 struct intel_crtc_state *crtc_state =
6942 to_intel_crtc_state(crtc->base.state);
6943
6944 crtc_state->wm.g4x.intermediate =
6945 crtc_state->wm.g4x.optimal;
6946 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6947 }
6948
6949 g4x_program_watermarks(dev_priv);
6950
6951 mutex_unlock(&dev_priv->wm.wm_mutex);
6952}
6953
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006954void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006955{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006956 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006957 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006958 u32 val;
6959
6960 vlv_read_wm_values(dev_priv, wm);
6961
Jani Nikula5f461662020-11-30 13:15:58 +02006962 wm->cxsr = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006963 wm->level = VLV_WM_LEVEL_PM2;
6964
6965 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006966 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006967
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006968 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006969 if (val & DSP_MAXFIFO_PM5_ENABLE)
6970 wm->level = VLV_WM_LEVEL_PM5;
6971
Ville Syrjälä58590c12015-09-08 21:05:12 +03006972 /*
6973 * If DDR DVFS is disabled in the BIOS, Punit
6974 * will never ack the request. So if that happens
6975 * assume we don't have to enable/disable DDR DVFS
6976 * dynamically. To test that just set the REQ_ACK
6977 * bit to poke the Punit, but don't change the
6978 * HIGH/LOW bits so that we don't actually change
6979 * the current state.
6980 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006981 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006982 val |= FORCE_DDR_FREQ_REQ_ACK;
6983 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6984
6985 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6986 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006987 drm_dbg_kms(&dev_priv->drm,
6988 "Punit not acking DDR DVFS request, "
6989 "assuming DDR DVFS is disabled\n");
Ville Syrjälä58590c12015-09-08 21:05:12 +03006990 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6991 } else {
6992 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6993 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6994 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6995 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006996
Chris Wilson337fa6e2019-04-26 09:17:20 +01006997 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006998 }
6999
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007000 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02007001 struct intel_crtc_state *crtc_state =
7002 to_intel_crtc_state(crtc->base.state);
7003 struct vlv_wm_state *active = &crtc->wm.active.vlv;
7004 const struct vlv_fifo_state *fifo_state =
7005 &crtc_state->wm.vlv.fifo_state;
7006 enum pipe pipe = crtc->pipe;
7007 enum plane_id plane_id;
7008 int level;
7009
7010 vlv_get_fifo_size(crtc_state);
7011
7012 active->num_levels = wm->level + 1;
7013 active->cxsr = wm->cxsr;
7014
Ville Syrjäläff32c542017-03-02 19:14:57 +02007015 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03007016 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02007017 &crtc_state->wm.vlv.raw[level];
7018
7019 active->sr[level].plane = wm->sr.plane;
7020 active->sr[level].cursor = wm->sr.cursor;
7021
7022 for_each_plane_id_on_crtc(crtc, plane_id) {
7023 active->wm[level].plane[plane_id] =
7024 wm->pipe[pipe].plane[plane_id];
7025
7026 raw->plane[plane_id] =
7027 vlv_invert_wm_value(active->wm[level].plane[plane_id],
7028 fifo_state->plane[plane_id]);
7029 }
7030 }
7031
7032 for_each_plane_id_on_crtc(crtc, plane_id)
7033 vlv_raw_plane_wm_set(crtc_state, level,
7034 plane_id, USHRT_MAX);
7035 vlv_invalidate_wms(crtc, active, level);
7036
7037 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007038 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007039
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007040 drm_dbg_kms(&dev_priv->drm,
7041 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
7042 pipe_name(pipe),
7043 wm->pipe[pipe].plane[PLANE_PRIMARY],
7044 wm->pipe[pipe].plane[PLANE_CURSOR],
7045 wm->pipe[pipe].plane[PLANE_SPRITE0],
7046 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02007047 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03007048
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007049 drm_dbg_kms(&dev_priv->drm,
7050 "Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
7051 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03007052}
7053
Ville Syrjälä602ae832017-03-02 19:15:02 +02007054void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
7055{
7056 struct intel_plane *plane;
7057 struct intel_crtc *crtc;
7058
7059 mutex_lock(&dev_priv->wm.wm_mutex);
7060
7061 for_each_intel_plane(&dev_priv->drm, plane) {
7062 struct intel_crtc *crtc =
Jani Nikula7794b6d2021-12-01 15:57:04 +02007063 intel_crtc_for_pipe(dev_priv, plane->pipe);
Ville Syrjälä602ae832017-03-02 19:15:02 +02007064 struct intel_crtc_state *crtc_state =
7065 to_intel_crtc_state(crtc->base.state);
7066 struct intel_plane_state *plane_state =
7067 to_intel_plane_state(plane->base.state);
7068 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
7069 const struct vlv_fifo_state *fifo_state =
7070 &crtc_state->wm.vlv.fifo_state;
7071 enum plane_id plane_id = plane->id;
7072 int level;
7073
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01007074 if (plane_state->uapi.visible)
Ville Syrjälä602ae832017-03-02 19:15:02 +02007075 continue;
7076
7077 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03007078 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02007079 &crtc_state->wm.vlv.raw[level];
7080
7081 raw->plane[plane_id] = 0;
7082
7083 wm_state->wm[level].plane[plane_id] =
7084 vlv_invert_wm_value(raw->plane[plane_id],
7085 fifo_state->plane[plane_id]);
7086 }
7087 }
7088
7089 for_each_intel_crtc(&dev_priv->drm, crtc) {
7090 struct intel_crtc_state *crtc_state =
7091 to_intel_crtc_state(crtc->base.state);
7092
7093 crtc_state->wm.vlv.intermediate =
7094 crtc_state->wm.vlv.optimal;
7095 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
7096 }
7097
7098 vlv_program_watermarks(dev_priv);
7099
7100 mutex_unlock(&dev_priv->wm.wm_mutex);
7101}
7102
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007103/*
7104 * FIXME should probably kill this and improve
7105 * the real watermark readout/sanitation instead
7106 */
7107static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
7108{
Jani Nikula5f461662020-11-30 13:15:58 +02007109 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM3_LP_ILK) & ~WM1_LP_SR_EN);
7110 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM2_LP_ILK) & ~WM1_LP_SR_EN);
7111 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM1_LP_ILK) & ~WM1_LP_SR_EN);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007112
7113 /*
7114 * Don't touch WM1S_LP_EN here.
7115 * Doing so could cause underruns.
7116 */
7117}
7118
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007119void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007120{
Imre Deak820c1982013-12-17 14:46:36 +02007121 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007122 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007123
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007124 ilk_init_lp_watermarks(dev_priv);
7125
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007126 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007127 ilk_pipe_wm_get_hw_state(crtc);
7128
Jani Nikula5f461662020-11-30 13:15:58 +02007129 hw->wm_lp[0] = intel_uncore_read(&dev_priv->uncore, WM1_LP_ILK);
7130 hw->wm_lp[1] = intel_uncore_read(&dev_priv->uncore, WM2_LP_ILK);
7131 hw->wm_lp[2] = intel_uncore_read(&dev_priv->uncore, WM3_LP_ILK);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007132
Jani Nikula5f461662020-11-30 13:15:58 +02007133 hw->wm_lp_spr[0] = intel_uncore_read(&dev_priv->uncore, WM1S_LP_ILK);
Matt Roper7dadd282021-03-19 21:42:43 -07007134 if (DISPLAY_VER(dev_priv) >= 7) {
Jani Nikula5f461662020-11-30 13:15:58 +02007135 hw->wm_lp_spr[1] = intel_uncore_read(&dev_priv->uncore, WM2S_LP_IVB);
7136 hw->wm_lp_spr[2] = intel_uncore_read(&dev_priv->uncore, WM3S_LP_IVB);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02007137 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007138
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007139 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007140 hw->partitioning = (intel_uncore_read(&dev_priv->uncore, WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
Ville Syrjäläac9545f2013-12-05 15:51:28 +02007141 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01007142 else if (IS_IVYBRIDGE(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007143 hw->partitioning = (intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
Ville Syrjäläac9545f2013-12-05 15:51:28 +02007144 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007145
7146 hw->enable_fbc_wm =
Jani Nikula5f461662020-11-30 13:15:58 +02007147 !(intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) & DISP_FBC_WM_DIS);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007148}
7149
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307150void intel_enable_ipc(struct drm_i915_private *dev_priv)
7151{
7152 u32 val;
7153
José Roberto de Souzafd847b82018-09-18 13:47:11 -07007154 if (!HAS_IPC(dev_priv))
7155 return;
7156
Jani Nikula5f461662020-11-30 13:15:58 +02007157 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307158
7159 if (dev_priv->ipc_enabled)
7160 val |= DISP_IPC_ENABLE;
7161 else
7162 val &= ~DISP_IPC_ENABLE;
7163
Jani Nikula5f461662020-11-30 13:15:58 +02007164 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL2, val);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307165}
7166
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007167static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
7168{
7169 /* Display WA #0477 WaDisableIPC: skl */
7170 if (IS_SKYLAKE(dev_priv))
7171 return false;
7172
7173 /* Display WA #1141: SKL:all KBL:all CFL */
Chris Wilson5f4ae272020-06-02 15:05:40 +01007174 if (IS_KABYLAKE(dev_priv) ||
7175 IS_COFFEELAKE(dev_priv) ||
7176 IS_COMETLAKE(dev_priv))
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007177 return dev_priv->dram_info.symmetric_memory;
7178
7179 return true;
7180}
7181
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307182void intel_init_ipc(struct drm_i915_private *dev_priv)
7183{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307184 if (!HAS_IPC(dev_priv))
7185 return;
7186
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007187 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07007188
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307189 intel_enable_ipc(dev_priv);
7190}
7191
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007192static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007193{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007194 /*
7195 * On Ibex Peak and Cougar Point, we need to disable clock
7196 * gating for the panel power sequencer or it will fail to
7197 * start up when no ports are active.
7198 */
Jani Nikula5f461662020-11-30 13:15:58 +02007199 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007200}
7201
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007202static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007203{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007204 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007205
Damien Lespiau055e3932014-08-18 13:49:10 +01007206 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007207 intel_uncore_write(&dev_priv->uncore, DSPCNTR(pipe),
7208 intel_uncore_read(&dev_priv->uncore, DSPCNTR(pipe)) |
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007209 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007210
Jani Nikula5f461662020-11-30 13:15:58 +02007211 intel_uncore_write(&dev_priv->uncore, DSPSURF(pipe), intel_uncore_read(&dev_priv->uncore, DSPSURF(pipe)));
7212 intel_uncore_posting_read(&dev_priv->uncore, DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007213 }
7214}
7215
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007216static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007217{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007218 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007219
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007220 /*
7221 * Required for FBC
7222 * WaFbcDisableDpfcClockGating:ilk
7223 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007224 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7225 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7226 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007227
Jani Nikula5f461662020-11-30 13:15:58 +02007228 intel_uncore_write(&dev_priv->uncore, PCH_3DCGDIS0,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007229 MARIUNIT_CLOCK_GATE_DISABLE |
7230 SVSMUNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007231 intel_uncore_write(&dev_priv->uncore, PCH_3DCGDIS1,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007232 VFMUNIT_CLOCK_GATE_DISABLE);
7233
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007234 /*
7235 * According to the spec the following bits should be set in
7236 * order to enable memory self-refresh
7237 * The bit 22/21 of 0x42004
7238 * The bit 5 of 0x42020
7239 * The bit 15 of 0x45000
7240 */
Jani Nikula5f461662020-11-30 13:15:58 +02007241 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7242 (intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007243 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007244 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007245 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL,
7246 (intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007247 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007248
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007249 /*
7250 * Based on the document from hardware guys the following bits
7251 * should be set unconditionally in order to enable FBC.
7252 * The bit 22 of 0x42000
7253 * The bit 22 of 0x42004
7254 * The bit 7,8,9 of 0x42020.
7255 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007256 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007257 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Jani Nikula5f461662020-11-30 13:15:58 +02007258 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7259 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007260 ILK_FBCQ_DIS);
Jani Nikula5f461662020-11-30 13:15:58 +02007261 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7262 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007263 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007264 }
7265
Jani Nikula5f461662020-11-30 13:15:58 +02007266 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007267
Jani Nikula5f461662020-11-30 13:15:58 +02007268 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7269 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007270 ILK_ELPIN_409_SELECT);
Akash Goel4e046322014-04-04 17:14:38 +05307271
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007272 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007273
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007274 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007275}
7276
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007277static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007278{
Ville Syrjäläd048a262019-08-21 20:30:31 +03007279 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007280 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007281
7282 /*
7283 * On Ibex Peak and Cougar Point, we need to disable clock
7284 * gating for the panel power sequencer or it will fail to
7285 * start up when no ports are active.
7286 */
Jani Nikula5f461662020-11-30 13:15:58 +02007287 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
Jesse Barnescd664072013-10-02 10:34:19 -07007288 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7289 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007290 intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN2, intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN2) |
Daniel Vetter3107bd42012-10-31 22:52:31 +01007291 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007292 /* The below fixes the weird display corruption, a few pixels shifted
7293 * downward, on (only) LVDS of some HP laptops with IVY.
7294 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007295 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007296 val = intel_uncore_read(&dev_priv->uncore, TRANS_CHICKEN2(pipe));
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007297 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7298 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007299 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007300 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007301 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7302 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Jani Nikula5f461662020-11-30 13:15:58 +02007303 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN2(pipe), val);
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007304 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007305 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007306 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007307 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN1(pipe),
Daniel Vetter3107bd42012-10-31 22:52:31 +01007308 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7309 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007310}
7311
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007312static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007313{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007314 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007315
Jani Nikula5f461662020-11-30 13:15:58 +02007316 tmp = intel_uncore_read(&dev_priv->uncore, MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007317 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007318 drm_dbg_kms(&dev_priv->drm,
7319 "Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7320 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007321}
7322
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007323static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007324{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007325 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007326
Jani Nikula5f461662020-11-30 13:15:58 +02007327 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007328
Jani Nikula5f461662020-11-30 13:15:58 +02007329 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7330 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007331 ILK_ELPIN_409_SELECT);
7332
Jani Nikula5f461662020-11-30 13:15:58 +02007333 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1,
7334 intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007335 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7336 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7337
7338 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7339 * gating disable must be set. Failure to set it results in
7340 * flickering pixels due to Z write ordering failures after
7341 * some amount of runtime in the Mesa "fire" demo, and Unigine
7342 * Sanctuary and Tropics, and apparently anything else with
7343 * alpha test or pixel discard.
7344 *
7345 * According to the spec, bit 11 (RCCUNIT) must also be set,
7346 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007347 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007348 * WaDisableRCCUnitClockGating:snb
7349 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007350 */
Jani Nikula5f461662020-11-30 13:15:58 +02007351 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007352 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7353 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7354
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007355 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007356 * According to the spec the following bits should be
7357 * set in order to enable memory self-refresh and fbc:
7358 * The bit21 and bit22 of 0x42000
7359 * The bit21 and bit22 of 0x42004
7360 * The bit5 and bit7 of 0x42020
7361 * The bit14 of 0x70180
7362 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007363 *
7364 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007365 */
Jani Nikula5f461662020-11-30 13:15:58 +02007366 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7367 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007368 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
Jani Nikula5f461662020-11-30 13:15:58 +02007369 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7370 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007371 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Jani Nikula5f461662020-11-30 13:15:58 +02007372 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D,
7373 intel_uncore_read(&dev_priv->uncore, ILK_DSPCLK_GATE_D) |
Damien Lespiau231e54f2012-10-19 17:55:41 +01007374 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7375 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007376
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007377 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007378
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007379 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007380
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007381 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007382}
7383
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007384static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007385{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007386 /*
7387 * TODO: this bit should only be enabled when really needed, then
7388 * disabled when not needed anymore in order to save power.
7389 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007390 if (HAS_PCH_LPT_LP(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007391 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D,
7392 intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D) |
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007393 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007394
7395 /* WADPOClockGatingDisable:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007396 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN1(PIPE_A),
7397 intel_uncore_read(&dev_priv->uncore, TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007398 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007399}
7400
Ville Syrjälä712bf362016-10-31 22:37:23 +02007401static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007402{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007403 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02007404 u32 val = intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03007405
7406 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007407 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, val);
Imre Deak7d708ee2013-04-17 14:04:50 +03007408 }
7409}
7410
Imre Deak450174f2016-05-03 15:54:21 +03007411static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7412 int general_prio_credits,
7413 int high_prio_credits)
7414{
7415 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07007416 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03007417
7418 /* WaTempDisableDOPClkGating:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007419 misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
7420 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
Imre Deak450174f2016-05-03 15:54:21 +03007421
Jani Nikula5f461662020-11-30 13:15:58 +02007422 val = intel_uncore_read(&dev_priv->uncore, GEN8_L3SQCREG1);
Oscar Mateo930a7842017-10-17 13:25:45 -07007423 val &= ~L3_PRIO_CREDITS_MASK;
7424 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
7425 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
Jani Nikula5f461662020-11-30 13:15:58 +02007426 intel_uncore_write(&dev_priv->uncore, GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03007427
7428 /*
7429 * Wait at least 100 clocks before re-enabling clock gating.
7430 * See the definition of L3SQCREG1 in BSpec.
7431 */
Jani Nikula5f461662020-11-30 13:15:58 +02007432 intel_uncore_posting_read(&dev_priv->uncore, GEN8_L3SQCREG1);
Imre Deak450174f2016-05-03 15:54:21 +03007433 udelay(1);
Jani Nikula5f461662020-11-30 13:15:58 +02007434 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
Imre Deak450174f2016-05-03 15:54:21 +03007435}
7436
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007437static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
7438{
Ville Syrjälä885f1822020-07-08 16:12:20 +03007439 /* Wa_1409120013:icl,ehl */
Jani Nikula5f461662020-11-30 13:15:58 +02007440 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN,
Ville Syrjälä73ab6ec2021-11-04 16:45:15 +02007441 DPFC_CHICKEN_COMP_DUMMY_PIXEL);
Ville Syrjälä885f1822020-07-08 16:12:20 +03007442
Matt Atwood6f4194c2020-01-13 23:11:28 -05007443 /*Wa_14010594013:icl, ehl */
7444 intel_uncore_rmw(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
Lucas De Marchidbac4f32021-07-28 14:59:38 -07007445 0, ICL_DELAY_PMRSP);
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007446}
7447
José Roberto de Souza35f08372021-01-13 05:37:59 -08007448static void gen12lp_init_clock_gating(struct drm_i915_private *dev_priv)
Michel Thierry5d869232019-08-23 01:20:34 -07007449{
Matt Atwood487970e2021-11-16 09:48:18 -08007450 /* Wa_1409120013:tgl,rkl,adl-s,dg1,dg2 */
Clint Taylor8c209f42021-06-08 10:47:21 -07007451 if (IS_TIGERLAKE(dev_priv) || IS_ROCKETLAKE(dev_priv) ||
Matt Atwood487970e2021-11-16 09:48:18 -08007452 IS_ALDERLAKE_S(dev_priv) || IS_DG1(dev_priv) || IS_DG2(dev_priv))
Clint Taylor8c209f42021-06-08 10:47:21 -07007453 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN,
Ville Syrjälä73ab6ec2021-11-04 16:45:15 +02007454 DPFC_CHICKEN_COMP_DUMMY_PIXEL);
Ville Syrjälä885f1822020-07-08 16:12:20 +03007455
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007456 /* Wa_1409825376:tgl (pre-prod)*/
Matt Roper46b0d702021-07-16 22:14:26 -07007457 if (IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007458 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_3, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_3) |
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007459 TGL_VRH_GATING_DIS);
Matt Atwoodf9d77422020-04-15 15:35:35 -04007460
José Roberto de Souza41c70d22021-04-08 13:49:16 -07007461 /* Wa_14013723622:tgl,rkl,dg1,adl-s */
7462 if (DISPLAY_VER(dev_priv) == 12)
7463 intel_uncore_rmw(&dev_priv->uncore, CLKREQ_POLICY,
7464 CLKREQ_POLICY_MEM_UP_OVRD, 0);
Michel Thierry5d869232019-08-23 01:20:34 -07007465}
7466
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07007467static void adlp_init_clock_gating(struct drm_i915_private *dev_priv)
7468{
7469 gen12lp_init_clock_gating(dev_priv);
7470
7471 /* Wa_22011091694:adlp */
7472 intel_de_rmw(dev_priv, GEN9_CLKGATE_DIS_5, 0, DPCE_GATING_DIS);
7473}
7474
Stuart Summersda9427502020-10-14 12:19:34 -07007475static void dg1_init_clock_gating(struct drm_i915_private *dev_priv)
7476{
José Roberto de Souza35f08372021-01-13 05:37:59 -08007477 gen12lp_init_clock_gating(dev_priv);
7478
Stuart Summersda9427502020-10-14 12:19:34 -07007479 /* Wa_1409836686:dg1[a0] */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007480 if (IS_DG1_GT_STEP(dev_priv, STEP_A0, STEP_B0))
Jani Nikula5f461662020-11-30 13:15:58 +02007481 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_3, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_3) |
Stuart Summersda9427502020-10-14 12:19:34 -07007482 DPT_GATING_DIS);
7483}
7484
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007485static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
7486{
7487 if (!HAS_PCH_CNP(dev_priv))
7488 return;
7489
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08007490 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Jani Nikula5f461662020-11-30 13:15:58 +02007491 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D) |
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07007492 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007493}
7494
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007495static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
7496{
7497 cnp_init_clock_gating(dev_priv);
7498 gen9_init_clock_gating(dev_priv);
7499
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007500 /* WAC6entrylatency:cfl */
Jani Nikula5f461662020-11-30 13:15:58 +02007501 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007502 FBC_LLC_FULLY_OPEN);
7503
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007504 /*
7505 * WaFbcTurnOffFbcWatermark:cfl
7506 * Display WA #0562: cfl
7507 */
Jani Nikula5f461662020-11-30 13:15:58 +02007508 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007509 DISP_FBC_WM_DIS);
7510
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007511 /*
7512 * WaFbcNukeOnHostModify:cfl
7513 * Display WA #0873: cfl
7514 */
Jani Nikula5f461662020-11-30 13:15:58 +02007515 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjälä73ab6ec2021-11-04 16:45:15 +02007516 DPFC_NUKE_ON_ANY_MODIFICATION);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007517}
7518
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007519static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007520{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007521 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007522
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007523 /* WAC6entrylatency:kbl */
Jani Nikula5f461662020-11-30 13:15:58 +02007524 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007525 FBC_LLC_FULLY_OPEN);
7526
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007527 /* WaDisableSDEUnitClockGating:kbl */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007528 if (IS_KBL_GT_STEP(dev_priv, 0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007529 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007530 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007531
7532 /* WaDisableGamClockGating:kbl */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007533 if (IS_KBL_GT_STEP(dev_priv, 0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007534 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1, intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007535 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007536
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007537 /*
7538 * WaFbcTurnOffFbcWatermark:kbl
7539 * Display WA #0562: kbl
7540 */
Jani Nikula5f461662020-11-30 13:15:58 +02007541 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007542 DISP_FBC_WM_DIS);
7543
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007544 /*
7545 * WaFbcNukeOnHostModify:kbl
7546 * Display WA #0873: kbl
7547 */
Jani Nikula5f461662020-11-30 13:15:58 +02007548 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjälä73ab6ec2021-11-04 16:45:15 +02007549 DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007550}
7551
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007552static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007553{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007554 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007555
Ville Syrjäläf1421192020-07-16 22:04:25 +03007556 /* WaDisableDopClockGating:skl */
Jani Nikula5f461662020-11-30 13:15:58 +02007557 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL) &
Ville Syrjäläf1421192020-07-16 22:04:25 +03007558 ~GEN7_DOP_CLOCK_GATE_ENABLE);
7559
Mika Kuoppala44fff992016-06-07 17:19:09 +03007560 /* WAC6entrylatency:skl */
Jani Nikula5f461662020-11-30 13:15:58 +02007561 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Mika Kuoppala44fff992016-06-07 17:19:09 +03007562 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007563
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007564 /*
7565 * WaFbcTurnOffFbcWatermark:skl
7566 * Display WA #0562: skl
7567 */
Jani Nikula5f461662020-11-30 13:15:58 +02007568 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007569 DISP_FBC_WM_DIS);
7570
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007571 /*
7572 * WaFbcNukeOnHostModify:skl
7573 * Display WA #0873: skl
7574 */
Jani Nikula5f461662020-11-30 13:15:58 +02007575 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjälä73ab6ec2021-11-04 16:45:15 +02007576 DPFC_NUKE_ON_ANY_MODIFICATION);
Ville Syrjäläcd7a8812020-07-08 16:12:22 +03007577
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007578 /*
7579 * WaFbcHighMemBwCorruptionAvoidance:skl
7580 * Display WA #0883: skl
7581 */
Jani Nikula5f461662020-11-30 13:15:58 +02007582 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjälä73ab6ec2021-11-04 16:45:15 +02007583 DPFC_DISABLE_DUMMY0);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007584}
7585
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007586static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007587{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007588 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007589
Ville Syrjälä885f1822020-07-08 16:12:20 +03007590 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007591 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A),
7592 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A)) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007593 HSW_FBCQ_DIS);
7594
Ben Widawskyab57fff2013-12-12 15:28:04 -08007595 /* WaSwitchSolVfFArbitrationPriority:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007596 intel_uncore_write(&dev_priv->uncore, GAM_ECOCHK, intel_uncore_read(&dev_priv->uncore, GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007597
Ben Widawskyab57fff2013-12-12 15:28:04 -08007598 /* WaPsrDPAMaskVBlankInSRD:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007599 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
7600 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007601
Damien Lespiau055e3932014-08-18 13:49:10 +01007602 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007603 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007604 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7605 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007606 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007607 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007608
Ben Widawskyab57fff2013-12-12 15:28:04 -08007609 /* WaVSRefCountFullforceMissDisable:bdw */
7610 /* WaDSRefCountFullforceMissDisable:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007611 intel_uncore_write(&dev_priv->uncore, GEN7_FF_THREAD_MODE,
7612 intel_uncore_read(&dev_priv->uncore, GEN7_FF_THREAD_MODE) &
Ben Widawskyab57fff2013-12-12 15:28:04 -08007613 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007614
Jani Nikula5f461662020-11-30 13:15:58 +02007615 intel_uncore_write(&dev_priv->uncore, GEN6_RC_SLEEP_PSMI_CONTROL,
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007616 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007617
7618 /* WaDisableSDEUnitClockGating:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007619 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007620 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007621
Imre Deak450174f2016-05-03 15:54:21 +03007622 /* WaProgramL3SqcReg1Default:bdw */
7623 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007624
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007625 /* WaKVMNotificationOnConfigChange:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007626 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR2_1, intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR2_1)
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007627 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7628
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007629 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007630
7631 /* WaDisableDopClockGating:bdw
7632 *
7633 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7634 * clock gating.
7635 */
Jani Nikula5f461662020-11-30 13:15:58 +02007636 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1,
7637 intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007638}
7639
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007640static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007641{
Ville Syrjälä885f1822020-07-08 16:12:20 +03007642 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007643 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A),
7644 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A)) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007645 HSW_FBCQ_DIS);
7646
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007647 /* This is required by WaCatErrorRejectionIssue:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007648 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7649 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Chris Wilsonf93ec5f2020-06-11 10:30:15 +01007650 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
Kenneth Graunke94411592014-12-31 16:23:00 -08007651
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007652 /* WaSwitchSolVfFArbitrationPriority:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007653 intel_uncore_write(&dev_priv->uncore, GAM_ECOCHK, intel_uncore_read(&dev_priv->uncore, GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskye3dff582013-03-20 14:49:14 -07007654
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007655 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007656}
7657
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007658static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007659{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007660 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007661
Jani Nikula5f461662020-11-30 13:15:58 +02007662 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007663
Ville Syrjälä885f1822020-07-08 16:12:20 +03007664 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007665 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7666 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007667 ILK_FBCQ_DIS);
7668
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007669 /* WaDisableBackToBackFlipFix:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007670 intel_uncore_write(&dev_priv->uncore, IVB_CHICKEN3,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007671 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7672 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7673
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007674 if (IS_IVB_GT1(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007675 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007676 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007677 else {
7678 /* must write both registers */
Jani Nikula5f461662020-11-30 13:15:58 +02007679 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Ville Syrjälä412236c2014-01-22 21:32:44 +02007680 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jani Nikula5f461662020-11-30 13:15:58 +02007681 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2_GT2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007682 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007683 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007684
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007685 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007686 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007687 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007688 */
Jani Nikula5f461662020-11-30 13:15:58 +02007689 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007690 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007691
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007692 /* This is required by WaCatErrorRejectionIssue:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007693 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7694 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007695 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7696
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007697 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007698
Jani Nikula5f461662020-11-30 13:15:58 +02007699 snpcr = intel_uncore_read(&dev_priv->uncore, GEN6_MBCUNIT_SNPCR);
Ben Widawsky20848222012-05-04 18:58:59 -07007700 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7701 snpcr |= GEN6_MBC_SNPCR_MED;
Jani Nikula5f461662020-11-30 13:15:58 +02007702 intel_uncore_write(&dev_priv->uncore, GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007703
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007704 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007705 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007706
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007707 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007708}
7709
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007710static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007711{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007712 /* WaDisableBackToBackFlipFix:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007713 intel_uncore_write(&dev_priv->uncore, IVB_CHICKEN3,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007714 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7715 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7716
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007717 /* WaDisableDopClockGating:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007718 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007719 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7720
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007721 /* This is required by WaCatErrorRejectionIssue:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007722 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7723 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007724 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7725
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007726 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007727 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007728 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007729 */
Jani Nikula5f461662020-11-30 13:15:58 +02007730 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007731 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007732
Akash Goelc98f5062014-03-24 23:00:07 +05307733 /* WaDisableL3Bank2xClockGate:vlv
7734 * Disabling L3 clock gating- MMIO 940c[25] = 1
7735 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
Jani Nikula5f461662020-11-30 13:15:58 +02007736 intel_uncore_write(&dev_priv->uncore, GEN7_UCGCTL4,
7737 intel_uncore_read(&dev_priv->uncore, GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007738
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007739 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007740 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007741 * Disable clock gating on th GCFG unit to prevent a delay
7742 * in the reporting of vblank events.
7743 */
Jani Nikula5f461662020-11-30 13:15:58 +02007744 intel_uncore_write(&dev_priv->uncore, VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007745}
7746
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007747static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007748{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007749 /* WaVSRefCountFullforceMissDisable:chv */
7750 /* WaDSRefCountFullforceMissDisable:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007751 intel_uncore_write(&dev_priv->uncore, GEN7_FF_THREAD_MODE,
7752 intel_uncore_read(&dev_priv->uncore, GEN7_FF_THREAD_MODE) &
Ville Syrjälä232ce332014-04-09 13:28:35 +03007753 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007754
7755 /* WaDisableSemaphoreAndSyncFlipWait:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007756 intel_uncore_write(&dev_priv->uncore, GEN6_RC_SLEEP_PSMI_CONTROL,
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007757 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007758
7759 /* WaDisableCSUnitClockGating:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007760 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1, intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Ville Syrjälä08466972014-04-09 13:28:37 +03007761 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007762
7763 /* WaDisableSDEUnitClockGating:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007764 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ville Syrjäläc6317802014-04-09 13:28:38 +03007765 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007766
7767 /*
Imre Deak450174f2016-05-03 15:54:21 +03007768 * WaProgramL3SqcReg1Default:chv
7769 * See gfxspecs/Related Documents/Performance Guide/
7770 * LSQC Setting Recommendations.
7771 */
7772 gen8_set_l3sqc_credits(dev_priv, 38, 2);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007773}
7774
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007775static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007776{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007777 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007778
Jani Nikula5f461662020-11-30 13:15:58 +02007779 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, 0);
7780 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007781 GS_UNIT_CLOCK_GATE_DISABLE |
7782 CL_UNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007783 intel_uncore_write(&dev_priv->uncore, RAMCLK_GATE_D, 0);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007784 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7785 OVRUNIT_CLOCK_GATE_DISABLE |
7786 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007787 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007788 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007789 intel_uncore_write(&dev_priv->uncore, DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007790
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007791 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007792}
7793
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007794static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007795{
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007796 struct intel_uncore *uncore = &dev_priv->uncore;
7797
7798 intel_uncore_write(uncore, RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7799 intel_uncore_write(uncore, RENCLK_GATE_D2, 0);
7800 intel_uncore_write(uncore, DSPCLK_GATE_D, 0);
7801 intel_uncore_write(uncore, RAMCLK_GATE_D, 0);
7802 intel_uncore_write16(uncore, DEUC, 0);
7803 intel_uncore_write(uncore,
7804 MI_ARB_STATE,
7805 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007806}
7807
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007808static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007809{
Jani Nikula5f461662020-11-30 13:15:58 +02007810 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007811 I965_RCC_CLOCK_GATE_DISABLE |
7812 I965_RCPB_CLOCK_GATE_DISABLE |
7813 I965_ISC_CLOCK_GATE_DISABLE |
7814 I965_FBC_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007815 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D2, 0);
7816 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE,
Ville Syrjälä20f94962013-06-07 10:47:02 +03007817 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007818}
7819
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007820static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007821{
Jani Nikula5f461662020-11-30 13:15:58 +02007822 u32 dstate = intel_uncore_read(&dev_priv->uncore, D_STATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007823
7824 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7825 DSTATE_DOT_CLOCK_GATING;
Jani Nikula5f461662020-11-30 13:15:58 +02007826 intel_uncore_write(&dev_priv->uncore, D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007827
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007828 if (IS_PINEVIEW(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007829 intel_uncore_write(&dev_priv->uncore, ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007830
7831 /* IIR "flip pending" means done if this bit is set */
Jani Nikula5f461662020-11-30 13:15:58 +02007832 intel_uncore_write(&dev_priv->uncore, ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007833
7834 /* interrupts should cause a wake up from C3 */
Jani Nikula5f461662020-11-30 13:15:58 +02007835 intel_uncore_write(&dev_priv->uncore, INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007836
7837 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Jani Nikula5f461662020-11-30 13:15:58 +02007838 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007839
Jani Nikula5f461662020-11-30 13:15:58 +02007840 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007841 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007842}
7843
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007844static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007845{
Jani Nikula5f461662020-11-30 13:15:58 +02007846 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007847
7848 /* interrupts should cause a wake up from C3 */
Jani Nikula5f461662020-11-30 13:15:58 +02007849 intel_uncore_write(&dev_priv->uncore, MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007850 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007851
Jani Nikula5f461662020-11-30 13:15:58 +02007852 intel_uncore_write(&dev_priv->uncore, MEM_MODE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007853 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007854
7855 /*
7856 * Have FBC ignore 3D activity since we use software
7857 * render tracking, and otherwise a pure 3D workload
7858 * (even if it just renders a single frame and then does
7859 * abosultely nothing) would not allow FBC to recompress
7860 * until a 2D blit occurs.
7861 */
Jani Nikula5f461662020-11-30 13:15:58 +02007862 intel_uncore_write(&dev_priv->uncore, SCPD0,
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007863 _MASKED_BIT_ENABLE(SCPD_FBC_IGNORE_3D));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007864}
7865
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007866static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007867{
Jani Nikula5f461662020-11-30 13:15:58 +02007868 intel_uncore_write(&dev_priv->uncore, MEM_MODE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007869 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7870 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007871}
7872
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007873void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007874{
Dave Airlieeba4b792021-09-29 01:58:07 +03007875 dev_priv->clock_gating_funcs->init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007876}
7877
Ville Syrjälä712bf362016-10-31 22:37:23 +02007878void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007879{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007880 if (HAS_PCH_LPT(dev_priv))
7881 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007882}
7883
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007884static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007885{
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007886 drm_dbg_kms(&dev_priv->drm,
7887 "No clock gating settings or workarounds applied.\n");
Imre Deakbb400da2016-03-16 13:38:54 +02007888}
7889
Dave Airlieeba4b792021-09-29 01:58:07 +03007890#define CG_FUNCS(platform) \
7891static const struct drm_i915_clock_gating_funcs platform##_clock_gating_funcs = { \
7892 .init_clock_gating = platform##_init_clock_gating, \
7893}
7894
7895CG_FUNCS(adlp);
7896CG_FUNCS(dg1);
7897CG_FUNCS(gen12lp);
7898CG_FUNCS(icl);
7899CG_FUNCS(cfl);
7900CG_FUNCS(skl);
7901CG_FUNCS(kbl);
7902CG_FUNCS(bxt);
7903CG_FUNCS(glk);
7904CG_FUNCS(bdw);
7905CG_FUNCS(chv);
7906CG_FUNCS(hsw);
7907CG_FUNCS(ivb);
7908CG_FUNCS(vlv);
7909CG_FUNCS(gen6);
7910CG_FUNCS(ilk);
7911CG_FUNCS(g4x);
7912CG_FUNCS(i965gm);
7913CG_FUNCS(i965g);
7914CG_FUNCS(gen3);
7915CG_FUNCS(i85x);
7916CG_FUNCS(i830);
7917CG_FUNCS(nop);
7918#undef CG_FUNCS
7919
Imre Deakbb400da2016-03-16 13:38:54 +02007920/**
7921 * intel_init_clock_gating_hooks - setup the clock gating hooks
7922 * @dev_priv: device private
7923 *
7924 * Setup the hooks that configure which clocks of a given platform can be
7925 * gated and also apply various GT and display specific workarounds for these
7926 * platforms. Note that some GT specific workarounds are applied separately
7927 * when GPU contexts or batchbuffers start their execution.
7928 */
7929void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7930{
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07007931 if (IS_ALDERLAKE_P(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007932 dev_priv->clock_gating_funcs = &adlp_clock_gating_funcs;
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07007933 else if (IS_DG1(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007934 dev_priv->clock_gating_funcs = &dg1_clock_gating_funcs;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007935 else if (GRAPHICS_VER(dev_priv) == 12)
Dave Airlieeba4b792021-09-29 01:58:07 +03007936 dev_priv->clock_gating_funcs = &gen12lp_clock_gating_funcs;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007937 else if (GRAPHICS_VER(dev_priv) == 11)
Dave Airlieeba4b792021-09-29 01:58:07 +03007938 dev_priv->clock_gating_funcs = &icl_clock_gating_funcs;
Chris Wilson5f4ae272020-06-02 15:05:40 +01007939 else if (IS_COFFEELAKE(dev_priv) || IS_COMETLAKE(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007940 dev_priv->clock_gating_funcs = &cfl_clock_gating_funcs;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007941 else if (IS_SKYLAKE(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007942 dev_priv->clock_gating_funcs = &skl_clock_gating_funcs;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007943 else if (IS_KABYLAKE(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007944 dev_priv->clock_gating_funcs = &kbl_clock_gating_funcs;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007945 else if (IS_BROXTON(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007946 dev_priv->clock_gating_funcs = &bxt_clock_gating_funcs;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007947 else if (IS_GEMINILAKE(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007948 dev_priv->clock_gating_funcs = &glk_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007949 else if (IS_BROADWELL(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007950 dev_priv->clock_gating_funcs = &bdw_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007951 else if (IS_CHERRYVIEW(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007952 dev_priv->clock_gating_funcs = &chv_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007953 else if (IS_HASWELL(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007954 dev_priv->clock_gating_funcs = &hsw_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007955 else if (IS_IVYBRIDGE(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007956 dev_priv->clock_gating_funcs = &ivb_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007957 else if (IS_VALLEYVIEW(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007958 dev_priv->clock_gating_funcs = &vlv_clock_gating_funcs;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007959 else if (GRAPHICS_VER(dev_priv) == 6)
Dave Airlieeba4b792021-09-29 01:58:07 +03007960 dev_priv->clock_gating_funcs = &gen6_clock_gating_funcs;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007961 else if (GRAPHICS_VER(dev_priv) == 5)
Dave Airlieeba4b792021-09-29 01:58:07 +03007962 dev_priv->clock_gating_funcs = &ilk_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007963 else if (IS_G4X(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007964 dev_priv->clock_gating_funcs = &g4x_clock_gating_funcs;
Jani Nikulac0f86832016-12-07 12:13:04 +02007965 else if (IS_I965GM(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007966 dev_priv->clock_gating_funcs = &i965gm_clock_gating_funcs;
Jani Nikulac0f86832016-12-07 12:13:04 +02007967 else if (IS_I965G(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007968 dev_priv->clock_gating_funcs = &i965g_clock_gating_funcs;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007969 else if (GRAPHICS_VER(dev_priv) == 3)
Dave Airlieeba4b792021-09-29 01:58:07 +03007970 dev_priv->clock_gating_funcs = &gen3_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007971 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
Dave Airlieeba4b792021-09-29 01:58:07 +03007972 dev_priv->clock_gating_funcs = &i85x_clock_gating_funcs;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007973 else if (GRAPHICS_VER(dev_priv) == 2)
Dave Airlieeba4b792021-09-29 01:58:07 +03007974 dev_priv->clock_gating_funcs = &i830_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007975 else {
7976 MISSING_CASE(INTEL_DEVID(dev_priv));
Dave Airlieeba4b792021-09-29 01:58:07 +03007977 dev_priv->clock_gating_funcs = &nop_clock_gating_funcs;
Imre Deakbb400da2016-03-16 13:38:54 +02007978 }
7979}
7980
Dave Airliedde98a52021-09-29 01:58:08 +03007981static const struct drm_i915_wm_disp_funcs skl_wm_funcs = {
7982 .compute_global_watermarks = skl_compute_wm,
7983};
7984
7985static const struct drm_i915_wm_disp_funcs ilk_wm_funcs = {
7986 .compute_pipe_wm = ilk_compute_pipe_wm,
7987 .compute_intermediate_wm = ilk_compute_intermediate_wm,
7988 .initial_watermarks = ilk_initial_watermarks,
7989 .optimize_watermarks = ilk_optimize_watermarks,
7990};
7991
7992static const struct drm_i915_wm_disp_funcs vlv_wm_funcs = {
7993 .compute_pipe_wm = vlv_compute_pipe_wm,
7994 .compute_intermediate_wm = vlv_compute_intermediate_wm,
7995 .initial_watermarks = vlv_initial_watermarks,
7996 .optimize_watermarks = vlv_optimize_watermarks,
7997 .atomic_update_watermarks = vlv_atomic_update_fifo,
7998};
7999
8000static const struct drm_i915_wm_disp_funcs g4x_wm_funcs = {
8001 .compute_pipe_wm = g4x_compute_pipe_wm,
8002 .compute_intermediate_wm = g4x_compute_intermediate_wm,
8003 .initial_watermarks = g4x_initial_watermarks,
8004 .optimize_watermarks = g4x_optimize_watermarks,
8005};
8006
8007static const struct drm_i915_wm_disp_funcs pnv_wm_funcs = {
8008 .update_wm = pnv_update_wm,
8009};
8010
8011static const struct drm_i915_wm_disp_funcs i965_wm_funcs = {
8012 .update_wm = i965_update_wm,
8013};
8014
8015static const struct drm_i915_wm_disp_funcs i9xx_wm_funcs = {
8016 .update_wm = i9xx_update_wm,
8017};
8018
8019static const struct drm_i915_wm_disp_funcs i845_wm_funcs = {
8020 .update_wm = i845_update_wm,
8021};
8022
8023static const struct drm_i915_wm_disp_funcs nop_funcs = {
8024};
8025
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008026/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008027void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008028{
Daniel Vetterc921aba2012-04-26 23:28:17 +02008029 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008030 if (IS_PINEVIEW(dev_priv))
Lucas De Marchi1d218222019-12-24 00:40:04 -08008031 pnv_get_mem_freq(dev_priv);
Lucas De Marchi651e7d42021-06-05 21:50:49 -07008032 else if (GRAPHICS_VER(dev_priv) == 5)
Lucas De Marchi9eae5e22019-12-24 00:40:09 -08008033 ilk_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008034
James Ausmusb068a862019-10-09 10:23:14 -07008035 if (intel_has_sagv(dev_priv))
8036 skl_setup_sagv_block_time(dev_priv);
8037
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008038 /* For FIFO watermark updates */
Matt Roper7dadd282021-03-19 21:42:43 -07008039 if (DISPLAY_VER(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008040 skl_setup_wm_latency(dev_priv);
Dave Airliedde98a52021-09-29 01:58:08 +03008041 dev_priv->wm_disp = &skl_wm_funcs;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008042 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008043 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008044
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008045 if ((DISPLAY_VER(dev_priv) == 5 && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008046 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008047 (DISPLAY_VER(dev_priv) != 5 && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008048 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Dave Airliedde98a52021-09-29 01:58:08 +03008049 dev_priv->wm_disp = &ilk_wm_funcs;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008050 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008051 drm_dbg_kms(&dev_priv->drm,
8052 "Failed to read display plane latency. "
8053 "Disable CxSR\n");
Dave Airliedde98a52021-09-29 01:58:08 +03008054 dev_priv->wm_disp = &nop_funcs;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008055 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008056 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008057 vlv_setup_wm_latency(dev_priv);
Dave Airliedde98a52021-09-29 01:58:08 +03008058 dev_priv->wm_disp = &vlv_wm_funcs;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03008059 } else if (IS_G4X(dev_priv)) {
8060 g4x_setup_wm_latency(dev_priv);
Dave Airliedde98a52021-09-29 01:58:08 +03008061 dev_priv->wm_disp = &g4x_wm_funcs;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008062 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00008063 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008064 dev_priv->is_ddr3,
8065 dev_priv->fsb_freq,
8066 dev_priv->mem_freq)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008067 drm_info(&dev_priv->drm,
8068 "failed to find known CxSR latency "
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008069 "(found ddr%s fsb freq %d, mem freq %d), "
8070 "disabling CxSR\n",
8071 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8072 dev_priv->fsb_freq, dev_priv->mem_freq);
8073 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008074 intel_set_memory_cxsr(dev_priv, false);
Dave Airliedde98a52021-09-29 01:58:08 +03008075 dev_priv->wm_disp = &nop_funcs;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008076 } else
Dave Airliedde98a52021-09-29 01:58:08 +03008077 dev_priv->wm_disp = &pnv_wm_funcs;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008078 } else if (DISPLAY_VER(dev_priv) == 4) {
Dave Airliedde98a52021-09-29 01:58:08 +03008079 dev_priv->wm_disp = &i965_wm_funcs;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008080 } else if (DISPLAY_VER(dev_priv) == 3) {
Dave Airliedde98a52021-09-29 01:58:08 +03008081 dev_priv->wm_disp = &i9xx_wm_funcs;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008082 } else if (DISPLAY_VER(dev_priv) == 2) {
Dave Airlie758b2fc2021-09-29 01:57:46 +03008083 if (INTEL_NUM_PIPES(dev_priv) == 1)
Dave Airliedde98a52021-09-29 01:58:08 +03008084 dev_priv->wm_disp = &i845_wm_funcs;
Dave Airlie758b2fc2021-09-29 01:57:46 +03008085 else
Dave Airliedde98a52021-09-29 01:58:08 +03008086 dev_priv->wm_disp = &i9xx_wm_funcs;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008087 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008088 drm_err(&dev_priv->drm,
8089 "unexpected fall-through in %s\n", __func__);
Dave Airliedde98a52021-09-29 01:58:08 +03008090 dev_priv->wm_disp = &nop_funcs;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008091 }
8092}
8093
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008094void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008095{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01008096 dev_priv->runtime_pm.suspended = false;
8097 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008098}
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02008099
8100static struct intel_global_state *intel_dbuf_duplicate_state(struct intel_global_obj *obj)
8101{
8102 struct intel_dbuf_state *dbuf_state;
8103
8104 dbuf_state = kmemdup(obj->state, sizeof(*dbuf_state), GFP_KERNEL);
8105 if (!dbuf_state)
8106 return NULL;
8107
8108 return &dbuf_state->base;
8109}
8110
8111static void intel_dbuf_destroy_state(struct intel_global_obj *obj,
8112 struct intel_global_state *state)
8113{
8114 kfree(state);
8115}
8116
8117static const struct intel_global_state_funcs intel_dbuf_funcs = {
8118 .atomic_duplicate_state = intel_dbuf_duplicate_state,
8119 .atomic_destroy_state = intel_dbuf_destroy_state,
8120};
8121
8122struct intel_dbuf_state *
8123intel_atomic_get_dbuf_state(struct intel_atomic_state *state)
8124{
8125 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8126 struct intel_global_state *dbuf_state;
8127
8128 dbuf_state = intel_atomic_get_global_obj_state(state, &dev_priv->dbuf.obj);
8129 if (IS_ERR(dbuf_state))
8130 return ERR_CAST(dbuf_state);
8131
8132 return to_intel_dbuf_state(dbuf_state);
8133}
8134
8135int intel_dbuf_init(struct drm_i915_private *dev_priv)
8136{
8137 struct intel_dbuf_state *dbuf_state;
8138
8139 dbuf_state = kzalloc(sizeof(*dbuf_state), GFP_KERNEL);
8140 if (!dbuf_state)
8141 return -ENOMEM;
8142
8143 intel_atomic_global_obj_init(dev_priv, &dev_priv->dbuf.obj,
8144 &dbuf_state->base, &intel_dbuf_funcs);
8145
8146 return 0;
8147}
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008148
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07008149/*
8150 * Configure MBUS_CTL and all DBUF_CTL_S of each slice to join_mbus state before
8151 * update the request state of all DBUS slices.
8152 */
8153static void update_mbus_pre_enable(struct intel_atomic_state *state)
8154{
8155 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8156 u32 mbus_ctl, dbuf_min_tracker_val;
8157 enum dbuf_slice slice;
8158 const struct intel_dbuf_state *dbuf_state =
8159 intel_atomic_get_new_dbuf_state(state);
8160
8161 if (!IS_ALDERLAKE_P(dev_priv))
8162 return;
8163
8164 /*
8165 * TODO: Implement vblank synchronized MBUS joining changes.
8166 * Must be properly coordinated with dbuf reprogramming.
8167 */
8168 if (dbuf_state->joined_mbus) {
8169 mbus_ctl = MBUS_HASHING_MODE_1x4 | MBUS_JOIN |
8170 MBUS_JOIN_PIPE_SELECT_NONE;
8171 dbuf_min_tracker_val = DBUF_MIN_TRACKER_STATE_SERVICE(3);
8172 } else {
8173 mbus_ctl = MBUS_HASHING_MODE_2x2 |
8174 MBUS_JOIN_PIPE_SELECT_NONE;
8175 dbuf_min_tracker_val = DBUF_MIN_TRACKER_STATE_SERVICE(1);
8176 }
8177
8178 intel_de_rmw(dev_priv, MBUS_CTL,
8179 MBUS_HASHING_MODE_MASK | MBUS_JOIN |
8180 MBUS_JOIN_PIPE_SELECT_MASK, mbus_ctl);
8181
8182 for_each_dbuf_slice(dev_priv, slice)
8183 intel_de_rmw(dev_priv, DBUF_CTL_S(slice),
8184 DBUF_MIN_TRACKER_STATE_SERVICE_MASK,
8185 dbuf_min_tracker_val);
8186}
8187
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008188void intel_dbuf_pre_plane_update(struct intel_atomic_state *state)
8189{
8190 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8191 const struct intel_dbuf_state *new_dbuf_state =
8192 intel_atomic_get_new_dbuf_state(state);
8193 const struct intel_dbuf_state *old_dbuf_state =
8194 intel_atomic_get_old_dbuf_state(state);
8195
8196 if (!new_dbuf_state ||
Stanislav Lisovskiy0d6695b2021-05-27 14:01:06 +03008197 ((new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
8198 && (new_dbuf_state->joined_mbus == old_dbuf_state->joined_mbus)))
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008199 return;
8200
8201 WARN_ON(!new_dbuf_state->base.changed);
8202
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07008203 update_mbus_pre_enable(state);
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008204 gen9_dbuf_slices_update(dev_priv,
8205 old_dbuf_state->enabled_slices |
8206 new_dbuf_state->enabled_slices);
8207}
8208
8209void intel_dbuf_post_plane_update(struct intel_atomic_state *state)
8210{
8211 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8212 const struct intel_dbuf_state *new_dbuf_state =
8213 intel_atomic_get_new_dbuf_state(state);
8214 const struct intel_dbuf_state *old_dbuf_state =
8215 intel_atomic_get_old_dbuf_state(state);
8216
8217 if (!new_dbuf_state ||
Stanislav Lisovskiy0d6695b2021-05-27 14:01:06 +03008218 ((new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
8219 && (new_dbuf_state->joined_mbus == old_dbuf_state->joined_mbus)))
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008220 return;
8221
8222 WARN_ON(!new_dbuf_state->base.changed);
8223
8224 gen9_dbuf_slices_update(dev_priv,
8225 new_dbuf_state->enabled_slices);
8226}