blob: 48c755dc895bcb8e8c533730d8ff895b572e0358 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010029#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010030#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010031
32#include <drm/drm_atomic_helper.h>
33#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070034#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010035
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036#include "i915_drv.h"
37#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020038#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030039
Ben Widawskydc39fff2013-10-18 12:32:07 -070040/**
Jani Nikula18afd442016-01-18 09:19:48 +020041 * DOC: RC6
42 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070043 * RC6 is a special power stage which allows the GPU to enter an very
44 * low-voltage mode when idle, using down to 0V while at this stage. This
45 * stage is entered automatically when the GPU is idle when RC6 support is
46 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
47 *
48 * There are different RC6 modes available in Intel GPU, which differentiate
49 * among each other with the latency required to enter and leave RC6 and
50 * voltage consumed by the GPU in different states.
51 *
52 * The combination of the following flags define which states GPU is allowed
53 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
54 * RC6pp is deepest RC6. Their support by hardware varies according to the
55 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
56 * which brings the most power savings; deeper states save more power, but
57 * require higher latency to switch to and wake up.
58 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070059
Ville Syrjälä46f16e62016-10-31 22:37:22 +020060static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061{
Ville Syrjälä93564042017-08-24 22:10:51 +030062 if (HAS_LLC(dev_priv)) {
63 /*
64 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080065 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030066 *
67 * Must match Sampler, Pixel Back End, and Media. See
68 * WaCompressedResourceSamplerPbeMediaNewHashMode.
69 */
70 I915_WRITE(CHICKEN_PAR1_1,
71 I915_READ(CHICKEN_PAR1_1) |
72 SKL_DE_COMPRESSED_HASH_MODE);
73 }
74
Rodrigo Vivi82525c12017-06-08 08:50:00 -070075 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030076 I915_WRITE(CHICKEN_PAR1_1,
77 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
78
Rodrigo Vivi82525c12017-06-08 08:50:00 -070079 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030080 I915_WRITE(GEN8_CHICKEN_DCPR_1,
81 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030082
Rodrigo Vivi82525c12017-06-08 08:50:00 -070083 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
84 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030085 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
86 DISP_FBC_WM_DIS |
87 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030088
Rodrigo Vivi82525c12017-06-08 08:50:00 -070089 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030090 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
91 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053092
93 if (IS_SKYLAKE(dev_priv)) {
94 /* WaDisableDopClockGating */
95 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
96 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
97 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030098}
99
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200100static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200101{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200102 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200103
Nick Hoatha7546152015-06-29 14:07:32 +0100104 /* WaDisableSDEUnitClockGating:bxt */
105 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
106 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
107
Imre Deak32608ca2015-03-11 11:10:27 +0200108 /*
109 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200110 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200111 */
Imre Deak32608ca2015-03-11 11:10:27 +0200112 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200113 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200114
115 /*
116 * Wa: Backlight PWM may stop in the asserted state, causing backlight
117 * to stay fully on.
118 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200119 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
120 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200121}
122
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200123static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
124{
125 gen9_init_clock_gating(dev_priv);
126
127 /*
128 * WaDisablePWMClockGating:glk
129 * Backlight PWM may stop in the asserted state, causing backlight
130 * to stay fully on.
131 */
132 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
133 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200134
135 /* WaDDIIOTimeout:glk */
136 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
137 u32 val = I915_READ(CHICKEN_MISC_2);
138 val &= ~(GLK_CL0_PWR_DOWN |
139 GLK_CL1_PWR_DOWN |
140 GLK_CL2_PWR_DOWN);
141 I915_WRITE(CHICKEN_MISC_2, val);
142 }
143
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200144}
145
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200146static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200148 u32 tmp;
149
150 tmp = I915_READ(CLKCFG);
151
152 switch (tmp & CLKCFG_FSB_MASK) {
153 case CLKCFG_FSB_533:
154 dev_priv->fsb_freq = 533; /* 133*4 */
155 break;
156 case CLKCFG_FSB_800:
157 dev_priv->fsb_freq = 800; /* 200*4 */
158 break;
159 case CLKCFG_FSB_667:
160 dev_priv->fsb_freq = 667; /* 167*4 */
161 break;
162 case CLKCFG_FSB_400:
163 dev_priv->fsb_freq = 400; /* 100*4 */
164 break;
165 }
166
167 switch (tmp & CLKCFG_MEM_MASK) {
168 case CLKCFG_MEM_533:
169 dev_priv->mem_freq = 533;
170 break;
171 case CLKCFG_MEM_667:
172 dev_priv->mem_freq = 667;
173 break;
174 case CLKCFG_MEM_800:
175 dev_priv->mem_freq = 800;
176 break;
177 }
178
179 /* detect pineview DDR3 setting */
180 tmp = I915_READ(CSHRDDR3CTL);
181 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
182}
183
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200184static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200185{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200186 u16 ddrpll, csipll;
187
188 ddrpll = I915_READ16(DDRMPLL1);
189 csipll = I915_READ16(CSIPLL0);
190
191 switch (ddrpll & 0xff) {
192 case 0xc:
193 dev_priv->mem_freq = 800;
194 break;
195 case 0x10:
196 dev_priv->mem_freq = 1066;
197 break;
198 case 0x14:
199 dev_priv->mem_freq = 1333;
200 break;
201 case 0x18:
202 dev_priv->mem_freq = 1600;
203 break;
204 default:
205 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
206 ddrpll & 0xff);
207 dev_priv->mem_freq = 0;
208 break;
209 }
210
Daniel Vetter20e4d402012-08-08 23:35:39 +0200211 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200212
213 switch (csipll & 0x3ff) {
214 case 0x00c:
215 dev_priv->fsb_freq = 3200;
216 break;
217 case 0x00e:
218 dev_priv->fsb_freq = 3733;
219 break;
220 case 0x010:
221 dev_priv->fsb_freq = 4266;
222 break;
223 case 0x012:
224 dev_priv->fsb_freq = 4800;
225 break;
226 case 0x014:
227 dev_priv->fsb_freq = 5333;
228 break;
229 case 0x016:
230 dev_priv->fsb_freq = 5866;
231 break;
232 case 0x018:
233 dev_priv->fsb_freq = 6400;
234 break;
235 default:
236 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
237 csipll & 0x3ff);
238 dev_priv->fsb_freq = 0;
239 break;
240 }
241
242 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200243 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200244 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200245 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200246 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200247 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200248 }
249}
250
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300251static const struct cxsr_latency cxsr_latency_table[] = {
252 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
253 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
254 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
255 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
256 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
257
258 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
259 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
260 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
261 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
262 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
263
264 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
265 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
266 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
267 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
268 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
269
270 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
271 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
272 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
273 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
274 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
275
276 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
277 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
278 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
279 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
280 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
281
282 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
283 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
284 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
285 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
286 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
287};
288
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100289static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
290 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300291 int fsb,
292 int mem)
293{
294 const struct cxsr_latency *latency;
295 int i;
296
297 if (fsb == 0 || mem == 0)
298 return NULL;
299
300 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
301 latency = &cxsr_latency_table[i];
302 if (is_desktop == latency->is_desktop &&
303 is_ddr3 == latency->is_ddr3 &&
304 fsb == latency->fsb_freq && mem == latency->mem_freq)
305 return latency;
306 }
307
308 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
309
310 return NULL;
311}
312
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200313static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
314{
315 u32 val;
316
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100317 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200318
319 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
320 if (enable)
321 val &= ~FORCE_DDR_HIGH_FREQ;
322 else
323 val |= FORCE_DDR_HIGH_FREQ;
324 val &= ~FORCE_DDR_LOW_FREQ;
325 val |= FORCE_DDR_FREQ_REQ_ACK;
326 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
327
328 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
329 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
330 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
331
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100332 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200333}
334
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200335static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
336{
337 u32 val;
338
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100339 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200340
341 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
342 if (enable)
343 val |= DSP_MAXFIFO_PM5_ENABLE;
344 else
345 val &= ~DSP_MAXFIFO_PM5_ENABLE;
346 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
347
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100348 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200349}
350
Ville Syrjäläf4998962015-03-10 17:02:21 +0200351#define FW_WM(value, plane) \
352 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
353
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200354static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300355{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100359 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200363 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300365 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300366 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200367 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200368 val = I915_READ(DSPFW3);
369 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
370 if (enable)
371 val |= PINEVIEW_SELF_REFRESH_EN;
372 else
373 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300374 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100376 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
379 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
380 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300381 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100382 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300383 /*
384 * FIXME can't find a bit like this for 915G, and
385 * and yet it does have the related watermark in
386 * FW_BLC_SELF. What's going on?
387 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200388 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
390 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
391 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300392 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300393 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200394 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300395 }
396
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200397 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
398
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200399 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
400 enableddisabled(enable),
401 enableddisabled(was_enabled));
402
403 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300404}
405
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300406/**
407 * intel_set_memory_cxsr - Configure CxSR state
408 * @dev_priv: i915 device
409 * @enable: Allow vs. disallow CxSR
410 *
411 * Allow or disallow the system to enter a special CxSR
412 * (C-state self refresh) state. What typically happens in CxSR mode
413 * is that several display FIFOs may get combined into a single larger
414 * FIFO for a particular plane (so called max FIFO mode) to allow the
415 * system to defer memory fetches longer, and the memory will enter
416 * self refresh.
417 *
418 * Note that enabling CxSR does not guarantee that the system enter
419 * this special mode, nor does it guarantee that the system stays
420 * in that mode once entered. So this just allows/disallows the system
421 * to autonomously utilize the CxSR mode. Other factors such as core
422 * C-states will affect when/if the system actually enters/exits the
423 * CxSR mode.
424 *
425 * Note that on VLV/CHV this actually only controls the max FIFO mode,
426 * and the system is free to enter/exit memory self refresh at any time
427 * even when the use of CxSR has been disallowed.
428 *
429 * While the system is actually in the CxSR/max FIFO mode, some plane
430 * control registers will not get latched on vblank. Thus in order to
431 * guarantee the system will respond to changes in the plane registers
432 * we must always disallow CxSR prior to making changes to those registers.
433 * Unfortunately the system will re-evaluate the CxSR conditions at
434 * frame start which happens after vblank start (which is when the plane
435 * registers would get latched), so we can't proceed with the plane update
436 * during the same frame where we disallowed CxSR.
437 *
438 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
439 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
440 * the hardware w.r.t. HPLL SR when writing to plane registers.
441 * Disallowing just CxSR is sufficient.
442 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200443bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200444{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200445 bool ret;
446
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200447 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200448 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300449 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
450 dev_priv->wm.vlv.cxsr = enable;
451 else if (IS_G4X(dev_priv))
452 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200453 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200454
455 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200456}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200457
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300458/*
459 * Latency for FIFO fetches is dependent on several factors:
460 * - memory configuration (speed, channels)
461 * - chipset
462 * - current MCH state
463 * It can be fairly high in some situations, so here we assume a fairly
464 * pessimal value. It's a tradeoff between extra memory fetches (if we
465 * set this value too high, the FIFO will fetch frequently to stay full)
466 * and power consumption (set it too low to save power and we might see
467 * FIFO underruns and display "flicker").
468 *
469 * A value of 5us seems to be a good balance; safe for very low end
470 * platforms but not overly aggressive on lower latency configs.
471 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100472static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300473
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
475 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
476
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200477static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200478{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200479 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200480 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200481 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200482 enum pipe pipe = crtc->pipe;
483 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200484
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200485 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200486 uint32_t dsparb, dsparb2, dsparb3;
487 case PIPE_A:
488 dsparb = I915_READ(DSPARB);
489 dsparb2 = I915_READ(DSPARB2);
490 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
491 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
492 break;
493 case PIPE_B:
494 dsparb = I915_READ(DSPARB);
495 dsparb2 = I915_READ(DSPARB2);
496 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
497 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
498 break;
499 case PIPE_C:
500 dsparb2 = I915_READ(DSPARB2);
501 dsparb3 = I915_READ(DSPARB3);
502 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
503 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
504 break;
505 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200506 MISSING_CASE(pipe);
507 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200508 }
509
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200510 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
511 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
512 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
513 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200514}
515
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200516static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
517 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300518{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300519 uint32_t dsparb = I915_READ(DSPARB);
520 int size;
521
522 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200523 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
525
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200526 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
527 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528
529 return size;
530}
531
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200532static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
533 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300534{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535 uint32_t dsparb = I915_READ(DSPARB);
536 int size;
537
538 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200539 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
541 size >>= 1; /* Convert to cachelines */
542
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200543 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
544 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545
546 return size;
547}
548
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200549static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
550 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300552 uint32_t dsparb = I915_READ(DSPARB);
553 int size;
554
555 size = dsparb & 0x7f;
556 size >>= 2; /* Convert to cachelines */
557
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200558 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
559 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560
561 return size;
562}
563
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300564/* Pineview has different values for various configs */
565static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300566 .fifo_size = PINEVIEW_DISPLAY_FIFO,
567 .max_wm = PINEVIEW_MAX_WM,
568 .default_wm = PINEVIEW_DFT_WM,
569 .guard_size = PINEVIEW_GUARD_WM,
570 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300571};
572static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300573 .fifo_size = PINEVIEW_DISPLAY_FIFO,
574 .max_wm = PINEVIEW_MAX_WM,
575 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
576 .guard_size = PINEVIEW_GUARD_WM,
577 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578};
579static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300580 .fifo_size = PINEVIEW_CURSOR_FIFO,
581 .max_wm = PINEVIEW_CURSOR_MAX_WM,
582 .default_wm = PINEVIEW_CURSOR_DFT_WM,
583 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
584 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300585};
586static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300587 .fifo_size = PINEVIEW_CURSOR_FIFO,
588 .max_wm = PINEVIEW_CURSOR_MAX_WM,
589 .default_wm = PINEVIEW_CURSOR_DFT_WM,
590 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
591 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300592};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300593static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300594 .fifo_size = I965_CURSOR_FIFO,
595 .max_wm = I965_CURSOR_MAX_WM,
596 .default_wm = I965_CURSOR_DFT_WM,
597 .guard_size = 2,
598 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599};
600static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300601 .fifo_size = I945_FIFO_SIZE,
602 .max_wm = I915_MAX_WM,
603 .default_wm = 1,
604 .guard_size = 2,
605 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300606};
607static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300608 .fifo_size = I915_FIFO_SIZE,
609 .max_wm = I915_MAX_WM,
610 .default_wm = 1,
611 .guard_size = 2,
612 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300613};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300614static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300615 .fifo_size = I855GM_FIFO_SIZE,
616 .max_wm = I915_MAX_WM,
617 .default_wm = 1,
618 .guard_size = 2,
619 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300620};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300621static const struct intel_watermark_params i830_bc_wm_info = {
622 .fifo_size = I855GM_FIFO_SIZE,
623 .max_wm = I915_MAX_WM/2,
624 .default_wm = 1,
625 .guard_size = 2,
626 .cacheline_size = I830_FIFO_LINE_SIZE,
627};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200628static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300629 .fifo_size = I830_FIFO_SIZE,
630 .max_wm = I915_MAX_WM,
631 .default_wm = 1,
632 .guard_size = 2,
633 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300634};
635
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300636/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300637 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
638 * @pixel_rate: Pipe pixel rate in kHz
639 * @cpp: Plane bytes per pixel
640 * @latency: Memory wakeup latency in 0.1us units
641 *
642 * Compute the watermark using the method 1 or "small buffer"
643 * formula. The caller may additonally add extra cachelines
644 * to account for TLB misses and clock crossings.
645 *
646 * This method is concerned with the short term drain rate
647 * of the FIFO, ie. it does not account for blanking periods
648 * which would effectively reduce the average drain rate across
649 * a longer period. The name "small" refers to the fact the
650 * FIFO is relatively small compared to the amount of data
651 * fetched.
652 *
653 * The FIFO level vs. time graph might look something like:
654 *
655 * |\ |\
656 * | \ | \
657 * __---__---__ (- plane active, _ blanking)
658 * -> time
659 *
660 * or perhaps like this:
661 *
662 * |\|\ |\|\
663 * __----__----__ (- plane active, _ blanking)
664 * -> time
665 *
666 * Returns:
667 * The watermark in bytes
668 */
669static unsigned int intel_wm_method1(unsigned int pixel_rate,
670 unsigned int cpp,
671 unsigned int latency)
672{
673 uint64_t ret;
674
675 ret = (uint64_t) pixel_rate * cpp * latency;
676 ret = DIV_ROUND_UP_ULL(ret, 10000);
677
678 return ret;
679}
680
681/**
682 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
683 * @pixel_rate: Pipe pixel rate in kHz
684 * @htotal: Pipe horizontal total
685 * @width: Plane width in pixels
686 * @cpp: Plane bytes per pixel
687 * @latency: Memory wakeup latency in 0.1us units
688 *
689 * Compute the watermark using the method 2 or "large buffer"
690 * formula. The caller may additonally add extra cachelines
691 * to account for TLB misses and clock crossings.
692 *
693 * This method is concerned with the long term drain rate
694 * of the FIFO, ie. it does account for blanking periods
695 * which effectively reduce the average drain rate across
696 * a longer period. The name "large" refers to the fact the
697 * FIFO is relatively large compared to the amount of data
698 * fetched.
699 *
700 * The FIFO level vs. time graph might look something like:
701 *
702 * |\___ |\___
703 * | \___ | \___
704 * | \ | \
705 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
706 * -> time
707 *
708 * Returns:
709 * The watermark in bytes
710 */
711static unsigned int intel_wm_method2(unsigned int pixel_rate,
712 unsigned int htotal,
713 unsigned int width,
714 unsigned int cpp,
715 unsigned int latency)
716{
717 unsigned int ret;
718
719 /*
720 * FIXME remove once all users are computing
721 * watermarks in the correct place.
722 */
723 if (WARN_ON_ONCE(htotal == 0))
724 htotal = 1;
725
726 ret = (latency * pixel_rate) / (htotal * 10000);
727 ret = (ret + 1) * width * cpp;
728
729 return ret;
730}
731
732/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300733 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300734 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000736 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 * @latency_ns: memory latency for the platform
739 *
740 * Calculate the watermark level (the level at which the display plane will
741 * start fetching from memory again). Each chip has a different display
742 * FIFO size and allocation, so the caller needs to figure that out and pass
743 * in the correct intel_watermark_params structure.
744 *
745 * As the pixel clock runs, the FIFO will be drained at a rate that depends
746 * on the pixel size. When it reaches the watermark level, it'll start
747 * fetching FIFO line sized based chunks from memory until the FIFO fills
748 * past the watermark point. If the FIFO drains completely, a FIFO underrun
749 * will occur, and a display engine hang could result.
750 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300751static unsigned int intel_calculate_wm(int pixel_rate,
752 const struct intel_watermark_params *wm,
753 int fifo_size, int cpp,
754 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300756 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757
758 /*
759 * Note: we need to make sure we don't overflow for various clock &
760 * latency values.
761 * clocks go from a few thousand to several hundred thousand.
762 * latency is usually a few thousand
763 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300764 entries = intel_wm_method1(pixel_rate, cpp,
765 latency_ns / 100);
766 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
767 wm->guard_size;
768 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300769
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300770 wm_size = fifo_size - entries;
771 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772
773 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300774 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775 wm_size = wm->max_wm;
776 if (wm_size <= 0)
777 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300778
779 /*
780 * Bspec seems to indicate that the value shouldn't be lower than
781 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
782 * Lets go for 8 which is the burst size since certain platforms
783 * already use a hardcoded 8 (which is what the spec says should be
784 * done).
785 */
786 if (wm_size <= 8)
787 wm_size = 8;
788
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300789 return wm_size;
790}
791
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300792static bool is_disabling(int old, int new, int threshold)
793{
794 return old >= threshold && new < threshold;
795}
796
797static bool is_enabling(int old, int new, int threshold)
798{
799 return old < threshold && new >= threshold;
800}
801
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300802static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
803{
804 return dev_priv->wm.max_level + 1;
805}
806
Ville Syrjälä24304d812017-03-14 17:10:49 +0200807static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
808 const struct intel_plane_state *plane_state)
809{
810 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
811
812 /* FIXME check the 'enable' instead */
813 if (!crtc_state->base.active)
814 return false;
815
816 /*
817 * Treat cursor with fb as always visible since cursor updates
818 * can happen faster than the vrefresh rate, and the current
819 * watermark code doesn't handle that correctly. Cursor updates
820 * which set/clear the fb or change the cursor size are going
821 * to get throttled by intel_legacy_cursor_update() to work
822 * around this problem with the watermark code.
823 */
824 if (plane->id == PLANE_CURSOR)
825 return plane_state->base.fb != NULL;
826 else
827 return plane_state->base.visible;
828}
829
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200830static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300831{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200832 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200834 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200835 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836 if (enabled)
837 return NULL;
838 enabled = crtc;
839 }
840 }
841
842 return enabled;
843}
844
Ville Syrjälä432081b2016-10-31 22:37:03 +0200845static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300846{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200847 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200848 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849 const struct cxsr_latency *latency;
850 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300851 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100853 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
854 dev_priv->is_ddr3,
855 dev_priv->fsb_freq,
856 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857 if (!latency) {
858 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300859 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300860 return;
861 }
862
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200863 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300864 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200865 const struct drm_display_mode *adjusted_mode =
866 &crtc->config->base.adjusted_mode;
867 const struct drm_framebuffer *fb =
868 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200869 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300870 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300871
872 /* Display SR */
873 wm = intel_calculate_wm(clock, &pineview_display_wm,
874 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200875 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876 reg = I915_READ(DSPFW1);
877 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200878 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300879 I915_WRITE(DSPFW1, reg);
880 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
881
882 /* cursor SR */
883 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
884 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300885 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300886 reg = I915_READ(DSPFW3);
887 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200888 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300889 I915_WRITE(DSPFW3, reg);
890
891 /* Display HPLL off SR */
892 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
893 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200894 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895 reg = I915_READ(DSPFW3);
896 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200897 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300898 I915_WRITE(DSPFW3, reg);
899
900 /* cursor HPLL off SR */
901 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
902 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300903 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 reg = I915_READ(DSPFW3);
905 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200906 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300907 I915_WRITE(DSPFW3, reg);
908 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
909
Imre Deak5209b1f2014-07-01 12:36:17 +0300910 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300912 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300913 }
914}
915
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300916/*
917 * Documentation says:
918 * "If the line size is small, the TLB fetches can get in the way of the
919 * data fetches, causing some lag in the pixel data return which is not
920 * accounted for in the above formulas. The following adjustment only
921 * needs to be applied if eight whole lines fit in the buffer at once.
922 * The WM is adjusted upwards by the difference between the FIFO size
923 * and the size of 8 whole lines. This adjustment is always performed
924 * in the actual pixel depth regardless of whether FBC is enabled or not."
925 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000926static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300927{
928 int tlb_miss = fifo_size * 64 - width * cpp * 8;
929
930 return max(0, tlb_miss);
931}
932
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300933static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
934 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300935{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300936 enum pipe pipe;
937
938 for_each_pipe(dev_priv, pipe)
939 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
940
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300941 I915_WRITE(DSPFW1,
942 FW_WM(wm->sr.plane, SR) |
943 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
944 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
945 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
946 I915_WRITE(DSPFW2,
947 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
948 FW_WM(wm->sr.fbc, FBC_SR) |
949 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
950 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
951 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
952 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
953 I915_WRITE(DSPFW3,
954 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
955 FW_WM(wm->sr.cursor, CURSOR_SR) |
956 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
957 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300958
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300959 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300960}
961
Ville Syrjälä15665972015-03-10 16:16:28 +0200962#define FW_WM_VLV(value, plane) \
963 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
964
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200966 const struct vlv_wm_values *wm)
967{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200968 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200971 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
972
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200973 I915_WRITE(VLV_DDL(pipe),
974 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
975 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
976 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
977 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
978 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200979
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200980 /*
981 * Zero the (unused) WM1 watermarks, and also clear all the
982 * high order bits so that there are no out of bounds values
983 * present in the registers during the reprogramming.
984 */
985 I915_WRITE(DSPHOWM, 0);
986 I915_WRITE(DSPHOWM1, 0);
987 I915_WRITE(DSPFW4, 0);
988 I915_WRITE(DSPFW5, 0);
989 I915_WRITE(DSPFW6, 0);
990
Ville Syrjäläae801522015-03-05 21:19:49 +0200991 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200992 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200993 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
994 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
995 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200996 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200997 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
998 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
999 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001000 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001001 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001002
1003 if (IS_CHERRYVIEW(dev_priv)) {
1004 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001005 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1006 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001008 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1009 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001010 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001013 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001014 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001015 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1016 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1017 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1018 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1019 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1020 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1021 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1022 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1023 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001024 } else {
1025 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001026 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1027 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001028 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001029 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001030 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1031 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1032 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1033 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1034 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1035 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001036 }
1037
1038 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001039}
1040
Ville Syrjälä15665972015-03-10 16:16:28 +02001041#undef FW_WM_VLV
1042
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001043static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1044{
1045 /* all latencies in usec */
1046 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1047 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001048 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001049
Ville Syrjälä79d94302017-04-21 21:14:30 +03001050 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001051}
1052
1053static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1054{
1055 /*
1056 * DSPCNTR[13] supposedly controls whether the
1057 * primary plane can use the FIFO space otherwise
1058 * reserved for the sprite plane. It's not 100% clear
1059 * what the actual FIFO size is, but it looks like we
1060 * can happily set both primary and sprite watermarks
1061 * up to 127 cachelines. So that would seem to mean
1062 * that either DSPCNTR[13] doesn't do anything, or that
1063 * the total FIFO is >= 256 cachelines in size. Either
1064 * way, we don't seem to have to worry about this
1065 * repartitioning as the maximum watermark value the
1066 * register can hold for each plane is lower than the
1067 * minimum FIFO size.
1068 */
1069 switch (plane_id) {
1070 case PLANE_CURSOR:
1071 return 63;
1072 case PLANE_PRIMARY:
1073 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1074 case PLANE_SPRITE0:
1075 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1076 default:
1077 MISSING_CASE(plane_id);
1078 return 0;
1079 }
1080}
1081
1082static int g4x_fbc_fifo_size(int level)
1083{
1084 switch (level) {
1085 case G4X_WM_LEVEL_SR:
1086 return 7;
1087 case G4X_WM_LEVEL_HPLL:
1088 return 15;
1089 default:
1090 MISSING_CASE(level);
1091 return 0;
1092 }
1093}
1094
1095static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1096 const struct intel_plane_state *plane_state,
1097 int level)
1098{
1099 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1100 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1101 const struct drm_display_mode *adjusted_mode =
1102 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001103 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1104 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001105
1106 if (latency == 0)
1107 return USHRT_MAX;
1108
1109 if (!intel_wm_plane_visible(crtc_state, plane_state))
1110 return 0;
1111
1112 /*
1113 * Not 100% sure which way ELK should go here as the
1114 * spec only says CL/CTG should assume 32bpp and BW
1115 * doesn't need to. But as these things followed the
1116 * mobile vs. desktop lines on gen3 as well, let's
1117 * assume ELK doesn't need this.
1118 *
1119 * The spec also fails to list such a restriction for
1120 * the HPLL watermark, which seems a little strange.
1121 * Let's use 32bpp for the HPLL watermark as well.
1122 */
1123 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1124 level != G4X_WM_LEVEL_NORMAL)
1125 cpp = 4;
1126 else
1127 cpp = plane_state->base.fb->format->cpp[0];
1128
1129 clock = adjusted_mode->crtc_clock;
1130 htotal = adjusted_mode->crtc_htotal;
1131
1132 if (plane->id == PLANE_CURSOR)
1133 width = plane_state->base.crtc_w;
1134 else
1135 width = drm_rect_width(&plane_state->base.dst);
1136
1137 if (plane->id == PLANE_CURSOR) {
1138 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1139 } else if (plane->id == PLANE_PRIMARY &&
1140 level == G4X_WM_LEVEL_NORMAL) {
1141 wm = intel_wm_method1(clock, cpp, latency);
1142 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001143 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001144
1145 small = intel_wm_method1(clock, cpp, latency);
1146 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1147
1148 wm = min(small, large);
1149 }
1150
1151 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1152 width, cpp);
1153
1154 wm = DIV_ROUND_UP(wm, 64) + 2;
1155
Chris Wilson1a1f1282017-11-07 14:03:38 +00001156 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001157}
1158
1159static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1160 int level, enum plane_id plane_id, u16 value)
1161{
1162 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1163 bool dirty = false;
1164
1165 for (; level < intel_wm_num_levels(dev_priv); level++) {
1166 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1167
1168 dirty |= raw->plane[plane_id] != value;
1169 raw->plane[plane_id] = value;
1170 }
1171
1172 return dirty;
1173}
1174
1175static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1176 int level, u16 value)
1177{
1178 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1179 bool dirty = false;
1180
1181 /* NORMAL level doesn't have an FBC watermark */
1182 level = max(level, G4X_WM_LEVEL_SR);
1183
1184 for (; level < intel_wm_num_levels(dev_priv); level++) {
1185 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1186
1187 dirty |= raw->fbc != value;
1188 raw->fbc = value;
1189 }
1190
1191 return dirty;
1192}
1193
1194static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1195 const struct intel_plane_state *pstate,
1196 uint32_t pri_val);
1197
1198static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1199 const struct intel_plane_state *plane_state)
1200{
1201 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1202 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1203 enum plane_id plane_id = plane->id;
1204 bool dirty = false;
1205 int level;
1206
1207 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1208 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1209 if (plane_id == PLANE_PRIMARY)
1210 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1211 goto out;
1212 }
1213
1214 for (level = 0; level < num_levels; level++) {
1215 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1216 int wm, max_wm;
1217
1218 wm = g4x_compute_wm(crtc_state, plane_state, level);
1219 max_wm = g4x_plane_fifo_size(plane_id, level);
1220
1221 if (wm > max_wm)
1222 break;
1223
1224 dirty |= raw->plane[plane_id] != wm;
1225 raw->plane[plane_id] = wm;
1226
1227 if (plane_id != PLANE_PRIMARY ||
1228 level == G4X_WM_LEVEL_NORMAL)
1229 continue;
1230
1231 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1232 raw->plane[plane_id]);
1233 max_wm = g4x_fbc_fifo_size(level);
1234
1235 /*
1236 * FBC wm is not mandatory as we
1237 * can always just disable its use.
1238 */
1239 if (wm > max_wm)
1240 wm = USHRT_MAX;
1241
1242 dirty |= raw->fbc != wm;
1243 raw->fbc = wm;
1244 }
1245
1246 /* mark watermarks as invalid */
1247 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1248
1249 if (plane_id == PLANE_PRIMARY)
1250 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1251
1252 out:
1253 if (dirty) {
1254 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1255 plane->base.name,
1256 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1257 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1258 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1259
1260 if (plane_id == PLANE_PRIMARY)
1261 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1262 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1263 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1264 }
1265
1266 return dirty;
1267}
1268
1269static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1270 enum plane_id plane_id, int level)
1271{
1272 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1273
1274 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1275}
1276
1277static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1278 int level)
1279{
1280 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1281
1282 if (level > dev_priv->wm.max_level)
1283 return false;
1284
1285 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1286 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1287 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1288}
1289
1290/* mark all levels starting from 'level' as invalid */
1291static void g4x_invalidate_wms(struct intel_crtc *crtc,
1292 struct g4x_wm_state *wm_state, int level)
1293{
1294 if (level <= G4X_WM_LEVEL_NORMAL) {
1295 enum plane_id plane_id;
1296
1297 for_each_plane_id_on_crtc(crtc, plane_id)
1298 wm_state->wm.plane[plane_id] = USHRT_MAX;
1299 }
1300
1301 if (level <= G4X_WM_LEVEL_SR) {
1302 wm_state->cxsr = false;
1303 wm_state->sr.cursor = USHRT_MAX;
1304 wm_state->sr.plane = USHRT_MAX;
1305 wm_state->sr.fbc = USHRT_MAX;
1306 }
1307
1308 if (level <= G4X_WM_LEVEL_HPLL) {
1309 wm_state->hpll_en = false;
1310 wm_state->hpll.cursor = USHRT_MAX;
1311 wm_state->hpll.plane = USHRT_MAX;
1312 wm_state->hpll.fbc = USHRT_MAX;
1313 }
1314}
1315
1316static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1317{
1318 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1319 struct intel_atomic_state *state =
1320 to_intel_atomic_state(crtc_state->base.state);
1321 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1322 int num_active_planes = hweight32(crtc_state->active_planes &
1323 ~BIT(PLANE_CURSOR));
1324 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001325 const struct intel_plane_state *old_plane_state;
1326 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001327 struct intel_plane *plane;
1328 enum plane_id plane_id;
1329 int i, level;
1330 unsigned int dirty = 0;
1331
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001332 for_each_oldnew_intel_plane_in_state(state, plane,
1333 old_plane_state,
1334 new_plane_state, i) {
1335 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001336 old_plane_state->base.crtc != &crtc->base)
1337 continue;
1338
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001339 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001340 dirty |= BIT(plane->id);
1341 }
1342
1343 if (!dirty)
1344 return 0;
1345
1346 level = G4X_WM_LEVEL_NORMAL;
1347 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1348 goto out;
1349
1350 raw = &crtc_state->wm.g4x.raw[level];
1351 for_each_plane_id_on_crtc(crtc, plane_id)
1352 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1353
1354 level = G4X_WM_LEVEL_SR;
1355
1356 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1357 goto out;
1358
1359 raw = &crtc_state->wm.g4x.raw[level];
1360 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1361 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1362 wm_state->sr.fbc = raw->fbc;
1363
1364 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1365
1366 level = G4X_WM_LEVEL_HPLL;
1367
1368 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1369 goto out;
1370
1371 raw = &crtc_state->wm.g4x.raw[level];
1372 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1373 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1374 wm_state->hpll.fbc = raw->fbc;
1375
1376 wm_state->hpll_en = wm_state->cxsr;
1377
1378 level++;
1379
1380 out:
1381 if (level == G4X_WM_LEVEL_NORMAL)
1382 return -EINVAL;
1383
1384 /* invalidate the higher levels */
1385 g4x_invalidate_wms(crtc, wm_state, level);
1386
1387 /*
1388 * Determine if the FBC watermark(s) can be used. IF
1389 * this isn't the case we prefer to disable the FBC
1390 ( watermark(s) rather than disable the SR/HPLL
1391 * level(s) entirely.
1392 */
1393 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1394
1395 if (level >= G4X_WM_LEVEL_SR &&
1396 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1397 wm_state->fbc_en = false;
1398 else if (level >= G4X_WM_LEVEL_HPLL &&
1399 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1400 wm_state->fbc_en = false;
1401
1402 return 0;
1403}
1404
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001405static int g4x_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001406{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08001407 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001408 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1409 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1410 struct intel_atomic_state *intel_state =
1411 to_intel_atomic_state(new_crtc_state->base.state);
1412 const struct intel_crtc_state *old_crtc_state =
1413 intel_atomic_get_old_crtc_state(intel_state, crtc);
1414 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001415 enum plane_id plane_id;
1416
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001417 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1418 *intermediate = *optimal;
1419
1420 intermediate->cxsr = false;
1421 intermediate->hpll_en = false;
1422 goto out;
1423 }
1424
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001425 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001426 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001427 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001428 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001429 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1430
1431 for_each_plane_id_on_crtc(crtc, plane_id) {
1432 intermediate->wm.plane[plane_id] =
1433 max(optimal->wm.plane[plane_id],
1434 active->wm.plane[plane_id]);
1435
1436 WARN_ON(intermediate->wm.plane[plane_id] >
1437 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1438 }
1439
1440 intermediate->sr.plane = max(optimal->sr.plane,
1441 active->sr.plane);
1442 intermediate->sr.cursor = max(optimal->sr.cursor,
1443 active->sr.cursor);
1444 intermediate->sr.fbc = max(optimal->sr.fbc,
1445 active->sr.fbc);
1446
1447 intermediate->hpll.plane = max(optimal->hpll.plane,
1448 active->hpll.plane);
1449 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1450 active->hpll.cursor);
1451 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1452 active->hpll.fbc);
1453
1454 WARN_ON((intermediate->sr.plane >
1455 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1456 intermediate->sr.cursor >
1457 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1458 intermediate->cxsr);
1459 WARN_ON((intermediate->sr.plane >
1460 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1461 intermediate->sr.cursor >
1462 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1463 intermediate->hpll_en);
1464
1465 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1466 intermediate->fbc_en && intermediate->cxsr);
1467 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1468 intermediate->fbc_en && intermediate->hpll_en);
1469
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001470out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001471 /*
1472 * If our intermediate WM are identical to the final WM, then we can
1473 * omit the post-vblank programming; only update if it's different.
1474 */
1475 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001476 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001477
1478 return 0;
1479}
1480
1481static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1482 struct g4x_wm_values *wm)
1483{
1484 struct intel_crtc *crtc;
1485 int num_active_crtcs = 0;
1486
1487 wm->cxsr = true;
1488 wm->hpll_en = true;
1489 wm->fbc_en = true;
1490
1491 for_each_intel_crtc(&dev_priv->drm, crtc) {
1492 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1493
1494 if (!crtc->active)
1495 continue;
1496
1497 if (!wm_state->cxsr)
1498 wm->cxsr = false;
1499 if (!wm_state->hpll_en)
1500 wm->hpll_en = false;
1501 if (!wm_state->fbc_en)
1502 wm->fbc_en = false;
1503
1504 num_active_crtcs++;
1505 }
1506
1507 if (num_active_crtcs != 1) {
1508 wm->cxsr = false;
1509 wm->hpll_en = false;
1510 wm->fbc_en = false;
1511 }
1512
1513 for_each_intel_crtc(&dev_priv->drm, crtc) {
1514 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1515 enum pipe pipe = crtc->pipe;
1516
1517 wm->pipe[pipe] = wm_state->wm;
1518 if (crtc->active && wm->cxsr)
1519 wm->sr = wm_state->sr;
1520 if (crtc->active && wm->hpll_en)
1521 wm->hpll = wm_state->hpll;
1522 }
1523}
1524
1525static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1526{
1527 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1528 struct g4x_wm_values new_wm = {};
1529
1530 g4x_merge_wm(dev_priv, &new_wm);
1531
1532 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1533 return;
1534
1535 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1536 _intel_set_memory_cxsr(dev_priv, false);
1537
1538 g4x_write_wm_values(dev_priv, &new_wm);
1539
1540 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1541 _intel_set_memory_cxsr(dev_priv, true);
1542
1543 *old_wm = new_wm;
1544}
1545
1546static void g4x_initial_watermarks(struct intel_atomic_state *state,
1547 struct intel_crtc_state *crtc_state)
1548{
1549 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1550 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1551
1552 mutex_lock(&dev_priv->wm.wm_mutex);
1553 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1554 g4x_program_watermarks(dev_priv);
1555 mutex_unlock(&dev_priv->wm.wm_mutex);
1556}
1557
1558static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1559 struct intel_crtc_state *crtc_state)
1560{
1561 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1563
1564 if (!crtc_state->wm.need_postvbl_update)
1565 return;
1566
1567 mutex_lock(&dev_priv->wm.wm_mutex);
1568 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1569 g4x_program_watermarks(dev_priv);
1570 mutex_unlock(&dev_priv->wm.wm_mutex);
1571}
1572
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001573/* latency must be in 0.1us units. */
1574static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001575 unsigned int htotal,
1576 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001577 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001578 unsigned int latency)
1579{
1580 unsigned int ret;
1581
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001582 ret = intel_wm_method2(pixel_rate, htotal,
1583 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001584 ret = DIV_ROUND_UP(ret, 64);
1585
1586 return ret;
1587}
1588
Ville Syrjäläbb726512016-10-31 22:37:24 +02001589static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001590{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001591 /* all latencies in usec */
1592 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1593
Ville Syrjälä58590c12015-09-08 21:05:12 +03001594 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1595
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001596 if (IS_CHERRYVIEW(dev_priv)) {
1597 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1598 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001599
1600 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001601 }
1602}
1603
Ville Syrjäläe339d672016-11-28 19:37:17 +02001604static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1605 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606 int level)
1607{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001608 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001609 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001610 const struct drm_display_mode *adjusted_mode =
1611 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001612 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001613
1614 if (dev_priv->wm.pri_latency[level] == 0)
1615 return USHRT_MAX;
1616
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001617 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001618 return 0;
1619
Daniel Vetteref426c12017-01-04 11:41:10 +01001620 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001621 clock = adjusted_mode->crtc_clock;
1622 htotal = adjusted_mode->crtc_htotal;
1623 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001624
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001625 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001626 /*
1627 * FIXME the formula gives values that are
1628 * too big for the cursor FIFO, and hence we
1629 * would never be able to use cursors. For
1630 * now just hardcode the watermark.
1631 */
1632 wm = 63;
1633 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001634 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001635 dev_priv->wm.pri_latency[level] * 10);
1636 }
1637
Chris Wilson1a1f1282017-11-07 14:03:38 +00001638 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001639}
1640
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001641static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1642{
1643 return (active_planes & (BIT(PLANE_SPRITE0) |
1644 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1645}
1646
Ville Syrjälä5012e602017-03-02 19:14:56 +02001647static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001648{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001649 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001650 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001652 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001653 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1654 int num_active_planes = hweight32(active_planes);
1655 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001656 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001657 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001658 unsigned int total_rate;
1659 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001660
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001661 /*
1662 * When enabling sprite0 after sprite1 has already been enabled
1663 * we tend to get an underrun unless sprite0 already has some
1664 * FIFO space allcoated. Hence we always allocate at least one
1665 * cacheline for sprite0 whenever sprite1 is enabled.
1666 *
1667 * All other plane enable sequences appear immune to this problem.
1668 */
1669 if (vlv_need_sprite0_fifo_workaround(active_planes))
1670 sprite0_fifo_extra = 1;
1671
Ville Syrjälä5012e602017-03-02 19:14:56 +02001672 total_rate = raw->plane[PLANE_PRIMARY] +
1673 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001674 raw->plane[PLANE_SPRITE1] +
1675 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001676
Ville Syrjälä5012e602017-03-02 19:14:56 +02001677 if (total_rate > fifo_size)
1678 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001679
Ville Syrjälä5012e602017-03-02 19:14:56 +02001680 if (total_rate == 0)
1681 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001682
Ville Syrjälä5012e602017-03-02 19:14:56 +02001683 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001684 unsigned int rate;
1685
Ville Syrjälä5012e602017-03-02 19:14:56 +02001686 if ((active_planes & BIT(plane_id)) == 0) {
1687 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001688 continue;
1689 }
1690
Ville Syrjälä5012e602017-03-02 19:14:56 +02001691 rate = raw->plane[plane_id];
1692 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1693 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001694 }
1695
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001696 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1697 fifo_left -= sprite0_fifo_extra;
1698
Ville Syrjälä5012e602017-03-02 19:14:56 +02001699 fifo_state->plane[PLANE_CURSOR] = 63;
1700
1701 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001702
1703 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001704 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001705 int plane_extra;
1706
1707 if (fifo_left == 0)
1708 break;
1709
Ville Syrjälä5012e602017-03-02 19:14:56 +02001710 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001711 continue;
1712
1713 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001714 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001715 fifo_left -= plane_extra;
1716 }
1717
Ville Syrjälä5012e602017-03-02 19:14:56 +02001718 WARN_ON(active_planes != 0 && fifo_left != 0);
1719
1720 /* give it all to the first plane if none are active */
1721 if (active_planes == 0) {
1722 WARN_ON(fifo_left != fifo_size);
1723 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1724 }
1725
1726 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001727}
1728
Ville Syrjäläff32c542017-03-02 19:14:57 +02001729/* mark all levels starting from 'level' as invalid */
1730static void vlv_invalidate_wms(struct intel_crtc *crtc,
1731 struct vlv_wm_state *wm_state, int level)
1732{
1733 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1734
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001735 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001736 enum plane_id plane_id;
1737
1738 for_each_plane_id_on_crtc(crtc, plane_id)
1739 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1740
1741 wm_state->sr[level].cursor = USHRT_MAX;
1742 wm_state->sr[level].plane = USHRT_MAX;
1743 }
1744}
1745
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001746static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1747{
1748 if (wm > fifo_size)
1749 return USHRT_MAX;
1750 else
1751 return fifo_size - wm;
1752}
1753
Ville Syrjäläff32c542017-03-02 19:14:57 +02001754/*
1755 * Starting from 'level' set all higher
1756 * levels to 'value' in the "raw" watermarks.
1757 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001758static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001759 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001760{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001761 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001762 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001763 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764
Ville Syrjäläff32c542017-03-02 19:14:57 +02001765 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001766 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001767
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001768 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001769 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001770 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001771
1772 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001773}
1774
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001775static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1776 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001777{
1778 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1779 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001780 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001781 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001782 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001783
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001784 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001785 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1786 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001787 }
1788
1789 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001790 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1792 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1793
Ville Syrjäläff32c542017-03-02 19:14:57 +02001794 if (wm > max_wm)
1795 break;
1796
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001797 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001798 raw->plane[plane_id] = wm;
1799 }
1800
1801 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001802 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001803
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001804out:
1805 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001806 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001807 plane->base.name,
1808 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1809 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1810 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1811
1812 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001813}
1814
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001815static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1816 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001817{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001818 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001819 &crtc_state->wm.vlv.raw[level];
1820 const struct vlv_fifo_state *fifo_state =
1821 &crtc_state->wm.vlv.fifo_state;
1822
1823 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1824}
1825
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001826static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001827{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001828 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1829 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1830 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1831 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001832}
1833
1834static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001835{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001836 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001837 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001838 struct intel_atomic_state *state =
1839 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001840 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001841 const struct vlv_fifo_state *fifo_state =
1842 &crtc_state->wm.vlv.fifo_state;
1843 int num_active_planes = hweight32(crtc_state->active_planes &
1844 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001845 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001846 const struct intel_plane_state *old_plane_state;
1847 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001848 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001849 enum plane_id plane_id;
1850 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001851 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001852
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001853 for_each_oldnew_intel_plane_in_state(state, plane,
1854 old_plane_state,
1855 new_plane_state, i) {
1856 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001857 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001858 continue;
1859
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001860 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001861 dirty |= BIT(plane->id);
1862 }
1863
1864 /*
1865 * DSPARB registers may have been reset due to the
1866 * power well being turned off. Make sure we restore
1867 * them to a consistent state even if no primary/sprite
1868 * planes are initially active.
1869 */
1870 if (needs_modeset)
1871 crtc_state->fifo_changed = true;
1872
1873 if (!dirty)
1874 return 0;
1875
1876 /* cursor changes don't warrant a FIFO recompute */
1877 if (dirty & ~BIT(PLANE_CURSOR)) {
1878 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001879 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001880 const struct vlv_fifo_state *old_fifo_state =
1881 &old_crtc_state->wm.vlv.fifo_state;
1882
1883 ret = vlv_compute_fifo(crtc_state);
1884 if (ret)
1885 return ret;
1886
1887 if (needs_modeset ||
1888 memcmp(old_fifo_state, fifo_state,
1889 sizeof(*fifo_state)) != 0)
1890 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001891 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001892
Ville Syrjäläff32c542017-03-02 19:14:57 +02001893 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001894 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001895 /*
1896 * Note that enabling cxsr with no primary/sprite planes
1897 * enabled can wedge the pipe. Hence we only allow cxsr
1898 * with exactly one enabled primary/sprite plane.
1899 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001900 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001901
Ville Syrjälä5012e602017-03-02 19:14:56 +02001902 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001903 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001905
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001906 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001907 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001908
Ville Syrjäläff32c542017-03-02 19:14:57 +02001909 for_each_plane_id_on_crtc(crtc, plane_id) {
1910 wm_state->wm[level].plane[plane_id] =
1911 vlv_invert_wm_value(raw->plane[plane_id],
1912 fifo_state->plane[plane_id]);
1913 }
1914
1915 wm_state->sr[level].plane =
1916 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001917 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001918 raw->plane[PLANE_SPRITE1]),
1919 sr_fifo_size);
1920
1921 wm_state->sr[level].cursor =
1922 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1923 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001924 }
1925
Ville Syrjäläff32c542017-03-02 19:14:57 +02001926 if (level == 0)
1927 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001928
Ville Syrjäläff32c542017-03-02 19:14:57 +02001929 /* limit to only levels we can actually handle */
1930 wm_state->num_levels = level;
1931
1932 /* invalidate the higher levels */
1933 vlv_invalidate_wms(crtc, wm_state, level);
1934
1935 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001936}
1937
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001938#define VLV_FIFO(plane, value) \
1939 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1940
Ville Syrjäläff32c542017-03-02 19:14:57 +02001941static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1942 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001943{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001944 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001945 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001946 const struct vlv_fifo_state *fifo_state =
1947 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001948 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001949
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001950 if (!crtc_state->fifo_changed)
1951 return;
1952
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001953 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1954 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1955 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001956
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001957 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1958 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001959
Ville Syrjäläc137d662017-03-02 19:15:06 +02001960 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1961
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001962 /*
1963 * uncore.lock serves a double purpose here. It allows us to
1964 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1965 * it protects the DSPARB registers from getting clobbered by
1966 * parallel updates from multiple pipes.
1967 *
1968 * intel_pipe_update_start() has already disabled interrupts
1969 * for us, so a plain spin_lock() is sufficient here.
1970 */
1971 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001972
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001973 switch (crtc->pipe) {
1974 uint32_t dsparb, dsparb2, dsparb3;
1975 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001976 dsparb = I915_READ_FW(DSPARB);
1977 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001978
1979 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1980 VLV_FIFO(SPRITEB, 0xff));
1981 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1982 VLV_FIFO(SPRITEB, sprite1_start));
1983
1984 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1985 VLV_FIFO(SPRITEB_HI, 0x1));
1986 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1987 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1988
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001989 I915_WRITE_FW(DSPARB, dsparb);
1990 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001991 break;
1992 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001993 dsparb = I915_READ_FW(DSPARB);
1994 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001995
1996 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1997 VLV_FIFO(SPRITED, 0xff));
1998 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1999 VLV_FIFO(SPRITED, sprite1_start));
2000
2001 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2002 VLV_FIFO(SPRITED_HI, 0xff));
2003 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2004 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2005
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002006 I915_WRITE_FW(DSPARB, dsparb);
2007 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002008 break;
2009 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002010 dsparb3 = I915_READ_FW(DSPARB3);
2011 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002012
2013 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2014 VLV_FIFO(SPRITEF, 0xff));
2015 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2016 VLV_FIFO(SPRITEF, sprite1_start));
2017
2018 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2019 VLV_FIFO(SPRITEF_HI, 0xff));
2020 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2021 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2022
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002023 I915_WRITE_FW(DSPARB3, dsparb3);
2024 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002025 break;
2026 default:
2027 break;
2028 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002029
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002030 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002031
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002032 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002033}
2034
2035#undef VLV_FIFO
2036
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002037static int vlv_compute_intermediate_wm(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002038{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002039 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002040 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2041 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2042 struct intel_atomic_state *intel_state =
2043 to_intel_atomic_state(new_crtc_state->base.state);
2044 const struct intel_crtc_state *old_crtc_state =
2045 intel_atomic_get_old_crtc_state(intel_state, crtc);
2046 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002047 int level;
2048
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002049 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2050 *intermediate = *optimal;
2051
2052 intermediate->cxsr = false;
2053 goto out;
2054 }
2055
Ville Syrjälä4841da52017-03-02 19:14:59 +02002056 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002057 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002058 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002059
2060 for (level = 0; level < intermediate->num_levels; level++) {
2061 enum plane_id plane_id;
2062
2063 for_each_plane_id_on_crtc(crtc, plane_id) {
2064 intermediate->wm[level].plane[plane_id] =
2065 min(optimal->wm[level].plane[plane_id],
2066 active->wm[level].plane[plane_id]);
2067 }
2068
2069 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2070 active->sr[level].plane);
2071 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2072 active->sr[level].cursor);
2073 }
2074
2075 vlv_invalidate_wms(crtc, intermediate, level);
2076
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002077out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002078 /*
2079 * If our intermediate WM are identical to the final WM, then we can
2080 * omit the post-vblank programming; only update if it's different.
2081 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002082 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002083 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002084
2085 return 0;
2086}
2087
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002088static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002089 struct vlv_wm_values *wm)
2090{
2091 struct intel_crtc *crtc;
2092 int num_active_crtcs = 0;
2093
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002094 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002095 wm->cxsr = true;
2096
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002097 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002098 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002099
2100 if (!crtc->active)
2101 continue;
2102
2103 if (!wm_state->cxsr)
2104 wm->cxsr = false;
2105
2106 num_active_crtcs++;
2107 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2108 }
2109
2110 if (num_active_crtcs != 1)
2111 wm->cxsr = false;
2112
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002113 if (num_active_crtcs > 1)
2114 wm->level = VLV_WM_LEVEL_PM2;
2115
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002116 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002117 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002118 enum pipe pipe = crtc->pipe;
2119
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002120 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002121 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002122 wm->sr = wm_state->sr[wm->level];
2123
Ville Syrjälä1b313892016-11-28 19:37:08 +02002124 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2125 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2126 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2127 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002128 }
2129}
2130
Ville Syrjäläff32c542017-03-02 19:14:57 +02002131static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002132{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002133 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2134 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002135
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002136 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002137
Ville Syrjäläff32c542017-03-02 19:14:57 +02002138 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002139 return;
2140
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002141 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142 chv_set_memory_dvfs(dev_priv, false);
2143
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002144 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002145 chv_set_memory_pm5(dev_priv, false);
2146
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002147 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002148 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002149
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002150 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002152 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002153 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002154
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002155 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002156 chv_set_memory_pm5(dev_priv, true);
2157
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002158 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002159 chv_set_memory_dvfs(dev_priv, true);
2160
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002161 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002162}
2163
Ville Syrjäläff32c542017-03-02 19:14:57 +02002164static void vlv_initial_watermarks(struct intel_atomic_state *state,
2165 struct intel_crtc_state *crtc_state)
2166{
2167 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2168 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2169
2170 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002171 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2172 vlv_program_watermarks(dev_priv);
2173 mutex_unlock(&dev_priv->wm.wm_mutex);
2174}
2175
2176static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2177 struct intel_crtc_state *crtc_state)
2178{
2179 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2181
2182 if (!crtc_state->wm.need_postvbl_update)
2183 return;
2184
2185 mutex_lock(&dev_priv->wm.wm_mutex);
2186 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002187 vlv_program_watermarks(dev_priv);
2188 mutex_unlock(&dev_priv->wm.wm_mutex);
2189}
2190
Ville Syrjälä432081b2016-10-31 22:37:03 +02002191static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002192{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002193 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002194 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002195 int srwm = 1;
2196 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002197 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198
2199 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002200 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002201 if (crtc) {
2202 /* self-refresh has much higher latency */
2203 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002204 const struct drm_display_mode *adjusted_mode =
2205 &crtc->config->base.adjusted_mode;
2206 const struct drm_framebuffer *fb =
2207 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002208 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002209 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002210 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002211 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002212 int entries;
2213
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002214 entries = intel_wm_method2(clock, htotal,
2215 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002216 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2217 srwm = I965_FIFO_SIZE - entries;
2218 if (srwm < 0)
2219 srwm = 1;
2220 srwm &= 0x1ff;
2221 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2222 entries, srwm);
2223
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002224 entries = intel_wm_method2(clock, htotal,
2225 crtc->base.cursor->state->crtc_w, 4,
2226 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002227 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002228 i965_cursor_wm_info.cacheline_size) +
2229 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002230
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002231 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002232 if (cursor_sr > i965_cursor_wm_info.max_wm)
2233 cursor_sr = i965_cursor_wm_info.max_wm;
2234
2235 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2236 "cursor %d\n", srwm, cursor_sr);
2237
Imre Deak98584252014-06-13 14:54:20 +03002238 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002239 } else {
Imre Deak98584252014-06-13 14:54:20 +03002240 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002241 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002242 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002243 }
2244
2245 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2246 srwm);
2247
2248 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002249 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2250 FW_WM(8, CURSORB) |
2251 FW_WM(8, PLANEB) |
2252 FW_WM(8, PLANEA));
2253 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2254 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002255 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002256 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002257
2258 if (cxsr_enabled)
2259 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002260}
2261
Ville Syrjäläf4998962015-03-10 17:02:21 +02002262#undef FW_WM
2263
Ville Syrjälä432081b2016-10-31 22:37:03 +02002264static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002265{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002266 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002267 const struct intel_watermark_params *wm_info;
2268 uint32_t fwater_lo;
2269 uint32_t fwater_hi;
2270 int cwm, srwm = 1;
2271 int fifo_size;
2272 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002273 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002274
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002275 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 wm_info = &i945_wm_info;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002277 else if (!IS_GEN(dev_priv, 2))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002278 wm_info = &i915_wm_info;
2279 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002280 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002281
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002282 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2283 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002284 if (intel_crtc_active(crtc)) {
2285 const struct drm_display_mode *adjusted_mode =
2286 &crtc->config->base.adjusted_mode;
2287 const struct drm_framebuffer *fb =
2288 crtc->base.primary->state->fb;
2289 int cpp;
2290
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002291 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002292 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002293 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002294 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002295
Damien Lespiau241bfc32013-09-25 16:45:37 +01002296 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002297 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002298 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002300 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002301 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002302 if (planea_wm > (long)wm_info->max_wm)
2303 planea_wm = wm_info->max_wm;
2304 }
2305
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002306 if (IS_GEN(dev_priv, 2))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002307 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002308
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002309 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2310 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002311 if (intel_crtc_active(crtc)) {
2312 const struct drm_display_mode *adjusted_mode =
2313 &crtc->config->base.adjusted_mode;
2314 const struct drm_framebuffer *fb =
2315 crtc->base.primary->state->fb;
2316 int cpp;
2317
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002318 if (IS_GEN(dev_priv, 2))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002319 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002320 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002321 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002322
Damien Lespiau241bfc32013-09-25 16:45:37 +01002323 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002324 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002325 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002326 if (enabled == NULL)
2327 enabled = crtc;
2328 else
2329 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002330 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002331 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002332 if (planeb_wm > (long)wm_info->max_wm)
2333 planeb_wm = wm_info->max_wm;
2334 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002335
2336 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2337
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002338 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002339 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002340
Ville Syrjäläefc26112016-10-31 22:37:04 +02002341 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002342
2343 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002344 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002345 enabled = NULL;
2346 }
2347
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002348 /*
2349 * Overlay gets an aggressive default since video jitter is bad.
2350 */
2351 cwm = 2;
2352
2353 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002354 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002355
2356 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002357 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002358 /* self-refresh has much higher latency */
2359 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002360 const struct drm_display_mode *adjusted_mode =
2361 &enabled->config->base.adjusted_mode;
2362 const struct drm_framebuffer *fb =
2363 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002364 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002365 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002366 int hdisplay = enabled->config->pipe_src_w;
2367 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002368 int entries;
2369
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002370 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002371 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002372 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002373 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002374
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002375 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2376 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002377 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2378 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2379 srwm = wm_info->fifo_size - entries;
2380 if (srwm < 0)
2381 srwm = 1;
2382
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002383 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002384 I915_WRITE(FW_BLC_SELF,
2385 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002386 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002387 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2388 }
2389
2390 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2391 planea_wm, planeb_wm, cwm, srwm);
2392
2393 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2394 fwater_hi = (cwm & 0x1f);
2395
2396 /* Set request length to 8 cachelines per fetch */
2397 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2398 fwater_hi = fwater_hi | (1 << 8);
2399
2400 I915_WRITE(FW_BLC, fwater_lo);
2401 I915_WRITE(FW_BLC2, fwater_hi);
2402
Imre Deak5209b1f2014-07-01 12:36:17 +03002403 if (enabled)
2404 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002405}
2406
Ville Syrjälä432081b2016-10-31 22:37:03 +02002407static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002408{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002409 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002410 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002411 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002412 uint32_t fwater_lo;
2413 int planea_wm;
2414
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002415 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002416 if (crtc == NULL)
2417 return;
2418
Ville Syrjäläefc26112016-10-31 22:37:04 +02002419 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002420 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002421 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002422 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002423 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002424 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2425 fwater_lo |= (3<<8) | planea_wm;
2426
2427 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2428
2429 I915_WRITE(FW_BLC, fwater_lo);
2430}
2431
Ville Syrjälä37126462013-08-01 16:18:55 +03002432/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002433static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2434 unsigned int cpp,
2435 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002436{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002437 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002438
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002439 ret = intel_wm_method1(pixel_rate, cpp, latency);
2440 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002441
2442 return ret;
2443}
2444
Ville Syrjälä37126462013-08-01 16:18:55 +03002445/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002446static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2447 unsigned int htotal,
2448 unsigned int width,
2449 unsigned int cpp,
2450 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002451{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002452 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002453
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002454 ret = intel_wm_method2(pixel_rate, htotal,
2455 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002456 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002457
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002458 return ret;
2459}
2460
Ville Syrjälä23297042013-07-05 11:57:17 +03002461static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002462 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002463{
Matt Roper15126882015-12-03 11:37:40 -08002464 /*
2465 * Neither of these should be possible since this function shouldn't be
2466 * called if the CRTC is off or the plane is invisible. But let's be
2467 * extra paranoid to avoid a potential divide-by-zero if we screw up
2468 * elsewhere in the driver.
2469 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002470 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002471 return 0;
2472 if (WARN_ON(!horiz_pixels))
2473 return 0;
2474
Ville Syrjäläac484962016-01-20 21:05:26 +02002475 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002476}
2477
Imre Deak820c1982013-12-17 14:46:36 +02002478struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002479 uint16_t pri;
2480 uint16_t spr;
2481 uint16_t cur;
2482 uint16_t fbc;
2483};
2484
Ville Syrjälä37126462013-08-01 16:18:55 +03002485/*
2486 * For both WM_PIPE and WM_LP.
2487 * mem_value must be in 0.1us units.
2488 */
Matt Roper7221fc32015-09-24 15:53:08 -07002489static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002490 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002491 uint32_t mem_value,
2492 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002493{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002495 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002496
Ville Syrjälä03981c62018-11-14 19:34:40 +02002497 if (mem_value == 0)
2498 return U32_MAX;
2499
Ville Syrjälä24304d812017-03-14 17:10:49 +02002500 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002501 return 0;
2502
Ville Syrjälä353c8592016-12-14 23:30:57 +02002503 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002504
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002505 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002506
2507 if (!is_lp)
2508 return method1;
2509
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002510 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002511 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002512 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002513 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002514
2515 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002516}
2517
Ville Syrjälä37126462013-08-01 16:18:55 +03002518/*
2519 * For both WM_PIPE and WM_LP.
2520 * mem_value must be in 0.1us units.
2521 */
Matt Roper7221fc32015-09-24 15:53:08 -07002522static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002523 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002524 uint32_t mem_value)
2525{
2526 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002527 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002528
Ville Syrjälä03981c62018-11-14 19:34:40 +02002529 if (mem_value == 0)
2530 return U32_MAX;
2531
Ville Syrjälä24304d812017-03-14 17:10:49 +02002532 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002533 return 0;
2534
Ville Syrjälä353c8592016-12-14 23:30:57 +02002535 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002536
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002537 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2538 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002539 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002540 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002541 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002542 return min(method1, method2);
2543}
2544
Ville Syrjälä37126462013-08-01 16:18:55 +03002545/*
2546 * For both WM_PIPE and WM_LP.
2547 * mem_value must be in 0.1us units.
2548 */
Matt Roper7221fc32015-09-24 15:53:08 -07002549static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002550 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002551 uint32_t mem_value)
2552{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002553 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002554
Ville Syrjälä03981c62018-11-14 19:34:40 +02002555 if (mem_value == 0)
2556 return U32_MAX;
2557
Ville Syrjälä24304d812017-03-14 17:10:49 +02002558 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002559 return 0;
2560
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002561 cpp = pstate->base.fb->format->cpp[0];
2562
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002563 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002564 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002565 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002566}
2567
Paulo Zanonicca32e92013-05-31 11:45:06 -03002568/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002569static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002570 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002571 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002572{
Ville Syrjälä83054942016-11-18 21:53:00 +02002573 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002574
Ville Syrjälä24304d812017-03-14 17:10:49 +02002575 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002576 return 0;
2577
Ville Syrjälä353c8592016-12-14 23:30:57 +02002578 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002579
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002580 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002581}
2582
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002583static unsigned int
2584ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002585{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002586 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002587 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002588 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002589 return 768;
2590 else
2591 return 512;
2592}
2593
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002594static unsigned int
2595ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2596 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002597{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002598 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002599 /* BDW primary/sprite plane watermarks */
2600 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002601 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002602 /* IVB/HSW primary/sprite plane watermarks */
2603 return level == 0 ? 127 : 1023;
2604 else if (!is_sprite)
2605 /* ILK/SNB primary plane watermarks */
2606 return level == 0 ? 127 : 511;
2607 else
2608 /* ILK/SNB sprite plane watermarks */
2609 return level == 0 ? 63 : 255;
2610}
2611
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002612static unsigned int
2613ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002614{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002615 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002616 return level == 0 ? 63 : 255;
2617 else
2618 return level == 0 ? 31 : 63;
2619}
2620
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002621static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002622{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002623 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002624 return 31;
2625 else
2626 return 15;
2627}
2628
Ville Syrjälä158ae642013-08-07 13:28:19 +03002629/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002630static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002631 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002632 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002633 enum intel_ddb_partitioning ddb_partitioning,
2634 bool is_sprite)
2635{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002636 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002637
2638 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002639 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002640 return 0;
2641
2642 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002643 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002644 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002645
2646 /*
2647 * For some reason the non self refresh
2648 * FIFO size is only half of the self
2649 * refresh FIFO size on ILK/SNB.
2650 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002651 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002652 fifo_size /= 2;
2653 }
2654
Ville Syrjälä240264f2013-08-07 13:29:12 +03002655 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002656 /* level 0 is always calculated with 1:1 split */
2657 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2658 if (is_sprite)
2659 fifo_size *= 5;
2660 fifo_size /= 6;
2661 } else {
2662 fifo_size /= 2;
2663 }
2664 }
2665
2666 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002667 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002668}
2669
2670/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002671static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002672 int level,
2673 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002674{
2675 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002676 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002677 return 64;
2678
2679 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002680 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002681}
2682
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002683static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002684 int level,
2685 const struct intel_wm_config *config,
2686 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002687 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002688{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002689 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2690 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2691 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2692 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002693}
2694
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002695static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002696 int level,
2697 struct ilk_wm_maximums *max)
2698{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002699 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2700 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2701 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2702 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002703}
2704
Ville Syrjäläd9395652013-10-09 19:18:10 +03002705static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002706 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002707 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002708{
2709 bool ret;
2710
2711 /* already determined to be invalid? */
2712 if (!result->enable)
2713 return false;
2714
2715 result->enable = result->pri_val <= max->pri &&
2716 result->spr_val <= max->spr &&
2717 result->cur_val <= max->cur;
2718
2719 ret = result->enable;
2720
2721 /*
2722 * HACK until we can pre-compute everything,
2723 * and thus fail gracefully if LP0 watermarks
2724 * are exceeded...
2725 */
2726 if (level == 0 && !result->enable) {
2727 if (result->pri_val > max->pri)
2728 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2729 level, result->pri_val, max->pri);
2730 if (result->spr_val > max->spr)
2731 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2732 level, result->spr_val, max->spr);
2733 if (result->cur_val > max->cur)
2734 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2735 level, result->cur_val, max->cur);
2736
2737 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2738 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2739 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2740 result->enable = true;
2741 }
2742
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002743 return ret;
2744}
2745
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002746static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002747 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002748 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002749 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002750 const struct intel_plane_state *pristate,
2751 const struct intel_plane_state *sprstate,
2752 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002753 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002754{
2755 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2756 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2757 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2758
2759 /* WM1+ latency values stored in 0.5us units */
2760 if (level > 0) {
2761 pri_latency *= 5;
2762 spr_latency *= 5;
2763 cur_latency *= 5;
2764 }
2765
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002766 if (pristate) {
2767 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2768 pri_latency, level);
2769 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2770 }
2771
2772 if (sprstate)
2773 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2774
2775 if (curstate)
2776 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2777
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002778 result->enable = true;
2779}
2780
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002781static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002782hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002783{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002784 const struct intel_atomic_state *intel_state =
2785 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002786 const struct drm_display_mode *adjusted_mode =
2787 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002788 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002789
Matt Roperee91a152015-12-03 11:37:39 -08002790 if (!cstate->base.active)
2791 return 0;
2792 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2793 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002794 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002796
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002797 /* The WM are computed with base on how long it takes to fill a single
2798 * row at the given clock rate, multiplied by 8.
2799 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002800 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2801 adjusted_mode->crtc_clock);
2802 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002803 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002804
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2806 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002807}
2808
Ville Syrjäläbb726512016-10-31 22:37:24 +02002809static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2810 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002811{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002812 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002813 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002814 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002815 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002816
2817 /* read the first set of memory latencies[0:3] */
2818 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002819 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002820 ret = sandybridge_pcode_read(dev_priv,
2821 GEN9_PCODE_READ_MEM_LATENCY,
2822 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002823 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002824
2825 if (ret) {
2826 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2827 return;
2828 }
2829
2830 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2831 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2832 GEN9_MEM_LATENCY_LEVEL_MASK;
2833 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2834 GEN9_MEM_LATENCY_LEVEL_MASK;
2835 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2836 GEN9_MEM_LATENCY_LEVEL_MASK;
2837
2838 /* read the second set of memory latencies[4:7] */
2839 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002840 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002841 ret = sandybridge_pcode_read(dev_priv,
2842 GEN9_PCODE_READ_MEM_LATENCY,
2843 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002844 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002845 if (ret) {
2846 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2847 return;
2848 }
2849
2850 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2851 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2852 GEN9_MEM_LATENCY_LEVEL_MASK;
2853 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2854 GEN9_MEM_LATENCY_LEVEL_MASK;
2855 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2856 GEN9_MEM_LATENCY_LEVEL_MASK;
2857
Vandana Kannan367294b2014-11-04 17:06:46 +00002858 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002859 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2860 * need to be disabled. We make sure to sanitize the values out
2861 * of the punit to satisfy this requirement.
2862 */
2863 for (level = 1; level <= max_level; level++) {
2864 if (wm[level] == 0) {
2865 for (i = level + 1; i <= max_level; i++)
2866 wm[i] = 0;
2867 break;
2868 }
2869 }
2870
2871 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002872 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002873 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002874 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002875 * to add 2us to the various latency levels we retrieve from the
2876 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002877 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002878 if (wm[0] == 0) {
2879 wm[0] += 2;
2880 for (level = 1; level <= max_level; level++) {
2881 if (wm[level] == 0)
2882 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002883 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002884 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002885 }
2886
Mahesh Kumar86b59282018-08-31 16:39:42 +05302887 /*
2888 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2889 * If we could not get dimm info enable this WA to prevent from
2890 * any underrun. If not able to get Dimm info assume 16GB dimm
2891 * to avoid any underrun.
2892 */
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03002893 if (dev_priv->dram_info.is_16gb_dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302894 wm[0] += 1;
2895
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002896 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002897 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2898
2899 wm[0] = (sskpd >> 56) & 0xFF;
2900 if (wm[0] == 0)
2901 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002902 wm[1] = (sskpd >> 4) & 0xFF;
2903 wm[2] = (sskpd >> 12) & 0xFF;
2904 wm[3] = (sskpd >> 20) & 0x1FF;
2905 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002906 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002907 uint32_t sskpd = I915_READ(MCH_SSKPD);
2908
2909 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2910 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2911 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2912 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002913 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002914 uint32_t mltr = I915_READ(MLTR_ILK);
2915
2916 /* ILK primary LP0 latency is 700 ns */
2917 wm[0] = 7;
2918 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2919 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002920 } else {
2921 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002922 }
2923}
2924
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002925static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2926 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002927{
2928 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002929 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002930 wm[0] = 13;
2931}
2932
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002933static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2934 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002935{
2936 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08002937 if (IS_GEN(dev_priv, 5))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002938 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002939}
2940
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002941int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002942{
2943 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002944 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002945 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002946 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002947 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002948 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002949 return 3;
2950 else
2951 return 2;
2952}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002953
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002954static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002955 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002956 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002957{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002958 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002959
2960 for (level = 0; level <= max_level; level++) {
2961 unsigned int latency = wm[level];
2962
2963 if (latency == 0) {
Chris Wilson86c1c872018-07-26 17:15:27 +01002964 DRM_DEBUG_KMS("%s WM%d latency not provided\n",
2965 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002966 continue;
2967 }
2968
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002969 /*
2970 * - latencies are in us on gen9.
2971 * - before then, WM1+ latency values are in 0.5us units
2972 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002973 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002974 latency *= 10;
2975 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002976 latency *= 5;
2977
2978 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2979 name, level, wm[level],
2980 latency / 10, latency % 10);
2981 }
2982}
2983
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002984static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2985 uint16_t wm[5], uint16_t min)
2986{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002987 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002988
2989 if (wm[0] >= min)
2990 return false;
2991
2992 wm[0] = max(wm[0], min);
2993 for (level = 1; level <= max_level; level++)
2994 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2995
2996 return true;
2997}
2998
Ville Syrjäläbb726512016-10-31 22:37:24 +02002999static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003000{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003001 bool changed;
3002
3003 /*
3004 * The BIOS provided WM memory latency values are often
3005 * inadequate for high resolution displays. Adjust them.
3006 */
3007 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3008 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3009 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3010
3011 if (!changed)
3012 return;
3013
3014 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003015 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3016 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3017 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003018}
3019
Ville Syrjälä03981c62018-11-14 19:34:40 +02003020static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3021{
3022 /*
3023 * On some SNB machines (Thinkpad X220 Tablet at least)
3024 * LP3 usage can cause vblank interrupts to be lost.
3025 * The DEIIR bit will go high but it looks like the CPU
3026 * never gets interrupted.
3027 *
3028 * It's not clear whether other interrupt source could
3029 * be affected or if this is somehow limited to vblank
3030 * interrupts only. To play it safe we disable LP3
3031 * watermarks entirely.
3032 */
3033 if (dev_priv->wm.pri_latency[3] == 0 &&
3034 dev_priv->wm.spr_latency[3] == 0 &&
3035 dev_priv->wm.cur_latency[3] == 0)
3036 return;
3037
3038 dev_priv->wm.pri_latency[3] = 0;
3039 dev_priv->wm.spr_latency[3] = 0;
3040 dev_priv->wm.cur_latency[3] = 0;
3041
3042 DRM_DEBUG_KMS("LP3 watermarks disabled due to potential for lost interrupts\n");
3043 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3044 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3045 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3046}
3047
Ville Syrjäläbb726512016-10-31 22:37:24 +02003048static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003049{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003050 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003051
3052 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3053 sizeof(dev_priv->wm.pri_latency));
3054 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3055 sizeof(dev_priv->wm.pri_latency));
3056
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003057 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003058 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003059
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003060 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3061 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3062 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003063
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003064 if (IS_GEN(dev_priv, 6)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003065 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003066 snb_wm_lp3_irq_quirk(dev_priv);
3067 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003068}
3069
Ville Syrjäläbb726512016-10-31 22:37:24 +02003070static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003071{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003072 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003073 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003074}
3075
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003076static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003077 struct intel_pipe_wm *pipe_wm)
3078{
3079 /* LP0 watermark maximums depend on this pipe alone */
3080 const struct intel_wm_config config = {
3081 .num_pipes_active = 1,
3082 .sprites_enabled = pipe_wm->sprites_enabled,
3083 .sprites_scaled = pipe_wm->sprites_scaled,
3084 };
3085 struct ilk_wm_maximums max;
3086
3087 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003088 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003089
3090 /* At least LP0 must be valid */
3091 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3092 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3093 return false;
3094 }
3095
3096 return true;
3097}
3098
Matt Roper261a27d2015-10-08 15:28:25 -07003099/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003100static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003101{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003102 struct drm_atomic_state *state = cstate->base.state;
3103 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003104 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003105 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003106 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003107 struct drm_plane *plane;
3108 const struct drm_plane_state *plane_state;
3109 const struct intel_plane_state *pristate = NULL;
3110 const struct intel_plane_state *sprstate = NULL;
3111 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003112 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003113 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003114
Matt Ropere8f1f022016-05-12 07:05:55 -07003115 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003116
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003117 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3118 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003119
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003120 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003121 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003122 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003123 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003124 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003125 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003126 }
3127
Matt Ropered4a6a72016-02-23 17:20:13 -08003128 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003129 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003130 pipe_wm->sprites_enabled = sprstate->base.visible;
3131 pipe_wm->sprites_scaled = sprstate->base.visible &&
3132 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3133 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003134 }
3135
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003136 usable_level = max_level;
3137
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003138 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003139 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003140 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003141
3142 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003143 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003144 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003145
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003146 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003147 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3148 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003149
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003150 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003151 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003152
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003153 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003154 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003155
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003156 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003157
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003158 for (level = 1; level <= usable_level; level++) {
3159 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003160
Matt Roper86c8bbb2015-09-24 15:53:16 -07003161 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003162 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003163
3164 /*
3165 * Disable any watermark level that exceeds the
3166 * register maximums since such watermarks are
3167 * always invalid.
3168 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003169 if (!ilk_validate_wm_level(level, &max, wm)) {
3170 memset(wm, 0, sizeof(*wm));
3171 break;
3172 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003173 }
3174
Matt Roper86c8bbb2015-09-24 15:53:16 -07003175 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003176}
3177
3178/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003179 * Build a set of 'intermediate' watermark values that satisfy both the old
3180 * state and the new state. These can be programmed to the hardware
3181 * immediately.
3182 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003183static int ilk_compute_intermediate_wm(struct intel_crtc_state *newstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08003184{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003185 struct intel_crtc *intel_crtc = to_intel_crtc(newstate->base.crtc);
3186 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Matt Ropere8f1f022016-05-12 07:05:55 -07003187 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003188 struct intel_atomic_state *intel_state =
3189 to_intel_atomic_state(newstate->base.state);
3190 const struct intel_crtc_state *oldstate =
3191 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3192 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003193 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003194
3195 /*
3196 * Start with the final, target watermarks, then combine with the
3197 * currently active watermarks to get values that are safe both before
3198 * and after the vblank.
3199 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003200 *a = newstate->wm.ilk.optimal;
Ville Syrjäläf255c622018-11-08 17:10:13 +02003201 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base) ||
3202 intel_state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003203 return 0;
3204
Matt Ropered4a6a72016-02-23 17:20:13 -08003205 a->pipe_enabled |= b->pipe_enabled;
3206 a->sprites_enabled |= b->sprites_enabled;
3207 a->sprites_scaled |= b->sprites_scaled;
3208
3209 for (level = 0; level <= max_level; level++) {
3210 struct intel_wm_level *a_wm = &a->wm[level];
3211 const struct intel_wm_level *b_wm = &b->wm[level];
3212
3213 a_wm->enable &= b_wm->enable;
3214 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3215 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3216 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3217 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3218 }
3219
3220 /*
3221 * We need to make sure that these merged watermark values are
3222 * actually a valid configuration themselves. If they're not,
3223 * there's no safe way to transition from the old state to
3224 * the new state, so we need to fail the atomic transaction.
3225 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003226 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003227 return -EINVAL;
3228
3229 /*
3230 * If our intermediate WM are identical to the final WM, then we can
3231 * omit the post-vblank programming; only update if it's different.
3232 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003233 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3234 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003235
3236 return 0;
3237}
3238
3239/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003240 * Merge the watermarks from all active pipes for a specific level.
3241 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003242static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003243 int level,
3244 struct intel_wm_level *ret_wm)
3245{
3246 const struct intel_crtc *intel_crtc;
3247
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003248 ret_wm->enable = true;
3249
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003250 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003251 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003252 const struct intel_wm_level *wm = &active->wm[level];
3253
3254 if (!active->pipe_enabled)
3255 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003256
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003257 /*
3258 * The watermark values may have been used in the past,
3259 * so we must maintain them in the registers for some
3260 * time even if the level is now disabled.
3261 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003262 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003263 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003264
3265 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3266 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3267 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3268 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3269 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003270}
3271
3272/*
3273 * Merge all low power watermarks for all active pipes.
3274 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003275static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003276 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003277 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003278 struct intel_pipe_wm *merged)
3279{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003280 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003281 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003282
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003283 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003284 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003285 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003286 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003287
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003288 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003289 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003290
3291 /* merge each WM1+ level */
3292 for (level = 1; level <= max_level; level++) {
3293 struct intel_wm_level *wm = &merged->wm[level];
3294
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003295 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003296
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003297 if (level > last_enabled_level)
3298 wm->enable = false;
3299 else if (!ilk_validate_wm_level(level, max, wm))
3300 /* make sure all following levels get disabled */
3301 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003302
3303 /*
3304 * The spec says it is preferred to disable
3305 * FBC WMs instead of disabling a WM level.
3306 */
3307 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003308 if (wm->enable)
3309 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003310 wm->fbc_val = 0;
3311 }
3312 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003313
3314 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3315 /*
3316 * FIXME this is racy. FBC might get enabled later.
3317 * What we should check here is whether FBC can be
3318 * enabled sometime later.
3319 */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003320 if (IS_GEN(dev_priv, 5) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003321 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003322 for (level = 2; level <= max_level; level++) {
3323 struct intel_wm_level *wm = &merged->wm[level];
3324
3325 wm->enable = false;
3326 }
3327 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003328}
3329
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003330static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3331{
3332 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3333 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3334}
3335
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003336/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003337static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3338 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003339{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003340 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003341 return 2 * level;
3342 else
3343 return dev_priv->wm.pri_latency[level];
3344}
3345
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003346static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003347 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003348 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003349 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003350{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003351 struct intel_crtc *intel_crtc;
3352 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003353
Ville Syrjälä0362c782013-10-09 19:17:57 +03003354 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003355 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003356
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003357 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003358 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003359 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003360
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003361 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003362
Ville Syrjälä0362c782013-10-09 19:17:57 +03003363 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003364
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003365 /*
3366 * Maintain the watermark values even if the level is
3367 * disabled. Doing otherwise could cause underruns.
3368 */
3369 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003370 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003371 (r->pri_val << WM1_LP_SR_SHIFT) |
3372 r->cur_val;
3373
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003374 if (r->enable)
3375 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3376
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003377 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003378 results->wm_lp[wm_lp - 1] |=
3379 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3380 else
3381 results->wm_lp[wm_lp - 1] |=
3382 r->fbc_val << WM1_LP_FBC_SHIFT;
3383
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003384 /*
3385 * Always set WM1S_LP_EN when spr_val != 0, even if the
3386 * level is disabled. Doing otherwise could cause underruns.
3387 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003388 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003389 WARN_ON(wm_lp != 1);
3390 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3391 } else
3392 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003393 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003394
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003395 /* LP0 register values */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003396 for_each_intel_crtc(&dev_priv->drm, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003397 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003398 const struct intel_wm_level *r =
3399 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003400
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003401 if (WARN_ON(!r->enable))
3402 continue;
3403
Matt Ropered4a6a72016-02-23 17:20:13 -08003404 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003405
3406 results->wm_pipe[pipe] =
3407 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3408 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3409 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003410 }
3411}
3412
Paulo Zanoni861f3382013-05-31 10:19:21 -03003413/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3414 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003415static struct intel_pipe_wm *
3416ilk_find_best_result(struct drm_i915_private *dev_priv,
3417 struct intel_pipe_wm *r1,
3418 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003419{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003420 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003421 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003422
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003423 for (level = 1; level <= max_level; level++) {
3424 if (r1->wm[level].enable)
3425 level1 = level;
3426 if (r2->wm[level].enable)
3427 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003428 }
3429
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003430 if (level1 == level2) {
3431 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003432 return r2;
3433 else
3434 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003435 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003436 return r1;
3437 } else {
3438 return r2;
3439 }
3440}
3441
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003442/* dirty bits used to track which watermarks need changes */
3443#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3444#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3445#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3446#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3447#define WM_DIRTY_FBC (1 << 24)
3448#define WM_DIRTY_DDB (1 << 25)
3449
Damien Lespiau055e3932014-08-18 13:49:10 +01003450static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003451 const struct ilk_wm_values *old,
3452 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003453{
3454 unsigned int dirty = 0;
3455 enum pipe pipe;
3456 int wm_lp;
3457
Damien Lespiau055e3932014-08-18 13:49:10 +01003458 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003459 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3460 dirty |= WM_DIRTY_LINETIME(pipe);
3461 /* Must disable LP1+ watermarks too */
3462 dirty |= WM_DIRTY_LP_ALL;
3463 }
3464
3465 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3466 dirty |= WM_DIRTY_PIPE(pipe);
3467 /* Must disable LP1+ watermarks too */
3468 dirty |= WM_DIRTY_LP_ALL;
3469 }
3470 }
3471
3472 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3473 dirty |= WM_DIRTY_FBC;
3474 /* Must disable LP1+ watermarks too */
3475 dirty |= WM_DIRTY_LP_ALL;
3476 }
3477
3478 if (old->partitioning != new->partitioning) {
3479 dirty |= WM_DIRTY_DDB;
3480 /* Must disable LP1+ watermarks too */
3481 dirty |= WM_DIRTY_LP_ALL;
3482 }
3483
3484 /* LP1+ watermarks already deemed dirty, no need to continue */
3485 if (dirty & WM_DIRTY_LP_ALL)
3486 return dirty;
3487
3488 /* Find the lowest numbered LP1+ watermark in need of an update... */
3489 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3490 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3491 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3492 break;
3493 }
3494
3495 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3496 for (; wm_lp <= 3; wm_lp++)
3497 dirty |= WM_DIRTY_LP(wm_lp);
3498
3499 return dirty;
3500}
3501
Ville Syrjälä8553c182013-12-05 15:51:39 +02003502static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3503 unsigned int dirty)
3504{
Imre Deak820c1982013-12-17 14:46:36 +02003505 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003506 bool changed = false;
3507
3508 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3509 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3510 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3511 changed = true;
3512 }
3513 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3514 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3515 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3516 changed = true;
3517 }
3518 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3519 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3520 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3521 changed = true;
3522 }
3523
3524 /*
3525 * Don't touch WM1S_LP_EN here.
3526 * Doing so could cause underruns.
3527 */
3528
3529 return changed;
3530}
3531
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003532/*
3533 * The spec says we shouldn't write when we don't need, because every write
3534 * causes WMs to be re-evaluated, expending some power.
3535 */
Imre Deak820c1982013-12-17 14:46:36 +02003536static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3537 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003538{
Imre Deak820c1982013-12-17 14:46:36 +02003539 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003540 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003541 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003542
Damien Lespiau055e3932014-08-18 13:49:10 +01003543 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003544 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003545 return;
3546
Ville Syrjälä8553c182013-12-05 15:51:39 +02003547 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003548
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003549 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003550 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003551 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003552 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003553 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003554 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3555
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003556 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003557 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003558 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003559 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003560 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3562
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003563 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003564 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003565 val = I915_READ(WM_MISC);
3566 if (results->partitioning == INTEL_DDB_PART_1_2)
3567 val &= ~WM_MISC_DATA_PARTITION_5_6;
3568 else
3569 val |= WM_MISC_DATA_PARTITION_5_6;
3570 I915_WRITE(WM_MISC, val);
3571 } else {
3572 val = I915_READ(DISP_ARB_CTL2);
3573 if (results->partitioning == INTEL_DDB_PART_1_2)
3574 val &= ~DISP_DATA_PARTITION_5_6;
3575 else
3576 val |= DISP_DATA_PARTITION_5_6;
3577 I915_WRITE(DISP_ARB_CTL2, val);
3578 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003579 }
3580
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003581 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003582 val = I915_READ(DISP_ARB_CTL);
3583 if (results->enable_fbc_wm)
3584 val &= ~DISP_FBC_WM_DIS;
3585 else
3586 val |= DISP_FBC_WM_DIS;
3587 I915_WRITE(DISP_ARB_CTL, val);
3588 }
3589
Imre Deak954911e2013-12-17 14:46:34 +02003590 if (dirty & WM_DIRTY_LP(1) &&
3591 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3592 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3593
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003594 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003595 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3596 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3597 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3598 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3599 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003600
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003601 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003602 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003603 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003604 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003605 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003606 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003607
3608 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003609}
3610
Matt Ropered4a6a72016-02-23 17:20:13 -08003611bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003612{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003613 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003614
3615 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3616}
3617
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303618static u8 intel_enabled_dbuf_slices_num(struct drm_i915_private *dev_priv)
3619{
3620 u8 enabled_slices;
3621
3622 /* Slice 1 will always be enabled */
3623 enabled_slices = 1;
3624
3625 /* Gen prior to GEN11 have only one DBuf slice */
3626 if (INTEL_GEN(dev_priv) < 11)
3627 return enabled_slices;
3628
3629 if (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE)
3630 enabled_slices++;
3631
3632 return enabled_slices;
3633}
3634
Matt Roper024c9042015-09-24 15:53:11 -07003635/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003636 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3637 * so assume we'll always need it in order to avoid underruns.
3638 */
3639static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3640{
3641 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3642
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003643 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003644 return true;
3645
3646 return false;
3647}
3648
Paulo Zanoni56feca92016-09-22 18:00:28 -03003649static bool
3650intel_has_sagv(struct drm_i915_private *dev_priv)
3651{
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003652 return (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) &&
3653 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003654}
3655
Lyude656d1b82016-08-17 15:55:54 -04003656/*
3657 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3658 * depending on power and performance requirements. The display engine access
3659 * to system memory is blocked during the adjustment time. Because of the
3660 * blocking time, having this enabled can cause full system hangs and/or pipe
3661 * underruns if we don't meet all of the following requirements:
3662 *
3663 * - <= 1 pipe enabled
3664 * - All planes can enable watermarks for latencies >= SAGV engine block time
3665 * - We're not using an interlaced display configuration
3666 */
3667int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003668intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003669{
3670 int ret;
3671
Paulo Zanoni56feca92016-09-22 18:00:28 -03003672 if (!intel_has_sagv(dev_priv))
3673 return 0;
3674
3675 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003676 return 0;
3677
3678 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003679 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003680
3681 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3682 GEN9_SAGV_ENABLE);
3683
3684 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003685 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003686
3687 /*
3688 * Some skl systems, pre-release machines in particular,
3689 * don't actually have an SAGV.
3690 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003691 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003692 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003693 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003694 return 0;
3695 } else if (ret < 0) {
3696 DRM_ERROR("Failed to enable the SAGV\n");
3697 return ret;
3698 }
3699
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003700 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003701 return 0;
3702}
3703
Lyude656d1b82016-08-17 15:55:54 -04003704int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003705intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003706{
Imre Deakb3b8e992016-12-05 18:27:38 +02003707 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003708
Paulo Zanoni56feca92016-09-22 18:00:28 -03003709 if (!intel_has_sagv(dev_priv))
3710 return 0;
3711
3712 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003713 return 0;
3714
3715 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003716 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003717
3718 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003719 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3720 GEN9_SAGV_DISABLE,
3721 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3722 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003723 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003724
Lyude656d1b82016-08-17 15:55:54 -04003725 /*
3726 * Some skl systems, pre-release machines in particular,
3727 * don't actually have an SAGV.
3728 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003729 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003730 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003731 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003732 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003733 } else if (ret < 0) {
3734 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3735 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003736 }
3737
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003738 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003739 return 0;
3740}
3741
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003742bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003743{
3744 struct drm_device *dev = state->dev;
3745 struct drm_i915_private *dev_priv = to_i915(dev);
3746 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003747 struct intel_crtc *crtc;
3748 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003749 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003750 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003751 int level, latency;
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003752 int sagv_block_time_us;
Lyude656d1b82016-08-17 15:55:54 -04003753
Paulo Zanoni56feca92016-09-22 18:00:28 -03003754 if (!intel_has_sagv(dev_priv))
3755 return false;
3756
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003757 if (IS_GEN(dev_priv, 9))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003758 sagv_block_time_us = 30;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08003759 else if (IS_GEN(dev_priv, 10))
Paulo Zanoni4357ce02018-01-30 11:49:15 -02003760 sagv_block_time_us = 20;
3761 else
3762 sagv_block_time_us = 10;
3763
Lyude656d1b82016-08-17 15:55:54 -04003764 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003765 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003766 * more then one pipe enabled
3767 *
3768 * If there are no active CRTCs, no additional checks need be performed
3769 */
3770 if (hweight32(intel_state->active_crtcs) == 0)
3771 return true;
3772 else if (hweight32(intel_state->active_crtcs) > 1)
3773 return false;
3774
3775 /* Since we're now guaranteed to only have one active CRTC... */
3776 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003777 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003778 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003779
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003780 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003781 return false;
3782
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003783 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003784 struct skl_plane_wm *wm =
3785 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003786
Lyude656d1b82016-08-17 15:55:54 -04003787 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003788 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003789 continue;
3790
3791 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003792 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003793 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003794 { }
3795
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003796 latency = dev_priv->wm.skl_latency[level];
3797
3798 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003799 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003800 I915_FORMAT_MOD_X_TILED)
3801 latency += 15;
3802
Lyude656d1b82016-08-17 15:55:54 -04003803 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003804 * If any of the planes on this pipe don't enable wm levels that
3805 * incur memory latencies higher than sagv_block_time_us we
3806 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003807 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003808 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003809 return false;
3810 }
3811
3812 return true;
3813}
3814
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303815static u16 intel_get_ddb_size(struct drm_i915_private *dev_priv,
3816 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003817 const u64 total_data_rate,
Mahesh Kumaraaa02372018-07-31 19:54:44 +05303818 const int num_active,
3819 struct skl_ddb_allocation *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303820{
3821 const struct drm_display_mode *adjusted_mode;
3822 u64 total_data_bw;
3823 u16 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3824
3825 WARN_ON(ddb_size == 0);
3826
3827 if (INTEL_GEN(dev_priv) < 11)
3828 return ddb_size - 4; /* 4 blocks for bypass path allocation */
3829
3830 adjusted_mode = &cstate->base.adjusted_mode;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003831 total_data_bw = total_data_rate * drm_mode_vrefresh(adjusted_mode);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303832
3833 /*
3834 * 12GB/s is maximum BW supported by single DBuf slice.
3835 */
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003836 if (num_active > 1 || total_data_bw >= GBps(12)) {
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303837 ddb->enabled_slices = 2;
3838 } else {
3839 ddb->enabled_slices = 1;
3840 ddb_size /= 2;
3841 }
3842
3843 return ddb_size;
3844}
3845
Damien Lespiaub9cec072014-11-04 17:06:43 +00003846static void
Maarten Lankhorstb048a002018-10-18 13:51:30 +02003847skl_ddb_get_pipe_allocation_limits(struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003848 const struct intel_crtc_state *cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02003849 const u64 total_data_rate,
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303850 struct skl_ddb_allocation *ddb,
Matt Roperc107acf2016-05-12 07:06:01 -07003851 struct skl_ddb_entry *alloc, /* out */
3852 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003853{
Matt Roperc107acf2016-05-12 07:06:01 -07003854 struct drm_atomic_state *state = cstate->base.state;
3855 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Matt Roper024c9042015-09-24 15:53:11 -07003856 struct drm_crtc *for_crtc = cstate->base.crtc;
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303857 const struct drm_crtc_state *crtc_state;
3858 const struct drm_crtc *crtc;
3859 u32 pipe_width = 0, total_width = 0, width_before_pipe = 0;
3860 enum pipe for_pipe = to_intel_crtc(for_crtc)->pipe;
3861 u16 ddb_size;
3862 u32 i;
Matt Roperc107acf2016-05-12 07:06:01 -07003863
Matt Ropera6d3460e2016-05-12 07:06:04 -07003864 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003865 alloc->start = 0;
3866 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003867 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003868 return;
3869 }
3870
Matt Ropera6d3460e2016-05-12 07:06:04 -07003871 if (intel_state->active_pipe_changes)
3872 *num_active = hweight32(intel_state->active_crtcs);
3873 else
3874 *num_active = hweight32(dev_priv->active_crtcs);
3875
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303876 ddb_size = intel_get_ddb_size(dev_priv, cstate, total_data_rate,
3877 *num_active, ddb);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003878
Matt Roperc107acf2016-05-12 07:06:01 -07003879 /*
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303880 * If the state doesn't change the active CRTC's or there is no
3881 * modeset request, then there's no need to recalculate;
3882 * the existing pipe allocation limits should remain unchanged.
3883 * Note that we're safe from racing commits since any racing commit
3884 * that changes the active CRTC list or do modeset would need to
3885 * grab _all_ crtc locks, including the one we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003886 */
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303887 if (!intel_state->active_pipe_changes && !intel_state->modeset) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003888 /*
3889 * alloc may be cleared by clear_intel_crtc_state,
3890 * copy from old state to be sure
3891 */
3892 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003893 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003894 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003895
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05303896 /*
3897 * Watermark/ddb requirement highly depends upon width of the
3898 * framebuffer, So instead of allocating DDB equally among pipes
3899 * distribute DDB based on resolution/width of the display.
3900 */
3901 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3902 const struct drm_display_mode *adjusted_mode;
3903 int hdisplay, vdisplay;
3904 enum pipe pipe;
3905
3906 if (!crtc_state->enable)
3907 continue;
3908
3909 pipe = to_intel_crtc(crtc)->pipe;
3910 adjusted_mode = &crtc_state->adjusted_mode;
3911 drm_mode_get_hv_timing(adjusted_mode, &hdisplay, &vdisplay);
3912 total_width += hdisplay;
3913
3914 if (pipe < for_pipe)
3915 width_before_pipe += hdisplay;
3916 else if (pipe == for_pipe)
3917 pipe_width = hdisplay;
3918 }
3919
3920 alloc->start = ddb_size * width_before_pipe / total_width;
3921 alloc->end = ddb_size * (width_before_pipe + pipe_width) / total_width;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003922}
3923
Matt Roperc107acf2016-05-12 07:06:01 -07003924static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003925{
Matt Roperc107acf2016-05-12 07:06:01 -07003926 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003927 return 32;
3928
3929 return 8;
3930}
3931
Mahesh Kumar37cde112018-04-26 19:55:17 +05303932static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
3933 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00003934{
Mahesh Kumar37cde112018-04-26 19:55:17 +05303935 u16 mask;
3936
3937 if (INTEL_GEN(dev_priv) >= 11)
3938 mask = ICL_DDB_ENTRY_MASK;
3939 else
3940 mask = SKL_DDB_ENTRY_MASK;
3941 entry->start = reg & mask;
3942 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & mask;
3943
Damien Lespiau16160e32014-11-04 17:06:53 +00003944 if (entry->end)
3945 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003946}
3947
Mahesh Kumarddf34312018-04-09 09:11:03 +05303948static void
3949skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
3950 const enum pipe pipe,
3951 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003952 struct skl_ddb_entry *ddb_y,
3953 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05303954{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003955 u32 val, val2;
3956 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05303957
3958 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
3959 if (plane_id == PLANE_CURSOR) {
3960 val = I915_READ(CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003961 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303962 return;
3963 }
3964
3965 val = I915_READ(PLANE_CTL(pipe, plane_id));
3966
3967 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003968 if (val & PLANE_CTL_ENABLE)
3969 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
3970 val & PLANE_CTL_ORDER_RGBX,
3971 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303972
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003973 if (INTEL_GEN(dev_priv) >= 11) {
3974 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3975 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3976 } else {
3977 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
Paulo Zanoni12a6c932018-07-31 17:46:14 -07003978 val2 = I915_READ(PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05303979
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003980 if (fourcc == DRM_FORMAT_NV12)
3981 swap(val, val2);
3982
3983 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
3984 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05303985 }
3986}
3987
Ville Syrjäläff43bc32018-11-27 18:59:00 +02003988void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
3989 struct skl_ddb_entry *ddb_y,
3990 struct skl_ddb_entry *ddb_uv)
3991{
3992 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3993 enum intel_display_power_domain power_domain;
3994 enum pipe pipe = crtc->pipe;
3995 enum plane_id plane_id;
3996
3997 power_domain = POWER_DOMAIN_PIPE(pipe);
3998 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3999 return;
4000
4001 for_each_plane_id_on_crtc(crtc, plane_id)
4002 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4003 plane_id,
4004 &ddb_y[plane_id],
4005 &ddb_uv[plane_id]);
4006
4007 intel_display_power_put(dev_priv, power_domain);
4008}
4009
Damien Lespiau08db6652014-11-04 17:06:52 +00004010void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
4011 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00004012{
Mahesh Kumar74bd8002018-04-26 19:55:15 +05304013 ddb->enabled_slices = intel_enabled_dbuf_slices_num(dev_priv);
Damien Lespiaua269c582014-11-04 17:06:49 +00004014}
4015
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004016/*
4017 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4018 * The bspec defines downscale amount as:
4019 *
4020 * """
4021 * Horizontal down scale amount = maximum[1, Horizontal source size /
4022 * Horizontal destination size]
4023 * Vertical down scale amount = maximum[1, Vertical source size /
4024 * Vertical destination size]
4025 * Total down scale amount = Horizontal down scale amount *
4026 * Vertical down scale amount
4027 * """
4028 *
4029 * Return value is provided in 16.16 fixed point form to retain fractional part.
4030 * Caller should take care of dividing & rounding off the value.
4031 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304032static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004033skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
4034 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004035{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004036 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004037 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304038 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4039 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004040
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004041 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304042 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004043
4044 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004045 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004046 /*
4047 * Cursors only support 0/180 degree rotation,
4048 * hence no need to account for rotation here.
4049 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304050 src_w = pstate->base.src_w >> 16;
4051 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004052 dst_w = pstate->base.crtc_w;
4053 dst_h = pstate->base.crtc_h;
4054 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004055 /*
4056 * Src coordinates are already rotated by 270 degrees for
4057 * the 90/270 degree plane rotation cases (to match the
4058 * GTT mapping), hence no need to account for rotation here.
4059 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304060 src_w = drm_rect_width(&pstate->base.src) >> 16;
4061 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004062 dst_w = drm_rect_width(&pstate->base.dst);
4063 dst_h = drm_rect_height(&pstate->base.dst);
4064 }
4065
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304066 fp_w_ratio = div_fixed16(src_w, dst_w);
4067 fp_h_ratio = div_fixed16(src_h, dst_h);
4068 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4069 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004070
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304071 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004072}
4073
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304074static uint_fixed_16_16_t
4075skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
4076{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304077 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304078
4079 if (!crtc_state->base.enable)
4080 return pipe_downscale;
4081
4082 if (crtc_state->pch_pfit.enabled) {
4083 uint32_t src_w, src_h, dst_w, dst_h;
4084 uint32_t pfit_size = crtc_state->pch_pfit.size;
4085 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4086 uint_fixed_16_16_t downscale_h, downscale_w;
4087
4088 src_w = crtc_state->pipe_src_w;
4089 src_h = crtc_state->pipe_src_h;
4090 dst_w = pfit_size >> 16;
4091 dst_h = pfit_size & 0xffff;
4092
4093 if (!dst_w || !dst_h)
4094 return pipe_downscale;
4095
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304096 fp_w_ratio = div_fixed16(src_w, dst_w);
4097 fp_h_ratio = div_fixed16(src_h, dst_h);
4098 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4099 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304100
4101 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
4102 }
4103
4104 return pipe_downscale;
4105}
4106
4107int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
4108 struct intel_crtc_state *cstate)
4109{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004110 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304111 struct drm_crtc_state *crtc_state = &cstate->base;
4112 struct drm_atomic_state *state = crtc_state->state;
4113 struct drm_plane *plane;
4114 const struct drm_plane_state *pstate;
4115 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004116 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304117 uint32_t pipe_max_pixel_rate;
4118 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304119 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304120
4121 if (!cstate->base.enable)
4122 return 0;
4123
4124 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4125 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304126 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304127 int bpp;
4128
4129 if (!intel_wm_plane_visible(cstate,
4130 to_intel_plane_state(pstate)))
4131 continue;
4132
4133 if (WARN_ON(!pstate->fb))
4134 return -EINVAL;
4135
4136 intel_pstate = to_intel_plane_state(pstate);
4137 plane_downscale = skl_plane_downscale_amount(cstate,
4138 intel_pstate);
4139 bpp = pstate->fb->format->cpp[0] * 8;
4140 if (bpp == 64)
4141 plane_downscale = mul_fixed16(plane_downscale,
4142 fp_9_div_8);
4143
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304144 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304145 }
4146 pipe_downscale = skl_pipe_downscale_amount(cstate);
4147
4148 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
4149
4150 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004151 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
4152
Rodrigo Vivi43037c82017-10-03 15:31:42 -07004153 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004154 dotclk *= 2;
4155
4156 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304157
4158 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02004159 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05304160 return -EINVAL;
4161 }
4162
4163 return 0;
4164}
4165
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004166static u64
Matt Roper024c9042015-09-24 15:53:11 -07004167skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004168 const struct intel_plane_state *intel_pstate,
Mahesh Kumarb879d582018-04-09 09:11:01 +05304169 const int plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004170{
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004171 struct intel_plane *intel_plane =
4172 to_intel_plane(intel_pstate->base.plane);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304173 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004174 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004175 struct drm_framebuffer *fb;
4176 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304177 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004178 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004179
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004180 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004181 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004182
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004183 fb = intel_pstate->base.fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004184 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004185
Mahesh Kumarb879d582018-04-09 09:11:01 +05304186 if (intel_plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004187 return 0;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304188 if (plane == 1 && format != DRM_FORMAT_NV12)
Matt Ropera1de91e2016-05-12 07:05:57 -07004189 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004190
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004191 /*
4192 * Src coordinates are already rotated by 270 degrees for
4193 * the 90/270 degree plane rotation cases (to match the
4194 * GTT mapping), hence no need to account for rotation here.
4195 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004196 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4197 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004198
Mahesh Kumarb879d582018-04-09 09:11:01 +05304199 /* UV plane does 1/2 pixel sub-sampling */
4200 if (plane == 1 && format == DRM_FORMAT_NV12) {
4201 width /= 2;
4202 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004203 }
4204
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004205 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304206
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004207 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004208
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004209 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4210
4211 rate *= fb->format->cpp[plane];
4212 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004213}
4214
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004215static u64
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004216skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004217 u64 *plane_data_rate,
4218 u64 *uv_plane_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004219{
Matt Roper9c74d822016-05-12 07:05:58 -07004220 struct drm_crtc_state *cstate = &intel_cstate->base;
4221 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004222 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004223 const struct drm_plane_state *pstate;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004224 u64 total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004225
4226 if (WARN_ON(!state))
4227 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004228
Matt Ropera1de91e2016-05-12 07:05:57 -07004229 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004230 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004231 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004232 u64 rate;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004233 const struct intel_plane_state *intel_pstate =
4234 to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07004235
Mahesh Kumarb879d582018-04-09 09:11:01 +05304236 /* packed/y */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004237 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004238 intel_pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004239 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004240 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004241
Mahesh Kumarb879d582018-04-09 09:11:01 +05304242 /* uv-plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07004243 rate = skl_plane_relative_data_rate(intel_cstate,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004244 intel_pstate, 1);
Mahesh Kumarb879d582018-04-09 09:11:01 +05304245 uv_plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004246 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004247 }
4248
4249 return total_data_rate;
4250}
4251
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004252static u64
4253icl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4254 u64 *plane_data_rate)
4255{
4256 struct drm_crtc_state *cstate = &intel_cstate->base;
4257 struct drm_atomic_state *state = cstate->state;
4258 struct drm_plane *plane;
4259 const struct drm_plane_state *pstate;
4260 u64 total_data_rate = 0;
4261
4262 if (WARN_ON(!state))
4263 return 0;
4264
4265 /* Calculate and cache data rate for each plane */
4266 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
4267 const struct intel_plane_state *intel_pstate =
4268 to_intel_plane_state(pstate);
4269 enum plane_id plane_id = to_intel_plane(plane)->id;
4270 u64 rate;
4271
4272 if (!intel_pstate->linked_plane) {
4273 rate = skl_plane_relative_data_rate(intel_cstate,
4274 intel_pstate, 0);
4275 plane_data_rate[plane_id] = rate;
4276 total_data_rate += rate;
4277 } else {
4278 enum plane_id y_plane_id;
4279
4280 /*
4281 * The slave plane might not iterate in
4282 * drm_atomic_crtc_state_for_each_plane_state(),
4283 * and needs the master plane state which may be
4284 * NULL if we try get_new_plane_state(), so we
4285 * always calculate from the master.
4286 */
4287 if (intel_pstate->slave)
4288 continue;
4289
4290 /* Y plane rate is calculated on the slave */
4291 rate = skl_plane_relative_data_rate(intel_cstate,
4292 intel_pstate, 0);
4293 y_plane_id = intel_pstate->linked_plane->id;
4294 plane_data_rate[y_plane_id] = rate;
4295 total_data_rate += rate;
4296
4297 rate = skl_plane_relative_data_rate(intel_cstate,
4298 intel_pstate, 1);
4299 plane_data_rate[plane_id] = rate;
4300 total_data_rate += rate;
4301 }
4302 }
4303
4304 return total_data_rate;
4305}
4306
Matt Roperc107acf2016-05-12 07:06:01 -07004307static int
Matt Roper024c9042015-09-24 15:53:11 -07004308skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004309 struct skl_ddb_allocation *ddb /* out */)
4310{
Matt Roperc107acf2016-05-12 07:06:01 -07004311 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004312 struct drm_crtc *crtc = cstate->base.crtc;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004313 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudece0ba282016-09-15 10:46:35 -04004315 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Matt Roperd8e87492018-12-11 09:31:07 -08004316 struct skl_plane_wm *wm;
4317 uint16_t alloc_size, start = 0;
4318 uint16_t total[I915_MAX_PLANES] = {};
4319 uint16_t uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004320 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004321 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004322 int num_active;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004323 u64 plane_data_rate[I915_MAX_PLANES] = {};
4324 u64 uv_plane_data_rate[I915_MAX_PLANES] = {};
Matt Roperd8e87492018-12-11 09:31:07 -08004325 uint16_t blocks = 0;
4326 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004327
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004328 /* Clear the partitioning for disabled planes. */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004329 memset(cstate->wm.skl.plane_ddb_y, 0, sizeof(cstate->wm.skl.plane_ddb_y));
4330 memset(cstate->wm.skl.plane_ddb_uv, 0, sizeof(cstate->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004331
Matt Ropera6d3460e2016-05-12 07:06:04 -07004332 if (WARN_ON(!state))
4333 return 0;
4334
Matt Roperc107acf2016-05-12 07:06:01 -07004335 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004336 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004337 return 0;
4338 }
4339
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004340 if (INTEL_GEN(dev_priv) < 11)
4341 total_data_rate =
4342 skl_get_total_relative_data_rate(cstate,
4343 plane_data_rate,
4344 uv_plane_data_rate);
4345 else
4346 total_data_rate =
4347 icl_get_total_relative_data_rate(cstate,
4348 plane_data_rate);
4349
4350 skl_ddb_get_pipe_allocation_limits(dev_priv, cstate, total_data_rate,
4351 ddb, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004352 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304353 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004354 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004355
Matt Roperd8e87492018-12-11 09:31:07 -08004356 /* Allocate fixed number of blocks for cursor. */
4357 total[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4358 alloc_size -= total[PLANE_CURSOR];
4359 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
4360 alloc->end - total[PLANE_CURSOR];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004361 cstate->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004362
Matt Ropera1de91e2016-05-12 07:05:57 -07004363 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004364 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004365
Matt Roperd8e87492018-12-11 09:31:07 -08004366 /*
4367 * Find the highest watermark level for which we can satisfy the block
4368 * requirement of active planes.
4369 */
4370 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08004371 blocks = 0;
Matt Roperd8e87492018-12-11 09:31:07 -08004372 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4373 if (plane_id == PLANE_CURSOR)
4374 continue;
4375
4376 wm = &cstate->wm.skl.optimal.planes[plane_id];
4377 blocks += wm->wm[level].plane_res_b;
4378 blocks += wm->uv_wm[level].plane_res_b;
4379 }
4380
4381 if (blocks < alloc_size) {
4382 alloc_size -= blocks;
4383 break;
4384 }
4385 }
4386
4387 if (level < 0) {
4388 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4389 DRM_DEBUG_KMS("minimum required %d/%d\n", blocks,
4390 alloc_size);
4391 return -EINVAL;
4392 }
4393
4394 /*
4395 * Grant each plane the blocks it requires at the highest achievable
4396 * watermark level, plus an extra share of the leftover blocks
4397 * proportional to its relative data rate.
4398 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004399 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Matt Roperd8e87492018-12-11 09:31:07 -08004400 u64 rate;
4401 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004402
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004403 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004404 continue;
4405
Damien Lespiaub9cec072014-11-04 17:06:43 +00004406 /*
Matt Roperd8e87492018-12-11 09:31:07 -08004407 * We've accounted for all active planes; remaining planes are
4408 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004409 */
Matt Roperd8e87492018-12-11 09:31:07 -08004410 if (total_data_rate == 0)
4411 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004412
Matt Roperd8e87492018-12-11 09:31:07 -08004413 wm = &cstate->wm.skl.optimal.planes[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004414
Matt Roperd8e87492018-12-11 09:31:07 -08004415 rate = plane_data_rate[plane_id];
4416 extra = min_t(u16, alloc_size,
4417 DIV64_U64_ROUND_UP(alloc_size * rate,
4418 total_data_rate));
4419 total[plane_id] = wm->wm[level].plane_res_b + extra;
4420 alloc_size -= extra;
4421 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004422
Matt Roperd8e87492018-12-11 09:31:07 -08004423 if (total_data_rate == 0)
4424 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004425
Matt Roperd8e87492018-12-11 09:31:07 -08004426 rate = uv_plane_data_rate[plane_id];
4427 extra = min_t(u16, alloc_size,
4428 DIV64_U64_ROUND_UP(alloc_size * rate,
4429 total_data_rate));
4430 uv_total[plane_id] = wm->uv_wm[level].plane_res_b + extra;
4431 alloc_size -= extra;
4432 total_data_rate -= rate;
4433 }
4434 WARN_ON(alloc_size != 0 || total_data_rate != 0);
4435
4436 /* Set the actual DDB start/end points for each plane */
4437 start = alloc->start;
4438 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4439 struct skl_ddb_entry *plane_alloc, *uv_plane_alloc;
4440
4441 if (plane_id == PLANE_CURSOR)
4442 continue;
4443
4444 plane_alloc = &cstate->wm.skl.plane_ddb_y[plane_id];
4445 uv_plane_alloc = &cstate->wm.skl.plane_ddb_uv[plane_id];
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004446
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004447 /* Gen11+ uses a separate plane for UV watermarks */
Matt Roperd8e87492018-12-11 09:31:07 -08004448 WARN_ON(INTEL_GEN(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004449
Matt Roperd8e87492018-12-11 09:31:07 -08004450 /* Leave disabled planes at (0,0) */
4451 if (total[plane_id]) {
4452 plane_alloc->start = start;
4453 start += total[plane_id];
4454 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07004455 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004456
Matt Roperd8e87492018-12-11 09:31:07 -08004457 if (uv_total[plane_id]) {
4458 uv_plane_alloc->start = start;
4459 start += uv_total[plane_id];
4460 uv_plane_alloc->end = start;
4461 }
4462 }
4463
4464 /*
4465 * When we calculated watermark values we didn't know how high
4466 * of a level we'd actually be able to hit, so we just marked
4467 * all levels as "enabled." Go back now and disable the ones
4468 * that aren't actually possible.
4469 */
4470 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
4471 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4472 wm = &cstate->wm.skl.optimal.planes[plane_id];
4473 memset(&wm->wm[level], 0, sizeof(wm->wm[level]));
4474 }
4475 }
4476
4477 /*
4478 * Go back and disable the transition watermark if it turns out we
4479 * don't have enough DDB blocks for it.
4480 */
4481 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4482 wm = &cstate->wm.skl.optimal.planes[plane_id];
4483 if (wm->trans_wm.plane_res_b > total[plane_id])
4484 memset(&wm->trans_wm, 0, sizeof(wm->trans_wm));
Damien Lespiaub9cec072014-11-04 17:06:43 +00004485 }
4486
Matt Roperc107acf2016-05-12 07:06:01 -07004487 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004488}
4489
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004490/*
4491 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004492 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004493 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4494 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4495*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004496static uint_fixed_16_16_t
4497skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004498 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004499{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304500 uint32_t wm_intermediate_val;
4501 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004502
4503 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304504 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004505
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304506 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004507 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004508
4509 if (INTEL_GEN(dev_priv) >= 10)
4510 ret = add_fixed16_u32(ret, 1);
4511
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004512 return ret;
4513}
4514
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304515static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4516 uint32_t pipe_htotal,
4517 uint32_t latency,
4518 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004519{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004520 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304521 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004522
4523 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304524 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004525
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004526 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304527 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4528 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304529 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004530 return ret;
4531}
4532
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304533static uint_fixed_16_16_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004534intel_get_linetime_us(const struct intel_crtc_state *cstate)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304535{
4536 uint32_t pixel_rate;
4537 uint32_t crtc_htotal;
4538 uint_fixed_16_16_t linetime_us;
4539
4540 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304541 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304542
4543 pixel_rate = cstate->pixel_rate;
4544
4545 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304546 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304547
4548 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304549 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304550
4551 return linetime_us;
4552}
4553
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304554static uint32_t
4555skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4556 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004557{
4558 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304559 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004560
4561 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004562 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004563 return 0;
4564
4565 /*
4566 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4567 * with additional adjustments for plane-specific scaling.
4568 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004569 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004570 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004571
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304572 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4573 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004574}
4575
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304576static int
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004577skl_compute_plane_wm_params(const struct intel_crtc_state *cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304578 const struct intel_plane_state *intel_pstate,
Ville Syrjälä45bee432018-11-14 23:07:28 +02004579 struct skl_wm_params *wp, int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304580{
4581 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004582 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304583 const struct drm_plane_state *pstate = &intel_pstate->base;
4584 const struct drm_framebuffer *fb = pstate->fb;
4585 uint32_t interm_pbpl;
4586 struct intel_atomic_state *state =
4587 to_intel_atomic_state(cstate->base.state);
4588 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4589
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304590 /* only NV12 format has two planes */
Ville Syrjälä45bee432018-11-14 23:07:28 +02004591 if (color_plane == 1 && fb->format->format != DRM_FORMAT_NV12) {
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304592 DRM_DEBUG_KMS("Non NV12 format have single plane\n");
4593 return -EINVAL;
4594 }
4595
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304596 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4597 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4598 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4599 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4600 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4601 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4602 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304603 wp->is_planar = fb->format->format == DRM_FORMAT_NV12;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304604
4605 if (plane->id == PLANE_CURSOR) {
4606 wp->width = intel_pstate->base.crtc_w;
4607 } else {
4608 /*
4609 * Src coordinates are already rotated by 270 degrees for
4610 * the 90/270 degree plane rotation cases (to match the
4611 * GTT mapping), hence no need to account for rotation here.
4612 */
4613 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4614 }
4615
Ville Syrjälä45bee432018-11-14 23:07:28 +02004616 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05304617 wp->width /= 2;
4618
Ville Syrjälä45bee432018-11-14 23:07:28 +02004619 wp->cpp = fb->format->cpp[color_plane];
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304620 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4621 intel_pstate);
4622
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004623 if (INTEL_GEN(dev_priv) >= 11 &&
4624 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4625 wp->dbuf_block_size = 256;
4626 else
4627 wp->dbuf_block_size = 512;
4628
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304629 if (drm_rotation_90_or_270(pstate->rotation)) {
4630
4631 switch (wp->cpp) {
4632 case 1:
4633 wp->y_min_scanlines = 16;
4634 break;
4635 case 2:
4636 wp->y_min_scanlines = 8;
4637 break;
4638 case 4:
4639 wp->y_min_scanlines = 4;
4640 break;
4641 default:
4642 MISSING_CASE(wp->cpp);
4643 return -EINVAL;
4644 }
4645 } else {
4646 wp->y_min_scanlines = 4;
4647 }
4648
4649 if (apply_memory_bw_wa)
4650 wp->y_min_scanlines *= 2;
4651
4652 wp->plane_bytes_per_line = wp->width * wp->cpp;
4653 if (wp->y_tiled) {
4654 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004655 wp->y_min_scanlines,
4656 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304657
4658 if (INTEL_GEN(dev_priv) >= 10)
4659 interm_pbpl++;
4660
4661 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4662 wp->y_min_scanlines);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004663 } else if (wp->x_tiled && IS_GEN(dev_priv, 9)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004664 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4665 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304666 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4667 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004668 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4669 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304670 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4671 }
4672
4673 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4674 wp->plane_blocks_per_line);
4675 wp->linetime_us = fixed16_to_u32_round_up(
4676 intel_get_linetime_us(cstate));
4677
4678 return 0;
4679}
4680
Matt Roperd8e87492018-12-11 09:31:07 -08004681static void skl_compute_plane_wm(const struct intel_crtc_state *cstate,
4682 const struct intel_plane_state *intel_pstate,
4683 int level,
4684 const struct skl_wm_params *wp,
4685 const struct skl_wm_level *result_prev,
4686 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004687{
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004688 struct drm_i915_private *dev_priv =
4689 to_i915(intel_pstate->base.plane->dev);
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004690 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304691 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304692 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004693 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004694 struct intel_atomic_state *state =
4695 to_intel_atomic_state(cstate->base.state);
4696 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Ville Syrjäläce110ec2018-11-14 23:07:21 +02004697
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004698 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304699 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4700 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004701 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304702 latency += 4;
4703
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304704 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004705 latency += 15;
4706
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304707 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004708 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304709 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004710 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004711 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304712 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004713
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304714 if (wp->y_tiled) {
4715 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004716 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304717 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004718 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004719 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004720 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004721 } else if (latency >= wp->linetime_us) {
Lucas De Marchicf819ef2018-12-12 10:10:43 -08004722 if (IS_GEN(dev_priv, 9) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07004723 !IS_GEMINILAKE(dev_priv))
4724 selected_result = min_fixed16(method1, method2);
4725 else
4726 selected_result = method2;
4727 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004728 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07004729 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004730 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004731
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304732 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304733 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304734 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004735
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004736 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
4737 /* Display WA #1125: skl,bxt,kbl */
4738 if (level == 0 && wp->rc_surface)
4739 res_blocks +=
4740 fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004741
Paulo Zanonia5b79d32018-11-13 17:24:32 -08004742 /* Display WA #1126: skl,bxt,kbl */
4743 if (level >= 1 && level <= 7) {
4744 if (wp->y_tiled) {
4745 res_blocks +=
4746 fixed16_to_u32_round_up(wp->y_tile_minimum);
4747 res_lines += wp->y_min_scanlines;
4748 } else {
4749 res_blocks++;
4750 }
4751
4752 /*
4753 * Make sure result blocks for higher latency levels are
4754 * atleast as high as level below the current level.
4755 * Assumption in DDB algorithm optimization for special
4756 * cases. Also covers Display WA #1125 for RC.
4757 */
4758 if (result_prev->plane_res_b > res_blocks)
4759 res_blocks = result_prev->plane_res_b;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004760 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004761 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004762
Maarten Lankhorst31dade72018-02-05 11:58:41 +01004763 /* The number of lines are ignored for the level 0 watermark. */
Matt Roperd8e87492018-12-11 09:31:07 -08004764 if (level > 0 && res_lines > 31)
4765 return;
4766
4767 /*
4768 * If res_lines is valid, assume we can use this watermark level
4769 * for now. We'll come back and disable it after we calculate the
4770 * DDB allocation if it turns out we don't actually have enough
4771 * blocks to satisfy it.
4772 */
Mahesh Kumar62027b72018-04-09 09:11:05 +05304773 result->plane_res_b = res_blocks;
4774 result->plane_res_l = res_lines;
4775 result->plane_en = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004776}
4777
Matt Roperd8e87492018-12-11 09:31:07 -08004778static void
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004779skl_compute_wm_levels(const struct intel_crtc_state *cstate,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304780 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304781 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004782 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004783{
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004784 struct drm_i915_private *dev_priv =
4785 to_i915(intel_pstate->base.plane->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304786 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004787 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04004788
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304789 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004790 struct skl_wm_level *result = &levels[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304791
Matt Roperd8e87492018-12-11 09:31:07 -08004792 skl_compute_plane_wm(cstate, intel_pstate, level, wm_params,
4793 result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004794
4795 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304796 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004797}
4798
Damien Lespiau407b50f2014-11-04 17:06:57 +00004799static uint32_t
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004800skl_compute_linetime_wm(const struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004801{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304802 struct drm_atomic_state *state = cstate->base.state;
4803 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304804 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304805 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004806
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304807 linetime_us = intel_get_linetime_us(cstate);
4808
4809 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004810 return 0;
4811
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304812 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304813
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304814 /* Display WA #1135: bxt:ALL GLK:ALL */
4815 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4816 dev_priv->ipc_enabled)
4817 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304818
4819 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004820}
4821
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004822static void skl_compute_transition_wm(const struct intel_crtc_state *cstate,
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004823 const struct skl_wm_params *wp,
Matt Roperd8e87492018-12-11 09:31:07 -08004824 struct skl_plane_wm *wm)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004825{
Kumar, Maheshca476672017-08-17 19:15:24 +05304826 struct drm_device *dev = cstate->base.crtc->dev;
4827 const struct drm_i915_private *dev_priv = to_i915(dev);
4828 uint16_t trans_min, trans_y_tile_min;
4829 const uint16_t trans_amount = 10; /* This is configurable amount */
Paulo Zanonicbacc792018-10-04 16:15:58 -07004830 uint16_t wm0_sel_res_b, trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004831
Kumar, Maheshca476672017-08-17 19:15:24 +05304832 /* Transition WM are not recommended by HW team for GEN9 */
4833 if (INTEL_GEN(dev_priv) <= 9)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004834 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304835
4836 /* Transition WM don't make any sense if ipc is disabled */
4837 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02004838 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05304839
Paulo Zanoni91961a82018-10-04 16:15:56 -07004840 trans_min = 14;
4841 if (INTEL_GEN(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05304842 trans_min = 4;
4843
4844 trans_offset_b = trans_min + trans_amount;
4845
Paulo Zanonicbacc792018-10-04 16:15:58 -07004846 /*
4847 * The spec asks for Selected Result Blocks for wm0 (the real value),
4848 * not Result Blocks (the integer value). Pay attention to the capital
4849 * letters. The value wm_l0->plane_res_b is actually Result Blocks, but
4850 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
4851 * and since we later will have to get the ceiling of the sum in the
4852 * transition watermarks calculation, we can just pretend Selected
4853 * Result Blocks is Result Blocks minus 1 and it should work for the
4854 * current platforms.
4855 */
Ville Syrjälä6a3c910b2018-11-14 23:07:23 +02004856 wm0_sel_res_b = wm->wm[0].plane_res_b - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07004857
Kumar, Maheshca476672017-08-17 19:15:24 +05304858 if (wp->y_tiled) {
4859 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4860 wp->y_tile_minimum);
Paulo Zanonicbacc792018-10-04 16:15:58 -07004861 res_blocks = max(wm0_sel_res_b, trans_y_tile_min) +
Kumar, Maheshca476672017-08-17 19:15:24 +05304862 trans_offset_b;
4863 } else {
Paulo Zanonicbacc792018-10-04 16:15:58 -07004864 res_blocks = wm0_sel_res_b + trans_offset_b;
Kumar, Maheshca476672017-08-17 19:15:24 +05304865
4866 /* WA BUG:1938466 add one block for non y-tile planes */
4867 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4868 res_blocks += 1;
4869
4870 }
4871
Matt Roperd8e87492018-12-11 09:31:07 -08004872 /*
4873 * Just assume we can enable the transition watermark. After
4874 * computing the DDB we'll come back and disable it if that
4875 * assumption turns out to be false.
4876 */
4877 wm->trans_wm.plane_res_b = res_blocks + 1;
4878 wm->trans_wm.plane_en = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004879}
4880
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004881static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004882 const struct intel_plane_state *plane_state,
4883 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004884{
Ville Syrjälä83158472018-11-27 18:57:26 +02004885 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004886 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004887 int ret;
4888
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004889 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004890 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004891 if (ret)
4892 return ret;
4893
Matt Roperd8e87492018-12-11 09:31:07 -08004894 skl_compute_wm_levels(crtc_state, plane_state, &wm_params, wm->wm);
4895 skl_compute_transition_wm(crtc_state, &wm_params, wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004896
4897 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004898}
4899
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004900static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004901 const struct intel_plane_state *plane_state,
4902 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004903{
Ville Syrjälä83158472018-11-27 18:57:26 +02004904 struct skl_plane_wm *wm = &crtc_state->wm.skl.optimal.planes[plane_id];
4905 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004906 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004907
Ville Syrjälä83158472018-11-27 18:57:26 +02004908 wm->is_planar = true;
4909
4910 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02004911 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004912 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004913 if (ret)
4914 return ret;
4915
Matt Roperd8e87492018-12-11 09:31:07 -08004916 skl_compute_wm_levels(crtc_state, plane_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02004917
4918 return 0;
4919}
4920
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004921static int skl_build_plane_wm(struct skl_pipe_wm *pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02004922 struct intel_crtc_state *crtc_state,
4923 const struct intel_plane_state *plane_state)
4924{
4925 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
4926 const struct drm_framebuffer *fb = plane_state->base.fb;
4927 enum plane_id plane_id = plane->id;
4928 int ret;
4929
4930 if (!intel_wm_plane_visible(crtc_state, plane_state))
4931 return 0;
4932
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004933 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004934 plane_id, 0);
4935 if (ret)
4936 return ret;
4937
4938 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004939 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004940 plane_id);
4941 if (ret)
4942 return ret;
4943 }
4944
4945 return 0;
4946}
4947
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004948static int icl_build_plane_wm(struct skl_pipe_wm *pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02004949 struct intel_crtc_state *crtc_state,
4950 const struct intel_plane_state *plane_state)
4951{
4952 enum plane_id plane_id = to_intel_plane(plane_state->base.plane)->id;
4953 int ret;
4954
4955 /* Watermarks calculated in master */
4956 if (plane_state->slave)
4957 return 0;
4958
4959 if (plane_state->linked_plane) {
4960 const struct drm_framebuffer *fb = plane_state->base.fb;
4961 enum plane_id y_plane_id = plane_state->linked_plane->id;
4962
4963 WARN_ON(!intel_wm_plane_visible(crtc_state, plane_state));
4964 WARN_ON(!fb->format->is_yuv ||
4965 fb->format->num_planes == 1);
4966
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004967 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004968 y_plane_id, 0);
4969 if (ret)
4970 return ret;
4971
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004972 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004973 plane_id, 1);
4974 if (ret)
4975 return ret;
4976 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004977 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02004978 plane_id, 0);
4979 if (ret)
4980 return ret;
4981 }
4982
4983 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004984}
4985
Matt Roper55994c22016-05-12 07:06:08 -07004986static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
Matt Roper55994c22016-05-12 07:06:08 -07004987 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004988{
Ville Syrjälä83158472018-11-27 18:57:26 +02004989 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304990 struct drm_crtc_state *crtc_state = &cstate->base;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304991 struct drm_plane *plane;
4992 const struct drm_plane_state *pstate;
Matt Roper55994c22016-05-12 07:06:08 -07004993 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004994
Lyudea62163e2016-10-04 14:28:20 -04004995 /*
4996 * We'll only calculate watermarks for planes that are actually
4997 * enabled, so make sure all other planes are set as disabled.
4998 */
4999 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
5000
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305001 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
5002 const struct intel_plane_state *intel_pstate =
5003 to_intel_plane_state(pstate);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305004
Ville Syrjälä83158472018-11-27 18:57:26 +02005005 if (INTEL_GEN(dev_priv) >= 11)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005006 ret = icl_build_plane_wm(pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02005007 cstate, intel_pstate);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005008 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005009 ret = skl_build_plane_wm(pipe_wm,
Ville Syrjälä83158472018-11-27 18:57:26 +02005010 cstate, intel_pstate);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305011 if (ret)
5012 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005013 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305014
Matt Roper024c9042015-09-24 15:53:11 -07005015 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005016
Matt Roper55994c22016-05-12 07:06:08 -07005017 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005018}
5019
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005020static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5021 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005022 const struct skl_ddb_entry *entry)
5023{
5024 if (entry->end)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005025 I915_WRITE_FW(reg, (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005026 else
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005027 I915_WRITE_FW(reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005028}
5029
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005030static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5031 i915_reg_t reg,
5032 const struct skl_wm_level *level)
5033{
5034 uint32_t val = 0;
5035
5036 if (level->plane_en) {
5037 val |= PLANE_WM_EN;
5038 val |= level->plane_res_b;
5039 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
5040 }
5041
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005042 I915_WRITE_FW(reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005043}
5044
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005045void skl_write_plane_wm(struct intel_plane *plane,
5046 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005047{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005048 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005049 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005050 enum plane_id plane_id = plane->id;
5051 enum pipe pipe = plane->pipe;
5052 const struct skl_plane_wm *wm =
5053 &crtc_state->wm.skl.optimal.planes[plane_id];
5054 const struct skl_ddb_entry *ddb_y =
5055 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5056 const struct skl_ddb_entry *ddb_uv =
5057 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005058
5059 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005060 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005061 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005062 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005063 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005064 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005065
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005066 if (INTEL_GEN(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005067 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005068 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5069 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305070 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005071
5072 if (wm->is_planar)
5073 swap(ddb_y, ddb_uv);
5074
5075 skl_ddb_entry_write(dev_priv,
5076 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5077 skl_ddb_entry_write(dev_priv,
5078 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005079}
5080
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005081void skl_write_cursor_wm(struct intel_plane *plane,
5082 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005083{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005084 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005085 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005086 enum plane_id plane_id = plane->id;
5087 enum pipe pipe = plane->pipe;
5088 const struct skl_plane_wm *wm =
5089 &crtc_state->wm.skl.optimal.planes[plane_id];
5090 const struct skl_ddb_entry *ddb =
5091 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005092
5093 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005094 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
5095 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04005096 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005097 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02005098
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005099 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005100}
5101
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005102bool skl_wm_level_equals(const struct skl_wm_level *l1,
5103 const struct skl_wm_level *l2)
5104{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005105 return l1->plane_en == l2->plane_en &&
5106 l1->plane_res_l == l2->plane_res_l &&
5107 l1->plane_res_b == l2->plane_res_b;
5108}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005109
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005110static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5111 const struct skl_plane_wm *wm1,
5112 const struct skl_plane_wm *wm2)
5113{
5114 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005115
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005116 for (level = 0; level <= max_level; level++) {
5117 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]) ||
5118 !skl_wm_level_equals(&wm1->uv_wm[level], &wm2->uv_wm[level]))
5119 return false;
5120 }
5121
5122 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005123}
5124
Lyude27082492016-08-24 07:48:10 +02005125static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5126 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005127{
Lyude27082492016-08-24 07:48:10 +02005128 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005129}
5130
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005131bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
5132 const struct skl_ddb_entry entries[],
5133 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005134{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005135 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005136
Ville Syrjälä53cc68802018-11-01 17:05:59 +02005137 for (i = 0; i < num_entries; i++) {
5138 if (i != ignore_idx &&
5139 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02005140 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03005141 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005142
Lyude27082492016-08-24 07:48:10 +02005143 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005144}
5145
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005146static int skl_update_pipe_wm(struct intel_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005147 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07005148 struct skl_pipe_wm *pipe_wm, /* out */
5149 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005150{
Matt Roper55994c22016-05-12 07:06:08 -07005151 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005152
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005153 ret = skl_build_pipe_wm(cstate, pipe_wm);
Matt Roper55994c22016-05-12 07:06:08 -07005154 if (ret)
5155 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005156
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005157 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07005158 *changed = false;
5159 else
5160 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005161
Matt Roper55994c22016-05-12 07:06:08 -07005162 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005163}
5164
Matt Roper9b613022016-06-27 16:42:44 -07005165static uint32_t
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005166pipes_modified(struct intel_atomic_state *state)
Matt Roper9b613022016-06-27 16:42:44 -07005167{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005168 struct intel_crtc *crtc;
5169 struct intel_crtc_state *cstate;
Matt Roper9b613022016-06-27 16:42:44 -07005170 uint32_t i, ret = 0;
5171
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005172 for_each_new_intel_crtc_in_state(state, crtc, cstate, i)
5173 ret |= drm_crtc_mask(&crtc->base);
Matt Roper9b613022016-06-27 16:42:44 -07005174
5175 return ret;
5176}
5177
Jani Nikulabb7791b2016-10-04 12:29:17 +03005178static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005179skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
5180 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005181{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005182 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->base.state);
5183 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
5184 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5185 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005186
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005187 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5188 struct intel_plane_state *plane_state;
5189 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005190
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005191 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
5192 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
5193 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
5194 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005195 continue;
5196
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005197 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005198 if (IS_ERR(plane_state))
5199 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02005200
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005201 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005202 }
5203
5204 return 0;
5205}
5206
5207static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005208skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07005209{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005210 const struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5211 struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005212 struct intel_crtc_state *old_crtc_state;
5213 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305214 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305215 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005216
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005217 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5218
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005219 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005220 new_crtc_state, i) {
5221 ret = skl_allocate_pipe_ddb(new_crtc_state, ddb);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005222 if (ret)
5223 return ret;
5224
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005225 ret = skl_ddb_add_affected_planes(old_crtc_state,
5226 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005227 if (ret)
5228 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005229 }
5230
5231 return 0;
5232}
5233
Matt Roper2722efb2016-08-17 15:55:55 -04005234static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005235skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005236{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005237 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5238 const struct intel_crtc_state *old_crtc_state;
5239 const struct intel_crtc_state *new_crtc_state;
5240 struct intel_plane *plane;
5241 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005242 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005243
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005244 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5245 new_crtc_state, i) {
5246 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5247 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005248 const struct skl_ddb_entry *old, *new;
5249
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005250 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
5251 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005252
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005253 if (skl_ddb_entry_equal(old, new))
5254 continue;
5255
Paulo Zanonib9117142018-10-04 16:16:00 -07005256 DRM_DEBUG_KMS("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005257 plane->base.base.id, plane->base.name,
Paulo Zanonib9117142018-10-04 16:16:00 -07005258 old->start, old->end,
5259 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005260 }
5261 }
5262}
5263
Matt Roper98d39492016-05-12 07:06:03 -07005264static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005265skl_ddb_add_affected_pipes(struct intel_atomic_state *state, bool *changed)
Matt Roper98d39492016-05-12 07:06:03 -07005266{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005267 struct drm_device *dev = state->base.dev;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305268 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005269 struct intel_crtc *crtc;
5270 struct intel_crtc_state *crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305271 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper734fa012016-05-12 15:11:40 -07005272 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005273
5274 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005275 * When we distrust bios wm we always need to recompute to set the
5276 * expected DDB allocations for each CRTC.
5277 */
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305278 if (dev_priv->wm.distrust_bios_wm)
5279 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005280
5281 /*
Matt Roper98d39492016-05-12 07:06:03 -07005282 * If this transaction isn't actually touching any CRTC's, don't
5283 * bother with watermark calculation. Note that if we pass this
5284 * test, we're guaranteed to hold at least one CRTC state mutex,
5285 * which means we can safely use values like dev_priv->active_crtcs
5286 * since any racing commits that want to update them would need to
5287 * hold _all_ CRTC state mutexes.
5288 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005289 for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305290 (*changed) = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005291
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305292 if (!*changed)
Matt Roper98d39492016-05-12 07:06:03 -07005293 return 0;
5294
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305295 /*
5296 * If this is our first atomic update following hardware readout,
5297 * we can't trust the DDB that the BIOS programmed for us. Let's
5298 * pretend that all pipes switched active status so that we'll
5299 * ensure a full DDB recompute.
5300 */
5301 if (dev_priv->wm.distrust_bios_wm) {
5302 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005303 state->base.acquire_ctx);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305304 if (ret)
5305 return ret;
5306
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005307 state->active_pipe_changes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305308
5309 /*
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005310 * We usually only initialize state->active_crtcs if we
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305311 * we're doing a modeset; make sure this field is always
5312 * initialized during the sanitization process that happens
5313 * on the first commit too.
5314 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005315 if (!state->modeset)
5316 state->active_crtcs = dev_priv->active_crtcs;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305317 }
5318
5319 /*
5320 * If the modeset changes which CRTC's are active, we need to
5321 * recompute the DDB allocation for *all* active pipes, even
5322 * those that weren't otherwise being modified in any way by this
5323 * atomic commit. Due to the shrinking of the per-pipe allocations
5324 * when new active CRTC's are added, it's possible for a pipe that
5325 * we were already using and aren't changing at all here to suddenly
5326 * become invalid if its DDB needs exceeds its new allocation.
5327 *
5328 * Note that if we wind up doing a full DDB recompute, we can't let
5329 * any other display updates race with this transaction, so we need
5330 * to grab the lock on *all* CRTC's.
5331 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005332 if (state->active_pipe_changes || state->modeset) {
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305333 realloc_pipes = ~0;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005334 state->wm_results.dirty_pipes = ~0;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305335 }
5336
5337 /*
5338 * We're not recomputing for the pipes not included in the commit, so
5339 * make sure we start with the current state.
5340 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005341 for_each_intel_crtc_mask(dev, crtc, realloc_pipes) {
5342 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
5343 if (IS_ERR(crtc_state))
5344 return PTR_ERR(crtc_state);
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305345 }
5346
5347 return 0;
5348}
5349
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005350/*
5351 * To make sure the cursor watermark registers are always consistent
5352 * with our computed state the following scenario needs special
5353 * treatment:
5354 *
5355 * 1. enable cursor
5356 * 2. move cursor entirely offscreen
5357 * 3. disable cursor
5358 *
5359 * Step 2. does call .disable_plane() but does not zero the watermarks
5360 * (since we consider an offscreen cursor still active for the purposes
5361 * of watermarks). Step 3. would not normally call .disable_plane()
5362 * because the actual plane visibility isn't changing, and we don't
5363 * deallocate the cursor ddb until the pipe gets disabled. So we must
5364 * force step 3. to call .disable_plane() to update the watermark
5365 * registers properly.
5366 *
5367 * Other planes do not suffer from this issues as their watermarks are
5368 * calculated based on the actual plane visibility. The only time this
5369 * can trigger for the other planes is during the initial readout as the
5370 * default value of the watermarks registers is not zero.
5371 */
5372static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
5373 struct intel_crtc *crtc)
5374{
5375 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5376 const struct intel_crtc_state *old_crtc_state =
5377 intel_atomic_get_old_crtc_state(state, crtc);
5378 struct intel_crtc_state *new_crtc_state =
5379 intel_atomic_get_new_crtc_state(state, crtc);
5380 struct intel_plane *plane;
5381
5382 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
5383 struct intel_plane_state *plane_state;
5384 enum plane_id plane_id = plane->id;
5385
5386 /*
5387 * Force a full wm update for every plane on modeset.
5388 * Required because the reset value of the wm registers
5389 * is non-zero, whereas we want all disabled planes to
5390 * have zero watermarks. So if we turn off the relevant
5391 * power well the hardware state will go out of sync
5392 * with the software state.
5393 */
5394 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) &&
5395 skl_plane_wm_equals(dev_priv,
5396 &old_crtc_state->wm.skl.optimal.planes[plane_id],
5397 &new_crtc_state->wm.skl.optimal.planes[plane_id]))
5398 continue;
5399
5400 plane_state = intel_atomic_get_plane_state(state, plane);
5401 if (IS_ERR(plane_state))
5402 return PTR_ERR(plane_state);
5403
5404 new_crtc_state->update_planes |= BIT(plane_id);
5405 }
5406
5407 return 0;
5408}
5409
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305410static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005411skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305412{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005413 struct intel_crtc *crtc;
5414 struct intel_crtc_state *cstate;
5415 struct intel_crtc_state *old_crtc_state;
5416 struct skl_ddb_values *results = &state->wm_results;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305417 struct skl_pipe_wm *pipe_wm;
5418 bool changed = false;
5419 int ret, i;
5420
Matt Roper734fa012016-05-12 15:11:40 -07005421 /* Clear all dirty flags */
5422 results->dirty_pipes = 0;
5423
Mahesh Kumare1f96a62018-04-09 09:11:08 +05305424 ret = skl_ddb_add_affected_pipes(state, &changed);
5425 if (ret || !changed)
5426 return ret;
5427
Matt Roper734fa012016-05-12 15:11:40 -07005428 /*
5429 * Calculate WM's for all pipes that are part of this transaction.
Matt Roperd8e87492018-12-11 09:31:07 -08005430 * Note that skl_ddb_add_affected_pipes may have added more CRTC's that
Matt Roper734fa012016-05-12 15:11:40 -07005431 * weren't otherwise being modified (and set bits in dirty_pipes) if
5432 * pipe allocations had to change.
Matt Roper734fa012016-05-12 15:11:40 -07005433 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005434 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
5435 cstate, i) {
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005436 const struct skl_pipe_wm *old_pipe_wm =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005437 &old_crtc_state->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005438
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005439 pipe_wm = &cstate->wm.skl.optimal;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005440 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm, &changed);
5441 if (ret)
5442 return ret;
5443
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005444 ret = skl_wm_add_affected_planes(state, crtc);
Matt Roper734fa012016-05-12 15:11:40 -07005445 if (ret)
5446 return ret;
5447
5448 if (changed)
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005449 results->dirty_pipes |= drm_crtc_mask(&crtc->base);
Matt Roper734fa012016-05-12 15:11:40 -07005450 }
5451
Matt Roperd8e87492018-12-11 09:31:07 -08005452 ret = skl_compute_ddb(state);
5453 if (ret)
5454 return ret;
5455
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005456 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005457
Matt Roper98d39492016-05-12 07:06:03 -07005458 return 0;
5459}
5460
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005461static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5462 struct intel_crtc_state *cstate)
5463{
5464 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5465 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5466 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
5467 enum pipe pipe = crtc->pipe;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005468
5469 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5470 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005471
5472 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
5473}
5474
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005475static void skl_initial_wm(struct intel_atomic_state *state,
5476 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005477{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005478 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005479 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005480 struct drm_i915_private *dev_priv = to_i915(dev);
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305481 struct skl_ddb_values *results = &state->wm_results;
Bob Paauweadda50b2015-07-21 10:42:53 -07005482
Ville Syrjälä432081b2016-10-31 22:37:03 +02005483 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005484 return;
5485
Matt Roper734fa012016-05-12 15:11:40 -07005486 mutex_lock(&dev_priv->wm.wm_mutex);
5487
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005488 if (cstate->base.active_changed)
5489 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005490
Matt Roper734fa012016-05-12 15:11:40 -07005491 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005492}
5493
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005494static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02005495 struct intel_wm_config *config)
5496{
5497 struct intel_crtc *crtc;
5498
5499 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005500 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02005501 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5502
5503 if (!wm->pipe_enabled)
5504 continue;
5505
5506 config->sprites_enabled |= wm->sprites_enabled;
5507 config->sprites_scaled |= wm->sprites_scaled;
5508 config->num_pipes_active++;
5509 }
5510}
5511
Matt Ropered4a6a72016-02-23 17:20:13 -08005512static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005513{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005514 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005515 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005516 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005517 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005518 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005519
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005520 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02005521
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005522 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
5523 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005524
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005525 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005526 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005527 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005528 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
5529 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005530
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005531 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005532 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005533 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005534 }
5535
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005536 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005537 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005538
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005539 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005540
Imre Deak820c1982013-12-17 14:46:36 +02005541 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005542}
5543
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005544static void ilk_initial_watermarks(struct intel_atomic_state *state,
5545 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005546{
Matt Ropered4a6a72016-02-23 17:20:13 -08005547 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5548 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005549
Matt Ropered4a6a72016-02-23 17:20:13 -08005550 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005551 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005552 ilk_program_watermarks(dev_priv);
5553 mutex_unlock(&dev_priv->wm.wm_mutex);
5554}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005555
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005556static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5557 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005558{
5559 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5560 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5561
5562 mutex_lock(&dev_priv->wm.wm_mutex);
5563 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005564 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005565 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005566 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005567 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005568}
5569
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005570static inline void skl_wm_level_from_reg_val(uint32_t val,
5571 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005572{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005573 level->plane_en = val & PLANE_WM_EN;
5574 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5575 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5576 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005577}
5578
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005579void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005580 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005581{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005582 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5583 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005584 int level, max_level;
5585 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005586 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005587
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005588 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005589
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005590 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005591 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005592
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005593 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005594 if (plane_id != PLANE_CURSOR)
5595 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005596 else
5597 val = I915_READ(CUR_WM(pipe, level));
5598
5599 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5600 }
5601
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005602 if (plane_id != PLANE_CURSOR)
5603 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005604 else
5605 val = I915_READ(CUR_WM_TRANS(pipe));
5606
5607 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5608 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005609
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005610 if (!crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005611 return;
5612
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005613 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005614}
5615
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005616void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00005617{
Mahesh Kumar60f8e872018-04-09 09:11:00 +05305618 struct skl_ddb_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005619 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005620 struct intel_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005621 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005622
Damien Lespiaua269c582014-11-04 17:06:49 +00005623 skl_ddb_get_hw_state(dev_priv, ddb);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005624 for_each_intel_crtc(&dev_priv->drm, crtc) {
5625 cstate = to_intel_crtc_state(crtc->base.state);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005626
5627 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5628
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005629 if (crtc->active)
5630 hw->dirty_pipes |= drm_crtc_mask(&crtc->base);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005631 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005632
Matt Roper279e99d2016-05-12 07:06:02 -07005633 if (dev_priv->active_crtcs) {
5634 /* Fully recompute DDB on first atomic commit */
5635 dev_priv->wm.distrust_bios_wm = true;
Matt Roper279e99d2016-05-12 07:06:02 -07005636 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005637}
5638
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005639static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005640{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005641 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005642 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005643 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005644 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005645 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005646 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005647 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005648 [PIPE_A] = WM0_PIPEA_ILK,
5649 [PIPE_B] = WM0_PIPEB_ILK,
5650 [PIPE_C] = WM0_PIPEC_IVB,
5651 };
5652
5653 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005654 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005655 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005656
Ville Syrjälä15606532016-05-13 17:55:17 +03005657 memset(active, 0, sizeof(*active));
5658
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005659 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005660
5661 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005662 u32 tmp = hw->wm_pipe[pipe];
5663
5664 /*
5665 * For active pipes LP0 watermark is marked as
5666 * enabled, and LP1+ watermaks as disabled since
5667 * we can't really reverse compute them in case
5668 * multiple pipes are active.
5669 */
5670 active->wm[0].enable = true;
5671 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5672 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5673 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5674 active->linetime = hw->wm_linetime[pipe];
5675 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005676 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005677
5678 /*
5679 * For inactive pipes, all watermark levels
5680 * should be marked as enabled but zeroed,
5681 * which is what we'd compute them to.
5682 */
5683 for (level = 0; level <= max_level; level++)
5684 active->wm[level].enable = true;
5685 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005686
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005687 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005688}
5689
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005690#define _FW_WM(value, plane) \
5691 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5692#define _FW_WM_VLV(value, plane) \
5693 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5694
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005695static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5696 struct g4x_wm_values *wm)
5697{
5698 uint32_t tmp;
5699
5700 tmp = I915_READ(DSPFW1);
5701 wm->sr.plane = _FW_WM(tmp, SR);
5702 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5703 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5704 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5705
5706 tmp = I915_READ(DSPFW2);
5707 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5708 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5709 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5710 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5711 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5712 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5713
5714 tmp = I915_READ(DSPFW3);
5715 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5716 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5717 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5718 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5719}
5720
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005721static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5722 struct vlv_wm_values *wm)
5723{
5724 enum pipe pipe;
5725 uint32_t tmp;
5726
5727 for_each_pipe(dev_priv, pipe) {
5728 tmp = I915_READ(VLV_DDL(pipe));
5729
Ville Syrjälä1b313892016-11-28 19:37:08 +02005730 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005731 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005732 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005733 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005734 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005735 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005736 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005737 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5738 }
5739
5740 tmp = I915_READ(DSPFW1);
5741 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005742 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5743 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5744 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005745
5746 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005747 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5748 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5749 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005750
5751 tmp = I915_READ(DSPFW3);
5752 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5753
5754 if (IS_CHERRYVIEW(dev_priv)) {
5755 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005756 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5757 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005758
5759 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005760 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5761 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005762
5763 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005764 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5765 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005766
5767 tmp = I915_READ(DSPHOWM);
5768 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005769 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5770 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5771 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5772 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5773 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5774 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5775 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5776 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5777 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005778 } else {
5779 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005780 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5781 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005782
5783 tmp = I915_READ(DSPHOWM);
5784 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005785 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5786 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5787 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5788 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5789 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5790 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005791 }
5792}
5793
5794#undef _FW_WM
5795#undef _FW_WM_VLV
5796
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005797void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005798{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005799 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5800 struct intel_crtc *crtc;
5801
5802 g4x_read_wm_values(dev_priv, wm);
5803
5804 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5805
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005806 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005807 struct intel_crtc_state *crtc_state =
5808 to_intel_crtc_state(crtc->base.state);
5809 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5810 struct g4x_pipe_wm *raw;
5811 enum pipe pipe = crtc->pipe;
5812 enum plane_id plane_id;
5813 int level, max_level;
5814
5815 active->cxsr = wm->cxsr;
5816 active->hpll_en = wm->hpll_en;
5817 active->fbc_en = wm->fbc_en;
5818
5819 active->sr = wm->sr;
5820 active->hpll = wm->hpll;
5821
5822 for_each_plane_id_on_crtc(crtc, plane_id) {
5823 active->wm.plane[plane_id] =
5824 wm->pipe[pipe].plane[plane_id];
5825 }
5826
5827 if (wm->cxsr && wm->hpll_en)
5828 max_level = G4X_WM_LEVEL_HPLL;
5829 else if (wm->cxsr)
5830 max_level = G4X_WM_LEVEL_SR;
5831 else
5832 max_level = G4X_WM_LEVEL_NORMAL;
5833
5834 level = G4X_WM_LEVEL_NORMAL;
5835 raw = &crtc_state->wm.g4x.raw[level];
5836 for_each_plane_id_on_crtc(crtc, plane_id)
5837 raw->plane[plane_id] = active->wm.plane[plane_id];
5838
5839 if (++level > max_level)
5840 goto out;
5841
5842 raw = &crtc_state->wm.g4x.raw[level];
5843 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5844 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5845 raw->plane[PLANE_SPRITE0] = 0;
5846 raw->fbc = active->sr.fbc;
5847
5848 if (++level > max_level)
5849 goto out;
5850
5851 raw = &crtc_state->wm.g4x.raw[level];
5852 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5853 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5854 raw->plane[PLANE_SPRITE0] = 0;
5855 raw->fbc = active->hpll.fbc;
5856
5857 out:
5858 for_each_plane_id_on_crtc(crtc, plane_id)
5859 g4x_raw_plane_wm_set(crtc_state, level,
5860 plane_id, USHRT_MAX);
5861 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5862
5863 crtc_state->wm.g4x.optimal = *active;
5864 crtc_state->wm.g4x.intermediate = *active;
5865
5866 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5867 pipe_name(pipe),
5868 wm->pipe[pipe].plane[PLANE_PRIMARY],
5869 wm->pipe[pipe].plane[PLANE_CURSOR],
5870 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5871 }
5872
5873 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5874 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5875 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5876 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5877 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5878 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5879}
5880
5881void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5882{
5883 struct intel_plane *plane;
5884 struct intel_crtc *crtc;
5885
5886 mutex_lock(&dev_priv->wm.wm_mutex);
5887
5888 for_each_intel_plane(&dev_priv->drm, plane) {
5889 struct intel_crtc *crtc =
5890 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5891 struct intel_crtc_state *crtc_state =
5892 to_intel_crtc_state(crtc->base.state);
5893 struct intel_plane_state *plane_state =
5894 to_intel_plane_state(plane->base.state);
5895 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5896 enum plane_id plane_id = plane->id;
5897 int level;
5898
5899 if (plane_state->base.visible)
5900 continue;
5901
5902 for (level = 0; level < 3; level++) {
5903 struct g4x_pipe_wm *raw =
5904 &crtc_state->wm.g4x.raw[level];
5905
5906 raw->plane[plane_id] = 0;
5907 wm_state->wm.plane[plane_id] = 0;
5908 }
5909
5910 if (plane_id == PLANE_PRIMARY) {
5911 for (level = 0; level < 3; level++) {
5912 struct g4x_pipe_wm *raw =
5913 &crtc_state->wm.g4x.raw[level];
5914 raw->fbc = 0;
5915 }
5916
5917 wm_state->sr.fbc = 0;
5918 wm_state->hpll.fbc = 0;
5919 wm_state->fbc_en = false;
5920 }
5921 }
5922
5923 for_each_intel_crtc(&dev_priv->drm, crtc) {
5924 struct intel_crtc_state *crtc_state =
5925 to_intel_crtc_state(crtc->base.state);
5926
5927 crtc_state->wm.g4x.intermediate =
5928 crtc_state->wm.g4x.optimal;
5929 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5930 }
5931
5932 g4x_program_watermarks(dev_priv);
5933
5934 mutex_unlock(&dev_priv->wm.wm_mutex);
5935}
5936
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005937void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005938{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005939 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005940 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005941 u32 val;
5942
5943 vlv_read_wm_values(dev_priv, wm);
5944
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005945 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5946 wm->level = VLV_WM_LEVEL_PM2;
5947
5948 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005949 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005950
5951 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5952 if (val & DSP_MAXFIFO_PM5_ENABLE)
5953 wm->level = VLV_WM_LEVEL_PM5;
5954
Ville Syrjälä58590c12015-09-08 21:05:12 +03005955 /*
5956 * If DDR DVFS is disabled in the BIOS, Punit
5957 * will never ack the request. So if that happens
5958 * assume we don't have to enable/disable DDR DVFS
5959 * dynamically. To test that just set the REQ_ACK
5960 * bit to poke the Punit, but don't change the
5961 * HIGH/LOW bits so that we don't actually change
5962 * the current state.
5963 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005964 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005965 val |= FORCE_DDR_FREQ_REQ_ACK;
5966 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5967
5968 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5969 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5970 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5971 "assuming DDR DVFS is disabled\n");
5972 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5973 } else {
5974 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5975 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5976 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5977 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005978
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005979 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005980 }
5981
Matt Ropercd1d3ee2018-12-10 13:54:14 -08005982 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02005983 struct intel_crtc_state *crtc_state =
5984 to_intel_crtc_state(crtc->base.state);
5985 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5986 const struct vlv_fifo_state *fifo_state =
5987 &crtc_state->wm.vlv.fifo_state;
5988 enum pipe pipe = crtc->pipe;
5989 enum plane_id plane_id;
5990 int level;
5991
5992 vlv_get_fifo_size(crtc_state);
5993
5994 active->num_levels = wm->level + 1;
5995 active->cxsr = wm->cxsr;
5996
Ville Syrjäläff32c542017-03-02 19:14:57 +02005997 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005998 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005999 &crtc_state->wm.vlv.raw[level];
6000
6001 active->sr[level].plane = wm->sr.plane;
6002 active->sr[level].cursor = wm->sr.cursor;
6003
6004 for_each_plane_id_on_crtc(crtc, plane_id) {
6005 active->wm[level].plane[plane_id] =
6006 wm->pipe[pipe].plane[plane_id];
6007
6008 raw->plane[plane_id] =
6009 vlv_invert_wm_value(active->wm[level].plane[plane_id],
6010 fifo_state->plane[plane_id]);
6011 }
6012 }
6013
6014 for_each_plane_id_on_crtc(crtc, plane_id)
6015 vlv_raw_plane_wm_set(crtc_state, level,
6016 plane_id, USHRT_MAX);
6017 vlv_invalidate_wms(crtc, active, level);
6018
6019 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02006020 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02006021
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006022 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02006023 pipe_name(pipe),
6024 wm->pipe[pipe].plane[PLANE_PRIMARY],
6025 wm->pipe[pipe].plane[PLANE_CURSOR],
6026 wm->pipe[pipe].plane[PLANE_SPRITE0],
6027 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006028 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006029
6030 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
6031 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
6032}
6033
Ville Syrjälä602ae832017-03-02 19:15:02 +02006034void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
6035{
6036 struct intel_plane *plane;
6037 struct intel_crtc *crtc;
6038
6039 mutex_lock(&dev_priv->wm.wm_mutex);
6040
6041 for_each_intel_plane(&dev_priv->drm, plane) {
6042 struct intel_crtc *crtc =
6043 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6044 struct intel_crtc_state *crtc_state =
6045 to_intel_crtc_state(crtc->base.state);
6046 struct intel_plane_state *plane_state =
6047 to_intel_plane_state(plane->base.state);
6048 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
6049 const struct vlv_fifo_state *fifo_state =
6050 &crtc_state->wm.vlv.fifo_state;
6051 enum plane_id plane_id = plane->id;
6052 int level;
6053
6054 if (plane_state->base.visible)
6055 continue;
6056
6057 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006058 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02006059 &crtc_state->wm.vlv.raw[level];
6060
6061 raw->plane[plane_id] = 0;
6062
6063 wm_state->wm[level].plane[plane_id] =
6064 vlv_invert_wm_value(raw->plane[plane_id],
6065 fifo_state->plane[plane_id]);
6066 }
6067 }
6068
6069 for_each_intel_crtc(&dev_priv->drm, crtc) {
6070 struct intel_crtc_state *crtc_state =
6071 to_intel_crtc_state(crtc->base.state);
6072
6073 crtc_state->wm.vlv.intermediate =
6074 crtc_state->wm.vlv.optimal;
6075 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
6076 }
6077
6078 vlv_program_watermarks(dev_priv);
6079
6080 mutex_unlock(&dev_priv->wm.wm_mutex);
6081}
6082
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006083/*
6084 * FIXME should probably kill this and improve
6085 * the real watermark readout/sanitation instead
6086 */
6087static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
6088{
6089 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6090 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6091 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6092
6093 /*
6094 * Don't touch WM1S_LP_EN here.
6095 * Doing so could cause underruns.
6096 */
6097}
6098
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006099void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006100{
Imre Deak820c1982013-12-17 14:46:36 +02006101 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006102 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006103
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02006104 ilk_init_lp_watermarks(dev_priv);
6105
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006106 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006107 ilk_pipe_wm_get_hw_state(crtc);
6108
6109 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
6110 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
6111 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
6112
6113 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00006114 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02006115 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
6116 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
6117 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006118
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006119 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006120 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
6121 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01006122 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006123 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
6124 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006125
6126 hw->enable_fbc_wm =
6127 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
6128}
6129
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006130/**
6131 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00006132 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006133 *
6134 * Calculate watermark values for the various WM regs based on current mode
6135 * and plane configuration.
6136 *
6137 * There are several cases to deal with here:
6138 * - normal (i.e. non-self-refresh)
6139 * - self-refresh (SR) mode
6140 * - lines are large relative to FIFO size (buffer can hold up to 2)
6141 * - lines are small relative to FIFO size (buffer can hold more than 2
6142 * lines), so need to account for TLB latency
6143 *
6144 * The normal calculation is:
6145 * watermark = dotclock * bytes per pixel * latency
6146 * where latency is platform & configuration dependent (we assume pessimal
6147 * values here).
6148 *
6149 * The SR calculation is:
6150 * watermark = (trunc(latency/line time)+1) * surface width *
6151 * bytes per pixel
6152 * where
6153 * line time = htotal / dotclock
6154 * surface width = hdisplay for normal plane and 64 for cursor
6155 * and latency is assumed to be high, as above.
6156 *
6157 * The final value programmed to the register should always be rounded up,
6158 * and include an extra 2 entries to account for clock crossings.
6159 *
6160 * We don't use the sprite, so we can ignore that. And on Crestline we have
6161 * to set the non-SR watermarks to 8.
6162 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02006163void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006164{
Ville Syrjälä432081b2016-10-31 22:37:03 +02006165 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006166
6167 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03006168 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03006169}
6170
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306171void intel_enable_ipc(struct drm_i915_private *dev_priv)
6172{
6173 u32 val;
6174
José Roberto de Souzafd847b82018-09-18 13:47:11 -07006175 if (!HAS_IPC(dev_priv))
6176 return;
6177
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306178 val = I915_READ(DISP_ARB_CTL2);
6179
6180 if (dev_priv->ipc_enabled)
6181 val |= DISP_IPC_ENABLE;
6182 else
6183 val &= ~DISP_IPC_ENABLE;
6184
6185 I915_WRITE(DISP_ARB_CTL2, val);
6186}
6187
6188void intel_init_ipc(struct drm_i915_private *dev_priv)
6189{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306190 if (!HAS_IPC(dev_priv))
6191 return;
6192
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07006193 /* Display WA #1141: SKL:all KBL:all CFL */
6194 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
6195 dev_priv->ipc_enabled = dev_priv->dram_info.symmetric_memory;
6196 else
6197 dev_priv->ipc_enabled = true;
6198
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05306199 intel_enable_ipc(dev_priv);
6200}
6201
Jani Nikulae2828912016-01-18 09:19:47 +02006202/*
Daniel Vetter92703882012-08-09 16:46:01 +02006203 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02006204 */
6205DEFINE_SPINLOCK(mchdev_lock);
6206
6207/* Global for IPS driver to get at the current i915 device. Protected by
6208 * mchdev_lock. */
6209static struct drm_i915_private *i915_mch_dev;
6210
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006211bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006212{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006213 u16 rgvswctl;
6214
Chris Wilson67520412017-03-02 13:28:01 +00006215 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02006216
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006217 rgvswctl = I915_READ16(MEMSWCTL);
6218 if (rgvswctl & MEMCTL_CMD_STS) {
6219 DRM_DEBUG("gpu busy, RCS change rejected\n");
6220 return false; /* still busy with another command */
6221 }
6222
6223 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6224 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6225 I915_WRITE16(MEMSWCTL, rgvswctl);
6226 POSTING_READ16(MEMSWCTL);
6227
6228 rgvswctl |= MEMCTL_CMD_STS;
6229 I915_WRITE16(MEMSWCTL, rgvswctl);
6230
6231 return true;
6232}
6233
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006234static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006235{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006236 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006237 u8 fmax, fmin, fstart, vstart;
6238
Daniel Vetter92703882012-08-09 16:46:01 +02006239 spin_lock_irq(&mchdev_lock);
6240
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00006241 rgvmodectl = I915_READ(MEMMODECTL);
6242
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006243 /* Enable temp reporting */
6244 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6245 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6246
6247 /* 100ms RC evaluation intervals */
6248 I915_WRITE(RCUPEI, 100000);
6249 I915_WRITE(RCDNEI, 100000);
6250
6251 /* Set max/min thresholds to 90ms and 80ms respectively */
6252 I915_WRITE(RCBMAXAVG, 90000);
6253 I915_WRITE(RCBMINAVG, 80000);
6254
6255 I915_WRITE(MEMIHYST, 1);
6256
6257 /* Set up min, max, and cur for interrupt handling */
6258 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6259 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6260 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6261 MEMMODE_FSTART_SHIFT;
6262
Ville Syrjälä616847e2015-09-18 20:03:19 +03006263 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006264 PXVFREQ_PX_SHIFT;
6265
Daniel Vetter20e4d402012-08-08 23:35:39 +02006266 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
6267 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006268
Daniel Vetter20e4d402012-08-08 23:35:39 +02006269 dev_priv->ips.max_delay = fstart;
6270 dev_priv->ips.min_delay = fmin;
6271 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006272
6273 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6274 fmax, fmin, fstart);
6275
6276 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6277
6278 /*
6279 * Interrupts will be enabled in ironlake_irq_postinstall
6280 */
6281
6282 I915_WRITE(VIDSTART, vstart);
6283 POSTING_READ(VIDSTART);
6284
6285 rgvmodectl |= MEMMODE_SWMODE_EN;
6286 I915_WRITE(MEMMODECTL, rgvmodectl);
6287
Daniel Vetter92703882012-08-09 16:46:01 +02006288 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006289 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006290 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006291
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006292 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006293
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006294 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6295 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006296 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006297 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006298 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006299
6300 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006301}
6302
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006303static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006304{
Daniel Vetter92703882012-08-09 16:46:01 +02006305 u16 rgvswctl;
6306
6307 spin_lock_irq(&mchdev_lock);
6308
6309 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006310
6311 /* Ack interrupts, disable EFC interrupt */
6312 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6313 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6314 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6315 I915_WRITE(DEIIR, DE_PCU_EVENT);
6316 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6317
6318 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006319 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006320 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006321 rgvswctl |= MEMCTL_CMD_STS;
6322 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006323 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006324
Daniel Vetter92703882012-08-09 16:46:01 +02006325 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006326}
6327
Daniel Vetteracbe9472012-07-26 11:50:05 +02006328/* There's a funny hw issue where the hw returns all 0 when reading from
6329 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6330 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6331 * all limits and the gpu stuck at whatever frequency it is at atm).
6332 */
Akash Goel74ef1172015-03-06 11:07:19 +05306333static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006334{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006335 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006336 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006337
Daniel Vetter20b46e52012-07-26 11:16:14 +02006338 /* Only set the down limit when we've reached the lowest level to avoid
6339 * getting more interrupts, otherwise leave this clear. This prevents a
6340 * race in the hw when coming out of rc6: There's a tiny window where
6341 * the hw runs at the minimal clock before selecting the desired
6342 * frequency, if the down threshold expires in that window we will not
6343 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006344 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006345 limits = (rps->max_freq_softlimit) << 23;
6346 if (val <= rps->min_freq_softlimit)
6347 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306348 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006349 limits = rps->max_freq_softlimit << 24;
6350 if (val <= rps->min_freq_softlimit)
6351 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306352 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006353
6354 return limits;
6355}
6356
Chris Wilson60548c52018-07-31 14:26:29 +01006357static void rps_set_power(struct drm_i915_private *dev_priv, int new_power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006358{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006359 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goel8a586432015-03-06 11:07:18 +05306360 u32 threshold_up = 0, threshold_down = 0; /* in % */
6361 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006362
Chris Wilson60548c52018-07-31 14:26:29 +01006363 lockdep_assert_held(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006364
Chris Wilson60548c52018-07-31 14:26:29 +01006365 if (new_power == rps->power.mode)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006366 return;
6367
6368 /* Note the units here are not exactly 1us, but 1280ns. */
6369 switch (new_power) {
6370 case LOW_POWER:
6371 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306372 ei_up = 16000;
6373 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006374
6375 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306376 ei_down = 32000;
6377 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006378 break;
6379
6380 case BETWEEN:
6381 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306382 ei_up = 13000;
6383 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006384
6385 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306386 ei_down = 32000;
6387 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006388 break;
6389
6390 case HIGH_POWER:
6391 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306392 ei_up = 10000;
6393 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006394
6395 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306396 ei_down = 32000;
6397 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006398 break;
6399 }
6400
Mika Kuoppala6067a272017-02-15 15:52:59 +02006401 /* When byt can survive without system hang with dynamic
6402 * sw freq adjustments, this restriction can be lifted.
6403 */
6404 if (IS_VALLEYVIEW(dev_priv))
6405 goto skip_hw_write;
6406
Akash Goel8a586432015-03-06 11:07:18 +05306407 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006408 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306409 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006410 GT_INTERVAL_FROM_US(dev_priv,
6411 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306412
6413 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006414 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306415 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006416 GT_INTERVAL_FROM_US(dev_priv,
6417 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306418
Chris Wilsona72b5622016-07-02 15:35:59 +01006419 I915_WRITE(GEN6_RP_CONTROL,
6420 GEN6_RP_MEDIA_TURBO |
6421 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6422 GEN6_RP_MEDIA_IS_GFX |
6423 GEN6_RP_ENABLE |
6424 GEN6_RP_UP_BUSY_AVG |
6425 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306426
Mika Kuoppala6067a272017-02-15 15:52:59 +02006427skip_hw_write:
Chris Wilson60548c52018-07-31 14:26:29 +01006428 rps->power.mode = new_power;
6429 rps->power.up_threshold = threshold_up;
6430 rps->power.down_threshold = threshold_down;
6431}
6432
6433static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6434{
6435 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6436 int new_power;
6437
6438 new_power = rps->power.mode;
6439 switch (rps->power.mode) {
6440 case LOW_POWER:
6441 if (val > rps->efficient_freq + 1 &&
6442 val > rps->cur_freq)
6443 new_power = BETWEEN;
6444 break;
6445
6446 case BETWEEN:
6447 if (val <= rps->efficient_freq &&
6448 val < rps->cur_freq)
6449 new_power = LOW_POWER;
6450 else if (val >= rps->rp0_freq &&
6451 val > rps->cur_freq)
6452 new_power = HIGH_POWER;
6453 break;
6454
6455 case HIGH_POWER:
6456 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6457 val < rps->cur_freq)
6458 new_power = BETWEEN;
6459 break;
6460 }
6461 /* Max/min bins are special */
6462 if (val <= rps->min_freq_softlimit)
6463 new_power = LOW_POWER;
6464 if (val >= rps->max_freq_softlimit)
6465 new_power = HIGH_POWER;
6466
6467 mutex_lock(&rps->power.mutex);
6468 if (rps->power.interactive)
6469 new_power = HIGH_POWER;
6470 rps_set_power(dev_priv, new_power);
6471 mutex_unlock(&rps->power.mutex);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006472}
6473
Chris Wilson60548c52018-07-31 14:26:29 +01006474void intel_rps_mark_interactive(struct drm_i915_private *i915, bool interactive)
6475{
6476 struct intel_rps *rps = &i915->gt_pm.rps;
6477
6478 if (INTEL_GEN(i915) < 6)
6479 return;
6480
6481 mutex_lock(&rps->power.mutex);
6482 if (interactive) {
6483 if (!rps->power.interactive++ && READ_ONCE(i915->gt.awake))
6484 rps_set_power(i915, HIGH_POWER);
6485 } else {
6486 GEM_BUG_ON(!rps->power.interactive);
6487 rps->power.interactive--;
6488 }
6489 mutex_unlock(&rps->power.mutex);
6490}
6491
Chris Wilson2876ce72014-03-28 08:03:34 +00006492static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6493{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006494 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006495 u32 mask = 0;
6496
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006497 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006498 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006499 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006500 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006501 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006502
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006503 mask &= dev_priv->pm_rps_events;
6504
Imre Deak59d02a12014-12-19 19:33:26 +02006505 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006506}
6507
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006508/* gen6_set_rps is called to update the frequency request, but should also be
6509 * called when the range (min_delay and max_delay) is modified so that we can
6510 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006511static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006512{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006513 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6514
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006515 /* min/max delay may still have been modified so be sure to
6516 * write the limits value.
6517 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006518 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006519 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006520
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006521 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306522 I915_WRITE(GEN6_RPNSWREQ,
6523 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006524 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006525 I915_WRITE(GEN6_RPNSWREQ,
6526 HSW_FREQUENCY(val));
6527 else
6528 I915_WRITE(GEN6_RPNSWREQ,
6529 GEN6_FREQUENCY(val) |
6530 GEN6_OFFSET(0) |
6531 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006532 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006533
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006534 /* Make sure we continue to get interrupts
6535 * until we hit the minimum or maximum frequencies.
6536 */
Akash Goel74ef1172015-03-06 11:07:19 +05306537 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006538 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006539
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006540 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006541 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006542
6543 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006544}
6545
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006546static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006547{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006548 int err;
6549
Chris Wilsondc979972016-05-10 14:10:04 +01006550 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006551 "Odd GPU freq value\n"))
6552 val &= ~1;
6553
Deepak Scd25dd52015-07-10 18:31:40 +05306554 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6555
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006556 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006557 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6558 if (err)
6559 return err;
6560
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006561 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006562 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006563
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006564 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006565 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006566
6567 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006568}
6569
Deepak Sa7f6e232015-05-09 18:04:44 +05306570/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306571 *
6572 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306573 * 1. Forcewake Media well.
6574 * 2. Request idle freq.
6575 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306576*/
6577static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6578{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006579 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6580 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006581 int err;
Deepak S5549d252014-06-28 11:26:11 +05306582
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006583 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306584 return;
6585
Chris Wilsonc9efef72017-01-02 15:28:45 +00006586 /* The punit delays the write of the frequency and voltage until it
6587 * determines the GPU is awake. During normal usage we don't want to
6588 * waste power changing the frequency if the GPU is sleeping (rc6).
6589 * However, the GPU and driver is now idle and we do not want to delay
6590 * switching to minimum voltage (reducing power whilst idle) as we do
6591 * not expect to be woken in the near future and so must flush the
6592 * change by waking the device.
6593 *
6594 * We choose to take the media powerwell (either would do to trick the
6595 * punit into committing the voltage change) as that takes a lot less
6596 * power than the render powerwell.
6597 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306598 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006599 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306600 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006601
6602 if (err)
6603 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306604}
6605
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006606void gen6_rps_busy(struct drm_i915_private *dev_priv)
6607{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006608 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6609
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006610 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006611 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006612 u8 freq;
6613
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006614 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006615 gen6_rps_reset_ei(dev_priv);
6616 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006617 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006618
Chris Wilsonc33d2472016-07-04 08:08:36 +01006619 gen6_enable_rps_interrupts(dev_priv);
6620
Chris Wilsonbd648182017-02-10 15:03:48 +00006621 /* Use the user's desired frequency as a guide, but for better
6622 * performance, jump directly to RPe as our starting frequency.
6623 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006624 freq = max(rps->cur_freq,
6625 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006626
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006627 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006628 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006629 rps->min_freq_softlimit,
6630 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006631 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006632 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006633 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006634}
6635
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006636void gen6_rps_idle(struct drm_i915_private *dev_priv)
6637{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006638 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6639
Chris Wilsonc33d2472016-07-04 08:08:36 +01006640 /* Flush our bottom-half so that it does not race with us
6641 * setting the idle frequency and so that it is bounded by
6642 * our rpm wakeref. And then disable the interrupts to stop any
6643 * futher RPS reclocking whilst we are asleep.
6644 */
6645 gen6_disable_rps_interrupts(dev_priv);
6646
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006647 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006648 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006649 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306650 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006651 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006652 gen6_set_rps(dev_priv, rps->idle_freq);
6653 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006654 I915_WRITE(GEN6_PMINTRMSK,
6655 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006656 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006657 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006658}
6659
Chris Wilsone61e0f52018-02-21 09:56:36 +00006660void gen6_rps_boost(struct i915_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006661 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006662{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006663 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006664 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006665 bool boost;
6666
Chris Wilson8d3afd72015-05-21 21:01:47 +01006667 /* This is intentionally racy! We peek at the state here, then
6668 * validate inside the RPS worker.
6669 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006670 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006671 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006672
Chris Wilson253a2812018-02-06 14:31:37 +00006673 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
6674 return;
6675
Chris Wilsone61e0f52018-02-21 09:56:36 +00006676 /* Serializes with i915_request_retire() */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006677 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006678 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson253a2812018-02-06 14:31:37 +00006679 if (!rq->waitboost && !dma_fence_is_signaled_locked(&rq->fence)) {
6680 boost = !atomic_fetch_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006681 rq->waitboost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006682 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006683 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006684 if (!boost)
6685 return;
6686
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006687 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6688 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006689
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006690 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006691}
6692
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006693int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006694{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006695 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006696 int err;
6697
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006698 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006699 GEM_BUG_ON(val > rps->max_freq);
6700 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006701
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006702 if (!rps->enabled) {
6703 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006704 return 0;
6705 }
6706
Chris Wilsondc979972016-05-10 14:10:04 +01006707 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006708 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006709 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006710 err = gen6_set_rps(dev_priv, val);
6711
6712 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006713}
6714
Chris Wilsondc979972016-05-10 14:10:04 +01006715static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006716{
Zhe Wang20e49362014-11-04 17:07:05 +00006717 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006718 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006719}
6720
Chris Wilsondc979972016-05-10 14:10:04 +01006721static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306722{
Akash Goel2030d682016-04-23 00:05:45 +05306723 I915_WRITE(GEN6_RP_CONTROL, 0);
6724}
6725
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006726static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006727{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006728 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006729}
6730
6731static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6732{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006733 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306734 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006735}
6736
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006737static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306738{
Deepak S38807742014-05-23 21:00:15 +05306739 I915_WRITE(GEN6_RC_CONTROL, 0);
6740}
6741
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006742static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6743{
6744 I915_WRITE(GEN6_RP_CONTROL, 0);
6745}
6746
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006747static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006748{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006749 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006750 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006751 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006752
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006753 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006754
Mika Kuoppala59bad942015-01-16 11:34:40 +02006755 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006756}
6757
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006758static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6759{
6760 I915_WRITE(GEN6_RP_CONTROL, 0);
6761}
6762
Chris Wilsondc979972016-05-10 14:10:04 +01006763static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306764{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306765 bool enable_rc6 = true;
6766 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006767 u32 rc_ctl;
6768 int rc_sw_target;
6769
6770 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6771 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6772 RC_SW_TARGET_STATE_SHIFT;
6773 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6774 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6775 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6776 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6777 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306778
6779 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006780 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306781 enable_rc6 = false;
6782 }
6783
6784 /*
6785 * The exact context size is not known for BXT, so assume a page size
6786 * for this check.
6787 */
6788 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006789 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6790 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006791 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306792 enable_rc6 = false;
6793 }
6794
6795 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6796 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6797 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6798 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006799 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306800 enable_rc6 = false;
6801 }
6802
Imre Deakfc619842016-06-29 19:13:55 +03006803 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6804 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6805 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6806 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6807 enable_rc6 = false;
6808 }
6809
6810 if (!I915_READ(GEN6_GFXPAUSE)) {
6811 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6812 enable_rc6 = false;
6813 }
6814
6815 if (!I915_READ(GEN8_MISC_CTRL0)) {
6816 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306817 enable_rc6 = false;
6818 }
6819
6820 return enable_rc6;
6821}
6822
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006823static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006824{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006825 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006826
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006827 /* Powersaving is controlled by the host when inside a VM */
6828 if (intel_vgpu_active(i915))
6829 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306830
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006831 if (info->has_rc6 &&
6832 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306833 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006834 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306835 }
6836
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006837 /*
6838 * We assume that we do not have any deep rc6 levels if we don't have
6839 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6840 * as the initial coarse check for rc6 in general, moving on to
6841 * progressively finer/deeper levels.
6842 */
6843 if (!info->has_rc6 && info->has_rc6p)
6844 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006845
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006846 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006847}
6848
Chris Wilsondc979972016-05-10 14:10:04 +01006849static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006850{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006851 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6852
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006853 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006854
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006855 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006856 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006857 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006858 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6859 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6860 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006861 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006862 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006863 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6864 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6865 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006866 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006867 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006868 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006869
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006870 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006871 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006872 IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006873 u32 ddcc_status = 0;
6874
6875 if (sandybridge_pcode_read(dev_priv,
6876 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6877 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006878 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006879 clamp_t(u8,
6880 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006881 rps->min_freq,
6882 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006883 }
6884
Oscar Mateo2b2874e2018-04-05 17:00:52 +03006885 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goelc5e06882015-06-29 14:50:19 +05306886 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006887 * the natural hardware unit for SKL
6888 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006889 rps->rp0_freq *= GEN9_FREQ_SCALER;
6890 rps->rp1_freq *= GEN9_FREQ_SCALER;
6891 rps->min_freq *= GEN9_FREQ_SCALER;
6892 rps->max_freq *= GEN9_FREQ_SCALER;
6893 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306894 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006895}
6896
Chris Wilson3a45b052016-07-13 09:10:32 +01006897static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006898 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006899{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006900 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6901 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006902
6903 /* force a reset */
Chris Wilson60548c52018-07-31 14:26:29 +01006904 rps->power.mode = -1;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006905 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006906
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006907 if (set(dev_priv, freq))
6908 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006909}
6910
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006911/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006912static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006913{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006914 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6915
David Weinehall36fe7782017-11-17 10:01:46 +02006916 /* Program defaults and thresholds for RPS */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08006917 if (IS_GEN(dev_priv, 9))
David Weinehall36fe7782017-11-17 10:01:46 +02006918 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6919 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006920
Akash Goel0beb0592015-03-06 11:07:20 +05306921 /* 1 second timeout*/
6922 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6923 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6924
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006925 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006926
Akash Goel0beb0592015-03-06 11:07:20 +05306927 /* Leaning on the below call to gen6_set_rps to program/setup the
6928 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6929 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006930 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006931
6932 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6933}
6934
Chris Wilsondc979972016-05-10 14:10:04 +01006935static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006936{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006937 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306938 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006939 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006940
6941 /* 1a: Software RC state - RC0 */
6942 I915_WRITE(GEN6_RC_STATE, 0);
6943
6944 /* 1b: Get forcewake during program sequence. Although the driver
6945 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006946 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006947
6948 /* 2a: Disable RC states. */
6949 I915_WRITE(GEN6_RC_CONTROL, 0);
6950
6951 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006952 if (INTEL_GEN(dev_priv) >= 10) {
6953 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6954 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6955 } else if (IS_SKYLAKE(dev_priv)) {
6956 /*
6957 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6958 * when CPG is enabled
6959 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306960 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006961 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306962 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006963 }
6964
Zhe Wang20e49362014-11-04 17:07:05 +00006965 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6966 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306967 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006968 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306969
Dave Gordon1a3d1892016-05-13 15:36:30 +01006970 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306971 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6972
Zhe Wang20e49362014-11-04 17:07:05 +00006973 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006974
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006975 /*
6976 * 2c: Program Coarse Power Gating Policies.
6977 *
6978 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6979 * use instead is a more conservative estimate for the maximum time
6980 * it takes us to service a CS interrupt and submit a new ELSP - that
6981 * is the time which the GPU is idle waiting for the CPU to select the
6982 * next request to execute. If the idle hysteresis is less than that
6983 * interrupt service latency, the hardware will automatically gate
6984 * the power well and we will then incur the wake up cost on top of
6985 * the service latency. A similar guide from intel_pstate is that we
6986 * do not want the enable hysteresis to less than the wakeup latency.
6987 *
6988 * igt/gem_exec_nop/sequential provides a rough estimate for the
6989 * service latency, and puts it around 10us for Broadwell (and other
6990 * big core) and around 40us for Broxton (and other low power cores).
6991 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6992 * However, the wakeup latency on Broxton is closer to 100us. To be
6993 * conservative, we have to factor in a context switch on top (due
6994 * to ksoftirqd).
6995 */
6996 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6997 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006998
Zhe Wang20e49362014-11-04 17:07:05 +00006999 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00007000 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07007001
7002 /* WaRsUseTimeoutMode:cnl (pre-prod) */
7003 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
7004 rc6_mode = GEN7_RC_CTL_TO_MODE;
7005 else
7006 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
7007
Chris Wilson1c044f92017-01-25 17:26:01 +00007008 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007009 GEN6_RC_CTL_HW_ENABLE |
7010 GEN6_RC_CTL_RC6_ENABLE |
7011 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00007012
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307013 /*
7014 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Rodrigo Vivid66047e42018-02-22 12:05:35 -08007015 * WaRsDisableCoarsePowerGating:skl,cnl - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05307016 */
Chris Wilsondc979972016-05-10 14:10:04 +01007017 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05307018 I915_WRITE(GEN9_PG_ENABLE, 0);
7019 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007020 I915_WRITE(GEN9_PG_ENABLE,
7021 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00007022
Mika Kuoppala59bad942015-01-16 11:34:40 +02007023 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00007024}
7025
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007026static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007027{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007028 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307029 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007030
7031 /* 1a: Software RC state - RC0 */
7032 I915_WRITE(GEN6_RC_STATE, 0);
7033
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007034 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007035 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007036 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007037
7038 /* 2a: Disable RC states. */
7039 I915_WRITE(GEN6_RC_CONTROL, 0);
7040
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007041 /* 2b: Program RC6 thresholds.*/
7042 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7043 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7044 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05307045 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007046 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007047 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007048 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007049
7050 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01007051
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007052 I915_WRITE(GEN6_RC_CONTROL,
7053 GEN6_RC_CTL_HW_ENABLE |
7054 GEN7_RC_CTL_TO_MODE |
7055 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007056
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007057 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7058}
7059
7060static void gen8_enable_rps(struct drm_i915_private *dev_priv)
7061{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007062 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7063
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007064 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7065
7066 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007067 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007068 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07007069 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007070 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02007071 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
7072 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007073
Daniel Vetter7526ed72014-09-29 15:07:19 +02007074 /* Docs recommend 900MHz, and 300 MHz respectively */
7075 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007076 rps->max_freq_softlimit << 24 |
7077 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007078
Daniel Vetter7526ed72014-09-29 15:07:19 +02007079 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
7080 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
7081 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
7082 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007083
Daniel Vetter7526ed72014-09-29 15:07:19 +02007084 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007085
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01007086 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02007087 I915_WRITE(GEN6_RP_CONTROL,
7088 GEN6_RP_MEDIA_TURBO |
7089 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7090 GEN6_RP_MEDIA_IS_GFX |
7091 GEN6_RP_ENABLE |
7092 GEN6_RP_UP_BUSY_AVG |
7093 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007094
Chris Wilson3a45b052016-07-13 09:10:32 +01007095 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02007096
Mika Kuoppala59bad942015-01-16 11:34:40 +02007097 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07007098}
7099
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007100static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007101{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007102 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307103 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007104 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007105 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00007106 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007107
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007108 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007109
7110 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007111 gtfifodbg = I915_READ(GTFIFODBG);
7112 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007113 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
7114 I915_WRITE(GTFIFODBG, gtfifodbg);
7115 }
7116
Mika Kuoppala59bad942015-01-16 11:34:40 +02007117 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007118
7119 /* disable the counters and set deterministic thresholds */
7120 I915_WRITE(GEN6_RC_CONTROL, 0);
7121
7122 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7123 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7124 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7125 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7126 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7127
Akash Goel3b3f1652016-10-13 22:44:48 +05307128 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007129 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007130
7131 I915_WRITE(GEN6_RC_SLEEP, 0);
7132 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01007133 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07007134 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
7135 else
7136 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08007137 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007138 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7139
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03007140 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007141 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
7142 if (HAS_RC6p(dev_priv))
7143 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
7144 if (HAS_RC6pp(dev_priv))
7145 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007146 I915_WRITE(GEN6_RC_CONTROL,
7147 rc6_mask |
7148 GEN6_RC_CTL_EI_MODE(1) |
7149 GEN6_RC_CTL_HW_ENABLE);
7150
Ben Widawsky31643d52012-09-26 10:34:01 -07007151 rc6vids = 0;
7152 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007153 if (IS_GEN(dev_priv, 6) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007154 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007155 } else if (IS_GEN(dev_priv, 6) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07007156 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
7157 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
7158 rc6vids &= 0xffff00;
7159 rc6vids |= GEN6_ENCODE_RC6_VID(450);
7160 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
7161 if (ret)
7162 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
7163 }
7164
Mika Kuoppala59bad942015-01-16 11:34:40 +02007165 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007166}
7167
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007168static void gen6_enable_rps(struct drm_i915_private *dev_priv)
7169{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01007170 /* Here begins a magic sequence of register writes to enable
7171 * auto-downclocking.
7172 *
7173 * Perhaps there might be some value in exposing these to
7174 * userspace...
7175 */
7176 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7177
7178 /* Power down if completely idle for over 50ms */
7179 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
7180 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7181
7182 reset_rps(dev_priv, gen6_set_rps);
7183
7184 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7185}
7186
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007187static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007188{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007189 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007190 const int min_freq = 15;
7191 const int scaling_factor = 180;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007192 unsigned int gpu_freq;
7193 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05307194 unsigned int max_gpu_freq, min_gpu_freq;
Ben Widawskyeda79642013-10-07 17:15:48 -03007195 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007196
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007197 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007198
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007199 if (rps->max_freq <= rps->min_freq)
7200 return;
7201
Ben Widawskyeda79642013-10-07 17:15:48 -03007202 policy = cpufreq_cpu_get(0);
7203 if (policy) {
7204 max_ia_freq = policy->cpuinfo.max_freq;
7205 cpufreq_cpu_put(policy);
7206 } else {
7207 /*
7208 * Default to measured freq if none found, PCU will ensure we
7209 * don't go over
7210 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007211 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03007212 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007213
7214 /* Convert from kHz to MHz */
7215 max_ia_freq /= 1000;
7216
Ben Widawsky153b4b952013-10-22 22:05:09 -07007217 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07007218 /* convert DDR frequency from units of 266.6MHz to bandwidth */
7219 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007220
Chris Wilsond586b5f2018-03-08 14:26:48 +00007221 min_gpu_freq = rps->min_freq;
7222 max_gpu_freq = rps->max_freq;
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007223 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307224 /* Convert GT frequency to 50 HZ units */
Chris Wilsond586b5f2018-03-08 14:26:48 +00007225 min_gpu_freq /= GEN9_FREQ_SCALER;
7226 max_gpu_freq /= GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05307227 }
7228
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007229 /*
7230 * For each potential GPU frequency, load a ring frequency we'd like
7231 * to use for memory access. We do this by specifying the IA frequency
7232 * the PCU should use as a reference to determine the ring frequency.
7233 */
Akash Goel4c8c7742015-06-29 14:50:20 +05307234 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
Mika Kuoppala66c1f772018-03-20 17:17:33 +02007235 const int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01007236 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007237
Oscar Mateo2b2874e2018-04-05 17:00:52 +03007238 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Akash Goel4c8c7742015-06-29 14:50:20 +05307239 /*
7240 * ring_freq = 2 * GT. ring_freq is in 100MHz units
7241 * No floor required for ring frequency on SKL.
7242 */
7243 ring_freq = gpu_freq;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00007244 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07007245 /* max(2 * GT, DDR). NB: GT is 50MHz units */
7246 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01007247 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07007248 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01007249 ring_freq = max(min_ring_freq, ring_freq);
7250 /* leave ia_freq as the default, chosen by cpufreq */
7251 } else {
7252 /* On older processors, there is no separate ring
7253 * clock domain, so in order to boost the bandwidth
7254 * of the ring, we need to upclock the CPU (ia_freq).
7255 *
7256 * For GPU frequencies less than 750MHz,
7257 * just use the lowest ring freq.
7258 */
7259 if (gpu_freq < min_freq)
7260 ia_freq = 800;
7261 else
7262 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7263 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7264 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007265
Ben Widawsky42c05262012-09-26 10:34:00 -07007266 sandybridge_pcode_write(dev_priv,
7267 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01007268 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
7269 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
7270 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007271 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03007272}
7273
Ville Syrjälä03af2042014-06-28 02:03:53 +03007274static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05307275{
7276 u32 val, rp0;
7277
Jani Nikula5b5929c2015-10-07 11:17:46 +03007278 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05307279
Jani Nikula02584042018-12-31 16:56:41 +02007280 switch (RUNTIME_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03007281 case 8:
7282 /* (2 * 4) config */
7283 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
7284 break;
7285 case 12:
7286 /* (2 * 6) config */
7287 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
7288 break;
7289 case 16:
7290 /* (2 * 8) config */
7291 default:
7292 /* Setting (2 * 8) Min RP0 for any other combination */
7293 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
7294 break;
Deepak S095acd52015-01-17 11:05:59 +05307295 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03007296
7297 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
7298
Deepak S2b6b3a02014-05-27 15:59:30 +05307299 return rp0;
7300}
7301
7302static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7303{
7304 u32 val, rpe;
7305
7306 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
7307 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
7308
7309 return rpe;
7310}
7311
Deepak S7707df42014-07-12 18:46:14 +05307312static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7313{
7314 u32 val, rp1;
7315
Jani Nikula5b5929c2015-10-07 11:17:46 +03007316 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7317 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7318
Deepak S7707df42014-07-12 18:46:14 +05307319 return rp1;
7320}
7321
Deepak S96676fe2016-08-12 18:46:41 +05307322static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7323{
7324 u32 val, rpn;
7325
7326 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7327 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7328 FB_GFX_FREQ_FUSE_MASK);
7329
7330 return rpn;
7331}
7332
Deepak Sf8f2b002014-07-10 13:16:21 +05307333static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7334{
7335 u32 val, rp1;
7336
7337 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7338
7339 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7340
7341 return rp1;
7342}
7343
Ville Syrjälä03af2042014-06-28 02:03:53 +03007344static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007345{
7346 u32 val, rp0;
7347
Jani Nikula64936252013-05-22 15:36:20 +03007348 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007349
7350 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7351 /* Clamp to max */
7352 rp0 = min_t(u32, rp0, 0xea);
7353
7354 return rp0;
7355}
7356
7357static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7358{
7359 u32 val, rpe;
7360
Jani Nikula64936252013-05-22 15:36:20 +03007361 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007362 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007363 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007364 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7365
7366 return rpe;
7367}
7368
Ville Syrjälä03af2042014-06-28 02:03:53 +03007369static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007370{
Imre Deak36146032014-12-04 18:39:35 +02007371 u32 val;
7372
7373 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7374 /*
7375 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7376 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7377 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7378 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7379 * to make sure it matches what Punit accepts.
7380 */
7381 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007382}
7383
Imre Deakae484342014-03-31 15:10:44 +03007384/* Check that the pctx buffer wasn't move under us. */
7385static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7386{
7387 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7388
Matthew Auld77894222017-12-11 15:18:18 +00007389 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007390 dev_priv->vlv_pctx->stolen->start);
7391}
7392
Deepak S38807742014-05-23 21:00:15 +05307393
7394/* Check that the pcbr address is not empty. */
7395static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7396{
7397 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7398
7399 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7400}
7401
Chris Wilsondc979972016-05-10 14:10:04 +01007402static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307403{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007404 resource_size_t pctx_paddr, paddr;
7405 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307406 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307407
Deepak S38807742014-05-23 21:00:15 +05307408 pcbr = I915_READ(VLV_PCBR);
7409 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007410 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007411 paddr = dev_priv->dsm.end + 1 - pctx_size;
7412 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307413
7414 pctx_paddr = (paddr & (~4095));
7415 I915_WRITE(VLV_PCBR, pctx_paddr);
7416 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007417
7418 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307419}
7420
Chris Wilsondc979972016-05-10 14:10:04 +01007421static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007422{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007423 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007424 resource_size_t pctx_paddr;
7425 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007426 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007427
7428 pcbr = I915_READ(VLV_PCBR);
7429 if (pcbr) {
7430 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007431 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007432
Matthew Auld77894222017-12-11 15:18:18 +00007433 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007434 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007435 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007436 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007437 pctx_size);
7438 goto out;
7439 }
7440
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007441 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7442
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007443 /*
7444 * From the Gunit register HAS:
7445 * The Gfx driver is expected to program this register and ensure
7446 * proper allocation within Gfx stolen memory. For example, this
7447 * register should be programmed such than the PCBR range does not
7448 * overlap with other ranges, such as the frame buffer, protected
7449 * memory, or any other relevant ranges.
7450 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007451 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007452 if (!pctx) {
7453 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007454 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007455 }
7456
Matthew Auld77894222017-12-11 15:18:18 +00007457 GEM_BUG_ON(range_overflows_t(u64,
7458 dev_priv->dsm.start,
7459 pctx->stolen->start,
7460 U32_MAX));
7461 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007462 I915_WRITE(VLV_PCBR, pctx_paddr);
7463
7464out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007465 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007466 dev_priv->vlv_pctx = pctx;
7467}
7468
Chris Wilsondc979972016-05-10 14:10:04 +01007469static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007470{
Chris Wilson818fed42018-07-12 11:54:54 +01007471 struct drm_i915_gem_object *pctx;
Imre Deakae484342014-03-31 15:10:44 +03007472
Chris Wilson818fed42018-07-12 11:54:54 +01007473 pctx = fetch_and_zero(&dev_priv->vlv_pctx);
7474 if (pctx)
7475 i915_gem_object_put(pctx);
Imre Deakae484342014-03-31 15:10:44 +03007476}
7477
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007478static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7479{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007480 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007481 vlv_get_cck_clock(dev_priv, "GPLL ref",
7482 CCK_GPLL_CLOCK_CONTROL,
7483 dev_priv->czclk_freq);
7484
7485 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007486 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007487}
7488
Chris Wilsondc979972016-05-10 14:10:04 +01007489static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007490{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007491 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007492 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007493
Chris Wilsondc979972016-05-10 14:10:04 +01007494 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007495
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007496 vlv_init_gpll_ref_freq(dev_priv);
7497
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007498 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7499 switch ((val >> 6) & 3) {
7500 case 0:
7501 case 1:
7502 dev_priv->mem_freq = 800;
7503 break;
7504 case 2:
7505 dev_priv->mem_freq = 1066;
7506 break;
7507 case 3:
7508 dev_priv->mem_freq = 1333;
7509 break;
7510 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007511 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007512
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007513 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7514 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007515 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007516 intel_gpu_freq(dev_priv, rps->max_freq),
7517 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007518
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007519 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007520 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007521 intel_gpu_freq(dev_priv, rps->efficient_freq),
7522 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007523
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007524 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307525 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007526 intel_gpu_freq(dev_priv, rps->rp1_freq),
7527 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307528
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007529 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007530 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007531 intel_gpu_freq(dev_priv, rps->min_freq),
7532 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007533}
7534
Chris Wilsondc979972016-05-10 14:10:04 +01007535static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307536{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007537 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007538 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307539
Chris Wilsondc979972016-05-10 14:10:04 +01007540 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307541
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007542 vlv_init_gpll_ref_freq(dev_priv);
7543
Ville Syrjäläa5805162015-05-26 20:42:30 +03007544 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007545 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007546 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007547
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007548 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007549 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007550 dev_priv->mem_freq = 2000;
7551 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007552 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007553 dev_priv->mem_freq = 1600;
7554 break;
7555 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007556 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007557
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007558 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7559 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307560 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007561 intel_gpu_freq(dev_priv, rps->max_freq),
7562 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307563
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007564 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307565 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007566 intel_gpu_freq(dev_priv, rps->efficient_freq),
7567 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307568
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007569 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307570 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007571 intel_gpu_freq(dev_priv, rps->rp1_freq),
7572 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307573
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007574 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307575 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007576 intel_gpu_freq(dev_priv, rps->min_freq),
7577 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307578
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007579 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7580 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007581 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307582}
7583
Chris Wilsondc979972016-05-10 14:10:04 +01007584static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007585{
Chris Wilsondc979972016-05-10 14:10:04 +01007586 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007587}
7588
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007589static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307590{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007591 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307592 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007593 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307594
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007595 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7596 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307597 if (gtfifodbg) {
7598 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7599 gtfifodbg);
7600 I915_WRITE(GTFIFODBG, gtfifodbg);
7601 }
7602
7603 cherryview_check_pctx(dev_priv);
7604
7605 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7606 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007607 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307608
Ville Syrjälä160614a2015-01-19 13:50:47 +02007609 /* Disable RC states. */
7610 I915_WRITE(GEN6_RC_CONTROL, 0);
7611
Deepak S38807742014-05-23 21:00:15 +05307612 /* 2a: Program RC6 thresholds.*/
7613 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7614 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7615 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7616
Akash Goel3b3f1652016-10-13 22:44:48 +05307617 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007618 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307619 I915_WRITE(GEN6_RC_SLEEP, 0);
7620
Deepak Sf4f71c72015-03-28 15:23:35 +05307621 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7622 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307623
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007624 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307625 I915_WRITE(VLV_COUNTER_CONTROL,
7626 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7627 VLV_MEDIA_RC6_COUNT_EN |
7628 VLV_RENDER_RC6_COUNT_EN));
7629
7630 /* For now we assume BIOS is allocating and populating the PCBR */
7631 pcbr = I915_READ(VLV_PCBR);
7632
Deepak S38807742014-05-23 21:00:15 +05307633 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007634 rc6_mode = 0;
7635 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007636 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307637 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7638
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7640}
7641
7642static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7643{
7644 u32 val;
7645
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007646 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7647
7648 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007649 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307650 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7651 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7652 I915_WRITE(GEN6_RP_UP_EI, 66000);
7653 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7654
7655 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7656
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007657 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307658 I915_WRITE(GEN6_RP_CONTROL,
7659 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007660 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307661 GEN6_RP_ENABLE |
7662 GEN6_RP_UP_BUSY_AVG |
7663 GEN6_RP_DOWN_IDLE_AVG);
7664
Deepak S3ef62342015-04-29 08:36:24 +05307665 /* Setting Fixed Bias */
7666 val = VLV_OVERRIDE_EN |
7667 VLV_SOC_TDP_EN |
7668 CHV_BIAS_CPU_50_SOC_50;
7669 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7670
Deepak S2b6b3a02014-05-27 15:59:30 +05307671 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7672
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007673 /* RPS code assumes GPLL is used */
7674 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7675
Jani Nikula742f4912015-09-03 11:16:09 +03007676 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307677 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7678
Chris Wilson3a45b052016-07-13 09:10:32 +01007679 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307680
Mika Kuoppala59bad942015-01-16 11:34:40 +02007681 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307682}
7683
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007684static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007685{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007686 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307687 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007688 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007689
Imre Deakae484342014-03-31 15:10:44 +03007690 valleyview_check_pctx(dev_priv);
7691
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007692 gtfifodbg = I915_READ(GTFIFODBG);
7693 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007694 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7695 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007696 I915_WRITE(GTFIFODBG, gtfifodbg);
7697 }
7698
Mika Kuoppala59bad942015-01-16 11:34:40 +02007699 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007700
Ville Syrjälä160614a2015-01-19 13:50:47 +02007701 /* Disable RC states. */
7702 I915_WRITE(GEN6_RC_CONTROL, 0);
7703
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007704 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7705 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7706 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7707
7708 for_each_engine(engine, dev_priv, id)
7709 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7710
7711 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7712
7713 /* Allows RC6 residency counter to work */
7714 I915_WRITE(VLV_COUNTER_CONTROL,
7715 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7716 VLV_MEDIA_RC0_COUNT_EN |
7717 VLV_RENDER_RC0_COUNT_EN |
7718 VLV_MEDIA_RC6_COUNT_EN |
7719 VLV_RENDER_RC6_COUNT_EN));
7720
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007721 I915_WRITE(GEN6_RC_CONTROL,
7722 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007723
7724 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7725}
7726
7727static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7728{
7729 u32 val;
7730
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007731 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7732
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007733 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007734 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7735 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7736 I915_WRITE(GEN6_RP_UP_EI, 66000);
7737 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7738
7739 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7740
7741 I915_WRITE(GEN6_RP_CONTROL,
7742 GEN6_RP_MEDIA_TURBO |
7743 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7744 GEN6_RP_MEDIA_IS_GFX |
7745 GEN6_RP_ENABLE |
7746 GEN6_RP_UP_BUSY_AVG |
7747 GEN6_RP_DOWN_IDLE_CONT);
7748
Deepak S3ef62342015-04-29 08:36:24 +05307749 /* Setting Fixed Bias */
7750 val = VLV_OVERRIDE_EN |
7751 VLV_SOC_TDP_EN |
7752 VLV_BIAS_CPU_125_SOC_875;
7753 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7754
Jani Nikula64936252013-05-22 15:36:20 +03007755 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007756
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007757 /* RPS code assumes GPLL is used */
7758 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7759
Jani Nikula742f4912015-09-03 11:16:09 +03007760 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007761 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7762
Chris Wilson3a45b052016-07-13 09:10:32 +01007763 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007764
Mika Kuoppala59bad942015-01-16 11:34:40 +02007765 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007766}
7767
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007768static unsigned long intel_pxfreq(u32 vidfreq)
7769{
7770 unsigned long freq;
7771 int div = (vidfreq & 0x3f0000) >> 16;
7772 int post = (vidfreq & 0x3000) >> 12;
7773 int pre = (vidfreq & 0x7);
7774
7775 if (!pre)
7776 return 0;
7777
7778 freq = ((div * 133333) / ((1<<post) * pre));
7779
7780 return freq;
7781}
7782
Daniel Vettereb48eb02012-04-26 23:28:12 +02007783static const struct cparams {
7784 u16 i;
7785 u16 t;
7786 u16 m;
7787 u16 c;
7788} cparams[] = {
7789 { 1, 1333, 301, 28664 },
7790 { 1, 1066, 294, 24460 },
7791 { 1, 800, 294, 25192 },
7792 { 0, 1333, 276, 27605 },
7793 { 0, 1066, 276, 27605 },
7794 { 0, 800, 231, 23784 },
7795};
7796
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007797static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007798{
7799 u64 total_count, diff, ret;
7800 u32 count1, count2, count3, m = 0, c = 0;
7801 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7802 int i;
7803
Chris Wilson67520412017-03-02 13:28:01 +00007804 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007805
Daniel Vetter20e4d402012-08-08 23:35:39 +02007806 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007807
7808 /* Prevent division-by-zero if we are asking too fast.
7809 * Also, we don't get interesting results if we are polling
7810 * faster than once in 10ms, so just return the saved value
7811 * in such cases.
7812 */
7813 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007814 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007815
7816 count1 = I915_READ(DMIEC);
7817 count2 = I915_READ(DDREC);
7818 count3 = I915_READ(CSIEC);
7819
7820 total_count = count1 + count2 + count3;
7821
7822 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007823 if (total_count < dev_priv->ips.last_count1) {
7824 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007825 diff += total_count;
7826 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007827 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007828 }
7829
7830 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007831 if (cparams[i].i == dev_priv->ips.c_m &&
7832 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007833 m = cparams[i].m;
7834 c = cparams[i].c;
7835 break;
7836 }
7837 }
7838
7839 diff = div_u64(diff, diff1);
7840 ret = ((m * diff) + c);
7841 ret = div_u64(ret, 10);
7842
Daniel Vetter20e4d402012-08-08 23:35:39 +02007843 dev_priv->ips.last_count1 = total_count;
7844 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007845
Daniel Vetter20e4d402012-08-08 23:35:39 +02007846 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007847
7848 return ret;
7849}
7850
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007851unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7852{
7853 unsigned long val;
7854
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007855 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007856 return 0;
7857
7858 spin_lock_irq(&mchdev_lock);
7859
7860 val = __i915_chipset_val(dev_priv);
7861
7862 spin_unlock_irq(&mchdev_lock);
7863
7864 return val;
7865}
7866
Daniel Vettereb48eb02012-04-26 23:28:12 +02007867unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7868{
7869 unsigned long m, x, b;
7870 u32 tsfs;
7871
7872 tsfs = I915_READ(TSFS);
7873
7874 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7875 x = I915_READ8(TR1);
7876
7877 b = tsfs & TSFS_INTR_MASK;
7878
7879 return ((m * x) / 127) - b;
7880}
7881
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007882static int _pxvid_to_vd(u8 pxvid)
7883{
7884 if (pxvid == 0)
7885 return 0;
7886
7887 if (pxvid >= 8 && pxvid < 31)
7888 pxvid = 31;
7889
7890 return (pxvid + 2) * 125;
7891}
7892
7893static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007894{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007895 const int vd = _pxvid_to_vd(pxvid);
7896 const int vm = vd - 1125;
7897
Chris Wilsondc979972016-05-10 14:10:04 +01007898 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007899 return vm > 0 ? vm : 0;
7900
7901 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007902}
7903
Daniel Vetter02d71952012-08-09 16:44:54 +02007904static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007905{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007906 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007907 u32 count;
7908
Chris Wilson67520412017-03-02 13:28:01 +00007909 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007910
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007911 now = ktime_get_raw_ns();
7912 diffms = now - dev_priv->ips.last_time2;
7913 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007914
7915 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007916 if (!diffms)
7917 return;
7918
7919 count = I915_READ(GFXEC);
7920
Daniel Vetter20e4d402012-08-08 23:35:39 +02007921 if (count < dev_priv->ips.last_count2) {
7922 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007923 diff += count;
7924 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007925 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007926 }
7927
Daniel Vetter20e4d402012-08-08 23:35:39 +02007928 dev_priv->ips.last_count2 = count;
7929 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007930
7931 /* More magic constants... */
7932 diff = diff * 1181;
7933 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007934 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007935}
7936
Daniel Vetter02d71952012-08-09 16:44:54 +02007937void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7938{
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007939 if (!IS_GEN(dev_priv, 5))
Daniel Vetter02d71952012-08-09 16:44:54 +02007940 return;
7941
Daniel Vetter92703882012-08-09 16:46:01 +02007942 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007943
7944 __i915_update_gfx_val(dev_priv);
7945
Daniel Vetter92703882012-08-09 16:46:01 +02007946 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007947}
7948
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007949static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007950{
7951 unsigned long t, corr, state1, corr2, state2;
7952 u32 pxvid, ext_v;
7953
Chris Wilson67520412017-03-02 13:28:01 +00007954 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007955
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007956 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007957 pxvid = (pxvid >> 24) & 0x7f;
7958 ext_v = pvid_to_extvid(dev_priv, pxvid);
7959
7960 state1 = ext_v;
7961
7962 t = i915_mch_val(dev_priv);
7963
7964 /* Revel in the empirically derived constants */
7965
7966 /* Correction factor in 1/100000 units */
7967 if (t > 80)
7968 corr = ((t * 2349) + 135940);
7969 else if (t >= 50)
7970 corr = ((t * 964) + 29317);
7971 else /* < 50 */
7972 corr = ((t * 301) + 1004);
7973
7974 corr = corr * ((150142 * state1) / 10000 - 78642);
7975 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007976 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007977
7978 state2 = (corr2 * state1) / 10000;
7979 state2 /= 100; /* convert to mW */
7980
Daniel Vetter02d71952012-08-09 16:44:54 +02007981 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007982
Daniel Vetter20e4d402012-08-08 23:35:39 +02007983 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007984}
7985
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007986unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7987{
7988 unsigned long val;
7989
Lucas De Marchicf819ef2018-12-12 10:10:43 -08007990 if (!IS_GEN(dev_priv, 5))
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007991 return 0;
7992
7993 spin_lock_irq(&mchdev_lock);
7994
7995 val = __i915_gfx_val(dev_priv);
7996
7997 spin_unlock_irq(&mchdev_lock);
7998
7999 return val;
8000}
8001
Daniel Vettereb48eb02012-04-26 23:28:12 +02008002/**
8003 * i915_read_mch_val - return value for IPS use
8004 *
8005 * Calculate and return a value for the IPS driver to use when deciding whether
8006 * we have thermal and power headroom to increase CPU or GPU power budget.
8007 */
8008unsigned long i915_read_mch_val(void)
8009{
8010 struct drm_i915_private *dev_priv;
8011 unsigned long chipset_val, graphics_val, ret = 0;
8012
Daniel Vetter92703882012-08-09 16:46:01 +02008013 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008014 if (!i915_mch_dev)
8015 goto out_unlock;
8016 dev_priv = i915_mch_dev;
8017
Chris Wilsonf531dcb22012-09-25 10:16:12 +01008018 chipset_val = __i915_chipset_val(dev_priv);
8019 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008020
8021 ret = chipset_val + graphics_val;
8022
8023out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008024 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008025
8026 return ret;
8027}
8028EXPORT_SYMBOL_GPL(i915_read_mch_val);
8029
8030/**
8031 * i915_gpu_raise - raise GPU frequency limit
8032 *
8033 * Raise the limit; IPS indicates we have thermal headroom.
8034 */
8035bool i915_gpu_raise(void)
8036{
8037 struct drm_i915_private *dev_priv;
8038 bool ret = true;
8039
Daniel Vetter92703882012-08-09 16:46:01 +02008040 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008041 if (!i915_mch_dev) {
8042 ret = false;
8043 goto out_unlock;
8044 }
8045 dev_priv = i915_mch_dev;
8046
Daniel Vetter20e4d402012-08-08 23:35:39 +02008047 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
8048 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008049
8050out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008051 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008052
8053 return ret;
8054}
8055EXPORT_SYMBOL_GPL(i915_gpu_raise);
8056
8057/**
8058 * i915_gpu_lower - lower GPU frequency limit
8059 *
8060 * IPS indicates we're close to a thermal limit, so throttle back the GPU
8061 * frequency maximum.
8062 */
8063bool i915_gpu_lower(void)
8064{
8065 struct drm_i915_private *dev_priv;
8066 bool ret = true;
8067
Daniel Vetter92703882012-08-09 16:46:01 +02008068 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008069 if (!i915_mch_dev) {
8070 ret = false;
8071 goto out_unlock;
8072 }
8073 dev_priv = i915_mch_dev;
8074
Daniel Vetter20e4d402012-08-08 23:35:39 +02008075 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
8076 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008077
8078out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008079 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008080
8081 return ret;
8082}
8083EXPORT_SYMBOL_GPL(i915_gpu_lower);
8084
8085/**
8086 * i915_gpu_busy - indicate GPU business to IPS
8087 *
8088 * Tell the IPS driver whether or not the GPU is busy.
8089 */
8090bool i915_gpu_busy(void)
8091{
Daniel Vettereb48eb02012-04-26 23:28:12 +02008092 bool ret = false;
8093
Daniel Vetter92703882012-08-09 16:46:01 +02008094 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01008095 if (i915_mch_dev)
8096 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02008097 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008098
8099 return ret;
8100}
8101EXPORT_SYMBOL_GPL(i915_gpu_busy);
8102
8103/**
8104 * i915_gpu_turbo_disable - disable graphics turbo
8105 *
8106 * Disable graphics turbo by resetting the max frequency and setting the
8107 * current frequency to the default.
8108 */
8109bool i915_gpu_turbo_disable(void)
8110{
8111 struct drm_i915_private *dev_priv;
8112 bool ret = true;
8113
Daniel Vetter92703882012-08-09 16:46:01 +02008114 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008115 if (!i915_mch_dev) {
8116 ret = false;
8117 goto out_unlock;
8118 }
8119 dev_priv = i915_mch_dev;
8120
Daniel Vetter20e4d402012-08-08 23:35:39 +02008121 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02008122
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008123 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02008124 ret = false;
8125
8126out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02008127 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008128
8129 return ret;
8130}
8131EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
8132
8133/**
8134 * Tells the intel_ips driver that the i915 driver is now loaded, if
8135 * IPS got loaded first.
8136 *
8137 * This awkward dance is so that neither module has to depend on the
8138 * other in order for IPS to do the appropriate communication of
8139 * GPU turbo limits to i915.
8140 */
8141static void
8142ips_ping_for_i915_load(void)
8143{
8144 void (*link)(void);
8145
8146 link = symbol_get(ips_link_to_i915_driver);
8147 if (link) {
8148 link();
8149 symbol_put(ips_link_to_i915_driver);
8150 }
8151}
8152
8153void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
8154{
Daniel Vetter02d71952012-08-09 16:44:54 +02008155 /* We only register the i915 ips part with intel-ips once everything is
8156 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02008157 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008158 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02008159 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008160
8161 ips_ping_for_i915_load();
8162}
8163
8164void intel_gpu_ips_teardown(void)
8165{
Daniel Vetter92703882012-08-09 16:46:01 +02008166 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008167 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02008168 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02008169}
Deepak S76c3552f2014-01-30 23:08:16 +05308170
Chris Wilsondc979972016-05-10 14:10:04 +01008171static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008172{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008173 u32 lcfuse;
8174 u8 pxw[16];
8175 int i;
8176
8177 /* Disable to program */
8178 I915_WRITE(ECR, 0);
8179 POSTING_READ(ECR);
8180
8181 /* Program energy weights for various events */
8182 I915_WRITE(SDEW, 0x15040d00);
8183 I915_WRITE(CSIEW0, 0x007f0000);
8184 I915_WRITE(CSIEW1, 0x1e220004);
8185 I915_WRITE(CSIEW2, 0x04000004);
8186
8187 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008188 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008189 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008190 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008191
8192 /* Program P-state weights to account for frequency power adjustment */
8193 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03008194 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008195 unsigned long freq = intel_pxfreq(pxvidfreq);
8196 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8197 PXVFREQ_PX_SHIFT;
8198 unsigned long val;
8199
8200 val = vid * vid;
8201 val *= (freq / 1000);
8202 val *= 255;
8203 val /= (127*127*900);
8204 if (val > 0xff)
8205 DRM_ERROR("bad pxval: %ld\n", val);
8206 pxw[i] = val;
8207 }
8208 /* Render standby states get 0 weight */
8209 pxw[14] = 0;
8210 pxw[15] = 0;
8211
8212 for (i = 0; i < 4; i++) {
8213 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8214 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03008215 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008216 }
8217
8218 /* Adjust magic regs to magic values (more experimental results) */
8219 I915_WRITE(OGW0, 0);
8220 I915_WRITE(OGW1, 0);
8221 I915_WRITE(EG0, 0x00007f00);
8222 I915_WRITE(EG1, 0x0000000e);
8223 I915_WRITE(EG2, 0x000e0000);
8224 I915_WRITE(EG3, 0x68000300);
8225 I915_WRITE(EG4, 0x42000000);
8226 I915_WRITE(EG5, 0x00140031);
8227 I915_WRITE(EG6, 0);
8228 I915_WRITE(EG7, 0);
8229
8230 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03008231 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008232
8233 /* Enable PMON + select events */
8234 I915_WRITE(ECR, 0x80000019);
8235
8236 lcfuse = I915_READ(LCFUSE02);
8237
Daniel Vetter20e4d402012-08-08 23:35:39 +02008238 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03008239}
8240
Chris Wilsondc979972016-05-10 14:10:04 +01008241void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008242{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008243 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8244
Imre Deakb268c692015-12-15 20:10:31 +02008245 /*
8246 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
8247 * requirement.
8248 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008249 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02008250 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
Chris Wilson08ea70a2018-08-12 23:36:31 +01008251 pm_runtime_get(&dev_priv->drm.pdev->dev);
Imre Deakb268c692015-12-15 20:10:31 +02008252 }
Imre Deake6069ca2014-04-18 16:01:02 +03008253
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008254 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01008255
8256 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01008257 if (IS_CHERRYVIEW(dev_priv))
8258 cherryview_init_gt_powersave(dev_priv);
8259 else if (IS_VALLEYVIEW(dev_priv))
8260 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01008261 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01008262 gen6_init_rps_frequencies(dev_priv);
8263
8264 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008265 rps->idle_freq = rps->min_freq;
8266 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008267
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008268 rps->max_freq_softlimit = rps->max_freq;
8269 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01008270
8271 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008272 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01008273 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008274 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01008275 intel_freq_opcode(dev_priv, 450));
8276
Chris Wilson99ac9612016-07-13 09:10:34 +01008277 /* After setting max-softlimit, find the overclock max freq */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08008278 if (IS_GEN(dev_priv, 6) ||
Chris Wilson99ac9612016-07-13 09:10:34 +01008279 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
8280 u32 params = 0;
8281
8282 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
8283 if (params & BIT(31)) { /* OC supported */
8284 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008285 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01008286 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008287 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01008288 }
8289 }
8290
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008291 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01008292 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01008293
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008294 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03008295}
8296
Chris Wilsondc979972016-05-10 14:10:04 +01008297void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03008298{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03008299 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01008300 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02008301
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008302 if (!HAS_RC6(dev_priv))
Chris Wilson08ea70a2018-08-12 23:36:31 +01008303 pm_runtime_put(&dev_priv->drm.pdev->dev);
Imre Deakae484342014-03-31 15:10:44 +03008304}
8305
Chris Wilson54b4f682016-07-21 21:16:19 +01008306/**
8307 * intel_suspend_gt_powersave - suspend PM work and helper threads
8308 * @dev_priv: i915 device
8309 *
8310 * We don't want to disable RC6 or other features here, we just want
8311 * to make sure any work we've queued has finished and won't bother
8312 * us while we're suspended.
8313 */
8314void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8315{
8316 if (INTEL_GEN(dev_priv) < 6)
8317 return;
8318
Chris Wilson54b4f682016-07-21 21:16:19 +01008319 /* gen6_rps_idle() will be called later to disable interrupts */
8320}
8321
Chris Wilsonb7137e02016-07-13 09:10:37 +01008322void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8323{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008324 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8325 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008326 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008327
Oscar Mateod02b98b2018-04-05 17:00:50 +03008328 if (INTEL_GEN(dev_priv) >= 11)
8329 gen11_reset_rps_interrupts(dev_priv);
Chris Wilson61e1e372018-08-12 23:36:30 +01008330 else if (INTEL_GEN(dev_priv) >= 6)
Oscar Mateod02b98b2018-04-05 17:00:50 +03008331 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008332}
8333
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008334static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8335{
8336 lockdep_assert_held(&i915->pcu_lock);
8337
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008338 if (!i915->gt_pm.llc_pstate.enabled)
8339 return;
8340
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008341 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008342
8343 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008344}
8345
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008346static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8347{
8348 lockdep_assert_held(&dev_priv->pcu_lock);
8349
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008350 if (!dev_priv->gt_pm.rc6.enabled)
8351 return;
8352
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008353 if (INTEL_GEN(dev_priv) >= 9)
8354 gen9_disable_rc6(dev_priv);
8355 else if (IS_CHERRYVIEW(dev_priv))
8356 cherryview_disable_rc6(dev_priv);
8357 else if (IS_VALLEYVIEW(dev_priv))
8358 valleyview_disable_rc6(dev_priv);
8359 else if (INTEL_GEN(dev_priv) >= 6)
8360 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008361
8362 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008363}
8364
8365static void intel_disable_rps(struct drm_i915_private *dev_priv)
8366{
8367 lockdep_assert_held(&dev_priv->pcu_lock);
8368
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008369 if (!dev_priv->gt_pm.rps.enabled)
8370 return;
8371
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008372 if (INTEL_GEN(dev_priv) >= 9)
8373 gen9_disable_rps(dev_priv);
8374 else if (IS_CHERRYVIEW(dev_priv))
8375 cherryview_disable_rps(dev_priv);
8376 else if (IS_VALLEYVIEW(dev_priv))
8377 valleyview_disable_rps(dev_priv);
8378 else if (INTEL_GEN(dev_priv) >= 6)
8379 gen6_disable_rps(dev_priv);
8380 else if (IS_IRONLAKE_M(dev_priv))
8381 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008382
8383 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008384}
8385
Chris Wilsondc979972016-05-10 14:10:04 +01008386void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008387{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008388 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008389
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008390 intel_disable_rc6(dev_priv);
8391 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008392 if (HAS_LLC(dev_priv))
8393 intel_disable_llc_pstate(dev_priv);
8394
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008395 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008396}
8397
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008398static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8399{
8400 lockdep_assert_held(&i915->pcu_lock);
8401
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008402 if (i915->gt_pm.llc_pstate.enabled)
8403 return;
8404
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008405 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008406
8407 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008408}
8409
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008410static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8411{
8412 lockdep_assert_held(&dev_priv->pcu_lock);
8413
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008414 if (dev_priv->gt_pm.rc6.enabled)
8415 return;
8416
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008417 if (IS_CHERRYVIEW(dev_priv))
8418 cherryview_enable_rc6(dev_priv);
8419 else if (IS_VALLEYVIEW(dev_priv))
8420 valleyview_enable_rc6(dev_priv);
8421 else if (INTEL_GEN(dev_priv) >= 9)
8422 gen9_enable_rc6(dev_priv);
8423 else if (IS_BROADWELL(dev_priv))
8424 gen8_enable_rc6(dev_priv);
8425 else if (INTEL_GEN(dev_priv) >= 6)
8426 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008427
8428 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008429}
8430
8431static void intel_enable_rps(struct drm_i915_private *dev_priv)
8432{
8433 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8434
8435 lockdep_assert_held(&dev_priv->pcu_lock);
8436
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008437 if (rps->enabled)
8438 return;
8439
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008440 if (IS_CHERRYVIEW(dev_priv)) {
8441 cherryview_enable_rps(dev_priv);
8442 } else if (IS_VALLEYVIEW(dev_priv)) {
8443 valleyview_enable_rps(dev_priv);
8444 } else if (INTEL_GEN(dev_priv) >= 9) {
8445 gen9_enable_rps(dev_priv);
8446 } else if (IS_BROADWELL(dev_priv)) {
8447 gen8_enable_rps(dev_priv);
8448 } else if (INTEL_GEN(dev_priv) >= 6) {
8449 gen6_enable_rps(dev_priv);
8450 } else if (IS_IRONLAKE_M(dev_priv)) {
8451 ironlake_enable_drps(dev_priv);
8452 intel_init_emon(dev_priv);
8453 }
8454
8455 WARN_ON(rps->max_freq < rps->min_freq);
8456 WARN_ON(rps->idle_freq > rps->max_freq);
8457
8458 WARN_ON(rps->efficient_freq < rps->min_freq);
8459 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008460
8461 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008462}
8463
Chris Wilsonb7137e02016-07-13 09:10:37 +01008464void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8465{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008466 /* Powersaving is controlled by the host when inside a VM */
8467 if (intel_vgpu_active(dev_priv))
8468 return;
8469
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008470 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008471
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008472 if (HAS_RC6(dev_priv))
8473 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008474 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008475 if (HAS_LLC(dev_priv))
8476 intel_enable_llc_pstate(dev_priv);
8477
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008478 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008479}
Imre Deakc6df39b2014-04-14 20:24:29 +03008480
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008481static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008482{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008483 /*
8484 * On Ibex Peak and Cougar Point, we need to disable clock
8485 * gating for the panel power sequencer or it will fail to
8486 * start up when no ports are active.
8487 */
8488 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8489}
8490
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008491static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008492{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008493 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008494
Damien Lespiau055e3932014-08-18 13:49:10 +01008495 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008496 I915_WRITE(DSPCNTR(pipe),
8497 I915_READ(DSPCNTR(pipe)) |
8498 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008499
8500 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8501 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008502 }
8503}
8504
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008505static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008506{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008507 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008508
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008509 /*
8510 * Required for FBC
8511 * WaFbcDisableDpfcClockGating:ilk
8512 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008513 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8514 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8515 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008516
8517 I915_WRITE(PCH_3DCGDIS0,
8518 MARIUNIT_CLOCK_GATE_DISABLE |
8519 SVSMUNIT_CLOCK_GATE_DISABLE);
8520 I915_WRITE(PCH_3DCGDIS1,
8521 VFMUNIT_CLOCK_GATE_DISABLE);
8522
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008523 /*
8524 * According to the spec the following bits should be set in
8525 * order to enable memory self-refresh
8526 * The bit 22/21 of 0x42004
8527 * The bit 5 of 0x42020
8528 * The bit 15 of 0x45000
8529 */
8530 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8531 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8532 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008533 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008534 I915_WRITE(DISP_ARB_CTL,
8535 (I915_READ(DISP_ARB_CTL) |
8536 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008537
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008538 /*
8539 * Based on the document from hardware guys the following bits
8540 * should be set unconditionally in order to enable FBC.
8541 * The bit 22 of 0x42000
8542 * The bit 22 of 0x42004
8543 * The bit 7,8,9 of 0x42020.
8544 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008545 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008546 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008547 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8548 I915_READ(ILK_DISPLAY_CHICKEN1) |
8549 ILK_FBCQ_DIS);
8550 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8551 I915_READ(ILK_DISPLAY_CHICKEN2) |
8552 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008553 }
8554
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008555 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8556
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008557 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8558 I915_READ(ILK_DISPLAY_CHICKEN2) |
8559 ILK_ELPIN_409_SELECT);
8560 I915_WRITE(_3D_CHICKEN2,
8561 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8562 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008563
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008564 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008565 I915_WRITE(CACHE_MODE_0,
8566 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008567
Akash Goel4e046322014-04-04 17:14:38 +05308568 /* WaDisable_RenderCache_OperationalFlush:ilk */
8569 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8570
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008571 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008572
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008573 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008574}
8575
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008576static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008577{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008578 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008579 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008580
8581 /*
8582 * On Ibex Peak and Cougar Point, we need to disable clock
8583 * gating for the panel power sequencer or it will fail to
8584 * start up when no ports are active.
8585 */
Jesse Barnescd664072013-10-02 10:34:19 -07008586 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8587 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8588 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008589 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8590 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008591 /* The below fixes the weird display corruption, a few pixels shifted
8592 * downward, on (only) LVDS of some HP laptops with IVY.
8593 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008594 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008595 val = I915_READ(TRANS_CHICKEN2(pipe));
8596 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8597 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008598 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008599 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008600 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8601 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8602 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008603 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8604 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008605 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008606 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008607 I915_WRITE(TRANS_CHICKEN1(pipe),
8608 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8609 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008610}
8611
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008612static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008613{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008614 uint32_t tmp;
8615
8616 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008617 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8618 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8619 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008620}
8621
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008622static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008623{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008624 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008625
Damien Lespiau231e54f2012-10-19 17:55:41 +01008626 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008627
8628 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8629 I915_READ(ILK_DISPLAY_CHICKEN2) |
8630 ILK_ELPIN_409_SELECT);
8631
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008632 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008633 I915_WRITE(_3D_CHICKEN,
8634 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8635
Akash Goel4e046322014-04-04 17:14:38 +05308636 /* WaDisable_RenderCache_OperationalFlush:snb */
8637 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8638
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008639 /*
8640 * BSpec recoomends 8x4 when MSAA is used,
8641 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008642 *
8643 * Note that PS/WM thread counts depend on the WIZ hashing
8644 * disable bit, which we don't touch here, but it's good
8645 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008646 */
8647 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008648 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008649
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008650 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008651 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008652
8653 I915_WRITE(GEN6_UCGCTL1,
8654 I915_READ(GEN6_UCGCTL1) |
8655 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8656 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8657
8658 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8659 * gating disable must be set. Failure to set it results in
8660 * flickering pixels due to Z write ordering failures after
8661 * some amount of runtime in the Mesa "fire" demo, and Unigine
8662 * Sanctuary and Tropics, and apparently anything else with
8663 * alpha test or pixel discard.
8664 *
8665 * According to the spec, bit 11 (RCCUNIT) must also be set,
8666 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008667 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008668 * WaDisableRCCUnitClockGating:snb
8669 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008670 */
8671 I915_WRITE(GEN6_UCGCTL2,
8672 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8673 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8674
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008675 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008676 I915_WRITE(_3D_CHICKEN3,
8677 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008678
8679 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008680 * Bspec says:
8681 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8682 * 3DSTATE_SF number of SF output attributes is more than 16."
8683 */
8684 I915_WRITE(_3D_CHICKEN3,
8685 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8686
8687 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008688 * According to the spec the following bits should be
8689 * set in order to enable memory self-refresh and fbc:
8690 * The bit21 and bit22 of 0x42000
8691 * The bit21 and bit22 of 0x42004
8692 * The bit5 and bit7 of 0x42020
8693 * The bit14 of 0x70180
8694 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008695 *
8696 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008697 */
8698 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8699 I915_READ(ILK_DISPLAY_CHICKEN1) |
8700 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8701 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8702 I915_READ(ILK_DISPLAY_CHICKEN2) |
8703 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008704 I915_WRITE(ILK_DSPCLK_GATE_D,
8705 I915_READ(ILK_DSPCLK_GATE_D) |
8706 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8707 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008708
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008709 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008710
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008711 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008712
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008713 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008714}
8715
8716static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8717{
8718 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8719
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008720 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008721 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008722 *
8723 * This actually overrides the dispatch
8724 * mode for all thread types.
8725 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008726 reg &= ~GEN7_FF_SCHED_MASK;
8727 reg |= GEN7_FF_TS_SCHED_HW;
8728 reg |= GEN7_FF_VS_SCHED_HW;
8729 reg |= GEN7_FF_DS_SCHED_HW;
8730
8731 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8732}
8733
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008734static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008735{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008736 /*
8737 * TODO: this bit should only be enabled when really needed, then
8738 * disabled when not needed anymore in order to save power.
8739 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008740 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008741 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8742 I915_READ(SOUTH_DSPCLK_GATE_D) |
8743 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008744
8745 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008746 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8747 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008748 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008749}
8750
Ville Syrjälä712bf362016-10-31 22:37:23 +02008751static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008752{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008753 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008754 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8755
8756 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8757 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8758 }
8759}
8760
Imre Deak450174f2016-05-03 15:54:21 +03008761static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8762 int general_prio_credits,
8763 int high_prio_credits)
8764{
8765 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008766 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008767
8768 /* WaTempDisableDOPClkGating:bdw */
8769 misccpctl = I915_READ(GEN7_MISCCPCTL);
8770 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8771
Oscar Mateo930a7842017-10-17 13:25:45 -07008772 val = I915_READ(GEN8_L3SQCREG1);
8773 val &= ~L3_PRIO_CREDITS_MASK;
8774 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8775 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8776 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008777
8778 /*
8779 * Wait at least 100 clocks before re-enabling clock gating.
8780 * See the definition of L3SQCREG1 in BSpec.
8781 */
8782 POSTING_READ(GEN8_L3SQCREG1);
8783 udelay(1);
8784 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8785}
8786
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008787static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
8788{
8789 /* This is not an Wa. Enable to reduce Sampler power */
8790 I915_WRITE(GEN10_DFR_RATIO_EN_AND_CHICKEN,
8791 I915_READ(GEN10_DFR_RATIO_EN_AND_CHICKEN) & ~DFR_DISABLE);
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07008792
8793 /* WaEnable32PlaneMode:icl */
8794 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS,
8795 _MASKED_BIT_ENABLE(GEN11_ENABLE_32_PLANE_MODE));
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008796}
8797
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008798static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8799{
8800 if (!HAS_PCH_CNP(dev_priv))
8801 return;
8802
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08008803 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008804 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8805 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008806}
8807
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008808static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008809{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008810 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008811 cnp_init_clock_gating(dev_priv);
8812
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008813 /* This is not an Wa. Enable for better image quality */
8814 I915_WRITE(_3D_CHICKEN3,
8815 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8816
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008817 /* WaEnableChickenDCPR:cnl */
8818 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8819 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8820
8821 /* WaFbcWakeMemOn:cnl */
8822 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8823 DISP_FBC_MEMORY_WAKE);
8824
Chris Wilson34991bd2017-11-11 10:03:36 +00008825 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8826 /* ReadHitWriteOnlyDisable:cnl */
8827 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008828 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8829 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008830 val |= SARBUNIT_CLKGATE_DIS;
8831 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008832
Rodrigo Vivia4713c52018-03-07 14:09:12 -08008833 /* Wa_2201832410:cnl */
8834 val = I915_READ(SUBSLICE_UNIT_LEVEL_CLKGATE);
8835 val |= GWUNIT_CLKGATE_DIS;
8836 I915_WRITE(SUBSLICE_UNIT_LEVEL_CLKGATE, val);
8837
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008838 /* WaDisableVFclkgate:cnl */
Rodrigo Vivi14941b62018-03-05 17:20:00 -08008839 /* WaVFUnitClockGatingDisable:cnl */
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008840 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8841 val |= VFUNIT_CLKGATE_DIS;
8842 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008843}
8844
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008845static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8846{
8847 cnp_init_clock_gating(dev_priv);
8848 gen9_init_clock_gating(dev_priv);
8849
8850 /* WaFbcNukeOnHostModify:cfl */
8851 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8852 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8853}
8854
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008855static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008856{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008857 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008858
8859 /* WaDisableSDEUnitClockGating:kbl */
8860 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8861 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8862 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008863
8864 /* WaDisableGamClockGating:kbl */
8865 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8866 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8867 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008868
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008869 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008870 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8871 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008872}
8873
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008874static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008875{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008876 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008877
8878 /* WAC6entrylatency:skl */
8879 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8880 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008881
8882 /* WaFbcNukeOnHostModify:skl */
8883 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8884 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008885}
8886
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008887static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008888{
Matthew Auld8cb09832017-10-06 23:18:23 +01008889 /* The GTT cache must be disabled if the system is using 2M pages. */
8890 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8891 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008892 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008893
Ben Widawskyab57fff2013-12-12 15:28:04 -08008894 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008895 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008896
Ben Widawskyab57fff2013-12-12 15:28:04 -08008897 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008898 I915_WRITE(CHICKEN_PAR1_1,
8899 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8900
Ben Widawskyab57fff2013-12-12 15:28:04 -08008901 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008902 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008903 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008904 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008905 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008906 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008907
Ben Widawskyab57fff2013-12-12 15:28:04 -08008908 /* WaVSRefCountFullforceMissDisable:bdw */
8909 /* WaDSRefCountFullforceMissDisable:bdw */
8910 I915_WRITE(GEN7_FF_THREAD_MODE,
8911 I915_READ(GEN7_FF_THREAD_MODE) &
8912 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008913
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008914 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8915 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008916
8917 /* WaDisableSDEUnitClockGating:bdw */
8918 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8919 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008920
Imre Deak450174f2016-05-03 15:54:21 +03008921 /* WaProgramL3SqcReg1Default:bdw */
8922 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008923
Matthew Auld8cb09832017-10-06 23:18:23 +01008924 /* WaGttCachingOffByDefault:bdw */
8925 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008926
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008927 /* WaKVMNotificationOnConfigChange:bdw */
8928 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8929 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8930
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008931 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008932
8933 /* WaDisableDopClockGating:bdw
8934 *
8935 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8936 * clock gating.
8937 */
8938 I915_WRITE(GEN6_UCGCTL1,
8939 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008940}
8941
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008942static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008943{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008944 /* L3 caching of data atomics doesn't work -- disable it. */
8945 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8946 I915_WRITE(HSW_ROW_CHICKEN3,
8947 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8948
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008949 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008950 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8951 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8952 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8953
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008954 /* WaVSRefCountFullforceMissDisable:hsw */
8955 I915_WRITE(GEN7_FF_THREAD_MODE,
8956 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008957
Akash Goel4e046322014-04-04 17:14:38 +05308958 /* WaDisable_RenderCache_OperationalFlush:hsw */
8959 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8960
Chia-I Wufe27c602014-01-28 13:29:33 +08008961 /* enable HiZ Raw Stall Optimization */
8962 I915_WRITE(CACHE_MODE_0_GEN7,
8963 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8964
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008965 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008966 I915_WRITE(CACHE_MODE_1,
8967 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008968
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008969 /*
8970 * BSpec recommends 8x4 when MSAA is used,
8971 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008972 *
8973 * Note that PS/WM thread counts depend on the WIZ hashing
8974 * disable bit, which we don't touch here, but it's good
8975 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008976 */
8977 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008978 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008979
Kenneth Graunke94411592014-12-31 16:23:00 -08008980 /* WaSampleCChickenBitEnable:hsw */
8981 I915_WRITE(HALF_SLICE_CHICKEN3,
8982 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8983
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008984 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008985 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8986
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008987 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008988}
8989
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008990static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008991{
Ben Widawsky20848222012-05-04 18:58:59 -07008992 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008993
Damien Lespiau231e54f2012-10-19 17:55:41 +01008994 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008995
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008996 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008997 I915_WRITE(_3D_CHICKEN3,
8998 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8999
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009000 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009001 I915_WRITE(IVB_CHICKEN3,
9002 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9003 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9004
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009005 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009006 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07009007 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
9008 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009009
Akash Goel4e046322014-04-04 17:14:38 +05309010 /* WaDisable_RenderCache_OperationalFlush:ivb */
9011 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9012
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009013 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009014 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9015 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9016
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009017 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009018 I915_WRITE(GEN7_L3CNTLREG1,
9019 GEN7_WA_FOR_GEN7_L3_CONTROL);
9020 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07009021 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009022 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07009023 I915_WRITE(GEN7_ROW_CHICKEN2,
9024 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009025 else {
9026 /* must write both registers */
9027 I915_WRITE(GEN7_ROW_CHICKEN2,
9028 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07009029 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
9030 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02009031 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009032
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009033 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05009034 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9035 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9036
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02009037 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009038 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009039 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009040 */
9041 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02009042 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009043
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009044 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009045 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9046 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9047 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9048
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009049 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009050
9051 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02009052
Chris Wilson22721342014-03-04 09:41:43 +00009053 if (0) { /* causes HiZ corruption on ivb:gt1 */
9054 /* enable HiZ Raw Stall Optimization */
9055 I915_WRITE(CACHE_MODE_0_GEN7,
9056 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
9057 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08009058
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009059 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02009060 I915_WRITE(CACHE_MODE_1,
9061 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07009062
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009063 /*
9064 * BSpec recommends 8x4 when MSAA is used,
9065 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02009066 *
9067 * Note that PS/WM thread counts depend on the WIZ hashing
9068 * disable bit, which we don't touch here, but it's good
9069 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009070 */
9071 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00009072 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02009073
Ben Widawsky20848222012-05-04 18:58:59 -07009074 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
9075 snpcr &= ~GEN6_MBC_SNPCR_MASK;
9076 snpcr |= GEN6_MBC_SNPCR_MED;
9077 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01009078
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009079 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009080 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01009081
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009082 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009083}
9084
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009085static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009086{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009087 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05009088 I915_WRITE(_3D_CHICKEN3,
9089 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
9090
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009091 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009092 I915_WRITE(IVB_CHICKEN3,
9093 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9094 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9095
Ville Syrjäläfad7d362014-01-22 21:32:39 +02009096 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009097 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07009098 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08009099 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
9100 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07009101
Akash Goel4e046322014-04-04 17:14:38 +05309102 /* WaDisable_RenderCache_OperationalFlush:vlv */
9103 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9104
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009105 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05009106 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
9107 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
9108
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009109 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07009110 I915_WRITE(GEN7_ROW_CHICKEN2,
9111 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
9112
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009113 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009114 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9115 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9116 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9117
Ville Syrjälä46680e02014-01-22 21:33:01 +02009118 gen7_setup_fixed_func_scheduler(dev_priv);
9119
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009120 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07009121 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009122 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07009123 */
9124 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02009125 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07009126
Akash Goelc98f5062014-03-24 23:00:07 +05309127 /* WaDisableL3Bank2xClockGate:vlv
9128 * Disabling L3 clock gating- MMIO 940c[25] = 1
9129 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
9130 I915_WRITE(GEN7_UCGCTL4,
9131 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07009132
Ville Syrjäläafd58e72014-01-22 21:33:03 +02009133 /*
9134 * BSpec says this must be set, even though
9135 * WaDisable4x2SubspanOptimization isn't listed for VLV.
9136 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02009137 I915_WRITE(CACHE_MODE_1,
9138 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07009139
9140 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02009141 * BSpec recommends 8x4 when MSAA is used,
9142 * however in practice 16x4 seems fastest.
9143 *
9144 * Note that PS/WM thread counts depend on the WIZ hashing
9145 * disable bit, which we don't touch here, but it's good
9146 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
9147 */
9148 I915_WRITE(GEN7_GT_MODE,
9149 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
9150
9151 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02009152 * WaIncreaseL3CreditsForVLVB0:vlv
9153 * This is the hardware default actually.
9154 */
9155 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
9156
9157 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01009158 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07009159 * Disable clock gating on th GCFG unit to prevent a delay
9160 * in the reporting of vblank events.
9161 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02009162 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009163}
9164
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009165static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009166{
Ville Syrjälä232ce332014-04-09 13:28:35 +03009167 /* WaVSRefCountFullforceMissDisable:chv */
9168 /* WaDSRefCountFullforceMissDisable:chv */
9169 I915_WRITE(GEN7_FF_THREAD_MODE,
9170 I915_READ(GEN7_FF_THREAD_MODE) &
9171 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03009172
9173 /* WaDisableSemaphoreAndSyncFlipWait:chv */
9174 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
9175 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03009176
9177 /* WaDisableCSUnitClockGating:chv */
9178 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
9179 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03009180
9181 /* WaDisableSDEUnitClockGating:chv */
9182 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
9183 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009184
9185 /*
Imre Deak450174f2016-05-03 15:54:21 +03009186 * WaProgramL3SqcReg1Default:chv
9187 * See gfxspecs/Related Documents/Performance Guide/
9188 * LSQC Setting Recommendations.
9189 */
9190 gen8_set_l3sqc_credits(dev_priv, 38, 2);
9191
9192 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03009193 * GTT cache may not work with big pages, so if those
9194 * are ever enabled GTT cache may need to be disabled.
9195 */
9196 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03009197}
9198
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009199static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009200{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009201 uint32_t dspclk_gate;
9202
9203 I915_WRITE(RENCLK_GATE_D1, 0);
9204 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9205 GS_UNIT_CLOCK_GATE_DISABLE |
9206 CL_UNIT_CLOCK_GATE_DISABLE);
9207 I915_WRITE(RAMCLK_GATE_D, 0);
9208 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9209 OVRUNIT_CLOCK_GATE_DISABLE |
9210 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009211 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009212 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9213 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02009214
9215 /* WaDisableRenderCachePipelinedFlush */
9216 I915_WRITE(CACHE_MODE_0,
9217 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03009218
Akash Goel4e046322014-04-04 17:14:38 +05309219 /* WaDisable_RenderCache_OperationalFlush:g4x */
9220 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
9221
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009222 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009223}
9224
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009225static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009226{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009227 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9228 I915_WRITE(RENCLK_GATE_D2, 0);
9229 I915_WRITE(DSPCLK_GATE_D, 0);
9230 I915_WRITE(RAMCLK_GATE_D, 0);
9231 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009232 I915_WRITE(MI_ARB_STATE,
9233 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309234
9235 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9236 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009237}
9238
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009239static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009240{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009241 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9242 I965_RCC_CLOCK_GATE_DISABLE |
9243 I965_RCPB_CLOCK_GATE_DISABLE |
9244 I965_ISC_CLOCK_GATE_DISABLE |
9245 I965_FBC_CLOCK_GATE_DISABLE);
9246 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03009247 I915_WRITE(MI_ARB_STATE,
9248 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05309249
9250 /* WaDisable_RenderCache_OperationalFlush:gen4 */
9251 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009252}
9253
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009254static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009255{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009256 u32 dstate = I915_READ(D_STATE);
9257
9258 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9259 DSTATE_DOT_CLOCK_GATING;
9260 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01009261
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009262 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01009263 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02009264
9265 /* IIR "flip pending" means done if this bit is set */
9266 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02009267
9268 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02009269 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02009270
9271 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
9272 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009273
9274 I915_WRITE(MI_ARB_STATE,
9275 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009276}
9277
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009278static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009279{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009280 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02009281
9282 /* interrupts should cause a wake up from C3 */
9283 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
9284 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03009285
9286 I915_WRITE(MEM_MODE,
9287 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009288}
9289
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009290static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009291{
Ville Syrjälä10383922014-08-15 01:21:54 +03009292 I915_WRITE(MEM_MODE,
9293 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
9294 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009295}
9296
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009297void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009298{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009299 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03009300}
9301
Ville Syrjälä712bf362016-10-31 22:37:23 +02009302void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03009303{
Ville Syrjälä712bf362016-10-31 22:37:23 +02009304 if (HAS_PCH_LPT(dev_priv))
9305 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03009306}
9307
Ville Syrjälä46f16e62016-10-31 22:37:22 +02009308static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02009309{
9310 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
9311}
9312
9313/**
9314 * intel_init_clock_gating_hooks - setup the clock gating hooks
9315 * @dev_priv: device private
9316 *
9317 * Setup the hooks that configure which clocks of a given platform can be
9318 * gated and also apply various GT and display specific workarounds for these
9319 * platforms. Note that some GT specific workarounds are applied separately
9320 * when GPU contexts or batchbuffers start their execution.
9321 */
9322void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
9323{
Oscar Mateocc38cae2018-05-08 14:29:23 -07009324 if (IS_ICELAKE(dev_priv))
Oscar Mateod65dc3e2018-05-08 14:29:24 -07009325 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Oscar Mateocc38cae2018-05-08 14:29:23 -07009326 else if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009327 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009328 else if (IS_COFFEELAKE(dev_priv))
9329 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07009330 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009331 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009332 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009333 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009334 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009335 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009336 else if (IS_GEMINILAKE(dev_priv))
9337 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009338 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009339 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009340 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009341 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009342 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009343 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009344 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009345 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009346 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009347 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009348 else if (IS_GEN(dev_priv, 6))
Imre Deakbb400da2016-03-16 13:38:54 +02009349 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009350 else if (IS_GEN(dev_priv, 5))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009351 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009352 else if (IS_G4X(dev_priv))
9353 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009354 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009355 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009356 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009357 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009358 else if (IS_GEN(dev_priv, 3))
Imre Deakbb400da2016-03-16 13:38:54 +02009359 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9360 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9361 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009362 else if (IS_GEN(dev_priv, 2))
Imre Deakbb400da2016-03-16 13:38:54 +02009363 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9364 else {
9365 MISSING_CASE(INTEL_DEVID(dev_priv));
9366 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9367 }
9368}
9369
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009370/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009371void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009372{
Daniel Vetterc921aba2012-04-26 23:28:17 +02009373 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009374 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009375 i915_pineview_get_mem_freq(dev_priv);
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009376 else if (IS_GEN(dev_priv, 5))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009377 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009378
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009379 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009380 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009381 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009382 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009383 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009384 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009385 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009386 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009387
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009388 if ((IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009389 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009390 (!IS_GEN(dev_priv, 5) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009391 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009392 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009393 dev_priv->display.compute_intermediate_wm =
9394 ilk_compute_intermediate_wm;
9395 dev_priv->display.initial_watermarks =
9396 ilk_initial_watermarks;
9397 dev_priv->display.optimize_watermarks =
9398 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009399 } else {
9400 DRM_DEBUG_KMS("Failed to read display plane latency. "
9401 "Disable CxSR\n");
9402 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009403 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009404 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009405 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009406 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009407 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009408 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009409 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009410 } else if (IS_G4X(dev_priv)) {
9411 g4x_setup_wm_latency(dev_priv);
9412 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9413 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9414 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9415 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009416 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009417 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009418 dev_priv->is_ddr3,
9419 dev_priv->fsb_freq,
9420 dev_priv->mem_freq)) {
9421 DRM_INFO("failed to find known CxSR latency "
9422 "(found ddr%s fsb freq %d, mem freq %d), "
9423 "disabling CxSR\n",
9424 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9425 dev_priv->fsb_freq, dev_priv->mem_freq);
9426 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009427 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009428 dev_priv->display.update_wm = NULL;
9429 } else
9430 dev_priv->display.update_wm = pineview_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009431 } else if (IS_GEN(dev_priv, 4)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009432 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009433 } else if (IS_GEN(dev_priv, 3)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009434 dev_priv->display.update_wm = i9xx_update_wm;
9435 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchicf819ef2018-12-12 10:10:43 -08009436 } else if (IS_GEN(dev_priv, 2)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009437 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009438 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009439 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009440 } else {
9441 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009442 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009443 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009444 } else {
9445 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009446 }
9447}
9448
Lyude87660502016-08-17 15:55:53 -04009449static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9450{
9451 uint32_t flags =
9452 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9453
9454 switch (flags) {
9455 case GEN6_PCODE_SUCCESS:
9456 return 0;
9457 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009458 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009459 case GEN6_PCODE_ILLEGAL_CMD:
9460 return -ENXIO;
9461 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009462 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009463 return -EOVERFLOW;
9464 case GEN6_PCODE_TIMEOUT:
9465 return -ETIMEDOUT;
9466 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009467 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009468 return 0;
9469 }
9470}
9471
9472static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9473{
9474 uint32_t flags =
9475 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9476
9477 switch (flags) {
9478 case GEN6_PCODE_SUCCESS:
9479 return 0;
9480 case GEN6_PCODE_ILLEGAL_CMD:
9481 return -ENXIO;
9482 case GEN7_PCODE_TIMEOUT:
9483 return -ETIMEDOUT;
9484 case GEN7_PCODE_ILLEGAL_DATA:
9485 return -EINVAL;
9486 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9487 return -EOVERFLOW;
9488 default:
9489 MISSING_CASE(flags);
9490 return 0;
9491 }
9492}
9493
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009494int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009495{
Lyude87660502016-08-17 15:55:53 -04009496 int status;
9497
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009498 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009499
Chris Wilson3f5582d2016-06-30 15:32:45 +01009500 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9501 * use te fw I915_READ variants to reduce the amount of work
9502 * required when reading/writing.
9503 */
9504
9505 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009506 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9507 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009508 return -EAGAIN;
9509 }
9510
Chris Wilson3f5582d2016-06-30 15:32:45 +01009511 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9512 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9513 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009514
Chris Wilsone09a3032017-04-11 11:13:39 +01009515 if (__intel_wait_for_register_fw(dev_priv,
9516 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9517 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009518 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9519 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009520 return -ETIMEDOUT;
9521 }
9522
Chris Wilson3f5582d2016-06-30 15:32:45 +01009523 *val = I915_READ_FW(GEN6_PCODE_DATA);
9524 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009525
Lyude87660502016-08-17 15:55:53 -04009526 if (INTEL_GEN(dev_priv) > 6)
9527 status = gen7_check_mailbox_status(dev_priv);
9528 else
9529 status = gen6_check_mailbox_status(dev_priv);
9530
9531 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009532 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9533 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009534 return status;
9535 }
9536
Ben Widawsky42c05262012-09-26 10:34:00 -07009537 return 0;
9538}
9539
Imre Deake76019a2018-01-30 16:29:38 +02009540int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv,
Imre Deak006bb4c2018-01-30 16:29:39 +02009541 u32 mbox, u32 val,
9542 int fast_timeout_us, int slow_timeout_ms)
Ben Widawsky42c05262012-09-26 10:34:00 -07009543{
Lyude87660502016-08-17 15:55:53 -04009544 int status;
9545
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009546 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009547
Chris Wilson3f5582d2016-06-30 15:32:45 +01009548 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9549 * use te fw I915_READ variants to reduce the amount of work
9550 * required when reading/writing.
9551 */
9552
9553 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009554 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9555 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009556 return -EAGAIN;
9557 }
9558
Chris Wilson3f5582d2016-06-30 15:32:45 +01009559 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009560 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009561 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009562
Chris Wilsone09a3032017-04-11 11:13:39 +01009563 if (__intel_wait_for_register_fw(dev_priv,
9564 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
Imre Deak006bb4c2018-01-30 16:29:39 +02009565 fast_timeout_us, slow_timeout_ms,
9566 NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009567 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9568 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009569 return -ETIMEDOUT;
9570 }
9571
Chris Wilson3f5582d2016-06-30 15:32:45 +01009572 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009573
Lyude87660502016-08-17 15:55:53 -04009574 if (INTEL_GEN(dev_priv) > 6)
9575 status = gen7_check_mailbox_status(dev_priv);
9576 else
9577 status = gen6_check_mailbox_status(dev_priv);
9578
9579 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009580 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9581 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009582 return status;
9583 }
9584
Ben Widawsky42c05262012-09-26 10:34:00 -07009585 return 0;
9586}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009587
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009588static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9589 u32 request, u32 reply_mask, u32 reply,
9590 u32 *status)
9591{
9592 u32 val = request;
9593
9594 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9595
9596 return *status || ((val & reply_mask) == reply);
9597}
9598
9599/**
9600 * skl_pcode_request - send PCODE request until acknowledgment
9601 * @dev_priv: device private
9602 * @mbox: PCODE mailbox ID the request is targeted for
9603 * @request: request ID
9604 * @reply_mask: mask used to check for request acknowledgment
9605 * @reply: value used to check for request acknowledgment
9606 * @timeout_base_ms: timeout for polling with preemption enabled
9607 *
9608 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009609 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009610 * The request is acknowledged once the PCODE reply dword equals @reply after
9611 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009612 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009613 * preemption disabled.
9614 *
9615 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9616 * other error as reported by PCODE.
9617 */
9618int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9619 u32 reply_mask, u32 reply, int timeout_base_ms)
9620{
9621 u32 status;
9622 int ret;
9623
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009624 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009625
9626#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9627 &status)
9628
9629 /*
9630 * Prime the PCODE by doing a request first. Normally it guarantees
9631 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9632 * _wait_for() doesn't guarantee when its passed condition is evaluated
9633 * first, so send the first request explicitly.
9634 */
9635 if (COND) {
9636 ret = 0;
9637 goto out;
9638 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009639 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009640 if (!ret)
9641 goto out;
9642
9643 /*
9644 * The above can time out if the number of requests was low (2 in the
9645 * worst case) _and_ PCODE was busy for some reason even after a
9646 * (queued) request and @timeout_base_ms delay. As a workaround retry
9647 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009648 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009649 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009650 * requests, and for any quirks of the PCODE firmware that delays
9651 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009652 */
9653 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9654 WARN_ON_ONCE(timeout_base_ms > 3);
9655 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009656 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009657 preempt_enable();
9658
9659out:
9660 return ret ? ret : status;
9661#undef COND
9662}
9663
Ville Syrjälädd06f882014-11-10 22:55:12 +02009664static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9665{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009666 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9667
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009668 /*
9669 * N = val - 0xb7
9670 * Slow = Fast = GPLL ref * N
9671 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009672 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009673}
9674
Fengguang Wub55dd642014-07-12 11:21:39 +02009675static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009676{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009677 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9678
9679 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009680}
9681
Fengguang Wub55dd642014-07-12 11:21:39 +02009682static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309683{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009684 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9685
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009686 /*
9687 * N = val / 2
9688 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9689 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009690 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309691}
9692
Fengguang Wub55dd642014-07-12 11:21:39 +02009693static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309694{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009695 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9696
Ville Syrjälä1c147622014-08-18 14:42:43 +03009697 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009698 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309699}
9700
Ville Syrjälä616bc822015-01-23 21:04:25 +02009701int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9702{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009703 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009704 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9705 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009706 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009707 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009708 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009709 return byt_gpu_freq(dev_priv, val);
9710 else
9711 return val * GT_FREQUENCY_MULTIPLIER;
9712}
9713
Ville Syrjälä616bc822015-01-23 21:04:25 +02009714int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9715{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009716 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009717 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9718 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009719 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009720 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009721 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009722 return byt_freq_opcode(dev_priv, val);
9723 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009724 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309725}
9726
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009727void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009728{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009729 mutex_init(&dev_priv->pcu_lock);
Chris Wilson60548c52018-07-31 14:26:29 +01009730 mutex_init(&dev_priv->gt_pm.rps.power.mutex);
Daniel Vetterf742a552013-12-06 10:17:53 +01009731
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009732 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009733
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009734 dev_priv->runtime_pm.suspended = false;
9735 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009736}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009737
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009738static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9739 const i915_reg_t reg)
9740{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009741 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009742 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009743
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009744 /*
9745 * The register accessed do not need forcewake. We borrow
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009746 * uncore lock to prevent concurrent access to range reg.
9747 */
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009748 lockdep_assert_held(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009749
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009750 /*
9751 * vlv and chv residency counters are 40 bits in width.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009752 * With a control bit, we can choose between upper or lower
9753 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009754 *
9755 * Although we always use the counter in high-range mode elsewhere,
9756 * userspace may attempt to read the value before rc6 is initialised,
9757 * before we have set the default VLV_COUNTER_CONTROL value. So always
9758 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009759 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009760 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9761 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009762 upper = I915_READ_FW(reg);
9763 do {
9764 tmp = upper;
9765
9766 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9767 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9768 lower = I915_READ_FW(reg);
9769
9770 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9771 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9772 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009773 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009774
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009775 /*
9776 * Everywhere else we always use VLV_COUNTER_CONTROL with the
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009777 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9778 * now.
9779 */
9780
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009781 return lower | (u64)upper << 8;
9782}
9783
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009784u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009785 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009786{
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009787 u64 time_hw, prev_hw, overflow_hw;
9788 unsigned int fw_domains;
9789 unsigned long flags;
9790 unsigned int i;
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009791 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009792
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009793 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009794 return 0;
9795
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009796 /*
9797 * Store previous hw counter values for counter wrap-around handling.
9798 *
9799 * There are only four interesting registers and they live next to each
9800 * other so we can use the relative address, compared to the smallest
9801 * one as the index into driver storage.
9802 */
9803 i = (i915_mmio_reg_offset(reg) -
9804 i915_mmio_reg_offset(GEN6_GT_GFX_RC6_LOCKED)) / sizeof(u32);
9805 if (WARN_ON_ONCE(i >= ARRAY_SIZE(dev_priv->gt_pm.rc6.cur_residency)))
9806 return 0;
9807
9808 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
9809
9810 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
9811 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
9812
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009813 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9814 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009815 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009816 div = dev_priv->czclk_freq;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009817 overflow_hw = BIT_ULL(40);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009818 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009819 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009820 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9821 if (IS_GEN9_LP(dev_priv)) {
9822 mul = 10000;
9823 div = 12;
9824 } else {
9825 mul = 1280;
9826 div = 1;
9827 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009828
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009829 overflow_hw = BIT_ULL(32);
9830 time_hw = I915_READ_FW(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009831 }
9832
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +00009833 /*
9834 * Counter wrap handling.
9835 *
9836 * But relying on a sufficient frequency of queries otherwise counters
9837 * can still wrap.
9838 */
9839 prev_hw = dev_priv->gt_pm.rc6.prev_hw_residency[i];
9840 dev_priv->gt_pm.rc6.prev_hw_residency[i] = time_hw;
9841
9842 /* RC6 delta from last sample. */
9843 if (time_hw >= prev_hw)
9844 time_hw -= prev_hw;
9845 else
9846 time_hw += overflow_hw - prev_hw;
9847
9848 /* Add delta to RC6 extended raw driver copy. */
9849 time_hw += dev_priv->gt_pm.rc6.cur_residency[i];
9850 dev_priv->gt_pm.rc6.cur_residency[i] = time_hw;
9851
9852 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
9853 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
9854
9855 return mul_u64_u32_div(time_hw, mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009856}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009857
9858u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9859{
9860 u32 cagf;
9861
9862 if (INTEL_GEN(dev_priv) >= 9)
9863 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9864 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9865 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9866 else
9867 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9868
9869 return cagf;
9870}