blob: 0e0309733c79040fb234b92bb2705b2a7c07ebc3 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Sam Ravnborgd0e93592019-01-26 13:25:24 +010028#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010030
31#include <drm/drm_atomic_helper.h>
32#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070033#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010034
Jani Nikuladf0566a2019-06-13 11:44:16 +030035#include "display/intel_atomic.h"
Ville Syrjälä3df3fe22020-11-06 19:30:42 +020036#include "display/intel_atomic_plane.h"
Stanislav Lisovskiycac91e62020-05-22 16:18:43 +030037#include "display/intel_bw.h"
Ville Syrjälä7785ae02021-04-30 17:39:44 +030038#include "display/intel_de.h"
Jani Nikula1d455f82019-08-06 14:39:33 +030039#include "display/intel_display_types.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030040#include "display/intel_fbc.h"
41#include "display/intel_sprite.h"
Dave Airlie46d12f92021-02-05 16:48:36 +020042#include "display/skl_universal_plane.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030043
Andi Shyti0dc3c562019-10-20 19:41:39 +010044#include "gt/intel_llc.h"
45
Eugeni Dodonov85208be2012-04-16 22:20:34 -030046#include "i915_drv.h"
Jani Nikulaa10510a2020-02-27 19:00:47 +020047#include "i915_fixed.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030048#include "i915_irq.h"
Jani Nikulaa09d9a82019-08-06 13:07:28 +030049#include "i915_trace.h"
Jani Nikula696173b2019-04-05 14:00:15 +030050#include "intel_pm.h"
Chris Wilson56c50982019-04-26 09:17:22 +010051#include "intel_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020052#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030053
Jani Nikulaa10510a2020-02-27 19:00:47 +020054/* Stores plane specific WM parameters */
55struct skl_wm_params {
56 bool x_tiled, y_tiled;
57 bool rc_surface;
58 bool is_planar;
59 u32 width;
60 u8 cpp;
61 u32 plane_pixel_rate;
62 u32 y_min_scanlines;
63 u32 plane_bytes_per_line;
64 uint_fixed_16_16_t plane_blocks_per_line;
65 uint_fixed_16_16_t y_tile_minimum;
66 u32 linetime_us;
67 u32 dbuf_block_size;
68};
69
70/* used in computing the new watermarks state */
71struct intel_wm_config {
72 unsigned int num_pipes_active;
73 bool sprites_enabled;
74 bool sprites_scaled;
75};
76
Ville Syrjälä46f16e62016-10-31 22:37:22 +020077static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030078{
Ville Syrjälä93564042017-08-24 22:10:51 +030079 if (HAS_LLC(dev_priv)) {
80 /*
81 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080082 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030083 *
84 * Must match Sampler, Pixel Back End, and Media. See
85 * WaCompressedResourceSamplerPbeMediaNewHashMode.
86 */
Jani Nikula5f461662020-11-30 13:15:58 +020087 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
88 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) |
Ville Syrjälä93564042017-08-24 22:10:51 +030089 SKL_DE_COMPRESSED_HASH_MODE);
90 }
91
Rodrigo Vivi82525c12017-06-08 08:50:00 -070092 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Jani Nikula5f461662020-11-30 13:15:58 +020093 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
94 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095
Rodrigo Vivi82525c12017-06-08 08:50:00 -070096 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Jani Nikula5f461662020-11-30 13:15:58 +020097 intel_uncore_write(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
98 intel_uncore_read(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030099
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300100 /*
101 * WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl
102 * Display WA #0859: skl,bxt,kbl,glk,cfl
103 */
Jani Nikula5f461662020-11-30 13:15:58 +0200104 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Mika Kuoppala303d4ea2016-06-07 17:19:17 +0300105 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300106}
107
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200108static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200109{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200110 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200111
Nick Hoatha7546152015-06-29 14:07:32 +0100112 /* WaDisableSDEUnitClockGating:bxt */
Jani Nikula5f461662020-11-30 13:15:58 +0200113 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Nick Hoatha7546152015-06-29 14:07:32 +0100114 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
115
Imre Deak32608ca2015-03-11 11:10:27 +0200116 /*
117 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200118 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200119 */
Jani Nikula5f461662020-11-30 13:15:58 +0200120 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200121 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200122
123 /*
124 * Wa: Backlight PWM may stop in the asserted state, causing backlight
125 * to stay fully on.
126 */
Jani Nikula5f461662020-11-30 13:15:58 +0200127 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_0, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_0) |
Jani Nikula8aeaf642017-02-15 17:21:37 +0200128 PWM1_GATING_DIS | PWM2_GATING_DIS);
Uma Shankar1d85a292018-08-07 21:15:35 +0530129
130 /*
131 * Lower the display internal timeout.
132 * This is needed to avoid any hard hangs when DSI port PLL
133 * is off and a MMIO access is attempted by any privilege
134 * application, using batch buffers or any other means.
135 */
Jani Nikula5f461662020-11-30 13:15:58 +0200136 intel_uncore_write(&dev_priv->uncore, RM_TIMEOUT, MMIO_TIMEOUT_US(950));
Ville Syrjäläc4615b22020-07-08 16:12:21 +0300137
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300138 /*
139 * WaFbcTurnOffFbcWatermark:bxt
140 * Display WA #0562: bxt
141 */
Jani Nikula5f461662020-11-30 13:15:58 +0200142 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +0300143 DISP_FBC_WM_DIS);
Ville Syrjäläcd7a8812020-07-08 16:12:22 +0300144
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300145 /*
146 * WaFbcHighMemBwCorruptionAvoidance:bxt
147 * Display WA #0883: bxt
148 */
Jani Nikula5f461662020-11-30 13:15:58 +0200149 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjäläcd7a8812020-07-08 16:12:22 +0300150 ILK_DPFC_DISABLE_DUMMY0);
Imre Deaka82abe42015-03-27 14:00:04 +0200151}
152
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200153static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
154{
155 gen9_init_clock_gating(dev_priv);
156
157 /*
158 * WaDisablePWMClockGating:glk
159 * Backlight PWM may stop in the asserted state, causing backlight
160 * to stay fully on.
161 */
Jani Nikula5f461662020-11-30 13:15:58 +0200162 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_0, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_0) |
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200163 PWM1_GATING_DIS | PWM2_GATING_DIS);
164}
165
Lucas De Marchi1d218222019-12-24 00:40:04 -0800166static void pnv_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200167{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168 u32 tmp;
169
Jani Nikula5f461662020-11-30 13:15:58 +0200170 tmp = intel_uncore_read(&dev_priv->uncore, CLKCFG);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200171
172 switch (tmp & CLKCFG_FSB_MASK) {
173 case CLKCFG_FSB_533:
174 dev_priv->fsb_freq = 533; /* 133*4 */
175 break;
176 case CLKCFG_FSB_800:
177 dev_priv->fsb_freq = 800; /* 200*4 */
178 break;
179 case CLKCFG_FSB_667:
180 dev_priv->fsb_freq = 667; /* 167*4 */
181 break;
182 case CLKCFG_FSB_400:
183 dev_priv->fsb_freq = 400; /* 100*4 */
184 break;
185 }
186
187 switch (tmp & CLKCFG_MEM_MASK) {
188 case CLKCFG_MEM_533:
189 dev_priv->mem_freq = 533;
190 break;
191 case CLKCFG_MEM_667:
192 dev_priv->mem_freq = 667;
193 break;
194 case CLKCFG_MEM_800:
195 dev_priv->mem_freq = 800;
196 break;
197 }
198
199 /* detect pineview DDR3 setting */
Jani Nikula5f461662020-11-30 13:15:58 +0200200 tmp = intel_uncore_read(&dev_priv->uncore, CSHRDDR3CTL);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200201 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
202}
203
Lucas De Marchi9eae5e22019-12-24 00:40:09 -0800204static void ilk_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200206 u16 ddrpll, csipll;
207
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +0100208 ddrpll = intel_uncore_read16(&dev_priv->uncore, DDRMPLL1);
209 csipll = intel_uncore_read16(&dev_priv->uncore, CSIPLL0);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210
211 switch (ddrpll & 0xff) {
212 case 0xc:
213 dev_priv->mem_freq = 800;
214 break;
215 case 0x10:
216 dev_priv->mem_freq = 1066;
217 break;
218 case 0x14:
219 dev_priv->mem_freq = 1333;
220 break;
221 case 0x18:
222 dev_priv->mem_freq = 1600;
223 break;
224 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300225 drm_dbg(&dev_priv->drm, "unknown memory frequency 0x%02x\n",
226 ddrpll & 0xff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 dev_priv->mem_freq = 0;
228 break;
229 }
230
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 switch (csipll & 0x3ff) {
232 case 0x00c:
233 dev_priv->fsb_freq = 3200;
234 break;
235 case 0x00e:
236 dev_priv->fsb_freq = 3733;
237 break;
238 case 0x010:
239 dev_priv->fsb_freq = 4266;
240 break;
241 case 0x012:
242 dev_priv->fsb_freq = 4800;
243 break;
244 case 0x014:
245 dev_priv->fsb_freq = 5333;
246 break;
247 case 0x016:
248 dev_priv->fsb_freq = 5866;
249 break;
250 case 0x018:
251 dev_priv->fsb_freq = 6400;
252 break;
253 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300254 drm_dbg(&dev_priv->drm, "unknown fsb frequency 0x%04x\n",
255 csipll & 0x3ff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200256 dev_priv->fsb_freq = 0;
257 break;
258 }
Daniel Vetterc921aba2012-04-26 23:28:17 +0200259}
260
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300261static const struct cxsr_latency cxsr_latency_table[] = {
262 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
263 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
264 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
265 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
266 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
267
268 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
269 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
270 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
271 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
272 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
273
274 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
275 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
276 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
277 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
278 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
279
280 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
281 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
282 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
283 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
284 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
285
286 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
287 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
288 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
289 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
290 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
291
292 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
293 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
294 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
295 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
296 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
297};
298
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100299static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
300 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300301 int fsb,
302 int mem)
303{
304 const struct cxsr_latency *latency;
305 int i;
306
307 if (fsb == 0 || mem == 0)
308 return NULL;
309
310 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
311 latency = &cxsr_latency_table[i];
312 if (is_desktop == latency->is_desktop &&
313 is_ddr3 == latency->is_ddr3 &&
314 fsb == latency->fsb_freq && mem == latency->mem_freq)
315 return latency;
316 }
317
318 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
319
320 return NULL;
321}
322
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200323static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
324{
325 u32 val;
326
Chris Wilson337fa6e2019-04-26 09:17:20 +0100327 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200328
329 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
330 if (enable)
331 val &= ~FORCE_DDR_HIGH_FREQ;
332 else
333 val |= FORCE_DDR_HIGH_FREQ;
334 val &= ~FORCE_DDR_LOW_FREQ;
335 val |= FORCE_DDR_FREQ_REQ_ACK;
336 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
337
338 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
339 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300340 drm_err(&dev_priv->drm,
341 "timed out waiting for Punit DDR DVFS request\n");
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200342
Chris Wilson337fa6e2019-04-26 09:17:20 +0100343 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200344}
345
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
347{
348 u32 val;
349
Chris Wilson337fa6e2019-04-26 09:17:20 +0100350 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200351
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200352 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200353 if (enable)
354 val |= DSP_MAXFIFO_PM5_ENABLE;
355 else
356 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200357 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200358
Chris Wilson337fa6e2019-04-26 09:17:20 +0100359 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200360}
361
Ville Syrjäläf4998962015-03-10 17:02:21 +0200362#define FW_WM(value, plane) \
363 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
364
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300366{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300368 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300369
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100370 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200371 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
372 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
373 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200374 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200375 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
376 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
377 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200378 } else if (IS_PINEVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200379 val = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200380 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
381 if (enable)
382 val |= PINEVIEW_SELF_REFRESH_EN;
383 else
384 val &= ~PINEVIEW_SELF_REFRESH_EN;
Jani Nikula5f461662020-11-30 13:15:58 +0200385 intel_uncore_write(&dev_priv->uncore, DSPFW3, val);
386 intel_uncore_posting_read(&dev_priv->uncore, DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100387 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200388 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
390 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
Jani Nikula5f461662020-11-30 13:15:58 +0200391 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, val);
392 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100393 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300394 /*
395 * FIXME can't find a bit like this for 915G, and
396 * and yet it does have the related watermark in
397 * FW_BLC_SELF. What's going on?
398 */
Jani Nikula5f461662020-11-30 13:15:58 +0200399 was_enabled = intel_uncore_read(&dev_priv->uncore, INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300400 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
401 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
Jani Nikula5f461662020-11-30 13:15:58 +0200402 intel_uncore_write(&dev_priv->uncore, INSTPM, val);
403 intel_uncore_posting_read(&dev_priv->uncore, INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300404 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200405 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300406 }
407
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200408 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
409
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300410 drm_dbg_kms(&dev_priv->drm, "memory self-refresh is %s (was %s)\n",
411 enableddisabled(enable),
412 enableddisabled(was_enabled));
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200413
414 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300415}
416
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300417/**
418 * intel_set_memory_cxsr - Configure CxSR state
419 * @dev_priv: i915 device
420 * @enable: Allow vs. disallow CxSR
421 *
422 * Allow or disallow the system to enter a special CxSR
423 * (C-state self refresh) state. What typically happens in CxSR mode
424 * is that several display FIFOs may get combined into a single larger
425 * FIFO for a particular plane (so called max FIFO mode) to allow the
426 * system to defer memory fetches longer, and the memory will enter
427 * self refresh.
428 *
429 * Note that enabling CxSR does not guarantee that the system enter
430 * this special mode, nor does it guarantee that the system stays
431 * in that mode once entered. So this just allows/disallows the system
432 * to autonomously utilize the CxSR mode. Other factors such as core
433 * C-states will affect when/if the system actually enters/exits the
434 * CxSR mode.
435 *
436 * Note that on VLV/CHV this actually only controls the max FIFO mode,
437 * and the system is free to enter/exit memory self refresh at any time
438 * even when the use of CxSR has been disallowed.
439 *
440 * While the system is actually in the CxSR/max FIFO mode, some plane
441 * control registers will not get latched on vblank. Thus in order to
442 * guarantee the system will respond to changes in the plane registers
443 * we must always disallow CxSR prior to making changes to those registers.
444 * Unfortunately the system will re-evaluate the CxSR conditions at
445 * frame start which happens after vblank start (which is when the plane
446 * registers would get latched), so we can't proceed with the plane update
447 * during the same frame where we disallowed CxSR.
448 *
449 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
450 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
451 * the hardware w.r.t. HPLL SR when writing to plane registers.
452 * Disallowing just CxSR is sufficient.
453 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200454bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200455{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200456 bool ret;
457
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200458 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200459 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300460 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
461 dev_priv->wm.vlv.cxsr = enable;
462 else if (IS_G4X(dev_priv))
463 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200464 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200465
466 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200467}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200468
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469/*
470 * Latency for FIFO fetches is dependent on several factors:
471 * - memory configuration (speed, channels)
472 * - chipset
473 * - current MCH state
474 * It can be fairly high in some situations, so here we assume a fairly
475 * pessimal value. It's a tradeoff between extra memory fetches (if we
476 * set this value too high, the FIFO will fetch frequently to stay full)
477 * and power consumption (set it too low to save power and we might see
478 * FIFO underruns and display "flicker").
479 *
480 * A value of 5us seems to be a good balance; safe for very low end
481 * platforms but not overly aggressive on lower latency configs.
482 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100483static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300484
Ville Syrjäläb5004722015-03-05 21:19:47 +0200485#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
486 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
487
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200488static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200489{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +0100490 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200492 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200493 enum pipe pipe = crtc->pipe;
494 int sprite0_start, sprite1_start;
Kees Cook2713eb42020-02-20 16:05:17 -0800495 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200496
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200497 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200498 case PIPE_A:
Jani Nikula5f461662020-11-30 13:15:58 +0200499 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
500 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200501 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
502 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
503 break;
504 case PIPE_B:
Jani Nikula5f461662020-11-30 13:15:58 +0200505 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
506 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200507 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
508 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
509 break;
510 case PIPE_C:
Jani Nikula5f461662020-11-30 13:15:58 +0200511 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
512 dsparb3 = intel_uncore_read(&dev_priv->uncore, DSPARB3);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200513 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
514 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
515 break;
516 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200517 MISSING_CASE(pipe);
518 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200519 }
520
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200521 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
522 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
523 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
524 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200525}
526
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200527static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
528 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529{
Jani Nikula5f461662020-11-30 13:15:58 +0200530 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 int size;
532
533 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200534 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
536
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300537 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
538 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300539
540 return size;
541}
542
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200543static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
544 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545{
Jani Nikula5f461662020-11-30 13:15:58 +0200546 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547 int size;
548
549 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200550 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
552 size >>= 1; /* Convert to cachelines */
553
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300554 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200560static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
561 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300562{
Jani Nikula5f461662020-11-30 13:15:58 +0200563 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300564 int size;
565
566 size = dsparb & 0x7f;
567 size >>= 2; /* Convert to cachelines */
568
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300569 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
570 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300571
572 return size;
573}
574
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575/* Pineview has different values for various configs */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800576static const struct intel_watermark_params pnv_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_DISPLAY_FIFO,
578 .max_wm = PINEVIEW_MAX_WM,
579 .default_wm = PINEVIEW_DFT_WM,
580 .guard_size = PINEVIEW_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800583
584static const struct intel_watermark_params pnv_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300585 .fifo_size = PINEVIEW_DISPLAY_FIFO,
586 .max_wm = PINEVIEW_MAX_WM,
587 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
588 .guard_size = PINEVIEW_GUARD_WM,
589 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800591
592static const struct intel_watermark_params pnv_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = PINEVIEW_CURSOR_FIFO,
594 .max_wm = PINEVIEW_CURSOR_MAX_WM,
595 .default_wm = PINEVIEW_CURSOR_DFT_WM,
596 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
597 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800599
600static const struct intel_watermark_params pnv_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300601 .fifo_size = PINEVIEW_CURSOR_FIFO,
602 .max_wm = PINEVIEW_CURSOR_MAX_WM,
603 .default_wm = PINEVIEW_CURSOR_DFT_WM,
604 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
605 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300606};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800607
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300608static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300609 .fifo_size = I965_CURSOR_FIFO,
610 .max_wm = I965_CURSOR_MAX_WM,
611 .default_wm = I965_CURSOR_DFT_WM,
612 .guard_size = 2,
613 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800615
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300617 .fifo_size = I945_FIFO_SIZE,
618 .max_wm = I915_MAX_WM,
619 .default_wm = 1,
620 .guard_size = 2,
621 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I915_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800631
Ville Syrjälä9d539102014-08-15 01:21:53 +0300632static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300633 .fifo_size = I855GM_FIFO_SIZE,
634 .max_wm = I915_MAX_WM,
635 .default_wm = 1,
636 .guard_size = 2,
637 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300638};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800639
Ville Syrjälä9d539102014-08-15 01:21:53 +0300640static const struct intel_watermark_params i830_bc_wm_info = {
641 .fifo_size = I855GM_FIFO_SIZE,
642 .max_wm = I915_MAX_WM/2,
643 .default_wm = 1,
644 .guard_size = 2,
645 .cacheline_size = I830_FIFO_LINE_SIZE,
646};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800647
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200648static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300649 .fifo_size = I830_FIFO_SIZE,
650 .max_wm = I915_MAX_WM,
651 .default_wm = 1,
652 .guard_size = 2,
653 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300654};
655
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300656/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300657 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
658 * @pixel_rate: Pipe pixel rate in kHz
659 * @cpp: Plane bytes per pixel
660 * @latency: Memory wakeup latency in 0.1us units
661 *
662 * Compute the watermark using the method 1 or "small buffer"
663 * formula. The caller may additonally add extra cachelines
664 * to account for TLB misses and clock crossings.
665 *
666 * This method is concerned with the short term drain rate
667 * of the FIFO, ie. it does not account for blanking periods
668 * which would effectively reduce the average drain rate across
669 * a longer period. The name "small" refers to the fact the
670 * FIFO is relatively small compared to the amount of data
671 * fetched.
672 *
673 * The FIFO level vs. time graph might look something like:
674 *
675 * |\ |\
676 * | \ | \
677 * __---__---__ (- plane active, _ blanking)
678 * -> time
679 *
680 * or perhaps like this:
681 *
682 * |\|\ |\|\
683 * __----__----__ (- plane active, _ blanking)
684 * -> time
685 *
686 * Returns:
687 * The watermark in bytes
688 */
689static unsigned int intel_wm_method1(unsigned int pixel_rate,
690 unsigned int cpp,
691 unsigned int latency)
692{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200693 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300694
Ville Syrjäläd492a292019-04-08 18:27:01 +0300695 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300696 ret = DIV_ROUND_UP_ULL(ret, 10000);
697
698 return ret;
699}
700
701/**
702 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
703 * @pixel_rate: Pipe pixel rate in kHz
704 * @htotal: Pipe horizontal total
705 * @width: Plane width in pixels
706 * @cpp: Plane bytes per pixel
707 * @latency: Memory wakeup latency in 0.1us units
708 *
709 * Compute the watermark using the method 2 or "large buffer"
710 * formula. The caller may additonally add extra cachelines
711 * to account for TLB misses and clock crossings.
712 *
713 * This method is concerned with the long term drain rate
714 * of the FIFO, ie. it does account for blanking periods
715 * which effectively reduce the average drain rate across
716 * a longer period. The name "large" refers to the fact the
717 * FIFO is relatively large compared to the amount of data
718 * fetched.
719 *
720 * The FIFO level vs. time graph might look something like:
721 *
722 * |\___ |\___
723 * | \___ | \___
724 * | \ | \
725 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
726 * -> time
727 *
728 * Returns:
729 * The watermark in bytes
730 */
731static unsigned int intel_wm_method2(unsigned int pixel_rate,
732 unsigned int htotal,
733 unsigned int width,
734 unsigned int cpp,
735 unsigned int latency)
736{
737 unsigned int ret;
738
739 /*
740 * FIXME remove once all users are computing
741 * watermarks in the correct place.
742 */
743 if (WARN_ON_ONCE(htotal == 0))
744 htotal = 1;
745
746 ret = (latency * pixel_rate) / (htotal * 10000);
747 ret = (ret + 1) * width * cpp;
748
749 return ret;
750}
751
752/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300754 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000756 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200757 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300758 * @latency_ns: memory latency for the platform
759 *
760 * Calculate the watermark level (the level at which the display plane will
761 * start fetching from memory again). Each chip has a different display
762 * FIFO size and allocation, so the caller needs to figure that out and pass
763 * in the correct intel_watermark_params structure.
764 *
765 * As the pixel clock runs, the FIFO will be drained at a rate that depends
766 * on the pixel size. When it reaches the watermark level, it'll start
767 * fetching FIFO line sized based chunks from memory until the FIFO fills
768 * past the watermark point. If the FIFO drains completely, a FIFO underrun
769 * will occur, and a display engine hang could result.
770 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771static unsigned int intel_calculate_wm(int pixel_rate,
772 const struct intel_watermark_params *wm,
773 int fifo_size, int cpp,
774 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300776 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300777
778 /*
779 * Note: we need to make sure we don't overflow for various clock &
780 * latency values.
781 * clocks go from a few thousand to several hundred thousand.
782 * latency is usually a few thousand
783 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300784 entries = intel_wm_method1(pixel_rate, cpp,
785 latency_ns / 100);
786 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
787 wm->guard_size;
788 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300789
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300790 wm_size = fifo_size - entries;
791 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300792
793 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300794 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300795 wm_size = wm->max_wm;
796 if (wm_size <= 0)
797 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300798
799 /*
800 * Bspec seems to indicate that the value shouldn't be lower than
801 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
802 * Lets go for 8 which is the burst size since certain platforms
803 * already use a hardcoded 8 (which is what the spec says should be
804 * done).
805 */
806 if (wm_size <= 8)
807 wm_size = 8;
808
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 return wm_size;
810}
811
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300812static bool is_disabling(int old, int new, int threshold)
813{
814 return old >= threshold && new < threshold;
815}
816
817static bool is_enabling(int old, int new, int threshold)
818{
819 return old < threshold && new >= threshold;
820}
821
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300822static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
823{
824 return dev_priv->wm.max_level + 1;
825}
826
Ville Syrjälä24304d812017-03-14 17:10:49 +0200827static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
828 const struct intel_plane_state *plane_state)
829{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100830 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä24304d812017-03-14 17:10:49 +0200831
832 /* FIXME check the 'enable' instead */
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100833 if (!crtc_state->hw.active)
Ville Syrjälä24304d812017-03-14 17:10:49 +0200834 return false;
835
836 /*
837 * Treat cursor with fb as always visible since cursor updates
838 * can happen faster than the vrefresh rate, and the current
839 * watermark code doesn't handle that correctly. Cursor updates
840 * which set/clear the fb or change the cursor size are going
841 * to get throttled by intel_legacy_cursor_update() to work
842 * around this problem with the watermark code.
843 */
844 if (plane->id == PLANE_CURSOR)
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +0100845 return plane_state->hw.fb != NULL;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200846 else
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100847 return plane_state->uapi.visible;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200848}
849
Ville Syrjälä04da7b92019-11-27 22:12:11 +0200850static bool intel_crtc_active(struct intel_crtc *crtc)
851{
852 /* Be paranoid as we can arrive here with only partial
853 * state retrieved from the hardware during setup.
854 *
855 * We can ditch the adjusted_mode.crtc_clock check as soon
856 * as Haswell has gained clock readout/fastboot support.
857 *
858 * We can ditch the crtc->primary->state->fb check as soon as we can
859 * properly reconstruct framebuffers.
860 *
861 * FIXME: The intel_crtc->active here should be switched to
862 * crtc->state->active once we have proper CRTC states wired up
863 * for atomic.
864 */
865 return crtc->active && crtc->base.primary->state->fb &&
866 crtc->config->hw.adjusted_mode.crtc_clock;
867}
868
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200869static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300870{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200871 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200873 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200874 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 if (enabled)
876 return NULL;
877 enabled = crtc;
878 }
879 }
880
881 return enabled;
882}
883
Lucas De Marchi1d218222019-12-24 00:40:04 -0800884static void pnv_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200886 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200887 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888 const struct cxsr_latency *latency;
889 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300890 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000892 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100893 dev_priv->is_ddr3,
894 dev_priv->fsb_freq,
895 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300896 if (!latency) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300897 drm_dbg_kms(&dev_priv->drm,
898 "Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300899 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 return;
901 }
902
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200903 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 if (crtc) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +0200905 const struct drm_display_mode *pipe_mode =
906 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200907 const struct drm_framebuffer *fb =
908 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200909 int cpp = fb->format->cpp[0];
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +0200910 int clock = pipe_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911
912 /* Display SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800913 wm = intel_calculate_wm(clock, &pnv_display_wm,
914 pnv_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200915 cpp, latency->display_sr);
Jani Nikula5f461662020-11-30 13:15:58 +0200916 reg = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200918 reg |= FW_WM(wm, SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200919 intel_uncore_write(&dev_priv->uncore, DSPFW1, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300920 drm_dbg_kms(&dev_priv->drm, "DSPFW1 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300921
922 /* cursor SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800923 wm = intel_calculate_wm(clock, &pnv_cursor_wm,
924 pnv_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300925 4, latency->cursor_sr);
Jani Nikula5f461662020-11-30 13:15:58 +0200926 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300927 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200928 reg |= FW_WM(wm, CURSOR_SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200929 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300930
931 /* Display HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800932 wm = intel_calculate_wm(clock, &pnv_display_hplloff_wm,
933 pnv_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200934 cpp, latency->display_hpll_disable);
Jani Nikula5f461662020-11-30 13:15:58 +0200935 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300936 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200937 reg |= FW_WM(wm, HPLL_SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200938 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300939
940 /* cursor HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800941 wm = intel_calculate_wm(clock, &pnv_cursor_hplloff_wm,
942 pnv_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300943 4, latency->cursor_hpll_disable);
Jani Nikula5f461662020-11-30 13:15:58 +0200944 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200946 reg |= FW_WM(wm, HPLL_CURSOR);
Jani Nikula5f461662020-11-30 13:15:58 +0200947 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300948 drm_dbg_kms(&dev_priv->drm, "DSPFW3 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300949
Imre Deak5209b1f2014-07-01 12:36:17 +0300950 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300951 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300952 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300953 }
954}
955
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300956/*
957 * Documentation says:
958 * "If the line size is small, the TLB fetches can get in the way of the
959 * data fetches, causing some lag in the pixel data return which is not
960 * accounted for in the above formulas. The following adjustment only
961 * needs to be applied if eight whole lines fit in the buffer at once.
962 * The WM is adjusted upwards by the difference between the FIFO size
963 * and the size of 8 whole lines. This adjustment is always performed
964 * in the actual pixel depth regardless of whether FBC is enabled or not."
965 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000966static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300967{
968 int tlb_miss = fifo_size * 64 - width * cpp * 8;
969
970 return max(0, tlb_miss);
971}
972
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300973static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
974 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300975{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300976 enum pipe pipe;
977
978 for_each_pipe(dev_priv, pipe)
979 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
980
Jani Nikula5f461662020-11-30 13:15:58 +0200981 intel_uncore_write(&dev_priv->uncore, DSPFW1,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300982 FW_WM(wm->sr.plane, SR) |
983 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
984 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
985 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +0200986 intel_uncore_write(&dev_priv->uncore, DSPFW2,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300987 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
988 FW_WM(wm->sr.fbc, FBC_SR) |
989 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
991 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
992 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Jani Nikula5f461662020-11-30 13:15:58 +0200993 intel_uncore_write(&dev_priv->uncore, DSPFW3,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300994 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
995 FW_WM(wm->sr.cursor, CURSOR_SR) |
996 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
997 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300998
Jani Nikula5f461662020-11-30 13:15:58 +0200999 intel_uncore_posting_read(&dev_priv->uncore, DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001000}
1001
Ville Syrjälä15665972015-03-10 16:16:28 +02001002#define FW_WM_VLV(value, plane) \
1003 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
1004
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001005static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001006 const struct vlv_wm_values *wm)
1007{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001008 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001009
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001010 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +02001011 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
1012
Jani Nikula5f461662020-11-30 13:15:58 +02001013 intel_uncore_write(&dev_priv->uncore, VLV_DDL(pipe),
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001014 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
1015 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
1016 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
1017 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
1018 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001019
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001020 /*
1021 * Zero the (unused) WM1 watermarks, and also clear all the
1022 * high order bits so that there are no out of bounds values
1023 * present in the registers during the reprogramming.
1024 */
Jani Nikula5f461662020-11-30 13:15:58 +02001025 intel_uncore_write(&dev_priv->uncore, DSPHOWM, 0);
1026 intel_uncore_write(&dev_priv->uncore, DSPHOWM1, 0);
1027 intel_uncore_write(&dev_priv->uncore, DSPFW4, 0);
1028 intel_uncore_write(&dev_priv->uncore, DSPFW5, 0);
1029 intel_uncore_write(&dev_priv->uncore, DSPFW6, 0);
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001030
Jani Nikula5f461662020-11-30 13:15:58 +02001031 intel_uncore_write(&dev_priv->uncore, DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +02001032 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001033 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1034 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1035 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001036 intel_uncore_write(&dev_priv->uncore, DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001037 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1038 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1039 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001040 intel_uncore_write(&dev_priv->uncore, DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001041 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001042
1043 if (IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02001044 intel_uncore_write(&dev_priv->uncore, DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001045 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1046 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Jani Nikula5f461662020-11-30 13:15:58 +02001047 intel_uncore_write(&dev_priv->uncore, DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001048 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1049 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Jani Nikula5f461662020-11-30 13:15:58 +02001050 intel_uncore_write(&dev_priv->uncore, DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001051 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1052 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Jani Nikula5f461662020-11-30 13:15:58 +02001053 intel_uncore_write(&dev_priv->uncore, DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001054 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001055 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1056 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1057 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1058 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1059 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1060 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1061 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1062 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1063 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001064 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02001065 intel_uncore_write(&dev_priv->uncore, DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001066 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1067 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Jani Nikula5f461662020-11-30 13:15:58 +02001068 intel_uncore_write(&dev_priv->uncore, DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001069 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001070 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1071 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1072 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1073 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1074 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1075 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001076 }
1077
Jani Nikula5f461662020-11-30 13:15:58 +02001078 intel_uncore_posting_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001079}
1080
Ville Syrjälä15665972015-03-10 16:16:28 +02001081#undef FW_WM_VLV
1082
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001083static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1084{
1085 /* all latencies in usec */
1086 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1087 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001088 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001089
Ville Syrjälä79d94302017-04-21 21:14:30 +03001090 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001091}
1092
1093static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1094{
1095 /*
1096 * DSPCNTR[13] supposedly controls whether the
1097 * primary plane can use the FIFO space otherwise
1098 * reserved for the sprite plane. It's not 100% clear
1099 * what the actual FIFO size is, but it looks like we
1100 * can happily set both primary and sprite watermarks
1101 * up to 127 cachelines. So that would seem to mean
1102 * that either DSPCNTR[13] doesn't do anything, or that
1103 * the total FIFO is >= 256 cachelines in size. Either
1104 * way, we don't seem to have to worry about this
1105 * repartitioning as the maximum watermark value the
1106 * register can hold for each plane is lower than the
1107 * minimum FIFO size.
1108 */
1109 switch (plane_id) {
1110 case PLANE_CURSOR:
1111 return 63;
1112 case PLANE_PRIMARY:
1113 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1114 case PLANE_SPRITE0:
1115 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1116 default:
1117 MISSING_CASE(plane_id);
1118 return 0;
1119 }
1120}
1121
1122static int g4x_fbc_fifo_size(int level)
1123{
1124 switch (level) {
1125 case G4X_WM_LEVEL_SR:
1126 return 7;
1127 case G4X_WM_LEVEL_HPLL:
1128 return 15;
1129 default:
1130 MISSING_CASE(level);
1131 return 0;
1132 }
1133}
1134
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001135static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1136 const struct intel_plane_state *plane_state,
1137 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001138{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001139 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001141 const struct drm_display_mode *pipe_mode =
1142 &crtc_state->hw.pipe_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001143 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1144 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001145
1146 if (latency == 0)
1147 return USHRT_MAX;
1148
1149 if (!intel_wm_plane_visible(crtc_state, plane_state))
1150 return 0;
1151
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001152 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001153
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154 /*
Ville Syrjälä52913622021-05-14 15:57:41 +03001155 * WaUse32BppForSRWM:ctg,elk
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001156 *
Ville Syrjälä52913622021-05-14 15:57:41 +03001157 * The spec fails to list this restriction for the
1158 * HPLL watermark, which seems a little strange.
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001159 * Let's use 32bpp for the HPLL watermark as well.
1160 */
Ville Syrjälä52913622021-05-14 15:57:41 +03001161 if (plane->id == PLANE_PRIMARY &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001162 level != G4X_WM_LEVEL_NORMAL)
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001163 cpp = max(cpp, 4u);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001164
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001165 clock = pipe_mode->crtc_clock;
1166 htotal = pipe_mode->crtc_htotal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001167
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001168 width = drm_rect_width(&plane_state->uapi.dst);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001169
1170 if (plane->id == PLANE_CURSOR) {
1171 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1172 } else if (plane->id == PLANE_PRIMARY &&
1173 level == G4X_WM_LEVEL_NORMAL) {
1174 wm = intel_wm_method1(clock, cpp, latency);
1175 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001176 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001177
1178 small = intel_wm_method1(clock, cpp, latency);
1179 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1180
1181 wm = min(small, large);
1182 }
1183
1184 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1185 width, cpp);
1186
1187 wm = DIV_ROUND_UP(wm, 64) + 2;
1188
Chris Wilson1a1f1282017-11-07 14:03:38 +00001189 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001190}
1191
1192static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1193 int level, enum plane_id plane_id, u16 value)
1194{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001195 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001196 bool dirty = false;
1197
1198 for (; level < intel_wm_num_levels(dev_priv); level++) {
1199 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1200
1201 dirty |= raw->plane[plane_id] != value;
1202 raw->plane[plane_id] = value;
1203 }
1204
1205 return dirty;
1206}
1207
1208static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1209 int level, u16 value)
1210{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001211 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001212 bool dirty = false;
1213
1214 /* NORMAL level doesn't have an FBC watermark */
1215 level = max(level, G4X_WM_LEVEL_SR);
1216
1217 for (; level < intel_wm_num_levels(dev_priv); level++) {
1218 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1219
1220 dirty |= raw->fbc != value;
1221 raw->fbc = value;
1222 }
1223
1224 return dirty;
1225}
1226
Maarten Lankhorstec193642019-06-28 10:55:17 +02001227static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
1228 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001229 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001230
1231static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1232 const struct intel_plane_state *plane_state)
1233{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001234 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001235 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001236 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1237 enum plane_id plane_id = plane->id;
1238 bool dirty = false;
1239 int level;
1240
1241 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1242 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1243 if (plane_id == PLANE_PRIMARY)
1244 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1245 goto out;
1246 }
1247
1248 for (level = 0; level < num_levels; level++) {
1249 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1250 int wm, max_wm;
1251
1252 wm = g4x_compute_wm(crtc_state, plane_state, level);
1253 max_wm = g4x_plane_fifo_size(plane_id, level);
1254
1255 if (wm > max_wm)
1256 break;
1257
1258 dirty |= raw->plane[plane_id] != wm;
1259 raw->plane[plane_id] = wm;
1260
1261 if (plane_id != PLANE_PRIMARY ||
1262 level == G4X_WM_LEVEL_NORMAL)
1263 continue;
1264
1265 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1266 raw->plane[plane_id]);
1267 max_wm = g4x_fbc_fifo_size(level);
1268
1269 /*
1270 * FBC wm is not mandatory as we
1271 * can always just disable its use.
1272 */
1273 if (wm > max_wm)
1274 wm = USHRT_MAX;
1275
1276 dirty |= raw->fbc != wm;
1277 raw->fbc = wm;
1278 }
1279
1280 /* mark watermarks as invalid */
1281 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1282
1283 if (plane_id == PLANE_PRIMARY)
1284 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1285
1286 out:
1287 if (dirty) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001288 drm_dbg_kms(&dev_priv->drm,
1289 "%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1290 plane->base.name,
1291 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1292 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1293 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001294
1295 if (plane_id == PLANE_PRIMARY)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001296 drm_dbg_kms(&dev_priv->drm,
1297 "FBC watermarks: SR=%d, HPLL=%d\n",
1298 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1299 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001300 }
1301
1302 return dirty;
1303}
1304
1305static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1306 enum plane_id plane_id, int level)
1307{
1308 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1309
1310 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1311}
1312
1313static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1314 int level)
1315{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001316 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001317
1318 if (level > dev_priv->wm.max_level)
1319 return false;
1320
1321 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1322 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1323 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1324}
1325
1326/* mark all levels starting from 'level' as invalid */
1327static void g4x_invalidate_wms(struct intel_crtc *crtc,
1328 struct g4x_wm_state *wm_state, int level)
1329{
1330 if (level <= G4X_WM_LEVEL_NORMAL) {
1331 enum plane_id plane_id;
1332
1333 for_each_plane_id_on_crtc(crtc, plane_id)
1334 wm_state->wm.plane[plane_id] = USHRT_MAX;
1335 }
1336
1337 if (level <= G4X_WM_LEVEL_SR) {
1338 wm_state->cxsr = false;
1339 wm_state->sr.cursor = USHRT_MAX;
1340 wm_state->sr.plane = USHRT_MAX;
1341 wm_state->sr.fbc = USHRT_MAX;
1342 }
1343
1344 if (level <= G4X_WM_LEVEL_HPLL) {
1345 wm_state->hpll_en = false;
1346 wm_state->hpll.cursor = USHRT_MAX;
1347 wm_state->hpll.plane = USHRT_MAX;
1348 wm_state->hpll.fbc = USHRT_MAX;
1349 }
1350}
1351
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001352static bool g4x_compute_fbc_en(const struct g4x_wm_state *wm_state,
1353 int level)
1354{
1355 if (level < G4X_WM_LEVEL_SR)
1356 return false;
1357
1358 if (level >= G4X_WM_LEVEL_SR &&
1359 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1360 return false;
1361
1362 if (level >= G4X_WM_LEVEL_HPLL &&
1363 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1364 return false;
1365
1366 return true;
1367}
1368
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001369static int g4x_compute_pipe_wm(struct intel_atomic_state *state,
1370 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001371{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001372 struct intel_crtc_state *crtc_state =
1373 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001374 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
Ville Syrjälä0cf771b2021-05-14 15:57:39 +03001375 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001376 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001377 const struct intel_plane_state *old_plane_state;
1378 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001379 struct intel_plane *plane;
1380 enum plane_id plane_id;
1381 int i, level;
1382 unsigned int dirty = 0;
1383
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001384 for_each_oldnew_intel_plane_in_state(state, plane,
1385 old_plane_state,
1386 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001387 if (new_plane_state->hw.crtc != &crtc->base &&
1388 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001389 continue;
1390
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001391 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001392 dirty |= BIT(plane->id);
1393 }
1394
1395 if (!dirty)
1396 return 0;
1397
1398 level = G4X_WM_LEVEL_NORMAL;
1399 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1400 goto out;
1401
1402 raw = &crtc_state->wm.g4x.raw[level];
1403 for_each_plane_id_on_crtc(crtc, plane_id)
1404 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1405
1406 level = G4X_WM_LEVEL_SR;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001407 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1408 goto out;
1409
1410 raw = &crtc_state->wm.g4x.raw[level];
1411 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1412 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1413 wm_state->sr.fbc = raw->fbc;
1414
Ville Syrjälä0cf771b2021-05-14 15:57:39 +03001415 wm_state->cxsr = active_planes == BIT(PLANE_PRIMARY);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001416
1417 level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001418 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1419 goto out;
1420
1421 raw = &crtc_state->wm.g4x.raw[level];
1422 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1423 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1424 wm_state->hpll.fbc = raw->fbc;
1425
1426 wm_state->hpll_en = wm_state->cxsr;
1427
1428 level++;
1429
1430 out:
1431 if (level == G4X_WM_LEVEL_NORMAL)
1432 return -EINVAL;
1433
1434 /* invalidate the higher levels */
1435 g4x_invalidate_wms(crtc, wm_state, level);
1436
1437 /*
1438 * Determine if the FBC watermark(s) can be used. IF
1439 * this isn't the case we prefer to disable the FBC
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001440 * watermark(s) rather than disable the SR/HPLL
1441 * level(s) entirely. 'level-1' is the highest valid
1442 * level here.
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001443 */
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001444 wm_state->fbc_en = g4x_compute_fbc_en(wm_state, level - 1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001445
1446 return 0;
1447}
1448
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001449static int g4x_compute_intermediate_wm(struct intel_atomic_state *state,
1450 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001451{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301452 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001453 struct intel_crtc_state *new_crtc_state =
1454 intel_atomic_get_new_crtc_state(state, crtc);
1455 const struct intel_crtc_state *old_crtc_state =
1456 intel_atomic_get_old_crtc_state(state, crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001457 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1458 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001459 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001460 enum plane_id plane_id;
1461
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001462 if (!new_crtc_state->hw.active ||
1463 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001464 *intermediate = *optimal;
1465
1466 intermediate->cxsr = false;
1467 intermediate->hpll_en = false;
1468 goto out;
1469 }
1470
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001471 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001472 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001473 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001474 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001475 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1476
1477 for_each_plane_id_on_crtc(crtc, plane_id) {
1478 intermediate->wm.plane[plane_id] =
1479 max(optimal->wm.plane[plane_id],
1480 active->wm.plane[plane_id]);
1481
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301482 drm_WARN_ON(&dev_priv->drm, intermediate->wm.plane[plane_id] >
1483 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001484 }
1485
1486 intermediate->sr.plane = max(optimal->sr.plane,
1487 active->sr.plane);
1488 intermediate->sr.cursor = max(optimal->sr.cursor,
1489 active->sr.cursor);
1490 intermediate->sr.fbc = max(optimal->sr.fbc,
1491 active->sr.fbc);
1492
1493 intermediate->hpll.plane = max(optimal->hpll.plane,
1494 active->hpll.plane);
1495 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1496 active->hpll.cursor);
1497 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1498 active->hpll.fbc);
1499
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301500 drm_WARN_ON(&dev_priv->drm,
1501 (intermediate->sr.plane >
1502 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1503 intermediate->sr.cursor >
1504 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1505 intermediate->cxsr);
1506 drm_WARN_ON(&dev_priv->drm,
1507 (intermediate->sr.plane >
1508 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1509 intermediate->sr.cursor >
1510 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1511 intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001512
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301513 drm_WARN_ON(&dev_priv->drm,
1514 intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1515 intermediate->fbc_en && intermediate->cxsr);
1516 drm_WARN_ON(&dev_priv->drm,
1517 intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1518 intermediate->fbc_en && intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001519
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001520out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001521 /*
1522 * If our intermediate WM are identical to the final WM, then we can
1523 * omit the post-vblank programming; only update if it's different.
1524 */
1525 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001526 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001527
1528 return 0;
1529}
1530
1531static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1532 struct g4x_wm_values *wm)
1533{
1534 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001535 int num_active_pipes = 0;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001536
1537 wm->cxsr = true;
1538 wm->hpll_en = true;
1539 wm->fbc_en = true;
1540
1541 for_each_intel_crtc(&dev_priv->drm, crtc) {
1542 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1543
1544 if (!crtc->active)
1545 continue;
1546
1547 if (!wm_state->cxsr)
1548 wm->cxsr = false;
1549 if (!wm_state->hpll_en)
1550 wm->hpll_en = false;
1551 if (!wm_state->fbc_en)
1552 wm->fbc_en = false;
1553
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001554 num_active_pipes++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001555 }
1556
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001557 if (num_active_pipes != 1) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001558 wm->cxsr = false;
1559 wm->hpll_en = false;
1560 wm->fbc_en = false;
1561 }
1562
1563 for_each_intel_crtc(&dev_priv->drm, crtc) {
1564 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1565 enum pipe pipe = crtc->pipe;
1566
1567 wm->pipe[pipe] = wm_state->wm;
1568 if (crtc->active && wm->cxsr)
1569 wm->sr = wm_state->sr;
1570 if (crtc->active && wm->hpll_en)
1571 wm->hpll = wm_state->hpll;
1572 }
1573}
1574
1575static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1576{
1577 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1578 struct g4x_wm_values new_wm = {};
1579
1580 g4x_merge_wm(dev_priv, &new_wm);
1581
1582 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1583 return;
1584
1585 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1586 _intel_set_memory_cxsr(dev_priv, false);
1587
1588 g4x_write_wm_values(dev_priv, &new_wm);
1589
1590 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1591 _intel_set_memory_cxsr(dev_priv, true);
1592
1593 *old_wm = new_wm;
1594}
1595
1596static void g4x_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001597 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001598{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001599 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1600 const struct intel_crtc_state *crtc_state =
1601 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001602
1603 mutex_lock(&dev_priv->wm.wm_mutex);
1604 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1605 g4x_program_watermarks(dev_priv);
1606 mutex_unlock(&dev_priv->wm.wm_mutex);
1607}
1608
1609static void g4x_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001610 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001611{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001612 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1613 const struct intel_crtc_state *crtc_state =
1614 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001615
1616 if (!crtc_state->wm.need_postvbl_update)
1617 return;
1618
1619 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03001620 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001621 g4x_program_watermarks(dev_priv);
1622 mutex_unlock(&dev_priv->wm.wm_mutex);
1623}
1624
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001625/* latency must be in 0.1us units. */
1626static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001627 unsigned int htotal,
1628 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001629 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001630 unsigned int latency)
1631{
1632 unsigned int ret;
1633
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001634 ret = intel_wm_method2(pixel_rate, htotal,
1635 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636 ret = DIV_ROUND_UP(ret, 64);
1637
1638 return ret;
1639}
1640
Ville Syrjäläbb726512016-10-31 22:37:24 +02001641static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001642{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001643 /* all latencies in usec */
1644 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1645
Ville Syrjälä58590c12015-09-08 21:05:12 +03001646 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1647
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001648 if (IS_CHERRYVIEW(dev_priv)) {
1649 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1650 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001651
1652 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001653 }
1654}
1655
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001656static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1657 const struct intel_plane_state *plane_state,
1658 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001659{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001660 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001661 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001662 const struct drm_display_mode *pipe_mode =
1663 &crtc_state->hw.pipe_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001664 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001665
1666 if (dev_priv->wm.pri_latency[level] == 0)
1667 return USHRT_MAX;
1668
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001669 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001670 return 0;
1671
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001672 cpp = plane_state->hw.fb->format->cpp[0];
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001673 clock = pipe_mode->crtc_clock;
1674 htotal = pipe_mode->crtc_htotal;
Ville Syrjäläe339d672016-11-28 19:37:17 +02001675 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001676
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001677 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001678 /*
1679 * FIXME the formula gives values that are
1680 * too big for the cursor FIFO, and hence we
1681 * would never be able to use cursors. For
1682 * now just hardcode the watermark.
1683 */
1684 wm = 63;
1685 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001686 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001687 dev_priv->wm.pri_latency[level] * 10);
1688 }
1689
Chris Wilson1a1f1282017-11-07 14:03:38 +00001690 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001691}
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1694{
1695 return (active_planes & (BIT(PLANE_SPRITE0) |
1696 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1697}
1698
Ville Syrjälä5012e602017-03-02 19:14:56 +02001699static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001700{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001701 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301702 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001703 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001704 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001705 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä8f27dbf2021-05-14 15:57:40 +03001706 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001707 int num_active_planes = hweight8(active_planes);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001708 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001709 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001710 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 unsigned int total_rate;
1712 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001714 /*
1715 * When enabling sprite0 after sprite1 has already been enabled
1716 * we tend to get an underrun unless sprite0 already has some
1717 * FIFO space allcoated. Hence we always allocate at least one
1718 * cacheline for sprite0 whenever sprite1 is enabled.
1719 *
1720 * All other plane enable sequences appear immune to this problem.
1721 */
1722 if (vlv_need_sprite0_fifo_workaround(active_planes))
1723 sprite0_fifo_extra = 1;
1724
Ville Syrjälä5012e602017-03-02 19:14:56 +02001725 total_rate = raw->plane[PLANE_PRIMARY] +
1726 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001727 raw->plane[PLANE_SPRITE1] +
1728 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001729
Ville Syrjälä5012e602017-03-02 19:14:56 +02001730 if (total_rate > fifo_size)
1731 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001732
Ville Syrjälä5012e602017-03-02 19:14:56 +02001733 if (total_rate == 0)
1734 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001735
Ville Syrjälä5012e602017-03-02 19:14:56 +02001736 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001737 unsigned int rate;
1738
Ville Syrjälä5012e602017-03-02 19:14:56 +02001739 if ((active_planes & BIT(plane_id)) == 0) {
1740 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001741 continue;
1742 }
1743
Ville Syrjälä5012e602017-03-02 19:14:56 +02001744 rate = raw->plane[plane_id];
1745 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1746 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001747 }
1748
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001749 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1750 fifo_left -= sprite0_fifo_extra;
1751
Ville Syrjälä5012e602017-03-02 19:14:56 +02001752 fifo_state->plane[PLANE_CURSOR] = 63;
1753
1754 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001755
1756 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001757 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001758 int plane_extra;
1759
1760 if (fifo_left == 0)
1761 break;
1762
Ville Syrjälä5012e602017-03-02 19:14:56 +02001763 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001764 continue;
1765
1766 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001767 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001768 fifo_left -= plane_extra;
1769 }
1770
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301771 drm_WARN_ON(&dev_priv->drm, active_planes != 0 && fifo_left != 0);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001772
1773 /* give it all to the first plane if none are active */
1774 if (active_planes == 0) {
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301775 drm_WARN_ON(&dev_priv->drm, fifo_left != fifo_size);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001776 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1777 }
1778
1779 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001780}
1781
Ville Syrjäläff32c542017-03-02 19:14:57 +02001782/* mark all levels starting from 'level' as invalid */
1783static void vlv_invalidate_wms(struct intel_crtc *crtc,
1784 struct vlv_wm_state *wm_state, int level)
1785{
1786 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1787
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001788 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789 enum plane_id plane_id;
1790
1791 for_each_plane_id_on_crtc(crtc, plane_id)
1792 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1793
1794 wm_state->sr[level].cursor = USHRT_MAX;
1795 wm_state->sr[level].plane = USHRT_MAX;
1796 }
1797}
1798
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001799static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1800{
1801 if (wm > fifo_size)
1802 return USHRT_MAX;
1803 else
1804 return fifo_size - wm;
1805}
1806
Ville Syrjäläff32c542017-03-02 19:14:57 +02001807/*
1808 * Starting from 'level' set all higher
1809 * levels to 'value' in the "raw" watermarks.
1810 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001811static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001812 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001813{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001814 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001815 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001816 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001817
Ville Syrjäläff32c542017-03-02 19:14:57 +02001818 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001819 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001820
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001821 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001822 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001823 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001824
1825 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001826}
1827
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001828static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1829 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001830{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001831 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001832 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001833 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001834 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001836 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001837
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001838 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001839 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1840 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001841 }
1842
1843 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001844 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001845 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1846 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1847
Ville Syrjäläff32c542017-03-02 19:14:57 +02001848 if (wm > max_wm)
1849 break;
1850
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001851 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001852 raw->plane[plane_id] = wm;
1853 }
1854
1855 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001856 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001857
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858out:
1859 if (dirty)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001860 drm_dbg_kms(&dev_priv->drm,
1861 "%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
1862 plane->base.name,
1863 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1864 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1865 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001866
1867 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001868}
1869
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001870static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1871 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001872{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001873 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001874 &crtc_state->wm.vlv.raw[level];
1875 const struct vlv_fifo_state *fifo_state =
1876 &crtc_state->wm.vlv.fifo_state;
1877
1878 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1879}
1880
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001881static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001882{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001883 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1884 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1885 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1886 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001887}
1888
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001889static int vlv_compute_pipe_wm(struct intel_atomic_state *state,
1890 struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001891{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001892 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001893 struct intel_crtc_state *crtc_state =
1894 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001895 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001896 const struct vlv_fifo_state *fifo_state =
1897 &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä8f27dbf2021-05-14 15:57:40 +03001898 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1899 int num_active_planes = hweight8(active_planes);
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001900 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->uapi);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001901 const struct intel_plane_state *old_plane_state;
1902 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001903 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 enum plane_id plane_id;
1905 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001906 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001907
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001908 for_each_oldnew_intel_plane_in_state(state, plane,
1909 old_plane_state,
1910 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001911 if (new_plane_state->hw.crtc != &crtc->base &&
1912 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001913 continue;
1914
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001915 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001916 dirty |= BIT(plane->id);
1917 }
1918
1919 /*
1920 * DSPARB registers may have been reset due to the
1921 * power well being turned off. Make sure we restore
1922 * them to a consistent state even if no primary/sprite
1923 * planes are initially active.
1924 */
1925 if (needs_modeset)
1926 crtc_state->fifo_changed = true;
1927
1928 if (!dirty)
1929 return 0;
1930
1931 /* cursor changes don't warrant a FIFO recompute */
1932 if (dirty & ~BIT(PLANE_CURSOR)) {
1933 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001934 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001935 const struct vlv_fifo_state *old_fifo_state =
1936 &old_crtc_state->wm.vlv.fifo_state;
1937
1938 ret = vlv_compute_fifo(crtc_state);
1939 if (ret)
1940 return ret;
1941
1942 if (needs_modeset ||
1943 memcmp(old_fifo_state, fifo_state,
1944 sizeof(*fifo_state)) != 0)
1945 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001946 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001947
Ville Syrjäläff32c542017-03-02 19:14:57 +02001948 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001949 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001950 /*
1951 * Note that enabling cxsr with no primary/sprite planes
1952 * enabled can wedge the pipe. Hence we only allow cxsr
1953 * with exactly one enabled primary/sprite plane.
1954 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001955 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001956
Ville Syrjälä5012e602017-03-02 19:14:56 +02001957 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001958 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Jani Nikula24977872019-09-11 12:26:08 +03001959 const int sr_fifo_size = INTEL_NUM_PIPES(dev_priv) * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001960
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001961 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001962 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001963
Ville Syrjäläff32c542017-03-02 19:14:57 +02001964 for_each_plane_id_on_crtc(crtc, plane_id) {
1965 wm_state->wm[level].plane[plane_id] =
1966 vlv_invert_wm_value(raw->plane[plane_id],
1967 fifo_state->plane[plane_id]);
1968 }
1969
1970 wm_state->sr[level].plane =
1971 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001972 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001973 raw->plane[PLANE_SPRITE1]),
1974 sr_fifo_size);
1975
1976 wm_state->sr[level].cursor =
1977 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1978 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001979 }
1980
Ville Syrjäläff32c542017-03-02 19:14:57 +02001981 if (level == 0)
1982 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001983
Ville Syrjäläff32c542017-03-02 19:14:57 +02001984 /* limit to only levels we can actually handle */
1985 wm_state->num_levels = level;
1986
1987 /* invalidate the higher levels */
1988 vlv_invalidate_wms(crtc, wm_state, level);
1989
1990 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001991}
1992
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001993#define VLV_FIFO(plane, value) \
1994 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1995
Ville Syrjäläff32c542017-03-02 19:14:57 +02001996static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001997 struct intel_crtc *crtc)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001998{
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001999 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002000 struct intel_uncore *uncore = &dev_priv->uncore;
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002001 const struct intel_crtc_state *crtc_state =
2002 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02002003 const struct vlv_fifo_state *fifo_state =
2004 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002005 int sprite0_start, sprite1_start, fifo_size;
Kees Cook2713eb42020-02-20 16:05:17 -08002006 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002007
Ville Syrjälä236c48e2017-03-02 19:14:58 +02002008 if (!crtc_state->fifo_changed)
2009 return;
2010
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002011 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
2012 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
2013 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002014
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05302015 drm_WARN_ON(&dev_priv->drm, fifo_state->plane[PLANE_CURSOR] != 63);
2016 drm_WARN_ON(&dev_priv->drm, fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002017
Ville Syrjäläc137d662017-03-02 19:15:06 +02002018 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 /*
2021 * uncore.lock serves a double purpose here. It allows us to
2022 * use the less expensive I915_{READ,WRITE}_FW() functions, and
2023 * it protects the DSPARB registers from getting clobbered by
2024 * parallel updates from multiple pipes.
2025 *
2026 * intel_pipe_update_start() has already disabled interrupts
2027 * for us, so a plain spin_lock() is sufficient here.
2028 */
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002029 spin_lock(&uncore->lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002030
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031 switch (crtc->pipe) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002032 case PIPE_A:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002033 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2034 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002035
2036 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
2037 VLV_FIFO(SPRITEB, 0xff));
2038 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
2039 VLV_FIFO(SPRITEB, sprite1_start));
2040
2041 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
2042 VLV_FIFO(SPRITEB_HI, 0x1));
2043 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
2044 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
2045
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002046 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2047 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002048 break;
2049 case PIPE_B:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002050 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2051 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002052
2053 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2054 VLV_FIFO(SPRITED, 0xff));
2055 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2056 VLV_FIFO(SPRITED, sprite1_start));
2057
2058 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2059 VLV_FIFO(SPRITED_HI, 0xff));
2060 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2061 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2062
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002063 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2064 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002065 break;
2066 case PIPE_C:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002067 dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
2068 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002069
2070 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2071 VLV_FIFO(SPRITEF, 0xff));
2072 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2073 VLV_FIFO(SPRITEF, sprite1_start));
2074
2075 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2076 VLV_FIFO(SPRITEF_HI, 0xff));
2077 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2078 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2079
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002080 intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
2081 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002082 break;
2083 default:
2084 break;
2085 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002086
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002087 intel_uncore_posting_read_fw(uncore, DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002088
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002089 spin_unlock(&uncore->lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002090}
2091
2092#undef VLV_FIFO
2093
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002094static int vlv_compute_intermediate_wm(struct intel_atomic_state *state,
2095 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002096{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002097 struct intel_crtc_state *new_crtc_state =
2098 intel_atomic_get_new_crtc_state(state, crtc);
2099 const struct intel_crtc_state *old_crtc_state =
2100 intel_atomic_get_old_crtc_state(state, crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002101 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2102 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002103 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002104 int level;
2105
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002106 if (!new_crtc_state->hw.active ||
2107 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002108 *intermediate = *optimal;
2109
2110 intermediate->cxsr = false;
2111 goto out;
2112 }
2113
Ville Syrjälä4841da52017-03-02 19:14:59 +02002114 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002115 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002116 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002117
2118 for (level = 0; level < intermediate->num_levels; level++) {
2119 enum plane_id plane_id;
2120
2121 for_each_plane_id_on_crtc(crtc, plane_id) {
2122 intermediate->wm[level].plane[plane_id] =
2123 min(optimal->wm[level].plane[plane_id],
2124 active->wm[level].plane[plane_id]);
2125 }
2126
2127 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2128 active->sr[level].plane);
2129 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2130 active->sr[level].cursor);
2131 }
2132
2133 vlv_invalidate_wms(crtc, intermediate, level);
2134
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002135out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002136 /*
2137 * If our intermediate WM are identical to the final WM, then we can
2138 * omit the post-vblank programming; only update if it's different.
2139 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002140 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002141 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002142
2143 return 0;
2144}
2145
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002146static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002147 struct vlv_wm_values *wm)
2148{
2149 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002150 int num_active_pipes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002152 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153 wm->cxsr = true;
2154
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002155 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002156 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157
2158 if (!crtc->active)
2159 continue;
2160
2161 if (!wm_state->cxsr)
2162 wm->cxsr = false;
2163
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002164 num_active_pipes++;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002165 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2166 }
2167
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002168 if (num_active_pipes != 1)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002169 wm->cxsr = false;
2170
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002171 if (num_active_pipes > 1)
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002172 wm->level = VLV_WM_LEVEL_PM2;
2173
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002174 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002175 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002176 enum pipe pipe = crtc->pipe;
2177
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002178 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002179 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002180 wm->sr = wm_state->sr[wm->level];
2181
Ville Syrjälä1b313892016-11-28 19:37:08 +02002182 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2183 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2184 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2185 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002186 }
2187}
2188
Ville Syrjäläff32c542017-03-02 19:14:57 +02002189static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002190{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002191 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2192 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002193
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002194 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002195
Ville Syrjäläff32c542017-03-02 19:14:57 +02002196 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002197 return;
2198
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002199 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002200 chv_set_memory_dvfs(dev_priv, false);
2201
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002202 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002203 chv_set_memory_pm5(dev_priv, false);
2204
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002205 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002206 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002207
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002208 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002209
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002210 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002211 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002212
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002213 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002214 chv_set_memory_pm5(dev_priv, true);
2215
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002216 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002217 chv_set_memory_dvfs(dev_priv, true);
2218
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002219 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002220}
2221
Ville Syrjäläff32c542017-03-02 19:14:57 +02002222static void vlv_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002223 struct intel_crtc *crtc)
Ville Syrjäläff32c542017-03-02 19:14:57 +02002224{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002225 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2226 const struct intel_crtc_state *crtc_state =
2227 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläff32c542017-03-02 19:14:57 +02002228
2229 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002230 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2231 vlv_program_watermarks(dev_priv);
2232 mutex_unlock(&dev_priv->wm.wm_mutex);
2233}
2234
2235static void vlv_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002236 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002237{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002238 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2239 const struct intel_crtc_state *crtc_state =
2240 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002241
2242 if (!crtc_state->wm.need_postvbl_update)
2243 return;
2244
2245 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03002246 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002247 vlv_program_watermarks(dev_priv);
2248 mutex_unlock(&dev_priv->wm.wm_mutex);
2249}
2250
Ville Syrjälä432081b2016-10-31 22:37:03 +02002251static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002252{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002253 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002254 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002255 int srwm = 1;
2256 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002257 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258
2259 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002260 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002261 if (crtc) {
2262 /* self-refresh has much higher latency */
2263 static const int sr_latency_ns = 12000;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002264 const struct drm_display_mode *pipe_mode =
2265 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002266 const struct drm_framebuffer *fb =
2267 crtc->base.primary->state->fb;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002268 int clock = pipe_mode->crtc_clock;
2269 int htotal = pipe_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002270 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002271 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002272 int entries;
2273
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002274 entries = intel_wm_method2(clock, htotal,
2275 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2277 srwm = I965_FIFO_SIZE - entries;
2278 if (srwm < 0)
2279 srwm = 1;
2280 srwm &= 0x1ff;
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002281 drm_dbg_kms(&dev_priv->drm,
2282 "self-refresh entries: %d, wm: %d\n",
2283 entries, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002284
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002285 entries = intel_wm_method2(clock, htotal,
2286 crtc->base.cursor->state->crtc_w, 4,
2287 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002288 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002289 i965_cursor_wm_info.cacheline_size) +
2290 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002291
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002292 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002293 if (cursor_sr > i965_cursor_wm_info.max_wm)
2294 cursor_sr = i965_cursor_wm_info.max_wm;
2295
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002296 drm_dbg_kms(&dev_priv->drm,
2297 "self-refresh watermark: display plane %d "
2298 "cursor %d\n", srwm, cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299
Imre Deak98584252014-06-13 14:54:20 +03002300 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002301 } else {
Imre Deak98584252014-06-13 14:54:20 +03002302 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002303 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002304 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305 }
2306
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002307 drm_dbg_kms(&dev_priv->drm,
2308 "Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2309 srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002310
2311 /* 965 has limitations... */
Jani Nikula5f461662020-11-30 13:15:58 +02002312 intel_uncore_write(&dev_priv->uncore, DSPFW1, FW_WM(srwm, SR) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02002313 FW_WM(8, CURSORB) |
2314 FW_WM(8, PLANEB) |
2315 FW_WM(8, PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +02002316 intel_uncore_write(&dev_priv->uncore, DSPFW2, FW_WM(8, CURSORA) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02002317 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002318 /* update cursor SR watermark */
Jani Nikula5f461662020-11-30 13:15:58 +02002319 intel_uncore_write(&dev_priv->uncore, DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002320
2321 if (cxsr_enabled)
2322 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002323}
2324
Ville Syrjäläf4998962015-03-10 17:02:21 +02002325#undef FW_WM
2326
Ville Syrjälä432081b2016-10-31 22:37:03 +02002327static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002328{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002329 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002330 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002331 u32 fwater_lo;
2332 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333 int cwm, srwm = 1;
2334 int fifo_size;
2335 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002336 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002337
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002338 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002339 wm_info = &i945_wm_info;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002340 else if (DISPLAY_VER(dev_priv) != 2)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002341 wm_info = &i915_wm_info;
2342 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002343 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002344
Dave Airlie758b2fc2021-09-29 01:57:46 +03002345 if (DISPLAY_VER(dev_priv) == 2)
2346 fifo_size = i830_get_fifo_size(dev_priv, PLANE_A);
2347 else
2348 fifo_size = i9xx_get_fifo_size(dev_priv, PLANE_A);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002349 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002350 if (intel_crtc_active(crtc)) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002351 const struct drm_display_mode *pipe_mode =
2352 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002353 const struct drm_framebuffer *fb =
2354 crtc->base.primary->state->fb;
2355 int cpp;
2356
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002357 if (DISPLAY_VER(dev_priv) == 2)
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002358 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002359 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002360 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002361
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002362 planea_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002363 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002364 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002365 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002366 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002367 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002368 if (planea_wm > (long)wm_info->max_wm)
2369 planea_wm = wm_info->max_wm;
2370 }
2371
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002372 if (DISPLAY_VER(dev_priv) == 2)
Ville Syrjälä9d539102014-08-15 01:21:53 +03002373 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002374
Dave Airlie758b2fc2021-09-29 01:57:46 +03002375 if (DISPLAY_VER(dev_priv) == 2)
2376 fifo_size = i830_get_fifo_size(dev_priv, PLANE_B);
2377 else
2378 fifo_size = i9xx_get_fifo_size(dev_priv, PLANE_B);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002379 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002380 if (intel_crtc_active(crtc)) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002381 const struct drm_display_mode *pipe_mode =
2382 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002383 const struct drm_framebuffer *fb =
2384 crtc->base.primary->state->fb;
2385 int cpp;
2386
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002387 if (DISPLAY_VER(dev_priv) == 2)
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002388 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002389 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002390 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002391
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002392 planeb_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002393 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002394 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002395 if (enabled == NULL)
2396 enabled = crtc;
2397 else
2398 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002399 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002400 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002401 if (planeb_wm > (long)wm_info->max_wm)
2402 planeb_wm = wm_info->max_wm;
2403 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002404
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002405 drm_dbg_kms(&dev_priv->drm,
2406 "FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002407
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002408 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002409 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002410
Ville Syrjäläefc26112016-10-31 22:37:04 +02002411 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002412
2413 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002414 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002415 enabled = NULL;
2416 }
2417
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002418 /*
2419 * Overlay gets an aggressive default since video jitter is bad.
2420 */
2421 cwm = 2;
2422
2423 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002424 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002425
2426 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002427 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002428 /* self-refresh has much higher latency */
2429 static const int sr_latency_ns = 6000;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002430 const struct drm_display_mode *pipe_mode =
2431 &enabled->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002432 const struct drm_framebuffer *fb =
2433 enabled->base.primary->state->fb;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002434 int clock = pipe_mode->crtc_clock;
2435 int htotal = pipe_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002436 int hdisplay = enabled->config->pipe_src_w;
2437 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002438 int entries;
2439
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002440 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002441 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002442 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002443 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002444
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002445 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2446 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002447 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002448 drm_dbg_kms(&dev_priv->drm,
2449 "self-refresh entries: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002450 srwm = wm_info->fifo_size - entries;
2451 if (srwm < 0)
2452 srwm = 1;
2453
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002454 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02002455 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002456 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002457 else
Jani Nikula5f461662020-11-30 13:15:58 +02002458 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, srwm & 0x3f);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002459 }
2460
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002461 drm_dbg_kms(&dev_priv->drm,
2462 "Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2463 planea_wm, planeb_wm, cwm, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002464
2465 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2466 fwater_hi = (cwm & 0x1f);
2467
2468 /* Set request length to 8 cachelines per fetch */
2469 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2470 fwater_hi = fwater_hi | (1 << 8);
2471
Jani Nikula5f461662020-11-30 13:15:58 +02002472 intel_uncore_write(&dev_priv->uncore, FW_BLC, fwater_lo);
2473 intel_uncore_write(&dev_priv->uncore, FW_BLC2, fwater_hi);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002474
Imre Deak5209b1f2014-07-01 12:36:17 +03002475 if (enabled)
2476 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002477}
2478
Ville Syrjälä432081b2016-10-31 22:37:03 +02002479static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002480{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002481 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002482 struct intel_crtc *crtc;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002483 const struct drm_display_mode *pipe_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002484 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002485 int planea_wm;
2486
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002487 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002488 if (crtc == NULL)
2489 return;
2490
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002491 pipe_mode = &crtc->config->hw.pipe_mode;
2492 planea_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002493 &i845_wm_info,
Dave Airlie758b2fc2021-09-29 01:57:46 +03002494 i845_get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002495 4, pessimal_latency_ns);
Jani Nikula5f461662020-11-30 13:15:58 +02002496 fwater_lo = intel_uncore_read(&dev_priv->uncore, FW_BLC) & ~0xfff;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002497 fwater_lo |= (3<<8) | planea_wm;
2498
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002499 drm_dbg_kms(&dev_priv->drm,
2500 "Setting FIFO watermarks - A: %d\n", planea_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002501
Jani Nikula5f461662020-11-30 13:15:58 +02002502 intel_uncore_write(&dev_priv->uncore, FW_BLC, fwater_lo);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002503}
2504
Ville Syrjälä37126462013-08-01 16:18:55 +03002505/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002506static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2507 unsigned int cpp,
2508 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002509{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002510 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002511
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002512 ret = intel_wm_method1(pixel_rate, cpp, latency);
2513 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002514
2515 return ret;
2516}
2517
Ville Syrjälä37126462013-08-01 16:18:55 +03002518/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002519static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2520 unsigned int htotal,
2521 unsigned int width,
2522 unsigned int cpp,
2523 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002524{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002525 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002526
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002527 ret = intel_wm_method2(pixel_rate, htotal,
2528 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002529 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002530
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002531 return ret;
2532}
2533
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002534static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002535{
Matt Roper15126882015-12-03 11:37:40 -08002536 /*
2537 * Neither of these should be possible since this function shouldn't be
2538 * called if the CRTC is off or the plane is invisible. But let's be
2539 * extra paranoid to avoid a potential divide-by-zero if we screw up
2540 * elsewhere in the driver.
2541 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002542 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002543 return 0;
2544 if (WARN_ON(!horiz_pixels))
2545 return 0;
2546
Ville Syrjäläac484962016-01-20 21:05:26 +02002547 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002548}
2549
Imre Deak820c1982013-12-17 14:46:36 +02002550struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002551 u16 pri;
2552 u16 spr;
2553 u16 cur;
2554 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002555};
2556
Ville Syrjälä37126462013-08-01 16:18:55 +03002557/*
2558 * For both WM_PIPE and WM_LP.
2559 * mem_value must be in 0.1us units.
2560 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002561static u32 ilk_compute_pri_wm(const struct intel_crtc_state *crtc_state,
2562 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002563 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002564{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002565 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002566 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002567
Ville Syrjälä03981c62018-11-14 19:34:40 +02002568 if (mem_value == 0)
2569 return U32_MAX;
2570
Maarten Lankhorstec193642019-06-28 10:55:17 +02002571 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002572 return 0;
2573
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002574 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002575
Maarten Lankhorstec193642019-06-28 10:55:17 +02002576 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002577
2578 if (!is_lp)
2579 return method1;
2580
Maarten Lankhorstec193642019-06-28 10:55:17 +02002581 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002582 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002583 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002584 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002585
2586 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002587}
2588
Ville Syrjälä37126462013-08-01 16:18:55 +03002589/*
2590 * For both WM_PIPE and WM_LP.
2591 * mem_value must be in 0.1us units.
2592 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002593static u32 ilk_compute_spr_wm(const struct intel_crtc_state *crtc_state,
2594 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002595 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002596{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002597 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002598 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002599
Ville Syrjälä03981c62018-11-14 19:34:40 +02002600 if (mem_value == 0)
2601 return U32_MAX;
2602
Maarten Lankhorstec193642019-06-28 10:55:17 +02002603 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002604 return 0;
2605
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002606 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002607
Maarten Lankhorstec193642019-06-28 10:55:17 +02002608 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
2609 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002610 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002611 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002612 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002613 return min(method1, method2);
2614}
2615
Ville Syrjälä37126462013-08-01 16:18:55 +03002616/*
2617 * For both WM_PIPE and WM_LP.
2618 * mem_value must be in 0.1us units.
2619 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002620static u32 ilk_compute_cur_wm(const struct intel_crtc_state *crtc_state,
2621 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002622 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002623{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002624 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002625
Ville Syrjälä03981c62018-11-14 19:34:40 +02002626 if (mem_value == 0)
2627 return U32_MAX;
2628
Maarten Lankhorstec193642019-06-28 10:55:17 +02002629 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002630 return 0;
2631
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002632 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002633
Maarten Lankhorstec193642019-06-28 10:55:17 +02002634 return ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002635 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002636 drm_rect_width(&plane_state->uapi.dst),
Maarten Lankhorst3a612762019-10-04 13:34:54 +02002637 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002638}
2639
Paulo Zanonicca32e92013-05-31 11:45:06 -03002640/* Only for WM_LP. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002641static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
2642 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002643 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002644{
Ville Syrjälä83054942016-11-18 21:53:00 +02002645 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002646
Maarten Lankhorstec193642019-06-28 10:55:17 +02002647 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002648 return 0;
2649
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002650 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002651
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002652 return ilk_wm_fbc(pri_val, drm_rect_width(&plane_state->uapi.dst),
2653 cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002654}
2655
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002656static unsigned int
2657ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002658{
Matt Roper7dadd282021-03-19 21:42:43 -07002659 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002660 return 3072;
Matt Roper7dadd282021-03-19 21:42:43 -07002661 else if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002662 return 768;
2663 else
2664 return 512;
2665}
2666
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002667static unsigned int
2668ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2669 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002670{
Matt Roper7dadd282021-03-19 21:42:43 -07002671 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002672 /* BDW primary/sprite plane watermarks */
2673 return level == 0 ? 255 : 2047;
Matt Roper7dadd282021-03-19 21:42:43 -07002674 else if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002675 /* IVB/HSW primary/sprite plane watermarks */
2676 return level == 0 ? 127 : 1023;
2677 else if (!is_sprite)
2678 /* ILK/SNB primary plane watermarks */
2679 return level == 0 ? 127 : 511;
2680 else
2681 /* ILK/SNB sprite plane watermarks */
2682 return level == 0 ? 63 : 255;
2683}
2684
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002685static unsigned int
2686ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002687{
Matt Roper7dadd282021-03-19 21:42:43 -07002688 if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002689 return level == 0 ? 63 : 255;
2690 else
2691 return level == 0 ? 31 : 63;
2692}
2693
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002694static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002695{
Matt Roper7dadd282021-03-19 21:42:43 -07002696 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002697 return 31;
2698 else
2699 return 15;
2700}
2701
Ville Syrjälä158ae642013-08-07 13:28:19 +03002702/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002703static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002704 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002705 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002706 enum intel_ddb_partitioning ddb_partitioning,
2707 bool is_sprite)
2708{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002709 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002710
2711 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002712 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002713 return 0;
2714
2715 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002716 if (level == 0 || config->num_pipes_active > 1) {
Jani Nikula24977872019-09-11 12:26:08 +03002717 fifo_size /= INTEL_NUM_PIPES(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002718
2719 /*
2720 * For some reason the non self refresh
2721 * FIFO size is only half of the self
2722 * refresh FIFO size on ILK/SNB.
2723 */
Matt Roper7dadd282021-03-19 21:42:43 -07002724 if (DISPLAY_VER(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002725 fifo_size /= 2;
2726 }
2727
Ville Syrjälä240264f2013-08-07 13:29:12 +03002728 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002729 /* level 0 is always calculated with 1:1 split */
2730 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2731 if (is_sprite)
2732 fifo_size *= 5;
2733 fifo_size /= 6;
2734 } else {
2735 fifo_size /= 2;
2736 }
2737 }
2738
2739 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002740 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002741}
2742
2743/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002744static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002745 int level,
2746 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002747{
2748 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002749 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002750 return 64;
2751
2752 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002753 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002754}
2755
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002756static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002757 int level,
2758 const struct intel_wm_config *config,
2759 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002760 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002761{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002762 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2763 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2764 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2765 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002766}
2767
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002768static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002769 int level,
2770 struct ilk_wm_maximums *max)
2771{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002772 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2773 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2774 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2775 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002776}
2777
Ville Syrjäläd9395652013-10-09 19:18:10 +03002778static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002779 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002780 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002781{
2782 bool ret;
2783
2784 /* already determined to be invalid? */
2785 if (!result->enable)
2786 return false;
2787
2788 result->enable = result->pri_val <= max->pri &&
2789 result->spr_val <= max->spr &&
2790 result->cur_val <= max->cur;
2791
2792 ret = result->enable;
2793
2794 /*
2795 * HACK until we can pre-compute everything,
2796 * and thus fail gracefully if LP0 watermarks
2797 * are exceeded...
2798 */
2799 if (level == 0 && !result->enable) {
2800 if (result->pri_val > max->pri)
2801 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2802 level, result->pri_val, max->pri);
2803 if (result->spr_val > max->spr)
2804 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2805 level, result->spr_val, max->spr);
2806 if (result->cur_val > max->cur)
2807 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2808 level, result->cur_val, max->cur);
2809
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002810 result->pri_val = min_t(u32, result->pri_val, max->pri);
2811 result->spr_val = min_t(u32, result->spr_val, max->spr);
2812 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002813 result->enable = true;
2814 }
2815
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002816 return ret;
2817}
2818
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002819static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02002820 const struct intel_crtc *crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002821 int level,
Maarten Lankhorstec193642019-06-28 10:55:17 +02002822 struct intel_crtc_state *crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002823 const struct intel_plane_state *pristate,
2824 const struct intel_plane_state *sprstate,
2825 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002826 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002827{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002828 u16 pri_latency = dev_priv->wm.pri_latency[level];
2829 u16 spr_latency = dev_priv->wm.spr_latency[level];
2830 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002831
2832 /* WM1+ latency values stored in 0.5us units */
2833 if (level > 0) {
2834 pri_latency *= 5;
2835 spr_latency *= 5;
2836 cur_latency *= 5;
2837 }
2838
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002839 if (pristate) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02002840 result->pri_val = ilk_compute_pri_wm(crtc_state, pristate,
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002841 pri_latency, level);
Maarten Lankhorstec193642019-06-28 10:55:17 +02002842 result->fbc_val = ilk_compute_fbc_wm(crtc_state, pristate, result->pri_val);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002843 }
2844
2845 if (sprstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002846 result->spr_val = ilk_compute_spr_wm(crtc_state, sprstate, spr_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002847
2848 if (curstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002849 result->cur_val = ilk_compute_cur_wm(crtc_state, curstate, cur_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002850
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002851 result->enable = true;
2852}
2853
Ville Syrjäläbb726512016-10-31 22:37:24 +02002854static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002855 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002856{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002857 struct intel_uncore *uncore = &dev_priv->uncore;
2858
Matt Roper7dadd282021-03-19 21:42:43 -07002859 if (DISPLAY_VER(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002860 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002861 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002862 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roperd3252e12021-08-20 15:57:10 -07002863 int mult = IS_DG2(dev_priv) ? 2 : 1;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002864
2865 /* read the first set of memory latencies[0:3] */
2866 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002867 ret = sandybridge_pcode_read(dev_priv,
2868 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002869 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002870
2871 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002872 drm_err(&dev_priv->drm,
2873 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002874 return;
2875 }
2876
Matt Roperd3252e12021-08-20 15:57:10 -07002877 wm[0] = (val & GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2878 wm[1] = ((val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2879 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2880 wm[2] = ((val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2881 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2882 wm[3] = ((val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2883 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002884
2885 /* read the second set of memory latencies[4:7] */
2886 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002887 ret = sandybridge_pcode_read(dev_priv,
2888 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002889 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002890 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002891 drm_err(&dev_priv->drm,
2892 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002893 return;
2894 }
2895
Matt Roperd3252e12021-08-20 15:57:10 -07002896 wm[4] = (val & GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2897 wm[5] = ((val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2898 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2899 wm[6] = ((val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2900 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2901 wm[7] = ((val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2902 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002903
Vandana Kannan367294b2014-11-04 17:06:46 +00002904 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002905 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2906 * need to be disabled. We make sure to sanitize the values out
2907 * of the punit to satisfy this requirement.
2908 */
2909 for (level = 1; level <= max_level; level++) {
2910 if (wm[level] == 0) {
2911 for (i = level + 1; i <= max_level; i++)
2912 wm[i] = 0;
Lucas De Marchi0bc3a4e2021-06-22 14:22:10 -07002913
2914 max_level = level - 1;
2915
Paulo Zanoni0727e402016-09-22 18:00:30 -03002916 break;
2917 }
2918 }
2919
2920 /*
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002921 * WaWmMemoryReadLatency
Damien Lespiau6f972352015-02-09 19:33:07 +00002922 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002923 * punit doesn't take into account the read latency so we need
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002924 * to add proper adjustement to each valid level we retrieve
2925 * from the punit when level 0 response data is 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002926 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002927 if (wm[0] == 0) {
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002928 u8 adjust = DISPLAY_VER(dev_priv) >= 12 ? 3 : 2;
2929
Lucas De Marchi0bc3a4e2021-06-22 14:22:10 -07002930 for (level = 0; level <= max_level; level++)
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002931 wm[level] += adjust;
Paulo Zanoni0727e402016-09-22 18:00:30 -03002932 }
2933
Mahesh Kumar86b59282018-08-31 16:39:42 +05302934 /*
2935 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2936 * If we could not get dimm info enable this WA to prevent from
2937 * any underrun. If not able to get Dimm info assume 16GB dimm
2938 * to avoid any underrun.
2939 */
José Roberto de Souza66a24502021-01-28 08:43:12 -08002940 if (dev_priv->dram_info.wm_lv_0_adjust_needed)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302941 wm[0] += 1;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002942 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002943 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002944
2945 wm[0] = (sskpd >> 56) & 0xFF;
2946 if (wm[0] == 0)
2947 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002948 wm[1] = (sskpd >> 4) & 0xFF;
2949 wm[2] = (sskpd >> 12) & 0xFF;
2950 wm[3] = (sskpd >> 20) & 0x1FF;
2951 wm[4] = (sskpd >> 32) & 0x1FF;
Matt Roper7dadd282021-03-19 21:42:43 -07002952 } else if (DISPLAY_VER(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002953 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002954
2955 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2956 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2957 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2958 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Matt Roper7dadd282021-03-19 21:42:43 -07002959 } else if (DISPLAY_VER(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002960 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002961
2962 /* ILK primary LP0 latency is 700 ns */
2963 wm[0] = 7;
2964 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2965 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002966 } else {
2967 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002968 }
2969}
2970
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002971static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002972 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002973{
2974 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002975 if (DISPLAY_VER(dev_priv) == 5)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002976 wm[0] = 13;
2977}
2978
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002979static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002980 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002981{
2982 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002983 if (DISPLAY_VER(dev_priv) == 5)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002984 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002985}
2986
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002987int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002988{
2989 /* how many WM levels are we expecting */
Matt Roper7959ffe2021-05-18 17:06:11 -07002990 if (HAS_HW_SAGV_WM(dev_priv))
2991 return 5;
2992 else if (DISPLAY_VER(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002993 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002994 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002995 return 4;
Matt Roper7dadd282021-03-19 21:42:43 -07002996 else if (DISPLAY_VER(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002997 return 3;
2998 else
2999 return 2;
3000}
Daniel Vetter7526ed72014-09-29 15:07:19 +02003001
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003002static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003003 const char *name,
Linus Torvaldse7c6e402021-04-27 17:05:53 -07003004 const u16 wm[])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003005{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003006 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003007
3008 for (level = 0; level <= max_level; level++) {
3009 unsigned int latency = wm[level];
3010
3011 if (latency == 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003012 drm_dbg_kms(&dev_priv->drm,
3013 "%s WM%d latency not provided\n",
3014 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003015 continue;
3016 }
3017
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003018 /*
3019 * - latencies are in us on gen9.
3020 * - before then, WM1+ latency values are in 0.5us units
3021 */
Matt Roper7dadd282021-03-19 21:42:43 -07003022 if (DISPLAY_VER(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003023 latency *= 10;
3024 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003025 latency *= 5;
3026
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003027 drm_dbg_kms(&dev_priv->drm,
3028 "%s WM%d latency %u (%u.%u usec)\n", name, level,
3029 wm[level], latency / 10, latency % 10);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003030 }
3031}
3032
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003033static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003034 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003035{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003036 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003037
3038 if (wm[0] >= min)
3039 return false;
3040
3041 wm[0] = max(wm[0], min);
3042 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003043 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003044
3045 return true;
3046}
3047
Ville Syrjäläbb726512016-10-31 22:37:24 +02003048static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003049{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003050 bool changed;
3051
3052 /*
3053 * The BIOS provided WM memory latency values are often
3054 * inadequate for high resolution displays. Adjust them.
3055 */
3056 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3057 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3058 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3059
3060 if (!changed)
3061 return;
3062
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003063 drm_dbg_kms(&dev_priv->drm,
3064 "WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003065 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3066 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3067 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003068}
3069
Ville Syrjälä03981c62018-11-14 19:34:40 +02003070static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3071{
3072 /*
3073 * On some SNB machines (Thinkpad X220 Tablet at least)
3074 * LP3 usage can cause vblank interrupts to be lost.
3075 * The DEIIR bit will go high but it looks like the CPU
3076 * never gets interrupted.
3077 *
3078 * It's not clear whether other interrupt source could
3079 * be affected or if this is somehow limited to vblank
3080 * interrupts only. To play it safe we disable LP3
3081 * watermarks entirely.
3082 */
3083 if (dev_priv->wm.pri_latency[3] == 0 &&
3084 dev_priv->wm.spr_latency[3] == 0 &&
3085 dev_priv->wm.cur_latency[3] == 0)
3086 return;
3087
3088 dev_priv->wm.pri_latency[3] = 0;
3089 dev_priv->wm.spr_latency[3] = 0;
3090 dev_priv->wm.cur_latency[3] = 0;
3091
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003092 drm_dbg_kms(&dev_priv->drm,
3093 "LP3 watermarks disabled due to potential for lost interrupts\n");
Ville Syrjälä03981c62018-11-14 19:34:40 +02003094 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3095 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3096 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3097}
3098
Ville Syrjäläbb726512016-10-31 22:37:24 +02003099static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003100{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003101 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003102
3103 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3104 sizeof(dev_priv->wm.pri_latency));
3105 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3106 sizeof(dev_priv->wm.pri_latency));
3107
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003108 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003109 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003110
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003111 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3112 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3113 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003114
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003115 if (DISPLAY_VER(dev_priv) == 6) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003116 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003117 snb_wm_lp3_irq_quirk(dev_priv);
3118 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003119}
3120
Ville Syrjäläbb726512016-10-31 22:37:24 +02003121static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003122{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003123 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003124 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003125}
3126
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003127static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003128 struct intel_pipe_wm *pipe_wm)
3129{
3130 /* LP0 watermark maximums depend on this pipe alone */
3131 const struct intel_wm_config config = {
3132 .num_pipes_active = 1,
3133 .sprites_enabled = pipe_wm->sprites_enabled,
3134 .sprites_scaled = pipe_wm->sprites_scaled,
3135 };
3136 struct ilk_wm_maximums max;
3137
3138 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003139 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003140
3141 /* At least LP0 must be valid */
3142 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003143 drm_dbg_kms(&dev_priv->drm, "LP0 watermark invalid\n");
Matt Ropered4a6a72016-02-23 17:20:13 -08003144 return false;
3145 }
3146
3147 return true;
3148}
3149
Matt Roper261a27d2015-10-08 15:28:25 -07003150/* Compute new watermarks for the pipe */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003151static int ilk_compute_pipe_wm(struct intel_atomic_state *state,
3152 struct intel_crtc *crtc)
Matt Roper261a27d2015-10-08 15:28:25 -07003153{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003154 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3155 struct intel_crtc_state *crtc_state =
3156 intel_atomic_get_new_crtc_state(state, crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003157 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003158 struct intel_plane *plane;
3159 const struct intel_plane_state *plane_state;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003160 const struct intel_plane_state *pristate = NULL;
3161 const struct intel_plane_state *sprstate = NULL;
3162 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003163 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003164 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003165
Maarten Lankhorstec193642019-06-28 10:55:17 +02003166 pipe_wm = &crtc_state->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003167
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003168 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
3169 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
3170 pristate = plane_state;
3171 else if (plane->base.type == DRM_PLANE_TYPE_OVERLAY)
3172 sprstate = plane_state;
3173 else if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
3174 curstate = plane_state;
Matt Roper43d59ed2015-09-24 15:53:07 -07003175 }
3176
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003177 pipe_wm->pipe_enabled = crtc_state->hw.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003178 if (sprstate) {
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01003179 pipe_wm->sprites_enabled = sprstate->uapi.visible;
3180 pipe_wm->sprites_scaled = sprstate->uapi.visible &&
3181 (drm_rect_width(&sprstate->uapi.dst) != drm_rect_width(&sprstate->uapi.src) >> 16 ||
3182 drm_rect_height(&sprstate->uapi.dst) != drm_rect_height(&sprstate->uapi.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003183 }
3184
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003185 usable_level = max_level;
3186
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003187 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper7dadd282021-03-19 21:42:43 -07003188 if (DISPLAY_VER(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003189 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003190
3191 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003192 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003193 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003194
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003195 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003196 ilk_compute_wm_level(dev_priv, crtc, 0, crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003197 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003198
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003199 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003200 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003201
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003202 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003203
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003204 for (level = 1; level <= usable_level; level++) {
3205 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003206
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003207 ilk_compute_wm_level(dev_priv, crtc, level, crtc_state,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003208 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003209
3210 /*
3211 * Disable any watermark level that exceeds the
3212 * register maximums since such watermarks are
3213 * always invalid.
3214 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003215 if (!ilk_validate_wm_level(level, &max, wm)) {
3216 memset(wm, 0, sizeof(*wm));
3217 break;
3218 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003219 }
3220
Matt Roper86c8bbb2015-09-24 15:53:16 -07003221 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003222}
3223
3224/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003225 * Build a set of 'intermediate' watermark values that satisfy both the old
3226 * state and the new state. These can be programmed to the hardware
3227 * immediately.
3228 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003229static int ilk_compute_intermediate_wm(struct intel_atomic_state *state,
3230 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08003231{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003232 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3233 struct intel_crtc_state *new_crtc_state =
3234 intel_atomic_get_new_crtc_state(state, crtc);
3235 const struct intel_crtc_state *old_crtc_state =
3236 intel_atomic_get_old_crtc_state(state, crtc);
3237 struct intel_pipe_wm *a = &new_crtc_state->wm.ilk.intermediate;
3238 const struct intel_pipe_wm *b = &old_crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003239 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003240
3241 /*
3242 * Start with the final, target watermarks, then combine with the
3243 * currently active watermarks to get values that are safe both before
3244 * and after the vblank.
3245 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003246 *a = new_crtc_state->wm.ilk.optimal;
3247 if (!new_crtc_state->hw.active ||
3248 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) ||
3249 state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003250 return 0;
3251
Matt Ropered4a6a72016-02-23 17:20:13 -08003252 a->pipe_enabled |= b->pipe_enabled;
3253 a->sprites_enabled |= b->sprites_enabled;
3254 a->sprites_scaled |= b->sprites_scaled;
3255
3256 for (level = 0; level <= max_level; level++) {
3257 struct intel_wm_level *a_wm = &a->wm[level];
3258 const struct intel_wm_level *b_wm = &b->wm[level];
3259
3260 a_wm->enable &= b_wm->enable;
3261 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3262 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3263 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3264 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3265 }
3266
3267 /*
3268 * We need to make sure that these merged watermark values are
3269 * actually a valid configuration themselves. If they're not,
3270 * there's no safe way to transition from the old state to
3271 * the new state, so we need to fail the atomic transaction.
3272 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003273 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003274 return -EINVAL;
3275
3276 /*
3277 * If our intermediate WM are identical to the final WM, then we can
3278 * omit the post-vblank programming; only update if it's different.
3279 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003280 if (memcmp(a, &new_crtc_state->wm.ilk.optimal, sizeof(*a)) != 0)
3281 new_crtc_state->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003282
3283 return 0;
3284}
3285
3286/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003287 * Merge the watermarks from all active pipes for a specific level.
3288 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003289static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003290 int level,
3291 struct intel_wm_level *ret_wm)
3292{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003293 const struct intel_crtc *crtc;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003294
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003295 ret_wm->enable = true;
3296
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003297 for_each_intel_crtc(&dev_priv->drm, crtc) {
3298 const struct intel_pipe_wm *active = &crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003299 const struct intel_wm_level *wm = &active->wm[level];
3300
3301 if (!active->pipe_enabled)
3302 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003303
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003304 /*
3305 * The watermark values may have been used in the past,
3306 * so we must maintain them in the registers for some
3307 * time even if the level is now disabled.
3308 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003309 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003310 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003311
3312 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3313 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3314 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3315 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3316 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003317}
3318
3319/*
3320 * Merge all low power watermarks for all active pipes.
3321 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003322static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003323 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003324 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003325 struct intel_pipe_wm *merged)
3326{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003327 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003328 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003329
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003330 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Matt Roper7dadd282021-03-19 21:42:43 -07003331 if ((DISPLAY_VER(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003332 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003333 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003334
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003335 /* ILK: FBC WM must be disabled always */
Matt Roper7dadd282021-03-19 21:42:43 -07003336 merged->fbc_wm_enabled = DISPLAY_VER(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003337
3338 /* merge each WM1+ level */
3339 for (level = 1; level <= max_level; level++) {
3340 struct intel_wm_level *wm = &merged->wm[level];
3341
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003342 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003343
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003344 if (level > last_enabled_level)
3345 wm->enable = false;
3346 else if (!ilk_validate_wm_level(level, max, wm))
3347 /* make sure all following levels get disabled */
3348 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003349
3350 /*
3351 * The spec says it is preferred to disable
3352 * FBC WMs instead of disabling a WM level.
3353 */
3354 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003355 if (wm->enable)
3356 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003357 wm->fbc_val = 0;
3358 }
3359 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003360
3361 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3362 /*
3363 * FIXME this is racy. FBC might get enabled later.
3364 * What we should check here is whether FBC can be
3365 * enabled sometime later.
3366 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003367 if (DISPLAY_VER(dev_priv) == 5 && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003368 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003369 for (level = 2; level <= max_level; level++) {
3370 struct intel_wm_level *wm = &merged->wm[level];
3371
3372 wm->enable = false;
3373 }
3374 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003375}
3376
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003377static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3378{
3379 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3380 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3381}
3382
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003383/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003384static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3385 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003386{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003387 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003388 return 2 * level;
3389 else
3390 return dev_priv->wm.pri_latency[level];
3391}
3392
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003393static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003394 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003395 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003396 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003397{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003398 struct intel_crtc *crtc;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003399 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003400
Ville Syrjälä0362c782013-10-09 19:17:57 +03003401 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003402 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003403
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003404 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003405 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003406 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003407
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003408 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003409
Ville Syrjälä0362c782013-10-09 19:17:57 +03003410 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003411
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003412 /*
3413 * Maintain the watermark values even if the level is
3414 * disabled. Doing otherwise could cause underruns.
3415 */
3416 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003417 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003418 (r->pri_val << WM1_LP_SR_SHIFT) |
3419 r->cur_val;
3420
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003421 if (r->enable)
3422 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3423
Matt Roper7dadd282021-03-19 21:42:43 -07003424 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003425 results->wm_lp[wm_lp - 1] |=
3426 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3427 else
3428 results->wm_lp[wm_lp - 1] |=
3429 r->fbc_val << WM1_LP_FBC_SHIFT;
3430
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003431 /*
3432 * Always set WM1S_LP_EN when spr_val != 0, even if the
3433 * level is disabled. Doing otherwise could cause underruns.
3434 */
Matt Roper7dadd282021-03-19 21:42:43 -07003435 if (DISPLAY_VER(dev_priv) <= 6 && r->spr_val) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303436 drm_WARN_ON(&dev_priv->drm, wm_lp != 1);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003437 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3438 } else
3439 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003440 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003441
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003442 /* LP0 register values */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003443 for_each_intel_crtc(&dev_priv->drm, crtc) {
3444 enum pipe pipe = crtc->pipe;
3445 const struct intel_pipe_wm *pipe_wm = &crtc->wm.active.ilk;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003446 const struct intel_wm_level *r = &pipe_wm->wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003447
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303448 if (drm_WARN_ON(&dev_priv->drm, !r->enable))
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003449 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003450
3451 results->wm_pipe[pipe] =
3452 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3453 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3454 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003455 }
3456}
3457
Paulo Zanoni861f3382013-05-31 10:19:21 -03003458/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3459 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003460static struct intel_pipe_wm *
3461ilk_find_best_result(struct drm_i915_private *dev_priv,
3462 struct intel_pipe_wm *r1,
3463 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003464{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003465 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003466 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003467
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003468 for (level = 1; level <= max_level; level++) {
3469 if (r1->wm[level].enable)
3470 level1 = level;
3471 if (r2->wm[level].enable)
3472 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003473 }
3474
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003475 if (level1 == level2) {
3476 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003477 return r2;
3478 else
3479 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003480 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003481 return r1;
3482 } else {
3483 return r2;
3484 }
3485}
3486
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003487/* dirty bits used to track which watermarks need changes */
3488#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003489#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3490#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3491#define WM_DIRTY_FBC (1 << 24)
3492#define WM_DIRTY_DDB (1 << 25)
3493
Damien Lespiau055e3932014-08-18 13:49:10 +01003494static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003495 const struct ilk_wm_values *old,
3496 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003497{
3498 unsigned int dirty = 0;
3499 enum pipe pipe;
3500 int wm_lp;
3501
Damien Lespiau055e3932014-08-18 13:49:10 +01003502 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003503 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3504 dirty |= WM_DIRTY_PIPE(pipe);
3505 /* Must disable LP1+ watermarks too */
3506 dirty |= WM_DIRTY_LP_ALL;
3507 }
3508 }
3509
3510 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3511 dirty |= WM_DIRTY_FBC;
3512 /* Must disable LP1+ watermarks too */
3513 dirty |= WM_DIRTY_LP_ALL;
3514 }
3515
3516 if (old->partitioning != new->partitioning) {
3517 dirty |= WM_DIRTY_DDB;
3518 /* Must disable LP1+ watermarks too */
3519 dirty |= WM_DIRTY_LP_ALL;
3520 }
3521
3522 /* LP1+ watermarks already deemed dirty, no need to continue */
3523 if (dirty & WM_DIRTY_LP_ALL)
3524 return dirty;
3525
3526 /* Find the lowest numbered LP1+ watermark in need of an update... */
3527 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3528 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3529 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3530 break;
3531 }
3532
3533 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3534 for (; wm_lp <= 3; wm_lp++)
3535 dirty |= WM_DIRTY_LP(wm_lp);
3536
3537 return dirty;
3538}
3539
Ville Syrjälä8553c182013-12-05 15:51:39 +02003540static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3541 unsigned int dirty)
3542{
Imre Deak820c1982013-12-17 14:46:36 +02003543 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003544 bool changed = false;
3545
3546 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3547 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003548 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, previous->wm_lp[2]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003549 changed = true;
3550 }
3551 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3552 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003553 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, previous->wm_lp[1]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003554 changed = true;
3555 }
3556 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3557 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003558 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, previous->wm_lp[0]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003559 changed = true;
3560 }
3561
3562 /*
3563 * Don't touch WM1S_LP_EN here.
3564 * Doing so could cause underruns.
3565 */
3566
3567 return changed;
3568}
3569
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003570/*
3571 * The spec says we shouldn't write when we don't need, because every write
3572 * causes WMs to be re-evaluated, expending some power.
3573 */
Imre Deak820c1982013-12-17 14:46:36 +02003574static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3575 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003576{
Imre Deak820c1982013-12-17 14:46:36 +02003577 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003578 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003579 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003580
Damien Lespiau055e3932014-08-18 13:49:10 +01003581 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003582 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003583 return;
3584
Ville Syrjälä8553c182013-12-05 15:51:39 +02003585 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003586
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003587 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Jani Nikula5f461662020-11-30 13:15:58 +02003588 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_A), results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003589 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Jani Nikula5f461662020-11-30 13:15:58 +02003590 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_B), results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003591 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Jani Nikula5f461662020-11-30 13:15:58 +02003592 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_C), results->wm_pipe[2]);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003593
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003594 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003595 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02003596 val = intel_uncore_read(&dev_priv->uncore, WM_MISC);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003597 if (results->partitioning == INTEL_DDB_PART_1_2)
3598 val &= ~WM_MISC_DATA_PARTITION_5_6;
3599 else
3600 val |= WM_MISC_DATA_PARTITION_5_6;
Jani Nikula5f461662020-11-30 13:15:58 +02003601 intel_uncore_write(&dev_priv->uncore, WM_MISC, val);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003602 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02003603 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003604 if (results->partitioning == INTEL_DDB_PART_1_2)
3605 val &= ~DISP_DATA_PARTITION_5_6;
3606 else
3607 val |= DISP_DATA_PARTITION_5_6;
Jani Nikula5f461662020-11-30 13:15:58 +02003608 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL2, val);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003609 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003610 }
3611
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003612 if (dirty & WM_DIRTY_FBC) {
Jani Nikula5f461662020-11-30 13:15:58 +02003613 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL);
Paulo Zanonicca32e92013-05-31 11:45:06 -03003614 if (results->enable_fbc_wm)
3615 val &= ~DISP_FBC_WM_DIS;
3616 else
3617 val |= DISP_FBC_WM_DIS;
Jani Nikula5f461662020-11-30 13:15:58 +02003618 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, val);
Paulo Zanonicca32e92013-05-31 11:45:06 -03003619 }
3620
Imre Deak954911e2013-12-17 14:46:34 +02003621 if (dirty & WM_DIRTY_LP(1) &&
3622 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
Jani Nikula5f461662020-11-30 13:15:58 +02003623 intel_uncore_write(&dev_priv->uncore, WM1S_LP_ILK, results->wm_lp_spr[0]);
Imre Deak954911e2013-12-17 14:46:34 +02003624
Matt Roper7dadd282021-03-19 21:42:43 -07003625 if (DISPLAY_VER(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003626 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
Jani Nikula5f461662020-11-30 13:15:58 +02003627 intel_uncore_write(&dev_priv->uncore, WM2S_LP_IVB, results->wm_lp_spr[1]);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003628 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
Jani Nikula5f461662020-11-30 13:15:58 +02003629 intel_uncore_write(&dev_priv->uncore, WM3S_LP_IVB, results->wm_lp_spr[2]);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003630 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003631
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003632 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Jani Nikula5f461662020-11-30 13:15:58 +02003633 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003634 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Jani Nikula5f461662020-11-30 13:15:58 +02003635 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003636 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Jani Nikula5f461662020-11-30 13:15:58 +02003637 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003638
3639 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003640}
3641
Ville Syrjälä60aca572019-11-27 21:05:51 +02003642bool ilk_disable_lp_wm(struct drm_i915_private *dev_priv)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003643{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003644 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3645}
3646
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003647u8 intel_enabled_dbuf_slices_mask(struct drm_i915_private *dev_priv)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303648{
Ville Syrjäläb88da662021-04-16 20:10:09 +03003649 u8 enabled_slices = 0;
3650 enum dbuf_slice slice;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303651
Ville Syrjäläb88da662021-04-16 20:10:09 +03003652 for_each_dbuf_slice(dev_priv, slice) {
3653 if (intel_uncore_read(&dev_priv->uncore,
3654 DBUF_CTL_S(slice)) & DBUF_POWER_STATE)
3655 enabled_slices |= BIT(slice);
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003656 }
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303657
Ville Syrjäläb88da662021-04-16 20:10:09 +03003658 return enabled_slices;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303659}
3660
Matt Roper024c9042015-09-24 15:53:11 -07003661/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003662 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3663 * so assume we'll always need it in order to avoid underruns.
3664 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003665static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003666{
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003667 return DISPLAY_VER(dev_priv) == 9;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003668}
3669
Paulo Zanoni56feca92016-09-22 18:00:28 -03003670static bool
3671intel_has_sagv(struct drm_i915_private *dev_priv)
3672{
Matt Roper70bfb302021-04-07 13:39:45 -07003673 return DISPLAY_VER(dev_priv) >= 9 && !IS_LP(dev_priv) &&
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003674 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003675}
3676
James Ausmusb068a862019-10-09 10:23:14 -07003677static void
3678skl_setup_sagv_block_time(struct drm_i915_private *dev_priv)
3679{
Matt Roper7dadd282021-03-19 21:42:43 -07003680 if (DISPLAY_VER(dev_priv) >= 12) {
James Ausmusda80f042019-10-09 10:23:15 -07003681 u32 val = 0;
3682 int ret;
3683
3684 ret = sandybridge_pcode_read(dev_priv,
3685 GEN12_PCODE_READ_SAGV_BLOCK_TIME_US,
3686 &val, NULL);
3687 if (!ret) {
3688 dev_priv->sagv_block_time_us = val;
3689 return;
3690 }
3691
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003692 drm_dbg(&dev_priv->drm, "Couldn't read SAGV block time!\n");
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003693 } else if (DISPLAY_VER(dev_priv) == 11) {
James Ausmusb068a862019-10-09 10:23:14 -07003694 dev_priv->sagv_block_time_us = 10;
3695 return;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003696 } else if (DISPLAY_VER(dev_priv) == 10) {
James Ausmusb068a862019-10-09 10:23:14 -07003697 dev_priv->sagv_block_time_us = 20;
3698 return;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003699 } else if (DISPLAY_VER(dev_priv) == 9) {
James Ausmusb068a862019-10-09 10:23:14 -07003700 dev_priv->sagv_block_time_us = 30;
3701 return;
3702 } else {
Matt Roper7dadd282021-03-19 21:42:43 -07003703 MISSING_CASE(DISPLAY_VER(dev_priv));
James Ausmusb068a862019-10-09 10:23:14 -07003704 }
3705
3706 /* Default to an unusable block time */
3707 dev_priv->sagv_block_time_us = -1;
3708}
3709
Lyude656d1b82016-08-17 15:55:54 -04003710/*
3711 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3712 * depending on power and performance requirements. The display engine access
3713 * to system memory is blocked during the adjustment time. Because of the
3714 * blocking time, having this enabled can cause full system hangs and/or pipe
3715 * underruns if we don't meet all of the following requirements:
3716 *
3717 * - <= 1 pipe enabled
3718 * - All planes can enable watermarks for latencies >= SAGV engine block time
3719 * - We're not using an interlaced display configuration
3720 */
Ville Syrjälä71024042020-09-25 15:17:48 +03003721static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003722intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003723{
3724 int ret;
3725
Paulo Zanoni56feca92016-09-22 18:00:28 -03003726 if (!intel_has_sagv(dev_priv))
3727 return 0;
3728
3729 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003730 return 0;
3731
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003732 drm_dbg_kms(&dev_priv->drm, "Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003733 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3734 GEN9_SAGV_ENABLE);
3735
Ville Syrjäläff61a972018-12-21 19:14:34 +02003736 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003737
3738 /*
3739 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003740 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003741 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003742 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003743 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003744 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003745 return 0;
3746 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003747 drm_err(&dev_priv->drm, "Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003748 return ret;
3749 }
3750
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003751 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003752 return 0;
3753}
3754
Ville Syrjälä71024042020-09-25 15:17:48 +03003755static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003756intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003757{
Imre Deakb3b8e992016-12-05 18:27:38 +02003758 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003759
Paulo Zanoni56feca92016-09-22 18:00:28 -03003760 if (!intel_has_sagv(dev_priv))
3761 return 0;
3762
3763 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003764 return 0;
3765
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003766 drm_dbg_kms(&dev_priv->drm, "Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003767 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003768 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3769 GEN9_SAGV_DISABLE,
3770 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3771 1);
Lyude656d1b82016-08-17 15:55:54 -04003772 /*
3773 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003774 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003775 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003776 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003777 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003778 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003779 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003780 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003781 drm_err(&dev_priv->drm, "Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003782 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003783 }
3784
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003785 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003786 return 0;
3787}
3788
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003789void intel_sagv_pre_plane_update(struct intel_atomic_state *state)
3790{
3791 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003792 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003793 const struct intel_bw_state *old_bw_state;
3794 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003795
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003796 /*
3797 * Just return if we can't control SAGV or don't have it.
3798 * This is different from situation when we have SAGV but just can't
3799 * afford it due to DBuf limitation - in case if SAGV is completely
3800 * disabled in a BIOS, we are not even allowed to send a PCode request,
3801 * as it will throw an error. So have to check it here.
3802 */
3803 if (!intel_has_sagv(dev_priv))
3804 return;
3805
3806 new_bw_state = intel_atomic_get_new_bw_state(state);
3807 if (!new_bw_state)
3808 return;
3809
Matt Roper7dadd282021-03-19 21:42:43 -07003810 if (DISPLAY_VER(dev_priv) < 11 && !intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003811 intel_disable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003812 return;
3813 }
3814
3815 old_bw_state = intel_atomic_get_old_bw_state(state);
3816 /*
3817 * Nothing to mask
3818 */
3819 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3820 return;
3821
3822 new_mask = old_bw_state->qgv_points_mask | new_bw_state->qgv_points_mask;
3823
3824 /*
3825 * If new mask is zero - means there is nothing to mask,
3826 * we can only unmask, which should be done in unmask.
3827 */
3828 if (!new_mask)
3829 return;
3830
3831 /*
3832 * Restrict required qgv points before updating the configuration.
3833 * According to BSpec we can't mask and unmask qgv points at the same
3834 * time. Also masking should be done before updating the configuration
3835 * and unmasking afterwards.
3836 */
3837 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003838}
3839
3840void intel_sagv_post_plane_update(struct intel_atomic_state *state)
3841{
3842 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003843 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003844 const struct intel_bw_state *old_bw_state;
3845 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003846
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003847 /*
3848 * Just return if we can't control SAGV or don't have it.
3849 * This is different from situation when we have SAGV but just can't
3850 * afford it due to DBuf limitation - in case if SAGV is completely
3851 * disabled in a BIOS, we are not even allowed to send a PCode request,
3852 * as it will throw an error. So have to check it here.
3853 */
3854 if (!intel_has_sagv(dev_priv))
3855 return;
3856
3857 new_bw_state = intel_atomic_get_new_bw_state(state);
3858 if (!new_bw_state)
3859 return;
3860
Matt Roper7dadd282021-03-19 21:42:43 -07003861 if (DISPLAY_VER(dev_priv) < 11 && intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003862 intel_enable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003863 return;
3864 }
3865
3866 old_bw_state = intel_atomic_get_old_bw_state(state);
3867 /*
3868 * Nothing to unmask
3869 */
3870 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3871 return;
3872
3873 new_mask = new_bw_state->qgv_points_mask;
3874
3875 /*
3876 * Allow required qgv points after updating the configuration.
3877 * According to BSpec we can't mask and unmask qgv points at the same
3878 * time. Also masking should be done before updating the configuration
3879 * and unmasking afterwards.
3880 */
3881 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003882}
3883
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003884static bool skl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
Lyude656d1b82016-08-17 15:55:54 -04003885{
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003886 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003887 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä9c312122020-11-06 19:30:40 +02003888 enum plane_id plane_id;
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003889 int max_level = INT_MAX;
Lyude656d1b82016-08-17 15:55:54 -04003890
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003891 if (!intel_has_sagv(dev_priv))
3892 return false;
3893
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003894 if (!crtc_state->hw.active)
Lyude656d1b82016-08-17 15:55:54 -04003895 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003896
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02003897 if (crtc_state->hw.pipe_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003898 return false;
3899
Ville Syrjälä9c312122020-11-06 19:30:40 +02003900 for_each_plane_id_on_crtc(crtc, plane_id) {
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003901 const struct skl_plane_wm *wm =
Ville Syrjälä9c312122020-11-06 19:30:40 +02003902 &crtc_state->wm.skl.optimal.planes[plane_id];
3903 int level;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003904
Lyude656d1b82016-08-17 15:55:54 -04003905 /* Skip this plane if it's not enabled */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003906 if (!wm->wm[0].enable)
Lyude656d1b82016-08-17 15:55:54 -04003907 continue;
3908
3909 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003910 for (level = ilk_wm_max_level(dev_priv);
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003911 !wm->wm[level].enable; --level)
Lyude656d1b82016-08-17 15:55:54 -04003912 { }
3913
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003914 /* Highest common enabled wm level for all planes */
3915 max_level = min(level, max_level);
3916 }
3917
3918 /* No enabled planes? */
3919 if (max_level == INT_MAX)
3920 return true;
3921
3922 for_each_plane_id_on_crtc(crtc, plane_id) {
3923 const struct skl_plane_wm *wm =
3924 &crtc_state->wm.skl.optimal.planes[plane_id];
3925
Lyude656d1b82016-08-17 15:55:54 -04003926 /*
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003927 * All enabled planes must have enabled a common wm level that
3928 * can tolerate memory latencies higher than sagv_block_time_us
Lyude656d1b82016-08-17 15:55:54 -04003929 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003930 if (wm->wm[0].enable && !wm->wm[max_level].can_sagv)
Lyude656d1b82016-08-17 15:55:54 -04003931 return false;
3932 }
3933
3934 return true;
3935}
3936
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003937static bool tgl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3938{
3939 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3940 enum plane_id plane_id;
3941
3942 if (!crtc_state->hw.active)
3943 return true;
3944
3945 for_each_plane_id_on_crtc(crtc, plane_id) {
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003946 const struct skl_plane_wm *wm =
3947 &crtc_state->wm.skl.optimal.planes[plane_id];
3948
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003949 if (wm->wm[0].enable && !wm->sagv.wm0.enable)
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003950 return false;
3951 }
3952
3953 return true;
3954}
3955
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003956static bool intel_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3957{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003958 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3959 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3960
Matt Roper7dadd282021-03-19 21:42:43 -07003961 if (DISPLAY_VER(dev_priv) >= 12)
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003962 return tgl_crtc_can_enable_sagv(crtc_state);
3963 else
3964 return skl_crtc_can_enable_sagv(crtc_state);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003965}
3966
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003967bool intel_can_enable_sagv(struct drm_i915_private *dev_priv,
3968 const struct intel_bw_state *bw_state)
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003969{
Matt Roper7dadd282021-03-19 21:42:43 -07003970 if (DISPLAY_VER(dev_priv) < 11 &&
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003971 bw_state->active_pipes && !is_power_of_2(bw_state->active_pipes))
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003972 return false;
3973
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003974 return bw_state->pipe_sagv_reject == 0;
3975}
3976
3977static int intel_compute_sagv_mask(struct intel_atomic_state *state)
3978{
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003979 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003980 int ret;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003981 struct intel_crtc *crtc;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003982 struct intel_crtc_state *new_crtc_state;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003983 struct intel_bw_state *new_bw_state = NULL;
3984 const struct intel_bw_state *old_bw_state = NULL;
3985 int i;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003986
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003987 for_each_new_intel_crtc_in_state(state, crtc,
3988 new_crtc_state, i) {
3989 new_bw_state = intel_atomic_get_bw_state(state);
3990 if (IS_ERR(new_bw_state))
3991 return PTR_ERR(new_bw_state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003992
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003993 old_bw_state = intel_atomic_get_old_bw_state(state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003994
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003995 if (intel_crtc_can_enable_sagv(new_crtc_state))
3996 new_bw_state->pipe_sagv_reject &= ~BIT(crtc->pipe);
3997 else
3998 new_bw_state->pipe_sagv_reject |= BIT(crtc->pipe);
3999 }
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004000
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03004001 if (!new_bw_state)
4002 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004003
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03004004 new_bw_state->active_pipes =
4005 intel_calc_active_pipes(state, old_bw_state->active_pipes);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03004006
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03004007 if (new_bw_state->active_pipes != old_bw_state->active_pipes) {
4008 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4009 if (ret)
4010 return ret;
4011 }
4012
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004013 for_each_new_intel_crtc_in_state(state, crtc,
4014 new_crtc_state, i) {
4015 struct skl_pipe_wm *pipe_wm = &new_crtc_state->wm.skl.optimal;
4016
4017 /*
4018 * We store use_sagv_wm in the crtc state rather than relying on
4019 * that bw state since we have no convenient way to get at the
4020 * latter from the plane commit hooks (especially in the legacy
4021 * cursor case)
4022 */
Matt Roper7959ffe2021-05-18 17:06:11 -07004023 pipe_wm->use_sagv_wm = !HAS_HW_SAGV_WM(dev_priv) &&
4024 DISPLAY_VER(dev_priv) >= 12 &&
4025 intel_can_enable_sagv(dev_priv, new_bw_state);
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004026 }
4027
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03004028 if (intel_can_enable_sagv(dev_priv, new_bw_state) !=
4029 intel_can_enable_sagv(dev_priv, old_bw_state)) {
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03004030 ret = intel_atomic_serialize_global_state(&new_bw_state->base);
4031 if (ret)
4032 return ret;
4033 } else if (new_bw_state->pipe_sagv_reject != old_bw_state->pipe_sagv_reject) {
4034 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4035 if (ret)
4036 return ret;
4037 }
4038
4039 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004040}
4041
Ville Syrjälä944a5e32021-01-22 22:56:28 +02004042static int intel_dbuf_slice_size(struct drm_i915_private *dev_priv)
4043{
Ville Syrjäläb88da662021-04-16 20:10:09 +03004044 return INTEL_INFO(dev_priv)->dbuf.size /
4045 hweight8(INTEL_INFO(dev_priv)->dbuf.slice_mask);
Ville Syrjälä944a5e32021-01-22 22:56:28 +02004046}
4047
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004048static void
4049skl_ddb_entry_for_slices(struct drm_i915_private *dev_priv, u8 slice_mask,
4050 struct skl_ddb_entry *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304051{
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004052 int slice_size = intel_dbuf_slice_size(dev_priv);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004053
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004054 if (!slice_mask) {
4055 ddb->start = 0;
4056 ddb->end = 0;
4057 return;
4058 }
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004059
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004060 ddb->start = (ffs(slice_mask) - 1) * slice_size;
4061 ddb->end = fls(slice_mask) * slice_size;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004062
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004063 WARN_ON(ddb->start >= ddb->end);
Ville Syrjäläb88da662021-04-16 20:10:09 +03004064 WARN_ON(ddb->end > INTEL_INFO(dev_priv)->dbuf.size);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004065}
4066
Ville Syrjälä835c1762021-05-18 17:06:16 -07004067static unsigned int mbus_ddb_offset(struct drm_i915_private *i915, u8 slice_mask)
4068{
4069 struct skl_ddb_entry ddb;
4070
4071 if (slice_mask & (BIT(DBUF_S1) | BIT(DBUF_S2)))
4072 slice_mask = BIT(DBUF_S1);
4073 else if (slice_mask & (BIT(DBUF_S3) | BIT(DBUF_S4)))
4074 slice_mask = BIT(DBUF_S3);
4075
4076 skl_ddb_entry_for_slices(i915, slice_mask, &ddb);
4077
4078 return ddb.start;
4079}
4080
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004081u32 skl_ddb_dbuf_slice_mask(struct drm_i915_private *dev_priv,
4082 const struct skl_ddb_entry *entry)
4083{
Ville Syrjälä6390e5a2021-04-16 20:10:07 +03004084 int slice_size = intel_dbuf_slice_size(dev_priv);
4085 enum dbuf_slice start_slice, end_slice;
4086 u8 slice_mask = 0;
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004087
4088 if (!skl_ddb_entry_size(entry))
4089 return 0;
4090
4091 start_slice = entry->start / slice_size;
4092 end_slice = (entry->end - 1) / slice_size;
4093
4094 /*
4095 * Per plane DDB entry can in a really worst case be on multiple slices
4096 * but single entry is anyway contigious.
4097 */
4098 while (start_slice <= end_slice) {
4099 slice_mask |= BIT(start_slice);
4100 start_slice++;
4101 }
4102
4103 return slice_mask;
4104}
4105
Ville Syrjälä2791a402021-01-22 22:56:26 +02004106static unsigned int intel_crtc_ddb_weight(const struct intel_crtc_state *crtc_state)
4107{
4108 const struct drm_display_mode *pipe_mode = &crtc_state->hw.pipe_mode;
4109 int hdisplay, vdisplay;
4110
4111 if (!crtc_state->hw.active)
4112 return 0;
4113
4114 /*
4115 * Watermark/ddb requirement highly depends upon width of the
4116 * framebuffer, So instead of allocating DDB equally among pipes
4117 * distribute DDB based on resolution/width of the display.
4118 */
4119 drm_mode_get_hv_timing(pipe_mode, &hdisplay, &vdisplay);
4120
4121 return hdisplay;
4122}
4123
Ville Syrjäläef79d622021-01-22 22:56:32 +02004124static void intel_crtc_dbuf_weights(const struct intel_dbuf_state *dbuf_state,
4125 enum pipe for_pipe,
4126 unsigned int *weight_start,
4127 unsigned int *weight_end,
4128 unsigned int *weight_total)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004129{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004130 struct drm_i915_private *dev_priv =
4131 to_i915(dbuf_state->base.state->base.dev);
4132 enum pipe pipe;
Ville Syrjälä53630962021-01-22 22:56:31 +02004133
4134 *weight_start = 0;
4135 *weight_end = 0;
4136 *weight_total = 0;
4137
Ville Syrjäläef79d622021-01-22 22:56:32 +02004138 for_each_pipe(dev_priv, pipe) {
4139 int weight = dbuf_state->weight[pipe];
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004140
4141 /*
4142 * Do not account pipes using other slice sets
4143 * luckily as of current BSpec slice sets do not partially
4144 * intersect(pipes share either same one slice or same slice set
4145 * i.e no partial intersection), so it is enough to check for
4146 * equality for now.
4147 */
Ville Syrjäläef79d622021-01-22 22:56:32 +02004148 if (dbuf_state->slices[pipe] != dbuf_state->slices[for_pipe])
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304149 continue;
4150
Ville Syrjälä53630962021-01-22 22:56:31 +02004151 *weight_total += weight;
Ville Syrjälä53630962021-01-22 22:56:31 +02004152 if (pipe < for_pipe) {
4153 *weight_start += weight;
4154 *weight_end += weight;
4155 } else if (pipe == for_pipe) {
4156 *weight_end += weight;
4157 }
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304158 }
Ville Syrjälä53630962021-01-22 22:56:31 +02004159}
4160
4161static int
Ville Syrjäläef79d622021-01-22 22:56:32 +02004162skl_crtc_allocate_ddb(struct intel_atomic_state *state, struct intel_crtc *crtc)
Ville Syrjälä53630962021-01-22 22:56:31 +02004163{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4165 unsigned int weight_total, weight_start, weight_end;
Ville Syrjälä53630962021-01-22 22:56:31 +02004166 const struct intel_dbuf_state *old_dbuf_state =
4167 intel_atomic_get_old_dbuf_state(state);
4168 struct intel_dbuf_state *new_dbuf_state =
4169 intel_atomic_get_new_dbuf_state(state);
Ville Syrjäläef79d622021-01-22 22:56:32 +02004170 struct intel_crtc_state *crtc_state;
Ville Syrjälä53630962021-01-22 22:56:31 +02004171 struct skl_ddb_entry ddb_slices;
Ville Syrjäläef79d622021-01-22 22:56:32 +02004172 enum pipe pipe = crtc->pipe;
Manasi Navaree2bebb92021-06-03 14:53:38 -07004173 unsigned int mbus_offset = 0;
Ville Syrjälä53630962021-01-22 22:56:31 +02004174 u32 ddb_range_size;
4175 u32 dbuf_slice_mask;
4176 u32 start, end;
4177 int ret;
4178
Ville Syrjäläef79d622021-01-22 22:56:32 +02004179 if (new_dbuf_state->weight[pipe] == 0) {
4180 new_dbuf_state->ddb[pipe].start = 0;
4181 new_dbuf_state->ddb[pipe].end = 0;
4182 goto out;
Ville Syrjälä53630962021-01-22 22:56:31 +02004183 }
4184
Ville Syrjäläef79d622021-01-22 22:56:32 +02004185 dbuf_slice_mask = new_dbuf_state->slices[pipe];
Ville Syrjälä53630962021-01-22 22:56:31 +02004186
4187 skl_ddb_entry_for_slices(dev_priv, dbuf_slice_mask, &ddb_slices);
Ville Syrjälä835c1762021-05-18 17:06:16 -07004188 mbus_offset = mbus_ddb_offset(dev_priv, dbuf_slice_mask);
Ville Syrjälä53630962021-01-22 22:56:31 +02004189 ddb_range_size = skl_ddb_entry_size(&ddb_slices);
4190
Ville Syrjäläef79d622021-01-22 22:56:32 +02004191 intel_crtc_dbuf_weights(new_dbuf_state, pipe,
4192 &weight_start, &weight_end, &weight_total);
Ville Syrjälä53630962021-01-22 22:56:31 +02004193
4194 start = ddb_range_size * weight_start / weight_total;
4195 end = ddb_range_size * weight_end / weight_total;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004196
Ville Syrjälä835c1762021-05-18 17:06:16 -07004197 new_dbuf_state->ddb[pipe].start = ddb_slices.start - mbus_offset + start;
4198 new_dbuf_state->ddb[pipe].end = ddb_slices.start - mbus_offset + end;
Ville Syrjäläef79d622021-01-22 22:56:32 +02004199out:
Ville Syrjälä835c1762021-05-18 17:06:16 -07004200 if (old_dbuf_state->slices[pipe] == new_dbuf_state->slices[pipe] &&
4201 skl_ddb_entry_equal(&old_dbuf_state->ddb[pipe],
Ville Syrjäläef79d622021-01-22 22:56:32 +02004202 &new_dbuf_state->ddb[pipe]))
4203 return 0;
4204
4205 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
4206 if (ret)
4207 return ret;
4208
4209 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
4210 if (IS_ERR(crtc_state))
4211 return PTR_ERR(crtc_state);
4212
Ville Syrjälä835c1762021-05-18 17:06:16 -07004213 /*
4214 * Used for checking overlaps, so we need absolute
4215 * offsets instead of MBUS relative offsets.
4216 */
4217 crtc_state->wm.skl.ddb.start = mbus_offset + new_dbuf_state->ddb[pipe].start;
4218 crtc_state->wm.skl.ddb.end = mbus_offset + new_dbuf_state->ddb[pipe].end;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004219
Ville Syrjälä70b1a262020-02-25 19:11:16 +02004220 drm_dbg_kms(&dev_priv->drm,
Ville Syrjäläef79d622021-01-22 22:56:32 +02004221 "[CRTC:%d:%s] dbuf slices 0x%x -> 0x%x, ddb (%d - %d) -> (%d - %d), active pipes 0x%x -> 0x%x\n",
Ville Syrjälä53630962021-01-22 22:56:31 +02004222 crtc->base.base.id, crtc->base.name,
Ville Syrjäläef79d622021-01-22 22:56:32 +02004223 old_dbuf_state->slices[pipe], new_dbuf_state->slices[pipe],
4224 old_dbuf_state->ddb[pipe].start, old_dbuf_state->ddb[pipe].end,
4225 new_dbuf_state->ddb[pipe].start, new_dbuf_state->ddb[pipe].end,
4226 old_dbuf_state->active_pipes, new_dbuf_state->active_pipes);
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004227
4228 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004229}
4230
Ville Syrjälädf331de2019-03-19 18:03:11 +02004231static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4232 int width, const struct drm_format_info *format,
4233 u64 modifier, unsigned int rotation,
4234 u32 plane_pixel_rate, struct skl_wm_params *wp,
4235 int color_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004236static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004237 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004238 unsigned int latency,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004239 const struct skl_wm_params *wp,
4240 const struct skl_wm_level *result_prev,
4241 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004242
Ville Syrjälädf331de2019-03-19 18:03:11 +02004243static unsigned int
4244skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
4245 int num_active)
4246{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004247 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004248 int level, max_level = ilk_wm_max_level(dev_priv);
4249 struct skl_wm_level wm = {};
4250 int ret, min_ddb_alloc = 0;
4251 struct skl_wm_params wp;
4252
4253 ret = skl_compute_wm_params(crtc_state, 256,
4254 drm_format_info(DRM_FORMAT_ARGB8888),
4255 DRM_FORMAT_MOD_LINEAR,
4256 DRM_MODE_ROTATE_0,
4257 crtc_state->pixel_rate, &wp, 0);
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304258 drm_WARN_ON(&dev_priv->drm, ret);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004259
4260 for (level = 0; level <= max_level; level++) {
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004261 unsigned int latency = dev_priv->wm.skl_latency[level];
4262
4263 skl_compute_plane_wm(crtc_state, level, latency, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004264 if (wm.min_ddb_alloc == U16_MAX)
4265 break;
4266
4267 min_ddb_alloc = wm.min_ddb_alloc;
4268 }
4269
4270 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004271}
4272
Mahesh Kumar37cde112018-04-26 19:55:17 +05304273static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
4274 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00004275{
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02004276 entry->start = reg & DDB_ENTRY_MASK;
4277 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05304278
Damien Lespiau16160e32014-11-04 17:06:53 +00004279 if (entry->end)
4280 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00004281}
4282
Mahesh Kumarddf34312018-04-09 09:11:03 +05304283static void
4284skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
4285 const enum pipe pipe,
4286 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004287 struct skl_ddb_entry *ddb_y,
4288 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05304289{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004290 u32 val, val2;
4291 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05304292
4293 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
4294 if (plane_id == PLANE_CURSOR) {
Jani Nikula5f461662020-11-30 13:15:58 +02004295 val = intel_uncore_read(&dev_priv->uncore, CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004296 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304297 return;
4298 }
4299
Jani Nikula5f461662020-11-30 13:15:58 +02004300 val = intel_uncore_read(&dev_priv->uncore, PLANE_CTL(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304301
4302 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004303 if (val & PLANE_CTL_ENABLE)
4304 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
4305 val & PLANE_CTL_ORDER_RGBX,
4306 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304307
Matt Roper7dadd282021-03-19 21:42:43 -07004308 if (DISPLAY_VER(dev_priv) >= 11) {
Jani Nikula5f461662020-11-30 13:15:58 +02004309 val = intel_uncore_read(&dev_priv->uncore, PLANE_BUF_CFG(pipe, plane_id));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004310 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4311 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02004312 val = intel_uncore_read(&dev_priv->uncore, PLANE_BUF_CFG(pipe, plane_id));
4313 val2 = intel_uncore_read(&dev_priv->uncore, PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304314
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004315 if (fourcc &&
4316 drm_format_info_is_yuv_semiplanar(drm_format_info(fourcc)))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004317 swap(val, val2);
4318
4319 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4320 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304321 }
4322}
4323
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004324void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4325 struct skl_ddb_entry *ddb_y,
4326 struct skl_ddb_entry *ddb_uv)
4327{
4328 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4329 enum intel_display_power_domain power_domain;
4330 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004331 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004332 enum plane_id plane_id;
4333
4334 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004335 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4336 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004337 return;
4338
4339 for_each_plane_id_on_crtc(crtc, plane_id)
4340 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4341 plane_id,
4342 &ddb_y[plane_id],
4343 &ddb_uv[plane_id]);
4344
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004345 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004346}
4347
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004348/*
4349 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4350 * The bspec defines downscale amount as:
4351 *
4352 * """
4353 * Horizontal down scale amount = maximum[1, Horizontal source size /
4354 * Horizontal destination size]
4355 * Vertical down scale amount = maximum[1, Vertical source size /
4356 * Vertical destination size]
4357 * Total down scale amount = Horizontal down scale amount *
4358 * Vertical down scale amount
4359 * """
4360 *
4361 * Return value is provided in 16.16 fixed point form to retain fractional part.
4362 * Caller should take care of dividing & rounding off the value.
4363 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304364static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004365skl_plane_downscale_amount(const struct intel_crtc_state *crtc_state,
4366 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004367{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304368 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004369 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304370 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4371 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004372
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304373 if (drm_WARN_ON(&dev_priv->drm,
4374 !intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304375 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004376
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004377 /*
4378 * Src coordinates are already rotated by 270 degrees for
4379 * the 90/270 degree plane rotation cases (to match the
4380 * GTT mapping), hence no need to account for rotation here.
4381 *
4382 * n.b., src is 16.16 fixed point, dst is whole integer.
4383 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004384 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
4385 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
4386 dst_w = drm_rect_width(&plane_state->uapi.dst);
4387 dst_h = drm_rect_height(&plane_state->uapi.dst);
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004388
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304389 fp_w_ratio = div_fixed16(src_w, dst_w);
4390 fp_h_ratio = div_fixed16(src_h, dst_h);
4391 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4392 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004393
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304394 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004395}
4396
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004397struct dbuf_slice_conf_entry {
4398 u8 active_pipes;
4399 u8 dbuf_mask[I915_MAX_PIPES];
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004400 bool join_mbus;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004401};
4402
4403/*
4404 * Table taken from Bspec 12716
4405 * Pipes do have some preferred DBuf slice affinity,
4406 * plus there are some hardcoded requirements on how
4407 * those should be distributed for multipipe scenarios.
4408 * For more DBuf slices algorithm can get even more messy
4409 * and less readable, so decided to use a table almost
4410 * as is from BSpec itself - that way it is at least easier
4411 * to compare, change and check.
4412 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004413static const struct dbuf_slice_conf_entry icl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004414/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4415{
4416 {
4417 .active_pipes = BIT(PIPE_A),
4418 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004419 [PIPE_A] = BIT(DBUF_S1),
4420 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004421 },
4422 {
4423 .active_pipes = BIT(PIPE_B),
4424 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004425 [PIPE_B] = BIT(DBUF_S1),
4426 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004427 },
4428 {
4429 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4430 .dbuf_mask = {
4431 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004432 [PIPE_B] = BIT(DBUF_S2),
4433 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004434 },
4435 {
4436 .active_pipes = BIT(PIPE_C),
4437 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004438 [PIPE_C] = BIT(DBUF_S2),
4439 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004440 },
4441 {
4442 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4443 .dbuf_mask = {
4444 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004445 [PIPE_C] = BIT(DBUF_S2),
4446 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004447 },
4448 {
4449 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4450 .dbuf_mask = {
4451 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004452 [PIPE_C] = BIT(DBUF_S2),
4453 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004454 },
4455 {
4456 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4457 .dbuf_mask = {
4458 [PIPE_A] = BIT(DBUF_S1),
4459 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004460 [PIPE_C] = BIT(DBUF_S2),
4461 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004462 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004463 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004464};
4465
4466/*
4467 * Table taken from Bspec 49255
4468 * Pipes do have some preferred DBuf slice affinity,
4469 * plus there are some hardcoded requirements on how
4470 * those should be distributed for multipipe scenarios.
4471 * For more DBuf slices algorithm can get even more messy
4472 * and less readable, so decided to use a table almost
4473 * as is from BSpec itself - that way it is at least easier
4474 * to compare, change and check.
4475 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004476static const struct dbuf_slice_conf_entry tgl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004477/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4478{
4479 {
4480 .active_pipes = BIT(PIPE_A),
4481 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004482 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4483 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004484 },
4485 {
4486 .active_pipes = BIT(PIPE_B),
4487 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004488 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4489 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004490 },
4491 {
4492 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4493 .dbuf_mask = {
4494 [PIPE_A] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004495 [PIPE_B] = BIT(DBUF_S1),
4496 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004497 },
4498 {
4499 .active_pipes = BIT(PIPE_C),
4500 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004501 [PIPE_C] = BIT(DBUF_S2) | BIT(DBUF_S1),
4502 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004503 },
4504 {
4505 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4506 .dbuf_mask = {
4507 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004508 [PIPE_C] = BIT(DBUF_S2),
4509 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004510 },
4511 {
4512 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4513 .dbuf_mask = {
4514 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004515 [PIPE_C] = BIT(DBUF_S2),
4516 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004517 },
4518 {
4519 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4520 .dbuf_mask = {
4521 [PIPE_A] = BIT(DBUF_S1),
4522 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004523 [PIPE_C] = BIT(DBUF_S2),
4524 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004525 },
4526 {
4527 .active_pipes = BIT(PIPE_D),
4528 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004529 [PIPE_D] = BIT(DBUF_S2) | BIT(DBUF_S1),
4530 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004531 },
4532 {
4533 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4534 .dbuf_mask = {
4535 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004536 [PIPE_D] = BIT(DBUF_S2),
4537 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004538 },
4539 {
4540 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4541 .dbuf_mask = {
4542 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004543 [PIPE_D] = BIT(DBUF_S2),
4544 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004545 },
4546 {
4547 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4548 .dbuf_mask = {
4549 [PIPE_A] = BIT(DBUF_S1),
4550 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004551 [PIPE_D] = BIT(DBUF_S2),
4552 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004553 },
4554 {
4555 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4556 .dbuf_mask = {
4557 [PIPE_C] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004558 [PIPE_D] = BIT(DBUF_S2),
4559 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004560 },
4561 {
4562 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4563 .dbuf_mask = {
4564 [PIPE_A] = BIT(DBUF_S1),
4565 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004566 [PIPE_D] = BIT(DBUF_S2),
4567 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004568 },
4569 {
4570 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4571 .dbuf_mask = {
4572 [PIPE_B] = BIT(DBUF_S1),
4573 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004574 [PIPE_D] = BIT(DBUF_S2),
4575 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004576 },
4577 {
4578 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4579 .dbuf_mask = {
4580 [PIPE_A] = BIT(DBUF_S1),
4581 [PIPE_B] = BIT(DBUF_S1),
4582 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004583 [PIPE_D] = BIT(DBUF_S2),
4584 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004585 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004586 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004587};
4588
Matt Roper49f75632021-07-21 15:30:40 -07004589static const struct dbuf_slice_conf_entry dg2_allowed_dbufs[] = {
4590 {
4591 .active_pipes = BIT(PIPE_A),
4592 .dbuf_mask = {
4593 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4594 },
4595 },
4596 {
4597 .active_pipes = BIT(PIPE_B),
4598 .dbuf_mask = {
4599 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4600 },
4601 },
4602 {
4603 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4604 .dbuf_mask = {
4605 [PIPE_A] = BIT(DBUF_S1),
4606 [PIPE_B] = BIT(DBUF_S2),
4607 },
4608 },
4609 {
4610 .active_pipes = BIT(PIPE_C),
4611 .dbuf_mask = {
4612 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4613 },
4614 },
4615 {
4616 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4617 .dbuf_mask = {
4618 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4619 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4620 },
4621 },
4622 {
4623 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4624 .dbuf_mask = {
4625 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4626 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4627 },
4628 },
4629 {
4630 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4631 .dbuf_mask = {
4632 [PIPE_A] = BIT(DBUF_S1),
4633 [PIPE_B] = BIT(DBUF_S2),
4634 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4635 },
4636 },
4637 {
4638 .active_pipes = BIT(PIPE_D),
4639 .dbuf_mask = {
4640 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4641 },
4642 },
4643 {
4644 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4645 .dbuf_mask = {
4646 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4647 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4648 },
4649 },
4650 {
4651 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4652 .dbuf_mask = {
4653 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4654 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4655 },
4656 },
4657 {
4658 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4659 .dbuf_mask = {
4660 [PIPE_A] = BIT(DBUF_S1),
4661 [PIPE_B] = BIT(DBUF_S2),
4662 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4663 },
4664 },
4665 {
4666 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4667 .dbuf_mask = {
4668 [PIPE_C] = BIT(DBUF_S3),
4669 [PIPE_D] = BIT(DBUF_S4),
4670 },
4671 },
4672 {
4673 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4674 .dbuf_mask = {
4675 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4676 [PIPE_C] = BIT(DBUF_S3),
4677 [PIPE_D] = BIT(DBUF_S4),
4678 },
4679 },
4680 {
4681 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4682 .dbuf_mask = {
4683 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4684 [PIPE_C] = BIT(DBUF_S3),
4685 [PIPE_D] = BIT(DBUF_S4),
4686 },
4687 },
4688 {
4689 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4690 .dbuf_mask = {
4691 [PIPE_A] = BIT(DBUF_S1),
4692 [PIPE_B] = BIT(DBUF_S2),
4693 [PIPE_C] = BIT(DBUF_S3),
4694 [PIPE_D] = BIT(DBUF_S4),
4695 },
4696 },
4697 {}
4698};
4699
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004700static const struct dbuf_slice_conf_entry adlp_allowed_dbufs[] = {
4701 {
4702 .active_pipes = BIT(PIPE_A),
4703 .dbuf_mask = {
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004704 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2) | BIT(DBUF_S3) | BIT(DBUF_S4),
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004705 },
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004706 .join_mbus = true,
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004707 },
4708 {
4709 .active_pipes = BIT(PIPE_B),
4710 .dbuf_mask = {
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004711 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2) | BIT(DBUF_S3) | BIT(DBUF_S4),
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004712 },
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004713 .join_mbus = true,
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004714 },
4715 {
4716 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4717 .dbuf_mask = {
4718 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4719 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4720 },
4721 },
4722 {
4723 .active_pipes = BIT(PIPE_C),
4724 .dbuf_mask = {
4725 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4726 },
4727 },
4728 {
4729 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4730 .dbuf_mask = {
4731 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4732 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4733 },
4734 },
4735 {
4736 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4737 .dbuf_mask = {
4738 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4739 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4740 },
4741 },
4742 {
4743 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4744 .dbuf_mask = {
4745 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4746 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4747 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4748 },
4749 },
4750 {
4751 .active_pipes = BIT(PIPE_D),
4752 .dbuf_mask = {
4753 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4754 },
4755 },
4756 {
4757 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4758 .dbuf_mask = {
4759 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4760 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4761 },
4762 },
4763 {
4764 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4765 .dbuf_mask = {
4766 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4767 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4768 },
4769 },
4770 {
4771 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4772 .dbuf_mask = {
4773 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4774 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4775 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4776 },
4777 },
4778 {
4779 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4780 .dbuf_mask = {
4781 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4782 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4783 },
4784 },
4785 {
4786 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4787 .dbuf_mask = {
4788 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4789 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4790 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4791 },
4792 },
4793 {
4794 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4795 .dbuf_mask = {
4796 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4797 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4798 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4799 },
4800 },
4801 {
4802 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4803 .dbuf_mask = {
4804 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4805 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4806 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4807 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4808 },
4809 },
4810 {}
4811
4812};
4813
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004814static bool check_mbus_joined(u8 active_pipes,
4815 const struct dbuf_slice_conf_entry *dbuf_slices)
4816{
4817 int i;
4818
4819 for (i = 0; i < dbuf_slices[i].active_pipes; i++) {
4820 if (dbuf_slices[i].active_pipes == active_pipes)
4821 return dbuf_slices[i].join_mbus;
4822 }
4823 return false;
4824}
4825
4826static bool adlp_check_mbus_joined(u8 active_pipes)
4827{
4828 return check_mbus_joined(active_pipes, adlp_allowed_dbufs);
4829}
4830
Ville Syrjälä05e81552020-02-25 19:11:09 +02004831static u8 compute_dbuf_slices(enum pipe pipe, u8 active_pipes,
4832 const struct dbuf_slice_conf_entry *dbuf_slices)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004833{
4834 int i;
4835
Ville Syrjälä05e81552020-02-25 19:11:09 +02004836 for (i = 0; i < dbuf_slices[i].active_pipes; i++) {
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004837 if (dbuf_slices[i].active_pipes == active_pipes)
4838 return dbuf_slices[i].dbuf_mask[pipe];
4839 }
4840 return 0;
4841}
4842
4843/*
4844 * This function finds an entry with same enabled pipe configuration and
4845 * returns correspondent DBuf slice mask as stated in BSpec for particular
4846 * platform.
4847 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004848static u8 icl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004849{
4850 /*
4851 * FIXME: For ICL this is still a bit unclear as prev BSpec revision
4852 * required calculating "pipe ratio" in order to determine
4853 * if one or two slices can be used for single pipe configurations
4854 * as additional constraint to the existing table.
4855 * However based on recent info, it should be not "pipe ratio"
4856 * but rather ratio between pixel_rate and cdclk with additional
4857 * constants, so for now we are using only table until this is
4858 * clarified. Also this is the reason why crtc_state param is
4859 * still here - we will need it once those additional constraints
4860 * pop up.
4861 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004862 return compute_dbuf_slices(pipe, active_pipes, icl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004863}
4864
Ville Syrjälä05e81552020-02-25 19:11:09 +02004865static u8 tgl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004866{
Ville Syrjälä05e81552020-02-25 19:11:09 +02004867 return compute_dbuf_slices(pipe, active_pipes, tgl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004868}
4869
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004870static u32 adlp_compute_dbuf_slices(enum pipe pipe, u32 active_pipes)
4871{
4872 return compute_dbuf_slices(pipe, active_pipes, adlp_allowed_dbufs);
4873}
4874
Matt Roper49f75632021-07-21 15:30:40 -07004875static u32 dg2_compute_dbuf_slices(enum pipe pipe, u32 active_pipes)
4876{
4877 return compute_dbuf_slices(pipe, active_pipes, dg2_allowed_dbufs);
4878}
4879
Ville Syrjälä2d42f322021-01-22 22:56:27 +02004880static u8 skl_compute_dbuf_slices(struct intel_crtc *crtc, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004881{
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004882 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4883 enum pipe pipe = crtc->pipe;
4884
Matt Roper49f75632021-07-21 15:30:40 -07004885 if (IS_DG2(dev_priv))
4886 return dg2_compute_dbuf_slices(pipe, active_pipes);
4887 else if (IS_ALDERLAKE_P(dev_priv))
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004888 return adlp_compute_dbuf_slices(pipe, active_pipes);
4889 else if (DISPLAY_VER(dev_priv) == 12)
Ville Syrjälä05e81552020-02-25 19:11:09 +02004890 return tgl_compute_dbuf_slices(pipe, active_pipes);
Lucas De Marchi93e7e612021-04-12 22:09:53 -07004891 else if (DISPLAY_VER(dev_priv) == 11)
Ville Syrjälä05e81552020-02-25 19:11:09 +02004892 return icl_compute_dbuf_slices(pipe, active_pipes);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004893 /*
4894 * For anything else just return one slice yet.
4895 * Should be extended for other platforms.
4896 */
Ville Syrjälä2f9078c2020-02-25 19:11:10 +02004897 return active_pipes & BIT(pipe) ? BIT(DBUF_S1) : 0;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004898}
4899
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004900static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004901skl_plane_relative_data_rate(const struct intel_crtc_state *crtc_state,
4902 const struct intel_plane_state *plane_state,
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004903 int color_plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004904{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004905 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004906 const struct drm_framebuffer *fb = plane_state->hw.fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004907 u32 data_rate;
4908 u32 width = 0, height = 0;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304909 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004910 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004911
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004912 if (!plane_state->uapi.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004913 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004914
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004915 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004916 return 0;
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004917
4918 if (color_plane == 1 &&
Imre Deak4941f352019-12-21 14:05:43 +02004919 !intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier))
Matt Ropera1de91e2016-05-12 07:05:57 -07004920 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004921
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004922 /*
4923 * Src coordinates are already rotated by 270 degrees for
4924 * the 90/270 degree plane rotation cases (to match the
4925 * GTT mapping), hence no need to account for rotation here.
4926 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004927 width = drm_rect_width(&plane_state->uapi.src) >> 16;
4928 height = drm_rect_height(&plane_state->uapi.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004929
Mahesh Kumarb879d582018-04-09 09:11:01 +05304930 /* UV plane does 1/2 pixel sub-sampling */
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004931 if (color_plane == 1) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304932 width /= 2;
4933 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004934 }
4935
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004936 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304937
Maarten Lankhorstec193642019-06-28 10:55:17 +02004938 down_scale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004939
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004940 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4941
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004942 rate *= fb->format->cpp[color_plane];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004943 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004944}
4945
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004946static u64
Ville Syrjäläab016302020-11-06 19:30:41 +02004947skl_get_total_relative_data_rate(struct intel_atomic_state *state,
4948 struct intel_crtc *crtc)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004949{
Ville Syrjäläab016302020-11-06 19:30:41 +02004950 struct intel_crtc_state *crtc_state =
4951 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004952 const struct intel_plane_state *plane_state;
Ville Syrjäläab016302020-11-06 19:30:41 +02004953 struct intel_plane *plane;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004954 u64 total_data_rate = 0;
Ville Syrjäläab016302020-11-06 19:30:41 +02004955 enum plane_id plane_id;
4956 int i;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004957
Matt Ropera1de91e2016-05-12 07:05:57 -07004958 /* Calculate and cache data rate for each plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004959 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
4960 if (plane->pipe != crtc->pipe)
4961 continue;
4962
4963 plane_id = plane->id;
Matt Roper024c9042015-09-24 15:53:11 -07004964
Mahesh Kumarb879d582018-04-09 09:11:01 +05304965 /* packed/y */
Ville Syrjäläab016302020-11-06 19:30:41 +02004966 crtc_state->plane_data_rate[plane_id] =
4967 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Matt Roper9c74d822016-05-12 07:05:58 -07004968
Mahesh Kumarb879d582018-04-09 09:11:01 +05304969 /* uv-plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004970 crtc_state->uv_plane_data_rate[plane_id] =
4971 skl_plane_relative_data_rate(crtc_state, plane_state, 1);
4972 }
4973
4974 for_each_plane_id_on_crtc(crtc, plane_id) {
4975 total_data_rate += crtc_state->plane_data_rate[plane_id];
4976 total_data_rate += crtc_state->uv_plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004977 }
4978
4979 return total_data_rate;
4980}
4981
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004982static u64
Ville Syrjäläab016302020-11-06 19:30:41 +02004983icl_get_total_relative_data_rate(struct intel_atomic_state *state,
4984 struct intel_crtc *crtc)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004985{
Ville Syrjäläab016302020-11-06 19:30:41 +02004986 struct intel_crtc_state *crtc_state =
4987 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004988 const struct intel_plane_state *plane_state;
Ville Syrjäläab016302020-11-06 19:30:41 +02004989 struct intel_plane *plane;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004990 u64 total_data_rate = 0;
Ville Syrjäläab016302020-11-06 19:30:41 +02004991 enum plane_id plane_id;
4992 int i;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004993
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004994 /* Calculate and cache data rate for each plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004995 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
4996 if (plane->pipe != crtc->pipe)
4997 continue;
4998
4999 plane_id = plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005000
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005001 if (!plane_state->planar_linked_plane) {
Ville Syrjäläab016302020-11-06 19:30:41 +02005002 crtc_state->plane_data_rate[plane_id] =
5003 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005004 } else {
5005 enum plane_id y_plane_id;
5006
5007 /*
5008 * The slave plane might not iterate in
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005009 * intel_atomic_crtc_state_for_each_plane_state(),
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005010 * and needs the master plane state which may be
5011 * NULL if we try get_new_plane_state(), so we
5012 * always calculate from the master.
5013 */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005014 if (plane_state->planar_slave)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005015 continue;
5016
5017 /* Y plane rate is calculated on the slave */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005018 y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjäläab016302020-11-06 19:30:41 +02005019 crtc_state->plane_data_rate[y_plane_id] =
5020 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005021
Ville Syrjäläab016302020-11-06 19:30:41 +02005022 crtc_state->plane_data_rate[plane_id] =
5023 skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005024 }
5025 }
5026
Ville Syrjäläab016302020-11-06 19:30:41 +02005027 for_each_plane_id_on_crtc(crtc, plane_id)
5028 total_data_rate += crtc_state->plane_data_rate[plane_id];
5029
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005030 return total_data_rate;
5031}
5032
Ville Syrjälä5516e892021-02-26 17:32:03 +02005033const struct skl_wm_level *
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005034skl_plane_wm_level(const struct skl_pipe_wm *pipe_wm,
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005035 enum plane_id plane_id,
5036 int level)
5037{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005038 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5039
5040 if (level == 0 && pipe_wm->use_sagv_wm)
Ville Syrjäläa68aa482021-02-26 17:32:01 +02005041 return &wm->sagv.wm0;
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005042
5043 return &wm->wm[level];
5044}
5045
Ville Syrjälä5516e892021-02-26 17:32:03 +02005046const struct skl_wm_level *
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005047skl_plane_trans_wm(const struct skl_pipe_wm *pipe_wm,
5048 enum plane_id plane_id)
5049{
5050 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5051
5052 if (pipe_wm->use_sagv_wm)
5053 return &wm->sagv.trans_wm;
5054
5055 return &wm->trans_wm;
5056}
5057
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005058/*
5059 * We only disable the watermarks for each plane if
5060 * they exceed the ddb allocation of said plane. This
5061 * is done so that we don't end up touching cursor
5062 * watermarks needlessly when some other plane reduces
5063 * our max possible watermark level.
5064 *
5065 * Bspec has this to say about the PLANE_WM enable bit:
5066 * "All the watermarks at this level for all enabled
5067 * planes must be enabled before the level will be used."
5068 * So this is actually safe to do.
5069 */
5070static void
5071skl_check_wm_level(struct skl_wm_level *wm, u64 total)
5072{
5073 if (wm->min_ddb_alloc > total)
5074 memset(wm, 0, sizeof(*wm));
5075}
5076
5077static void
5078skl_check_nv12_wm_level(struct skl_wm_level *wm, struct skl_wm_level *uv_wm,
5079 u64 total, u64 uv_total)
5080{
5081 if (wm->min_ddb_alloc > total ||
5082 uv_wm->min_ddb_alloc > uv_total) {
5083 memset(wm, 0, sizeof(*wm));
5084 memset(uv_wm, 0, sizeof(*uv_wm));
5085 }
5086}
5087
Matt Roperc107acf2016-05-12 07:06:01 -07005088static int
Ville Syrjäläef79d622021-01-22 22:56:32 +02005089skl_allocate_plane_ddb(struct intel_atomic_state *state,
5090 struct intel_crtc *crtc)
Damien Lespiaub9cec072014-11-04 17:06:43 +00005091{
Ville Syrjäläef79d622021-01-22 22:56:32 +02005092 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläffc90032020-11-06 19:30:37 +02005093 struct intel_crtc_state *crtc_state =
5094 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläef79d622021-01-22 22:56:32 +02005095 const struct intel_dbuf_state *dbuf_state =
Ville Syrjälä47a14952021-01-22 22:56:30 +02005096 intel_atomic_get_new_dbuf_state(state);
Ville Syrjäläef79d622021-01-22 22:56:32 +02005097 const struct skl_ddb_entry *alloc = &dbuf_state->ddb[crtc->pipe];
5098 int num_active = hweight8(dbuf_state->active_pipes);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005099 u16 alloc_size, start = 0;
5100 u16 total[I915_MAX_PLANES] = {};
5101 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02005102 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005103 enum plane_id plane_id;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005104 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08005105 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005106
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005107 /* Clear the partitioning for disabled planes. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02005108 memset(crtc_state->wm.skl.plane_ddb_y, 0, sizeof(crtc_state->wm.skl.plane_ddb_y));
5109 memset(crtc_state->wm.skl.plane_ddb_uv, 0, sizeof(crtc_state->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005110
Ville Syrjäläef79d622021-01-22 22:56:32 +02005111 if (!crtc_state->hw.active)
Matt Roperc107acf2016-05-12 07:06:01 -07005112 return 0;
Matt Roperc107acf2016-05-12 07:06:01 -07005113
Matt Roper7dadd282021-03-19 21:42:43 -07005114 if (DISPLAY_VER(dev_priv) >= 11)
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005115 total_data_rate =
Ville Syrjäläab016302020-11-06 19:30:41 +02005116 icl_get_total_relative_data_rate(state, crtc);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005117 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005118 total_data_rate =
Ville Syrjäläab016302020-11-06 19:30:41 +02005119 skl_get_total_relative_data_rate(state, crtc);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005120
Damien Lespiau34bb56a2014-11-04 17:07:01 +00005121 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05305122 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07005123 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005124
Matt Roperd8e87492018-12-11 09:31:07 -08005125 /* Allocate fixed number of blocks for cursor. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02005126 total[PLANE_CURSOR] = skl_cursor_allocation(crtc_state, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08005127 alloc_size -= total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02005128 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
Matt Roperd8e87492018-12-11 09:31:07 -08005129 alloc->end - total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02005130 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02005131
Matt Ropera1de91e2016-05-12 07:05:57 -07005132 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07005133 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005134
Matt Roperd8e87492018-12-11 09:31:07 -08005135 /*
5136 * Find the highest watermark level for which we can satisfy the block
5137 * requirement of active planes.
5138 */
5139 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08005140 blocks = 0;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005141 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005142 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005143 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02005144
5145 if (plane_id == PLANE_CURSOR) {
Vandita Kulkarni4ba48702019-12-16 13:36:19 +05305146 if (wm->wm[level].min_ddb_alloc > total[PLANE_CURSOR]) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305147 drm_WARN_ON(&dev_priv->drm,
5148 wm->wm[level].min_ddb_alloc != U16_MAX);
Ville Syrjälä10a7e072019-03-12 22:58:40 +02005149 blocks = U32_MAX;
5150 break;
5151 }
5152 continue;
5153 }
5154
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005155 blocks += wm->wm[level].min_ddb_alloc;
5156 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08005157 }
5158
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02005159 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08005160 alloc_size -= blocks;
5161 break;
5162 }
5163 }
5164
5165 if (level < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005166 drm_dbg_kms(&dev_priv->drm,
5167 "Requested display configuration exceeds system DDB limitations");
5168 drm_dbg_kms(&dev_priv->drm, "minimum required %d/%d\n",
5169 blocks, alloc_size);
Matt Roperd8e87492018-12-11 09:31:07 -08005170 return -EINVAL;
5171 }
5172
5173 /*
5174 * Grant each plane the blocks it requires at the highest achievable
5175 * watermark level, plus an extra share of the leftover blocks
5176 * proportional to its relative data rate.
5177 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005178 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005179 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005180 &crtc_state->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005181 u64 rate;
5182 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005183
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005184 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02005185 continue;
5186
Damien Lespiaub9cec072014-11-04 17:06:43 +00005187 /*
Matt Roperd8e87492018-12-11 09:31:07 -08005188 * We've accounted for all active planes; remaining planes are
5189 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00005190 */
Matt Roperd8e87492018-12-11 09:31:07 -08005191 if (total_data_rate == 0)
5192 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005193
Ville Syrjäläab016302020-11-06 19:30:41 +02005194 rate = crtc_state->plane_data_rate[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005195 extra = min_t(u16, alloc_size,
5196 DIV64_U64_ROUND_UP(alloc_size * rate,
5197 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005198 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08005199 alloc_size -= extra;
5200 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005201
Matt Roperd8e87492018-12-11 09:31:07 -08005202 if (total_data_rate == 0)
5203 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005204
Ville Syrjäläab016302020-11-06 19:30:41 +02005205 rate = crtc_state->uv_plane_data_rate[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005206 extra = min_t(u16, alloc_size,
5207 DIV64_U64_ROUND_UP(alloc_size * rate,
5208 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005209 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08005210 alloc_size -= extra;
5211 total_data_rate -= rate;
5212 }
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305213 drm_WARN_ON(&dev_priv->drm, alloc_size != 0 || total_data_rate != 0);
Matt Roperd8e87492018-12-11 09:31:07 -08005214
5215 /* Set the actual DDB start/end points for each plane */
5216 start = alloc->start;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005217 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005218 struct skl_ddb_entry *plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005219 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005220 struct skl_ddb_entry *uv_plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005221 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005222
5223 if (plane_id == PLANE_CURSOR)
5224 continue;
5225
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005226 /* Gen11+ uses a separate plane for UV watermarks */
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305227 drm_WARN_ON(&dev_priv->drm,
Matt Roper7dadd282021-03-19 21:42:43 -07005228 DISPLAY_VER(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005229
Matt Roperd8e87492018-12-11 09:31:07 -08005230 /* Leave disabled planes at (0,0) */
5231 if (total[plane_id]) {
5232 plane_alloc->start = start;
5233 start += total[plane_id];
5234 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07005235 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005236
Matt Roperd8e87492018-12-11 09:31:07 -08005237 if (uv_total[plane_id]) {
5238 uv_plane_alloc->start = start;
5239 start += uv_total[plane_id];
5240 uv_plane_alloc->end = start;
5241 }
5242 }
5243
5244 /*
5245 * When we calculated watermark values we didn't know how high
5246 * of a level we'd actually be able to hit, so we just marked
5247 * all levels as "enabled." Go back now and disable the ones
5248 * that aren't actually possible.
5249 */
5250 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005251 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005252 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005253 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02005254
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005255 skl_check_nv12_wm_level(&wm->wm[level], &wm->uv_wm[level],
5256 total[plane_id], uv_total[plane_id]);
Ville Syrjälä290248c2019-02-13 18:54:24 +02005257
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005258 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07005259 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005260 * Underruns with WM1+ disabled
5261 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005262 if (DISPLAY_VER(dev_priv) == 11 &&
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005263 level == 1 && wm->wm[0].enable) {
5264 wm->wm[level].blocks = wm->wm[0].blocks;
5265 wm->wm[level].lines = wm->wm[0].lines;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005266 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02005267 }
Matt Roperd8e87492018-12-11 09:31:07 -08005268 }
5269 }
5270
5271 /*
Ville Syrjälädf4a50a2021-02-26 17:31:59 +02005272 * Go back and disable the transition and SAGV watermarks
5273 * if it turns out we don't have enough DDB blocks for them.
Matt Roperd8e87492018-12-11 09:31:07 -08005274 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005275 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005276 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005277 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005278
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005279 skl_check_wm_level(&wm->trans_wm, total[plane_id]);
5280 skl_check_wm_level(&wm->sagv.wm0, total[plane_id]);
5281 skl_check_wm_level(&wm->sagv.trans_wm, total[plane_id]);
Damien Lespiaub9cec072014-11-04 17:06:43 +00005282 }
5283
Matt Roperc107acf2016-05-12 07:06:01 -07005284 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005285}
5286
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005287/*
5288 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02005289 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005290 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
5291 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
5292*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005293static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005294skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
5295 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005296{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005297 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305298 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005299
5300 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305301 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005302
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305303 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005304 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005305
Matt Roper2b5a4562021-03-22 16:38:40 -07005306 if (DISPLAY_VER(dev_priv) >= 10)
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005307 ret = add_fixed16_u32(ret, 1);
5308
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005309 return ret;
5310}
5311
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005312static uint_fixed_16_16_t
5313skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
5314 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005315{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005316 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305317 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005318
5319 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305320 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005321
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005322 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305323 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
5324 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305325 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005326 return ret;
5327}
5328
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305329static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02005330intel_get_linetime_us(const struct intel_crtc_state *crtc_state)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305331{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305332 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005333 u32 pixel_rate;
5334 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305335 uint_fixed_16_16_t linetime_us;
5336
Maarten Lankhorst1326a922019-10-31 12:26:02 +01005337 if (!crtc_state->hw.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305338 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305339
Maarten Lankhorstec193642019-06-28 10:55:17 +02005340 pixel_rate = crtc_state->pixel_rate;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305341
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305342 if (drm_WARN_ON(&dev_priv->drm, pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305343 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305344
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005345 crtc_htotal = crtc_state->hw.pipe_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305346 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305347
5348 return linetime_us;
5349}
5350
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305351static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005352skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
5353 int width, const struct drm_format_info *format,
5354 u64 modifier, unsigned int rotation,
5355 u32 plane_pixel_rate, struct skl_wm_params *wp,
5356 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305357{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005358 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005359 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005360 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305361
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05305362 /* only planar format has two planes */
Imre Deak4941f352019-12-21 14:05:43 +02005363 if (color_plane == 1 &&
5364 !intel_format_info_is_yuv_semiplanar(format, modifier)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005365 drm_dbg_kms(&dev_priv->drm,
5366 "Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305367 return -EINVAL;
5368 }
5369
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005370 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
5371 modifier == I915_FORMAT_MOD_Yf_TILED ||
5372 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5373 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
5374 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
5375 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5376 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Imre Deak4941f352019-12-21 14:05:43 +02005377 wp->is_planar = intel_format_info_is_yuv_semiplanar(format, modifier);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305378
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005379 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02005380 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305381 wp->width /= 2;
5382
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005383 wp->cpp = format->cpp[color_plane];
5384 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305385
Matt Roper7dadd282021-03-19 21:42:43 -07005386 if (DISPLAY_VER(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005387 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005388 wp->dbuf_block_size = 256;
5389 else
5390 wp->dbuf_block_size = 512;
5391
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005392 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305393 switch (wp->cpp) {
5394 case 1:
5395 wp->y_min_scanlines = 16;
5396 break;
5397 case 2:
5398 wp->y_min_scanlines = 8;
5399 break;
5400 case 4:
5401 wp->y_min_scanlines = 4;
5402 break;
5403 default:
5404 MISSING_CASE(wp->cpp);
5405 return -EINVAL;
5406 }
5407 } else {
5408 wp->y_min_scanlines = 4;
5409 }
5410
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005411 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305412 wp->y_min_scanlines *= 2;
5413
5414 wp->plane_bytes_per_line = wp->width * wp->cpp;
5415 if (wp->y_tiled) {
5416 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005417 wp->y_min_scanlines,
5418 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305419
Matt Roper2b5a4562021-03-22 16:38:40 -07005420 if (DISPLAY_VER(dev_priv) >= 10)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305421 interm_pbpl++;
5422
5423 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
5424 wp->y_min_scanlines);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305425 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005426 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005427 wp->dbuf_block_size);
5428
Matt Roper2b5a4562021-03-22 16:38:40 -07005429 if (!wp->x_tiled || DISPLAY_VER(dev_priv) >= 10)
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005430 interm_pbpl++;
5431
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305432 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
5433 }
5434
5435 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
5436 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005437
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305438 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005439 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305440
5441 return 0;
5442}
5443
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005444static int
5445skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
5446 const struct intel_plane_state *plane_state,
5447 struct skl_wm_params *wp, int color_plane)
5448{
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005449 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005450 int width;
5451
Maarten Lankhorst3a612762019-10-04 13:34:54 +02005452 /*
5453 * Src coordinates are already rotated by 270 degrees for
5454 * the 90/270 degree plane rotation cases (to match the
5455 * GTT mapping), hence no need to account for rotation here.
5456 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005457 width = drm_rect_width(&plane_state->uapi.src) >> 16;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005458
5459 return skl_compute_wm_params(crtc_state, width,
5460 fb->format, fb->modifier,
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005461 plane_state->hw.rotation,
Ville Syrjälä3df3fe22020-11-06 19:30:42 +02005462 intel_plane_pixel_rate(crtc_state, plane_state),
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005463 wp, color_plane);
5464}
5465
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005466static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
5467{
Matt Roper2b5a4562021-03-22 16:38:40 -07005468 if (DISPLAY_VER(dev_priv) >= 10)
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005469 return true;
5470
5471 /* The number of lines are ignored for the level 0 watermark. */
5472 return level > 0;
5473}
5474
Matt Roper1003cee2021-05-14 08:36:54 -07005475static int skl_wm_max_lines(struct drm_i915_private *dev_priv)
5476{
5477 if (DISPLAY_VER(dev_priv) >= 13)
5478 return 255;
5479 else
5480 return 31;
5481}
5482
Maarten Lankhorstec193642019-06-28 10:55:17 +02005483static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Matt Roperd8e87492018-12-11 09:31:07 -08005484 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005485 unsigned int latency,
Matt Roperd8e87492018-12-11 09:31:07 -08005486 const struct skl_wm_params *wp,
5487 const struct skl_wm_level *result_prev,
5488 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005489{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005490 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305491 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305492 uint_fixed_16_16_t selected_result;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005493 u32 blocks, lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02005494
Ville Syrjälä0aded172019-02-05 17:50:53 +02005495 if (latency == 0) {
5496 /* reject it */
5497 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02005498 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005499 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02005500
Ville Syrjälä25312ef2019-05-03 20:38:05 +03005501 /*
5502 * WaIncreaseLatencyIPCEnabled: kbl,cfl
5503 * Display WA #1141: kbl,cfl
5504 */
Chris Wilson5f4ae272020-06-02 15:05:40 +01005505 if ((IS_KABYLAKE(dev_priv) ||
5506 IS_COFFEELAKE(dev_priv) ||
5507 IS_COMETLAKE(dev_priv)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07005508 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05305509 latency += 4;
5510
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005511 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03005512 latency += 15;
5513
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305514 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005515 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305516 method2 = skl_wm_method2(wp->plane_pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005517 crtc_state->hw.pipe_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03005518 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305519 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005520
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305521 if (wp->y_tiled) {
5522 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005523 } else {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005524 if ((wp->cpp * crtc_state->hw.pipe_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005525 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07005526 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03005527 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005528 } else if (latency >= wp->linetime_us) {
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005529 if (DISPLAY_VER(dev_priv) == 9)
Paulo Zanoni077b5822018-10-04 16:15:57 -07005530 selected_result = min_fixed16(method1, method2);
5531 else
5532 selected_result = method2;
5533 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005534 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005535 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005536 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005537
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005538 blocks = fixed16_to_u32_round_up(selected_result) + 1;
5539 lines = div_round_up_fixed16(selected_result,
5540 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00005541
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005542 if (DISPLAY_VER(dev_priv) == 9) {
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005543 /* Display WA #1125: skl,bxt,kbl */
5544 if (level == 0 && wp->rc_surface)
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005545 blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07005546
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005547 /* Display WA #1126: skl,bxt,kbl */
5548 if (level >= 1 && level <= 7) {
5549 if (wp->y_tiled) {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005550 blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
5551 lines += wp->y_min_scanlines;
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005552 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005553 blocks++;
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005554 }
5555
5556 /*
5557 * Make sure result blocks for higher latency levels are
5558 * atleast as high as level below the current level.
5559 * Assumption in DDB algorithm optimization for special
5560 * cases. Also covers Display WA #1125 for RC.
5561 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005562 if (result_prev->blocks > blocks)
5563 blocks = result_prev->blocks;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03005564 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005565 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00005566
Matt Roper7dadd282021-03-19 21:42:43 -07005567 if (DISPLAY_VER(dev_priv) >= 11) {
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005568 if (wp->y_tiled) {
5569 int extra_lines;
5570
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005571 if (lines % wp->y_min_scanlines == 0)
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005572 extra_lines = wp->y_min_scanlines;
5573 else
5574 extra_lines = wp->y_min_scanlines * 2 -
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005575 lines % wp->y_min_scanlines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005576
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005577 min_ddb_alloc = mul_round_up_u32_fixed16(lines + extra_lines,
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005578 wp->plane_blocks_per_line);
5579 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005580 min_ddb_alloc = blocks + DIV_ROUND_UP(blocks, 10);
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005581 }
5582 }
5583
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005584 if (!skl_wm_has_lines(dev_priv, level))
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005585 lines = 0;
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005586
Matt Roper1003cee2021-05-14 08:36:54 -07005587 if (lines > skl_wm_max_lines(dev_priv)) {
Ville Syrjälä0aded172019-02-05 17:50:53 +02005588 /* reject it */
5589 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08005590 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005591 }
Matt Roperd8e87492018-12-11 09:31:07 -08005592
5593 /*
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005594 * If lines is valid, assume we can use this watermark level
Matt Roperd8e87492018-12-11 09:31:07 -08005595 * for now. We'll come back and disable it after we calculate the
5596 * DDB allocation if it turns out we don't actually have enough
5597 * blocks to satisfy it.
5598 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005599 result->blocks = blocks;
5600 result->lines = lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005601 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005602 result->min_ddb_alloc = max(min_ddb_alloc, blocks) + 1;
5603 result->enable = true;
Ville Syrjälä9c312122020-11-06 19:30:40 +02005604
Matt Roper7dadd282021-03-19 21:42:43 -07005605 if (DISPLAY_VER(dev_priv) < 12)
Ville Syrjälä9c312122020-11-06 19:30:40 +02005606 result->can_sagv = latency >= dev_priv->sagv_block_time_us;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005607}
5608
Matt Roperd8e87492018-12-11 09:31:07 -08005609static void
Maarten Lankhorstec193642019-06-28 10:55:17 +02005610skl_compute_wm_levels(const struct intel_crtc_state *crtc_state,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305611 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005612 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005613{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005614 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305615 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005616 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04005617
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305618 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005619 struct skl_wm_level *result = &levels[level];
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005620 unsigned int latency = dev_priv->wm.skl_latency[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305621
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005622 skl_compute_plane_wm(crtc_state, level, latency,
5623 wm_params, result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005624
5625 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305626 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005627}
5628
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005629static void tgl_compute_sagv_wm(const struct intel_crtc_state *crtc_state,
5630 const struct skl_wm_params *wm_params,
5631 struct skl_plane_wm *plane_wm)
5632{
5633 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläa68aa482021-02-26 17:32:01 +02005634 struct skl_wm_level *sagv_wm = &plane_wm->sagv.wm0;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005635 struct skl_wm_level *levels = plane_wm->wm;
5636 unsigned int latency = dev_priv->wm.skl_latency[0] + dev_priv->sagv_block_time_us;
5637
5638 skl_compute_plane_wm(crtc_state, 0, latency,
5639 wm_params, &levels[0],
5640 sagv_wm);
5641}
5642
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005643static void skl_compute_transition_wm(struct drm_i915_private *dev_priv,
5644 struct skl_wm_level *trans_wm,
5645 const struct skl_wm_level *wm0,
5646 const struct skl_wm_params *wp)
Damien Lespiau407b50f2014-11-04 17:06:57 +00005647{
Ville Syrjäläc834d032020-02-28 22:35:52 +02005648 u16 trans_min, trans_amount, trans_y_tile_min;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005649 u16 wm0_blocks, trans_offset, blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00005650
Kumar, Maheshca476672017-08-17 19:15:24 +05305651 /* Transition WM don't make any sense if ipc is disabled */
5652 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02005653 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05305654
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005655 /*
5656 * WaDisableTWM:skl,kbl,cfl,bxt
5657 * Transition WM are not recommended by HW team for GEN9
5658 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005659 if (DISPLAY_VER(dev_priv) == 9)
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005660 return;
5661
Matt Roper7dadd282021-03-19 21:42:43 -07005662 if (DISPLAY_VER(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05305663 trans_min = 4;
Ville Syrjäläc834d032020-02-28 22:35:52 +02005664 else
5665 trans_min = 14;
5666
5667 /* Display WA #1140: glk,cnl */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005668 if (DISPLAY_VER(dev_priv) == 10)
Ville Syrjäläc834d032020-02-28 22:35:52 +02005669 trans_amount = 0;
5670 else
5671 trans_amount = 10; /* This is configurable amount */
Kumar, Maheshca476672017-08-17 19:15:24 +05305672
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005673 trans_offset = trans_min + trans_amount;
Kumar, Maheshca476672017-08-17 19:15:24 +05305674
Paulo Zanonicbacc792018-10-04 16:15:58 -07005675 /*
5676 * The spec asks for Selected Result Blocks for wm0 (the real value),
5677 * not Result Blocks (the integer value). Pay attention to the capital
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005678 * letters. The value wm_l0->blocks is actually Result Blocks, but
Paulo Zanonicbacc792018-10-04 16:15:58 -07005679 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
5680 * and since we later will have to get the ceiling of the sum in the
5681 * transition watermarks calculation, we can just pretend Selected
5682 * Result Blocks is Result Blocks minus 1 and it should work for the
5683 * current platforms.
5684 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005685 wm0_blocks = wm0->blocks - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07005686
Kumar, Maheshca476672017-08-17 19:15:24 +05305687 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005688 trans_y_tile_min =
5689 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005690 blocks = max(wm0_blocks, trans_y_tile_min) + trans_offset;
Kumar, Maheshca476672017-08-17 19:15:24 +05305691 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005692 blocks = wm0_blocks + trans_offset;
Kumar, Maheshca476672017-08-17 19:15:24 +05305693 }
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005694 blocks++;
Kumar, Maheshca476672017-08-17 19:15:24 +05305695
Matt Roperd8e87492018-12-11 09:31:07 -08005696 /*
5697 * Just assume we can enable the transition watermark. After
5698 * computing the DDB we'll come back and disable it if that
5699 * assumption turns out to be false.
5700 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005701 trans_wm->blocks = blocks;
5702 trans_wm->min_ddb_alloc = max_t(u16, wm0->min_ddb_alloc, blocks + 1);
5703 trans_wm->enable = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00005704}
5705
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005706static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005707 const struct intel_plane_state *plane_state,
5708 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005709{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005710 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
5711 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälädbf71382020-11-06 19:30:38 +02005712 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005713 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005714 int ret;
5715
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005716 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005717 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005718 if (ret)
5719 return ret;
5720
Ville Syrjälä67155a62019-03-12 22:58:37 +02005721 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005722
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005723 skl_compute_transition_wm(dev_priv, &wm->trans_wm,
5724 &wm->wm[0], &wm_params);
5725
Matt Roper7dadd282021-03-19 21:42:43 -07005726 if (DISPLAY_VER(dev_priv) >= 12) {
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005727 tgl_compute_sagv_wm(crtc_state, &wm_params, wm);
5728
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005729 skl_compute_transition_wm(dev_priv, &wm->sagv.trans_wm,
5730 &wm->sagv.wm0, &wm_params);
5731 }
Ville Syrjälä83158472018-11-27 18:57:26 +02005732
5733 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005734}
5735
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005736static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005737 const struct intel_plane_state *plane_state,
5738 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005739{
Ville Syrjälädbf71382020-11-06 19:30:38 +02005740 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Ville Syrjälä83158472018-11-27 18:57:26 +02005741 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005742 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005743
Ville Syrjälä83158472018-11-27 18:57:26 +02005744 wm->is_planar = true;
5745
5746 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005747 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005748 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005749 if (ret)
5750 return ret;
5751
Ville Syrjälä67155a62019-03-12 22:58:37 +02005752 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005753
5754 return 0;
5755}
5756
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005757static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005758 const struct intel_plane_state *plane_state)
5759{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005760 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä83158472018-11-27 18:57:26 +02005761 enum plane_id plane_id = plane->id;
Ville Syrjälädbf71382020-11-06 19:30:38 +02005762 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
5763 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjälä83158472018-11-27 18:57:26 +02005764 int ret;
5765
Ville Syrjälädbf71382020-11-06 19:30:38 +02005766 memset(wm, 0, sizeof(*wm));
5767
Ville Syrjälä83158472018-11-27 18:57:26 +02005768 if (!intel_wm_plane_visible(crtc_state, plane_state))
5769 return 0;
5770
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005771 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005772 plane_id, 0);
5773 if (ret)
5774 return ret;
5775
5776 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005777 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005778 plane_id);
5779 if (ret)
5780 return ret;
5781 }
5782
5783 return 0;
5784}
5785
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005786static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005787 const struct intel_plane_state *plane_state)
5788{
Ville Syrjälädbf71382020-11-06 19:30:38 +02005789 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
5790 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
5791 enum plane_id plane_id = plane->id;
5792 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Ville Syrjälä83158472018-11-27 18:57:26 +02005793 int ret;
5794
5795 /* Watermarks calculated in master */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005796 if (plane_state->planar_slave)
Ville Syrjälä83158472018-11-27 18:57:26 +02005797 return 0;
5798
Ville Syrjäläf99b8052021-03-27 02:59:45 +02005799 memset(wm, 0, sizeof(*wm));
5800
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005801 if (plane_state->planar_linked_plane) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005802 const struct drm_framebuffer *fb = plane_state->hw.fb;
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005803 enum plane_id y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02005804
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305805 drm_WARN_ON(&dev_priv->drm,
5806 !intel_wm_plane_visible(crtc_state, plane_state));
5807 drm_WARN_ON(&dev_priv->drm, !fb->format->is_yuv ||
5808 fb->format->num_planes == 1);
Ville Syrjälä83158472018-11-27 18:57:26 +02005809
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005810 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005811 y_plane_id, 0);
5812 if (ret)
5813 return ret;
5814
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005815 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005816 plane_id, 1);
5817 if (ret)
5818 return ret;
5819 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005820 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005821 plane_id, 0);
5822 if (ret)
5823 return ret;
5824 }
5825
5826 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005827}
5828
Ville Syrjäläffc90032020-11-06 19:30:37 +02005829static int skl_build_pipe_wm(struct intel_atomic_state *state,
5830 struct intel_crtc *crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005831{
Ville Syrjäläffc90032020-11-06 19:30:37 +02005832 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5833 struct intel_crtc_state *crtc_state =
5834 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005835 const struct intel_plane_state *plane_state;
Ville Syrjälädbf71382020-11-06 19:30:38 +02005836 struct intel_plane *plane;
5837 int ret, i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005838
Ville Syrjälädbf71382020-11-06 19:30:38 +02005839 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
5840 /*
5841 * FIXME should perhaps check {old,new}_plane_crtc->hw.crtc
5842 * instead but we don't populate that correctly for NV12 Y
5843 * planes so for now hack this.
5844 */
5845 if (plane->pipe != crtc->pipe)
5846 continue;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305847
Matt Roper7dadd282021-03-19 21:42:43 -07005848 if (DISPLAY_VER(dev_priv) >= 11)
Maarten Lankhorstec193642019-06-28 10:55:17 +02005849 ret = icl_build_plane_wm(crtc_state, plane_state);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005850 else
Maarten Lankhorstec193642019-06-28 10:55:17 +02005851 ret = skl_build_plane_wm(crtc_state, plane_state);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305852 if (ret)
5853 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005854 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305855
Ville Syrjälädbf71382020-11-06 19:30:38 +02005856 crtc_state->wm.skl.optimal = crtc_state->wm.skl.raw;
5857
Matt Roper55994c22016-05-12 07:06:08 -07005858 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005859}
5860
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005861static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5862 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005863 const struct skl_ddb_entry *entry)
5864{
5865 if (entry->end)
Jani Nikula9b6320a2020-01-23 16:00:04 +02005866 intel_de_write_fw(dev_priv, reg,
5867 (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005868 else
Jani Nikula9b6320a2020-01-23 16:00:04 +02005869 intel_de_write_fw(dev_priv, reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005870}
5871
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005872static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5873 i915_reg_t reg,
5874 const struct skl_wm_level *level)
5875{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005876 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005877
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005878 if (level->enable)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005879 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005880 if (level->ignore_lines)
5881 val |= PLANE_WM_IGNORE_LINES;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005882 val |= level->blocks;
Matt Roper1003cee2021-05-14 08:36:54 -07005883 val |= REG_FIELD_PREP(PLANE_WM_LINES_MASK, level->lines);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005884
Jani Nikula9b6320a2020-01-23 16:00:04 +02005885 intel_de_write_fw(dev_priv, reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005886}
5887
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005888void skl_write_plane_wm(struct intel_plane *plane,
5889 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005890{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005891 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005892 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005893 enum plane_id plane_id = plane->id;
5894 enum pipe pipe = plane->pipe;
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005895 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
5896 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005897 const struct skl_ddb_entry *ddb_y =
5898 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5899 const struct skl_ddb_entry *ddb_uv =
5900 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005901
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005902 for (level = 0; level <= max_level; level++)
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005903 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005904 skl_plane_wm_level(pipe_wm, plane_id, level));
5905
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005906 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005907 skl_plane_trans_wm(pipe_wm, plane_id));
Lyude27082492016-08-24 07:48:10 +02005908
Matt Roper7959ffe2021-05-18 17:06:11 -07005909 if (HAS_HW_SAGV_WM(dev_priv)) {
5910 skl_write_wm_level(dev_priv, PLANE_WM_SAGV(pipe, plane_id),
5911 &wm->sagv.wm0);
5912 skl_write_wm_level(dev_priv, PLANE_WM_SAGV_TRANS(pipe, plane_id),
5913 &wm->sagv.trans_wm);
5914 }
5915
Matt Roper7dadd282021-03-19 21:42:43 -07005916 if (DISPLAY_VER(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005917 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005918 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5919 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305920 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005921
5922 if (wm->is_planar)
5923 swap(ddb_y, ddb_uv);
5924
5925 skl_ddb_entry_write(dev_priv,
5926 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5927 skl_ddb_entry_write(dev_priv,
5928 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005929}
5930
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005931void skl_write_cursor_wm(struct intel_plane *plane,
5932 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005933{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005934 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005935 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005936 enum plane_id plane_id = plane->id;
5937 enum pipe pipe = plane->pipe;
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005938 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005939 const struct skl_ddb_entry *ddb =
5940 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005941
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005942 for (level = 0; level <= max_level; level++)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005943 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005944 skl_plane_wm_level(pipe_wm, plane_id, level));
5945
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005946 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe),
5947 skl_plane_trans_wm(pipe_wm, plane_id));
Lyude27082492016-08-24 07:48:10 +02005948
Matt Roper7959ffe2021-05-18 17:06:11 -07005949 if (HAS_HW_SAGV_WM(dev_priv)) {
5950 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5951
5952 skl_write_wm_level(dev_priv, CUR_WM_SAGV(pipe),
5953 &wm->sagv.wm0);
5954 skl_write_wm_level(dev_priv, CUR_WM_SAGV_TRANS(pipe),
5955 &wm->sagv.trans_wm);
5956 }
5957
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005958 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005959}
5960
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005961bool skl_wm_level_equals(const struct skl_wm_level *l1,
5962 const struct skl_wm_level *l2)
5963{
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005964 return l1->enable == l2->enable &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005965 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005966 l1->lines == l2->lines &&
5967 l1->blocks == l2->blocks;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005968}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005969
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005970static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5971 const struct skl_plane_wm *wm1,
5972 const struct skl_plane_wm *wm2)
5973{
5974 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005975
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005976 for (level = 0; level <= max_level; level++) {
Ville Syrjäläe7f54e62020-02-28 22:35:49 +02005977 /*
5978 * We don't check uv_wm as the hardware doesn't actually
5979 * use it. It only gets used for calculating the required
5980 * ddb allocation.
5981 */
5982 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005983 return false;
5984 }
5985
Ville Syrjäläf11449d2021-02-26 17:32:00 +02005986 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm) &&
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005987 skl_wm_level_equals(&wm1->sagv.wm0, &wm2->sagv.wm0) &&
5988 skl_wm_level_equals(&wm1->sagv.trans_wm, &wm2->sagv.trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005989}
5990
Jani Nikula81b55ef2020-04-20 17:04:38 +03005991static bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5992 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005993{
Lyude27082492016-08-24 07:48:10 +02005994 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005995}
5996
Ville Syrjälä33c9c502021-01-22 22:56:33 +02005997static void skl_ddb_entry_union(struct skl_ddb_entry *a,
5998 const struct skl_ddb_entry *b)
5999{
6000 if (a->end && b->end) {
6001 a->start = min(a->start, b->start);
6002 a->end = max(a->end, b->end);
6003 } else if (b->end) {
6004 a->start = b->start;
6005 a->end = b->end;
6006 }
6007}
6008
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006009bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03006010 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006011 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006012{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006013 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006014
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006015 for (i = 0; i < num_entries; i++) {
6016 if (i != ignore_idx &&
6017 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02006018 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03006019 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006020
Lyude27082492016-08-24 07:48:10 +02006021 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006022}
6023
Jani Nikulabb7791b2016-10-04 12:29:17 +03006024static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006025skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
6026 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006027{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01006028 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->uapi.state);
6029 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006030 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6031 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006032
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006033 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6034 struct intel_plane_state *plane_state;
6035 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006036
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006037 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
6038 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
6039 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
6040 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006041 continue;
6042
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006043 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006044 if (IS_ERR(plane_state))
6045 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02006046
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006047 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006048 }
6049
6050 return 0;
6051}
6052
Ville Syrjäläef79d622021-01-22 22:56:32 +02006053static u8 intel_dbuf_enabled_slices(const struct intel_dbuf_state *dbuf_state)
6054{
6055 struct drm_i915_private *dev_priv = to_i915(dbuf_state->base.state->base.dev);
6056 u8 enabled_slices;
6057 enum pipe pipe;
6058
6059 /*
6060 * FIXME: For now we always enable slice S1 as per
6061 * the Bspec display initialization sequence.
6062 */
6063 enabled_slices = BIT(DBUF_S1);
6064
6065 for_each_pipe(dev_priv, pipe)
6066 enabled_slices |= dbuf_state->slices[pipe];
6067
6068 return enabled_slices;
6069}
6070
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006071static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006072skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07006073{
Ville Syrjälä70b1a262020-02-25 19:11:16 +02006074 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
6075 const struct intel_dbuf_state *old_dbuf_state;
Ville Syrjäläef79d622021-01-22 22:56:32 +02006076 struct intel_dbuf_state *new_dbuf_state = NULL;
Ville Syrjälä70b1a262020-02-25 19:11:16 +02006077 const struct intel_crtc_state *old_crtc_state;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006078 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306079 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306080 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07006081
Ville Syrjäläef79d622021-01-22 22:56:32 +02006082 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6083 new_dbuf_state = intel_atomic_get_dbuf_state(state);
6084 if (IS_ERR(new_dbuf_state))
6085 return PTR_ERR(new_dbuf_state);
6086
6087 old_dbuf_state = intel_atomic_get_old_dbuf_state(state);
6088 break;
6089 }
6090
6091 if (!new_dbuf_state)
6092 return 0;
6093
6094 new_dbuf_state->active_pipes =
6095 intel_calc_active_pipes(state, old_dbuf_state->active_pipes);
6096
6097 if (old_dbuf_state->active_pipes != new_dbuf_state->active_pipes) {
6098 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6099 if (ret)
6100 return ret;
6101 }
6102
6103 for_each_intel_crtc(&dev_priv->drm, crtc) {
6104 enum pipe pipe = crtc->pipe;
6105
6106 new_dbuf_state->slices[pipe] =
6107 skl_compute_dbuf_slices(crtc, new_dbuf_state->active_pipes);
6108
6109 if (old_dbuf_state->slices[pipe] == new_dbuf_state->slices[pipe])
6110 continue;
6111
6112 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6113 if (ret)
6114 return ret;
6115 }
6116
6117 new_dbuf_state->enabled_slices = intel_dbuf_enabled_slices(new_dbuf_state);
6118
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006119 if (IS_ALDERLAKE_P(dev_priv))
6120 new_dbuf_state->joined_mbus = adlp_check_mbus_joined(new_dbuf_state->active_pipes);
6121
6122 if (old_dbuf_state->enabled_slices != new_dbuf_state->enabled_slices ||
6123 old_dbuf_state->joined_mbus != new_dbuf_state->joined_mbus) {
Ville Syrjäläef79d622021-01-22 22:56:32 +02006124 ret = intel_atomic_serialize_global_state(&new_dbuf_state->base);
6125 if (ret)
6126 return ret;
6127
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006128 if (old_dbuf_state->joined_mbus != new_dbuf_state->joined_mbus) {
6129 /* TODO: Implement vblank synchronized MBUS joining changes */
6130 ret = intel_modeset_all_pipes(state);
6131 if (ret)
6132 return ret;
6133 }
6134
Ville Syrjäläef79d622021-01-22 22:56:32 +02006135 drm_dbg_kms(&dev_priv->drm,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006136 "Enabled dbuf slices 0x%x -> 0x%x (total dbuf slices 0x%x), mbus joined? %s->%s\n",
Ville Syrjäläef79d622021-01-22 22:56:32 +02006137 old_dbuf_state->enabled_slices,
6138 new_dbuf_state->enabled_slices,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006139 INTEL_INFO(dev_priv)->dbuf.slice_mask,
6140 yesno(old_dbuf_state->joined_mbus),
6141 yesno(new_dbuf_state->joined_mbus));
Ville Syrjäläef79d622021-01-22 22:56:32 +02006142 }
6143
6144 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6145 enum pipe pipe = crtc->pipe;
6146
6147 new_dbuf_state->weight[pipe] = intel_crtc_ddb_weight(new_crtc_state);
6148
6149 if (old_dbuf_state->weight[pipe] == new_dbuf_state->weight[pipe])
6150 continue;
6151
6152 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6153 if (ret)
6154 return ret;
6155 }
6156
6157 for_each_intel_crtc(&dev_priv->drm, crtc) {
6158 ret = skl_crtc_allocate_ddb(state, crtc);
6159 if (ret)
6160 return ret;
6161 }
6162
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006163 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006164 new_crtc_state, i) {
Ville Syrjäläef79d622021-01-22 22:56:32 +02006165 ret = skl_allocate_plane_ddb(state, crtc);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006166 if (ret)
6167 return ret;
6168
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006169 ret = skl_ddb_add_affected_planes(old_crtc_state,
6170 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006171 if (ret)
6172 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07006173 }
6174
6175 return 0;
6176}
6177
Ville Syrjäläab98e942019-02-08 22:05:27 +02006178static char enast(bool enable)
6179{
6180 return enable ? '*' : ' ';
6181}
6182
Matt Roper2722efb2016-08-17 15:55:55 -04006183static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006184skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006185{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006186 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
6187 const struct intel_crtc_state *old_crtc_state;
6188 const struct intel_crtc_state *new_crtc_state;
6189 struct intel_plane *plane;
6190 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01006191 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006192
Jani Nikulabdbf43d2019-10-28 12:38:15 +02006193 if (!drm_debug_enabled(DRM_UT_KMS))
Ville Syrjäläab98e942019-02-08 22:05:27 +02006194 return;
6195
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006196 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
6197 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02006198 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
6199
6200 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
6201 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
6202
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006203 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6204 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006205 const struct skl_ddb_entry *old, *new;
6206
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006207 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
6208 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006209
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006210 if (skl_ddb_entry_equal(old, new))
6211 continue;
6212
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006213 drm_dbg_kms(&dev_priv->drm,
6214 "[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
6215 plane->base.base.id, plane->base.name,
6216 old->start, old->end, new->start, new->end,
6217 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
Ville Syrjäläab98e942019-02-08 22:05:27 +02006218 }
6219
6220 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6221 enum plane_id plane_id = plane->id;
6222 const struct skl_plane_wm *old_wm, *new_wm;
6223
6224 old_wm = &old_pipe_wm->planes[plane_id];
6225 new_wm = &new_pipe_wm->planes[plane_id];
6226
6227 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
6228 continue;
6229
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006230 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006231 "[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm,%cstwm"
6232 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm,%cstwm\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006233 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006234 enast(old_wm->wm[0].enable), enast(old_wm->wm[1].enable),
6235 enast(old_wm->wm[2].enable), enast(old_wm->wm[3].enable),
6236 enast(old_wm->wm[4].enable), enast(old_wm->wm[5].enable),
6237 enast(old_wm->wm[6].enable), enast(old_wm->wm[7].enable),
6238 enast(old_wm->trans_wm.enable),
6239 enast(old_wm->sagv.wm0.enable),
6240 enast(old_wm->sagv.trans_wm.enable),
6241 enast(new_wm->wm[0].enable), enast(new_wm->wm[1].enable),
6242 enast(new_wm->wm[2].enable), enast(new_wm->wm[3].enable),
6243 enast(new_wm->wm[4].enable), enast(new_wm->wm[5].enable),
6244 enast(new_wm->wm[6].enable), enast(new_wm->wm[7].enable),
6245 enast(new_wm->trans_wm.enable),
6246 enast(new_wm->sagv.wm0.enable),
6247 enast(new_wm->sagv.trans_wm.enable));
Ville Syrjäläab98e942019-02-08 22:05:27 +02006248
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006249 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006250 "[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%4d"
6251 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%4d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006252 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006253 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].lines,
6254 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].lines,
6255 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].lines,
6256 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].lines,
6257 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].lines,
6258 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].lines,
6259 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].lines,
6260 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].lines,
6261 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.lines,
6262 enast(old_wm->sagv.wm0.ignore_lines), old_wm->sagv.wm0.lines,
6263 enast(old_wm->sagv.trans_wm.ignore_lines), old_wm->sagv.trans_wm.lines,
6264 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].lines,
6265 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].lines,
6266 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].lines,
6267 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].lines,
6268 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].lines,
6269 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].lines,
6270 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].lines,
6271 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].lines,
6272 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.lines,
6273 enast(new_wm->sagv.wm0.ignore_lines), new_wm->sagv.wm0.lines,
6274 enast(new_wm->sagv.trans_wm.ignore_lines), new_wm->sagv.trans_wm.lines);
Ville Syrjäläab98e942019-02-08 22:05:27 +02006275
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006276 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006277 "[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d"
6278 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006279 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006280 old_wm->wm[0].blocks, old_wm->wm[1].blocks,
6281 old_wm->wm[2].blocks, old_wm->wm[3].blocks,
6282 old_wm->wm[4].blocks, old_wm->wm[5].blocks,
6283 old_wm->wm[6].blocks, old_wm->wm[7].blocks,
6284 old_wm->trans_wm.blocks,
6285 old_wm->sagv.wm0.blocks,
6286 old_wm->sagv.trans_wm.blocks,
6287 new_wm->wm[0].blocks, new_wm->wm[1].blocks,
6288 new_wm->wm[2].blocks, new_wm->wm[3].blocks,
6289 new_wm->wm[4].blocks, new_wm->wm[5].blocks,
6290 new_wm->wm[6].blocks, new_wm->wm[7].blocks,
6291 new_wm->trans_wm.blocks,
6292 new_wm->sagv.wm0.blocks,
6293 new_wm->sagv.trans_wm.blocks);
Ville Syrjäläab98e942019-02-08 22:05:27 +02006294
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006295 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006296 "[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d"
6297 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006298 plane->base.base.id, plane->base.name,
6299 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
6300 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
6301 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
6302 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
6303 old_wm->trans_wm.min_ddb_alloc,
Ville Syrjäläa68aa482021-02-26 17:32:01 +02006304 old_wm->sagv.wm0.min_ddb_alloc,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006305 old_wm->sagv.trans_wm.min_ddb_alloc,
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006306 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
6307 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
6308 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
6309 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03006310 new_wm->trans_wm.min_ddb_alloc,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006311 new_wm->sagv.wm0.min_ddb_alloc,
6312 new_wm->sagv.trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006313 }
6314 }
6315}
6316
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006317static bool skl_plane_selected_wm_equals(struct intel_plane *plane,
6318 const struct skl_pipe_wm *old_pipe_wm,
6319 const struct skl_pipe_wm *new_pipe_wm)
6320{
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006321 struct drm_i915_private *i915 = to_i915(plane->base.dev);
6322 int level, max_level = ilk_wm_max_level(i915);
6323
6324 for (level = 0; level <= max_level; level++) {
6325 /*
6326 * We don't check uv_wm as the hardware doesn't actually
6327 * use it. It only gets used for calculating the required
6328 * ddb allocation.
6329 */
Ville Syrjälä93fe8622021-03-25 02:44:14 +02006330 if (!skl_wm_level_equals(skl_plane_wm_level(old_pipe_wm, plane->id, level),
6331 skl_plane_wm_level(new_pipe_wm, plane->id, level)))
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006332 return false;
6333 }
6334
Matt Roper7959ffe2021-05-18 17:06:11 -07006335 if (HAS_HW_SAGV_WM(i915)) {
6336 const struct skl_plane_wm *old_wm = &old_pipe_wm->planes[plane->id];
6337 const struct skl_plane_wm *new_wm = &new_pipe_wm->planes[plane->id];
6338
6339 if (!skl_wm_level_equals(&old_wm->sagv.wm0, &new_wm->sagv.wm0) ||
6340 !skl_wm_level_equals(&old_wm->sagv.trans_wm, &new_wm->sagv.trans_wm))
6341 return false;
6342 }
6343
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006344 return skl_wm_level_equals(skl_plane_trans_wm(old_pipe_wm, plane->id),
6345 skl_plane_trans_wm(new_pipe_wm, plane->id));
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006346}
6347
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006348/*
6349 * To make sure the cursor watermark registers are always consistent
6350 * with our computed state the following scenario needs special
6351 * treatment:
6352 *
6353 * 1. enable cursor
6354 * 2. move cursor entirely offscreen
6355 * 3. disable cursor
6356 *
6357 * Step 2. does call .disable_plane() but does not zero the watermarks
6358 * (since we consider an offscreen cursor still active for the purposes
6359 * of watermarks). Step 3. would not normally call .disable_plane()
6360 * because the actual plane visibility isn't changing, and we don't
6361 * deallocate the cursor ddb until the pipe gets disabled. So we must
6362 * force step 3. to call .disable_plane() to update the watermark
6363 * registers properly.
6364 *
6365 * Other planes do not suffer from this issues as their watermarks are
6366 * calculated based on the actual plane visibility. The only time this
6367 * can trigger for the other planes is during the initial readout as the
6368 * default value of the watermarks registers is not zero.
6369 */
6370static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
6371 struct intel_crtc *crtc)
6372{
6373 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6374 const struct intel_crtc_state *old_crtc_state =
6375 intel_atomic_get_old_crtc_state(state, crtc);
6376 struct intel_crtc_state *new_crtc_state =
6377 intel_atomic_get_new_crtc_state(state, crtc);
6378 struct intel_plane *plane;
6379
6380 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6381 struct intel_plane_state *plane_state;
6382 enum plane_id plane_id = plane->id;
6383
6384 /*
6385 * Force a full wm update for every plane on modeset.
6386 * Required because the reset value of the wm registers
6387 * is non-zero, whereas we want all disabled planes to
6388 * have zero watermarks. So if we turn off the relevant
6389 * power well the hardware state will go out of sync
6390 * with the software state.
6391 */
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01006392 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) &&
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006393 skl_plane_selected_wm_equals(plane,
6394 &old_crtc_state->wm.skl.optimal,
6395 &new_crtc_state->wm.skl.optimal))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006396 continue;
6397
6398 plane_state = intel_atomic_get_plane_state(state, plane);
6399 if (IS_ERR(plane_state))
6400 return PTR_ERR(plane_state);
6401
6402 new_crtc_state->update_planes |= BIT(plane_id);
6403 }
6404
6405 return 0;
6406}
6407
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306408static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006409skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306410{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006411 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02006412 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306413 int ret, i;
6414
Ville Syrjäläffc90032020-11-06 19:30:37 +02006415 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6416 ret = skl_build_pipe_wm(state, crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006417 if (ret)
6418 return ret;
Matt Roper734fa012016-05-12 15:11:40 -07006419 }
6420
Matt Roperd8e87492018-12-11 09:31:07 -08006421 ret = skl_compute_ddb(state);
6422 if (ret)
6423 return ret;
6424
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03006425 ret = intel_compute_sagv_mask(state);
6426 if (ret)
6427 return ret;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03006428
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006429 /*
6430 * skl_compute_ddb() will have adjusted the final watermarks
6431 * based on how much ddb is available. Now we can actually
6432 * check if the final watermarks changed.
6433 */
Ville Syrjäläffc90032020-11-06 19:30:37 +02006434 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006435 ret = skl_wm_add_affected_planes(state, crtc);
6436 if (ret)
6437 return ret;
6438 }
6439
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006440 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006441
Matt Roper98d39492016-05-12 07:06:03 -07006442 return 0;
6443}
6444
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006445static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02006446 struct intel_wm_config *config)
6447{
6448 struct intel_crtc *crtc;
6449
6450 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006451 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02006452 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
6453
6454 if (!wm->pipe_enabled)
6455 continue;
6456
6457 config->sprites_enabled |= wm->sprites_enabled;
6458 config->sprites_scaled |= wm->sprites_scaled;
6459 config->num_pipes_active++;
6460 }
6461}
6462
Matt Ropered4a6a72016-02-23 17:20:13 -08006463static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006464{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006465 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02006466 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02006467 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02006468 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006469 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07006470
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006471 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02006472
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006473 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
6474 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03006475
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006476 /* 5/6 split only in single pipe config on IVB+ */
Matt Roper7dadd282021-03-19 21:42:43 -07006477 if (DISPLAY_VER(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02006478 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006479 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
6480 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006481
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006482 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03006483 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006484 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006485 }
6486
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006487 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006488 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006489
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006490 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03006491
Imre Deak820c1982013-12-17 14:46:36 +02006492 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03006493}
6494
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006495static void ilk_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006496 struct intel_crtc *crtc)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006497{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006498 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6499 const struct intel_crtc_state *crtc_state =
6500 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006501
Matt Ropered4a6a72016-02-23 17:20:13 -08006502 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006503 crtc->wm.active.ilk = crtc_state->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08006504 ilk_program_watermarks(dev_priv);
6505 mutex_unlock(&dev_priv->wm.wm_mutex);
6506}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006507
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006508static void ilk_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006509 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08006510{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006511 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6512 const struct intel_crtc_state *crtc_state =
6513 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006514
6515 if (!crtc_state->wm.need_postvbl_update)
6516 return;
Matt Ropered4a6a72016-02-23 17:20:13 -08006517
6518 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006519 crtc->wm.active.ilk = crtc_state->wm.ilk.optimal;
6520 ilk_program_watermarks(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08006521 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006522}
6523
Jani Nikula81b55ef2020-04-20 17:04:38 +03006524static void skl_wm_level_from_reg_val(u32 val, struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00006525{
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006526 level->enable = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006527 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006528 level->blocks = val & PLANE_WM_BLOCKS_MASK;
Matt Roper1003cee2021-05-14 08:36:54 -07006529 level->lines = REG_FIELD_GET(PLANE_WM_LINES_MASK, val);
Pradeep Bhat30789992014-11-04 17:06:45 +00006530}
6531
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006532void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006533 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00006534{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6536 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006537 int level, max_level;
6538 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006539 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00006540
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006541 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00006542
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006543 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006544 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00006545
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006546 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006547 if (plane_id != PLANE_CURSOR)
Jani Nikula5f461662020-11-30 13:15:58 +02006548 val = intel_uncore_read(&dev_priv->uncore, PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006549 else
Jani Nikula5f461662020-11-30 13:15:58 +02006550 val = intel_uncore_read(&dev_priv->uncore, CUR_WM(pipe, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006551
6552 skl_wm_level_from_reg_val(val, &wm->wm[level]);
6553 }
6554
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006555 if (plane_id != PLANE_CURSOR)
Jani Nikula5f461662020-11-30 13:15:58 +02006556 val = intel_uncore_read(&dev_priv->uncore, PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006557 else
Jani Nikula5f461662020-11-30 13:15:58 +02006558 val = intel_uncore_read(&dev_priv->uncore, CUR_WM_TRANS(pipe));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006559
6560 skl_wm_level_from_reg_val(val, &wm->trans_wm);
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006561
Matt Roper7959ffe2021-05-18 17:06:11 -07006562 if (HAS_HW_SAGV_WM(dev_priv)) {
6563 if (plane_id != PLANE_CURSOR)
6564 val = intel_uncore_read(&dev_priv->uncore,
6565 PLANE_WM_SAGV(pipe, plane_id));
6566 else
6567 val = intel_uncore_read(&dev_priv->uncore,
6568 CUR_WM_SAGV(pipe));
6569
6570 skl_wm_level_from_reg_val(val, &wm->sagv.wm0);
6571
6572 if (plane_id != PLANE_CURSOR)
6573 val = intel_uncore_read(&dev_priv->uncore,
6574 PLANE_WM_SAGV_TRANS(pipe, plane_id));
6575 else
6576 val = intel_uncore_read(&dev_priv->uncore,
6577 CUR_WM_SAGV_TRANS(pipe));
6578
6579 skl_wm_level_from_reg_val(val, &wm->sagv.trans_wm);
6580 } else if (DISPLAY_VER(dev_priv) >= 12) {
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006581 wm->sagv.wm0 = wm->wm[0];
6582 wm->sagv.trans_wm = wm->trans_wm;
6583 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006584 }
Pradeep Bhat30789992014-11-04 17:06:45 +00006585}
6586
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006587void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00006588{
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006589 struct intel_dbuf_state *dbuf_state =
6590 to_intel_dbuf_state(dev_priv->dbuf.obj.state);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006591 struct intel_crtc *crtc;
Pradeep Bhat30789992014-11-04 17:06:45 +00006592
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006593 if (IS_ALDERLAKE_P(dev_priv))
6594 dbuf_state->joined_mbus = intel_de_read(dev_priv, MBUS_CTL) & MBUS_JOIN;
6595
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006596 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006597 struct intel_crtc_state *crtc_state =
6598 to_intel_crtc_state(crtc->base.state);
6599 enum pipe pipe = crtc->pipe;
Ville Syrjälä835c1762021-05-18 17:06:16 -07006600 unsigned int mbus_offset;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006601 enum plane_id plane_id;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006602
Maarten Lankhorstec193642019-06-28 10:55:17 +02006603 skl_pipe_wm_get_hw_state(crtc, &crtc_state->wm.skl.optimal);
Ville Syrjälädbf71382020-11-06 19:30:38 +02006604 crtc_state->wm.skl.raw = crtc_state->wm.skl.optimal;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006605
6606 memset(&dbuf_state->ddb[pipe], 0, sizeof(dbuf_state->ddb[pipe]));
6607
6608 for_each_plane_id_on_crtc(crtc, plane_id) {
6609 struct skl_ddb_entry *ddb_y =
6610 &crtc_state->wm.skl.plane_ddb_y[plane_id];
6611 struct skl_ddb_entry *ddb_uv =
6612 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
6613
6614 skl_ddb_get_hw_plane_state(dev_priv, crtc->pipe,
6615 plane_id, ddb_y, ddb_uv);
6616
6617 skl_ddb_entry_union(&dbuf_state->ddb[pipe], ddb_y);
6618 skl_ddb_entry_union(&dbuf_state->ddb[pipe], ddb_uv);
6619 }
6620
6621 dbuf_state->slices[pipe] =
6622 skl_compute_dbuf_slices(crtc, dbuf_state->active_pipes);
6623
6624 dbuf_state->weight[pipe] = intel_crtc_ddb_weight(crtc_state);
6625
Ville Syrjälä835c1762021-05-18 17:06:16 -07006626 /*
6627 * Used for checking overlaps, so we need absolute
6628 * offsets instead of MBUS relative offsets.
6629 */
6630 mbus_offset = mbus_ddb_offset(dev_priv, dbuf_state->slices[pipe]);
6631 crtc_state->wm.skl.ddb.start = mbus_offset + dbuf_state->ddb[pipe].start;
6632 crtc_state->wm.skl.ddb.end = mbus_offset + dbuf_state->ddb[pipe].end;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006633
6634 drm_dbg_kms(&dev_priv->drm,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006635 "[CRTC:%d:%s] dbuf slices 0x%x, ddb (%d - %d), active pipes 0x%x, mbus joined: %s\n",
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006636 crtc->base.base.id, crtc->base.name,
6637 dbuf_state->slices[pipe], dbuf_state->ddb[pipe].start,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006638 dbuf_state->ddb[pipe].end, dbuf_state->active_pipes,
6639 yesno(dbuf_state->joined_mbus));
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006640 }
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006641
6642 dbuf_state->enabled_slices = dev_priv->dbuf.enabled_slices;
Pradeep Bhat30789992014-11-04 17:06:45 +00006643}
6644
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006645static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006646{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006647 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006648 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006649 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Maarten Lankhorstec193642019-06-28 10:55:17 +02006650 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
6651 struct intel_pipe_wm *active = &crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006652 enum pipe pipe = crtc->pipe;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006653
Jani Nikula5f461662020-11-30 13:15:58 +02006654 hw->wm_pipe[pipe] = intel_uncore_read(&dev_priv->uncore, WM0_PIPE_ILK(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006655
Ville Syrjälä15606532016-05-13 17:55:17 +03006656 memset(active, 0, sizeof(*active));
6657
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006658 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02006659
6660 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006661 u32 tmp = hw->wm_pipe[pipe];
6662
6663 /*
6664 * For active pipes LP0 watermark is marked as
6665 * enabled, and LP1+ watermaks as disabled since
6666 * we can't really reverse compute them in case
6667 * multiple pipes are active.
6668 */
6669 active->wm[0].enable = true;
6670 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
6671 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
6672 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006673 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006674 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006675
6676 /*
6677 * For inactive pipes, all watermark levels
6678 * should be marked as enabled but zeroed,
6679 * which is what we'd compute them to.
6680 */
6681 for (level = 0; level <= max_level; level++)
6682 active->wm[level].enable = true;
6683 }
Matt Roper4e0963c2015-09-24 15:53:15 -07006684
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006685 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006686}
6687
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006688#define _FW_WM(value, plane) \
6689 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
6690#define _FW_WM_VLV(value, plane) \
6691 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
6692
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006693static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
6694 struct g4x_wm_values *wm)
6695{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006696 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006697
Jani Nikula5f461662020-11-30 13:15:58 +02006698 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006699 wm->sr.plane = _FW_WM(tmp, SR);
6700 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6701 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
6702 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
6703
Jani Nikula5f461662020-11-30 13:15:58 +02006704 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW2);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006705 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
6706 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
6707 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
6708 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
6709 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6710 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
6711
Jani Nikula5f461662020-11-30 13:15:58 +02006712 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006713 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
6714 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6715 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
6716 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
6717}
6718
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006719static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
6720 struct vlv_wm_values *wm)
6721{
6722 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006723 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006724
6725 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02006726 tmp = intel_uncore_read(&dev_priv->uncore, VLV_DDL(pipe));
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006727
Ville Syrjälä1b313892016-11-28 19:37:08 +02006728 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006729 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006730 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006731 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006732 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006733 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006734 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006735 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
6736 }
6737
Jani Nikula5f461662020-11-30 13:15:58 +02006738 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006739 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006740 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6741 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
6742 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006743
Jani Nikula5f461662020-11-30 13:15:58 +02006744 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006745 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
6746 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6747 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006748
Jani Nikula5f461662020-11-30 13:15:58 +02006749 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006750 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6751
6752 if (IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02006753 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006754 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6755 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006756
Jani Nikula5f461662020-11-30 13:15:58 +02006757 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006758 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
6759 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006760
Jani Nikula5f461662020-11-30 13:15:58 +02006761 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006762 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
6763 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006764
Jani Nikula5f461662020-11-30 13:15:58 +02006765 tmp = intel_uncore_read(&dev_priv->uncore, DSPHOWM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006766 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006767 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
6768 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
6769 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
6770 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6771 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6772 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6773 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6774 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6775 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006776 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02006777 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006778 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6779 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006780
Jani Nikula5f461662020-11-30 13:15:58 +02006781 tmp = intel_uncore_read(&dev_priv->uncore, DSPHOWM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006782 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006783 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6784 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6785 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6786 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6787 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6788 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006789 }
6790}
6791
6792#undef _FW_WM
6793#undef _FW_WM_VLV
6794
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006795void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006796{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006797 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
6798 struct intel_crtc *crtc;
6799
6800 g4x_read_wm_values(dev_priv, wm);
6801
Jani Nikula5f461662020-11-30 13:15:58 +02006802 wm->cxsr = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006803
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006804 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006805 struct intel_crtc_state *crtc_state =
6806 to_intel_crtc_state(crtc->base.state);
6807 struct g4x_wm_state *active = &crtc->wm.active.g4x;
6808 struct g4x_pipe_wm *raw;
6809 enum pipe pipe = crtc->pipe;
6810 enum plane_id plane_id;
6811 int level, max_level;
6812
6813 active->cxsr = wm->cxsr;
6814 active->hpll_en = wm->hpll_en;
6815 active->fbc_en = wm->fbc_en;
6816
6817 active->sr = wm->sr;
6818 active->hpll = wm->hpll;
6819
6820 for_each_plane_id_on_crtc(crtc, plane_id) {
6821 active->wm.plane[plane_id] =
6822 wm->pipe[pipe].plane[plane_id];
6823 }
6824
6825 if (wm->cxsr && wm->hpll_en)
6826 max_level = G4X_WM_LEVEL_HPLL;
6827 else if (wm->cxsr)
6828 max_level = G4X_WM_LEVEL_SR;
6829 else
6830 max_level = G4X_WM_LEVEL_NORMAL;
6831
6832 level = G4X_WM_LEVEL_NORMAL;
6833 raw = &crtc_state->wm.g4x.raw[level];
6834 for_each_plane_id_on_crtc(crtc, plane_id)
6835 raw->plane[plane_id] = active->wm.plane[plane_id];
6836
Ville Syrjäläab98ebb2021-05-14 15:57:42 +03006837 level = G4X_WM_LEVEL_SR;
6838 if (level > max_level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006839 goto out;
6840
6841 raw = &crtc_state->wm.g4x.raw[level];
6842 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6843 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6844 raw->plane[PLANE_SPRITE0] = 0;
6845 raw->fbc = active->sr.fbc;
6846
Ville Syrjäläab98ebb2021-05-14 15:57:42 +03006847 level = G4X_WM_LEVEL_HPLL;
6848 if (level > max_level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006849 goto out;
6850
6851 raw = &crtc_state->wm.g4x.raw[level];
6852 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6853 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6854 raw->plane[PLANE_SPRITE0] = 0;
6855 raw->fbc = active->hpll.fbc;
6856
Ville Syrjäläab98ebb2021-05-14 15:57:42 +03006857 level++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006858 out:
6859 for_each_plane_id_on_crtc(crtc, plane_id)
6860 g4x_raw_plane_wm_set(crtc_state, level,
6861 plane_id, USHRT_MAX);
6862 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6863
6864 crtc_state->wm.g4x.optimal = *active;
6865 crtc_state->wm.g4x.intermediate = *active;
6866
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006867 drm_dbg_kms(&dev_priv->drm,
6868 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6869 pipe_name(pipe),
6870 wm->pipe[pipe].plane[PLANE_PRIMARY],
6871 wm->pipe[pipe].plane[PLANE_CURSOR],
6872 wm->pipe[pipe].plane[PLANE_SPRITE0]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006873 }
6874
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006875 drm_dbg_kms(&dev_priv->drm,
6876 "Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6877 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6878 drm_dbg_kms(&dev_priv->drm,
6879 "Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6880 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6881 drm_dbg_kms(&dev_priv->drm, "Initial SR=%s HPLL=%s FBC=%s\n",
6882 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006883}
6884
6885void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6886{
6887 struct intel_plane *plane;
6888 struct intel_crtc *crtc;
6889
6890 mutex_lock(&dev_priv->wm.wm_mutex);
6891
6892 for_each_intel_plane(&dev_priv->drm, plane) {
6893 struct intel_crtc *crtc =
6894 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6895 struct intel_crtc_state *crtc_state =
6896 to_intel_crtc_state(crtc->base.state);
6897 struct intel_plane_state *plane_state =
6898 to_intel_plane_state(plane->base.state);
6899 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6900 enum plane_id plane_id = plane->id;
6901 int level;
6902
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006903 if (plane_state->uapi.visible)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006904 continue;
6905
6906 for (level = 0; level < 3; level++) {
6907 struct g4x_pipe_wm *raw =
6908 &crtc_state->wm.g4x.raw[level];
6909
6910 raw->plane[plane_id] = 0;
6911 wm_state->wm.plane[plane_id] = 0;
6912 }
6913
6914 if (plane_id == PLANE_PRIMARY) {
6915 for (level = 0; level < 3; level++) {
6916 struct g4x_pipe_wm *raw =
6917 &crtc_state->wm.g4x.raw[level];
6918 raw->fbc = 0;
6919 }
6920
6921 wm_state->sr.fbc = 0;
6922 wm_state->hpll.fbc = 0;
6923 wm_state->fbc_en = false;
6924 }
6925 }
6926
6927 for_each_intel_crtc(&dev_priv->drm, crtc) {
6928 struct intel_crtc_state *crtc_state =
6929 to_intel_crtc_state(crtc->base.state);
6930
6931 crtc_state->wm.g4x.intermediate =
6932 crtc_state->wm.g4x.optimal;
6933 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6934 }
6935
6936 g4x_program_watermarks(dev_priv);
6937
6938 mutex_unlock(&dev_priv->wm.wm_mutex);
6939}
6940
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006941void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006942{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006943 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006944 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006945 u32 val;
6946
6947 vlv_read_wm_values(dev_priv, wm);
6948
Jani Nikula5f461662020-11-30 13:15:58 +02006949 wm->cxsr = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006950 wm->level = VLV_WM_LEVEL_PM2;
6951
6952 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006953 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006954
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006955 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006956 if (val & DSP_MAXFIFO_PM5_ENABLE)
6957 wm->level = VLV_WM_LEVEL_PM5;
6958
Ville Syrjälä58590c12015-09-08 21:05:12 +03006959 /*
6960 * If DDR DVFS is disabled in the BIOS, Punit
6961 * will never ack the request. So if that happens
6962 * assume we don't have to enable/disable DDR DVFS
6963 * dynamically. To test that just set the REQ_ACK
6964 * bit to poke the Punit, but don't change the
6965 * HIGH/LOW bits so that we don't actually change
6966 * the current state.
6967 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006968 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006969 val |= FORCE_DDR_FREQ_REQ_ACK;
6970 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6971
6972 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6973 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006974 drm_dbg_kms(&dev_priv->drm,
6975 "Punit not acking DDR DVFS request, "
6976 "assuming DDR DVFS is disabled\n");
Ville Syrjälä58590c12015-09-08 21:05:12 +03006977 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6978 } else {
6979 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6980 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6981 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6982 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006983
Chris Wilson337fa6e2019-04-26 09:17:20 +01006984 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006985 }
6986
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006987 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006988 struct intel_crtc_state *crtc_state =
6989 to_intel_crtc_state(crtc->base.state);
6990 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6991 const struct vlv_fifo_state *fifo_state =
6992 &crtc_state->wm.vlv.fifo_state;
6993 enum pipe pipe = crtc->pipe;
6994 enum plane_id plane_id;
6995 int level;
6996
6997 vlv_get_fifo_size(crtc_state);
6998
6999 active->num_levels = wm->level + 1;
7000 active->cxsr = wm->cxsr;
7001
Ville Syrjäläff32c542017-03-02 19:14:57 +02007002 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03007003 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02007004 &crtc_state->wm.vlv.raw[level];
7005
7006 active->sr[level].plane = wm->sr.plane;
7007 active->sr[level].cursor = wm->sr.cursor;
7008
7009 for_each_plane_id_on_crtc(crtc, plane_id) {
7010 active->wm[level].plane[plane_id] =
7011 wm->pipe[pipe].plane[plane_id];
7012
7013 raw->plane[plane_id] =
7014 vlv_invert_wm_value(active->wm[level].plane[plane_id],
7015 fifo_state->plane[plane_id]);
7016 }
7017 }
7018
7019 for_each_plane_id_on_crtc(crtc, plane_id)
7020 vlv_raw_plane_wm_set(crtc_state, level,
7021 plane_id, USHRT_MAX);
7022 vlv_invalidate_wms(crtc, active, level);
7023
7024 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007025 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007026
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007027 drm_dbg_kms(&dev_priv->drm,
7028 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
7029 pipe_name(pipe),
7030 wm->pipe[pipe].plane[PLANE_PRIMARY],
7031 wm->pipe[pipe].plane[PLANE_CURSOR],
7032 wm->pipe[pipe].plane[PLANE_SPRITE0],
7033 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02007034 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03007035
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007036 drm_dbg_kms(&dev_priv->drm,
7037 "Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
7038 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03007039}
7040
Ville Syrjälä602ae832017-03-02 19:15:02 +02007041void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
7042{
7043 struct intel_plane *plane;
7044 struct intel_crtc *crtc;
7045
7046 mutex_lock(&dev_priv->wm.wm_mutex);
7047
7048 for_each_intel_plane(&dev_priv->drm, plane) {
7049 struct intel_crtc *crtc =
7050 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
7051 struct intel_crtc_state *crtc_state =
7052 to_intel_crtc_state(crtc->base.state);
7053 struct intel_plane_state *plane_state =
7054 to_intel_plane_state(plane->base.state);
7055 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
7056 const struct vlv_fifo_state *fifo_state =
7057 &crtc_state->wm.vlv.fifo_state;
7058 enum plane_id plane_id = plane->id;
7059 int level;
7060
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01007061 if (plane_state->uapi.visible)
Ville Syrjälä602ae832017-03-02 19:15:02 +02007062 continue;
7063
7064 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03007065 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02007066 &crtc_state->wm.vlv.raw[level];
7067
7068 raw->plane[plane_id] = 0;
7069
7070 wm_state->wm[level].plane[plane_id] =
7071 vlv_invert_wm_value(raw->plane[plane_id],
7072 fifo_state->plane[plane_id]);
7073 }
7074 }
7075
7076 for_each_intel_crtc(&dev_priv->drm, crtc) {
7077 struct intel_crtc_state *crtc_state =
7078 to_intel_crtc_state(crtc->base.state);
7079
7080 crtc_state->wm.vlv.intermediate =
7081 crtc_state->wm.vlv.optimal;
7082 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
7083 }
7084
7085 vlv_program_watermarks(dev_priv);
7086
7087 mutex_unlock(&dev_priv->wm.wm_mutex);
7088}
7089
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007090/*
7091 * FIXME should probably kill this and improve
7092 * the real watermark readout/sanitation instead
7093 */
7094static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
7095{
Jani Nikula5f461662020-11-30 13:15:58 +02007096 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM3_LP_ILK) & ~WM1_LP_SR_EN);
7097 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM2_LP_ILK) & ~WM1_LP_SR_EN);
7098 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM1_LP_ILK) & ~WM1_LP_SR_EN);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007099
7100 /*
7101 * Don't touch WM1S_LP_EN here.
7102 * Doing so could cause underruns.
7103 */
7104}
7105
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007106void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007107{
Imre Deak820c1982013-12-17 14:46:36 +02007108 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007109 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007110
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007111 ilk_init_lp_watermarks(dev_priv);
7112
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007113 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007114 ilk_pipe_wm_get_hw_state(crtc);
7115
Jani Nikula5f461662020-11-30 13:15:58 +02007116 hw->wm_lp[0] = intel_uncore_read(&dev_priv->uncore, WM1_LP_ILK);
7117 hw->wm_lp[1] = intel_uncore_read(&dev_priv->uncore, WM2_LP_ILK);
7118 hw->wm_lp[2] = intel_uncore_read(&dev_priv->uncore, WM3_LP_ILK);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007119
Jani Nikula5f461662020-11-30 13:15:58 +02007120 hw->wm_lp_spr[0] = intel_uncore_read(&dev_priv->uncore, WM1S_LP_ILK);
Matt Roper7dadd282021-03-19 21:42:43 -07007121 if (DISPLAY_VER(dev_priv) >= 7) {
Jani Nikula5f461662020-11-30 13:15:58 +02007122 hw->wm_lp_spr[1] = intel_uncore_read(&dev_priv->uncore, WM2S_LP_IVB);
7123 hw->wm_lp_spr[2] = intel_uncore_read(&dev_priv->uncore, WM3S_LP_IVB);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02007124 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007125
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007126 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007127 hw->partitioning = (intel_uncore_read(&dev_priv->uncore, WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
Ville Syrjäläac9545f2013-12-05 15:51:28 +02007128 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01007129 else if (IS_IVYBRIDGE(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007130 hw->partitioning = (intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
Ville Syrjäläac9545f2013-12-05 15:51:28 +02007131 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007132
7133 hw->enable_fbc_wm =
Jani Nikula5f461662020-11-30 13:15:58 +02007134 !(intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) & DISP_FBC_WM_DIS);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007135}
7136
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007137/**
7138 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00007139 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007140 *
7141 * Calculate watermark values for the various WM regs based on current mode
7142 * and plane configuration.
7143 *
7144 * There are several cases to deal with here:
7145 * - normal (i.e. non-self-refresh)
7146 * - self-refresh (SR) mode
7147 * - lines are large relative to FIFO size (buffer can hold up to 2)
7148 * - lines are small relative to FIFO size (buffer can hold more than 2
7149 * lines), so need to account for TLB latency
7150 *
7151 * The normal calculation is:
7152 * watermark = dotclock * bytes per pixel * latency
7153 * where latency is platform & configuration dependent (we assume pessimal
7154 * values here).
7155 *
7156 * The SR calculation is:
7157 * watermark = (trunc(latency/line time)+1) * surface width *
7158 * bytes per pixel
7159 * where
7160 * line time = htotal / dotclock
7161 * surface width = hdisplay for normal plane and 64 for cursor
7162 * and latency is assumed to be high, as above.
7163 *
7164 * The final value programmed to the register should always be rounded up,
7165 * and include an extra 2 entries to account for clock crossings.
7166 *
7167 * We don't use the sprite, so we can ignore that. And on Crestline we have
7168 * to set the non-SR watermarks to 8.
7169 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02007170void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007171{
Ville Syrjälä432081b2016-10-31 22:37:03 +02007172 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007173
7174 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03007175 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007176}
7177
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307178void intel_enable_ipc(struct drm_i915_private *dev_priv)
7179{
7180 u32 val;
7181
José Roberto de Souzafd847b82018-09-18 13:47:11 -07007182 if (!HAS_IPC(dev_priv))
7183 return;
7184
Jani Nikula5f461662020-11-30 13:15:58 +02007185 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307186
7187 if (dev_priv->ipc_enabled)
7188 val |= DISP_IPC_ENABLE;
7189 else
7190 val &= ~DISP_IPC_ENABLE;
7191
Jani Nikula5f461662020-11-30 13:15:58 +02007192 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL2, val);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307193}
7194
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007195static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
7196{
7197 /* Display WA #0477 WaDisableIPC: skl */
7198 if (IS_SKYLAKE(dev_priv))
7199 return false;
7200
7201 /* Display WA #1141: SKL:all KBL:all CFL */
Chris Wilson5f4ae272020-06-02 15:05:40 +01007202 if (IS_KABYLAKE(dev_priv) ||
7203 IS_COFFEELAKE(dev_priv) ||
7204 IS_COMETLAKE(dev_priv))
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007205 return dev_priv->dram_info.symmetric_memory;
7206
7207 return true;
7208}
7209
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307210void intel_init_ipc(struct drm_i915_private *dev_priv)
7211{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307212 if (!HAS_IPC(dev_priv))
7213 return;
7214
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007215 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07007216
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307217 intel_enable_ipc(dev_priv);
7218}
7219
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007220static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007221{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007222 /*
7223 * On Ibex Peak and Cougar Point, we need to disable clock
7224 * gating for the panel power sequencer or it will fail to
7225 * start up when no ports are active.
7226 */
Jani Nikula5f461662020-11-30 13:15:58 +02007227 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007228}
7229
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007230static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007231{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007232 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007233
Damien Lespiau055e3932014-08-18 13:49:10 +01007234 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007235 intel_uncore_write(&dev_priv->uncore, DSPCNTR(pipe),
7236 intel_uncore_read(&dev_priv->uncore, DSPCNTR(pipe)) |
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007237 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007238
Jani Nikula5f461662020-11-30 13:15:58 +02007239 intel_uncore_write(&dev_priv->uncore, DSPSURF(pipe), intel_uncore_read(&dev_priv->uncore, DSPSURF(pipe)));
7240 intel_uncore_posting_read(&dev_priv->uncore, DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007241 }
7242}
7243
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007244static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007245{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007246 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007247
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007248 /*
7249 * Required for FBC
7250 * WaFbcDisableDpfcClockGating:ilk
7251 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007252 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7253 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7254 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007255
Jani Nikula5f461662020-11-30 13:15:58 +02007256 intel_uncore_write(&dev_priv->uncore, PCH_3DCGDIS0,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007257 MARIUNIT_CLOCK_GATE_DISABLE |
7258 SVSMUNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007259 intel_uncore_write(&dev_priv->uncore, PCH_3DCGDIS1,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007260 VFMUNIT_CLOCK_GATE_DISABLE);
7261
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007262 /*
7263 * According to the spec the following bits should be set in
7264 * order to enable memory self-refresh
7265 * The bit 22/21 of 0x42004
7266 * The bit 5 of 0x42020
7267 * The bit 15 of 0x45000
7268 */
Jani Nikula5f461662020-11-30 13:15:58 +02007269 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7270 (intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007271 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007272 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007273 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL,
7274 (intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007275 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007276
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007277 /*
7278 * Based on the document from hardware guys the following bits
7279 * should be set unconditionally in order to enable FBC.
7280 * The bit 22 of 0x42000
7281 * The bit 22 of 0x42004
7282 * The bit 7,8,9 of 0x42020.
7283 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007284 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007285 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Jani Nikula5f461662020-11-30 13:15:58 +02007286 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7287 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007288 ILK_FBCQ_DIS);
Jani Nikula5f461662020-11-30 13:15:58 +02007289 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7290 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007291 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007292 }
7293
Jani Nikula5f461662020-11-30 13:15:58 +02007294 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007295
Jani Nikula5f461662020-11-30 13:15:58 +02007296 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7297 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007298 ILK_ELPIN_409_SELECT);
Akash Goel4e046322014-04-04 17:14:38 +05307299
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007300 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007301
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007302 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007303}
7304
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007305static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007306{
Ville Syrjäläd048a262019-08-21 20:30:31 +03007307 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007308 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007309
7310 /*
7311 * On Ibex Peak and Cougar Point, we need to disable clock
7312 * gating for the panel power sequencer or it will fail to
7313 * start up when no ports are active.
7314 */
Jani Nikula5f461662020-11-30 13:15:58 +02007315 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
Jesse Barnescd664072013-10-02 10:34:19 -07007316 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7317 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007318 intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN2, intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN2) |
Daniel Vetter3107bd42012-10-31 22:52:31 +01007319 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007320 /* The below fixes the weird display corruption, a few pixels shifted
7321 * downward, on (only) LVDS of some HP laptops with IVY.
7322 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007323 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007324 val = intel_uncore_read(&dev_priv->uncore, TRANS_CHICKEN2(pipe));
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007325 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7326 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007327 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007328 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007329 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7330 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Jani Nikula5f461662020-11-30 13:15:58 +02007331 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN2(pipe), val);
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007332 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007333 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007334 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007335 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN1(pipe),
Daniel Vetter3107bd42012-10-31 22:52:31 +01007336 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7337 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007338}
7339
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007340static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007341{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007342 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007343
Jani Nikula5f461662020-11-30 13:15:58 +02007344 tmp = intel_uncore_read(&dev_priv->uncore, MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007345 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007346 drm_dbg_kms(&dev_priv->drm,
7347 "Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7348 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007349}
7350
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007351static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007352{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007353 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007354
Jani Nikula5f461662020-11-30 13:15:58 +02007355 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007356
Jani Nikula5f461662020-11-30 13:15:58 +02007357 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7358 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007359 ILK_ELPIN_409_SELECT);
7360
Jani Nikula5f461662020-11-30 13:15:58 +02007361 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1,
7362 intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007363 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7364 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7365
7366 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7367 * gating disable must be set. Failure to set it results in
7368 * flickering pixels due to Z write ordering failures after
7369 * some amount of runtime in the Mesa "fire" demo, and Unigine
7370 * Sanctuary and Tropics, and apparently anything else with
7371 * alpha test or pixel discard.
7372 *
7373 * According to the spec, bit 11 (RCCUNIT) must also be set,
7374 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007375 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007376 * WaDisableRCCUnitClockGating:snb
7377 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007378 */
Jani Nikula5f461662020-11-30 13:15:58 +02007379 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007380 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7381 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7382
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007383 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007384 * According to the spec the following bits should be
7385 * set in order to enable memory self-refresh and fbc:
7386 * The bit21 and bit22 of 0x42000
7387 * The bit21 and bit22 of 0x42004
7388 * The bit5 and bit7 of 0x42020
7389 * The bit14 of 0x70180
7390 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007391 *
7392 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007393 */
Jani Nikula5f461662020-11-30 13:15:58 +02007394 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7395 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007396 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
Jani Nikula5f461662020-11-30 13:15:58 +02007397 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7398 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007399 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Jani Nikula5f461662020-11-30 13:15:58 +02007400 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D,
7401 intel_uncore_read(&dev_priv->uncore, ILK_DSPCLK_GATE_D) |
Damien Lespiau231e54f2012-10-19 17:55:41 +01007402 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7403 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007404
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007405 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007406
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007407 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007408
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007409 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007410}
7411
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007412static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007413{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007414 /*
7415 * TODO: this bit should only be enabled when really needed, then
7416 * disabled when not needed anymore in order to save power.
7417 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007418 if (HAS_PCH_LPT_LP(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007419 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D,
7420 intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D) |
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007421 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007422
7423 /* WADPOClockGatingDisable:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007424 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN1(PIPE_A),
7425 intel_uncore_read(&dev_priv->uncore, TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007426 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007427}
7428
Ville Syrjälä712bf362016-10-31 22:37:23 +02007429static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007430{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007431 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02007432 u32 val = intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03007433
7434 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007435 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, val);
Imre Deak7d708ee2013-04-17 14:04:50 +03007436 }
7437}
7438
Imre Deak450174f2016-05-03 15:54:21 +03007439static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7440 int general_prio_credits,
7441 int high_prio_credits)
7442{
7443 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07007444 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03007445
7446 /* WaTempDisableDOPClkGating:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007447 misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
7448 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
Imre Deak450174f2016-05-03 15:54:21 +03007449
Jani Nikula5f461662020-11-30 13:15:58 +02007450 val = intel_uncore_read(&dev_priv->uncore, GEN8_L3SQCREG1);
Oscar Mateo930a7842017-10-17 13:25:45 -07007451 val &= ~L3_PRIO_CREDITS_MASK;
7452 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
7453 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
Jani Nikula5f461662020-11-30 13:15:58 +02007454 intel_uncore_write(&dev_priv->uncore, GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03007455
7456 /*
7457 * Wait at least 100 clocks before re-enabling clock gating.
7458 * See the definition of L3SQCREG1 in BSpec.
7459 */
Jani Nikula5f461662020-11-30 13:15:58 +02007460 intel_uncore_posting_read(&dev_priv->uncore, GEN8_L3SQCREG1);
Imre Deak450174f2016-05-03 15:54:21 +03007461 udelay(1);
Jani Nikula5f461662020-11-30 13:15:58 +02007462 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
Imre Deak450174f2016-05-03 15:54:21 +03007463}
7464
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007465static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
7466{
Ville Syrjälä885f1822020-07-08 16:12:20 +03007467 /* Wa_1409120013:icl,ehl */
Jani Nikula5f461662020-11-30 13:15:58 +02007468 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN,
Ville Syrjälä885f1822020-07-08 16:12:20 +03007469 ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
7470
Matt Atwood6f4194c2020-01-13 23:11:28 -05007471 /*Wa_14010594013:icl, ehl */
7472 intel_uncore_rmw(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
Lucas De Marchidbac4f32021-07-28 14:59:38 -07007473 0, ICL_DELAY_PMRSP);
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007474}
7475
José Roberto de Souza35f08372021-01-13 05:37:59 -08007476static void gen12lp_init_clock_gating(struct drm_i915_private *dev_priv)
Michel Thierry5d869232019-08-23 01:20:34 -07007477{
José Roberto de Souzac4924052021-07-12 17:38:50 -07007478 /* Wa_1409120013:tgl,rkl,adl-s,dg1 */
Clint Taylor8c209f42021-06-08 10:47:21 -07007479 if (IS_TIGERLAKE(dev_priv) || IS_ROCKETLAKE(dev_priv) ||
7480 IS_ALDERLAKE_S(dev_priv) || IS_DG1(dev_priv))
7481 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN,
7482 ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
Ville Syrjälä885f1822020-07-08 16:12:20 +03007483
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007484 /* Wa_1409825376:tgl (pre-prod)*/
Matt Roper46b0d702021-07-16 22:14:26 -07007485 if (IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007486 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_3, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_3) |
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007487 TGL_VRH_GATING_DIS);
Matt Atwoodf9d77422020-04-15 15:35:35 -04007488
José Roberto de Souza41c70d22021-04-08 13:49:16 -07007489 /* Wa_14013723622:tgl,rkl,dg1,adl-s */
7490 if (DISPLAY_VER(dev_priv) == 12)
7491 intel_uncore_rmw(&dev_priv->uncore, CLKREQ_POLICY,
7492 CLKREQ_POLICY_MEM_UP_OVRD, 0);
Michel Thierry5d869232019-08-23 01:20:34 -07007493}
7494
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07007495static void adlp_init_clock_gating(struct drm_i915_private *dev_priv)
7496{
7497 gen12lp_init_clock_gating(dev_priv);
7498
7499 /* Wa_22011091694:adlp */
7500 intel_de_rmw(dev_priv, GEN9_CLKGATE_DIS_5, 0, DPCE_GATING_DIS);
7501}
7502
Stuart Summersda9427502020-10-14 12:19:34 -07007503static void dg1_init_clock_gating(struct drm_i915_private *dev_priv)
7504{
José Roberto de Souza35f08372021-01-13 05:37:59 -08007505 gen12lp_init_clock_gating(dev_priv);
7506
Stuart Summersda9427502020-10-14 12:19:34 -07007507 /* Wa_1409836686:dg1[a0] */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007508 if (IS_DG1_GT_STEP(dev_priv, STEP_A0, STEP_B0))
Jani Nikula5f461662020-11-30 13:15:58 +02007509 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_3, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_3) |
Stuart Summersda9427502020-10-14 12:19:34 -07007510 DPT_GATING_DIS);
7511}
7512
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007513static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
7514{
7515 if (!HAS_PCH_CNP(dev_priv))
7516 return;
7517
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08007518 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Jani Nikula5f461662020-11-30 13:15:58 +02007519 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D) |
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07007520 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007521}
7522
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007523static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
7524{
7525 cnp_init_clock_gating(dev_priv);
7526 gen9_init_clock_gating(dev_priv);
7527
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007528 /* WAC6entrylatency:cfl */
Jani Nikula5f461662020-11-30 13:15:58 +02007529 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007530 FBC_LLC_FULLY_OPEN);
7531
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007532 /*
7533 * WaFbcTurnOffFbcWatermark:cfl
7534 * Display WA #0562: cfl
7535 */
Jani Nikula5f461662020-11-30 13:15:58 +02007536 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007537 DISP_FBC_WM_DIS);
7538
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007539 /*
7540 * WaFbcNukeOnHostModify:cfl
7541 * Display WA #0873: cfl
7542 */
Jani Nikula5f461662020-11-30 13:15:58 +02007543 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007544 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
7545}
7546
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007547static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007548{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007549 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007550
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007551 /* WAC6entrylatency:kbl */
Jani Nikula5f461662020-11-30 13:15:58 +02007552 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007553 FBC_LLC_FULLY_OPEN);
7554
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007555 /* WaDisableSDEUnitClockGating:kbl */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007556 if (IS_KBL_GT_STEP(dev_priv, 0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007557 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007558 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007559
7560 /* WaDisableGamClockGating:kbl */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007561 if (IS_KBL_GT_STEP(dev_priv, 0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007562 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1, intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007563 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007564
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007565 /*
7566 * WaFbcTurnOffFbcWatermark:kbl
7567 * Display WA #0562: kbl
7568 */
Jani Nikula5f461662020-11-30 13:15:58 +02007569 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007570 DISP_FBC_WM_DIS);
7571
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007572 /*
7573 * WaFbcNukeOnHostModify:kbl
7574 * Display WA #0873: kbl
7575 */
Jani Nikula5f461662020-11-30 13:15:58 +02007576 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007577 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007578}
7579
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007580static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007581{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007582 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007583
Ville Syrjäläf1421192020-07-16 22:04:25 +03007584 /* WaDisableDopClockGating:skl */
Jani Nikula5f461662020-11-30 13:15:58 +02007585 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL) &
Ville Syrjäläf1421192020-07-16 22:04:25 +03007586 ~GEN7_DOP_CLOCK_GATE_ENABLE);
7587
Mika Kuoppala44fff992016-06-07 17:19:09 +03007588 /* WAC6entrylatency:skl */
Jani Nikula5f461662020-11-30 13:15:58 +02007589 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Mika Kuoppala44fff992016-06-07 17:19:09 +03007590 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007591
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007592 /*
7593 * WaFbcTurnOffFbcWatermark:skl
7594 * Display WA #0562: skl
7595 */
Jani Nikula5f461662020-11-30 13:15:58 +02007596 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007597 DISP_FBC_WM_DIS);
7598
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007599 /*
7600 * WaFbcNukeOnHostModify:skl
7601 * Display WA #0873: skl
7602 */
Jani Nikula5f461662020-11-30 13:15:58 +02007603 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007604 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Ville Syrjäläcd7a8812020-07-08 16:12:22 +03007605
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007606 /*
7607 * WaFbcHighMemBwCorruptionAvoidance:skl
7608 * Display WA #0883: skl
7609 */
Jani Nikula5f461662020-11-30 13:15:58 +02007610 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjäläcd7a8812020-07-08 16:12:22 +03007611 ILK_DPFC_DISABLE_DUMMY0);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007612}
7613
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007614static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007615{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007616 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007617
Ville Syrjälä885f1822020-07-08 16:12:20 +03007618 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007619 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A),
7620 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A)) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007621 HSW_FBCQ_DIS);
7622
Ben Widawskyab57fff2013-12-12 15:28:04 -08007623 /* WaSwitchSolVfFArbitrationPriority:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007624 intel_uncore_write(&dev_priv->uncore, GAM_ECOCHK, intel_uncore_read(&dev_priv->uncore, GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007625
Ben Widawskyab57fff2013-12-12 15:28:04 -08007626 /* WaPsrDPAMaskVBlankInSRD:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007627 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
7628 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007629
Damien Lespiau055e3932014-08-18 13:49:10 +01007630 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007631 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007632 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7633 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007634 BDW_DPRS_MASK_VBLANK_SRD);
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007635
7636 /* Undocumented but fixes async flip + VT-d corruption */
7637 if (intel_vtd_active())
7638 intel_uncore_rmw(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7639 HSW_PRI_STRETCH_MAX_MASK, HSW_PRI_STRETCH_MAX_X1);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007640 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007641
Ben Widawskyab57fff2013-12-12 15:28:04 -08007642 /* WaVSRefCountFullforceMissDisable:bdw */
7643 /* WaDSRefCountFullforceMissDisable:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007644 intel_uncore_write(&dev_priv->uncore, GEN7_FF_THREAD_MODE,
7645 intel_uncore_read(&dev_priv->uncore, GEN7_FF_THREAD_MODE) &
Ben Widawskyab57fff2013-12-12 15:28:04 -08007646 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007647
Jani Nikula5f461662020-11-30 13:15:58 +02007648 intel_uncore_write(&dev_priv->uncore, GEN6_RC_SLEEP_PSMI_CONTROL,
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007649 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007650
7651 /* WaDisableSDEUnitClockGating:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007652 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007653 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007654
Imre Deak450174f2016-05-03 15:54:21 +03007655 /* WaProgramL3SqcReg1Default:bdw */
7656 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007657
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007658 /* WaKVMNotificationOnConfigChange:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007659 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR2_1, intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR2_1)
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007660 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7661
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007662 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007663
7664 /* WaDisableDopClockGating:bdw
7665 *
7666 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7667 * clock gating.
7668 */
Jani Nikula5f461662020-11-30 13:15:58 +02007669 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1,
7670 intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007671}
7672
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007673static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007674{
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007675 enum pipe pipe;
7676
Ville Syrjälä885f1822020-07-08 16:12:20 +03007677 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007678 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A),
7679 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A)) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007680 HSW_FBCQ_DIS);
7681
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007682 for_each_pipe(dev_priv, pipe) {
7683 /* Undocumented but fixes async flip + VT-d corruption */
7684 if (intel_vtd_active())
7685 intel_uncore_rmw(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7686 HSW_PRI_STRETCH_MAX_MASK, HSW_PRI_STRETCH_MAX_X1);
7687 }
7688
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007689 /* This is required by WaCatErrorRejectionIssue:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007690 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7691 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Chris Wilsonf93ec5f2020-06-11 10:30:15 +01007692 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
Kenneth Graunke94411592014-12-31 16:23:00 -08007693
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007694 /* WaSwitchSolVfFArbitrationPriority:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007695 intel_uncore_write(&dev_priv->uncore, GAM_ECOCHK, intel_uncore_read(&dev_priv->uncore, GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskye3dff582013-03-20 14:49:14 -07007696
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007697 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007698}
7699
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007700static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007701{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007702 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007703
Jani Nikula5f461662020-11-30 13:15:58 +02007704 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007705
Ville Syrjälä885f1822020-07-08 16:12:20 +03007706 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007707 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7708 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007709 ILK_FBCQ_DIS);
7710
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007711 /* WaDisableBackToBackFlipFix:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007712 intel_uncore_write(&dev_priv->uncore, IVB_CHICKEN3,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007713 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7714 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7715
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007716 if (IS_IVB_GT1(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007717 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007718 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007719 else {
7720 /* must write both registers */
Jani Nikula5f461662020-11-30 13:15:58 +02007721 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Ville Syrjälä412236c2014-01-22 21:32:44 +02007722 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jani Nikula5f461662020-11-30 13:15:58 +02007723 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2_GT2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007724 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007725 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007726
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007727 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007728 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007729 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007730 */
Jani Nikula5f461662020-11-30 13:15:58 +02007731 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007732 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007733
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007734 /* This is required by WaCatErrorRejectionIssue:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007735 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7736 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007737 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7738
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007739 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007740
Jani Nikula5f461662020-11-30 13:15:58 +02007741 snpcr = intel_uncore_read(&dev_priv->uncore, GEN6_MBCUNIT_SNPCR);
Ben Widawsky20848222012-05-04 18:58:59 -07007742 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7743 snpcr |= GEN6_MBC_SNPCR_MED;
Jani Nikula5f461662020-11-30 13:15:58 +02007744 intel_uncore_write(&dev_priv->uncore, GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007745
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007746 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007747 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007748
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007749 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007750}
7751
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007752static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007753{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007754 /* WaDisableBackToBackFlipFix:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007755 intel_uncore_write(&dev_priv->uncore, IVB_CHICKEN3,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007756 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7757 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7758
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007759 /* WaDisableDopClockGating:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007760 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007761 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7762
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007763 /* This is required by WaCatErrorRejectionIssue:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007764 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7765 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007766 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7767
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007768 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007769 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007770 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007771 */
Jani Nikula5f461662020-11-30 13:15:58 +02007772 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007773 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007774
Akash Goelc98f5062014-03-24 23:00:07 +05307775 /* WaDisableL3Bank2xClockGate:vlv
7776 * Disabling L3 clock gating- MMIO 940c[25] = 1
7777 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
Jani Nikula5f461662020-11-30 13:15:58 +02007778 intel_uncore_write(&dev_priv->uncore, GEN7_UCGCTL4,
7779 intel_uncore_read(&dev_priv->uncore, GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007780
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007781 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007782 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007783 * Disable clock gating on th GCFG unit to prevent a delay
7784 * in the reporting of vblank events.
7785 */
Jani Nikula5f461662020-11-30 13:15:58 +02007786 intel_uncore_write(&dev_priv->uncore, VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007787}
7788
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007789static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007790{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007791 /* WaVSRefCountFullforceMissDisable:chv */
7792 /* WaDSRefCountFullforceMissDisable:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007793 intel_uncore_write(&dev_priv->uncore, GEN7_FF_THREAD_MODE,
7794 intel_uncore_read(&dev_priv->uncore, GEN7_FF_THREAD_MODE) &
Ville Syrjälä232ce332014-04-09 13:28:35 +03007795 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007796
7797 /* WaDisableSemaphoreAndSyncFlipWait:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007798 intel_uncore_write(&dev_priv->uncore, GEN6_RC_SLEEP_PSMI_CONTROL,
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007799 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007800
7801 /* WaDisableCSUnitClockGating:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007802 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1, intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Ville Syrjälä08466972014-04-09 13:28:37 +03007803 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007804
7805 /* WaDisableSDEUnitClockGating:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007806 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ville Syrjäläc6317802014-04-09 13:28:38 +03007807 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007808
7809 /*
Imre Deak450174f2016-05-03 15:54:21 +03007810 * WaProgramL3SqcReg1Default:chv
7811 * See gfxspecs/Related Documents/Performance Guide/
7812 * LSQC Setting Recommendations.
7813 */
7814 gen8_set_l3sqc_credits(dev_priv, 38, 2);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007815}
7816
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007817static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007818{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007819 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007820
Jani Nikula5f461662020-11-30 13:15:58 +02007821 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, 0);
7822 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007823 GS_UNIT_CLOCK_GATE_DISABLE |
7824 CL_UNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007825 intel_uncore_write(&dev_priv->uncore, RAMCLK_GATE_D, 0);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007826 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7827 OVRUNIT_CLOCK_GATE_DISABLE |
7828 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007829 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007830 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007831 intel_uncore_write(&dev_priv->uncore, DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007832
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007833 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007834}
7835
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007836static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007837{
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007838 struct intel_uncore *uncore = &dev_priv->uncore;
7839
7840 intel_uncore_write(uncore, RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7841 intel_uncore_write(uncore, RENCLK_GATE_D2, 0);
7842 intel_uncore_write(uncore, DSPCLK_GATE_D, 0);
7843 intel_uncore_write(uncore, RAMCLK_GATE_D, 0);
7844 intel_uncore_write16(uncore, DEUC, 0);
7845 intel_uncore_write(uncore,
7846 MI_ARB_STATE,
7847 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007848}
7849
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007850static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007851{
Jani Nikula5f461662020-11-30 13:15:58 +02007852 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007853 I965_RCC_CLOCK_GATE_DISABLE |
7854 I965_RCPB_CLOCK_GATE_DISABLE |
7855 I965_ISC_CLOCK_GATE_DISABLE |
7856 I965_FBC_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007857 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D2, 0);
7858 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE,
Ville Syrjälä20f94962013-06-07 10:47:02 +03007859 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007860}
7861
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007862static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007863{
Jani Nikula5f461662020-11-30 13:15:58 +02007864 u32 dstate = intel_uncore_read(&dev_priv->uncore, D_STATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007865
7866 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7867 DSTATE_DOT_CLOCK_GATING;
Jani Nikula5f461662020-11-30 13:15:58 +02007868 intel_uncore_write(&dev_priv->uncore, D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007869
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007870 if (IS_PINEVIEW(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007871 intel_uncore_write(&dev_priv->uncore, ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007872
7873 /* IIR "flip pending" means done if this bit is set */
Jani Nikula5f461662020-11-30 13:15:58 +02007874 intel_uncore_write(&dev_priv->uncore, ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007875
7876 /* interrupts should cause a wake up from C3 */
Jani Nikula5f461662020-11-30 13:15:58 +02007877 intel_uncore_write(&dev_priv->uncore, INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007878
7879 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Jani Nikula5f461662020-11-30 13:15:58 +02007880 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007881
Jani Nikula5f461662020-11-30 13:15:58 +02007882 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007883 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007884}
7885
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007886static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007887{
Jani Nikula5f461662020-11-30 13:15:58 +02007888 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007889
7890 /* interrupts should cause a wake up from C3 */
Jani Nikula5f461662020-11-30 13:15:58 +02007891 intel_uncore_write(&dev_priv->uncore, MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007892 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007893
Jani Nikula5f461662020-11-30 13:15:58 +02007894 intel_uncore_write(&dev_priv->uncore, MEM_MODE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007895 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007896
7897 /*
7898 * Have FBC ignore 3D activity since we use software
7899 * render tracking, and otherwise a pure 3D workload
7900 * (even if it just renders a single frame and then does
7901 * abosultely nothing) would not allow FBC to recompress
7902 * until a 2D blit occurs.
7903 */
Jani Nikula5f461662020-11-30 13:15:58 +02007904 intel_uncore_write(&dev_priv->uncore, SCPD0,
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007905 _MASKED_BIT_ENABLE(SCPD_FBC_IGNORE_3D));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007906}
7907
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007908static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007909{
Jani Nikula5f461662020-11-30 13:15:58 +02007910 intel_uncore_write(&dev_priv->uncore, MEM_MODE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007911 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7912 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007913}
7914
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007915void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007916{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007917 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007918}
7919
Ville Syrjälä712bf362016-10-31 22:37:23 +02007920void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007921{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007922 if (HAS_PCH_LPT(dev_priv))
7923 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007924}
7925
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007926static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007927{
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007928 drm_dbg_kms(&dev_priv->drm,
7929 "No clock gating settings or workarounds applied.\n");
Imre Deakbb400da2016-03-16 13:38:54 +02007930}
7931
7932/**
7933 * intel_init_clock_gating_hooks - setup the clock gating hooks
7934 * @dev_priv: device private
7935 *
7936 * Setup the hooks that configure which clocks of a given platform can be
7937 * gated and also apply various GT and display specific workarounds for these
7938 * platforms. Note that some GT specific workarounds are applied separately
7939 * when GPU contexts or batchbuffers start their execution.
7940 */
7941void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7942{
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07007943 if (IS_ALDERLAKE_P(dev_priv))
7944 dev_priv->display.init_clock_gating = adlp_init_clock_gating;
7945 else if (IS_DG1(dev_priv))
Stuart Summersda9427502020-10-14 12:19:34 -07007946 dev_priv->display.init_clock_gating = dg1_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007947 else if (GRAPHICS_VER(dev_priv) == 12)
José Roberto de Souza35f08372021-01-13 05:37:59 -08007948 dev_priv->display.init_clock_gating = gen12lp_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007949 else if (GRAPHICS_VER(dev_priv) == 11)
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007950 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Chris Wilson5f4ae272020-06-02 15:05:40 +01007951 else if (IS_COFFEELAKE(dev_priv) || IS_COMETLAKE(dev_priv))
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007952 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007953 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007954 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007955 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007956 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007957 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007958 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007959 else if (IS_GEMINILAKE(dev_priv))
7960 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007961 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007962 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007963 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007964 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007965 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007966 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007967 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007968 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007969 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007970 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007971 else if (GRAPHICS_VER(dev_priv) == 6)
Imre Deakbb400da2016-03-16 13:38:54 +02007972 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007973 else if (GRAPHICS_VER(dev_priv) == 5)
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007974 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007975 else if (IS_G4X(dev_priv))
7976 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007977 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007978 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007979 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007980 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007981 else if (GRAPHICS_VER(dev_priv) == 3)
Imre Deakbb400da2016-03-16 13:38:54 +02007982 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7983 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7984 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007985 else if (GRAPHICS_VER(dev_priv) == 2)
Imre Deakbb400da2016-03-16 13:38:54 +02007986 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7987 else {
7988 MISSING_CASE(INTEL_DEVID(dev_priv));
7989 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7990 }
7991}
7992
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007993/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007994void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007995{
Daniel Vetterc921aba2012-04-26 23:28:17 +02007996 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007997 if (IS_PINEVIEW(dev_priv))
Lucas De Marchi1d218222019-12-24 00:40:04 -08007998 pnv_get_mem_freq(dev_priv);
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007999 else if (GRAPHICS_VER(dev_priv) == 5)
Lucas De Marchi9eae5e22019-12-24 00:40:09 -08008000 ilk_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008001
James Ausmusb068a862019-10-09 10:23:14 -07008002 if (intel_has_sagv(dev_priv))
8003 skl_setup_sagv_block_time(dev_priv);
8004
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008005 /* For FIFO watermark updates */
Matt Roper7dadd282021-03-19 21:42:43 -07008006 if (DISPLAY_VER(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008007 skl_setup_wm_latency(dev_priv);
Matt Roper98d39492016-05-12 07:06:03 -07008008 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008009 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008010 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008011
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008012 if ((DISPLAY_VER(dev_priv) == 5 && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008013 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008014 (DISPLAY_VER(dev_priv) != 5 && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008015 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008016 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008017 dev_priv->display.compute_intermediate_wm =
8018 ilk_compute_intermediate_wm;
8019 dev_priv->display.initial_watermarks =
8020 ilk_initial_watermarks;
8021 dev_priv->display.optimize_watermarks =
8022 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008023 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008024 drm_dbg_kms(&dev_priv->drm,
8025 "Failed to read display plane latency. "
8026 "Disable CxSR\n");
Ville Syrjäläbd602542014-01-07 16:14:10 +02008027 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008028 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008029 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008030 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008031 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008032 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008033 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008034 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03008035 } else if (IS_G4X(dev_priv)) {
8036 g4x_setup_wm_latency(dev_priv);
8037 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
8038 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
8039 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
8040 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008041 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00008042 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008043 dev_priv->is_ddr3,
8044 dev_priv->fsb_freq,
8045 dev_priv->mem_freq)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008046 drm_info(&dev_priv->drm,
8047 "failed to find known CxSR latency "
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008048 "(found ddr%s fsb freq %d, mem freq %d), "
8049 "disabling CxSR\n",
8050 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8051 dev_priv->fsb_freq, dev_priv->mem_freq);
8052 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008053 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008054 dev_priv->display.update_wm = NULL;
8055 } else
Lucas De Marchi1d218222019-12-24 00:40:04 -08008056 dev_priv->display.update_wm = pnv_update_wm;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008057 } else if (DISPLAY_VER(dev_priv) == 4) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008058 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008059 } else if (DISPLAY_VER(dev_priv) == 3) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008060 dev_priv->display.update_wm = i9xx_update_wm;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008061 } else if (DISPLAY_VER(dev_priv) == 2) {
Dave Airlie758b2fc2021-09-29 01:57:46 +03008062 if (INTEL_NUM_PIPES(dev_priv) == 1)
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008063 dev_priv->display.update_wm = i845_update_wm;
Dave Airlie758b2fc2021-09-29 01:57:46 +03008064 else
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008065 dev_priv->display.update_wm = i9xx_update_wm;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008066 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008067 drm_err(&dev_priv->drm,
8068 "unexpected fall-through in %s\n", __func__);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008069 }
8070}
8071
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008072void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008073{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01008074 dev_priv->runtime_pm.suspended = false;
8075 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008076}
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02008077
8078static struct intel_global_state *intel_dbuf_duplicate_state(struct intel_global_obj *obj)
8079{
8080 struct intel_dbuf_state *dbuf_state;
8081
8082 dbuf_state = kmemdup(obj->state, sizeof(*dbuf_state), GFP_KERNEL);
8083 if (!dbuf_state)
8084 return NULL;
8085
8086 return &dbuf_state->base;
8087}
8088
8089static void intel_dbuf_destroy_state(struct intel_global_obj *obj,
8090 struct intel_global_state *state)
8091{
8092 kfree(state);
8093}
8094
8095static const struct intel_global_state_funcs intel_dbuf_funcs = {
8096 .atomic_duplicate_state = intel_dbuf_duplicate_state,
8097 .atomic_destroy_state = intel_dbuf_destroy_state,
8098};
8099
8100struct intel_dbuf_state *
8101intel_atomic_get_dbuf_state(struct intel_atomic_state *state)
8102{
8103 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8104 struct intel_global_state *dbuf_state;
8105
8106 dbuf_state = intel_atomic_get_global_obj_state(state, &dev_priv->dbuf.obj);
8107 if (IS_ERR(dbuf_state))
8108 return ERR_CAST(dbuf_state);
8109
8110 return to_intel_dbuf_state(dbuf_state);
8111}
8112
8113int intel_dbuf_init(struct drm_i915_private *dev_priv)
8114{
8115 struct intel_dbuf_state *dbuf_state;
8116
8117 dbuf_state = kzalloc(sizeof(*dbuf_state), GFP_KERNEL);
8118 if (!dbuf_state)
8119 return -ENOMEM;
8120
8121 intel_atomic_global_obj_init(dev_priv, &dev_priv->dbuf.obj,
8122 &dbuf_state->base, &intel_dbuf_funcs);
8123
8124 return 0;
8125}
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008126
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07008127/*
8128 * Configure MBUS_CTL and all DBUF_CTL_S of each slice to join_mbus state before
8129 * update the request state of all DBUS slices.
8130 */
8131static void update_mbus_pre_enable(struct intel_atomic_state *state)
8132{
8133 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8134 u32 mbus_ctl, dbuf_min_tracker_val;
8135 enum dbuf_slice slice;
8136 const struct intel_dbuf_state *dbuf_state =
8137 intel_atomic_get_new_dbuf_state(state);
8138
8139 if (!IS_ALDERLAKE_P(dev_priv))
8140 return;
8141
8142 /*
8143 * TODO: Implement vblank synchronized MBUS joining changes.
8144 * Must be properly coordinated with dbuf reprogramming.
8145 */
8146 if (dbuf_state->joined_mbus) {
8147 mbus_ctl = MBUS_HASHING_MODE_1x4 | MBUS_JOIN |
8148 MBUS_JOIN_PIPE_SELECT_NONE;
8149 dbuf_min_tracker_val = DBUF_MIN_TRACKER_STATE_SERVICE(3);
8150 } else {
8151 mbus_ctl = MBUS_HASHING_MODE_2x2 |
8152 MBUS_JOIN_PIPE_SELECT_NONE;
8153 dbuf_min_tracker_val = DBUF_MIN_TRACKER_STATE_SERVICE(1);
8154 }
8155
8156 intel_de_rmw(dev_priv, MBUS_CTL,
8157 MBUS_HASHING_MODE_MASK | MBUS_JOIN |
8158 MBUS_JOIN_PIPE_SELECT_MASK, mbus_ctl);
8159
8160 for_each_dbuf_slice(dev_priv, slice)
8161 intel_de_rmw(dev_priv, DBUF_CTL_S(slice),
8162 DBUF_MIN_TRACKER_STATE_SERVICE_MASK,
8163 dbuf_min_tracker_val);
8164}
8165
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008166void intel_dbuf_pre_plane_update(struct intel_atomic_state *state)
8167{
8168 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8169 const struct intel_dbuf_state *new_dbuf_state =
8170 intel_atomic_get_new_dbuf_state(state);
8171 const struct intel_dbuf_state *old_dbuf_state =
8172 intel_atomic_get_old_dbuf_state(state);
8173
8174 if (!new_dbuf_state ||
Stanislav Lisovskiy0d6695b2021-05-27 14:01:06 +03008175 ((new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
8176 && (new_dbuf_state->joined_mbus == old_dbuf_state->joined_mbus)))
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008177 return;
8178
8179 WARN_ON(!new_dbuf_state->base.changed);
8180
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07008181 update_mbus_pre_enable(state);
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008182 gen9_dbuf_slices_update(dev_priv,
8183 old_dbuf_state->enabled_slices |
8184 new_dbuf_state->enabled_slices);
8185}
8186
8187void intel_dbuf_post_plane_update(struct intel_atomic_state *state)
8188{
8189 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8190 const struct intel_dbuf_state *new_dbuf_state =
8191 intel_atomic_get_new_dbuf_state(state);
8192 const struct intel_dbuf_state *old_dbuf_state =
8193 intel_atomic_get_old_dbuf_state(state);
8194
8195 if (!new_dbuf_state ||
Stanislav Lisovskiy0d6695b2021-05-27 14:01:06 +03008196 ((new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
8197 && (new_dbuf_state->joined_mbus == old_dbuf_state->joined_mbus)))
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008198 return;
8199
8200 WARN_ON(!new_dbuf_state->base.changed);
8201
8202 gen9_dbuf_slices_update(dev_priv,
8203 new_dbuf_state->enabled_slices);
8204}