blob: 0b3ab7254f0ac2deaf647523a1b1d17adfa1bd84 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Ben Widawskydc39fff2013-10-18 12:32:07 -070035/**
Jani Nikula18afd442016-01-18 09:19:48 +020036 * DOC: RC6
37 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070038 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058static void gen9_init_clock_gating(struct drm_device *dev)
59{
Mika Kuoppala11b28342016-06-07 17:19:04 +030060 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061
62 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
63 I915_WRITE(CHICKEN_PAR1_1,
64 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
65
66 I915_WRITE(GEN8_CONFIG0,
67 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030068
69 /* WaEnableChickenDCPR:skl,bxt,kbl */
70 I915_WRITE(GEN8_CHICKEN_DCPR_1,
71 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030072
73 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 /* WaFbcWakeMemOn:skl,bxt,kbl */
75 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
76 DISP_FBC_WM_DIS |
77 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030078
79 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
80 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
81 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030082}
83
Imre Deaka82abe42015-03-27 14:00:04 +020084static void bxt_init_clock_gating(struct drm_device *dev)
85{
Chris Wilsonfac5e232016-07-04 11:34:36 +010086 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020087
Mika Kuoppalab033bb62016-06-07 17:19:04 +030088 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020089
Nick Hoatha7546152015-06-29 14:07:32 +010090 /* WaDisableSDEUnitClockGating:bxt */
91 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
92 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
93
Imre Deak32608ca2015-03-11 11:10:27 +020094 /*
95 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020096 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020097 */
Imre Deak32608ca2015-03-11 11:10:27 +020098 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020099 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200100
101 /*
102 * Wa: Backlight PWM may stop in the asserted state, causing backlight
103 * to stay fully on.
104 */
105 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
106 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
107 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200108}
109
Daniel Vetterc921aba2012-04-26 23:28:17 +0200110static void i915_pineview_get_mem_freq(struct drm_device *dev)
111{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100112 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200113 u32 tmp;
114
115 tmp = I915_READ(CLKCFG);
116
117 switch (tmp & CLKCFG_FSB_MASK) {
118 case CLKCFG_FSB_533:
119 dev_priv->fsb_freq = 533; /* 133*4 */
120 break;
121 case CLKCFG_FSB_800:
122 dev_priv->fsb_freq = 800; /* 200*4 */
123 break;
124 case CLKCFG_FSB_667:
125 dev_priv->fsb_freq = 667; /* 167*4 */
126 break;
127 case CLKCFG_FSB_400:
128 dev_priv->fsb_freq = 400; /* 100*4 */
129 break;
130 }
131
132 switch (tmp & CLKCFG_MEM_MASK) {
133 case CLKCFG_MEM_533:
134 dev_priv->mem_freq = 533;
135 break;
136 case CLKCFG_MEM_667:
137 dev_priv->mem_freq = 667;
138 break;
139 case CLKCFG_MEM_800:
140 dev_priv->mem_freq = 800;
141 break;
142 }
143
144 /* detect pineview DDR3 setting */
145 tmp = I915_READ(CSHRDDR3CTL);
146 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
147}
148
149static void i915_ironlake_get_mem_freq(struct drm_device *dev)
150{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100151 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200152 u16 ddrpll, csipll;
153
154 ddrpll = I915_READ16(DDRMPLL1);
155 csipll = I915_READ16(CSIPLL0);
156
157 switch (ddrpll & 0xff) {
158 case 0xc:
159 dev_priv->mem_freq = 800;
160 break;
161 case 0x10:
162 dev_priv->mem_freq = 1066;
163 break;
164 case 0x14:
165 dev_priv->mem_freq = 1333;
166 break;
167 case 0x18:
168 dev_priv->mem_freq = 1600;
169 break;
170 default:
171 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
172 ddrpll & 0xff);
173 dev_priv->mem_freq = 0;
174 break;
175 }
176
Daniel Vetter20e4d402012-08-08 23:35:39 +0200177 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200178
179 switch (csipll & 0x3ff) {
180 case 0x00c:
181 dev_priv->fsb_freq = 3200;
182 break;
183 case 0x00e:
184 dev_priv->fsb_freq = 3733;
185 break;
186 case 0x010:
187 dev_priv->fsb_freq = 4266;
188 break;
189 case 0x012:
190 dev_priv->fsb_freq = 4800;
191 break;
192 case 0x014:
193 dev_priv->fsb_freq = 5333;
194 break;
195 case 0x016:
196 dev_priv->fsb_freq = 5866;
197 break;
198 case 0x018:
199 dev_priv->fsb_freq = 6400;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
203 csipll & 0x3ff);
204 dev_priv->fsb_freq = 0;
205 break;
206 }
207
208 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200209 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200211 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200212 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200213 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200214 }
215}
216
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300217static const struct cxsr_latency cxsr_latency_table[] = {
218 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
219 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
220 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
221 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
222 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
223
224 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
225 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
226 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
227 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
228 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
229
230 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
231 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
232 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
233 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
234 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
235
236 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
237 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
238 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
239 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
240 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
241
242 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
243 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
244 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
245 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
246 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
247
248 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
249 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
250 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
251 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
252 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
253};
254
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100255static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
256 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300257 int fsb,
258 int mem)
259{
260 const struct cxsr_latency *latency;
261 int i;
262
263 if (fsb == 0 || mem == 0)
264 return NULL;
265
266 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
267 latency = &cxsr_latency_table[i];
268 if (is_desktop == latency->is_desktop &&
269 is_ddr3 == latency->is_ddr3 &&
270 fsb == latency->fsb_freq && mem == latency->mem_freq)
271 return latency;
272 }
273
274 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
275
276 return NULL;
277}
278
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200279static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
280{
281 u32 val;
282
283 mutex_lock(&dev_priv->rps.hw_lock);
284
285 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
286 if (enable)
287 val &= ~FORCE_DDR_HIGH_FREQ;
288 else
289 val |= FORCE_DDR_HIGH_FREQ;
290 val &= ~FORCE_DDR_LOW_FREQ;
291 val |= FORCE_DDR_FREQ_REQ_ACK;
292 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
293
294 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
295 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
296 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
297
298 mutex_unlock(&dev_priv->rps.hw_lock);
299}
300
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200301static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
302{
303 u32 val;
304
305 mutex_lock(&dev_priv->rps.hw_lock);
306
307 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
308 if (enable)
309 val |= DSP_MAXFIFO_PM5_ENABLE;
310 else
311 val &= ~DSP_MAXFIFO_PM5_ENABLE;
312 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
313
314 mutex_unlock(&dev_priv->rps.hw_lock);
315}
316
Ville Syrjäläf4998962015-03-10 17:02:21 +0200317#define FW_WM(value, plane) \
318 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
319
Imre Deak5209b1f2014-07-01 12:36:17 +0300320void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300321{
Chris Wilson91c8a322016-07-05 10:40:23 +0100322 struct drm_device *dev = &dev_priv->drm;
Imre Deak5209b1f2014-07-01 12:36:17 +0300323 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300324
Wayne Boyer666a4532015-12-09 12:29:35 -0800325 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300328 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300329 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
330 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300331 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 } else if (IS_PINEVIEW(dev)) {
333 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
334 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100337 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300338 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
339 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
340 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300341 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100342 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300343 /*
344 * FIXME can't find a bit like this for 915G, and
345 * and yet it does have the related watermark in
346 * FW_BLC_SELF. What's going on?
347 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
349 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
350 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300351 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300352 } else {
353 return;
354 }
355
356 DRM_DEBUG_KMS("memory self-refresh is %s\n",
357 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358}
359
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200360
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361/*
362 * Latency for FIFO fetches is dependent on several factors:
363 * - memory configuration (speed, channels)
364 * - chipset
365 * - current MCH state
366 * It can be fairly high in some situations, so here we assume a fairly
367 * pessimal value. It's a tradeoff between extra memory fetches (if we
368 * set this value too high, the FIFO will fetch frequently to stay full)
369 * and power consumption (set it too low to save power and we might see
370 * FIFO underruns and display "flicker").
371 *
372 * A value of 5us seems to be a good balance; safe for very low end
373 * platforms but not overly aggressive on lower latency configs.
374 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100375static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300376
Ville Syrjäläb5004722015-03-05 21:19:47 +0200377#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
378 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
379
380static int vlv_get_fifo_size(struct drm_device *dev,
381 enum pipe pipe, int plane)
382{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100383 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200384 int sprite0_start, sprite1_start, size;
385
386 switch (pipe) {
387 uint32_t dsparb, dsparb2, dsparb3;
388 case PIPE_A:
389 dsparb = I915_READ(DSPARB);
390 dsparb2 = I915_READ(DSPARB2);
391 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
392 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
393 break;
394 case PIPE_B:
395 dsparb = I915_READ(DSPARB);
396 dsparb2 = I915_READ(DSPARB2);
397 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
398 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
399 break;
400 case PIPE_C:
401 dsparb2 = I915_READ(DSPARB2);
402 dsparb3 = I915_READ(DSPARB3);
403 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
404 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
405 break;
406 default:
407 return 0;
408 }
409
410 switch (plane) {
411 case 0:
412 size = sprite0_start;
413 break;
414 case 1:
415 size = sprite1_start - sprite0_start;
416 break;
417 case 2:
418 size = 512 - 1 - sprite1_start;
419 break;
420 default:
421 return 0;
422 }
423
424 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
425 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
426 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
427 size);
428
429 return size;
430}
431
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300432static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300433{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100434 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300435 uint32_t dsparb = I915_READ(DSPARB);
436 int size;
437
438 size = dsparb & 0x7f;
439 if (plane)
440 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
441
442 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
443 plane ? "B" : "A", size);
444
445 return size;
446}
447
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200448static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100450 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300451 uint32_t dsparb = I915_READ(DSPARB);
452 int size;
453
454 size = dsparb & 0x1ff;
455 if (plane)
456 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
457 size >>= 1; /* Convert to cachelines */
458
459 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
460 plane ? "B" : "A", size);
461
462 return size;
463}
464
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300465static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100467 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300468 uint32_t dsparb = I915_READ(DSPARB);
469 int size;
470
471 size = dsparb & 0x7f;
472 size >>= 2; /* Convert to cachelines */
473
474 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
475 plane ? "B" : "A",
476 size);
477
478 return size;
479}
480
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300481/* Pineview has different values for various configs */
482static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300483 .fifo_size = PINEVIEW_DISPLAY_FIFO,
484 .max_wm = PINEVIEW_MAX_WM,
485 .default_wm = PINEVIEW_DFT_WM,
486 .guard_size = PINEVIEW_GUARD_WM,
487 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300488};
489static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300490 .fifo_size = PINEVIEW_DISPLAY_FIFO,
491 .max_wm = PINEVIEW_MAX_WM,
492 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
493 .guard_size = PINEVIEW_GUARD_WM,
494 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300495};
496static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300497 .fifo_size = PINEVIEW_CURSOR_FIFO,
498 .max_wm = PINEVIEW_CURSOR_MAX_WM,
499 .default_wm = PINEVIEW_CURSOR_DFT_WM,
500 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
501 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300502};
503static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300504 .fifo_size = PINEVIEW_CURSOR_FIFO,
505 .max_wm = PINEVIEW_CURSOR_MAX_WM,
506 .default_wm = PINEVIEW_CURSOR_DFT_WM,
507 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
508 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300509};
510static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300511 .fifo_size = G4X_FIFO_SIZE,
512 .max_wm = G4X_MAX_WM,
513 .default_wm = G4X_MAX_WM,
514 .guard_size = 2,
515 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516};
517static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300518 .fifo_size = I965_CURSOR_FIFO,
519 .max_wm = I965_CURSOR_MAX_WM,
520 .default_wm = I965_CURSOR_DFT_WM,
521 .guard_size = 2,
522 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300525 .fifo_size = I965_CURSOR_FIFO,
526 .max_wm = I965_CURSOR_MAX_WM,
527 .default_wm = I965_CURSOR_DFT_WM,
528 .guard_size = 2,
529 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530};
531static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300532 .fifo_size = I945_FIFO_SIZE,
533 .max_wm = I915_MAX_WM,
534 .default_wm = 1,
535 .guard_size = 2,
536 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537};
538static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300539 .fifo_size = I915_FIFO_SIZE,
540 .max_wm = I915_MAX_WM,
541 .default_wm = 1,
542 .guard_size = 2,
543 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300544};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300545static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300546 .fifo_size = I855GM_FIFO_SIZE,
547 .max_wm = I915_MAX_WM,
548 .default_wm = 1,
549 .guard_size = 2,
550 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300552static const struct intel_watermark_params i830_bc_wm_info = {
553 .fifo_size = I855GM_FIFO_SIZE,
554 .max_wm = I915_MAX_WM/2,
555 .default_wm = 1,
556 .guard_size = 2,
557 .cacheline_size = I830_FIFO_LINE_SIZE,
558};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200559static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300560 .fifo_size = I830_FIFO_SIZE,
561 .max_wm = I915_MAX_WM,
562 .default_wm = 1,
563 .guard_size = 2,
564 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300565};
566
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567/**
568 * intel_calculate_wm - calculate watermark level
569 * @clock_in_khz: pixel clock
570 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200571 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300572 * @latency_ns: memory latency for the platform
573 *
574 * Calculate the watermark level (the level at which the display plane will
575 * start fetching from memory again). Each chip has a different display
576 * FIFO size and allocation, so the caller needs to figure that out and pass
577 * in the correct intel_watermark_params structure.
578 *
579 * As the pixel clock runs, the FIFO will be drained at a rate that depends
580 * on the pixel size. When it reaches the watermark level, it'll start
581 * fetching FIFO line sized based chunks from memory until the FIFO fills
582 * past the watermark point. If the FIFO drains completely, a FIFO underrun
583 * will occur, and a display engine hang could result.
584 */
585static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
586 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200587 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588 unsigned long latency_ns)
589{
590 long entries_required, wm_size;
591
592 /*
593 * Note: we need to make sure we don't overflow for various clock &
594 * latency values.
595 * clocks go from a few thousand to several hundred thousand.
596 * latency is usually a few thousand
597 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200598 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599 1000;
600 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
601
602 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
603
604 wm_size = fifo_size - (entries_required + wm->guard_size);
605
606 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
607
608 /* Don't promote wm_size to unsigned... */
609 if (wm_size > (long)wm->max_wm)
610 wm_size = wm->max_wm;
611 if (wm_size <= 0)
612 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300613
614 /*
615 * Bspec seems to indicate that the value shouldn't be lower than
616 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
617 * Lets go for 8 which is the burst size since certain platforms
618 * already use a hardcoded 8 (which is what the spec says should be
619 * done).
620 */
621 if (wm_size <= 8)
622 wm_size = 8;
623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624 return wm_size;
625}
626
627static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
628{
629 struct drm_crtc *crtc, *enabled = NULL;
630
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100631 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000632 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633 if (enabled)
634 return NULL;
635 enabled = crtc;
636 }
637 }
638
639 return enabled;
640}
641
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300642static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300644 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100645 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300646 struct drm_crtc *crtc;
647 const struct cxsr_latency *latency;
648 u32 reg;
649 unsigned long wm;
650
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100651 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
652 dev_priv->is_ddr3,
653 dev_priv->fsb_freq,
654 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655 if (!latency) {
656 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300657 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 return;
659 }
660
661 crtc = single_enabled_crtc(dev);
662 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300663 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200664 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300665 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666
667 /* Display SR */
668 wm = intel_calculate_wm(clock, &pineview_display_wm,
669 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200670 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671 reg = I915_READ(DSPFW1);
672 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200673 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300674 I915_WRITE(DSPFW1, reg);
675 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
676
677 /* cursor SR */
678 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
679 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200680 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300681 reg = I915_READ(DSPFW3);
682 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200683 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684 I915_WRITE(DSPFW3, reg);
685
686 /* Display HPLL off SR */
687 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
688 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200689 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 reg = I915_READ(DSPFW3);
691 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200692 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300693 I915_WRITE(DSPFW3, reg);
694
695 /* cursor HPLL off SR */
696 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
697 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200698 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300699 reg = I915_READ(DSPFW3);
700 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200701 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300702 I915_WRITE(DSPFW3, reg);
703 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
704
Imre Deak5209b1f2014-07-01 12:36:17 +0300705 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300706 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300707 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300708 }
709}
710
711static bool g4x_compute_wm0(struct drm_device *dev,
712 int plane,
713 const struct intel_watermark_params *display,
714 int display_latency_ns,
715 const struct intel_watermark_params *cursor,
716 int cursor_latency_ns,
717 int *plane_wm,
718 int *cursor_wm)
719{
720 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300721 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200722 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300723 int line_time_us, line_count;
724 int entries, tlb_miss;
725
726 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000727 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 *cursor_wm = cursor->guard_size;
729 *plane_wm = display->guard_size;
730 return false;
731 }
732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200733 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100734 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800735 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200736 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738
739 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200740 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
742 if (tlb_miss > 0)
743 entries += tlb_miss;
744 entries = DIV_ROUND_UP(entries, display->cacheline_size);
745 *plane_wm = entries + display->guard_size;
746 if (*plane_wm > (int)display->max_wm)
747 *plane_wm = display->max_wm;
748
749 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200750 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200752 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
754 if (tlb_miss > 0)
755 entries += tlb_miss;
756 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
757 *cursor_wm = entries + cursor->guard_size;
758 if (*cursor_wm > (int)cursor->max_wm)
759 *cursor_wm = (int)cursor->max_wm;
760
761 return true;
762}
763
764/*
765 * Check the wm result.
766 *
767 * If any calculated watermark values is larger than the maximum value that
768 * can be programmed into the associated watermark register, that watermark
769 * must be disabled.
770 */
771static bool g4x_check_srwm(struct drm_device *dev,
772 int display_wm, int cursor_wm,
773 const struct intel_watermark_params *display,
774 const struct intel_watermark_params *cursor)
775{
776 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
777 display_wm, cursor_wm);
778
779 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100780 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 display_wm, display->max_wm);
782 return false;
783 }
784
785 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100786 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300787 cursor_wm, cursor->max_wm);
788 return false;
789 }
790
791 if (!(display_wm || cursor_wm)) {
792 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
793 return false;
794 }
795
796 return true;
797}
798
799static bool g4x_compute_srwm(struct drm_device *dev,
800 int plane,
801 int latency_ns,
802 const struct intel_watermark_params *display,
803 const struct intel_watermark_params *cursor,
804 int *display_wm, int *cursor_wm)
805{
806 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300807 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200808 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 unsigned long line_time_us;
810 int line_count, line_size;
811 int small, large;
812 int entries;
813
814 if (!latency_ns) {
815 *display_wm = *cursor_wm = 0;
816 return false;
817 }
818
819 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200820 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100821 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800822 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200823 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200824 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825
Ville Syrjälä922044c2014-02-14 14:18:57 +0200826 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200828 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
830 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200831 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 large = line_count * line_size;
833
834 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
835 *display_wm = entries + display->guard_size;
836
837 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200838 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
840 *cursor_wm = entries + cursor->guard_size;
841
842 return g4x_check_srwm(dev,
843 *display_wm, *cursor_wm,
844 display, cursor);
845}
846
Ville Syrjälä15665972015-03-10 16:16:28 +0200847#define FW_WM_VLV(value, plane) \
848 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
849
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200850static void vlv_write_wm_values(struct intel_crtc *crtc,
851 const struct vlv_wm_values *wm)
852{
853 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
854 enum pipe pipe = crtc->pipe;
855
856 I915_WRITE(VLV_DDL(pipe),
857 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
858 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
859 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
860 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
861
Ville Syrjäläae801522015-03-05 21:19:49 +0200862 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200863 FW_WM(wm->sr.plane, SR) |
864 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
865 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
866 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200868 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
869 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
870 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200871 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200872 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200873
874 if (IS_CHERRYVIEW(dev_priv)) {
875 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200876 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
877 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200878 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200879 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
880 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200881 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200882 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
883 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200884 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200885 FW_WM(wm->sr.plane >> 9, SR_HI) |
886 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
887 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
888 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
889 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
890 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
891 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
892 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
893 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
894 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200895 } else {
896 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200897 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
898 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200899 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200900 FW_WM(wm->sr.plane >> 9, SR_HI) |
901 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
902 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
903 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
904 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
905 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
906 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200907 }
908
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300909 /* zero (unused) WM1 watermarks */
910 I915_WRITE(DSPFW4, 0);
911 I915_WRITE(DSPFW5, 0);
912 I915_WRITE(DSPFW6, 0);
913 I915_WRITE(DSPHOWM1, 0);
914
Ville Syrjäläae801522015-03-05 21:19:49 +0200915 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200916}
917
Ville Syrjälä15665972015-03-10 16:16:28 +0200918#undef FW_WM_VLV
919
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300920enum vlv_wm_level {
921 VLV_WM_LEVEL_PM2,
922 VLV_WM_LEVEL_PM5,
923 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300924};
925
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300926/* latency must be in 0.1us units. */
927static unsigned int vlv_wm_method2(unsigned int pixel_rate,
928 unsigned int pipe_htotal,
929 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200930 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300931 unsigned int latency)
932{
933 unsigned int ret;
934
935 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200936 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300937 ret = DIV_ROUND_UP(ret, 64);
938
939 return ret;
940}
941
942static void vlv_setup_wm_latency(struct drm_device *dev)
943{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100944 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945
946 /* all latencies in usec */
947 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
948
Ville Syrjälä58590c12015-09-08 21:05:12 +0300949 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
950
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300951 if (IS_CHERRYVIEW(dev_priv)) {
952 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
953 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300954
955 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300956 }
957}
958
959static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
960 struct intel_crtc *crtc,
961 const struct intel_plane_state *state,
962 int level)
963{
964 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200965 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300966
967 if (dev_priv->wm.pri_latency[level] == 0)
968 return USHRT_MAX;
969
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300970 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300971 return 0;
972
Ville Syrjäläac484962016-01-20 21:05:26 +0200973 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300974 clock = crtc->config->base.adjusted_mode.crtc_clock;
975 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
976 width = crtc->config->pipe_src_w;
977 if (WARN_ON(htotal == 0))
978 htotal = 1;
979
980 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
981 /*
982 * FIXME the formula gives values that are
983 * too big for the cursor FIFO, and hence we
984 * would never be able to use cursors. For
985 * now just hardcode the watermark.
986 */
987 wm = 63;
988 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200989 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300990 dev_priv->wm.pri_latency[level] * 10);
991 }
992
993 return min_t(int, wm, USHRT_MAX);
994}
995
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300996static void vlv_compute_fifo(struct intel_crtc *crtc)
997{
998 struct drm_device *dev = crtc->base.dev;
999 struct vlv_wm_state *wm_state = &crtc->wm_state;
1000 struct intel_plane *plane;
1001 unsigned int total_rate = 0;
1002 const int fifo_size = 512 - 1;
1003 int fifo_extra, fifo_left = fifo_size;
1004
1005 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1006 struct intel_plane_state *state =
1007 to_intel_plane_state(plane->base.state);
1008
1009 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1010 continue;
1011
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001012 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001013 wm_state->num_active_planes++;
1014 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1015 }
1016 }
1017
1018 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1019 struct intel_plane_state *state =
1020 to_intel_plane_state(plane->base.state);
1021 unsigned int rate;
1022
1023 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1024 plane->wm.fifo_size = 63;
1025 continue;
1026 }
1027
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001028 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001029 plane->wm.fifo_size = 0;
1030 continue;
1031 }
1032
1033 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1034 plane->wm.fifo_size = fifo_size * rate / total_rate;
1035 fifo_left -= plane->wm.fifo_size;
1036 }
1037
1038 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1039
1040 /* spread the remainder evenly */
1041 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1042 int plane_extra;
1043
1044 if (fifo_left == 0)
1045 break;
1046
1047 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1048 continue;
1049
1050 /* give it all to the first plane if none are active */
1051 if (plane->wm.fifo_size == 0 &&
1052 wm_state->num_active_planes)
1053 continue;
1054
1055 plane_extra = min(fifo_extra, fifo_left);
1056 plane->wm.fifo_size += plane_extra;
1057 fifo_left -= plane_extra;
1058 }
1059
1060 WARN_ON(fifo_left != 0);
1061}
1062
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001063static void vlv_invert_wms(struct intel_crtc *crtc)
1064{
1065 struct vlv_wm_state *wm_state = &crtc->wm_state;
1066 int level;
1067
1068 for (level = 0; level < wm_state->num_levels; level++) {
1069 struct drm_device *dev = crtc->base.dev;
1070 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1071 struct intel_plane *plane;
1072
1073 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1074 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1075
1076 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1077 switch (plane->base.type) {
1078 int sprite;
1079 case DRM_PLANE_TYPE_CURSOR:
1080 wm_state->wm[level].cursor = plane->wm.fifo_size -
1081 wm_state->wm[level].cursor;
1082 break;
1083 case DRM_PLANE_TYPE_PRIMARY:
1084 wm_state->wm[level].primary = plane->wm.fifo_size -
1085 wm_state->wm[level].primary;
1086 break;
1087 case DRM_PLANE_TYPE_OVERLAY:
1088 sprite = plane->plane;
1089 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1090 wm_state->wm[level].sprite[sprite];
1091 break;
1092 }
1093 }
1094 }
1095}
1096
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001097static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001098{
1099 struct drm_device *dev = crtc->base.dev;
1100 struct vlv_wm_state *wm_state = &crtc->wm_state;
1101 struct intel_plane *plane;
1102 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1103 int level;
1104
1105 memset(wm_state, 0, sizeof(*wm_state));
1106
Ville Syrjälä852eb002015-06-24 22:00:07 +03001107 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001108 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
1110 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001111
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001112 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001113
1114 if (wm_state->num_active_planes != 1)
1115 wm_state->cxsr = false;
1116
1117 if (wm_state->cxsr) {
1118 for (level = 0; level < wm_state->num_levels; level++) {
1119 wm_state->sr[level].plane = sr_fifo_size;
1120 wm_state->sr[level].cursor = 63;
1121 }
1122 }
1123
1124 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1125 struct intel_plane_state *state =
1126 to_intel_plane_state(plane->base.state);
1127
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001128 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001129 continue;
1130
1131 /* normal watermarks */
1132 for (level = 0; level < wm_state->num_levels; level++) {
1133 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1134 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1135
1136 /* hack */
1137 if (WARN_ON(level == 0 && wm > max_wm))
1138 wm = max_wm;
1139
1140 if (wm > plane->wm.fifo_size)
1141 break;
1142
1143 switch (plane->base.type) {
1144 int sprite;
1145 case DRM_PLANE_TYPE_CURSOR:
1146 wm_state->wm[level].cursor = wm;
1147 break;
1148 case DRM_PLANE_TYPE_PRIMARY:
1149 wm_state->wm[level].primary = wm;
1150 break;
1151 case DRM_PLANE_TYPE_OVERLAY:
1152 sprite = plane->plane;
1153 wm_state->wm[level].sprite[sprite] = wm;
1154 break;
1155 }
1156 }
1157
1158 wm_state->num_levels = level;
1159
1160 if (!wm_state->cxsr)
1161 continue;
1162
1163 /* maxfifo watermarks */
1164 switch (plane->base.type) {
1165 int sprite, level;
1166 case DRM_PLANE_TYPE_CURSOR:
1167 for (level = 0; level < wm_state->num_levels; level++)
1168 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001169 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001170 break;
1171 case DRM_PLANE_TYPE_PRIMARY:
1172 for (level = 0; level < wm_state->num_levels; level++)
1173 wm_state->sr[level].plane =
1174 min(wm_state->sr[level].plane,
1175 wm_state->wm[level].primary);
1176 break;
1177 case DRM_PLANE_TYPE_OVERLAY:
1178 sprite = plane->plane;
1179 for (level = 0; level < wm_state->num_levels; level++)
1180 wm_state->sr[level].plane =
1181 min(wm_state->sr[level].plane,
1182 wm_state->wm[level].sprite[sprite]);
1183 break;
1184 }
1185 }
1186
1187 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001188 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001189 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1190 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1191 }
1192
1193 vlv_invert_wms(crtc);
1194}
1195
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001196#define VLV_FIFO(plane, value) \
1197 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1198
1199static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1200{
1201 struct drm_device *dev = crtc->base.dev;
1202 struct drm_i915_private *dev_priv = to_i915(dev);
1203 struct intel_plane *plane;
1204 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1205
1206 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1207 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1208 WARN_ON(plane->wm.fifo_size != 63);
1209 continue;
1210 }
1211
1212 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1213 sprite0_start = plane->wm.fifo_size;
1214 else if (plane->plane == 0)
1215 sprite1_start = sprite0_start + plane->wm.fifo_size;
1216 else
1217 fifo_size = sprite1_start + plane->wm.fifo_size;
1218 }
1219
1220 WARN_ON(fifo_size != 512 - 1);
1221
1222 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1223 pipe_name(crtc->pipe), sprite0_start,
1224 sprite1_start, fifo_size);
1225
1226 switch (crtc->pipe) {
1227 uint32_t dsparb, dsparb2, dsparb3;
1228 case PIPE_A:
1229 dsparb = I915_READ(DSPARB);
1230 dsparb2 = I915_READ(DSPARB2);
1231
1232 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1233 VLV_FIFO(SPRITEB, 0xff));
1234 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1235 VLV_FIFO(SPRITEB, sprite1_start));
1236
1237 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1238 VLV_FIFO(SPRITEB_HI, 0x1));
1239 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1240 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1241
1242 I915_WRITE(DSPARB, dsparb);
1243 I915_WRITE(DSPARB2, dsparb2);
1244 break;
1245 case PIPE_B:
1246 dsparb = I915_READ(DSPARB);
1247 dsparb2 = I915_READ(DSPARB2);
1248
1249 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1250 VLV_FIFO(SPRITED, 0xff));
1251 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1252 VLV_FIFO(SPRITED, sprite1_start));
1253
1254 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1255 VLV_FIFO(SPRITED_HI, 0xff));
1256 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1257 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1258
1259 I915_WRITE(DSPARB, dsparb);
1260 I915_WRITE(DSPARB2, dsparb2);
1261 break;
1262 case PIPE_C:
1263 dsparb3 = I915_READ(DSPARB3);
1264 dsparb2 = I915_READ(DSPARB2);
1265
1266 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1267 VLV_FIFO(SPRITEF, 0xff));
1268 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1269 VLV_FIFO(SPRITEF, sprite1_start));
1270
1271 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1272 VLV_FIFO(SPRITEF_HI, 0xff));
1273 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1274 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1275
1276 I915_WRITE(DSPARB3, dsparb3);
1277 I915_WRITE(DSPARB2, dsparb2);
1278 break;
1279 default:
1280 break;
1281 }
1282}
1283
1284#undef VLV_FIFO
1285
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001286static void vlv_merge_wm(struct drm_device *dev,
1287 struct vlv_wm_values *wm)
1288{
1289 struct intel_crtc *crtc;
1290 int num_active_crtcs = 0;
1291
Ville Syrjälä58590c12015-09-08 21:05:12 +03001292 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001293 wm->cxsr = true;
1294
1295 for_each_intel_crtc(dev, crtc) {
1296 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1297
1298 if (!crtc->active)
1299 continue;
1300
1301 if (!wm_state->cxsr)
1302 wm->cxsr = false;
1303
1304 num_active_crtcs++;
1305 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1306 }
1307
1308 if (num_active_crtcs != 1)
1309 wm->cxsr = false;
1310
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001311 if (num_active_crtcs > 1)
1312 wm->level = VLV_WM_LEVEL_PM2;
1313
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001314 for_each_intel_crtc(dev, crtc) {
1315 struct vlv_wm_state *wm_state = &crtc->wm_state;
1316 enum pipe pipe = crtc->pipe;
1317
1318 if (!crtc->active)
1319 continue;
1320
1321 wm->pipe[pipe] = wm_state->wm[wm->level];
1322 if (wm->cxsr)
1323 wm->sr = wm_state->sr[wm->level];
1324
1325 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1326 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1327 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1328 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1329 }
1330}
1331
1332static void vlv_update_wm(struct drm_crtc *crtc)
1333{
1334 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001335 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1337 enum pipe pipe = intel_crtc->pipe;
1338 struct vlv_wm_values wm = {};
1339
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001340 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 vlv_merge_wm(dev, &wm);
1342
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001343 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1344 /* FIXME should be part of crtc atomic commit */
1345 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001347 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001348
1349 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1350 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1351 chv_set_memory_dvfs(dev_priv, false);
1352
1353 if (wm.level < VLV_WM_LEVEL_PM5 &&
1354 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1355 chv_set_memory_pm5(dev_priv, false);
1356
Ville Syrjälä852eb002015-06-24 22:00:07 +03001357 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001360 /* FIXME should be part of crtc atomic commit */
1361 vlv_pipe_set_fifo_size(intel_crtc);
1362
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001363 vlv_write_wm_values(intel_crtc, &wm);
1364
1365 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1366 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1367 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1368 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1369 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1370
Ville Syrjälä852eb002015-06-24 22:00:07 +03001371 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001372 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
1374 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1375 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1376 chv_set_memory_pm5(dev_priv, true);
1377
1378 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1379 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1380 chv_set_memory_dvfs(dev_priv, true);
1381
1382 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001383}
1384
Ville Syrjäläae801522015-03-05 21:19:49 +02001385#define single_plane_enabled(mask) is_power_of_2(mask)
1386
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001387static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001389 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 static const int sr_latency_ns = 12000;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001391 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1393 int plane_sr, cursor_sr;
1394 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001395 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001397 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001398 &g4x_wm_info, pessimal_latency_ns,
1399 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001403 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001404 &g4x_wm_info, pessimal_latency_ns,
1405 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001407 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409 if (single_plane_enabled(enabled) &&
1410 g4x_compute_srwm(dev, ffs(enabled) - 1,
1411 sr_latency_ns,
1412 &g4x_wm_info,
1413 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001414 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001415 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001416 } else {
Imre Deak98584252014-06-13 14:54:20 +03001417 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001418 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001419 plane_sr = cursor_sr = 0;
1420 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421
Ville Syrjäläa5043452014-06-28 02:04:18 +03001422 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1423 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001424 planea_wm, cursora_wm,
1425 planeb_wm, cursorb_wm,
1426 plane_sr, cursor_sr);
1427
1428 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001429 FW_WM(plane_sr, SR) |
1430 FW_WM(cursorb_wm, CURSORB) |
1431 FW_WM(planeb_wm, PLANEB) |
1432 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001434 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001435 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436 /* HPLL off in SR has some issues on G4x... disable it */
1437 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001438 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001439 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001440
1441 if (cxsr_enabled)
1442 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443}
1444
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001445static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001447 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001448 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 struct drm_crtc *crtc;
1450 int srwm = 1;
1451 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001452 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453
1454 /* Calc sr entries for one plane configs */
1455 crtc = single_enabled_crtc(dev);
1456 if (crtc) {
1457 /* self-refresh has much higher latency */
1458 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001459 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001460 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001461 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001462 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001463 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464 unsigned long line_time_us;
1465 int entries;
1466
Ville Syrjälä922044c2014-02-14 14:18:57 +02001467 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468
1469 /* Use ns/us then divide to preserve precision */
1470 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001471 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1473 srwm = I965_FIFO_SIZE - entries;
1474 if (srwm < 0)
1475 srwm = 1;
1476 srwm &= 0x1ff;
1477 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1478 entries, srwm);
1479
1480 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001481 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001482 entries = DIV_ROUND_UP(entries,
1483 i965_cursor_wm_info.cacheline_size);
1484 cursor_sr = i965_cursor_wm_info.fifo_size -
1485 (entries + i965_cursor_wm_info.guard_size);
1486
1487 if (cursor_sr > i965_cursor_wm_info.max_wm)
1488 cursor_sr = i965_cursor_wm_info.max_wm;
1489
1490 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1491 "cursor %d\n", srwm, cursor_sr);
1492
Imre Deak98584252014-06-13 14:54:20 +03001493 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 } else {
Imre Deak98584252014-06-13 14:54:20 +03001495 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001497 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001498 }
1499
1500 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1501 srwm);
1502
1503 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001504 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1505 FW_WM(8, CURSORB) |
1506 FW_WM(8, PLANEB) |
1507 FW_WM(8, PLANEA));
1508 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1509 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001510 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001511 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001512
1513 if (cxsr_enabled)
1514 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001515}
1516
Ville Syrjäläf4998962015-03-10 17:02:21 +02001517#undef FW_WM
1518
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001519static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001521 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001522 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523 const struct intel_watermark_params *wm_info;
1524 uint32_t fwater_lo;
1525 uint32_t fwater_hi;
1526 int cwm, srwm = 1;
1527 int fifo_size;
1528 int planea_wm, planeb_wm;
1529 struct drm_crtc *crtc, *enabled = NULL;
1530
1531 if (IS_I945GM(dev))
1532 wm_info = &i945_wm_info;
1533 else if (!IS_GEN2(dev))
1534 wm_info = &i915_wm_info;
1535 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001536 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001537
1538 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1539 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001540 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001541 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001542 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001543 if (IS_GEN2(dev))
1544 cpp = 4;
1545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001546 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001547 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001548 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001549 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 if (planea_wm > (long)wm_info->max_wm)
1554 planea_wm = wm_info->max_wm;
1555 }
1556
1557 if (IS_GEN2(dev))
1558 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
1560 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1561 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001562 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001563 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001564 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001565 if (IS_GEN2(dev))
1566 cpp = 4;
1567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001568 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001569 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001571 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001572 if (enabled == NULL)
1573 enabled = crtc;
1574 else
1575 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001576 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001578 if (planeb_wm > (long)wm_info->max_wm)
1579 planeb_wm = wm_info->max_wm;
1580 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581
1582 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1583
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001584 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001585 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001586
Matt Roper59bea882015-02-27 10:12:01 -08001587 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001588
1589 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001590 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591 enabled = NULL;
1592 }
1593
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594 /*
1595 * Overlay gets an aggressive default since video jitter is bad.
1596 */
1597 cwm = 2;
1598
1599 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001600 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001601
1602 /* Calc sr entries for one plane configs */
1603 if (HAS_FW_BLC(dev) && enabled) {
1604 /* self-refresh has much higher latency */
1605 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001606 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001607 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001608 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001609 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001610 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001611 unsigned long line_time_us;
1612 int entries;
1613
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001614 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001615 cpp = 4;
1616
Ville Syrjälä922044c2014-02-14 14:18:57 +02001617 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618
1619 /* Use ns/us then divide to preserve precision */
1620 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001621 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001622 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1623 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1624 srwm = wm_info->fifo_size - entries;
1625 if (srwm < 0)
1626 srwm = 1;
1627
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 I915_WRITE(FW_BLC_SELF,
1630 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001631 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1633 }
1634
1635 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1636 planea_wm, planeb_wm, cwm, srwm);
1637
1638 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1639 fwater_hi = (cwm & 0x1f);
1640
1641 /* Set request length to 8 cachelines per fetch */
1642 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1643 fwater_hi = fwater_hi | (1 << 8);
1644
1645 I915_WRITE(FW_BLC, fwater_lo);
1646 I915_WRITE(FW_BLC2, fwater_hi);
1647
Imre Deak5209b1f2014-07-01 12:36:17 +03001648 if (enabled)
1649 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001650}
1651
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001652static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001654 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001655 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001657 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 uint32_t fwater_lo;
1659 int planea_wm;
1660
1661 crtc = single_enabled_crtc(dev);
1662 if (crtc == NULL)
1663 return;
1664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001665 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001666 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001667 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001669 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1671 fwater_lo |= (3<<8) | planea_wm;
1672
1673 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1674
1675 I915_WRITE(FW_BLC, fwater_lo);
1676}
1677
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001678uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001679{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001680 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001681
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001682 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683
1684 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1685 * adjust the pixel_rate here. */
1686
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001689 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001691 pipe_w = pipe_config->pipe_src_w;
1692 pipe_h = pipe_config->pipe_src_h;
1693
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001694 pfit_w = (pfit_size >> 16) & 0xFFFF;
1695 pfit_h = pfit_size & 0xFFFF;
1696 if (pipe_w < pfit_w)
1697 pipe_w = pfit_w;
1698 if (pipe_h < pfit_h)
1699 pipe_h = pfit_h;
1700
Matt Roper15126882015-12-03 11:37:40 -08001701 if (WARN_ON(!pfit_w || !pfit_h))
1702 return pixel_rate;
1703
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1705 pfit_w * pfit_h);
1706 }
1707
1708 return pixel_rate;
1709}
1710
Ville Syrjälä37126462013-08-01 16:18:55 +03001711/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001712static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713{
1714 uint64_t ret;
1715
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001716 if (WARN(latency == 0, "Latency value missing\n"))
1717 return UINT_MAX;
1718
Ville Syrjäläac484962016-01-20 21:05:26 +02001719 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1721
1722 return ret;
1723}
1724
Ville Syrjälä37126462013-08-01 16:18:55 +03001725/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001726static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001727 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001728 uint32_t latency)
1729{
1730 uint32_t ret;
1731
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001732 if (WARN(latency == 0, "Latency value missing\n"))
1733 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001734 if (WARN_ON(!pipe_htotal))
1735 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001736
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001738 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739 ret = DIV_ROUND_UP(ret, 64) + 2;
1740 return ret;
1741}
1742
Ville Syrjälä23297042013-07-05 11:57:17 +03001743static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001744 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001745{
Matt Roper15126882015-12-03 11:37:40 -08001746 /*
1747 * Neither of these should be possible since this function shouldn't be
1748 * called if the CRTC is off or the plane is invisible. But let's be
1749 * extra paranoid to avoid a potential divide-by-zero if we screw up
1750 * elsewhere in the driver.
1751 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001752 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001753 return 0;
1754 if (WARN_ON(!horiz_pixels))
1755 return 0;
1756
Ville Syrjäläac484962016-01-20 21:05:26 +02001757 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001758}
1759
Imre Deak820c1982013-12-17 14:46:36 +02001760struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001761 uint16_t pri;
1762 uint16_t spr;
1763 uint16_t cur;
1764 uint16_t fbc;
1765};
1766
Ville Syrjälä37126462013-08-01 16:18:55 +03001767/*
1768 * For both WM_PIPE and WM_LP.
1769 * mem_value must be in 0.1us units.
1770 */
Matt Roper7221fc32015-09-24 15:53:08 -07001771static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001772 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001773 uint32_t mem_value,
1774 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001775{
Ville Syrjäläac484962016-01-20 21:05:26 +02001776 int cpp = pstate->base.fb ?
1777 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001778 uint32_t method1, method2;
1779
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001780 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001781 return 0;
1782
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001784
1785 if (!is_lp)
1786 return method1;
1787
Matt Roper7221fc32015-09-24 15:53:08 -07001788 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1789 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001790 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001791 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001792
1793 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001794}
1795
Ville Syrjälä37126462013-08-01 16:18:55 +03001796/*
1797 * For both WM_PIPE and WM_LP.
1798 * mem_value must be in 0.1us units.
1799 */
Matt Roper7221fc32015-09-24 15:53:08 -07001800static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001801 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802 uint32_t mem_value)
1803{
Ville Syrjäläac484962016-01-20 21:05:26 +02001804 int cpp = pstate->base.fb ?
1805 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 uint32_t method1, method2;
1807
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001808 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809 return 0;
1810
Ville Syrjäläac484962016-01-20 21:05:26 +02001811 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001812 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1813 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001814 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001815 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001816 return min(method1, method2);
1817}
1818
Ville Syrjälä37126462013-08-01 16:18:55 +03001819/*
1820 * For both WM_PIPE and WM_LP.
1821 * mem_value must be in 0.1us units.
1822 */
Matt Roper7221fc32015-09-24 15:53:08 -07001823static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001824 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 uint32_t mem_value)
1826{
Matt Roperb2435692016-02-02 22:06:51 -08001827 /*
1828 * We treat the cursor plane as always-on for the purposes of watermark
1829 * calculation. Until we have two-stage watermark programming merged,
1830 * this is necessary to avoid flickering.
1831 */
1832 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001833 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001834
Matt Roperb2435692016-02-02 22:06:51 -08001835 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001836 return 0;
1837
Matt Roper7221fc32015-09-24 15:53:08 -07001838 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1839 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001840 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001841}
1842
Paulo Zanonicca32e92013-05-31 11:45:06 -03001843/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001844static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001845 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001846 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001847{
Ville Syrjäläac484962016-01-20 21:05:26 +02001848 int cpp = pstate->base.fb ?
1849 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001850
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001851 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001852 return 0;
1853
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001854 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001855}
1856
Ville Syrjälä158ae642013-08-07 13:28:19 +03001857static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1858{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001859 if (INTEL_INFO(dev)->gen >= 8)
1860 return 3072;
1861 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001862 return 768;
1863 else
1864 return 512;
1865}
1866
Ville Syrjälä4e975082014-03-07 18:32:11 +02001867static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1868 int level, bool is_sprite)
1869{
1870 if (INTEL_INFO(dev)->gen >= 8)
1871 /* BDW primary/sprite plane watermarks */
1872 return level == 0 ? 255 : 2047;
1873 else if (INTEL_INFO(dev)->gen >= 7)
1874 /* IVB/HSW primary/sprite plane watermarks */
1875 return level == 0 ? 127 : 1023;
1876 else if (!is_sprite)
1877 /* ILK/SNB primary plane watermarks */
1878 return level == 0 ? 127 : 511;
1879 else
1880 /* ILK/SNB sprite plane watermarks */
1881 return level == 0 ? 63 : 255;
1882}
1883
1884static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1885 int level)
1886{
1887 if (INTEL_INFO(dev)->gen >= 7)
1888 return level == 0 ? 63 : 255;
1889 else
1890 return level == 0 ? 31 : 63;
1891}
1892
1893static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1894{
1895 if (INTEL_INFO(dev)->gen >= 8)
1896 return 31;
1897 else
1898 return 15;
1899}
1900
Ville Syrjälä158ae642013-08-07 13:28:19 +03001901/* Calculate the maximum primary/sprite plane watermark */
1902static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1903 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001904 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001905 enum intel_ddb_partitioning ddb_partitioning,
1906 bool is_sprite)
1907{
1908 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001909
1910 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912 return 0;
1913
1914 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001915 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916 fifo_size /= INTEL_INFO(dev)->num_pipes;
1917
1918 /*
1919 * For some reason the non self refresh
1920 * FIFO size is only half of the self
1921 * refresh FIFO size on ILK/SNB.
1922 */
1923 if (INTEL_INFO(dev)->gen <= 6)
1924 fifo_size /= 2;
1925 }
1926
Ville Syrjälä240264f2013-08-07 13:29:12 +03001927 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001928 /* level 0 is always calculated with 1:1 split */
1929 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1930 if (is_sprite)
1931 fifo_size *= 5;
1932 fifo_size /= 6;
1933 } else {
1934 fifo_size /= 2;
1935 }
1936 }
1937
1938 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001939 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001940}
1941
1942/* Calculate the maximum cursor plane watermark */
1943static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 int level,
1945 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946{
1947 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001948 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949 return 64;
1950
1951 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001952 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953}
1954
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001955static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001956 int level,
1957 const struct intel_wm_config *config,
1958 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001959 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001960{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001961 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1962 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1963 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001964 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001965}
1966
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001967static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1968 int level,
1969 struct ilk_wm_maximums *max)
1970{
1971 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1972 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1973 max->cur = ilk_cursor_wm_reg_max(dev, level);
1974 max->fbc = ilk_fbc_wm_reg_max(dev);
1975}
1976
Ville Syrjäläd9395652013-10-09 19:18:10 +03001977static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001978 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001979 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001980{
1981 bool ret;
1982
1983 /* already determined to be invalid? */
1984 if (!result->enable)
1985 return false;
1986
1987 result->enable = result->pri_val <= max->pri &&
1988 result->spr_val <= max->spr &&
1989 result->cur_val <= max->cur;
1990
1991 ret = result->enable;
1992
1993 /*
1994 * HACK until we can pre-compute everything,
1995 * and thus fail gracefully if LP0 watermarks
1996 * are exceeded...
1997 */
1998 if (level == 0 && !result->enable) {
1999 if (result->pri_val > max->pri)
2000 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2001 level, result->pri_val, max->pri);
2002 if (result->spr_val > max->spr)
2003 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2004 level, result->spr_val, max->spr);
2005 if (result->cur_val > max->cur)
2006 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2007 level, result->cur_val, max->cur);
2008
2009 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2010 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2011 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2012 result->enable = true;
2013 }
2014
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002015 return ret;
2016}
2017
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002018static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002019 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002020 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002021 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002022 struct intel_plane_state *pristate,
2023 struct intel_plane_state *sprstate,
2024 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002025 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002026{
2027 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2028 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2029 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2030
2031 /* WM1+ latency values stored in 0.5us units */
2032 if (level > 0) {
2033 pri_latency *= 5;
2034 spr_latency *= 5;
2035 cur_latency *= 5;
2036 }
2037
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002038 if (pristate) {
2039 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2040 pri_latency, level);
2041 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2042 }
2043
2044 if (sprstate)
2045 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2046
2047 if (curstate)
2048 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2049
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002050 result->enable = true;
2051}
2052
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002053static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002054hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002055{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002056 const struct intel_atomic_state *intel_state =
2057 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002058 const struct drm_display_mode *adjusted_mode =
2059 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002060 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002061
Matt Roperee91a152015-12-03 11:37:39 -08002062 if (!cstate->base.active)
2063 return 0;
2064 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2065 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002066 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002067 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002068
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002069 /* The WM are computed with base on how long it takes to fill a single
2070 * row at the given clock rate, multiplied by 8.
2071 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002072 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2073 adjusted_mode->crtc_clock);
2074 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002075 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002076
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002077 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2078 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002079}
2080
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002081static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002083 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002084
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002085 if (IS_GEN9(dev)) {
2086 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002087 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002088 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002089
2090 /* read the first set of memory latencies[0:3] */
2091 val = 0; /* data0 to be programmed to 0 for first set */
2092 mutex_lock(&dev_priv->rps.hw_lock);
2093 ret = sandybridge_pcode_read(dev_priv,
2094 GEN9_PCODE_READ_MEM_LATENCY,
2095 &val);
2096 mutex_unlock(&dev_priv->rps.hw_lock);
2097
2098 if (ret) {
2099 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2100 return;
2101 }
2102
2103 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2104 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2105 GEN9_MEM_LATENCY_LEVEL_MASK;
2106 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2107 GEN9_MEM_LATENCY_LEVEL_MASK;
2108 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2109 GEN9_MEM_LATENCY_LEVEL_MASK;
2110
2111 /* read the second set of memory latencies[4:7] */
2112 val = 1; /* data0 to be programmed to 1 for second set */
2113 mutex_lock(&dev_priv->rps.hw_lock);
2114 ret = sandybridge_pcode_read(dev_priv,
2115 GEN9_PCODE_READ_MEM_LATENCY,
2116 &val);
2117 mutex_unlock(&dev_priv->rps.hw_lock);
2118 if (ret) {
2119 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2120 return;
2121 }
2122
2123 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2124 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2125 GEN9_MEM_LATENCY_LEVEL_MASK;
2126 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2127 GEN9_MEM_LATENCY_LEVEL_MASK;
2128 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2129 GEN9_MEM_LATENCY_LEVEL_MASK;
2130
Vandana Kannan367294b2014-11-04 17:06:46 +00002131 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002132 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2133 * need to be disabled. We make sure to sanitize the values out
2134 * of the punit to satisfy this requirement.
2135 */
2136 for (level = 1; level <= max_level; level++) {
2137 if (wm[level] == 0) {
2138 for (i = level + 1; i <= max_level; i++)
2139 wm[i] = 0;
2140 break;
2141 }
2142 }
2143
2144 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002145 * WaWmMemoryReadLatency:skl
2146 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002147 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002148 * to add 2us to the various latency levels we retrieve from the
2149 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002150 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002151 if (wm[0] == 0) {
2152 wm[0] += 2;
2153 for (level = 1; level <= max_level; level++) {
2154 if (wm[level] == 0)
2155 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002156 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002157 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002158 }
2159
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002160 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002161 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2162
2163 wm[0] = (sskpd >> 56) & 0xFF;
2164 if (wm[0] == 0)
2165 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002166 wm[1] = (sskpd >> 4) & 0xFF;
2167 wm[2] = (sskpd >> 12) & 0xFF;
2168 wm[3] = (sskpd >> 20) & 0x1FF;
2169 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002170 } else if (INTEL_INFO(dev)->gen >= 6) {
2171 uint32_t sskpd = I915_READ(MCH_SSKPD);
2172
2173 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2174 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2175 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2176 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002177 } else if (INTEL_INFO(dev)->gen >= 5) {
2178 uint32_t mltr = I915_READ(MLTR_ILK);
2179
2180 /* ILK primary LP0 latency is 700 ns */
2181 wm[0] = 7;
2182 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2183 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002184 }
2185}
2186
Ville Syrjälä53615a52013-08-01 16:18:50 +03002187static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2188{
2189 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002190 if (IS_GEN5(dev))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002191 wm[0] = 13;
2192}
2193
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002194static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2195 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002196{
2197 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002198 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002199 wm[0] = 13;
2200
2201 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002202 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002203 wm[3] *= 2;
2204}
2205
Damien Lespiau546c81f2014-05-13 15:30:26 +01002206int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002207{
2208 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002209 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002210 return 7;
2211 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002212 return 4;
2213 else if (INTEL_INFO(dev)->gen >= 6)
2214 return 3;
2215 else
2216 return 2;
2217}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002218
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002219static void intel_print_wm_latency(struct drm_device *dev,
2220 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002221 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002222{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002223 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002224
2225 for (level = 0; level <= max_level; level++) {
2226 unsigned int latency = wm[level];
2227
2228 if (latency == 0) {
2229 DRM_ERROR("%s WM%d latency not provided\n",
2230 name, level);
2231 continue;
2232 }
2233
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002234 /*
2235 * - latencies are in us on gen9.
2236 * - before then, WM1+ latency values are in 0.5us units
2237 */
2238 if (IS_GEN9(dev))
2239 latency *= 10;
2240 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002241 latency *= 5;
2242
2243 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2244 name, level, wm[level],
2245 latency / 10, latency % 10);
2246 }
2247}
2248
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002249static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2250 uint16_t wm[5], uint16_t min)
2251{
Chris Wilson91c8a322016-07-05 10:40:23 +01002252 int level, max_level = ilk_wm_max_level(&dev_priv->drm);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002253
2254 if (wm[0] >= min)
2255 return false;
2256
2257 wm[0] = max(wm[0], min);
2258 for (level = 1; level <= max_level; level++)
2259 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2260
2261 return true;
2262}
2263
2264static void snb_wm_latency_quirk(struct drm_device *dev)
2265{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002266 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002267 bool changed;
2268
2269 /*
2270 * The BIOS provided WM memory latency values are often
2271 * inadequate for high resolution displays. Adjust them.
2272 */
2273 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2274 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2275 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2276
2277 if (!changed)
2278 return;
2279
2280 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2281 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2282 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2283 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2284}
2285
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002286static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002287{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002288 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002289
2290 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2291
2292 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2293 sizeof(dev_priv->wm.pri_latency));
2294 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2295 sizeof(dev_priv->wm.pri_latency));
2296
2297 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002298 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002299
2300 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2301 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2302 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002303
2304 if (IS_GEN6(dev))
2305 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002306}
2307
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002308static void skl_setup_wm_latency(struct drm_device *dev)
2309{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002310 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002311
2312 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2313 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2314}
2315
Matt Ropered4a6a72016-02-23 17:20:13 -08002316static bool ilk_validate_pipe_wm(struct drm_device *dev,
2317 struct intel_pipe_wm *pipe_wm)
2318{
2319 /* LP0 watermark maximums depend on this pipe alone */
2320 const struct intel_wm_config config = {
2321 .num_pipes_active = 1,
2322 .sprites_enabled = pipe_wm->sprites_enabled,
2323 .sprites_scaled = pipe_wm->sprites_scaled,
2324 };
2325 struct ilk_wm_maximums max;
2326
2327 /* LP0 watermarks always use 1/2 DDB partitioning */
2328 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2329
2330 /* At least LP0 must be valid */
2331 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2332 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2333 return false;
2334 }
2335
2336 return true;
2337}
2338
Matt Roper261a27d2015-10-08 15:28:25 -07002339/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002340static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002341{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002342 struct drm_atomic_state *state = cstate->base.state;
2343 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002344 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002345 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002346 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002347 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002348 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002349 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002350 struct intel_plane_state *curstate = NULL;
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002351 int level, max_level = ilk_wm_max_level(dev), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002352 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002353
Matt Ropere8f1f022016-05-12 07:05:55 -07002354 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002355
Matt Roper43d59ed2015-09-24 15:53:07 -07002356 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002357 struct intel_plane_state *ps;
2358
2359 ps = intel_atomic_get_existing_plane_state(state,
2360 intel_plane);
2361 if (!ps)
2362 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002363
2364 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002365 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002366 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002367 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002368 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002370 }
2371
Matt Ropered4a6a72016-02-23 17:20:13 -08002372 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002373 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002374 pipe_wm->sprites_enabled = sprstate->base.visible;
2375 pipe_wm->sprites_scaled = sprstate->base.visible &&
2376 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2377 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002378 }
2379
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002380 usable_level = max_level;
2381
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002382 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002383 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002384 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002385
2386 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002387 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002388 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002389
Matt Roper86c8bbb2015-09-24 15:53:16 -07002390 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002391 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2392
2393 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2394 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002395
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002396 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002397 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002398
Matt Ropered4a6a72016-02-23 17:20:13 -08002399 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002400 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002401
2402 ilk_compute_wm_reg_maximums(dev, 1, &max);
2403
2404 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002405 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002406
Matt Roper86c8bbb2015-09-24 15:53:16 -07002407 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002408 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002409
2410 /*
2411 * Disable any watermark level that exceeds the
2412 * register maximums since such watermarks are
2413 * always invalid.
2414 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002415 if (level > usable_level)
2416 continue;
2417
2418 if (ilk_validate_wm_level(level, &max, wm))
2419 pipe_wm->wm[level] = *wm;
2420 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002421 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002422 }
2423
Matt Roper86c8bbb2015-09-24 15:53:16 -07002424 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002425}
2426
2427/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002428 * Build a set of 'intermediate' watermark values that satisfy both the old
2429 * state and the new state. These can be programmed to the hardware
2430 * immediately.
2431 */
2432static int ilk_compute_intermediate_wm(struct drm_device *dev,
2433 struct intel_crtc *intel_crtc,
2434 struct intel_crtc_state *newstate)
2435{
Matt Ropere8f1f022016-05-12 07:05:55 -07002436 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002437 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
2438 int level, max_level = ilk_wm_max_level(dev);
2439
2440 /*
2441 * Start with the final, target watermarks, then combine with the
2442 * currently active watermarks to get values that are safe both before
2443 * and after the vblank.
2444 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002445 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002446 a->pipe_enabled |= b->pipe_enabled;
2447 a->sprites_enabled |= b->sprites_enabled;
2448 a->sprites_scaled |= b->sprites_scaled;
2449
2450 for (level = 0; level <= max_level; level++) {
2451 struct intel_wm_level *a_wm = &a->wm[level];
2452 const struct intel_wm_level *b_wm = &b->wm[level];
2453
2454 a_wm->enable &= b_wm->enable;
2455 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2456 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2457 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2458 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2459 }
2460
2461 /*
2462 * We need to make sure that these merged watermark values are
2463 * actually a valid configuration themselves. If they're not,
2464 * there's no safe way to transition from the old state to
2465 * the new state, so we need to fail the atomic transaction.
2466 */
2467 if (!ilk_validate_pipe_wm(dev, a))
2468 return -EINVAL;
2469
2470 /*
2471 * If our intermediate WM are identical to the final WM, then we can
2472 * omit the post-vblank programming; only update if it's different.
2473 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002474 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002475 newstate->wm.need_postvbl_update = false;
2476
2477 return 0;
2478}
2479
2480/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002481 * Merge the watermarks from all active pipes for a specific level.
2482 */
2483static void ilk_merge_wm_level(struct drm_device *dev,
2484 int level,
2485 struct intel_wm_level *ret_wm)
2486{
2487 const struct intel_crtc *intel_crtc;
2488
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002489 ret_wm->enable = true;
2490
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002491 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002492 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002493 const struct intel_wm_level *wm = &active->wm[level];
2494
2495 if (!active->pipe_enabled)
2496 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002497
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002498 /*
2499 * The watermark values may have been used in the past,
2500 * so we must maintain them in the registers for some
2501 * time even if the level is now disabled.
2502 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002503 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002504 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505
2506 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2507 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2508 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2509 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2510 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002511}
2512
2513/*
2514 * Merge all low power watermarks for all active pipes.
2515 */
2516static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002517 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002518 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002519 struct intel_pipe_wm *merged)
2520{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002521 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002522 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002523 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002524
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002525 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002526 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002527 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002528 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002529
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002530 /* ILK: FBC WM must be disabled always */
2531 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002532
2533 /* merge each WM1+ level */
2534 for (level = 1; level <= max_level; level++) {
2535 struct intel_wm_level *wm = &merged->wm[level];
2536
2537 ilk_merge_wm_level(dev, level, wm);
2538
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002539 if (level > last_enabled_level)
2540 wm->enable = false;
2541 else if (!ilk_validate_wm_level(level, max, wm))
2542 /* make sure all following levels get disabled */
2543 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002544
2545 /*
2546 * The spec says it is preferred to disable
2547 * FBC WMs instead of disabling a WM level.
2548 */
2549 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002550 if (wm->enable)
2551 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002552 wm->fbc_val = 0;
2553 }
2554 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002555
2556 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2557 /*
2558 * FIXME this is racy. FBC might get enabled later.
2559 * What we should check here is whether FBC can be
2560 * enabled sometime later.
2561 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002562 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002563 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002564 for (level = 2; level <= max_level; level++) {
2565 struct intel_wm_level *wm = &merged->wm[level];
2566
2567 wm->enable = false;
2568 }
2569 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002570}
2571
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002572static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2573{
2574 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2575 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2576}
2577
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002578/* The value we need to program into the WM_LPx latency field */
2579static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2580{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002581 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002582
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002583 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002584 return 2 * level;
2585 else
2586 return dev_priv->wm.pri_latency[level];
2587}
2588
Imre Deak820c1982013-12-17 14:46:36 +02002589static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002590 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002591 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002592 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002593{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002594 struct intel_crtc *intel_crtc;
2595 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002596
Ville Syrjälä0362c782013-10-09 19:17:57 +03002597 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002598 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002599
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002600 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002601 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002602 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002604 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002605
Ville Syrjälä0362c782013-10-09 19:17:57 +03002606 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002607
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002608 /*
2609 * Maintain the watermark values even if the level is
2610 * disabled. Doing otherwise could cause underruns.
2611 */
2612 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002613 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002614 (r->pri_val << WM1_LP_SR_SHIFT) |
2615 r->cur_val;
2616
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002617 if (r->enable)
2618 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2619
Ville Syrjälä416f4722013-11-02 21:07:46 -07002620 if (INTEL_INFO(dev)->gen >= 8)
2621 results->wm_lp[wm_lp - 1] |=
2622 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2623 else
2624 results->wm_lp[wm_lp - 1] |=
2625 r->fbc_val << WM1_LP_FBC_SHIFT;
2626
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002627 /*
2628 * Always set WM1S_LP_EN when spr_val != 0, even if the
2629 * level is disabled. Doing otherwise could cause underruns.
2630 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002631 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2632 WARN_ON(wm_lp != 1);
2633 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2634 } else
2635 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002636 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002637
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002638 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002639 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002640 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002641 const struct intel_wm_level *r =
2642 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002643
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002644 if (WARN_ON(!r->enable))
2645 continue;
2646
Matt Ropered4a6a72016-02-23 17:20:13 -08002647 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002648
2649 results->wm_pipe[pipe] =
2650 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2651 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2652 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002653 }
2654}
2655
Paulo Zanoni861f3382013-05-31 10:19:21 -03002656/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2657 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002658static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002659 struct intel_pipe_wm *r1,
2660 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002661{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002662 int level, max_level = ilk_wm_max_level(dev);
2663 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002664
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002665 for (level = 1; level <= max_level; level++) {
2666 if (r1->wm[level].enable)
2667 level1 = level;
2668 if (r2->wm[level].enable)
2669 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002670 }
2671
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002672 if (level1 == level2) {
2673 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002674 return r2;
2675 else
2676 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002677 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002678 return r1;
2679 } else {
2680 return r2;
2681 }
2682}
2683
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002684/* dirty bits used to track which watermarks need changes */
2685#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2686#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2687#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2688#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2689#define WM_DIRTY_FBC (1 << 24)
2690#define WM_DIRTY_DDB (1 << 25)
2691
Damien Lespiau055e3932014-08-18 13:49:10 +01002692static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002693 const struct ilk_wm_values *old,
2694 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002695{
2696 unsigned int dirty = 0;
2697 enum pipe pipe;
2698 int wm_lp;
2699
Damien Lespiau055e3932014-08-18 13:49:10 +01002700 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002701 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2702 dirty |= WM_DIRTY_LINETIME(pipe);
2703 /* Must disable LP1+ watermarks too */
2704 dirty |= WM_DIRTY_LP_ALL;
2705 }
2706
2707 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2708 dirty |= WM_DIRTY_PIPE(pipe);
2709 /* Must disable LP1+ watermarks too */
2710 dirty |= WM_DIRTY_LP_ALL;
2711 }
2712 }
2713
2714 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2715 dirty |= WM_DIRTY_FBC;
2716 /* Must disable LP1+ watermarks too */
2717 dirty |= WM_DIRTY_LP_ALL;
2718 }
2719
2720 if (old->partitioning != new->partitioning) {
2721 dirty |= WM_DIRTY_DDB;
2722 /* Must disable LP1+ watermarks too */
2723 dirty |= WM_DIRTY_LP_ALL;
2724 }
2725
2726 /* LP1+ watermarks already deemed dirty, no need to continue */
2727 if (dirty & WM_DIRTY_LP_ALL)
2728 return dirty;
2729
2730 /* Find the lowest numbered LP1+ watermark in need of an update... */
2731 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2732 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2733 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2734 break;
2735 }
2736
2737 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2738 for (; wm_lp <= 3; wm_lp++)
2739 dirty |= WM_DIRTY_LP(wm_lp);
2740
2741 return dirty;
2742}
2743
Ville Syrjälä8553c182013-12-05 15:51:39 +02002744static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2745 unsigned int dirty)
2746{
Imre Deak820c1982013-12-17 14:46:36 +02002747 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002748 bool changed = false;
2749
2750 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2751 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2752 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2753 changed = true;
2754 }
2755 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2756 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2757 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2758 changed = true;
2759 }
2760 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2761 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2762 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2763 changed = true;
2764 }
2765
2766 /*
2767 * Don't touch WM1S_LP_EN here.
2768 * Doing so could cause underruns.
2769 */
2770
2771 return changed;
2772}
2773
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002774/*
2775 * The spec says we shouldn't write when we don't need, because every write
2776 * causes WMs to be re-evaluated, expending some power.
2777 */
Imre Deak820c1982013-12-17 14:46:36 +02002778static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2779 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002780{
Chris Wilson91c8a322016-07-05 10:40:23 +01002781 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002782 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002783 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002784 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785
Damien Lespiau055e3932014-08-18 13:49:10 +01002786 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002787 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002788 return;
2789
Ville Syrjälä8553c182013-12-05 15:51:39 +02002790 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002791
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002792 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002793 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002794 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2798
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002799 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002800 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002801 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2805
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002806 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002807 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002808 val = I915_READ(WM_MISC);
2809 if (results->partitioning == INTEL_DDB_PART_1_2)
2810 val &= ~WM_MISC_DATA_PARTITION_5_6;
2811 else
2812 val |= WM_MISC_DATA_PARTITION_5_6;
2813 I915_WRITE(WM_MISC, val);
2814 } else {
2815 val = I915_READ(DISP_ARB_CTL2);
2816 if (results->partitioning == INTEL_DDB_PART_1_2)
2817 val &= ~DISP_DATA_PARTITION_5_6;
2818 else
2819 val |= DISP_DATA_PARTITION_5_6;
2820 I915_WRITE(DISP_ARB_CTL2, val);
2821 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002822 }
2823
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002824 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002825 val = I915_READ(DISP_ARB_CTL);
2826 if (results->enable_fbc_wm)
2827 val &= ~DISP_FBC_WM_DIS;
2828 else
2829 val |= DISP_FBC_WM_DIS;
2830 I915_WRITE(DISP_ARB_CTL, val);
2831 }
2832
Imre Deak954911e2013-12-17 14:46:34 +02002833 if (dirty & WM_DIRTY_LP(1) &&
2834 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2835 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2836
2837 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002838 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2839 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2840 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2841 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2842 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002843
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002844 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002845 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002846 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002848 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002850
2851 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002852}
2853
Matt Ropered4a6a72016-02-23 17:20:13 -08002854bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002855{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002856 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002857
2858 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2859}
2860
Lyude656d1b82016-08-17 15:55:54 -04002861#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002862
Matt Roper024c9042015-09-24 15:53:11 -07002863/*
2864 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2865 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2866 * other universal planes are in indices 1..n. Note that this may leave unused
2867 * indices between the top "sprite" plane and the cursor.
2868 */
2869static int
2870skl_wm_plane_id(const struct intel_plane *plane)
2871{
2872 switch (plane->base.type) {
2873 case DRM_PLANE_TYPE_PRIMARY:
2874 return 0;
2875 case DRM_PLANE_TYPE_CURSOR:
2876 return PLANE_CURSOR;
2877 case DRM_PLANE_TYPE_OVERLAY:
2878 return plane->plane + 1;
2879 default:
2880 MISSING_CASE(plane->base.type);
2881 return plane->plane;
2882 }
2883}
2884
Paulo Zanoni56feca92016-09-22 18:00:28 -03002885static bool
2886intel_has_sagv(struct drm_i915_private *dev_priv)
2887{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002888 if (IS_KABYLAKE(dev_priv))
2889 return true;
2890
2891 if (IS_SKYLAKE(dev_priv) &&
2892 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2893 return true;
2894
2895 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002896}
2897
Lyude656d1b82016-08-17 15:55:54 -04002898/*
2899 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2900 * depending on power and performance requirements. The display engine access
2901 * to system memory is blocked during the adjustment time. Because of the
2902 * blocking time, having this enabled can cause full system hangs and/or pipe
2903 * underruns if we don't meet all of the following requirements:
2904 *
2905 * - <= 1 pipe enabled
2906 * - All planes can enable watermarks for latencies >= SAGV engine block time
2907 * - We're not using an interlaced display configuration
2908 */
2909int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002910intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002911{
2912 int ret;
2913
Paulo Zanoni56feca92016-09-22 18:00:28 -03002914 if (!intel_has_sagv(dev_priv))
2915 return 0;
2916
2917 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002918 return 0;
2919
2920 DRM_DEBUG_KMS("Enabling the SAGV\n");
2921 mutex_lock(&dev_priv->rps.hw_lock);
2922
2923 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2924 GEN9_SAGV_ENABLE);
2925
2926 /* We don't need to wait for the SAGV when enabling */
2927 mutex_unlock(&dev_priv->rps.hw_lock);
2928
2929 /*
2930 * Some skl systems, pre-release machines in particular,
2931 * don't actually have an SAGV.
2932 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002933 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002934 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002935 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002936 return 0;
2937 } else if (ret < 0) {
2938 DRM_ERROR("Failed to enable the SAGV\n");
2939 return ret;
2940 }
2941
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002942 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002943 return 0;
2944}
2945
2946static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002947intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002948{
2949 int ret;
2950 uint32_t temp = GEN9_SAGV_DISABLE;
2951
2952 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2953 &temp);
2954 if (ret)
2955 return ret;
2956 else
2957 return temp & GEN9_SAGV_IS_DISABLED;
2958}
2959
2960int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002961intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002962{
2963 int ret, result;
2964
Paulo Zanoni56feca92016-09-22 18:00:28 -03002965 if (!intel_has_sagv(dev_priv))
2966 return 0;
2967
2968 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002969 return 0;
2970
2971 DRM_DEBUG_KMS("Disabling the SAGV\n");
2972 mutex_lock(&dev_priv->rps.hw_lock);
2973
2974 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002975 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002976 mutex_unlock(&dev_priv->rps.hw_lock);
2977
2978 if (ret == -ETIMEDOUT) {
2979 DRM_ERROR("Request to disable SAGV timed out\n");
2980 return -ETIMEDOUT;
2981 }
2982
2983 /*
2984 * Some skl systems, pre-release machines in particular,
2985 * don't actually have an SAGV.
2986 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002987 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002988 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002989 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002990 return 0;
2991 } else if (result < 0) {
2992 DRM_ERROR("Failed to disable the SAGV\n");
2993 return result;
2994 }
2995
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002996 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04002997 return 0;
2998}
2999
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003000bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003001{
3002 struct drm_device *dev = state->dev;
3003 struct drm_i915_private *dev_priv = to_i915(dev);
3004 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3005 struct drm_crtc *crtc;
3006 enum pipe pipe;
3007 int level, plane;
3008
Paulo Zanoni56feca92016-09-22 18:00:28 -03003009 if (!intel_has_sagv(dev_priv))
3010 return false;
3011
Lyude656d1b82016-08-17 15:55:54 -04003012 /*
3013 * SKL workaround: bspec recommends we disable the SAGV when we have
3014 * more then one pipe enabled
3015 *
3016 * If there are no active CRTCs, no additional checks need be performed
3017 */
3018 if (hweight32(intel_state->active_crtcs) == 0)
3019 return true;
3020 else if (hweight32(intel_state->active_crtcs) > 1)
3021 return false;
3022
3023 /* Since we're now guaranteed to only have one active CRTC... */
3024 pipe = ffs(intel_state->active_crtcs) - 1;
3025 crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3026
3027 if (crtc->state->mode.flags & DRM_MODE_FLAG_INTERLACE)
3028 return false;
3029
3030 for_each_plane(dev_priv, pipe, plane) {
3031 /* Skip this plane if it's not enabled */
3032 if (intel_state->wm_results.plane[pipe][plane][0] == 0)
3033 continue;
3034
3035 /* Find the highest enabled wm level for this plane */
3036 for (level = ilk_wm_max_level(dev);
3037 intel_state->wm_results.plane[pipe][plane][level] == 0; --level)
3038 { }
3039
3040 /*
3041 * If any of the planes on this pipe don't enable wm levels
3042 * that incur memory latencies higher then 30µs we can't enable
3043 * the SAGV
3044 */
3045 if (dev_priv->wm.skl_latency[level] < SKL_SAGV_BLOCK_TIME)
3046 return false;
3047 }
3048
3049 return true;
3050}
3051
Damien Lespiaub9cec072014-11-04 17:06:43 +00003052static void
3053skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003054 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003055 struct skl_ddb_entry *alloc, /* out */
3056 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003057{
Matt Roperc107acf2016-05-12 07:06:01 -07003058 struct drm_atomic_state *state = cstate->base.state;
3059 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3060 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003061 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003062 unsigned int pipe_size, ddb_size;
3063 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003064 int pipe = to_intel_crtc(for_crtc)->pipe;
3065
Matt Ropera6d3460e2016-05-12 07:06:04 -07003066 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003067 alloc->start = 0;
3068 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003069 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003070 return;
3071 }
3072
Matt Ropera6d3460e2016-05-12 07:06:04 -07003073 if (intel_state->active_pipe_changes)
3074 *num_active = hweight32(intel_state->active_crtcs);
3075 else
3076 *num_active = hweight32(dev_priv->active_crtcs);
3077
Deepak M6f3fff62016-09-15 15:01:10 +05303078 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3079 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003080
3081 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3082
Matt Roperc107acf2016-05-12 07:06:01 -07003083 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003084 * If the state doesn't change the active CRTC's, then there's
3085 * no need to recalculate; the existing pipe allocation limits
3086 * should remain unchanged. Note that we're safe from racing
3087 * commits since any racing commit that changes the active CRTC
3088 * list would need to grab _all_ crtc locks, including the one
3089 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003090 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003091 if (!intel_state->active_pipe_changes) {
3092 *alloc = dev_priv->wm.skl_hw.ddb.pipe[pipe];
3093 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003094 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003095
3096 nth_active_pipe = hweight32(intel_state->active_crtcs &
3097 (drm_crtc_mask(for_crtc) - 1));
3098 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3099 alloc->start = nth_active_pipe * ddb_size / *num_active;
3100 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003101}
3102
Matt Roperc107acf2016-05-12 07:06:01 -07003103static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003104{
Matt Roperc107acf2016-05-12 07:06:01 -07003105 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003106 return 32;
3107
3108 return 8;
3109}
3110
Damien Lespiaua269c582014-11-04 17:06:49 +00003111static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3112{
3113 entry->start = reg & 0x3ff;
3114 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003115 if (entry->end)
3116 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003117}
3118
Damien Lespiau08db6652014-11-04 17:06:52 +00003119void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3120 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003121{
Damien Lespiaua269c582014-11-04 17:06:49 +00003122 enum pipe pipe;
3123 int plane;
3124 u32 val;
3125
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003126 memset(ddb, 0, sizeof(*ddb));
3127
Damien Lespiaua269c582014-11-04 17:06:49 +00003128 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003129 enum intel_display_power_domain power_domain;
3130
3131 power_domain = POWER_DOMAIN_PIPE(pipe);
3132 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003133 continue;
3134
Damien Lespiaudd740782015-02-28 14:54:08 +00003135 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003136 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3137 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3138 val);
3139 }
3140
3141 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003142 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3143 val);
Imre Deak4d800032016-02-17 16:31:29 +02003144
3145 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003146 }
3147}
3148
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003149/*
3150 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3151 * The bspec defines downscale amount as:
3152 *
3153 * """
3154 * Horizontal down scale amount = maximum[1, Horizontal source size /
3155 * Horizontal destination size]
3156 * Vertical down scale amount = maximum[1, Vertical source size /
3157 * Vertical destination size]
3158 * Total down scale amount = Horizontal down scale amount *
3159 * Vertical down scale amount
3160 * """
3161 *
3162 * Return value is provided in 16.16 fixed point form to retain fractional part.
3163 * Caller should take care of dividing & rounding off the value.
3164 */
3165static uint32_t
3166skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3167{
3168 uint32_t downscale_h, downscale_w;
3169 uint32_t src_w, src_h, dst_w, dst_h;
3170
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003171 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003172 return DRM_PLANE_HELPER_NO_SCALING;
3173
3174 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003175 src_w = drm_rect_width(&pstate->base.src);
3176 src_h = drm_rect_height(&pstate->base.src);
3177 dst_w = drm_rect_width(&pstate->base.dst);
3178 dst_h = drm_rect_height(&pstate->base.dst);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003179 if (intel_rotation_90_or_270(pstate->base.rotation))
3180 swap(dst_w, dst_h);
3181
3182 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3183 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3184
3185 /* Provide result in 16.16 fixed point */
3186 return (uint64_t)downscale_w * downscale_h >> 16;
3187}
3188
Damien Lespiaub9cec072014-11-04 17:06:43 +00003189static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003190skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3191 const struct drm_plane_state *pstate,
3192 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003193{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003194 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003195 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003196 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003197 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003198 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3199
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003200 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003201 return 0;
3202 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3203 return 0;
3204 if (y && format != DRM_FORMAT_NV12)
3205 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003206
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003207 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3208 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003209
3210 if (intel_rotation_90_or_270(pstate->rotation))
3211 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003212
3213 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003214 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003215 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003216 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003217 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003218 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003219 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003220 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003221 } else {
3222 /* for packed formats */
3223 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003224 }
3225
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003226 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3227
3228 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003229}
3230
3231/*
3232 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3233 * a 8192x4096@32bpp framebuffer:
3234 * 3 * 4096 * 8192 * 4 < 2^32
3235 */
3236static unsigned int
Matt Roper9c74d822016-05-12 07:05:58 -07003237skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003238{
Matt Roper9c74d822016-05-12 07:05:58 -07003239 struct drm_crtc_state *cstate = &intel_cstate->base;
3240 struct drm_atomic_state *state = cstate->state;
3241 struct drm_crtc *crtc = cstate->crtc;
3242 struct drm_device *dev = crtc->dev;
3243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003244 const struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003245 const struct intel_plane *intel_plane;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003246 struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003247 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003248 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003249 int i;
3250
3251 if (WARN_ON(!state))
3252 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003253
Matt Ropera1de91e2016-05-12 07:05:57 -07003254 /* Calculate and cache data rate for each plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003255 for_each_plane_in_state(state, plane, pstate, i) {
3256 id = skl_wm_plane_id(to_intel_plane(plane));
3257 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003258
Matt Ropera6d3460e2016-05-12 07:06:04 -07003259 if (intel_plane->pipe != intel_crtc->pipe)
3260 continue;
Matt Roper024c9042015-09-24 15:53:11 -07003261
Matt Ropera6d3460e2016-05-12 07:06:04 -07003262 /* packed/uv */
3263 rate = skl_plane_relative_data_rate(intel_cstate,
3264 pstate, 0);
3265 intel_cstate->wm.skl.plane_data_rate[id] = rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003266
Matt Ropera6d3460e2016-05-12 07:06:04 -07003267 /* y-plane */
3268 rate = skl_plane_relative_data_rate(intel_cstate,
3269 pstate, 1);
3270 intel_cstate->wm.skl.plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003271 }
3272
3273 /* Calculate CRTC's total data rate from cached values */
3274 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3275 int id = skl_wm_plane_id(intel_plane);
3276
3277 /* packed/uv */
Matt Roper9c74d822016-05-12 07:05:58 -07003278 total_data_rate += intel_cstate->wm.skl.plane_data_rate[id];
3279 total_data_rate += intel_cstate->wm.skl.plane_y_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003280 }
3281
3282 return total_data_rate;
3283}
3284
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003285static uint16_t
3286skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3287 const int y)
3288{
3289 struct drm_framebuffer *fb = pstate->fb;
3290 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3291 uint32_t src_w, src_h;
3292 uint32_t min_scanlines = 8;
3293 uint8_t plane_bpp;
3294
3295 if (WARN_ON(!fb))
3296 return 0;
3297
3298 /* For packed formats, no y-plane, return 0 */
3299 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3300 return 0;
3301
3302 /* For Non Y-tile return 8-blocks */
3303 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3304 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3305 return 8;
3306
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003307 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3308 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003309
3310 if (intel_rotation_90_or_270(pstate->rotation))
3311 swap(src_w, src_h);
3312
3313 /* Halve UV plane width and height for NV12 */
3314 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3315 src_w /= 2;
3316 src_h /= 2;
3317 }
3318
3319 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3320 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3321 else
3322 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3323
3324 if (intel_rotation_90_or_270(pstate->rotation)) {
3325 switch (plane_bpp) {
3326 case 1:
3327 min_scanlines = 32;
3328 break;
3329 case 2:
3330 min_scanlines = 16;
3331 break;
3332 case 4:
3333 min_scanlines = 8;
3334 break;
3335 case 8:
3336 min_scanlines = 4;
3337 break;
3338 default:
3339 WARN(1, "Unsupported pixel depth %u for rotation",
3340 plane_bpp);
3341 min_scanlines = 32;
3342 }
3343 }
3344
3345 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3346}
3347
Matt Roperc107acf2016-05-12 07:06:01 -07003348static int
Matt Roper024c9042015-09-24 15:53:11 -07003349skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003350 struct skl_ddb_allocation *ddb /* out */)
3351{
Matt Roperc107acf2016-05-12 07:06:01 -07003352 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003353 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003354 struct drm_device *dev = crtc->dev;
3355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003356 struct intel_plane *intel_plane;
Matt Roperc107acf2016-05-12 07:06:01 -07003357 struct drm_plane *plane;
3358 struct drm_plane_state *pstate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003359 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003360 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003361 uint16_t alloc_size, start, cursor_blocks;
Matt Roper86a2100a2016-05-12 07:05:59 -07003362 uint16_t *minimum = cstate->wm.skl.minimum_blocks;
3363 uint16_t *y_minimum = cstate->wm.skl.minimum_y_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003364 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003365 int num_active;
3366 int id, i;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003367
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003368 /* Clear the partitioning for disabled planes. */
3369 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3370 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3371
Matt Ropera6d3460e2016-05-12 07:06:04 -07003372 if (WARN_ON(!state))
3373 return 0;
3374
Matt Roperc107acf2016-05-12 07:06:01 -07003375 if (!cstate->base.active) {
3376 ddb->pipe[pipe].start = ddb->pipe[pipe].end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003377 return 0;
3378 }
3379
Matt Ropera6d3460e2016-05-12 07:06:04 -07003380 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003381 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003382 if (alloc_size == 0) {
3383 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003384 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003385 }
3386
Matt Roperc107acf2016-05-12 07:06:01 -07003387 cursor_blocks = skl_cursor_allocation(num_active);
Matt Roper4969d332015-09-24 15:53:10 -07003388 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3389 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003390
3391 alloc_size -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003392
Damien Lespiau80958152015-02-09 13:35:10 +00003393 /* 1. Allocate the mininum required blocks for each active plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003394 for_each_plane_in_state(state, plane, pstate, i) {
3395 intel_plane = to_intel_plane(plane);
3396 id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003397
Matt Ropera6d3460e2016-05-12 07:06:04 -07003398 if (intel_plane->pipe != pipe)
3399 continue;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003400
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003401 if (!to_intel_plane_state(pstate)->base.visible) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003402 minimum[id] = 0;
3403 y_minimum[id] = 0;
3404 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003405 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003406 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
3407 minimum[id] = 0;
3408 y_minimum[id] = 0;
3409 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003410 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003411
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003412 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3413 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
Matt Roperc107acf2016-05-12 07:06:01 -07003414 }
3415
3416 for (i = 0; i < PLANE_CURSOR; i++) {
3417 alloc_size -= minimum[i];
3418 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003419 }
3420
Damien Lespiaub9cec072014-11-04 17:06:43 +00003421 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003422 * 2. Distribute the remaining space in proportion to the amount of
3423 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003424 *
3425 * FIXME: we may not allocate every single block here.
3426 */
Matt Roper024c9042015-09-24 15:53:11 -07003427 total_data_rate = skl_get_total_relative_data_rate(cstate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003428 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003429 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003430
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003431 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003432 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003433 unsigned int data_rate, y_data_rate;
3434 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003435 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003436
Matt Ropera1de91e2016-05-12 07:05:57 -07003437 data_rate = cstate->wm.skl.plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003438
3439 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003440 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003441 * promote the expression to 64 bits to avoid overflowing, the
3442 * result is < available as data_rate / total_data_rate < 1
3443 */
Matt Roper024c9042015-09-24 15:53:11 -07003444 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003445 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3446 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003447
Matt Roperc107acf2016-05-12 07:06:01 -07003448 /* Leave disabled planes at (0,0) */
3449 if (data_rate) {
3450 ddb->plane[pipe][id].start = start;
3451 ddb->plane[pipe][id].end = start + plane_blocks;
3452 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003453
3454 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003455
3456 /*
3457 * allocation for y_plane part of planar format:
3458 */
Matt Ropera1de91e2016-05-12 07:05:57 -07003459 y_data_rate = cstate->wm.skl.plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003460
Matt Ropera1de91e2016-05-12 07:05:57 -07003461 y_plane_blocks = y_minimum[id];
3462 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3463 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003464
Matt Roperc107acf2016-05-12 07:06:01 -07003465 if (y_data_rate) {
3466 ddb->y_plane[pipe][id].start = start;
3467 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3468 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003469
Matt Ropera1de91e2016-05-12 07:05:57 -07003470 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003471 }
3472
Matt Roperc107acf2016-05-12 07:06:01 -07003473 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003474}
3475
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003476static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003477{
3478 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003479 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003480}
3481
3482/*
3483 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003484 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003485 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3486 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3487*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003488static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003489{
3490 uint32_t wm_intermediate_val, ret;
3491
3492 if (latency == 0)
3493 return UINT_MAX;
3494
Ville Syrjäläac484962016-01-20 21:05:26 +02003495 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003496 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3497
3498 return ret;
3499}
3500
3501static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003502 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003503{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003504 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003505 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003506
3507 if (latency == 0)
3508 return UINT_MAX;
3509
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003510 wm_intermediate_val = latency * pixel_rate;
3511 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003512 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003513
3514 return ret;
3515}
3516
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003517static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3518 struct intel_plane_state *pstate)
3519{
3520 uint64_t adjusted_pixel_rate;
3521 uint64_t downscale_amount;
3522 uint64_t pixel_rate;
3523
3524 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003525 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003526 return 0;
3527
3528 /*
3529 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3530 * with additional adjustments for plane-specific scaling.
3531 */
3532 adjusted_pixel_rate = skl_pipe_pixel_rate(cstate);
3533 downscale_amount = skl_plane_downscale_amount(pstate);
3534
3535 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3536 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3537
3538 return pixel_rate;
3539}
3540
Matt Roper55994c22016-05-12 07:06:08 -07003541static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3542 struct intel_crtc_state *cstate,
3543 struct intel_plane_state *intel_pstate,
3544 uint16_t ddb_allocation,
3545 int level,
3546 uint16_t *out_blocks, /* out */
3547 uint8_t *out_lines, /* out */
3548 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003549{
Matt Roper33815fa2016-05-12 07:06:05 -07003550 struct drm_plane_state *pstate = &intel_pstate->base;
3551 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003552 uint32_t latency = dev_priv->wm.skl_latency[level];
3553 uint32_t method1, method2;
3554 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3555 uint32_t res_blocks, res_lines;
3556 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003557 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003558 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003559 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003560 uint32_t y_tile_minimum, y_min_scanlines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003561
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003562 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003563 *enabled = false;
3564 return 0;
3565 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003566
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003567 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3568 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003569
Matt Roper33815fa2016-05-12 07:06:05 -07003570 if (intel_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003571 swap(width, height);
3572
Ville Syrjäläac484962016-01-20 21:05:26 +02003573 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003574 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3575
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003576 if (intel_rotation_90_or_270(pstate->rotation)) {
3577 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3578 drm_format_plane_cpp(fb->pixel_format, 1) :
3579 drm_format_plane_cpp(fb->pixel_format, 0);
3580
3581 switch (cpp) {
3582 case 1:
3583 y_min_scanlines = 16;
3584 break;
3585 case 2:
3586 y_min_scanlines = 8;
3587 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003588 case 4:
3589 y_min_scanlines = 4;
3590 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003591 default:
3592 MISSING_CASE(cpp);
3593 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003594 }
3595 } else {
3596 y_min_scanlines = 4;
3597 }
3598
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003599 plane_bytes_per_line = width * cpp;
3600 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3601 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3602 plane_blocks_per_line =
3603 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3604 plane_blocks_per_line /= y_min_scanlines;
3605 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3606 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3607 + 1;
3608 } else {
3609 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3610 }
3611
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003612 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3613 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003614 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003615 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003616 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003617
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003618 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
3619
Matt Roper024c9042015-09-24 15:53:11 -07003620 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3621 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003622 selected_result = max(method2, y_tile_minimum);
3623 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003624 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3625 (plane_bytes_per_line / 512 < 1))
3626 selected_result = method2;
3627 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003628 selected_result = min(method1, method2);
3629 else
3630 selected_result = method1;
3631 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003632
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003633 res_blocks = selected_result + 1;
3634 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003635
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003636 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003637 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003638 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3639 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003640 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003641 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003642 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003643 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003644 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003645
Matt Roper55994c22016-05-12 07:06:08 -07003646 if (res_blocks >= ddb_allocation || res_lines > 31) {
3647 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003648
3649 /*
3650 * If there are no valid level 0 watermarks, then we can't
3651 * support this display configuration.
3652 */
3653 if (level) {
3654 return 0;
3655 } else {
3656 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3657 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3658 to_intel_crtc(cstate->base.crtc)->pipe,
3659 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3660 res_blocks, ddb_allocation, res_lines);
3661
3662 return -EINVAL;
3663 }
Matt Roper55994c22016-05-12 07:06:08 -07003664 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003665
3666 *out_blocks = res_blocks;
3667 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003668 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003669
Matt Roper55994c22016-05-12 07:06:08 -07003670 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003671}
3672
Matt Roperf4a96752016-05-12 07:06:06 -07003673static int
3674skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3675 struct skl_ddb_allocation *ddb,
3676 struct intel_crtc_state *cstate,
3677 int level,
3678 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003679{
Matt Roperf4a96752016-05-12 07:06:06 -07003680 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003681 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roperf4a96752016-05-12 07:06:06 -07003682 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003683 struct intel_plane *intel_plane;
Matt Roper33815fa2016-05-12 07:06:05 -07003684 struct intel_plane_state *intel_pstate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003685 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003686 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003687 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003688
Matt Roperf4a96752016-05-12 07:06:06 -07003689 /*
3690 * We'll only calculate watermarks for planes that are actually
3691 * enabled, so make sure all other planes are set as disabled.
3692 */
3693 memset(result, 0, sizeof(*result));
3694
Chris Wilson91c8a322016-07-05 10:40:23 +01003695 for_each_intel_plane_mask(&dev_priv->drm,
3696 intel_plane,
3697 cstate->base.plane_mask) {
Matt Roper024c9042015-09-24 15:53:11 -07003698 int i = skl_wm_plane_id(intel_plane);
3699
Matt Roperf4a96752016-05-12 07:06:06 -07003700 plane = &intel_plane->base;
3701 intel_pstate = NULL;
3702 if (state)
3703 intel_pstate =
3704 intel_atomic_get_existing_plane_state(state,
3705 intel_plane);
3706
3707 /*
3708 * Note: If we start supporting multiple pending atomic commits
3709 * against the same planes/CRTC's in the future, plane->state
3710 * will no longer be the correct pre-state to use for the
3711 * calculations here and we'll need to change where we get the
3712 * 'unchanged' plane data from.
3713 *
3714 * For now this is fine because we only allow one queued commit
3715 * against a CRTC. Even if the plane isn't modified by this
3716 * transaction and we don't have a plane lock, we still have
3717 * the CRTC's lock, so we know that no other transactions are
3718 * racing with us to update it.
3719 */
3720 if (!intel_pstate)
3721 intel_pstate = to_intel_plane_state(plane->state);
3722
3723 WARN_ON(!intel_pstate->base.fb);
3724
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003725 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3726
Matt Roper55994c22016-05-12 07:06:08 -07003727 ret = skl_compute_plane_wm(dev_priv,
3728 cstate,
3729 intel_pstate,
3730 ddb_blocks,
3731 level,
3732 &result->plane_res_b[i],
3733 &result->plane_res_l[i],
3734 &result->plane_en[i]);
3735 if (ret)
3736 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003737 }
Matt Roperf4a96752016-05-12 07:06:06 -07003738
3739 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003740}
3741
Damien Lespiau407b50f2014-11-04 17:06:57 +00003742static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003743skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003744{
Matt Roper024c9042015-09-24 15:53:11 -07003745 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003746 return 0;
3747
Matt Roper024c9042015-09-24 15:53:11 -07003748 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003749 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003750
Matt Roper024c9042015-09-24 15:53:11 -07003751 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3752 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003753}
3754
Matt Roper024c9042015-09-24 15:53:11 -07003755static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003756 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003757{
Matt Roper024c9042015-09-24 15:53:11 -07003758 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003760 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003761
Matt Roper024c9042015-09-24 15:53:11 -07003762 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003763 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003764
3765 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003766 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3767 int i = skl_wm_plane_id(intel_plane);
3768
Damien Lespiau9414f562014-11-04 17:06:58 +00003769 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003770 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003771}
3772
Matt Roper55994c22016-05-12 07:06:08 -07003773static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3774 struct skl_ddb_allocation *ddb,
3775 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003776{
Matt Roper024c9042015-09-24 15:53:11 -07003777 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003778 const struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003779 int level, max_level = ilk_wm_max_level(dev);
Matt Roper55994c22016-05-12 07:06:08 -07003780 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003781
3782 for (level = 0; level <= max_level; level++) {
Matt Roper55994c22016-05-12 07:06:08 -07003783 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3784 level, &pipe_wm->wm[level]);
3785 if (ret)
3786 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003787 }
Matt Roper024c9042015-09-24 15:53:11 -07003788 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003789
Matt Roper024c9042015-09-24 15:53:11 -07003790 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Matt Roper55994c22016-05-12 07:06:08 -07003791
3792 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003793}
3794
3795static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003796 struct skl_pipe_wm *p_wm,
3797 struct skl_wm_values *r,
3798 struct intel_crtc *intel_crtc)
3799{
3800 int level, max_level = ilk_wm_max_level(dev);
3801 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003802 uint32_t temp;
3803 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003804
3805 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003806 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3807 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003808
3809 temp |= p_wm->wm[level].plane_res_l[i] <<
3810 PLANE_WM_LINES_SHIFT;
3811 temp |= p_wm->wm[level].plane_res_b[i];
3812 if (p_wm->wm[level].plane_en[i])
3813 temp |= PLANE_WM_EN;
3814
3815 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003816 }
3817
3818 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003819
Matt Roper4969d332015-09-24 15:53:10 -07003820 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3821 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003822
Matt Roper4969d332015-09-24 15:53:10 -07003823 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003824 temp |= PLANE_WM_EN;
3825
Matt Roper4969d332015-09-24 15:53:10 -07003826 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003827
3828 }
3829
Damien Lespiau9414f562014-11-04 17:06:58 +00003830 /* transition WMs */
3831 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3832 temp = 0;
3833 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3834 temp |= p_wm->trans_wm.plane_res_b[i];
3835 if (p_wm->trans_wm.plane_en[i])
3836 temp |= PLANE_WM_EN;
3837
3838 r->plane_trans[pipe][i] = temp;
3839 }
3840
3841 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003842 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3843 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3844 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003845 temp |= PLANE_WM_EN;
3846
Matt Roper4969d332015-09-24 15:53:10 -07003847 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003848
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003849 r->wm_linetime[pipe] = p_wm->linetime;
3850}
3851
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003852static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3853 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003854 const struct skl_ddb_entry *entry)
3855{
3856 if (entry->end)
3857 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3858 else
3859 I915_WRITE(reg, 0);
3860}
3861
Lyude62e0fb82016-08-22 12:50:08 -04003862void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3863 const struct skl_wm_values *wm,
3864 int plane)
3865{
3866 struct drm_crtc *crtc = &intel_crtc->base;
3867 struct drm_device *dev = crtc->dev;
3868 struct drm_i915_private *dev_priv = to_i915(dev);
3869 int level, max_level = ilk_wm_max_level(dev);
3870 enum pipe pipe = intel_crtc->pipe;
3871
3872 for (level = 0; level <= max_level; level++) {
3873 I915_WRITE(PLANE_WM(pipe, plane, level),
3874 wm->plane[pipe][plane][level]);
3875 }
3876 I915_WRITE(PLANE_WM_TRANS(pipe, plane), wm->plane_trans[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003877
3878 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
3879 &wm->ddb.plane[pipe][plane]);
3880 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
3881 &wm->ddb.y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003882}
3883
3884void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3885 const struct skl_wm_values *wm)
3886{
3887 struct drm_crtc *crtc = &intel_crtc->base;
3888 struct drm_device *dev = crtc->dev;
3889 struct drm_i915_private *dev_priv = to_i915(dev);
3890 int level, max_level = ilk_wm_max_level(dev);
3891 enum pipe pipe = intel_crtc->pipe;
3892
3893 for (level = 0; level <= max_level; level++) {
3894 I915_WRITE(CUR_WM(pipe, level),
3895 wm->plane[pipe][PLANE_CURSOR][level]);
3896 }
3897 I915_WRITE(CUR_WM_TRANS(pipe), wm->plane_trans[pipe][PLANE_CURSOR]);
Lyude27082492016-08-24 07:48:10 +02003898
3899 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
3900 &wm->ddb.plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003901}
3902
Lyude27082492016-08-24 07:48:10 +02003903bool skl_ddb_allocation_equals(const struct skl_ddb_allocation *old,
3904 const struct skl_ddb_allocation *new,
3905 enum pipe pipe)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003906{
Lyude27082492016-08-24 07:48:10 +02003907 return new->pipe[pipe].start == old->pipe[pipe].start &&
3908 new->pipe[pipe].end == old->pipe[pipe].end;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003909}
3910
Lyude27082492016-08-24 07:48:10 +02003911static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3912 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003913{
Lyude27082492016-08-24 07:48:10 +02003914 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003915}
3916
Lyude27082492016-08-24 07:48:10 +02003917bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
3918 const struct skl_ddb_allocation *old,
3919 const struct skl_ddb_allocation *new,
3920 enum pipe pipe)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003921{
Lyude27082492016-08-24 07:48:10 +02003922 struct drm_device *dev = state->dev;
3923 struct intel_crtc *intel_crtc;
3924 enum pipe otherp;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003925
Lyude27082492016-08-24 07:48:10 +02003926 for_each_intel_crtc(dev, intel_crtc) {
3927 otherp = intel_crtc->pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003928
Lyude27082492016-08-24 07:48:10 +02003929 if (otherp == pipe)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003930 continue;
3931
Lyude27082492016-08-24 07:48:10 +02003932 if (skl_ddb_entries_overlap(&new->pipe[pipe],
3933 &old->pipe[otherp]))
3934 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003935 }
3936
Lyude27082492016-08-24 07:48:10 +02003937 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003938}
3939
Matt Roper55994c22016-05-12 07:06:08 -07003940static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
3941 struct skl_ddb_allocation *ddb, /* out */
3942 struct skl_pipe_wm *pipe_wm, /* out */
3943 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003944{
Matt Roperf4a96752016-05-12 07:06:06 -07003945 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->crtc);
3946 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003947 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003948
Matt Roper55994c22016-05-12 07:06:08 -07003949 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3950 if (ret)
3951 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003952
Matt Roper4e0963c2015-09-24 15:53:15 -07003953 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003954 *changed = false;
3955 else
3956 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003957
Matt Roper55994c22016-05-12 07:06:08 -07003958 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003959}
3960
Matt Roper9b613022016-06-27 16:42:44 -07003961static uint32_t
3962pipes_modified(struct drm_atomic_state *state)
3963{
3964 struct drm_crtc *crtc;
3965 struct drm_crtc_state *cstate;
3966 uint32_t i, ret = 0;
3967
3968 for_each_crtc_in_state(state, crtc, cstate, i)
3969 ret |= drm_crtc_mask(crtc);
3970
3971 return ret;
3972}
3973
Jani Nikulabb7791b2016-10-04 12:29:17 +03003974static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003975skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3976{
3977 struct drm_atomic_state *state = cstate->base.state;
3978 struct drm_device *dev = state->dev;
3979 struct drm_crtc *crtc = cstate->base.crtc;
3980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3981 struct drm_i915_private *dev_priv = to_i915(dev);
3982 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3983 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3984 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3985 struct drm_plane_state *plane_state;
3986 struct drm_plane *plane;
3987 enum pipe pipe = intel_crtc->pipe;
3988 int id;
3989
3990 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3991
3992 drm_for_each_plane_mask(plane, dev, crtc->state->plane_mask) {
3993 id = skl_wm_plane_id(to_intel_plane(plane));
3994
3995 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3996 &new_ddb->plane[pipe][id]) &&
3997 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
3998 &new_ddb->y_plane[pipe][id]))
3999 continue;
4000
4001 plane_state = drm_atomic_get_plane_state(state, plane);
4002 if (IS_ERR(plane_state))
4003 return PTR_ERR(plane_state);
4004 }
4005
4006 return 0;
4007}
4008
Matt Roper98d39492016-05-12 07:06:03 -07004009static int
4010skl_compute_ddb(struct drm_atomic_state *state)
4011{
4012 struct drm_device *dev = state->dev;
4013 struct drm_i915_private *dev_priv = to_i915(dev);
4014 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4015 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004016 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004017 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004018 int ret;
4019
4020 /*
4021 * If this is our first atomic update following hardware readout,
4022 * we can't trust the DDB that the BIOS programmed for us. Let's
4023 * pretend that all pipes switched active status so that we'll
4024 * ensure a full DDB recompute.
4025 */
Matt Roper1b54a882016-06-17 13:42:18 -07004026 if (dev_priv->wm.distrust_bios_wm) {
4027 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4028 state->acquire_ctx);
4029 if (ret)
4030 return ret;
4031
Matt Roper98d39492016-05-12 07:06:03 -07004032 intel_state->active_pipe_changes = ~0;
4033
Matt Roper1b54a882016-06-17 13:42:18 -07004034 /*
4035 * We usually only initialize intel_state->active_crtcs if we
4036 * we're doing a modeset; make sure this field is always
4037 * initialized during the sanitization process that happens
4038 * on the first commit too.
4039 */
4040 if (!intel_state->modeset)
4041 intel_state->active_crtcs = dev_priv->active_crtcs;
4042 }
4043
Matt Roper98d39492016-05-12 07:06:03 -07004044 /*
4045 * If the modeset changes which CRTC's are active, we need to
4046 * recompute the DDB allocation for *all* active pipes, even
4047 * those that weren't otherwise being modified in any way by this
4048 * atomic commit. Due to the shrinking of the per-pipe allocations
4049 * when new active CRTC's are added, it's possible for a pipe that
4050 * we were already using and aren't changing at all here to suddenly
4051 * become invalid if its DDB needs exceeds its new allocation.
4052 *
4053 * Note that if we wind up doing a full DDB recompute, we can't let
4054 * any other display updates race with this transaction, so we need
4055 * to grab the lock on *all* CRTC's.
4056 */
Matt Roper734fa012016-05-12 15:11:40 -07004057 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004058 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004059 intel_state->wm_results.dirty_pipes = ~0;
4060 }
Matt Roper98d39492016-05-12 07:06:03 -07004061
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004062 /*
4063 * We're not recomputing for the pipes not included in the commit, so
4064 * make sure we start with the current state.
4065 */
4066 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4067
Matt Roper98d39492016-05-12 07:06:03 -07004068 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4069 struct intel_crtc_state *cstate;
4070
4071 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4072 if (IS_ERR(cstate))
4073 return PTR_ERR(cstate);
4074
Matt Roper734fa012016-05-12 15:11:40 -07004075 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004076 if (ret)
4077 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004078
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004079 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004080 if (ret)
4081 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004082 }
4083
4084 return 0;
4085}
4086
Matt Roper2722efb2016-08-17 15:55:55 -04004087static void
4088skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4089 struct skl_wm_values *src,
4090 enum pipe pipe)
4091{
4092 dst->wm_linetime[pipe] = src->wm_linetime[pipe];
4093 memcpy(dst->plane[pipe], src->plane[pipe],
4094 sizeof(dst->plane[pipe]));
4095 memcpy(dst->plane_trans[pipe], src->plane_trans[pipe],
4096 sizeof(dst->plane_trans[pipe]));
4097
4098 dst->ddb.pipe[pipe] = src->ddb.pipe[pipe];
4099 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4100 sizeof(dst->ddb.y_plane[pipe]));
4101 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4102 sizeof(dst->ddb.plane[pipe]));
4103}
4104
Matt Roper98d39492016-05-12 07:06:03 -07004105static int
4106skl_compute_wm(struct drm_atomic_state *state)
4107{
4108 struct drm_crtc *crtc;
4109 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004110 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4111 struct skl_wm_values *results = &intel_state->wm_results;
4112 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004113 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004114 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004115
4116 /*
4117 * If this transaction isn't actually touching any CRTC's, don't
4118 * bother with watermark calculation. Note that if we pass this
4119 * test, we're guaranteed to hold at least one CRTC state mutex,
4120 * which means we can safely use values like dev_priv->active_crtcs
4121 * since any racing commits that want to update them would need to
4122 * hold _all_ CRTC state mutexes.
4123 */
4124 for_each_crtc_in_state(state, crtc, cstate, i)
4125 changed = true;
4126 if (!changed)
4127 return 0;
4128
Matt Roper734fa012016-05-12 15:11:40 -07004129 /* Clear all dirty flags */
4130 results->dirty_pipes = 0;
4131
Matt Roper98d39492016-05-12 07:06:03 -07004132 ret = skl_compute_ddb(state);
4133 if (ret)
4134 return ret;
4135
Matt Roper734fa012016-05-12 15:11:40 -07004136 /*
4137 * Calculate WM's for all pipes that are part of this transaction.
4138 * Note that the DDB allocation above may have added more CRTC's that
4139 * weren't otherwise being modified (and set bits in dirty_pipes) if
4140 * pipe allocations had to change.
4141 *
4142 * FIXME: Now that we're doing this in the atomic check phase, we
4143 * should allow skl_update_pipe_wm() to return failure in cases where
4144 * no suitable watermark values can be found.
4145 */
4146 for_each_crtc_in_state(state, crtc, cstate, i) {
4147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4148 struct intel_crtc_state *intel_cstate =
4149 to_intel_crtc_state(cstate);
4150
4151 pipe_wm = &intel_cstate->wm.skl.optimal;
4152 ret = skl_update_pipe_wm(cstate, &results->ddb, pipe_wm,
4153 &changed);
4154 if (ret)
4155 return ret;
4156
4157 if (changed)
4158 results->dirty_pipes |= drm_crtc_mask(crtc);
4159
4160 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4161 /* This pipe's WM's did not change */
4162 continue;
4163
4164 intel_cstate->update_wm_pre = true;
4165 skl_compute_wm_results(crtc->dev, pipe_wm, results, intel_crtc);
4166 }
4167
Matt Roper98d39492016-05-12 07:06:03 -07004168 return 0;
4169}
4170
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004171static void skl_update_wm(struct drm_crtc *crtc)
4172{
4173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4174 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004175 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004176 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004177 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Matt Roper4e0963c2015-09-24 15:53:15 -07004178 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004179 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004180 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004181
Matt Roper734fa012016-05-12 15:11:40 -07004182 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004183 return;
4184
Matt Roper734fa012016-05-12 15:11:40 -07004185 intel_crtc->wm.active.skl = *pipe_wm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004186
Matt Roper734fa012016-05-12 15:11:40 -07004187 mutex_lock(&dev_priv->wm.wm_mutex);
4188
Matt Roper2722efb2016-08-17 15:55:55 -04004189 /*
Lyude27082492016-08-24 07:48:10 +02004190 * If this pipe isn't active already, we're going to be enabling it
4191 * very soon. Since it's safe to update a pipe's ddb allocation while
4192 * the pipe's shut off, just do so here. Already active pipes will have
4193 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004194 */
Lyude27082492016-08-24 07:48:10 +02004195 if (crtc->state->active_changed) {
4196 int plane;
4197
4198 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++)
4199 skl_write_plane_wm(intel_crtc, results, plane);
4200
4201 skl_write_cursor_wm(intel_crtc, results);
4202 }
4203
4204 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004205
4206 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004207}
4208
Ville Syrjäläd8905652016-01-14 14:53:35 +02004209static void ilk_compute_wm_config(struct drm_device *dev,
4210 struct intel_wm_config *config)
4211{
4212 struct intel_crtc *crtc;
4213
4214 /* Compute the currently _active_ config */
4215 for_each_intel_crtc(dev, crtc) {
4216 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4217
4218 if (!wm->pipe_enabled)
4219 continue;
4220
4221 config->sprites_enabled |= wm->sprites_enabled;
4222 config->sprites_scaled |= wm->sprites_scaled;
4223 config->num_pipes_active++;
4224 }
4225}
4226
Matt Ropered4a6a72016-02-23 17:20:13 -08004227static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004228{
Chris Wilson91c8a322016-07-05 10:40:23 +01004229 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004230 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004231 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004232 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004233 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004234 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004235
Ville Syrjäläd8905652016-01-14 14:53:35 +02004236 ilk_compute_wm_config(dev, &config);
4237
4238 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4239 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004240
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004241 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004242 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004243 config.num_pipes_active == 1 && config.sprites_enabled) {
4244 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4245 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004246
Imre Deak820c1982013-12-17 14:46:36 +02004247 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004248 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004249 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004250 }
4251
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004252 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004253 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004254
Imre Deak820c1982013-12-17 14:46:36 +02004255 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004256
Imre Deak820c1982013-12-17 14:46:36 +02004257 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004258}
4259
Matt Ropered4a6a72016-02-23 17:20:13 -08004260static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004261{
Matt Ropered4a6a72016-02-23 17:20:13 -08004262 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4263 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004264
Matt Ropered4a6a72016-02-23 17:20:13 -08004265 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004266 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004267 ilk_program_watermarks(dev_priv);
4268 mutex_unlock(&dev_priv->wm.wm_mutex);
4269}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004270
Matt Ropered4a6a72016-02-23 17:20:13 -08004271static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4272{
4273 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4274 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4275
4276 mutex_lock(&dev_priv->wm.wm_mutex);
4277 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004278 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004279 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004280 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004281 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004282}
4283
Pradeep Bhat30789992014-11-04 17:06:45 +00004284static void skl_pipe_wm_active_state(uint32_t val,
4285 struct skl_pipe_wm *active,
4286 bool is_transwm,
4287 bool is_cursor,
4288 int i,
4289 int level)
4290{
4291 bool is_enabled = (val & PLANE_WM_EN) != 0;
4292
4293 if (!is_transwm) {
4294 if (!is_cursor) {
4295 active->wm[level].plane_en[i] = is_enabled;
4296 active->wm[level].plane_res_b[i] =
4297 val & PLANE_WM_BLOCKS_MASK;
4298 active->wm[level].plane_res_l[i] =
4299 (val >> PLANE_WM_LINES_SHIFT) &
4300 PLANE_WM_LINES_MASK;
4301 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004302 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
4303 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004304 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004305 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004306 (val >> PLANE_WM_LINES_SHIFT) &
4307 PLANE_WM_LINES_MASK;
4308 }
4309 } else {
4310 if (!is_cursor) {
4311 active->trans_wm.plane_en[i] = is_enabled;
4312 active->trans_wm.plane_res_b[i] =
4313 val & PLANE_WM_BLOCKS_MASK;
4314 active->trans_wm.plane_res_l[i] =
4315 (val >> PLANE_WM_LINES_SHIFT) &
4316 PLANE_WM_LINES_MASK;
4317 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004318 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
4319 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004320 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004321 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004322 (val >> PLANE_WM_LINES_SHIFT) &
4323 PLANE_WM_LINES_MASK;
4324 }
4325 }
4326}
4327
4328static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4329{
4330 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004331 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004332 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
4333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004334 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004335 struct skl_pipe_wm *active = &cstate->wm.skl.optimal;
Pradeep Bhat30789992014-11-04 17:06:45 +00004336 enum pipe pipe = intel_crtc->pipe;
4337 int level, i, max_level;
4338 uint32_t temp;
4339
4340 max_level = ilk_wm_max_level(dev);
4341
4342 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
4343
4344 for (level = 0; level <= max_level; level++) {
4345 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4346 hw->plane[pipe][i][level] =
4347 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07004348 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00004349 }
4350
4351 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4352 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07004353 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004354
Matt Roper3ef00282015-03-09 10:19:24 -07004355 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004356 return;
4357
Matt Roper2b4b9f32016-05-12 07:06:07 -07004358 hw->dirty_pipes |= drm_crtc_mask(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004359
4360 active->linetime = hw->wm_linetime[pipe];
4361
4362 for (level = 0; level <= max_level; level++) {
4363 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4364 temp = hw->plane[pipe][i][level];
4365 skl_pipe_wm_active_state(temp, active, false,
4366 false, i, level);
4367 }
Matt Roper4969d332015-09-24 15:53:10 -07004368 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00004369 skl_pipe_wm_active_state(temp, active, false, true, i, level);
4370 }
4371
4372 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4373 temp = hw->plane_trans[pipe][i];
4374 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
4375 }
4376
Matt Roper4969d332015-09-24 15:53:10 -07004377 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00004378 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07004379
4380 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00004381}
4382
4383void skl_wm_get_hw_state(struct drm_device *dev)
4384{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004385 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaua269c582014-11-04 17:06:49 +00004386 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004387 struct drm_crtc *crtc;
4388
Damien Lespiaua269c582014-11-04 17:06:49 +00004389 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00004390 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
4391 skl_pipe_wm_get_hw_state(crtc);
Matt Ropera1de91e2016-05-12 07:05:57 -07004392
Matt Roper279e99d2016-05-12 07:06:02 -07004393 if (dev_priv->active_crtcs) {
4394 /* Fully recompute DDB on first atomic commit */
4395 dev_priv->wm.distrust_bios_wm = true;
4396 } else {
4397 /* Easy/common case; just sanitize DDB now if everything off */
4398 memset(ddb, 0, sizeof(*ddb));
4399 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004400}
4401
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004402static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4403{
4404 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004405 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004406 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004408 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004409 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004410 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004411 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004412 [PIPE_A] = WM0_PIPEA_ILK,
4413 [PIPE_B] = WM0_PIPEB_ILK,
4414 [PIPE_C] = WM0_PIPEC_IVB,
4415 };
4416
4417 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004418 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004419 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004420
Ville Syrjälä15606532016-05-13 17:55:17 +03004421 memset(active, 0, sizeof(*active));
4422
Matt Roper3ef00282015-03-09 10:19:24 -07004423 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004424
4425 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004426 u32 tmp = hw->wm_pipe[pipe];
4427
4428 /*
4429 * For active pipes LP0 watermark is marked as
4430 * enabled, and LP1+ watermaks as disabled since
4431 * we can't really reverse compute them in case
4432 * multiple pipes are active.
4433 */
4434 active->wm[0].enable = true;
4435 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4436 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4437 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4438 active->linetime = hw->wm_linetime[pipe];
4439 } else {
4440 int level, max_level = ilk_wm_max_level(dev);
4441
4442 /*
4443 * For inactive pipes, all watermark levels
4444 * should be marked as enabled but zeroed,
4445 * which is what we'd compute them to.
4446 */
4447 for (level = 0; level <= max_level; level++)
4448 active->wm[level].enable = true;
4449 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004450
4451 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004452}
4453
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004454#define _FW_WM(value, plane) \
4455 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4456#define _FW_WM_VLV(value, plane) \
4457 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4458
4459static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4460 struct vlv_wm_values *wm)
4461{
4462 enum pipe pipe;
4463 uint32_t tmp;
4464
4465 for_each_pipe(dev_priv, pipe) {
4466 tmp = I915_READ(VLV_DDL(pipe));
4467
4468 wm->ddl[pipe].primary =
4469 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4470 wm->ddl[pipe].cursor =
4471 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4472 wm->ddl[pipe].sprite[0] =
4473 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4474 wm->ddl[pipe].sprite[1] =
4475 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4476 }
4477
4478 tmp = I915_READ(DSPFW1);
4479 wm->sr.plane = _FW_WM(tmp, SR);
4480 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4481 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4482 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4483
4484 tmp = I915_READ(DSPFW2);
4485 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4486 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4487 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4488
4489 tmp = I915_READ(DSPFW3);
4490 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4491
4492 if (IS_CHERRYVIEW(dev_priv)) {
4493 tmp = I915_READ(DSPFW7_CHV);
4494 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4495 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4496
4497 tmp = I915_READ(DSPFW8_CHV);
4498 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4499 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4500
4501 tmp = I915_READ(DSPFW9_CHV);
4502 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4503 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4504
4505 tmp = I915_READ(DSPHOWM);
4506 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4507 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4508 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4509 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4510 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4511 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4512 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4513 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4514 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4515 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4516 } else {
4517 tmp = I915_READ(DSPFW7);
4518 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4519 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4520
4521 tmp = I915_READ(DSPHOWM);
4522 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4523 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4524 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4525 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4526 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4527 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4528 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4529 }
4530}
4531
4532#undef _FW_WM
4533#undef _FW_WM_VLV
4534
4535void vlv_wm_get_hw_state(struct drm_device *dev)
4536{
4537 struct drm_i915_private *dev_priv = to_i915(dev);
4538 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4539 struct intel_plane *plane;
4540 enum pipe pipe;
4541 u32 val;
4542
4543 vlv_read_wm_values(dev_priv, wm);
4544
4545 for_each_intel_plane(dev, plane) {
4546 switch (plane->base.type) {
4547 int sprite;
4548 case DRM_PLANE_TYPE_CURSOR:
4549 plane->wm.fifo_size = 63;
4550 break;
4551 case DRM_PLANE_TYPE_PRIMARY:
4552 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4553 break;
4554 case DRM_PLANE_TYPE_OVERLAY:
4555 sprite = plane->plane;
4556 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4557 break;
4558 }
4559 }
4560
4561 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4562 wm->level = VLV_WM_LEVEL_PM2;
4563
4564 if (IS_CHERRYVIEW(dev_priv)) {
4565 mutex_lock(&dev_priv->rps.hw_lock);
4566
4567 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4568 if (val & DSP_MAXFIFO_PM5_ENABLE)
4569 wm->level = VLV_WM_LEVEL_PM5;
4570
Ville Syrjälä58590c12015-09-08 21:05:12 +03004571 /*
4572 * If DDR DVFS is disabled in the BIOS, Punit
4573 * will never ack the request. So if that happens
4574 * assume we don't have to enable/disable DDR DVFS
4575 * dynamically. To test that just set the REQ_ACK
4576 * bit to poke the Punit, but don't change the
4577 * HIGH/LOW bits so that we don't actually change
4578 * the current state.
4579 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004580 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004581 val |= FORCE_DDR_FREQ_REQ_ACK;
4582 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4583
4584 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4585 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4586 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4587 "assuming DDR DVFS is disabled\n");
4588 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4589 } else {
4590 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4591 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4592 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4593 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004594
4595 mutex_unlock(&dev_priv->rps.hw_lock);
4596 }
4597
4598 for_each_pipe(dev_priv, pipe)
4599 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4600 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4601 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4602
4603 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4604 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4605}
4606
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004607void ilk_wm_get_hw_state(struct drm_device *dev)
4608{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004609 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004610 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004611 struct drm_crtc *crtc;
4612
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004613 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004614 ilk_pipe_wm_get_hw_state(crtc);
4615
4616 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4617 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4618 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4619
4620 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004621 if (INTEL_INFO(dev)->gen >= 7) {
4622 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4623 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4624 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004625
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004626 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004627 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4628 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004629 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004630 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4631 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004632
4633 hw->enable_fbc_wm =
4634 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4635}
4636
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004637/**
4638 * intel_update_watermarks - update FIFO watermark values based on current modes
4639 *
4640 * Calculate watermark values for the various WM regs based on current mode
4641 * and plane configuration.
4642 *
4643 * There are several cases to deal with here:
4644 * - normal (i.e. non-self-refresh)
4645 * - self-refresh (SR) mode
4646 * - lines are large relative to FIFO size (buffer can hold up to 2)
4647 * - lines are small relative to FIFO size (buffer can hold more than 2
4648 * lines), so need to account for TLB latency
4649 *
4650 * The normal calculation is:
4651 * watermark = dotclock * bytes per pixel * latency
4652 * where latency is platform & configuration dependent (we assume pessimal
4653 * values here).
4654 *
4655 * The SR calculation is:
4656 * watermark = (trunc(latency/line time)+1) * surface width *
4657 * bytes per pixel
4658 * where
4659 * line time = htotal / dotclock
4660 * surface width = hdisplay for normal plane and 64 for cursor
4661 * and latency is assumed to be high, as above.
4662 *
4663 * The final value programmed to the register should always be rounded up,
4664 * and include an extra 2 entries to account for clock crossings.
4665 *
4666 * We don't use the sprite, so we can ignore that. And on Crestline we have
4667 * to set the non-SR watermarks to 8.
4668 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004669void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004670{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004671 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004672
4673 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004674 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004675}
4676
Jani Nikulae2828912016-01-18 09:19:47 +02004677/*
Daniel Vetter92703882012-08-09 16:46:01 +02004678 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004679 */
4680DEFINE_SPINLOCK(mchdev_lock);
4681
4682/* Global for IPS driver to get at the current i915 device. Protected by
4683 * mchdev_lock. */
4684static struct drm_i915_private *i915_mch_dev;
4685
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004686bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004687{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004688 u16 rgvswctl;
4689
Daniel Vetter92703882012-08-09 16:46:01 +02004690 assert_spin_locked(&mchdev_lock);
4691
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004692 rgvswctl = I915_READ16(MEMSWCTL);
4693 if (rgvswctl & MEMCTL_CMD_STS) {
4694 DRM_DEBUG("gpu busy, RCS change rejected\n");
4695 return false; /* still busy with another command */
4696 }
4697
4698 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4699 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4700 I915_WRITE16(MEMSWCTL, rgvswctl);
4701 POSTING_READ16(MEMSWCTL);
4702
4703 rgvswctl |= MEMCTL_CMD_STS;
4704 I915_WRITE16(MEMSWCTL, rgvswctl);
4705
4706 return true;
4707}
4708
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004709static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004710{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004711 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004712 u8 fmax, fmin, fstart, vstart;
4713
Daniel Vetter92703882012-08-09 16:46:01 +02004714 spin_lock_irq(&mchdev_lock);
4715
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004716 rgvmodectl = I915_READ(MEMMODECTL);
4717
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004718 /* Enable temp reporting */
4719 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4720 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4721
4722 /* 100ms RC evaluation intervals */
4723 I915_WRITE(RCUPEI, 100000);
4724 I915_WRITE(RCDNEI, 100000);
4725
4726 /* Set max/min thresholds to 90ms and 80ms respectively */
4727 I915_WRITE(RCBMAXAVG, 90000);
4728 I915_WRITE(RCBMINAVG, 80000);
4729
4730 I915_WRITE(MEMIHYST, 1);
4731
4732 /* Set up min, max, and cur for interrupt handling */
4733 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4734 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4735 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4736 MEMMODE_FSTART_SHIFT;
4737
Ville Syrjälä616847e2015-09-18 20:03:19 +03004738 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004739 PXVFREQ_PX_SHIFT;
4740
Daniel Vetter20e4d402012-08-08 23:35:39 +02004741 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4742 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004743
Daniel Vetter20e4d402012-08-08 23:35:39 +02004744 dev_priv->ips.max_delay = fstart;
4745 dev_priv->ips.min_delay = fmin;
4746 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004747
4748 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4749 fmax, fmin, fstart);
4750
4751 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4752
4753 /*
4754 * Interrupts will be enabled in ironlake_irq_postinstall
4755 */
4756
4757 I915_WRITE(VIDSTART, vstart);
4758 POSTING_READ(VIDSTART);
4759
4760 rgvmodectl |= MEMMODE_SWMODE_EN;
4761 I915_WRITE(MEMMODECTL, rgvmodectl);
4762
Daniel Vetter92703882012-08-09 16:46:01 +02004763 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004764 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004765 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004766
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004767 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004768
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004769 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4770 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004771 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004772 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004773 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004774
4775 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004776}
4777
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004778static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004779{
Daniel Vetter92703882012-08-09 16:46:01 +02004780 u16 rgvswctl;
4781
4782 spin_lock_irq(&mchdev_lock);
4783
4784 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004785
4786 /* Ack interrupts, disable EFC interrupt */
4787 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4788 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4789 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4790 I915_WRITE(DEIIR, DE_PCU_EVENT);
4791 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4792
4793 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004794 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004795 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004796 rgvswctl |= MEMCTL_CMD_STS;
4797 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004798 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004799
Daniel Vetter92703882012-08-09 16:46:01 +02004800 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004801}
4802
Daniel Vetteracbe9472012-07-26 11:50:05 +02004803/* There's a funny hw issue where the hw returns all 0 when reading from
4804 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4805 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4806 * all limits and the gpu stuck at whatever frequency it is at atm).
4807 */
Akash Goel74ef1172015-03-06 11:07:19 +05304808static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004809{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004810 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004811
Daniel Vetter20b46e52012-07-26 11:16:14 +02004812 /* Only set the down limit when we've reached the lowest level to avoid
4813 * getting more interrupts, otherwise leave this clear. This prevents a
4814 * race in the hw when coming out of rc6: There's a tiny window where
4815 * the hw runs at the minimal clock before selecting the desired
4816 * frequency, if the down threshold expires in that window we will not
4817 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004818 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304819 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4820 if (val <= dev_priv->rps.min_freq_softlimit)
4821 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4822 } else {
4823 limits = dev_priv->rps.max_freq_softlimit << 24;
4824 if (val <= dev_priv->rps.min_freq_softlimit)
4825 limits |= dev_priv->rps.min_freq_softlimit << 16;
4826 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004827
4828 return limits;
4829}
4830
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004831static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4832{
4833 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304834 u32 threshold_up = 0, threshold_down = 0; /* in % */
4835 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004836
4837 new_power = dev_priv->rps.power;
4838 switch (dev_priv->rps.power) {
4839 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004840 if (val > dev_priv->rps.efficient_freq + 1 &&
4841 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004842 new_power = BETWEEN;
4843 break;
4844
4845 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004846 if (val <= dev_priv->rps.efficient_freq &&
4847 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004848 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004849 else if (val >= dev_priv->rps.rp0_freq &&
4850 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004851 new_power = HIGH_POWER;
4852 break;
4853
4854 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004855 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4856 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004857 new_power = BETWEEN;
4858 break;
4859 }
4860 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004861 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004862 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004863 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004864 new_power = HIGH_POWER;
4865 if (new_power == dev_priv->rps.power)
4866 return;
4867
4868 /* Note the units here are not exactly 1us, but 1280ns. */
4869 switch (new_power) {
4870 case LOW_POWER:
4871 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304872 ei_up = 16000;
4873 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004874
4875 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304876 ei_down = 32000;
4877 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004878 break;
4879
4880 case BETWEEN:
4881 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304882 ei_up = 13000;
4883 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004884
4885 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304886 ei_down = 32000;
4887 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004888 break;
4889
4890 case HIGH_POWER:
4891 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304892 ei_up = 10000;
4893 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004894
4895 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304896 ei_down = 32000;
4897 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004898 break;
4899 }
4900
Akash Goel8a586432015-03-06 11:07:18 +05304901 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004902 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304903 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004904 GT_INTERVAL_FROM_US(dev_priv,
4905 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304906
4907 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004908 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304909 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004910 GT_INTERVAL_FROM_US(dev_priv,
4911 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304912
Chris Wilsona72b5622016-07-02 15:35:59 +01004913 I915_WRITE(GEN6_RP_CONTROL,
4914 GEN6_RP_MEDIA_TURBO |
4915 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4916 GEN6_RP_MEDIA_IS_GFX |
4917 GEN6_RP_ENABLE |
4918 GEN6_RP_UP_BUSY_AVG |
4919 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304920
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004921 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004922 dev_priv->rps.up_threshold = threshold_up;
4923 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004924 dev_priv->rps.last_adj = 0;
4925}
4926
Chris Wilson2876ce72014-03-28 08:03:34 +00004927static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4928{
4929 u32 mask = 0;
4930
4931 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004932 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004933 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004934 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004935
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004936 mask &= dev_priv->pm_rps_events;
4937
Imre Deak59d02a12014-12-19 19:33:26 +02004938 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004939}
4940
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004941/* gen6_set_rps is called to update the frequency request, but should also be
4942 * called when the range (min_delay and max_delay) is modified so that we can
4943 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004944static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004945{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304946 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004947 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304948 return;
4949
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004950 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004951 WARN_ON(val > dev_priv->rps.max_freq);
4952 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004953
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004954 /* min/max delay may still have been modified so be sure to
4955 * write the limits value.
4956 */
4957 if (val != dev_priv->rps.cur_freq) {
4958 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004959
Chris Wilsondc979972016-05-10 14:10:04 +01004960 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304961 I915_WRITE(GEN6_RPNSWREQ,
4962 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004963 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004964 I915_WRITE(GEN6_RPNSWREQ,
4965 HSW_FREQUENCY(val));
4966 else
4967 I915_WRITE(GEN6_RPNSWREQ,
4968 GEN6_FREQUENCY(val) |
4969 GEN6_OFFSET(0) |
4970 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004971 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004972
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004973 /* Make sure we continue to get interrupts
4974 * until we hit the minimum or maximum frequencies.
4975 */
Akash Goel74ef1172015-03-06 11:07:19 +05304976 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004977 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004978
Ben Widawskyd5570a72012-09-07 19:43:41 -07004979 POSTING_READ(GEN6_RPNSWREQ);
4980
Ben Widawskyb39fb292014-03-19 18:31:11 -07004981 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004982 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004983}
4984
Chris Wilsondc979972016-05-10 14:10:04 +01004985static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004986{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004987 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004988 WARN_ON(val > dev_priv->rps.max_freq);
4989 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004990
Chris Wilsondc979972016-05-10 14:10:04 +01004991 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004992 "Odd GPU freq value\n"))
4993 val &= ~1;
4994
Deepak Scd25dd52015-07-10 18:31:40 +05304995 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4996
Chris Wilson8fb55192015-04-07 16:20:28 +01004997 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004998 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004999 if (!IS_CHERRYVIEW(dev_priv))
5000 gen6_set_rps_thresholds(dev_priv, val);
5001 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005002
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005003 dev_priv->rps.cur_freq = val;
5004 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
5005}
5006
Deepak Sa7f6e232015-05-09 18:04:44 +05305007/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305008 *
5009 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305010 * 1. Forcewake Media well.
5011 * 2. Request idle freq.
5012 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305013*/
5014static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5015{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005016 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305017
Chris Wilsonaed242f2015-03-18 09:48:21 +00005018 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305019 return;
5020
Deepak Sa7f6e232015-05-09 18:04:44 +05305021 /* Wake up the media well, as that takes a lot less
5022 * power than the Render well. */
5023 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005024 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305025 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305026}
5027
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005028void gen6_rps_busy(struct drm_i915_private *dev_priv)
5029{
5030 mutex_lock(&dev_priv->rps.hw_lock);
5031 if (dev_priv->rps.enabled) {
5032 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5033 gen6_rps_reset_ei(dev_priv);
5034 I915_WRITE(GEN6_PMINTRMSK,
5035 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005036
Chris Wilsonc33d2472016-07-04 08:08:36 +01005037 gen6_enable_rps_interrupts(dev_priv);
5038
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005039 /* Ensure we start at the user's desired frequency */
5040 intel_set_rps(dev_priv,
5041 clamp(dev_priv->rps.cur_freq,
5042 dev_priv->rps.min_freq_softlimit,
5043 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005044 }
5045 mutex_unlock(&dev_priv->rps.hw_lock);
5046}
5047
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005048void gen6_rps_idle(struct drm_i915_private *dev_priv)
5049{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005050 /* Flush our bottom-half so that it does not race with us
5051 * setting the idle frequency and so that it is bounded by
5052 * our rpm wakeref. And then disable the interrupts to stop any
5053 * futher RPS reclocking whilst we are asleep.
5054 */
5055 gen6_disable_rps_interrupts(dev_priv);
5056
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005057 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005058 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005059 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305060 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005061 else
Chris Wilsondc979972016-05-10 14:10:04 +01005062 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005063 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005064 I915_WRITE(GEN6_PMINTRMSK,
5065 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005066 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005067 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005068
Chris Wilson8d3afd72015-05-21 21:01:47 +01005069 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005070 while (!list_empty(&dev_priv->rps.clients))
5071 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005072 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005073}
5074
Chris Wilson1854d5c2015-04-07 16:20:32 +01005075void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005076 struct intel_rps_client *rps,
5077 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005078{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005079 /* This is intentionally racy! We peek at the state here, then
5080 * validate inside the RPS worker.
5081 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005082 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005083 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005084 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005085 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005086
Chris Wilsone61b9952015-04-27 13:41:24 +01005087 /* Force a RPS boost (and don't count it against the client) if
5088 * the GPU is severely congested.
5089 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005090 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005091 rps = NULL;
5092
Chris Wilson8d3afd72015-05-21 21:01:47 +01005093 spin_lock(&dev_priv->rps.client_lock);
5094 if (rps == NULL || list_empty(&rps->link)) {
5095 spin_lock_irq(&dev_priv->irq_lock);
5096 if (dev_priv->rps.interrupts_enabled) {
5097 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005098 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005099 }
5100 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005101
Chris Wilson2e1b8732015-04-27 13:41:22 +01005102 if (rps != NULL) {
5103 list_add(&rps->link, &dev_priv->rps.clients);
5104 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005105 } else
5106 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005107 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005108 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005109}
5110
Chris Wilsondc979972016-05-10 14:10:04 +01005111void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005112{
Chris Wilsondc979972016-05-10 14:10:04 +01005113 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5114 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005115 else
Chris Wilsondc979972016-05-10 14:10:04 +01005116 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005117}
5118
Chris Wilsondc979972016-05-10 14:10:04 +01005119static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005120{
Zhe Wang20e49362014-11-04 17:07:05 +00005121 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005122 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005123}
5124
Chris Wilsondc979972016-05-10 14:10:04 +01005125static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305126{
Akash Goel2030d682016-04-23 00:05:45 +05305127 I915_WRITE(GEN6_RP_CONTROL, 0);
5128}
5129
Chris Wilsondc979972016-05-10 14:10:04 +01005130static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005131{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005132 I915_WRITE(GEN6_RC_CONTROL, 0);
5133 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305134 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005135}
5136
Chris Wilsondc979972016-05-10 14:10:04 +01005137static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305138{
Deepak S38807742014-05-23 21:00:15 +05305139 I915_WRITE(GEN6_RC_CONTROL, 0);
5140}
5141
Chris Wilsondc979972016-05-10 14:10:04 +01005142static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005143{
Deepak S98a2e5f2014-08-18 10:35:27 -07005144 /* we're doing forcewake before Disabling RC6,
5145 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005146 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005147
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005148 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005149
Mika Kuoppala59bad942015-01-16 11:34:40 +02005150 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005151}
5152
Chris Wilsondc979972016-05-10 14:10:04 +01005153static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005154{
Chris Wilsondc979972016-05-10 14:10:04 +01005155 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005156 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5157 mode = GEN6_RC_CTL_RC6_ENABLE;
5158 else
5159 mode = 0;
5160 }
Chris Wilsondc979972016-05-10 14:10:04 +01005161 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005162 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5163 "RC6 %s RC6p %s RC6pp %s\n",
5164 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5165 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5166 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005167
5168 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005169 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5170 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005171}
5172
Chris Wilsondc979972016-05-10 14:10:04 +01005173static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305174{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005175 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305176 bool enable_rc6 = true;
5177 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005178 u32 rc_ctl;
5179 int rc_sw_target;
5180
5181 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5182 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5183 RC_SW_TARGET_STATE_SHIFT;
5184 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5185 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5186 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5187 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5188 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305189
5190 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005191 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305192 enable_rc6 = false;
5193 }
5194
5195 /*
5196 * The exact context size is not known for BXT, so assume a page size
5197 * for this check.
5198 */
5199 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005200 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5201 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5202 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005203 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305204 enable_rc6 = false;
5205 }
5206
5207 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5208 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5209 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5210 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005211 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305212 enable_rc6 = false;
5213 }
5214
Imre Deakfc619842016-06-29 19:13:55 +03005215 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5216 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5217 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5218 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5219 enable_rc6 = false;
5220 }
5221
5222 if (!I915_READ(GEN6_GFXPAUSE)) {
5223 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5224 enable_rc6 = false;
5225 }
5226
5227 if (!I915_READ(GEN8_MISC_CTRL0)) {
5228 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305229 enable_rc6 = false;
5230 }
5231
5232 return enable_rc6;
5233}
5234
Chris Wilsondc979972016-05-10 14:10:04 +01005235int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005236{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005237 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005238 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005239 return 0;
5240
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305241 if (!enable_rc6)
5242 return 0;
5243
Chris Wilsondc979972016-05-10 14:10:04 +01005244 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305245 DRM_INFO("RC6 disabled by BIOS\n");
5246 return 0;
5247 }
5248
Daniel Vetter456470e2012-08-08 23:35:40 +02005249 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005250 if (enable_rc6 >= 0) {
5251 int mask;
5252
Chris Wilsondc979972016-05-10 14:10:04 +01005253 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005254 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5255 INTEL_RC6pp_ENABLE;
5256 else
5257 mask = INTEL_RC6_ENABLE;
5258
5259 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005260 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5261 "(requested %d, valid %d)\n",
5262 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005263
5264 return enable_rc6 & mask;
5265 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005266
Chris Wilsondc979972016-05-10 14:10:04 +01005267 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005268 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005269
5270 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005271}
5272
Chris Wilsondc979972016-05-10 14:10:04 +01005273static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005274{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005275 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005276
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005277 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005278 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005279 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005280 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5281 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5282 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5283 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005284 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005285 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5286 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5287 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5288 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005289 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005290 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005291
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005292 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005293 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5294 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005295 u32 ddcc_status = 0;
5296
5297 if (sandybridge_pcode_read(dev_priv,
5298 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5299 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005300 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005301 clamp_t(u8,
5302 ((ddcc_status >> 8) & 0xff),
5303 dev_priv->rps.min_freq,
5304 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005305 }
5306
Chris Wilsondc979972016-05-10 14:10:04 +01005307 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305308 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005309 * the natural hardware unit for SKL
5310 */
Akash Goelc5e06882015-06-29 14:50:19 +05305311 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5312 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5313 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5314 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5315 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5316 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005317}
5318
Chris Wilson3a45b052016-07-13 09:10:32 +01005319static void reset_rps(struct drm_i915_private *dev_priv,
5320 void (*set)(struct drm_i915_private *, u8))
5321{
5322 u8 freq = dev_priv->rps.cur_freq;
5323
5324 /* force a reset */
5325 dev_priv->rps.power = -1;
5326 dev_priv->rps.cur_freq = -1;
5327
5328 set(dev_priv, freq);
5329}
5330
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005331/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005332static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005333{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005334 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5335
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305336 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005337 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305338 /*
5339 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5340 * clear out the Control register just to avoid inconsitency
5341 * with debugfs interface, which will show Turbo as enabled
5342 * only and that is not expected by the User after adding the
5343 * WaGsvDisableTurbo. Apart from this there is no problem even
5344 * if the Turbo is left enabled in the Control register, as the
5345 * Up/Down interrupts would remain masked.
5346 */
Chris Wilsondc979972016-05-10 14:10:04 +01005347 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305348 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5349 return;
5350 }
5351
Akash Goel0beb0592015-03-06 11:07:20 +05305352 /* Program defaults and thresholds for RPS*/
5353 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5354 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005355
Akash Goel0beb0592015-03-06 11:07:20 +05305356 /* 1 second timeout*/
5357 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5358 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5359
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005360 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005361
Akash Goel0beb0592015-03-06 11:07:20 +05305362 /* Leaning on the below call to gen6_set_rps to program/setup the
5363 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5364 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005365 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005366
5367 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5368}
5369
Chris Wilsondc979972016-05-10 14:10:04 +01005370static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005371{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005372 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305373 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005374 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005375
5376 /* 1a: Software RC state - RC0 */
5377 I915_WRITE(GEN6_RC_STATE, 0);
5378
5379 /* 1b: Get forcewake during program sequence. Although the driver
5380 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005381 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005382
5383 /* 2a: Disable RC states. */
5384 I915_WRITE(GEN6_RC_CONTROL, 0);
5385
5386 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305387
5388 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005389 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305390 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5391 else
5392 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005393 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5394 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305395 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005396 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305397
Dave Gordon1a3d1892016-05-13 15:36:30 +01005398 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305399 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5400
Zhe Wang20e49362014-11-04 17:07:05 +00005401 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005402
Zhe Wang38c23522015-01-20 12:23:04 +00005403 /* 2c: Program Coarse Power Gating Policies. */
5404 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5405 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5406
Zhe Wang20e49362014-11-04 17:07:05 +00005407 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005408 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005409 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005410 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005411 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005412 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305413 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305414 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5415 GEN7_RC_CTL_TO_MODE |
5416 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305417 } else {
5418 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305419 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5420 GEN6_RC_CTL_EI_MODE(1) |
5421 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305422 }
Zhe Wang20e49362014-11-04 17:07:05 +00005423
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305424 /*
5425 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305426 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305427 */
Chris Wilsondc979972016-05-10 14:10:04 +01005428 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305429 I915_WRITE(GEN9_PG_ENABLE, 0);
5430 else
5431 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5432 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005433
Mika Kuoppala59bad942015-01-16 11:34:40 +02005434 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005435}
5436
Chris Wilsondc979972016-05-10 14:10:04 +01005437static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005438{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005439 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305440 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005441 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005442
5443 /* 1a: Software RC state - RC0 */
5444 I915_WRITE(GEN6_RC_STATE, 0);
5445
5446 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5447 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005448 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005449
5450 /* 2a: Disable RC states. */
5451 I915_WRITE(GEN6_RC_CONTROL, 0);
5452
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005453 /* 2b: Program RC6 thresholds.*/
5454 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5455 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5456 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305457 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005458 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005459 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005460 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005461 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5462 else
5463 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005464
5465 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005466 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005467 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005468 intel_print_rc6_info(dev_priv, rc6_mask);
5469 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005470 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5471 GEN7_RC_CTL_TO_MODE |
5472 rc6_mask);
5473 else
5474 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5475 GEN6_RC_CTL_EI_MODE(1) |
5476 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005477
5478 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005479 I915_WRITE(GEN6_RPNSWREQ,
5480 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5481 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5482 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005483 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5484 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005485
Daniel Vetter7526ed72014-09-29 15:07:19 +02005486 /* Docs recommend 900MHz, and 300 MHz respectively */
5487 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5488 dev_priv->rps.max_freq_softlimit << 24 |
5489 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005490
Daniel Vetter7526ed72014-09-29 15:07:19 +02005491 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5492 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5493 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5494 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005495
Daniel Vetter7526ed72014-09-29 15:07:19 +02005496 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005497
5498 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005499 I915_WRITE(GEN6_RP_CONTROL,
5500 GEN6_RP_MEDIA_TURBO |
5501 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5502 GEN6_RP_MEDIA_IS_GFX |
5503 GEN6_RP_ENABLE |
5504 GEN6_RP_UP_BUSY_AVG |
5505 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005506
Daniel Vetter7526ed72014-09-29 15:07:19 +02005507 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005508
Chris Wilson3a45b052016-07-13 09:10:32 +01005509 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005510
Mika Kuoppala59bad942015-01-16 11:34:40 +02005511 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005512}
5513
Chris Wilsondc979972016-05-10 14:10:04 +01005514static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005515{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005516 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305517 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005518 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005519 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005520 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005521 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005522
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005523 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005524
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005525 /* Here begins a magic sequence of register writes to enable
5526 * auto-downclocking.
5527 *
5528 * Perhaps there might be some value in exposing these to
5529 * userspace...
5530 */
5531 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005532
5533 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005534 gtfifodbg = I915_READ(GTFIFODBG);
5535 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005536 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5537 I915_WRITE(GTFIFODBG, gtfifodbg);
5538 }
5539
Mika Kuoppala59bad942015-01-16 11:34:40 +02005540 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005541
5542 /* disable the counters and set deterministic thresholds */
5543 I915_WRITE(GEN6_RC_CONTROL, 0);
5544
5545 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5546 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5547 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5548 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5549 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5550
Akash Goel3b3f1652016-10-13 22:44:48 +05305551 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005552 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005553
5554 I915_WRITE(GEN6_RC_SLEEP, 0);
5555 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005556 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005557 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5558 else
5559 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005560 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005561 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5562
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005563 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005564 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005565 if (rc6_mode & INTEL_RC6_ENABLE)
5566 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5567
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005568 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005569 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005570 if (rc6_mode & INTEL_RC6p_ENABLE)
5571 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005572
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005573 if (rc6_mode & INTEL_RC6pp_ENABLE)
5574 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5575 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005576
Chris Wilsondc979972016-05-10 14:10:04 +01005577 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005578
5579 I915_WRITE(GEN6_RC_CONTROL,
5580 rc6_mask |
5581 GEN6_RC_CTL_EI_MODE(1) |
5582 GEN6_RC_CTL_HW_ENABLE);
5583
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005584 /* Power down if completely idle for over 50ms */
5585 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005586 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005587
Ben Widawsky42c05262012-09-26 10:34:00 -07005588 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005589 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005590 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005591
Chris Wilson3a45b052016-07-13 09:10:32 +01005592 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005593
Ben Widawsky31643d52012-09-26 10:34:01 -07005594 rc6vids = 0;
5595 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005596 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005597 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005598 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005599 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5600 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5601 rc6vids &= 0xffff00;
5602 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5603 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5604 if (ret)
5605 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5606 }
5607
Mika Kuoppala59bad942015-01-16 11:34:40 +02005608 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005609}
5610
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005611static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005612{
5613 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005614 unsigned int gpu_freq;
5615 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305616 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005617 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005618 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005619
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005620 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005621
Ben Widawskyeda79642013-10-07 17:15:48 -03005622 policy = cpufreq_cpu_get(0);
5623 if (policy) {
5624 max_ia_freq = policy->cpuinfo.max_freq;
5625 cpufreq_cpu_put(policy);
5626 } else {
5627 /*
5628 * Default to measured freq if none found, PCU will ensure we
5629 * don't go over
5630 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005631 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005632 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005633
5634 /* Convert from kHz to MHz */
5635 max_ia_freq /= 1000;
5636
Ben Widawsky153b4b952013-10-22 22:05:09 -07005637 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005638 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5639 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005640
Chris Wilsondc979972016-05-10 14:10:04 +01005641 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305642 /* Convert GT frequency to 50 HZ units */
5643 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5644 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5645 } else {
5646 min_gpu_freq = dev_priv->rps.min_freq;
5647 max_gpu_freq = dev_priv->rps.max_freq;
5648 }
5649
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005650 /*
5651 * For each potential GPU frequency, load a ring frequency we'd like
5652 * to use for memory access. We do this by specifying the IA frequency
5653 * the PCU should use as a reference to determine the ring frequency.
5654 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305655 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5656 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005657 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005658
Chris Wilsondc979972016-05-10 14:10:04 +01005659 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305660 /*
5661 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5662 * No floor required for ring frequency on SKL.
5663 */
5664 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005665 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005666 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5667 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005668 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005669 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005670 ring_freq = max(min_ring_freq, ring_freq);
5671 /* leave ia_freq as the default, chosen by cpufreq */
5672 } else {
5673 /* On older processors, there is no separate ring
5674 * clock domain, so in order to boost the bandwidth
5675 * of the ring, we need to upclock the CPU (ia_freq).
5676 *
5677 * For GPU frequencies less than 750MHz,
5678 * just use the lowest ring freq.
5679 */
5680 if (gpu_freq < min_freq)
5681 ia_freq = 800;
5682 else
5683 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5684 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5685 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005686
Ben Widawsky42c05262012-09-26 10:34:00 -07005687 sandybridge_pcode_write(dev_priv,
5688 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005689 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5690 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5691 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005692 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005693}
5694
Ville Syrjälä03af2042014-06-28 02:03:53 +03005695static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305696{
5697 u32 val, rp0;
5698
Jani Nikula5b5929c2015-10-07 11:17:46 +03005699 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305700
Imre Deak43b67992016-08-31 19:13:02 +03005701 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005702 case 8:
5703 /* (2 * 4) config */
5704 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5705 break;
5706 case 12:
5707 /* (2 * 6) config */
5708 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5709 break;
5710 case 16:
5711 /* (2 * 8) config */
5712 default:
5713 /* Setting (2 * 8) Min RP0 for any other combination */
5714 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5715 break;
Deepak S095acd52015-01-17 11:05:59 +05305716 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005717
5718 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5719
Deepak S2b6b3a02014-05-27 15:59:30 +05305720 return rp0;
5721}
5722
5723static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5724{
5725 u32 val, rpe;
5726
5727 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5728 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5729
5730 return rpe;
5731}
5732
Deepak S7707df42014-07-12 18:46:14 +05305733static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5734{
5735 u32 val, rp1;
5736
Jani Nikula5b5929c2015-10-07 11:17:46 +03005737 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5738 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5739
Deepak S7707df42014-07-12 18:46:14 +05305740 return rp1;
5741}
5742
Deepak Sf8f2b002014-07-10 13:16:21 +05305743static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5744{
5745 u32 val, rp1;
5746
5747 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5748
5749 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5750
5751 return rp1;
5752}
5753
Ville Syrjälä03af2042014-06-28 02:03:53 +03005754static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005755{
5756 u32 val, rp0;
5757
Jani Nikula64936252013-05-22 15:36:20 +03005758 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005759
5760 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5761 /* Clamp to max */
5762 rp0 = min_t(u32, rp0, 0xea);
5763
5764 return rp0;
5765}
5766
5767static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5768{
5769 u32 val, rpe;
5770
Jani Nikula64936252013-05-22 15:36:20 +03005771 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005772 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005773 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005774 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5775
5776 return rpe;
5777}
5778
Ville Syrjälä03af2042014-06-28 02:03:53 +03005779static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005780{
Imre Deak36146032014-12-04 18:39:35 +02005781 u32 val;
5782
5783 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5784 /*
5785 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5786 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5787 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5788 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5789 * to make sure it matches what Punit accepts.
5790 */
5791 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005792}
5793
Imre Deakae484342014-03-31 15:10:44 +03005794/* Check that the pctx buffer wasn't move under us. */
5795static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5796{
5797 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5798
5799 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5800 dev_priv->vlv_pctx->stolen->start);
5801}
5802
Deepak S38807742014-05-23 21:00:15 +05305803
5804/* Check that the pcbr address is not empty. */
5805static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5806{
5807 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5808
5809 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5810}
5811
Chris Wilsondc979972016-05-10 14:10:04 +01005812static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305813{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005814 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005815 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305816 u32 pcbr;
5817 int pctx_size = 32*1024;
5818
Deepak S38807742014-05-23 21:00:15 +05305819 pcbr = I915_READ(VLV_PCBR);
5820 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005821 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305822 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005823 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305824
5825 pctx_paddr = (paddr & (~4095));
5826 I915_WRITE(VLV_PCBR, pctx_paddr);
5827 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005828
5829 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305830}
5831
Chris Wilsondc979972016-05-10 14:10:04 +01005832static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005833{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005834 struct drm_i915_gem_object *pctx;
5835 unsigned long pctx_paddr;
5836 u32 pcbr;
5837 int pctx_size = 24*1024;
5838
5839 pcbr = I915_READ(VLV_PCBR);
5840 if (pcbr) {
5841 /* BIOS set it up already, grab the pre-alloc'd space */
5842 int pcbr_offset;
5843
5844 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005845 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005846 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005847 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005848 pctx_size);
5849 goto out;
5850 }
5851
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005852 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5853
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005854 /*
5855 * From the Gunit register HAS:
5856 * The Gfx driver is expected to program this register and ensure
5857 * proper allocation within Gfx stolen memory. For example, this
5858 * register should be programmed such than the PCBR range does not
5859 * overlap with other ranges, such as the frame buffer, protected
5860 * memory, or any other relevant ranges.
5861 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005862 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005863 if (!pctx) {
5864 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005865 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005866 }
5867
5868 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5869 I915_WRITE(VLV_PCBR, pctx_paddr);
5870
5871out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005872 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005873 dev_priv->vlv_pctx = pctx;
5874}
5875
Chris Wilsondc979972016-05-10 14:10:04 +01005876static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005877{
Imre Deakae484342014-03-31 15:10:44 +03005878 if (WARN_ON(!dev_priv->vlv_pctx))
5879 return;
5880
Chris Wilson34911fd2016-07-20 13:31:54 +01005881 i915_gem_object_put_unlocked(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005882 dev_priv->vlv_pctx = NULL;
5883}
5884
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005885static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5886{
5887 dev_priv->rps.gpll_ref_freq =
5888 vlv_get_cck_clock(dev_priv, "GPLL ref",
5889 CCK_GPLL_CLOCK_CONTROL,
5890 dev_priv->czclk_freq);
5891
5892 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5893 dev_priv->rps.gpll_ref_freq);
5894}
5895
Chris Wilsondc979972016-05-10 14:10:04 +01005896static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005897{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005898 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005899
Chris Wilsondc979972016-05-10 14:10:04 +01005900 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005901
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005902 vlv_init_gpll_ref_freq(dev_priv);
5903
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005904 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5905 switch ((val >> 6) & 3) {
5906 case 0:
5907 case 1:
5908 dev_priv->mem_freq = 800;
5909 break;
5910 case 2:
5911 dev_priv->mem_freq = 1066;
5912 break;
5913 case 3:
5914 dev_priv->mem_freq = 1333;
5915 break;
5916 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005917 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005918
Imre Deak4e805192014-04-14 20:24:41 +03005919 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5920 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5921 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005922 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005923 dev_priv->rps.max_freq);
5924
5925 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5926 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005927 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005928 dev_priv->rps.efficient_freq);
5929
Deepak Sf8f2b002014-07-10 13:16:21 +05305930 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5931 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005932 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305933 dev_priv->rps.rp1_freq);
5934
Imre Deak4e805192014-04-14 20:24:41 +03005935 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5936 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005937 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005938 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005939}
5940
Chris Wilsondc979972016-05-10 14:10:04 +01005941static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305942{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005943 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305944
Chris Wilsondc979972016-05-10 14:10:04 +01005945 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305946
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005947 vlv_init_gpll_ref_freq(dev_priv);
5948
Ville Syrjäläa5805162015-05-26 20:42:30 +03005949 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005950 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005951 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005952
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005953 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005954 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005955 dev_priv->mem_freq = 2000;
5956 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005957 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005958 dev_priv->mem_freq = 1600;
5959 break;
5960 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005961 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005962
Deepak S2b6b3a02014-05-27 15:59:30 +05305963 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5964 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5965 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005966 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305967 dev_priv->rps.max_freq);
5968
5969 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5970 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005971 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305972 dev_priv->rps.efficient_freq);
5973
Deepak S7707df42014-07-12 18:46:14 +05305974 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5975 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005976 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305977 dev_priv->rps.rp1_freq);
5978
Deepak S5b7c91b2015-05-09 18:15:46 +05305979 /* PUnit validated range is only [RPe, RP0] */
5980 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305981 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005982 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305983 dev_priv->rps.min_freq);
5984
Ville Syrjälä1c147622014-08-18 14:42:43 +03005985 WARN_ONCE((dev_priv->rps.max_freq |
5986 dev_priv->rps.efficient_freq |
5987 dev_priv->rps.rp1_freq |
5988 dev_priv->rps.min_freq) & 1,
5989 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305990}
5991
Chris Wilsondc979972016-05-10 14:10:04 +01005992static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005993{
Chris Wilsondc979972016-05-10 14:10:04 +01005994 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005995}
5996
Chris Wilsondc979972016-05-10 14:10:04 +01005997static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305998{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005999 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306000 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306001 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306002
6003 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6004
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006005 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6006 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306007 if (gtfifodbg) {
6008 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6009 gtfifodbg);
6010 I915_WRITE(GTFIFODBG, gtfifodbg);
6011 }
6012
6013 cherryview_check_pctx(dev_priv);
6014
6015 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6016 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006017 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306018
Ville Syrjälä160614a2015-01-19 13:50:47 +02006019 /* Disable RC states. */
6020 I915_WRITE(GEN6_RC_CONTROL, 0);
6021
Deepak S38807742014-05-23 21:00:15 +05306022 /* 2a: Program RC6 thresholds.*/
6023 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6024 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6025 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6026
Akash Goel3b3f1652016-10-13 22:44:48 +05306027 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006028 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306029 I915_WRITE(GEN6_RC_SLEEP, 0);
6030
Deepak Sf4f71c72015-03-28 15:23:35 +05306031 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6032 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306033
6034 /* allows RC6 residency counter to work */
6035 I915_WRITE(VLV_COUNTER_CONTROL,
6036 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6037 VLV_MEDIA_RC6_COUNT_EN |
6038 VLV_RENDER_RC6_COUNT_EN));
6039
6040 /* For now we assume BIOS is allocating and populating the PCBR */
6041 pcbr = I915_READ(VLV_PCBR);
6042
Deepak S38807742014-05-23 21:00:15 +05306043 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006044 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6045 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006046 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306047
6048 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6049
Deepak S2b6b3a02014-05-27 15:59:30 +05306050 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006051 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306052 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6053 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6054 I915_WRITE(GEN6_RP_UP_EI, 66000);
6055 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6056
6057 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6058
6059 /* 5: Enable RPS */
6060 I915_WRITE(GEN6_RP_CONTROL,
6061 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006062 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306063 GEN6_RP_ENABLE |
6064 GEN6_RP_UP_BUSY_AVG |
6065 GEN6_RP_DOWN_IDLE_AVG);
6066
Deepak S3ef62342015-04-29 08:36:24 +05306067 /* Setting Fixed Bias */
6068 val = VLV_OVERRIDE_EN |
6069 VLV_SOC_TDP_EN |
6070 CHV_BIAS_CPU_50_SOC_50;
6071 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6072
Deepak S2b6b3a02014-05-27 15:59:30 +05306073 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6074
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006075 /* RPS code assumes GPLL is used */
6076 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6077
Jani Nikula742f4912015-09-03 11:16:09 +03006078 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306079 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6080
Chris Wilson3a45b052016-07-13 09:10:32 +01006081 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306082
Mika Kuoppala59bad942015-01-16 11:34:40 +02006083 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306084}
6085
Chris Wilsondc979972016-05-10 14:10:04 +01006086static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006087{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006088 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306089 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006090 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006091
6092 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6093
Imre Deakae484342014-03-31 15:10:44 +03006094 valleyview_check_pctx(dev_priv);
6095
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006096 gtfifodbg = I915_READ(GTFIFODBG);
6097 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006098 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6099 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006100 I915_WRITE(GTFIFODBG, gtfifodbg);
6101 }
6102
Deepak Sc8d9a592013-11-23 14:55:42 +05306103 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006104 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006105
Ville Syrjälä160614a2015-01-19 13:50:47 +02006106 /* Disable RC states. */
6107 I915_WRITE(GEN6_RC_CONTROL, 0);
6108
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006109 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006110 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6111 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6112 I915_WRITE(GEN6_RP_UP_EI, 66000);
6113 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6114
6115 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6116
6117 I915_WRITE(GEN6_RP_CONTROL,
6118 GEN6_RP_MEDIA_TURBO |
6119 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6120 GEN6_RP_MEDIA_IS_GFX |
6121 GEN6_RP_ENABLE |
6122 GEN6_RP_UP_BUSY_AVG |
6123 GEN6_RP_DOWN_IDLE_CONT);
6124
6125 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6126 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6127 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6128
Akash Goel3b3f1652016-10-13 22:44:48 +05306129 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006130 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006131
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006132 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006133
6134 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006135 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006136 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6137 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006138 VLV_MEDIA_RC6_COUNT_EN |
6139 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006140
Chris Wilsondc979972016-05-10 14:10:04 +01006141 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006142 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006143
Chris Wilsondc979972016-05-10 14:10:04 +01006144 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006145
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006146 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006147
Deepak S3ef62342015-04-29 08:36:24 +05306148 /* Setting Fixed Bias */
6149 val = VLV_OVERRIDE_EN |
6150 VLV_SOC_TDP_EN |
6151 VLV_BIAS_CPU_125_SOC_875;
6152 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6153
Jani Nikula64936252013-05-22 15:36:20 +03006154 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006155
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006156 /* RPS code assumes GPLL is used */
6157 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6158
Jani Nikula742f4912015-09-03 11:16:09 +03006159 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006160 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6161
Chris Wilson3a45b052016-07-13 09:10:32 +01006162 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006163
Mika Kuoppala59bad942015-01-16 11:34:40 +02006164 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006165}
6166
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006167static unsigned long intel_pxfreq(u32 vidfreq)
6168{
6169 unsigned long freq;
6170 int div = (vidfreq & 0x3f0000) >> 16;
6171 int post = (vidfreq & 0x3000) >> 12;
6172 int pre = (vidfreq & 0x7);
6173
6174 if (!pre)
6175 return 0;
6176
6177 freq = ((div * 133333) / ((1<<post) * pre));
6178
6179 return freq;
6180}
6181
Daniel Vettereb48eb02012-04-26 23:28:12 +02006182static const struct cparams {
6183 u16 i;
6184 u16 t;
6185 u16 m;
6186 u16 c;
6187} cparams[] = {
6188 { 1, 1333, 301, 28664 },
6189 { 1, 1066, 294, 24460 },
6190 { 1, 800, 294, 25192 },
6191 { 0, 1333, 276, 27605 },
6192 { 0, 1066, 276, 27605 },
6193 { 0, 800, 231, 23784 },
6194};
6195
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006196static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006197{
6198 u64 total_count, diff, ret;
6199 u32 count1, count2, count3, m = 0, c = 0;
6200 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6201 int i;
6202
Daniel Vetter02d71952012-08-09 16:44:54 +02006203 assert_spin_locked(&mchdev_lock);
6204
Daniel Vetter20e4d402012-08-08 23:35:39 +02006205 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006206
6207 /* Prevent division-by-zero if we are asking too fast.
6208 * Also, we don't get interesting results if we are polling
6209 * faster than once in 10ms, so just return the saved value
6210 * in such cases.
6211 */
6212 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006213 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006214
6215 count1 = I915_READ(DMIEC);
6216 count2 = I915_READ(DDREC);
6217 count3 = I915_READ(CSIEC);
6218
6219 total_count = count1 + count2 + count3;
6220
6221 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006222 if (total_count < dev_priv->ips.last_count1) {
6223 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006224 diff += total_count;
6225 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006226 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006227 }
6228
6229 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006230 if (cparams[i].i == dev_priv->ips.c_m &&
6231 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006232 m = cparams[i].m;
6233 c = cparams[i].c;
6234 break;
6235 }
6236 }
6237
6238 diff = div_u64(diff, diff1);
6239 ret = ((m * diff) + c);
6240 ret = div_u64(ret, 10);
6241
Daniel Vetter20e4d402012-08-08 23:35:39 +02006242 dev_priv->ips.last_count1 = total_count;
6243 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006244
Daniel Vetter20e4d402012-08-08 23:35:39 +02006245 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006246
6247 return ret;
6248}
6249
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006250unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6251{
6252 unsigned long val;
6253
Chris Wilsondc979972016-05-10 14:10:04 +01006254 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006255 return 0;
6256
6257 spin_lock_irq(&mchdev_lock);
6258
6259 val = __i915_chipset_val(dev_priv);
6260
6261 spin_unlock_irq(&mchdev_lock);
6262
6263 return val;
6264}
6265
Daniel Vettereb48eb02012-04-26 23:28:12 +02006266unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6267{
6268 unsigned long m, x, b;
6269 u32 tsfs;
6270
6271 tsfs = I915_READ(TSFS);
6272
6273 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6274 x = I915_READ8(TR1);
6275
6276 b = tsfs & TSFS_INTR_MASK;
6277
6278 return ((m * x) / 127) - b;
6279}
6280
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006281static int _pxvid_to_vd(u8 pxvid)
6282{
6283 if (pxvid == 0)
6284 return 0;
6285
6286 if (pxvid >= 8 && pxvid < 31)
6287 pxvid = 31;
6288
6289 return (pxvid + 2) * 125;
6290}
6291
6292static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006293{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006294 const int vd = _pxvid_to_vd(pxvid);
6295 const int vm = vd - 1125;
6296
Chris Wilsondc979972016-05-10 14:10:04 +01006297 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006298 return vm > 0 ? vm : 0;
6299
6300 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006301}
6302
Daniel Vetter02d71952012-08-09 16:44:54 +02006303static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006304{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006305 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006306 u32 count;
6307
Daniel Vetter02d71952012-08-09 16:44:54 +02006308 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006309
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006310 now = ktime_get_raw_ns();
6311 diffms = now - dev_priv->ips.last_time2;
6312 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006313
6314 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006315 if (!diffms)
6316 return;
6317
6318 count = I915_READ(GFXEC);
6319
Daniel Vetter20e4d402012-08-08 23:35:39 +02006320 if (count < dev_priv->ips.last_count2) {
6321 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006322 diff += count;
6323 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006324 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006325 }
6326
Daniel Vetter20e4d402012-08-08 23:35:39 +02006327 dev_priv->ips.last_count2 = count;
6328 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006329
6330 /* More magic constants... */
6331 diff = diff * 1181;
6332 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006333 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006334}
6335
Daniel Vetter02d71952012-08-09 16:44:54 +02006336void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6337{
Chris Wilsondc979972016-05-10 14:10:04 +01006338 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006339 return;
6340
Daniel Vetter92703882012-08-09 16:46:01 +02006341 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006342
6343 __i915_update_gfx_val(dev_priv);
6344
Daniel Vetter92703882012-08-09 16:46:01 +02006345 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006346}
6347
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006348static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006349{
6350 unsigned long t, corr, state1, corr2, state2;
6351 u32 pxvid, ext_v;
6352
Daniel Vetter02d71952012-08-09 16:44:54 +02006353 assert_spin_locked(&mchdev_lock);
6354
Ville Syrjälä616847e2015-09-18 20:03:19 +03006355 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006356 pxvid = (pxvid >> 24) & 0x7f;
6357 ext_v = pvid_to_extvid(dev_priv, pxvid);
6358
6359 state1 = ext_v;
6360
6361 t = i915_mch_val(dev_priv);
6362
6363 /* Revel in the empirically derived constants */
6364
6365 /* Correction factor in 1/100000 units */
6366 if (t > 80)
6367 corr = ((t * 2349) + 135940);
6368 else if (t >= 50)
6369 corr = ((t * 964) + 29317);
6370 else /* < 50 */
6371 corr = ((t * 301) + 1004);
6372
6373 corr = corr * ((150142 * state1) / 10000 - 78642);
6374 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006375 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006376
6377 state2 = (corr2 * state1) / 10000;
6378 state2 /= 100; /* convert to mW */
6379
Daniel Vetter02d71952012-08-09 16:44:54 +02006380 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006381
Daniel Vetter20e4d402012-08-08 23:35:39 +02006382 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006383}
6384
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006385unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6386{
6387 unsigned long val;
6388
Chris Wilsondc979972016-05-10 14:10:04 +01006389 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006390 return 0;
6391
6392 spin_lock_irq(&mchdev_lock);
6393
6394 val = __i915_gfx_val(dev_priv);
6395
6396 spin_unlock_irq(&mchdev_lock);
6397
6398 return val;
6399}
6400
Daniel Vettereb48eb02012-04-26 23:28:12 +02006401/**
6402 * i915_read_mch_val - return value for IPS use
6403 *
6404 * Calculate and return a value for the IPS driver to use when deciding whether
6405 * we have thermal and power headroom to increase CPU or GPU power budget.
6406 */
6407unsigned long i915_read_mch_val(void)
6408{
6409 struct drm_i915_private *dev_priv;
6410 unsigned long chipset_val, graphics_val, ret = 0;
6411
Daniel Vetter92703882012-08-09 16:46:01 +02006412 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006413 if (!i915_mch_dev)
6414 goto out_unlock;
6415 dev_priv = i915_mch_dev;
6416
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006417 chipset_val = __i915_chipset_val(dev_priv);
6418 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006419
6420 ret = chipset_val + graphics_val;
6421
6422out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006423 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006424
6425 return ret;
6426}
6427EXPORT_SYMBOL_GPL(i915_read_mch_val);
6428
6429/**
6430 * i915_gpu_raise - raise GPU frequency limit
6431 *
6432 * Raise the limit; IPS indicates we have thermal headroom.
6433 */
6434bool i915_gpu_raise(void)
6435{
6436 struct drm_i915_private *dev_priv;
6437 bool ret = true;
6438
Daniel Vetter92703882012-08-09 16:46:01 +02006439 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006440 if (!i915_mch_dev) {
6441 ret = false;
6442 goto out_unlock;
6443 }
6444 dev_priv = i915_mch_dev;
6445
Daniel Vetter20e4d402012-08-08 23:35:39 +02006446 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6447 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006448
6449out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006450 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006451
6452 return ret;
6453}
6454EXPORT_SYMBOL_GPL(i915_gpu_raise);
6455
6456/**
6457 * i915_gpu_lower - lower GPU frequency limit
6458 *
6459 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6460 * frequency maximum.
6461 */
6462bool i915_gpu_lower(void)
6463{
6464 struct drm_i915_private *dev_priv;
6465 bool ret = true;
6466
Daniel Vetter92703882012-08-09 16:46:01 +02006467 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006468 if (!i915_mch_dev) {
6469 ret = false;
6470 goto out_unlock;
6471 }
6472 dev_priv = i915_mch_dev;
6473
Daniel Vetter20e4d402012-08-08 23:35:39 +02006474 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6475 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006476
6477out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006478 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006479
6480 return ret;
6481}
6482EXPORT_SYMBOL_GPL(i915_gpu_lower);
6483
6484/**
6485 * i915_gpu_busy - indicate GPU business to IPS
6486 *
6487 * Tell the IPS driver whether or not the GPU is busy.
6488 */
6489bool i915_gpu_busy(void)
6490{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006491 bool ret = false;
6492
Daniel Vetter92703882012-08-09 16:46:01 +02006493 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006494 if (i915_mch_dev)
6495 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006496 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006497
6498 return ret;
6499}
6500EXPORT_SYMBOL_GPL(i915_gpu_busy);
6501
6502/**
6503 * i915_gpu_turbo_disable - disable graphics turbo
6504 *
6505 * Disable graphics turbo by resetting the max frequency and setting the
6506 * current frequency to the default.
6507 */
6508bool i915_gpu_turbo_disable(void)
6509{
6510 struct drm_i915_private *dev_priv;
6511 bool ret = true;
6512
Daniel Vetter92703882012-08-09 16:46:01 +02006513 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006514 if (!i915_mch_dev) {
6515 ret = false;
6516 goto out_unlock;
6517 }
6518 dev_priv = i915_mch_dev;
6519
Daniel Vetter20e4d402012-08-08 23:35:39 +02006520 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006522 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006523 ret = false;
6524
6525out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006526 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006527
6528 return ret;
6529}
6530EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6531
6532/**
6533 * Tells the intel_ips driver that the i915 driver is now loaded, if
6534 * IPS got loaded first.
6535 *
6536 * This awkward dance is so that neither module has to depend on the
6537 * other in order for IPS to do the appropriate communication of
6538 * GPU turbo limits to i915.
6539 */
6540static void
6541ips_ping_for_i915_load(void)
6542{
6543 void (*link)(void);
6544
6545 link = symbol_get(ips_link_to_i915_driver);
6546 if (link) {
6547 link();
6548 symbol_put(ips_link_to_i915_driver);
6549 }
6550}
6551
6552void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6553{
Daniel Vetter02d71952012-08-09 16:44:54 +02006554 /* We only register the i915 ips part with intel-ips once everything is
6555 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006556 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006557 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006558 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006559
6560 ips_ping_for_i915_load();
6561}
6562
6563void intel_gpu_ips_teardown(void)
6564{
Daniel Vetter92703882012-08-09 16:46:01 +02006565 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006566 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006567 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006568}
Deepak S76c3552f2014-01-30 23:08:16 +05306569
Chris Wilsondc979972016-05-10 14:10:04 +01006570static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006571{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006572 u32 lcfuse;
6573 u8 pxw[16];
6574 int i;
6575
6576 /* Disable to program */
6577 I915_WRITE(ECR, 0);
6578 POSTING_READ(ECR);
6579
6580 /* Program energy weights for various events */
6581 I915_WRITE(SDEW, 0x15040d00);
6582 I915_WRITE(CSIEW0, 0x007f0000);
6583 I915_WRITE(CSIEW1, 0x1e220004);
6584 I915_WRITE(CSIEW2, 0x04000004);
6585
6586 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006587 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006588 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006589 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006590
6591 /* Program P-state weights to account for frequency power adjustment */
6592 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006593 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006594 unsigned long freq = intel_pxfreq(pxvidfreq);
6595 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6596 PXVFREQ_PX_SHIFT;
6597 unsigned long val;
6598
6599 val = vid * vid;
6600 val *= (freq / 1000);
6601 val *= 255;
6602 val /= (127*127*900);
6603 if (val > 0xff)
6604 DRM_ERROR("bad pxval: %ld\n", val);
6605 pxw[i] = val;
6606 }
6607 /* Render standby states get 0 weight */
6608 pxw[14] = 0;
6609 pxw[15] = 0;
6610
6611 for (i = 0; i < 4; i++) {
6612 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6613 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006614 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006615 }
6616
6617 /* Adjust magic regs to magic values (more experimental results) */
6618 I915_WRITE(OGW0, 0);
6619 I915_WRITE(OGW1, 0);
6620 I915_WRITE(EG0, 0x00007f00);
6621 I915_WRITE(EG1, 0x0000000e);
6622 I915_WRITE(EG2, 0x000e0000);
6623 I915_WRITE(EG3, 0x68000300);
6624 I915_WRITE(EG4, 0x42000000);
6625 I915_WRITE(EG5, 0x00140031);
6626 I915_WRITE(EG6, 0);
6627 I915_WRITE(EG7, 0);
6628
6629 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006630 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006631
6632 /* Enable PMON + select events */
6633 I915_WRITE(ECR, 0x80000019);
6634
6635 lcfuse = I915_READ(LCFUSE02);
6636
Daniel Vetter20e4d402012-08-08 23:35:39 +02006637 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006638}
6639
Chris Wilsondc979972016-05-10 14:10:04 +01006640void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006641{
Imre Deakb268c692015-12-15 20:10:31 +02006642 /*
6643 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6644 * requirement.
6645 */
6646 if (!i915.enable_rc6) {
6647 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6648 intel_runtime_pm_get(dev_priv);
6649 }
Imre Deake6069ca2014-04-18 16:01:02 +03006650
Chris Wilsonb5163db2016-08-10 13:58:24 +01006651 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006652 mutex_lock(&dev_priv->rps.hw_lock);
6653
6654 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006655 if (IS_CHERRYVIEW(dev_priv))
6656 cherryview_init_gt_powersave(dev_priv);
6657 else if (IS_VALLEYVIEW(dev_priv))
6658 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006659 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006660 gen6_init_rps_frequencies(dev_priv);
6661
6662 /* Derive initial user preferences/limits from the hardware limits */
6663 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6664 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6665
6666 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6667 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6668
6669 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6670 dev_priv->rps.min_freq_softlimit =
6671 max_t(int,
6672 dev_priv->rps.efficient_freq,
6673 intel_freq_opcode(dev_priv, 450));
6674
Chris Wilson99ac9612016-07-13 09:10:34 +01006675 /* After setting max-softlimit, find the overclock max freq */
6676 if (IS_GEN6(dev_priv) ||
6677 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6678 u32 params = 0;
6679
6680 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6681 if (params & BIT(31)) { /* OC supported */
6682 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6683 (dev_priv->rps.max_freq & 0xff) * 50,
6684 (params & 0xff) * 50);
6685 dev_priv->rps.max_freq = params & 0xff;
6686 }
6687 }
6688
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006689 /* Finally allow us to boost to max by default */
6690 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6691
Chris Wilson773ea9a2016-07-13 09:10:33 +01006692 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006693 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006694
6695 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006696}
6697
Chris Wilsondc979972016-05-10 14:10:04 +01006698void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006699{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006700 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006701 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006702
6703 if (!i915.enable_rc6)
6704 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006705}
6706
Chris Wilson54b4f682016-07-21 21:16:19 +01006707/**
6708 * intel_suspend_gt_powersave - suspend PM work and helper threads
6709 * @dev_priv: i915 device
6710 *
6711 * We don't want to disable RC6 or other features here, we just want
6712 * to make sure any work we've queued has finished and won't bother
6713 * us while we're suspended.
6714 */
6715void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6716{
6717 if (INTEL_GEN(dev_priv) < 6)
6718 return;
6719
6720 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6721 intel_runtime_pm_put(dev_priv);
6722
6723 /* gen6_rps_idle() will be called later to disable interrupts */
6724}
6725
Chris Wilsonb7137e02016-07-13 09:10:37 +01006726void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6727{
6728 dev_priv->rps.enabled = true; /* force disabling */
6729 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006730
6731 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006732}
6733
Chris Wilsondc979972016-05-10 14:10:04 +01006734void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006735{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006736 if (!READ_ONCE(dev_priv->rps.enabled))
6737 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006738
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006739 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006740
Chris Wilsonb7137e02016-07-13 09:10:37 +01006741 if (INTEL_GEN(dev_priv) >= 9) {
6742 gen9_disable_rc6(dev_priv);
6743 gen9_disable_rps(dev_priv);
6744 } else if (IS_CHERRYVIEW(dev_priv)) {
6745 cherryview_disable_rps(dev_priv);
6746 } else if (IS_VALLEYVIEW(dev_priv)) {
6747 valleyview_disable_rps(dev_priv);
6748 } else if (INTEL_GEN(dev_priv) >= 6) {
6749 gen6_disable_rps(dev_priv);
6750 } else if (IS_IRONLAKE_M(dev_priv)) {
6751 ironlake_disable_drps(dev_priv);
6752 }
6753
6754 dev_priv->rps.enabled = false;
6755 mutex_unlock(&dev_priv->rps.hw_lock);
6756}
6757
6758void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6759{
Chris Wilson54b4f682016-07-21 21:16:19 +01006760 /* We shouldn't be disabling as we submit, so this should be less
6761 * racy than it appears!
6762 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006763 if (READ_ONCE(dev_priv->rps.enabled))
6764 return;
6765
6766 /* Powersaving is controlled by the host when inside a VM */
6767 if (intel_vgpu_active(dev_priv))
6768 return;
6769
6770 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006771
Chris Wilsondc979972016-05-10 14:10:04 +01006772 if (IS_CHERRYVIEW(dev_priv)) {
6773 cherryview_enable_rps(dev_priv);
6774 } else if (IS_VALLEYVIEW(dev_priv)) {
6775 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006776 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006777 gen9_enable_rc6(dev_priv);
6778 gen9_enable_rps(dev_priv);
6779 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006780 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006781 } else if (IS_BROADWELL(dev_priv)) {
6782 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006783 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006784 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006785 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006786 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006787 } else if (IS_IRONLAKE_M(dev_priv)) {
6788 ironlake_enable_drps(dev_priv);
6789 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006790 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006791
6792 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6793 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6794
6795 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6796 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6797
Chris Wilson54b4f682016-07-21 21:16:19 +01006798 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006799 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006800}
Imre Deakc6df39b2014-04-14 20:24:29 +03006801
Chris Wilson54b4f682016-07-21 21:16:19 +01006802static void __intel_autoenable_gt_powersave(struct work_struct *work)
6803{
6804 struct drm_i915_private *dev_priv =
6805 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6806 struct intel_engine_cs *rcs;
6807 struct drm_i915_gem_request *req;
6808
6809 if (READ_ONCE(dev_priv->rps.enabled))
6810 goto out;
6811
Akash Goel3b3f1652016-10-13 22:44:48 +05306812 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006813 if (rcs->last_context)
6814 goto out;
6815
6816 if (!rcs->init_context)
6817 goto out;
6818
6819 mutex_lock(&dev_priv->drm.struct_mutex);
6820
6821 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6822 if (IS_ERR(req))
6823 goto unlock;
6824
6825 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6826 rcs->init_context(req);
6827
6828 /* Mark the device busy, calling intel_enable_gt_powersave() */
6829 i915_add_request_no_flush(req);
6830
6831unlock:
6832 mutex_unlock(&dev_priv->drm.struct_mutex);
6833out:
6834 intel_runtime_pm_put(dev_priv);
6835}
6836
6837void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6838{
6839 if (READ_ONCE(dev_priv->rps.enabled))
6840 return;
6841
6842 if (IS_IRONLAKE_M(dev_priv)) {
6843 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006844 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006845 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6846 /*
6847 * PCU communication is slow and this doesn't need to be
6848 * done at any specific time, so do this out of our fast path
6849 * to make resume and init faster.
6850 *
6851 * We depend on the HW RC6 power context save/restore
6852 * mechanism when entering D3 through runtime PM suspend. So
6853 * disable RPM until RPS/RC6 is properly setup. We can only
6854 * get here via the driver load/system resume/runtime resume
6855 * paths, so the _noresume version is enough (and in case of
6856 * runtime resume it's necessary).
6857 */
6858 if (queue_delayed_work(dev_priv->wq,
6859 &dev_priv->rps.autoenable_work,
6860 round_jiffies_up_relative(HZ)))
6861 intel_runtime_pm_get_noresume(dev_priv);
6862 }
6863}
6864
Daniel Vetter3107bd42012-10-31 22:52:31 +01006865static void ibx_init_clock_gating(struct drm_device *dev)
6866{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006867 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006868
6869 /*
6870 * On Ibex Peak and Cougar Point, we need to disable clock
6871 * gating for the panel power sequencer or it will fail to
6872 * start up when no ports are active.
6873 */
6874 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6875}
6876
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006877static void g4x_disable_trickle_feed(struct drm_device *dev)
6878{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006879 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006880 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006881
Damien Lespiau055e3932014-08-18 13:49:10 +01006882 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006883 I915_WRITE(DSPCNTR(pipe),
6884 I915_READ(DSPCNTR(pipe)) |
6885 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006886
6887 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6888 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006889 }
6890}
6891
Ville Syrjälä017636c2013-12-05 15:51:37 +02006892static void ilk_init_lp_watermarks(struct drm_device *dev)
6893{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006894 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006895
6896 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6897 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6898 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6899
6900 /*
6901 * Don't touch WM1S_LP_EN here.
6902 * Doing so could cause underruns.
6903 */
6904}
6905
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006906static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006907{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006908 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006909 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006910
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006911 /*
6912 * Required for FBC
6913 * WaFbcDisableDpfcClockGating:ilk
6914 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006915 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6916 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6917 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006918
6919 I915_WRITE(PCH_3DCGDIS0,
6920 MARIUNIT_CLOCK_GATE_DISABLE |
6921 SVSMUNIT_CLOCK_GATE_DISABLE);
6922 I915_WRITE(PCH_3DCGDIS1,
6923 VFMUNIT_CLOCK_GATE_DISABLE);
6924
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006925 /*
6926 * According to the spec the following bits should be set in
6927 * order to enable memory self-refresh
6928 * The bit 22/21 of 0x42004
6929 * The bit 5 of 0x42020
6930 * The bit 15 of 0x45000
6931 */
6932 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6933 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6934 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006935 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006936 I915_WRITE(DISP_ARB_CTL,
6937 (I915_READ(DISP_ARB_CTL) |
6938 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006939
6940 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006941
6942 /*
6943 * Based on the document from hardware guys the following bits
6944 * should be set unconditionally in order to enable FBC.
6945 * The bit 22 of 0x42000
6946 * The bit 22 of 0x42004
6947 * The bit 7,8,9 of 0x42020.
6948 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006949 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006950 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006951 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6952 I915_READ(ILK_DISPLAY_CHICKEN1) |
6953 ILK_FBCQ_DIS);
6954 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6955 I915_READ(ILK_DISPLAY_CHICKEN2) |
6956 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006957 }
6958
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006959 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6960
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006961 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6962 I915_READ(ILK_DISPLAY_CHICKEN2) |
6963 ILK_ELPIN_409_SELECT);
6964 I915_WRITE(_3D_CHICKEN2,
6965 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6966 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006967
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006968 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006969 I915_WRITE(CACHE_MODE_0,
6970 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006971
Akash Goel4e046322014-04-04 17:14:38 +05306972 /* WaDisable_RenderCache_OperationalFlush:ilk */
6973 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6974
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006975 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006976
Daniel Vetter3107bd42012-10-31 22:52:31 +01006977 ibx_init_clock_gating(dev);
6978}
6979
6980static void cpt_init_clock_gating(struct drm_device *dev)
6981{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006982 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006983 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006984 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006985
6986 /*
6987 * On Ibex Peak and Cougar Point, we need to disable clock
6988 * gating for the panel power sequencer or it will fail to
6989 * start up when no ports are active.
6990 */
Jesse Barnescd664072013-10-02 10:34:19 -07006991 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6992 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6993 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006994 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6995 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006996 /* The below fixes the weird display corruption, a few pixels shifted
6997 * downward, on (only) LVDS of some HP laptops with IVY.
6998 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006999 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007000 val = I915_READ(TRANS_CHICKEN2(pipe));
7001 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7002 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007003 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007004 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007005 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7006 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7007 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007008 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7009 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007010 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007011 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007012 I915_WRITE(TRANS_CHICKEN1(pipe),
7013 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7014 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007015}
7016
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007017static void gen6_check_mch_setup(struct drm_device *dev)
7018{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007019 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007020 uint32_t tmp;
7021
7022 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007023 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7024 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7025 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007026}
7027
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007028static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007029{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007030 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007031 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007032
Damien Lespiau231e54f2012-10-19 17:55:41 +01007033 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007034
7035 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7036 I915_READ(ILK_DISPLAY_CHICKEN2) |
7037 ILK_ELPIN_409_SELECT);
7038
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007039 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007040 I915_WRITE(_3D_CHICKEN,
7041 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7042
Akash Goel4e046322014-04-04 17:14:38 +05307043 /* WaDisable_RenderCache_OperationalFlush:snb */
7044 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7045
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007046 /*
7047 * BSpec recoomends 8x4 when MSAA is used,
7048 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007049 *
7050 * Note that PS/WM thread counts depend on the WIZ hashing
7051 * disable bit, which we don't touch here, but it's good
7052 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007053 */
7054 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007055 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007056
Ville Syrjälä017636c2013-12-05 15:51:37 +02007057 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007058
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007059 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007060 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007061
7062 I915_WRITE(GEN6_UCGCTL1,
7063 I915_READ(GEN6_UCGCTL1) |
7064 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7065 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7066
7067 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7068 * gating disable must be set. Failure to set it results in
7069 * flickering pixels due to Z write ordering failures after
7070 * some amount of runtime in the Mesa "fire" demo, and Unigine
7071 * Sanctuary and Tropics, and apparently anything else with
7072 * alpha test or pixel discard.
7073 *
7074 * According to the spec, bit 11 (RCCUNIT) must also be set,
7075 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007076 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007077 * WaDisableRCCUnitClockGating:snb
7078 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007079 */
7080 I915_WRITE(GEN6_UCGCTL2,
7081 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7082 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7083
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007084 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007085 I915_WRITE(_3D_CHICKEN3,
7086 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007087
7088 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007089 * Bspec says:
7090 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7091 * 3DSTATE_SF number of SF output attributes is more than 16."
7092 */
7093 I915_WRITE(_3D_CHICKEN3,
7094 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7095
7096 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007097 * According to the spec the following bits should be
7098 * set in order to enable memory self-refresh and fbc:
7099 * The bit21 and bit22 of 0x42000
7100 * The bit21 and bit22 of 0x42004
7101 * The bit5 and bit7 of 0x42020
7102 * The bit14 of 0x70180
7103 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007104 *
7105 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007106 */
7107 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7108 I915_READ(ILK_DISPLAY_CHICKEN1) |
7109 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7110 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7111 I915_READ(ILK_DISPLAY_CHICKEN2) |
7112 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007113 I915_WRITE(ILK_DSPCLK_GATE_D,
7114 I915_READ(ILK_DSPCLK_GATE_D) |
7115 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7116 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007117
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007118 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007119
Daniel Vetter3107bd42012-10-31 22:52:31 +01007120 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007121
7122 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007123}
7124
7125static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7126{
7127 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7128
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007129 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007130 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007131 *
7132 * This actually overrides the dispatch
7133 * mode for all thread types.
7134 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007135 reg &= ~GEN7_FF_SCHED_MASK;
7136 reg |= GEN7_FF_TS_SCHED_HW;
7137 reg |= GEN7_FF_VS_SCHED_HW;
7138 reg |= GEN7_FF_DS_SCHED_HW;
7139
7140 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7141}
7142
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007143static void lpt_init_clock_gating(struct drm_device *dev)
7144{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007145 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007146
7147 /*
7148 * TODO: this bit should only be enabled when really needed, then
7149 * disabled when not needed anymore in order to save power.
7150 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007151 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007152 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7153 I915_READ(SOUTH_DSPCLK_GATE_D) |
7154 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007155
7156 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007157 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7158 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007159 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007160}
7161
Imre Deak7d708ee2013-04-17 14:04:50 +03007162static void lpt_suspend_hw(struct drm_device *dev)
7163{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007164 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007165
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007166 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007167 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7168
7169 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7170 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7171 }
7172}
7173
Imre Deak450174f2016-05-03 15:54:21 +03007174static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7175 int general_prio_credits,
7176 int high_prio_credits)
7177{
7178 u32 misccpctl;
7179
7180 /* WaTempDisableDOPClkGating:bdw */
7181 misccpctl = I915_READ(GEN7_MISCCPCTL);
7182 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7183
7184 I915_WRITE(GEN8_L3SQCREG1,
7185 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7186 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7187
7188 /*
7189 * Wait at least 100 clocks before re-enabling clock gating.
7190 * See the definition of L3SQCREG1 in BSpec.
7191 */
7192 POSTING_READ(GEN8_L3SQCREG1);
7193 udelay(1);
7194 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7195}
7196
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007197static void kabylake_init_clock_gating(struct drm_device *dev)
7198{
Mika Kuoppala9146f302016-06-07 17:19:01 +03007199 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007200
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007201 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007202
7203 /* WaDisableSDEUnitClockGating:kbl */
7204 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7205 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7206 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007207
7208 /* WaDisableGamClockGating:kbl */
7209 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7210 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7211 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007212
7213 /* WaFbcNukeOnHostModify:kbl */
7214 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7215 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007216}
7217
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007218static void skylake_init_clock_gating(struct drm_device *dev)
7219{
Mika Kuoppalac584e2d2016-06-07 17:19:18 +03007220 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala44fff992016-06-07 17:19:09 +03007221
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007222 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007223
7224 /* WAC6entrylatency:skl */
7225 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7226 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007227
7228 /* WaFbcNukeOnHostModify:skl */
7229 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7230 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007231}
7232
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007233static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007234{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007235 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007236 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007237
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007238 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007239
Ben Widawskyab57fff2013-12-12 15:28:04 -08007240 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007241 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007242
Ben Widawskyab57fff2013-12-12 15:28:04 -08007243 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007244 I915_WRITE(CHICKEN_PAR1_1,
7245 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7246
Ben Widawskyab57fff2013-12-12 15:28:04 -08007247 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007248 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007249 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007250 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007251 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007252 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007253
Ben Widawskyab57fff2013-12-12 15:28:04 -08007254 /* WaVSRefCountFullforceMissDisable:bdw */
7255 /* WaDSRefCountFullforceMissDisable:bdw */
7256 I915_WRITE(GEN7_FF_THREAD_MODE,
7257 I915_READ(GEN7_FF_THREAD_MODE) &
7258 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007259
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007260 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7261 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007262
7263 /* WaDisableSDEUnitClockGating:bdw */
7264 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7265 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007266
Imre Deak450174f2016-05-03 15:54:21 +03007267 /* WaProgramL3SqcReg1Default:bdw */
7268 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007269
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007270 /*
7271 * WaGttCachingOffByDefault:bdw
7272 * GTT cache may not work with big pages, so if those
7273 * are ever enabled GTT cache may need to be disabled.
7274 */
7275 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7276
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007277 /* WaKVMNotificationOnConfigChange:bdw */
7278 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7279 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7280
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007281 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007282}
7283
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007284static void haswell_init_clock_gating(struct drm_device *dev)
7285{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007286 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007287
Ville Syrjälä017636c2013-12-05 15:51:37 +02007288 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007289
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007290 /* L3 caching of data atomics doesn't work -- disable it. */
7291 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7292 I915_WRITE(HSW_ROW_CHICKEN3,
7293 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7294
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007295 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007296 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7297 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7298 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7299
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007300 /* WaVSRefCountFullforceMissDisable:hsw */
7301 I915_WRITE(GEN7_FF_THREAD_MODE,
7302 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007303
Akash Goel4e046322014-04-04 17:14:38 +05307304 /* WaDisable_RenderCache_OperationalFlush:hsw */
7305 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7306
Chia-I Wufe27c602014-01-28 13:29:33 +08007307 /* enable HiZ Raw Stall Optimization */
7308 I915_WRITE(CACHE_MODE_0_GEN7,
7309 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7310
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007311 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007312 I915_WRITE(CACHE_MODE_1,
7313 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007314
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007315 /*
7316 * BSpec recommends 8x4 when MSAA is used,
7317 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007318 *
7319 * Note that PS/WM thread counts depend on the WIZ hashing
7320 * disable bit, which we don't touch here, but it's good
7321 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007322 */
7323 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007324 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007325
Kenneth Graunke94411592014-12-31 16:23:00 -08007326 /* WaSampleCChickenBitEnable:hsw */
7327 I915_WRITE(HALF_SLICE_CHICKEN3,
7328 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7329
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007330 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007331 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7332
Paulo Zanoni90a88642013-05-03 17:23:45 -03007333 /* WaRsPkgCStateDisplayPMReq:hsw */
7334 I915_WRITE(CHICKEN_PAR1_1,
7335 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007336
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007337 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007338}
7339
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007340static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007341{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007342 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007343 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007344
Ville Syrjälä017636c2013-12-05 15:51:37 +02007345 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007346
Damien Lespiau231e54f2012-10-19 17:55:41 +01007347 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007348
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007349 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007350 I915_WRITE(_3D_CHICKEN3,
7351 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7352
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007353 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007354 I915_WRITE(IVB_CHICKEN3,
7355 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7356 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7357
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007358 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007359 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007360 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7361 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007362
Akash Goel4e046322014-04-04 17:14:38 +05307363 /* WaDisable_RenderCache_OperationalFlush:ivb */
7364 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7365
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007366 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007367 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7368 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7369
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007370 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007371 I915_WRITE(GEN7_L3CNTLREG1,
7372 GEN7_WA_FOR_GEN7_L3_CONTROL);
7373 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007374 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007375 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007376 I915_WRITE(GEN7_ROW_CHICKEN2,
7377 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007378 else {
7379 /* must write both registers */
7380 I915_WRITE(GEN7_ROW_CHICKEN2,
7381 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007382 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7383 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007384 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007385
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007386 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007387 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7388 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7389
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007390 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007391 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007392 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007393 */
7394 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007395 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007396
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007397 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007398 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7399 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7400 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7401
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007402 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007403
7404 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007405
Chris Wilson22721342014-03-04 09:41:43 +00007406 if (0) { /* causes HiZ corruption on ivb:gt1 */
7407 /* enable HiZ Raw Stall Optimization */
7408 I915_WRITE(CACHE_MODE_0_GEN7,
7409 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7410 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007411
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007412 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007413 I915_WRITE(CACHE_MODE_1,
7414 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007415
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007416 /*
7417 * BSpec recommends 8x4 when MSAA is used,
7418 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007419 *
7420 * Note that PS/WM thread counts depend on the WIZ hashing
7421 * disable bit, which we don't touch here, but it's good
7422 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007423 */
7424 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007425 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007426
Ben Widawsky20848222012-05-04 18:58:59 -07007427 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7428 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7429 snpcr |= GEN6_MBC_SNPCR_MED;
7430 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007431
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007432 if (!HAS_PCH_NOP(dev_priv))
Ben Widawskyab5c6082013-04-05 13:12:41 -07007433 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007434
7435 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007436}
7437
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007438static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007439{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007440 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007441
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007442 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007443 I915_WRITE(_3D_CHICKEN3,
7444 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7445
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007446 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007447 I915_WRITE(IVB_CHICKEN3,
7448 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7449 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7450
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007451 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007452 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007453 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007454 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7455 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007456
Akash Goel4e046322014-04-04 17:14:38 +05307457 /* WaDisable_RenderCache_OperationalFlush:vlv */
7458 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7459
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007460 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007461 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7462 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7463
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007464 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007465 I915_WRITE(GEN7_ROW_CHICKEN2,
7466 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7467
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007468 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007469 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7470 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7471 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7472
Ville Syrjälä46680e02014-01-22 21:33:01 +02007473 gen7_setup_fixed_func_scheduler(dev_priv);
7474
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007475 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007476 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007477 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007478 */
7479 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007480 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007481
Akash Goelc98f5062014-03-24 23:00:07 +05307482 /* WaDisableL3Bank2xClockGate:vlv
7483 * Disabling L3 clock gating- MMIO 940c[25] = 1
7484 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7485 I915_WRITE(GEN7_UCGCTL4,
7486 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007487
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007488 /*
7489 * BSpec says this must be set, even though
7490 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7491 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007492 I915_WRITE(CACHE_MODE_1,
7493 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007494
7495 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007496 * BSpec recommends 8x4 when MSAA is used,
7497 * however in practice 16x4 seems fastest.
7498 *
7499 * Note that PS/WM thread counts depend on the WIZ hashing
7500 * disable bit, which we don't touch here, but it's good
7501 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7502 */
7503 I915_WRITE(GEN7_GT_MODE,
7504 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7505
7506 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007507 * WaIncreaseL3CreditsForVLVB0:vlv
7508 * This is the hardware default actually.
7509 */
7510 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7511
7512 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007513 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007514 * Disable clock gating on th GCFG unit to prevent a delay
7515 * in the reporting of vblank events.
7516 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007517 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007518}
7519
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007520static void cherryview_init_clock_gating(struct drm_device *dev)
7521{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007522 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007523
Ville Syrjälä232ce332014-04-09 13:28:35 +03007524 /* WaVSRefCountFullforceMissDisable:chv */
7525 /* WaDSRefCountFullforceMissDisable:chv */
7526 I915_WRITE(GEN7_FF_THREAD_MODE,
7527 I915_READ(GEN7_FF_THREAD_MODE) &
7528 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007529
7530 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7531 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7532 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007533
7534 /* WaDisableCSUnitClockGating:chv */
7535 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7536 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007537
7538 /* WaDisableSDEUnitClockGating:chv */
7539 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7540 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007541
7542 /*
Imre Deak450174f2016-05-03 15:54:21 +03007543 * WaProgramL3SqcReg1Default:chv
7544 * See gfxspecs/Related Documents/Performance Guide/
7545 * LSQC Setting Recommendations.
7546 */
7547 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7548
7549 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007550 * GTT cache may not work with big pages, so if those
7551 * are ever enabled GTT cache may need to be disabled.
7552 */
7553 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007554}
7555
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007556static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007557{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007558 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007559 uint32_t dspclk_gate;
7560
7561 I915_WRITE(RENCLK_GATE_D1, 0);
7562 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7563 GS_UNIT_CLOCK_GATE_DISABLE |
7564 CL_UNIT_CLOCK_GATE_DISABLE);
7565 I915_WRITE(RAMCLK_GATE_D, 0);
7566 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7567 OVRUNIT_CLOCK_GATE_DISABLE |
7568 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007569 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007570 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7571 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007572
7573 /* WaDisableRenderCachePipelinedFlush */
7574 I915_WRITE(CACHE_MODE_0,
7575 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007576
Akash Goel4e046322014-04-04 17:14:38 +05307577 /* WaDisable_RenderCache_OperationalFlush:g4x */
7578 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7579
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007580 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007581}
7582
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007583static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007584{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007585 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007586
7587 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7588 I915_WRITE(RENCLK_GATE_D2, 0);
7589 I915_WRITE(DSPCLK_GATE_D, 0);
7590 I915_WRITE(RAMCLK_GATE_D, 0);
7591 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007592 I915_WRITE(MI_ARB_STATE,
7593 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307594
7595 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7596 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007597}
7598
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007599static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007600{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007601 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007602
7603 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7604 I965_RCC_CLOCK_GATE_DISABLE |
7605 I965_RCPB_CLOCK_GATE_DISABLE |
7606 I965_ISC_CLOCK_GATE_DISABLE |
7607 I965_FBC_CLOCK_GATE_DISABLE);
7608 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007609 I915_WRITE(MI_ARB_STATE,
7610 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307611
7612 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7613 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007614}
7615
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007616static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007617{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007618 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007619 u32 dstate = I915_READ(D_STATE);
7620
7621 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7622 DSTATE_DOT_CLOCK_GATING;
7623 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007624
7625 if (IS_PINEVIEW(dev))
7626 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007627
7628 /* IIR "flip pending" means done if this bit is set */
7629 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007630
7631 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007632 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007633
7634 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7635 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007636
7637 I915_WRITE(MI_ARB_STATE,
7638 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007639}
7640
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007641static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007642{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007643 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007644
7645 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007646
7647 /* interrupts should cause a wake up from C3 */
7648 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7649 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007650
7651 I915_WRITE(MEM_MODE,
7652 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007653}
7654
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007655static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007656{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007657 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007658
7659 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007660
7661 I915_WRITE(MEM_MODE,
7662 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7663 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007664}
7665
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007666void intel_init_clock_gating(struct drm_device *dev)
7667{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007668 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007669
Imre Deakbb400da2016-03-16 13:38:54 +02007670 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007671}
7672
Imre Deak7d708ee2013-04-17 14:04:50 +03007673void intel_suspend_hw(struct drm_device *dev)
7674{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007675 if (HAS_PCH_LPT(to_i915(dev)))
Imre Deak7d708ee2013-04-17 14:04:50 +03007676 lpt_suspend_hw(dev);
7677}
7678
Imre Deakbb400da2016-03-16 13:38:54 +02007679static void nop_init_clock_gating(struct drm_device *dev)
7680{
7681 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7682}
7683
7684/**
7685 * intel_init_clock_gating_hooks - setup the clock gating hooks
7686 * @dev_priv: device private
7687 *
7688 * Setup the hooks that configure which clocks of a given platform can be
7689 * gated and also apply various GT and display specific workarounds for these
7690 * platforms. Note that some GT specific workarounds are applied separately
7691 * when GPU contexts or batchbuffers start their execution.
7692 */
7693void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7694{
7695 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007696 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007697 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007698 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007699 else if (IS_BROXTON(dev_priv))
7700 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7701 else if (IS_BROADWELL(dev_priv))
7702 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7703 else if (IS_CHERRYVIEW(dev_priv))
7704 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7705 else if (IS_HASWELL(dev_priv))
7706 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7707 else if (IS_IVYBRIDGE(dev_priv))
7708 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7709 else if (IS_VALLEYVIEW(dev_priv))
7710 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7711 else if (IS_GEN6(dev_priv))
7712 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7713 else if (IS_GEN5(dev_priv))
7714 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7715 else if (IS_G4X(dev_priv))
7716 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7717 else if (IS_CRESTLINE(dev_priv))
7718 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7719 else if (IS_BROADWATER(dev_priv))
7720 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7721 else if (IS_GEN3(dev_priv))
7722 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7723 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7724 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7725 else if (IS_GEN2(dev_priv))
7726 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7727 else {
7728 MISSING_CASE(INTEL_DEVID(dev_priv));
7729 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7730 }
7731}
7732
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007733/* Set up chip specific power management-related functions */
7734void intel_init_pm(struct drm_device *dev)
7735{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007736 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007737
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007738 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007739
Daniel Vetterc921aba2012-04-26 23:28:17 +02007740 /* For cxsr */
7741 if (IS_PINEVIEW(dev))
7742 i915_pineview_get_mem_freq(dev);
7743 else if (IS_GEN5(dev))
7744 i915_ironlake_get_mem_freq(dev);
7745
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007746 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007747 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007748 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007749 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007750 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007751 } else if (HAS_PCH_SPLIT(dev_priv)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007752 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007753
Ville Syrjäläbd602542014-01-07 16:14:10 +02007754 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7755 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7756 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7757 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007758 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007759 dev_priv->display.compute_intermediate_wm =
7760 ilk_compute_intermediate_wm;
7761 dev_priv->display.initial_watermarks =
7762 ilk_initial_watermarks;
7763 dev_priv->display.optimize_watermarks =
7764 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007765 } else {
7766 DRM_DEBUG_KMS("Failed to read display plane latency. "
7767 "Disable CxSR\n");
7768 }
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007769 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007770 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007771 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007772 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007773 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007774 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007775 } else if (IS_PINEVIEW(dev)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007776 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007777 dev_priv->is_ddr3,
7778 dev_priv->fsb_freq,
7779 dev_priv->mem_freq)) {
7780 DRM_INFO("failed to find known CxSR latency "
7781 "(found ddr%s fsb freq %d, mem freq %d), "
7782 "disabling CxSR\n",
7783 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7784 dev_priv->fsb_freq, dev_priv->mem_freq);
7785 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007786 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007787 dev_priv->display.update_wm = NULL;
7788 } else
7789 dev_priv->display.update_wm = pineview_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007790 } else if (IS_G4X(dev)) {
7791 dev_priv->display.update_wm = g4x_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007792 } else if (IS_GEN4(dev)) {
7793 dev_priv->display.update_wm = i965_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007794 } else if (IS_GEN3(dev)) {
7795 dev_priv->display.update_wm = i9xx_update_wm;
7796 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007797 } else if (IS_GEN2(dev)) {
7798 if (INTEL_INFO(dev)->num_pipes == 1) {
7799 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007800 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007801 } else {
7802 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007803 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007804 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007805 } else {
7806 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007807 }
7808}
7809
Lyude87660502016-08-17 15:55:53 -04007810static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7811{
7812 uint32_t flags =
7813 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7814
7815 switch (flags) {
7816 case GEN6_PCODE_SUCCESS:
7817 return 0;
7818 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7819 case GEN6_PCODE_ILLEGAL_CMD:
7820 return -ENXIO;
7821 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007822 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007823 return -EOVERFLOW;
7824 case GEN6_PCODE_TIMEOUT:
7825 return -ETIMEDOUT;
7826 default:
7827 MISSING_CASE(flags)
7828 return 0;
7829 }
7830}
7831
7832static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7833{
7834 uint32_t flags =
7835 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7836
7837 switch (flags) {
7838 case GEN6_PCODE_SUCCESS:
7839 return 0;
7840 case GEN6_PCODE_ILLEGAL_CMD:
7841 return -ENXIO;
7842 case GEN7_PCODE_TIMEOUT:
7843 return -ETIMEDOUT;
7844 case GEN7_PCODE_ILLEGAL_DATA:
7845 return -EINVAL;
7846 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7847 return -EOVERFLOW;
7848 default:
7849 MISSING_CASE(flags);
7850 return 0;
7851 }
7852}
7853
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007854int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007855{
Lyude87660502016-08-17 15:55:53 -04007856 int status;
7857
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007858 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007859
Chris Wilson3f5582d2016-06-30 15:32:45 +01007860 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7861 * use te fw I915_READ variants to reduce the amount of work
7862 * required when reading/writing.
7863 */
7864
7865 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007866 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7867 return -EAGAIN;
7868 }
7869
Chris Wilson3f5582d2016-06-30 15:32:45 +01007870 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7871 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7872 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007873
Chris Wilson3f5582d2016-06-30 15:32:45 +01007874 if (intel_wait_for_register_fw(dev_priv,
7875 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7876 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007877 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7878 return -ETIMEDOUT;
7879 }
7880
Chris Wilson3f5582d2016-06-30 15:32:45 +01007881 *val = I915_READ_FW(GEN6_PCODE_DATA);
7882 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007883
Lyude87660502016-08-17 15:55:53 -04007884 if (INTEL_GEN(dev_priv) > 6)
7885 status = gen7_check_mailbox_status(dev_priv);
7886 else
7887 status = gen6_check_mailbox_status(dev_priv);
7888
7889 if (status) {
7890 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7891 status);
7892 return status;
7893 }
7894
Ben Widawsky42c05262012-09-26 10:34:00 -07007895 return 0;
7896}
7897
Chris Wilson3f5582d2016-06-30 15:32:45 +01007898int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007899 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007900{
Lyude87660502016-08-17 15:55:53 -04007901 int status;
7902
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007903 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007904
Chris Wilson3f5582d2016-06-30 15:32:45 +01007905 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7906 * use te fw I915_READ variants to reduce the amount of work
7907 * required when reading/writing.
7908 */
7909
7910 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007911 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7912 return -EAGAIN;
7913 }
7914
Chris Wilson3f5582d2016-06-30 15:32:45 +01007915 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7916 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007917
Chris Wilson3f5582d2016-06-30 15:32:45 +01007918 if (intel_wait_for_register_fw(dev_priv,
7919 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7920 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007921 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7922 return -ETIMEDOUT;
7923 }
7924
Chris Wilson3f5582d2016-06-30 15:32:45 +01007925 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007926
Lyude87660502016-08-17 15:55:53 -04007927 if (INTEL_GEN(dev_priv) > 6)
7928 status = gen7_check_mailbox_status(dev_priv);
7929 else
7930 status = gen6_check_mailbox_status(dev_priv);
7931
7932 if (status) {
7933 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7934 status);
7935 return status;
7936 }
7937
Ben Widawsky42c05262012-09-26 10:34:00 -07007938 return 0;
7939}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007940
Ville Syrjälädd06f882014-11-10 22:55:12 +02007941static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7942{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007943 /*
7944 * N = val - 0xb7
7945 * Slow = Fast = GPLL ref * N
7946 */
7947 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007948}
7949
Fengguang Wub55dd642014-07-12 11:21:39 +02007950static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007951{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007952 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007953}
7954
Fengguang Wub55dd642014-07-12 11:21:39 +02007955static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307956{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007957 /*
7958 * N = val / 2
7959 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7960 */
7961 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307962}
7963
Fengguang Wub55dd642014-07-12 11:21:39 +02007964static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307965{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007966 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007967 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307968}
7969
Ville Syrjälä616bc822015-01-23 21:04:25 +02007970int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7971{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007972 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007973 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7974 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007975 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007976 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007977 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007978 return byt_gpu_freq(dev_priv, val);
7979 else
7980 return val * GT_FREQUENCY_MULTIPLIER;
7981}
7982
Ville Syrjälä616bc822015-01-23 21:04:25 +02007983int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7984{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007985 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007986 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7987 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007988 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007989 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007990 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007991 return byt_freq_opcode(dev_priv, val);
7992 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007993 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307994}
7995
Chris Wilson6ad790c2015-04-07 16:20:31 +01007996struct request_boost {
7997 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007998 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007999};
8000
8001static void __intel_rps_boost_work(struct work_struct *work)
8002{
8003 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008004 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008005
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008006 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008007 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008008
Chris Wilsone8a261e2016-07-20 13:31:49 +01008009 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008010 kfree(boost);
8011}
8012
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008013void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008014{
8015 struct request_boost *boost;
8016
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008017 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008018 return;
8019
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008020 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008021 return;
8022
Chris Wilson6ad790c2015-04-07 16:20:31 +01008023 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8024 if (boost == NULL)
8025 return;
8026
Chris Wilsone8a261e2016-07-20 13:31:49 +01008027 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008028
8029 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008030 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008031}
8032
Daniel Vetterf742a552013-12-06 10:17:53 +01008033void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01008034{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008035 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01008036
Daniel Vetterf742a552013-12-06 10:17:53 +01008037 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008038 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008039
Chris Wilson54b4f682016-07-21 21:16:19 +01008040 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8041 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008042 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008043
Paulo Zanoni33688d92014-03-07 20:08:19 -03008044 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008045 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02008046 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008047}