blob: 4a6fa327bb470c59995e9a4bc204a1859c461522 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
Imre Deaka82abe42015-03-27 14:00:04 +020055static void bxt_init_clock_gating(struct drm_device *dev)
56{
Imre Deak32608ca2015-03-11 11:10:27 +020057 struct drm_i915_private *dev_priv = dev->dev_private;
58
Nick Hoatha7546152015-06-29 14:07:32 +010059 /* WaDisableSDEUnitClockGating:bxt */
60 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
61 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
62
Imre Deak32608ca2015-03-11 11:10:27 +020063 /*
64 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020065 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020066 */
Imre Deak32608ca2015-03-11 11:10:27 +020067 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020068 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deaka82abe42015-03-27 14:00:04 +020069}
70
Daniel Vetterc921aba2012-04-26 23:28:17 +020071static void i915_pineview_get_mem_freq(struct drm_device *dev)
72{
Jani Nikula50227e12014-03-31 14:27:21 +030073 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +020074 u32 tmp;
75
76 tmp = I915_READ(CLKCFG);
77
78 switch (tmp & CLKCFG_FSB_MASK) {
79 case CLKCFG_FSB_533:
80 dev_priv->fsb_freq = 533; /* 133*4 */
81 break;
82 case CLKCFG_FSB_800:
83 dev_priv->fsb_freq = 800; /* 200*4 */
84 break;
85 case CLKCFG_FSB_667:
86 dev_priv->fsb_freq = 667; /* 167*4 */
87 break;
88 case CLKCFG_FSB_400:
89 dev_priv->fsb_freq = 400; /* 100*4 */
90 break;
91 }
92
93 switch (tmp & CLKCFG_MEM_MASK) {
94 case CLKCFG_MEM_533:
95 dev_priv->mem_freq = 533;
96 break;
97 case CLKCFG_MEM_667:
98 dev_priv->mem_freq = 667;
99 break;
100 case CLKCFG_MEM_800:
101 dev_priv->mem_freq = 800;
102 break;
103 }
104
105 /* detect pineview DDR3 setting */
106 tmp = I915_READ(CSHRDDR3CTL);
107 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
108}
109
110static void i915_ironlake_get_mem_freq(struct drm_device *dev)
111{
Jani Nikula50227e12014-03-31 14:27:21 +0300112 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200113 u16 ddrpll, csipll;
114
115 ddrpll = I915_READ16(DDRMPLL1);
116 csipll = I915_READ16(CSIPLL0);
117
118 switch (ddrpll & 0xff) {
119 case 0xc:
120 dev_priv->mem_freq = 800;
121 break;
122 case 0x10:
123 dev_priv->mem_freq = 1066;
124 break;
125 case 0x14:
126 dev_priv->mem_freq = 1333;
127 break;
128 case 0x18:
129 dev_priv->mem_freq = 1600;
130 break;
131 default:
132 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
133 ddrpll & 0xff);
134 dev_priv->mem_freq = 0;
135 break;
136 }
137
Daniel Vetter20e4d402012-08-08 23:35:39 +0200138 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200139
140 switch (csipll & 0x3ff) {
141 case 0x00c:
142 dev_priv->fsb_freq = 3200;
143 break;
144 case 0x00e:
145 dev_priv->fsb_freq = 3733;
146 break;
147 case 0x010:
148 dev_priv->fsb_freq = 4266;
149 break;
150 case 0x012:
151 dev_priv->fsb_freq = 4800;
152 break;
153 case 0x014:
154 dev_priv->fsb_freq = 5333;
155 break;
156 case 0x016:
157 dev_priv->fsb_freq = 5866;
158 break;
159 case 0x018:
160 dev_priv->fsb_freq = 6400;
161 break;
162 default:
163 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
164 csipll & 0x3ff);
165 dev_priv->fsb_freq = 0;
166 break;
167 }
168
169 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200170 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200171 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200172 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200173 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200174 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200175 }
176}
177
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300178static const struct cxsr_latency cxsr_latency_table[] = {
179 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
180 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
181 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
182 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
183 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
184
185 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
186 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
187 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
188 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
189 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
190
191 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
192 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
193 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
194 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
195 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
196
197 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
198 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
199 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
200 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
201 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
202
203 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
204 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
205 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
206 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
207 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
208
209 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
210 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
211 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
212 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
213 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
214};
215
Daniel Vetter63c62272012-04-21 23:17:55 +0200216static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300217 int is_ddr3,
218 int fsb,
219 int mem)
220{
221 const struct cxsr_latency *latency;
222 int i;
223
224 if (fsb == 0 || mem == 0)
225 return NULL;
226
227 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
228 latency = &cxsr_latency_table[i];
229 if (is_desktop == latency->is_desktop &&
230 is_ddr3 == latency->is_ddr3 &&
231 fsb == latency->fsb_freq && mem == latency->mem_freq)
232 return latency;
233 }
234
235 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
236
237 return NULL;
238}
239
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200240static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
241{
242 u32 val;
243
244 mutex_lock(&dev_priv->rps.hw_lock);
245
246 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
247 if (enable)
248 val &= ~FORCE_DDR_HIGH_FREQ;
249 else
250 val |= FORCE_DDR_HIGH_FREQ;
251 val &= ~FORCE_DDR_LOW_FREQ;
252 val |= FORCE_DDR_FREQ_REQ_ACK;
253 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
254
255 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
256 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
257 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
258
259 mutex_unlock(&dev_priv->rps.hw_lock);
260}
261
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200262static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
263{
264 u32 val;
265
266 mutex_lock(&dev_priv->rps.hw_lock);
267
268 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
269 if (enable)
270 val |= DSP_MAXFIFO_PM5_ENABLE;
271 else
272 val &= ~DSP_MAXFIFO_PM5_ENABLE;
273 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
274
275 mutex_unlock(&dev_priv->rps.hw_lock);
276}
277
Ville Syrjäläf4998962015-03-10 17:02:21 +0200278#define FW_WM(value, plane) \
279 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
280
Imre Deak5209b1f2014-07-01 12:36:17 +0300281void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300282{
Imre Deak5209b1f2014-07-01 12:36:17 +0300283 struct drm_device *dev = dev_priv->dev;
284 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300285
Imre Deak5209b1f2014-07-01 12:36:17 +0300286 if (IS_VALLEYVIEW(dev)) {
287 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300288 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300289 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300290 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
291 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300292 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300293 } else if (IS_PINEVIEW(dev)) {
294 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
295 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
296 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300297 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300298 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
299 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
300 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
301 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300302 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300303 } else if (IS_I915GM(dev)) {
304 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
305 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
306 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300307 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300308 } else {
309 return;
310 }
311
312 DRM_DEBUG_KMS("memory self-refresh is %s\n",
313 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300314}
315
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200316
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300317/*
318 * Latency for FIFO fetches is dependent on several factors:
319 * - memory configuration (speed, channels)
320 * - chipset
321 * - current MCH state
322 * It can be fairly high in some situations, so here we assume a fairly
323 * pessimal value. It's a tradeoff between extra memory fetches (if we
324 * set this value too high, the FIFO will fetch frequently to stay full)
325 * and power consumption (set it too low to save power and we might see
326 * FIFO underruns and display "flicker").
327 *
328 * A value of 5us seems to be a good balance; safe for very low end
329 * platforms but not overly aggressive on lower latency configs.
330 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100331static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300332
Ville Syrjäläb5004722015-03-05 21:19:47 +0200333#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
334 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
335
336static int vlv_get_fifo_size(struct drm_device *dev,
337 enum pipe pipe, int plane)
338{
339 struct drm_i915_private *dev_priv = dev->dev_private;
340 int sprite0_start, sprite1_start, size;
341
342 switch (pipe) {
343 uint32_t dsparb, dsparb2, dsparb3;
344 case PIPE_A:
345 dsparb = I915_READ(DSPARB);
346 dsparb2 = I915_READ(DSPARB2);
347 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
348 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
349 break;
350 case PIPE_B:
351 dsparb = I915_READ(DSPARB);
352 dsparb2 = I915_READ(DSPARB2);
353 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
354 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
355 break;
356 case PIPE_C:
357 dsparb2 = I915_READ(DSPARB2);
358 dsparb3 = I915_READ(DSPARB3);
359 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
360 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
361 break;
362 default:
363 return 0;
364 }
365
366 switch (plane) {
367 case 0:
368 size = sprite0_start;
369 break;
370 case 1:
371 size = sprite1_start - sprite0_start;
372 break;
373 case 2:
374 size = 512 - 1 - sprite1_start;
375 break;
376 default:
377 return 0;
378 }
379
380 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
381 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
382 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
383 size);
384
385 return size;
386}
387
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300388static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
391 uint32_t dsparb = I915_READ(DSPARB);
392 int size;
393
394 size = dsparb & 0x7f;
395 if (plane)
396 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
397
398 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
399 plane ? "B" : "A", size);
400
401 return size;
402}
403
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200404static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300405{
406 struct drm_i915_private *dev_priv = dev->dev_private;
407 uint32_t dsparb = I915_READ(DSPARB);
408 int size;
409
410 size = dsparb & 0x1ff;
411 if (plane)
412 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
413 size >>= 1; /* Convert to cachelines */
414
415 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
416 plane ? "B" : "A", size);
417
418 return size;
419}
420
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300421static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300422{
423 struct drm_i915_private *dev_priv = dev->dev_private;
424 uint32_t dsparb = I915_READ(DSPARB);
425 int size;
426
427 size = dsparb & 0x7f;
428 size >>= 2; /* Convert to cachelines */
429
430 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
431 plane ? "B" : "A",
432 size);
433
434 return size;
435}
436
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300437/* Pineview has different values for various configs */
438static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300439 .fifo_size = PINEVIEW_DISPLAY_FIFO,
440 .max_wm = PINEVIEW_MAX_WM,
441 .default_wm = PINEVIEW_DFT_WM,
442 .guard_size = PINEVIEW_GUARD_WM,
443 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300444};
445static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300446 .fifo_size = PINEVIEW_DISPLAY_FIFO,
447 .max_wm = PINEVIEW_MAX_WM,
448 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
449 .guard_size = PINEVIEW_GUARD_WM,
450 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300451};
452static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300453 .fifo_size = PINEVIEW_CURSOR_FIFO,
454 .max_wm = PINEVIEW_CURSOR_MAX_WM,
455 .default_wm = PINEVIEW_CURSOR_DFT_WM,
456 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
457 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300458};
459static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300460 .fifo_size = PINEVIEW_CURSOR_FIFO,
461 .max_wm = PINEVIEW_CURSOR_MAX_WM,
462 .default_wm = PINEVIEW_CURSOR_DFT_WM,
463 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
464 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300465};
466static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300467 .fifo_size = G4X_FIFO_SIZE,
468 .max_wm = G4X_MAX_WM,
469 .default_wm = G4X_MAX_WM,
470 .guard_size = 2,
471 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300472};
473static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300474 .fifo_size = I965_CURSOR_FIFO,
475 .max_wm = I965_CURSOR_MAX_WM,
476 .default_wm = I965_CURSOR_DFT_WM,
477 .guard_size = 2,
478 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479};
480static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300481 .fifo_size = VALLEYVIEW_FIFO_SIZE,
482 .max_wm = VALLEYVIEW_MAX_WM,
483 .default_wm = VALLEYVIEW_MAX_WM,
484 .guard_size = 2,
485 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300486};
487static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300488 .fifo_size = I965_CURSOR_FIFO,
489 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
490 .default_wm = I965_CURSOR_DFT_WM,
491 .guard_size = 2,
492 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300493};
494static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300495 .fifo_size = I965_CURSOR_FIFO,
496 .max_wm = I965_CURSOR_MAX_WM,
497 .default_wm = I965_CURSOR_DFT_WM,
498 .guard_size = 2,
499 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300500};
501static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300502 .fifo_size = I945_FIFO_SIZE,
503 .max_wm = I915_MAX_WM,
504 .default_wm = 1,
505 .guard_size = 2,
506 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300507};
508static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300509 .fifo_size = I915_FIFO_SIZE,
510 .max_wm = I915_MAX_WM,
511 .default_wm = 1,
512 .guard_size = 2,
513 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300515static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300516 .fifo_size = I855GM_FIFO_SIZE,
517 .max_wm = I915_MAX_WM,
518 .default_wm = 1,
519 .guard_size = 2,
520 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300521};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300522static const struct intel_watermark_params i830_bc_wm_info = {
523 .fifo_size = I855GM_FIFO_SIZE,
524 .max_wm = I915_MAX_WM/2,
525 .default_wm = 1,
526 .guard_size = 2,
527 .cacheline_size = I830_FIFO_LINE_SIZE,
528};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200529static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300530 .fifo_size = I830_FIFO_SIZE,
531 .max_wm = I915_MAX_WM,
532 .default_wm = 1,
533 .guard_size = 2,
534 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535};
536
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537/**
538 * intel_calculate_wm - calculate watermark level
539 * @clock_in_khz: pixel clock
540 * @wm: chip FIFO params
541 * @pixel_size: display pixel size
542 * @latency_ns: memory latency for the platform
543 *
544 * Calculate the watermark level (the level at which the display plane will
545 * start fetching from memory again). Each chip has a different display
546 * FIFO size and allocation, so the caller needs to figure that out and pass
547 * in the correct intel_watermark_params structure.
548 *
549 * As the pixel clock runs, the FIFO will be drained at a rate that depends
550 * on the pixel size. When it reaches the watermark level, it'll start
551 * fetching FIFO line sized based chunks from memory until the FIFO fills
552 * past the watermark point. If the FIFO drains completely, a FIFO underrun
553 * will occur, and a display engine hang could result.
554 */
555static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
556 const struct intel_watermark_params *wm,
557 int fifo_size,
558 int pixel_size,
559 unsigned long latency_ns)
560{
561 long entries_required, wm_size;
562
563 /*
564 * Note: we need to make sure we don't overflow for various clock &
565 * latency values.
566 * clocks go from a few thousand to several hundred thousand.
567 * latency is usually a few thousand
568 */
569 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
570 1000;
571 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
572
573 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
574
575 wm_size = fifo_size - (entries_required + wm->guard_size);
576
577 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
578
579 /* Don't promote wm_size to unsigned... */
580 if (wm_size > (long)wm->max_wm)
581 wm_size = wm->max_wm;
582 if (wm_size <= 0)
583 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300584
585 /*
586 * Bspec seems to indicate that the value shouldn't be lower than
587 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
588 * Lets go for 8 which is the burst size since certain platforms
589 * already use a hardcoded 8 (which is what the spec says should be
590 * done).
591 */
592 if (wm_size <= 8)
593 wm_size = 8;
594
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595 return wm_size;
596}
597
598static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
599{
600 struct drm_crtc *crtc, *enabled = NULL;
601
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100602 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000603 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300604 if (enabled)
605 return NULL;
606 enabled = crtc;
607 }
608 }
609
610 return enabled;
611}
612
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300613static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300615 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616 struct drm_i915_private *dev_priv = dev->dev_private;
617 struct drm_crtc *crtc;
618 const struct cxsr_latency *latency;
619 u32 reg;
620 unsigned long wm;
621
622 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
623 dev_priv->fsb_freq, dev_priv->mem_freq);
624 if (!latency) {
625 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300626 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300627 return;
628 }
629
630 crtc = single_enabled_crtc(dev);
631 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300632 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -0800633 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300634 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300635
636 /* Display SR */
637 wm = intel_calculate_wm(clock, &pineview_display_wm,
638 pineview_display_wm.fifo_size,
639 pixel_size, latency->display_sr);
640 reg = I915_READ(DSPFW1);
641 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200642 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643 I915_WRITE(DSPFW1, reg);
644 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
645
646 /* cursor SR */
647 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
648 pineview_display_wm.fifo_size,
649 pixel_size, latency->cursor_sr);
650 reg = I915_READ(DSPFW3);
651 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200652 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300653 I915_WRITE(DSPFW3, reg);
654
655 /* Display HPLL off SR */
656 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
657 pineview_display_hplloff_wm.fifo_size,
658 pixel_size, latency->display_hpll_disable);
659 reg = I915_READ(DSPFW3);
660 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200661 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300662 I915_WRITE(DSPFW3, reg);
663
664 /* cursor HPLL off SR */
665 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
666 pineview_display_hplloff_wm.fifo_size,
667 pixel_size, latency->cursor_hpll_disable);
668 reg = I915_READ(DSPFW3);
669 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200670 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671 I915_WRITE(DSPFW3, reg);
672 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
673
Imre Deak5209b1f2014-07-01 12:36:17 +0300674 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300675 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300676 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300677 }
678}
679
680static bool g4x_compute_wm0(struct drm_device *dev,
681 int plane,
682 const struct intel_watermark_params *display,
683 int display_latency_ns,
684 const struct intel_watermark_params *cursor,
685 int cursor_latency_ns,
686 int *plane_wm,
687 int *cursor_wm)
688{
689 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300690 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300691 int htotal, hdisplay, clock, pixel_size;
692 int line_time_us, line_count;
693 int entries, tlb_miss;
694
695 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000696 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697 *cursor_wm = cursor->guard_size;
698 *plane_wm = display->guard_size;
699 return false;
700 }
701
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200702 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100703 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800704 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200705 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800706 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300707
708 /* Use the small buffer method to calculate plane watermark */
709 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
710 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
711 if (tlb_miss > 0)
712 entries += tlb_miss;
713 entries = DIV_ROUND_UP(entries, display->cacheline_size);
714 *plane_wm = entries + display->guard_size;
715 if (*plane_wm > (int)display->max_wm)
716 *plane_wm = display->max_wm;
717
718 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200719 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Matt Roper3dd512f2015-02-27 10:12:00 -0800721 entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
723 if (tlb_miss > 0)
724 entries += tlb_miss;
725 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
726 *cursor_wm = entries + cursor->guard_size;
727 if (*cursor_wm > (int)cursor->max_wm)
728 *cursor_wm = (int)cursor->max_wm;
729
730 return true;
731}
732
733/*
734 * Check the wm result.
735 *
736 * If any calculated watermark values is larger than the maximum value that
737 * can be programmed into the associated watermark register, that watermark
738 * must be disabled.
739 */
740static bool g4x_check_srwm(struct drm_device *dev,
741 int display_wm, int cursor_wm,
742 const struct intel_watermark_params *display,
743 const struct intel_watermark_params *cursor)
744{
745 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
746 display_wm, cursor_wm);
747
748 if (display_wm > display->max_wm) {
749 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
750 display_wm, display->max_wm);
751 return false;
752 }
753
754 if (cursor_wm > cursor->max_wm) {
755 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
756 cursor_wm, cursor->max_wm);
757 return false;
758 }
759
760 if (!(display_wm || cursor_wm)) {
761 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
762 return false;
763 }
764
765 return true;
766}
767
768static bool g4x_compute_srwm(struct drm_device *dev,
769 int plane,
770 int latency_ns,
771 const struct intel_watermark_params *display,
772 const struct intel_watermark_params *cursor,
773 int *display_wm, int *cursor_wm)
774{
775 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300776 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300777 int hdisplay, htotal, pixel_size, clock;
778 unsigned long line_time_us;
779 int line_count, line_size;
780 int small, large;
781 int entries;
782
783 if (!latency_ns) {
784 *display_wm = *cursor_wm = 0;
785 return false;
786 }
787
788 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200789 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100790 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800791 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200792 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800793 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300794
Ville Syrjälä922044c2014-02-14 14:18:57 +0200795 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300796 line_count = (latency_ns / line_time_us + 1000) / 1000;
797 line_size = hdisplay * pixel_size;
798
799 /* Use the minimum of the small and large buffer method for primary */
800 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
801 large = line_count * line_size;
802
803 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
804 *display_wm = entries + display->guard_size;
805
806 /* calculate the self-refresh watermark for display cursor */
Matt Roper3dd512f2015-02-27 10:12:00 -0800807 entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300808 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
809 *cursor_wm = entries + cursor->guard_size;
810
811 return g4x_check_srwm(dev,
812 *display_wm, *cursor_wm,
813 display, cursor);
814}
815
Ville Syrjälä15665972015-03-10 16:16:28 +0200816#define FW_WM_VLV(value, plane) \
817 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
818
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200819static void vlv_write_wm_values(struct intel_crtc *crtc,
820 const struct vlv_wm_values *wm)
821{
822 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
823 enum pipe pipe = crtc->pipe;
824
825 I915_WRITE(VLV_DDL(pipe),
826 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
827 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
828 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
829 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
830
Ville Syrjäläae801522015-03-05 21:19:49 +0200831 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200832 FW_WM(wm->sr.plane, SR) |
833 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
834 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
835 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200836 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200837 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
838 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
839 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200840 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200841 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200842
843 if (IS_CHERRYVIEW(dev_priv)) {
844 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200845 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
846 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200847 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200848 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
849 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200850 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200851 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
852 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200853 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200854 FW_WM(wm->sr.plane >> 9, SR_HI) |
855 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
856 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
857 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
858 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
859 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
860 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
861 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
862 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
863 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200864 } else {
865 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200866 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
867 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200868 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200869 FW_WM(wm->sr.plane >> 9, SR_HI) |
870 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
871 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
872 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
873 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
874 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
875 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200876 }
877
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300878 /* zero (unused) WM1 watermarks */
879 I915_WRITE(DSPFW4, 0);
880 I915_WRITE(DSPFW5, 0);
881 I915_WRITE(DSPFW6, 0);
882 I915_WRITE(DSPHOWM1, 0);
883
Ville Syrjäläae801522015-03-05 21:19:49 +0200884 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200885}
886
Ville Syrjälä15665972015-03-10 16:16:28 +0200887#undef FW_WM_VLV
888
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300889enum vlv_wm_level {
890 VLV_WM_LEVEL_PM2,
891 VLV_WM_LEVEL_PM5,
892 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300893};
894
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300895/* latency must be in 0.1us units. */
896static unsigned int vlv_wm_method2(unsigned int pixel_rate,
897 unsigned int pipe_htotal,
898 unsigned int horiz_pixels,
899 unsigned int bytes_per_pixel,
900 unsigned int latency)
901{
902 unsigned int ret;
903
904 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
905 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
906 ret = DIV_ROUND_UP(ret, 64);
907
908 return ret;
909}
910
911static void vlv_setup_wm_latency(struct drm_device *dev)
912{
913 struct drm_i915_private *dev_priv = dev->dev_private;
914
915 /* all latencies in usec */
916 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
917
Ville Syrjälä58590c12015-09-08 21:05:12 +0300918 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
919
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300920 if (IS_CHERRYVIEW(dev_priv)) {
921 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
922 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300923
924 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300925 }
926}
927
928static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
929 struct intel_crtc *crtc,
930 const struct intel_plane_state *state,
931 int level)
932{
933 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
934 int clock, htotal, pixel_size, width, wm;
935
936 if (dev_priv->wm.pri_latency[level] == 0)
937 return USHRT_MAX;
938
939 if (!state->visible)
940 return 0;
941
942 pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
943 clock = crtc->config->base.adjusted_mode.crtc_clock;
944 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
945 width = crtc->config->pipe_src_w;
946 if (WARN_ON(htotal == 0))
947 htotal = 1;
948
949 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
950 /*
951 * FIXME the formula gives values that are
952 * too big for the cursor FIFO, and hence we
953 * would never be able to use cursors. For
954 * now just hardcode the watermark.
955 */
956 wm = 63;
957 } else {
958 wm = vlv_wm_method2(clock, htotal, width, pixel_size,
959 dev_priv->wm.pri_latency[level] * 10);
960 }
961
962 return min_t(int, wm, USHRT_MAX);
963}
964
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300965static void vlv_compute_fifo(struct intel_crtc *crtc)
966{
967 struct drm_device *dev = crtc->base.dev;
968 struct vlv_wm_state *wm_state = &crtc->wm_state;
969 struct intel_plane *plane;
970 unsigned int total_rate = 0;
971 const int fifo_size = 512 - 1;
972 int fifo_extra, fifo_left = fifo_size;
973
974 for_each_intel_plane_on_crtc(dev, crtc, plane) {
975 struct intel_plane_state *state =
976 to_intel_plane_state(plane->base.state);
977
978 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
979 continue;
980
981 if (state->visible) {
982 wm_state->num_active_planes++;
983 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
984 }
985 }
986
987 for_each_intel_plane_on_crtc(dev, crtc, plane) {
988 struct intel_plane_state *state =
989 to_intel_plane_state(plane->base.state);
990 unsigned int rate;
991
992 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
993 plane->wm.fifo_size = 63;
994 continue;
995 }
996
997 if (!state->visible) {
998 plane->wm.fifo_size = 0;
999 continue;
1000 }
1001
1002 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1003 plane->wm.fifo_size = fifo_size * rate / total_rate;
1004 fifo_left -= plane->wm.fifo_size;
1005 }
1006
1007 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1008
1009 /* spread the remainder evenly */
1010 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1011 int plane_extra;
1012
1013 if (fifo_left == 0)
1014 break;
1015
1016 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1017 continue;
1018
1019 /* give it all to the first plane if none are active */
1020 if (plane->wm.fifo_size == 0 &&
1021 wm_state->num_active_planes)
1022 continue;
1023
1024 plane_extra = min(fifo_extra, fifo_left);
1025 plane->wm.fifo_size += plane_extra;
1026 fifo_left -= plane_extra;
1027 }
1028
1029 WARN_ON(fifo_left != 0);
1030}
1031
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001032static void vlv_invert_wms(struct intel_crtc *crtc)
1033{
1034 struct vlv_wm_state *wm_state = &crtc->wm_state;
1035 int level;
1036
1037 for (level = 0; level < wm_state->num_levels; level++) {
1038 struct drm_device *dev = crtc->base.dev;
1039 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1040 struct intel_plane *plane;
1041
1042 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1043 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1044
1045 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1046 switch (plane->base.type) {
1047 int sprite;
1048 case DRM_PLANE_TYPE_CURSOR:
1049 wm_state->wm[level].cursor = plane->wm.fifo_size -
1050 wm_state->wm[level].cursor;
1051 break;
1052 case DRM_PLANE_TYPE_PRIMARY:
1053 wm_state->wm[level].primary = plane->wm.fifo_size -
1054 wm_state->wm[level].primary;
1055 break;
1056 case DRM_PLANE_TYPE_OVERLAY:
1057 sprite = plane->plane;
1058 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1059 wm_state->wm[level].sprite[sprite];
1060 break;
1061 }
1062 }
1063 }
1064}
1065
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001066static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001067{
1068 struct drm_device *dev = crtc->base.dev;
1069 struct vlv_wm_state *wm_state = &crtc->wm_state;
1070 struct intel_plane *plane;
1071 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1072 int level;
1073
1074 memset(wm_state, 0, sizeof(*wm_state));
1075
Ville Syrjälä852eb002015-06-24 22:00:07 +03001076 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001077 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001078
1079 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001080
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001081 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001082
1083 if (wm_state->num_active_planes != 1)
1084 wm_state->cxsr = false;
1085
1086 if (wm_state->cxsr) {
1087 for (level = 0; level < wm_state->num_levels; level++) {
1088 wm_state->sr[level].plane = sr_fifo_size;
1089 wm_state->sr[level].cursor = 63;
1090 }
1091 }
1092
1093 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1094 struct intel_plane_state *state =
1095 to_intel_plane_state(plane->base.state);
1096
1097 if (!state->visible)
1098 continue;
1099
1100 /* normal watermarks */
1101 for (level = 0; level < wm_state->num_levels; level++) {
1102 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1103 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1104
1105 /* hack */
1106 if (WARN_ON(level == 0 && wm > max_wm))
1107 wm = max_wm;
1108
1109 if (wm > plane->wm.fifo_size)
1110 break;
1111
1112 switch (plane->base.type) {
1113 int sprite;
1114 case DRM_PLANE_TYPE_CURSOR:
1115 wm_state->wm[level].cursor = wm;
1116 break;
1117 case DRM_PLANE_TYPE_PRIMARY:
1118 wm_state->wm[level].primary = wm;
1119 break;
1120 case DRM_PLANE_TYPE_OVERLAY:
1121 sprite = plane->plane;
1122 wm_state->wm[level].sprite[sprite] = wm;
1123 break;
1124 }
1125 }
1126
1127 wm_state->num_levels = level;
1128
1129 if (!wm_state->cxsr)
1130 continue;
1131
1132 /* maxfifo watermarks */
1133 switch (plane->base.type) {
1134 int sprite, level;
1135 case DRM_PLANE_TYPE_CURSOR:
1136 for (level = 0; level < wm_state->num_levels; level++)
1137 wm_state->sr[level].cursor =
1138 wm_state->sr[level].cursor;
1139 break;
1140 case DRM_PLANE_TYPE_PRIMARY:
1141 for (level = 0; level < wm_state->num_levels; level++)
1142 wm_state->sr[level].plane =
1143 min(wm_state->sr[level].plane,
1144 wm_state->wm[level].primary);
1145 break;
1146 case DRM_PLANE_TYPE_OVERLAY:
1147 sprite = plane->plane;
1148 for (level = 0; level < wm_state->num_levels; level++)
1149 wm_state->sr[level].plane =
1150 min(wm_state->sr[level].plane,
1151 wm_state->wm[level].sprite[sprite]);
1152 break;
1153 }
1154 }
1155
1156 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001157 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001158 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1159 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1160 }
1161
1162 vlv_invert_wms(crtc);
1163}
1164
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001165#define VLV_FIFO(plane, value) \
1166 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1167
1168static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1169{
1170 struct drm_device *dev = crtc->base.dev;
1171 struct drm_i915_private *dev_priv = to_i915(dev);
1172 struct intel_plane *plane;
1173 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1174
1175 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1176 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1177 WARN_ON(plane->wm.fifo_size != 63);
1178 continue;
1179 }
1180
1181 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1182 sprite0_start = plane->wm.fifo_size;
1183 else if (plane->plane == 0)
1184 sprite1_start = sprite0_start + plane->wm.fifo_size;
1185 else
1186 fifo_size = sprite1_start + plane->wm.fifo_size;
1187 }
1188
1189 WARN_ON(fifo_size != 512 - 1);
1190
1191 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1192 pipe_name(crtc->pipe), sprite0_start,
1193 sprite1_start, fifo_size);
1194
1195 switch (crtc->pipe) {
1196 uint32_t dsparb, dsparb2, dsparb3;
1197 case PIPE_A:
1198 dsparb = I915_READ(DSPARB);
1199 dsparb2 = I915_READ(DSPARB2);
1200
1201 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1202 VLV_FIFO(SPRITEB, 0xff));
1203 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1204 VLV_FIFO(SPRITEB, sprite1_start));
1205
1206 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1207 VLV_FIFO(SPRITEB_HI, 0x1));
1208 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1209 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1210
1211 I915_WRITE(DSPARB, dsparb);
1212 I915_WRITE(DSPARB2, dsparb2);
1213 break;
1214 case PIPE_B:
1215 dsparb = I915_READ(DSPARB);
1216 dsparb2 = I915_READ(DSPARB2);
1217
1218 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1219 VLV_FIFO(SPRITED, 0xff));
1220 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1221 VLV_FIFO(SPRITED, sprite1_start));
1222
1223 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1224 VLV_FIFO(SPRITED_HI, 0xff));
1225 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1226 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1227
1228 I915_WRITE(DSPARB, dsparb);
1229 I915_WRITE(DSPARB2, dsparb2);
1230 break;
1231 case PIPE_C:
1232 dsparb3 = I915_READ(DSPARB3);
1233 dsparb2 = I915_READ(DSPARB2);
1234
1235 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1236 VLV_FIFO(SPRITEF, 0xff));
1237 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1238 VLV_FIFO(SPRITEF, sprite1_start));
1239
1240 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1241 VLV_FIFO(SPRITEF_HI, 0xff));
1242 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1243 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1244
1245 I915_WRITE(DSPARB3, dsparb3);
1246 I915_WRITE(DSPARB2, dsparb2);
1247 break;
1248 default:
1249 break;
1250 }
1251}
1252
1253#undef VLV_FIFO
1254
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001255static void vlv_merge_wm(struct drm_device *dev,
1256 struct vlv_wm_values *wm)
1257{
1258 struct intel_crtc *crtc;
1259 int num_active_crtcs = 0;
1260
Ville Syrjälä58590c12015-09-08 21:05:12 +03001261 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001262 wm->cxsr = true;
1263
1264 for_each_intel_crtc(dev, crtc) {
1265 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1266
1267 if (!crtc->active)
1268 continue;
1269
1270 if (!wm_state->cxsr)
1271 wm->cxsr = false;
1272
1273 num_active_crtcs++;
1274 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1275 }
1276
1277 if (num_active_crtcs != 1)
1278 wm->cxsr = false;
1279
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001280 if (num_active_crtcs > 1)
1281 wm->level = VLV_WM_LEVEL_PM2;
1282
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001283 for_each_intel_crtc(dev, crtc) {
1284 struct vlv_wm_state *wm_state = &crtc->wm_state;
1285 enum pipe pipe = crtc->pipe;
1286
1287 if (!crtc->active)
1288 continue;
1289
1290 wm->pipe[pipe] = wm_state->wm[wm->level];
1291 if (wm->cxsr)
1292 wm->sr = wm_state->sr[wm->level];
1293
1294 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1295 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1296 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1297 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1298 }
1299}
1300
1301static void vlv_update_wm(struct drm_crtc *crtc)
1302{
1303 struct drm_device *dev = crtc->dev;
1304 struct drm_i915_private *dev_priv = dev->dev_private;
1305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1306 enum pipe pipe = intel_crtc->pipe;
1307 struct vlv_wm_values wm = {};
1308
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001309 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001310 vlv_merge_wm(dev, &wm);
1311
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001312 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1313 /* FIXME should be part of crtc atomic commit */
1314 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001315 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001316 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001317
1318 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1319 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1320 chv_set_memory_dvfs(dev_priv, false);
1321
1322 if (wm.level < VLV_WM_LEVEL_PM5 &&
1323 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1324 chv_set_memory_pm5(dev_priv, false);
1325
Ville Syrjälä852eb002015-06-24 22:00:07 +03001326 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001327 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001328
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001329 /* FIXME should be part of crtc atomic commit */
1330 vlv_pipe_set_fifo_size(intel_crtc);
1331
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001332 vlv_write_wm_values(intel_crtc, &wm);
1333
1334 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1335 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1336 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1337 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1338 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1339
Ville Syrjälä852eb002015-06-24 22:00:07 +03001340 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001342
1343 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1344 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1345 chv_set_memory_pm5(dev_priv, true);
1346
1347 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1348 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1349 chv_set_memory_dvfs(dev_priv, true);
1350
1351 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001352}
1353
Ville Syrjäläae801522015-03-05 21:19:49 +02001354#define single_plane_enabled(mask) is_power_of_2(mask)
1355
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001356static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001357{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001358 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001359 static const int sr_latency_ns = 12000;
1360 struct drm_i915_private *dev_priv = dev->dev_private;
1361 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1362 int plane_sr, cursor_sr;
1363 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001364 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001365
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001366 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001367 &g4x_wm_info, pessimal_latency_ns,
1368 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001369 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001370 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001371
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001372 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001373 &g4x_wm_info, pessimal_latency_ns,
1374 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001375 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001376 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001378 if (single_plane_enabled(enabled) &&
1379 g4x_compute_srwm(dev, ffs(enabled) - 1,
1380 sr_latency_ns,
1381 &g4x_wm_info,
1382 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001383 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001384 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001385 } else {
Imre Deak98584252014-06-13 14:54:20 +03001386 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001387 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001388 plane_sr = cursor_sr = 0;
1389 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390
Ville Syrjäläa5043452014-06-28 02:04:18 +03001391 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1392 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393 planea_wm, cursora_wm,
1394 planeb_wm, cursorb_wm,
1395 plane_sr, cursor_sr);
1396
1397 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001398 FW_WM(plane_sr, SR) |
1399 FW_WM(cursorb_wm, CURSORB) |
1400 FW_WM(planeb_wm, PLANEB) |
1401 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001403 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001404 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001405 /* HPLL off in SR has some issues on G4x... disable it */
1406 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001407 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001408 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001409
1410 if (cxsr_enabled)
1411 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001412}
1413
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001414static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001415{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001416 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 struct drm_crtc *crtc;
1419 int srwm = 1;
1420 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001421 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422
1423 /* Calc sr entries for one plane configs */
1424 crtc = single_enabled_crtc(dev);
1425 if (crtc) {
1426 /* self-refresh has much higher latency */
1427 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001428 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001429 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001430 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001431 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001432 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 unsigned long line_time_us;
1434 int entries;
1435
Ville Syrjälä922044c2014-02-14 14:18:57 +02001436 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001437
1438 /* Use ns/us then divide to preserve precision */
1439 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1440 pixel_size * hdisplay;
1441 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1442 srwm = I965_FIFO_SIZE - entries;
1443 if (srwm < 0)
1444 srwm = 1;
1445 srwm &= 0x1ff;
1446 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1447 entries, srwm);
1448
1449 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Matt Roper3dd512f2015-02-27 10:12:00 -08001450 pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001451 entries = DIV_ROUND_UP(entries,
1452 i965_cursor_wm_info.cacheline_size);
1453 cursor_sr = i965_cursor_wm_info.fifo_size -
1454 (entries + i965_cursor_wm_info.guard_size);
1455
1456 if (cursor_sr > i965_cursor_wm_info.max_wm)
1457 cursor_sr = i965_cursor_wm_info.max_wm;
1458
1459 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1460 "cursor %d\n", srwm, cursor_sr);
1461
Imre Deak98584252014-06-13 14:54:20 +03001462 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001463 } else {
Imre Deak98584252014-06-13 14:54:20 +03001464 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001465 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001466 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001467 }
1468
1469 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1470 srwm);
1471
1472 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001473 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1474 FW_WM(8, CURSORB) |
1475 FW_WM(8, PLANEB) |
1476 FW_WM(8, PLANEA));
1477 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1478 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001479 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001480 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001481
1482 if (cxsr_enabled)
1483 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001484}
1485
Ville Syrjäläf4998962015-03-10 17:02:21 +02001486#undef FW_WM
1487
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001488static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001489{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001490 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001491 struct drm_i915_private *dev_priv = dev->dev_private;
1492 const struct intel_watermark_params *wm_info;
1493 uint32_t fwater_lo;
1494 uint32_t fwater_hi;
1495 int cwm, srwm = 1;
1496 int fifo_size;
1497 int planea_wm, planeb_wm;
1498 struct drm_crtc *crtc, *enabled = NULL;
1499
1500 if (IS_I945GM(dev))
1501 wm_info = &i945_wm_info;
1502 else if (!IS_GEN2(dev))
1503 wm_info = &i915_wm_info;
1504 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001505 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001506
1507 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1508 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001509 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001510 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001511 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001512 if (IS_GEN2(dev))
1513 cpp = 4;
1514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001515 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001516 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001517 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001518 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001519 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001520 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001521 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001522 if (planea_wm > (long)wm_info->max_wm)
1523 planea_wm = wm_info->max_wm;
1524 }
1525
1526 if (IS_GEN2(dev))
1527 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001528
1529 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1530 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001531 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001532 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001533 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001534 if (IS_GEN2(dev))
1535 cpp = 4;
1536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001537 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001538 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001539 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001540 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001541 if (enabled == NULL)
1542 enabled = crtc;
1543 else
1544 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001545 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001547 if (planeb_wm > (long)wm_info->max_wm)
1548 planeb_wm = wm_info->max_wm;
1549 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550
1551 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1552
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001553 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001554 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001555
Matt Roper59bea882015-02-27 10:12:01 -08001556 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001557
1558 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001559 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001560 enabled = NULL;
1561 }
1562
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001563 /*
1564 * Overlay gets an aggressive default since video jitter is bad.
1565 */
1566 cwm = 2;
1567
1568 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001569 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001570
1571 /* Calc sr entries for one plane configs */
1572 if (HAS_FW_BLC(dev) && enabled) {
1573 /* self-refresh has much higher latency */
1574 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001575 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001576 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001577 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001578 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001579 int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001580 unsigned long line_time_us;
1581 int entries;
1582
Ville Syrjälä922044c2014-02-14 14:18:57 +02001583 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001584
1585 /* Use ns/us then divide to preserve precision */
1586 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1587 pixel_size * hdisplay;
1588 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1589 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1590 srwm = wm_info->fifo_size - entries;
1591 if (srwm < 0)
1592 srwm = 1;
1593
1594 if (IS_I945G(dev) || IS_I945GM(dev))
1595 I915_WRITE(FW_BLC_SELF,
1596 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1597 else if (IS_I915GM(dev))
1598 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1599 }
1600
1601 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1602 planea_wm, planeb_wm, cwm, srwm);
1603
1604 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1605 fwater_hi = (cwm & 0x1f);
1606
1607 /* Set request length to 8 cachelines per fetch */
1608 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1609 fwater_hi = fwater_hi | (1 << 8);
1610
1611 I915_WRITE(FW_BLC, fwater_lo);
1612 I915_WRITE(FW_BLC2, fwater_hi);
1613
Imre Deak5209b1f2014-07-01 12:36:17 +03001614 if (enabled)
1615 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616}
1617
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001618static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001619{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001620 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001623 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001624 uint32_t fwater_lo;
1625 int planea_wm;
1626
1627 crtc = single_enabled_crtc(dev);
1628 if (crtc == NULL)
1629 return;
1630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001631 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001632 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001633 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001634 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001635 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001636 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1637 fwater_lo |= (3<<8) | planea_wm;
1638
1639 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1640
1641 I915_WRITE(FW_BLC, fwater_lo);
1642}
1643
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001644uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001645{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001646 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001647
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001648 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001649
1650 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1651 * adjust the pixel_rate here. */
1652
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001653 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001654 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001655 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001656
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001657 pipe_w = pipe_config->pipe_src_w;
1658 pipe_h = pipe_config->pipe_src_h;
1659
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001660 pfit_w = (pfit_size >> 16) & 0xFFFF;
1661 pfit_h = pfit_size & 0xFFFF;
1662 if (pipe_w < pfit_w)
1663 pipe_w = pfit_w;
1664 if (pipe_h < pfit_h)
1665 pipe_h = pfit_h;
1666
1667 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1668 pfit_w * pfit_h);
1669 }
1670
1671 return pixel_rate;
1672}
1673
Ville Syrjälä37126462013-08-01 16:18:55 +03001674/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001675static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001676 uint32_t latency)
1677{
1678 uint64_t ret;
1679
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001680 if (WARN(latency == 0, "Latency value missing\n"))
1681 return UINT_MAX;
1682
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1684 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1685
1686 return ret;
1687}
1688
Ville Syrjälä37126462013-08-01 16:18:55 +03001689/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001690static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001691 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1692 uint32_t latency)
1693{
1694 uint32_t ret;
1695
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001696 if (WARN(latency == 0, "Latency value missing\n"))
1697 return UINT_MAX;
1698
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001699 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1700 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1701 ret = DIV_ROUND_UP(ret, 64) + 2;
1702 return ret;
1703}
1704
Ville Syrjälä23297042013-07-05 11:57:17 +03001705static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001706 uint8_t bytes_per_pixel)
1707{
1708 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1709}
1710
Imre Deak820c1982013-12-17 14:46:36 +02001711struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001712 uint16_t pri;
1713 uint16_t spr;
1714 uint16_t cur;
1715 uint16_t fbc;
1716};
1717
Matt Roper261a27d2015-10-08 15:28:25 -07001718/* used in computing the new watermarks state */
1719struct intel_wm_config {
1720 unsigned int num_pipes_active;
1721 bool sprites_enabled;
1722 bool sprites_scaled;
1723};
1724
Ville Syrjälä37126462013-08-01 16:18:55 +03001725/*
1726 * For both WM_PIPE and WM_LP.
1727 * mem_value must be in 0.1us units.
1728 */
Matt Roper7221fc32015-09-24 15:53:08 -07001729static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001730 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001731 uint32_t mem_value,
1732 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001733{
Matt Roper43d59ed2015-09-24 15:53:07 -07001734 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001735 uint32_t method1, method2;
1736
Matt Roper7221fc32015-09-24 15:53:08 -07001737 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001738 return 0;
1739
Matt Roper7221fc32015-09-24 15:53:08 -07001740 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001741
1742 if (!is_lp)
1743 return method1;
1744
Matt Roper7221fc32015-09-24 15:53:08 -07001745 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1746 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001747 drm_rect_width(&pstate->dst),
1748 bpp,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001749 mem_value);
1750
1751 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001752}
1753
Ville Syrjälä37126462013-08-01 16:18:55 +03001754/*
1755 * For both WM_PIPE and WM_LP.
1756 * mem_value must be in 0.1us units.
1757 */
Matt Roper7221fc32015-09-24 15:53:08 -07001758static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001759 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001760 uint32_t mem_value)
1761{
Matt Roper43d59ed2015-09-24 15:53:07 -07001762 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001763 uint32_t method1, method2;
1764
Matt Roper7221fc32015-09-24 15:53:08 -07001765 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001766 return 0;
1767
Matt Roper7221fc32015-09-24 15:53:08 -07001768 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
1769 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1770 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001771 drm_rect_width(&pstate->dst),
1772 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001773 mem_value);
1774 return min(method1, method2);
1775}
1776
Ville Syrjälä37126462013-08-01 16:18:55 +03001777/*
1778 * For both WM_PIPE and WM_LP.
1779 * mem_value must be in 0.1us units.
1780 */
Matt Roper7221fc32015-09-24 15:53:08 -07001781static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001782 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001783 uint32_t mem_value)
1784{
Matt Roper43d59ed2015-09-24 15:53:07 -07001785 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1786
Matt Roper7221fc32015-09-24 15:53:08 -07001787 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001788 return 0;
1789
Matt Roper7221fc32015-09-24 15:53:08 -07001790 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1791 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001792 drm_rect_width(&pstate->dst),
1793 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001794 mem_value);
1795}
1796
Paulo Zanonicca32e92013-05-31 11:45:06 -03001797/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001798static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001799 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001800 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001801{
Matt Roper43d59ed2015-09-24 15:53:07 -07001802 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1803
Matt Roper7221fc32015-09-24 15:53:08 -07001804 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001805 return 0;
1806
Matt Roper43d59ed2015-09-24 15:53:07 -07001807 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), bpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001808}
1809
Ville Syrjälä158ae642013-08-07 13:28:19 +03001810static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1811{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001812 if (INTEL_INFO(dev)->gen >= 8)
1813 return 3072;
1814 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001815 return 768;
1816 else
1817 return 512;
1818}
1819
Ville Syrjälä4e975082014-03-07 18:32:11 +02001820static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1821 int level, bool is_sprite)
1822{
1823 if (INTEL_INFO(dev)->gen >= 8)
1824 /* BDW primary/sprite plane watermarks */
1825 return level == 0 ? 255 : 2047;
1826 else if (INTEL_INFO(dev)->gen >= 7)
1827 /* IVB/HSW primary/sprite plane watermarks */
1828 return level == 0 ? 127 : 1023;
1829 else if (!is_sprite)
1830 /* ILK/SNB primary plane watermarks */
1831 return level == 0 ? 127 : 511;
1832 else
1833 /* ILK/SNB sprite plane watermarks */
1834 return level == 0 ? 63 : 255;
1835}
1836
1837static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1838 int level)
1839{
1840 if (INTEL_INFO(dev)->gen >= 7)
1841 return level == 0 ? 63 : 255;
1842 else
1843 return level == 0 ? 31 : 63;
1844}
1845
1846static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1847{
1848 if (INTEL_INFO(dev)->gen >= 8)
1849 return 31;
1850 else
1851 return 15;
1852}
1853
Ville Syrjälä158ae642013-08-07 13:28:19 +03001854/* Calculate the maximum primary/sprite plane watermark */
1855static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1856 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001857 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001858 enum intel_ddb_partitioning ddb_partitioning,
1859 bool is_sprite)
1860{
1861 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001862
1863 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001864 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001865 return 0;
1866
1867 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001868 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001869 fifo_size /= INTEL_INFO(dev)->num_pipes;
1870
1871 /*
1872 * For some reason the non self refresh
1873 * FIFO size is only half of the self
1874 * refresh FIFO size on ILK/SNB.
1875 */
1876 if (INTEL_INFO(dev)->gen <= 6)
1877 fifo_size /= 2;
1878 }
1879
Ville Syrjälä240264f2013-08-07 13:29:12 +03001880 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001881 /* level 0 is always calculated with 1:1 split */
1882 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1883 if (is_sprite)
1884 fifo_size *= 5;
1885 fifo_size /= 6;
1886 } else {
1887 fifo_size /= 2;
1888 }
1889 }
1890
1891 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001892 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001893}
1894
1895/* Calculate the maximum cursor plane watermark */
1896static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001897 int level,
1898 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001899{
1900 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001901 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001902 return 64;
1903
1904 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001905 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001906}
1907
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001908static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001909 int level,
1910 const struct intel_wm_config *config,
1911 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001912 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001913{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001914 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1915 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1916 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001917 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001918}
1919
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001920static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1921 int level,
1922 struct ilk_wm_maximums *max)
1923{
1924 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1925 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1926 max->cur = ilk_cursor_wm_reg_max(dev, level);
1927 max->fbc = ilk_fbc_wm_reg_max(dev);
1928}
1929
Ville Syrjäläd9395652013-10-09 19:18:10 +03001930static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001931 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001932 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001933{
1934 bool ret;
1935
1936 /* already determined to be invalid? */
1937 if (!result->enable)
1938 return false;
1939
1940 result->enable = result->pri_val <= max->pri &&
1941 result->spr_val <= max->spr &&
1942 result->cur_val <= max->cur;
1943
1944 ret = result->enable;
1945
1946 /*
1947 * HACK until we can pre-compute everything,
1948 * and thus fail gracefully if LP0 watermarks
1949 * are exceeded...
1950 */
1951 if (level == 0 && !result->enable) {
1952 if (result->pri_val > max->pri)
1953 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1954 level, result->pri_val, max->pri);
1955 if (result->spr_val > max->spr)
1956 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1957 level, result->spr_val, max->spr);
1958 if (result->cur_val > max->cur)
1959 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1960 level, result->cur_val, max->cur);
1961
1962 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1963 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1964 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1965 result->enable = true;
1966 }
1967
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001968 return ret;
1969}
1970
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001971static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07001972 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001973 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07001974 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07001975 struct intel_plane_state *pristate,
1976 struct intel_plane_state *sprstate,
1977 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001978 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001979{
1980 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
1981 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
1982 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
1983
1984 /* WM1+ latency values stored in 0.5us units */
1985 if (level > 0) {
1986 pri_latency *= 5;
1987 spr_latency *= 5;
1988 cur_latency *= 5;
1989 }
1990
Matt Roper86c8bbb2015-09-24 15:53:16 -07001991 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
1992 pri_latency, level);
1993 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
1994 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
1995 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001996 result->enable = true;
1997}
1998
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001999static uint32_t
2000hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002001{
2002 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03002004 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002005 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002006
Matt Roper3ef00282015-03-09 10:19:24 -07002007 if (!intel_crtc->active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002008 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002009
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002010 /* The WM are computed with base on how long it takes to fill a single
2011 * row at the given clock rate, multiplied by 8.
2012 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002013 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2014 adjusted_mode->crtc_clock);
2015 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä05024da2015-06-03 15:45:08 +03002016 dev_priv->cdclk_freq);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002017
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002018 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2019 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002020}
2021
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002022static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002023{
2024 struct drm_i915_private *dev_priv = dev->dev_private;
2025
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002026 if (IS_GEN9(dev)) {
2027 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002028 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002029 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002030
2031 /* read the first set of memory latencies[0:3] */
2032 val = 0; /* data0 to be programmed to 0 for first set */
2033 mutex_lock(&dev_priv->rps.hw_lock);
2034 ret = sandybridge_pcode_read(dev_priv,
2035 GEN9_PCODE_READ_MEM_LATENCY,
2036 &val);
2037 mutex_unlock(&dev_priv->rps.hw_lock);
2038
2039 if (ret) {
2040 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2041 return;
2042 }
2043
2044 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2045 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2046 GEN9_MEM_LATENCY_LEVEL_MASK;
2047 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2048 GEN9_MEM_LATENCY_LEVEL_MASK;
2049 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2050 GEN9_MEM_LATENCY_LEVEL_MASK;
2051
2052 /* read the second set of memory latencies[4:7] */
2053 val = 1; /* data0 to be programmed to 1 for second set */
2054 mutex_lock(&dev_priv->rps.hw_lock);
2055 ret = sandybridge_pcode_read(dev_priv,
2056 GEN9_PCODE_READ_MEM_LATENCY,
2057 &val);
2058 mutex_unlock(&dev_priv->rps.hw_lock);
2059 if (ret) {
2060 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2061 return;
2062 }
2063
2064 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2065 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2066 GEN9_MEM_LATENCY_LEVEL_MASK;
2067 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2068 GEN9_MEM_LATENCY_LEVEL_MASK;
2069 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2070 GEN9_MEM_LATENCY_LEVEL_MASK;
2071
Vandana Kannan367294b2014-11-04 17:06:46 +00002072 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002073 * WaWmMemoryReadLatency:skl
2074 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002075 * punit doesn't take into account the read latency so we need
2076 * to add 2us to the various latency levels we retrieve from
2077 * the punit.
2078 * - W0 is a bit special in that it's the only level that
2079 * can't be disabled if we want to have display working, so
2080 * we always add 2us there.
2081 * - For levels >=1, punit returns 0us latency when they are
2082 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002083 *
2084 * Additionally, if a level n (n > 1) has a 0us latency, all
2085 * levels m (m >= n) need to be disabled. We make sure to
2086 * sanitize the values out of the punit to satisfy this
2087 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002088 */
2089 wm[0] += 2;
2090 for (level = 1; level <= max_level; level++)
2091 if (wm[level] != 0)
2092 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002093 else {
2094 for (i = level + 1; i <= max_level; i++)
2095 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002096
Vandana Kannan4f947382014-11-04 17:06:47 +00002097 break;
2098 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002099 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002100 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2101
2102 wm[0] = (sskpd >> 56) & 0xFF;
2103 if (wm[0] == 0)
2104 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002105 wm[1] = (sskpd >> 4) & 0xFF;
2106 wm[2] = (sskpd >> 12) & 0xFF;
2107 wm[3] = (sskpd >> 20) & 0x1FF;
2108 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002109 } else if (INTEL_INFO(dev)->gen >= 6) {
2110 uint32_t sskpd = I915_READ(MCH_SSKPD);
2111
2112 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2113 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2114 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2115 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002116 } else if (INTEL_INFO(dev)->gen >= 5) {
2117 uint32_t mltr = I915_READ(MLTR_ILK);
2118
2119 /* ILK primary LP0 latency is 700 ns */
2120 wm[0] = 7;
2121 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2122 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002123 }
2124}
2125
Ville Syrjälä53615a52013-08-01 16:18:50 +03002126static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2127{
2128 /* ILK sprite LP0 latency is 1300 ns */
2129 if (INTEL_INFO(dev)->gen == 5)
2130 wm[0] = 13;
2131}
2132
2133static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2134{
2135 /* ILK cursor LP0 latency is 1300 ns */
2136 if (INTEL_INFO(dev)->gen == 5)
2137 wm[0] = 13;
2138
2139 /* WaDoubleCursorLP3Latency:ivb */
2140 if (IS_IVYBRIDGE(dev))
2141 wm[3] *= 2;
2142}
2143
Damien Lespiau546c81f2014-05-13 15:30:26 +01002144int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002145{
2146 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002147 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002148 return 7;
2149 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002150 return 4;
2151 else if (INTEL_INFO(dev)->gen >= 6)
2152 return 3;
2153 else
2154 return 2;
2155}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002156
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002157static void intel_print_wm_latency(struct drm_device *dev,
2158 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002159 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002160{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002161 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002162
2163 for (level = 0; level <= max_level; level++) {
2164 unsigned int latency = wm[level];
2165
2166 if (latency == 0) {
2167 DRM_ERROR("%s WM%d latency not provided\n",
2168 name, level);
2169 continue;
2170 }
2171
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002172 /*
2173 * - latencies are in us on gen9.
2174 * - before then, WM1+ latency values are in 0.5us units
2175 */
2176 if (IS_GEN9(dev))
2177 latency *= 10;
2178 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002179 latency *= 5;
2180
2181 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2182 name, level, wm[level],
2183 latency / 10, latency % 10);
2184 }
2185}
2186
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002187static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2188 uint16_t wm[5], uint16_t min)
2189{
2190 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2191
2192 if (wm[0] >= min)
2193 return false;
2194
2195 wm[0] = max(wm[0], min);
2196 for (level = 1; level <= max_level; level++)
2197 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2198
2199 return true;
2200}
2201
2202static void snb_wm_latency_quirk(struct drm_device *dev)
2203{
2204 struct drm_i915_private *dev_priv = dev->dev_private;
2205 bool changed;
2206
2207 /*
2208 * The BIOS provided WM memory latency values are often
2209 * inadequate for high resolution displays. Adjust them.
2210 */
2211 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2212 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2213 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2214
2215 if (!changed)
2216 return;
2217
2218 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2219 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2220 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2221 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2222}
2223
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002224static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002225{
2226 struct drm_i915_private *dev_priv = dev->dev_private;
2227
2228 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2229
2230 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2231 sizeof(dev_priv->wm.pri_latency));
2232 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2233 sizeof(dev_priv->wm.pri_latency));
2234
2235 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2236 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002237
2238 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2239 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2240 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002241
2242 if (IS_GEN6(dev))
2243 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002244}
2245
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002246static void skl_setup_wm_latency(struct drm_device *dev)
2247{
2248 struct drm_i915_private *dev_priv = dev->dev_private;
2249
2250 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2251 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2252}
2253
Matt Roper261a27d2015-10-08 15:28:25 -07002254static void ilk_compute_wm_config(struct drm_device *dev,
2255 struct intel_wm_config *config)
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002256{
Matt Roper261a27d2015-10-08 15:28:25 -07002257 struct intel_crtc *intel_crtc;
2258
2259 /* Compute the currently _active_ config */
2260 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper4e0963c2015-09-24 15:53:15 -07002261 const struct intel_pipe_wm *wm = &intel_crtc->wm.active.ilk;
Matt Roper261a27d2015-10-08 15:28:25 -07002262
2263 if (!wm->pipe_enabled)
2264 continue;
2265
2266 config->sprites_enabled |= wm->sprites_enabled;
2267 config->sprites_scaled |= wm->sprites_scaled;
2268 config->num_pipes_active++;
2269 }
2270}
2271
2272/* Compute new watermarks for the pipe */
Matt Roper86c8bbb2015-09-24 15:53:16 -07002273static int ilk_compute_pipe_wm(struct intel_crtc *intel_crtc,
2274 struct drm_atomic_state *state)
Matt Roper261a27d2015-10-08 15:28:25 -07002275{
Matt Roper86c8bbb2015-09-24 15:53:16 -07002276 struct intel_pipe_wm *pipe_wm;
2277 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002278 const struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002279 struct intel_crtc_state *cstate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002280 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002281 struct drm_plane_state *ps;
2282 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002283 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002284 struct intel_plane_state *curstate = NULL;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002285 int level, max_level = ilk_wm_max_level(dev);
2286 /* LP0 watermark maximums depend on this pipe alone */
2287 struct intel_wm_config config = {
2288 .num_pipes_active = 1,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002289 };
Imre Deak820c1982013-12-17 14:46:36 +02002290 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002291
Matt Roper86c8bbb2015-09-24 15:53:16 -07002292 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
2293 if (IS_ERR(cstate))
2294 return PTR_ERR(cstate);
2295
2296 pipe_wm = &cstate->wm.optimal.ilk;
2297
Matt Roper43d59ed2015-09-24 15:53:07 -07002298 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07002299 ps = drm_atomic_get_plane_state(state,
2300 &intel_plane->base);
2301 if (IS_ERR(ps))
2302 return PTR_ERR(ps);
2303
2304 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
2305 pristate = to_intel_plane_state(ps);
2306 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
2307 sprstate = to_intel_plane_state(ps);
2308 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
2309 curstate = to_intel_plane_state(ps);
Matt Roper43d59ed2015-09-24 15:53:07 -07002310 }
2311
2312 config.sprites_enabled = sprstate->visible;
2313 config.sprites_scaled = sprstate->visible &&
2314 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2315 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2316
Matt Roper7221fc32015-09-24 15:53:08 -07002317 pipe_wm->pipe_enabled = cstate->base.active;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002318 pipe_wm->sprites_enabled = config.sprites_enabled;
Matt Roper43d59ed2015-09-24 15:53:07 -07002319 pipe_wm->sprites_scaled = config.sprites_scaled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002320
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002321 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper43d59ed2015-09-24 15:53:07 -07002322 if (INTEL_INFO(dev)->gen <= 6 && sprstate->visible)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002323 max_level = 1;
2324
2325 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Roper43d59ed2015-09-24 15:53:07 -07002326 if (config.sprites_scaled)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002327 max_level = 0;
2328
Matt Roper86c8bbb2015-09-24 15:53:16 -07002329 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
2330 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002331
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002332 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Matt Roper86c8bbb2015-09-24 15:53:16 -07002333 pipe_wm->linetime = hsw_compute_linetime_wm(dev,
2334 &intel_crtc->base);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002335
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002336 /* LP0 watermarks always use 1/2 DDB partitioning */
2337 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2338
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002339 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002340 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
Matt Roper86c8bbb2015-09-24 15:53:16 -07002341 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002342
2343 ilk_compute_wm_reg_maximums(dev, 1, &max);
2344
2345 for (level = 1; level <= max_level; level++) {
2346 struct intel_wm_level wm = {};
2347
Matt Roper86c8bbb2015-09-24 15:53:16 -07002348 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
2349 pristate, sprstate, curstate, &wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002350
2351 /*
2352 * Disable any watermark level that exceeds the
2353 * register maximums since such watermarks are
2354 * always invalid.
2355 */
2356 if (!ilk_validate_wm_level(level, &max, &wm))
2357 break;
2358
2359 pipe_wm->wm[level] = wm;
2360 }
2361
Matt Roper86c8bbb2015-09-24 15:53:16 -07002362 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002363}
2364
2365/*
2366 * Merge the watermarks from all active pipes for a specific level.
2367 */
2368static void ilk_merge_wm_level(struct drm_device *dev,
2369 int level,
2370 struct intel_wm_level *ret_wm)
2371{
2372 const struct intel_crtc *intel_crtc;
2373
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002374 ret_wm->enable = true;
2375
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002376 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper4e0963c2015-09-24 15:53:15 -07002377 const struct intel_crtc_state *cstate =
2378 to_intel_crtc_state(intel_crtc->base.state);
2379 const struct intel_pipe_wm *active = &cstate->wm.optimal.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002380 const struct intel_wm_level *wm = &active->wm[level];
2381
2382 if (!active->pipe_enabled)
2383 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002384
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002385 /*
2386 * The watermark values may have been used in the past,
2387 * so we must maintain them in the registers for some
2388 * time even if the level is now disabled.
2389 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002390 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002391 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002392
2393 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2394 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2395 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2396 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2397 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002398}
2399
2400/*
2401 * Merge all low power watermarks for all active pipes.
2402 */
2403static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002404 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002405 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002406 struct intel_pipe_wm *merged)
2407{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002408 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002409 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002410 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002411
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002412 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2413 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2414 config->num_pipes_active > 1)
2415 return;
2416
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002417 /* ILK: FBC WM must be disabled always */
2418 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002419
2420 /* merge each WM1+ level */
2421 for (level = 1; level <= max_level; level++) {
2422 struct intel_wm_level *wm = &merged->wm[level];
2423
2424 ilk_merge_wm_level(dev, level, wm);
2425
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002426 if (level > last_enabled_level)
2427 wm->enable = false;
2428 else if (!ilk_validate_wm_level(level, max, wm))
2429 /* make sure all following levels get disabled */
2430 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002431
2432 /*
2433 * The spec says it is preferred to disable
2434 * FBC WMs instead of disabling a WM level.
2435 */
2436 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002437 if (wm->enable)
2438 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002439 wm->fbc_val = 0;
2440 }
2441 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002442
2443 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2444 /*
2445 * FIXME this is racy. FBC might get enabled later.
2446 * What we should check here is whether FBC can be
2447 * enabled sometime later.
2448 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002449 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
2450 intel_fbc_enabled(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002451 for (level = 2; level <= max_level; level++) {
2452 struct intel_wm_level *wm = &merged->wm[level];
2453
2454 wm->enable = false;
2455 }
2456 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002457}
2458
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002459static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2460{
2461 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2462 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2463}
2464
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002465/* The value we need to program into the WM_LPx latency field */
2466static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2467{
2468 struct drm_i915_private *dev_priv = dev->dev_private;
2469
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002470 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002471 return 2 * level;
2472 else
2473 return dev_priv->wm.pri_latency[level];
2474}
2475
Imre Deak820c1982013-12-17 14:46:36 +02002476static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002477 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002478 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002479 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002480{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002481 struct intel_crtc *intel_crtc;
2482 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002483
Ville Syrjälä0362c782013-10-09 19:17:57 +03002484 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002485 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002486
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002487 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002488 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002489 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002490
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002491 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002492
Ville Syrjälä0362c782013-10-09 19:17:57 +03002493 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002494
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002495 /*
2496 * Maintain the watermark values even if the level is
2497 * disabled. Doing otherwise could cause underruns.
2498 */
2499 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002500 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002501 (r->pri_val << WM1_LP_SR_SHIFT) |
2502 r->cur_val;
2503
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002504 if (r->enable)
2505 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2506
Ville Syrjälä416f4722013-11-02 21:07:46 -07002507 if (INTEL_INFO(dev)->gen >= 8)
2508 results->wm_lp[wm_lp - 1] |=
2509 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2510 else
2511 results->wm_lp[wm_lp - 1] |=
2512 r->fbc_val << WM1_LP_FBC_SHIFT;
2513
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002514 /*
2515 * Always set WM1S_LP_EN when spr_val != 0, even if the
2516 * level is disabled. Doing otherwise could cause underruns.
2517 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002518 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2519 WARN_ON(wm_lp != 1);
2520 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2521 } else
2522 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002523 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002524
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002526 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper4e0963c2015-09-24 15:53:15 -07002527 const struct intel_crtc_state *cstate =
2528 to_intel_crtc_state(intel_crtc->base.state);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002529 enum pipe pipe = intel_crtc->pipe;
Matt Roper4e0963c2015-09-24 15:53:15 -07002530 const struct intel_wm_level *r = &cstate->wm.optimal.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002531
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002532 if (WARN_ON(!r->enable))
2533 continue;
2534
Matt Roper4e0963c2015-09-24 15:53:15 -07002535 results->wm_linetime[pipe] = cstate->wm.optimal.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002536
2537 results->wm_pipe[pipe] =
2538 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2539 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2540 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002541 }
2542}
2543
Paulo Zanoni861f3382013-05-31 10:19:21 -03002544/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2545 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002546static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002547 struct intel_pipe_wm *r1,
2548 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002549{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002550 int level, max_level = ilk_wm_max_level(dev);
2551 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002552
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002553 for (level = 1; level <= max_level; level++) {
2554 if (r1->wm[level].enable)
2555 level1 = level;
2556 if (r2->wm[level].enable)
2557 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002558 }
2559
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002560 if (level1 == level2) {
2561 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002562 return r2;
2563 else
2564 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002565 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002566 return r1;
2567 } else {
2568 return r2;
2569 }
2570}
2571
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002572/* dirty bits used to track which watermarks need changes */
2573#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2574#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2575#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2576#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2577#define WM_DIRTY_FBC (1 << 24)
2578#define WM_DIRTY_DDB (1 << 25)
2579
Damien Lespiau055e3932014-08-18 13:49:10 +01002580static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002581 const struct ilk_wm_values *old,
2582 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002583{
2584 unsigned int dirty = 0;
2585 enum pipe pipe;
2586 int wm_lp;
2587
Damien Lespiau055e3932014-08-18 13:49:10 +01002588 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002589 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2590 dirty |= WM_DIRTY_LINETIME(pipe);
2591 /* Must disable LP1+ watermarks too */
2592 dirty |= WM_DIRTY_LP_ALL;
2593 }
2594
2595 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2596 dirty |= WM_DIRTY_PIPE(pipe);
2597 /* Must disable LP1+ watermarks too */
2598 dirty |= WM_DIRTY_LP_ALL;
2599 }
2600 }
2601
2602 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2603 dirty |= WM_DIRTY_FBC;
2604 /* Must disable LP1+ watermarks too */
2605 dirty |= WM_DIRTY_LP_ALL;
2606 }
2607
2608 if (old->partitioning != new->partitioning) {
2609 dirty |= WM_DIRTY_DDB;
2610 /* Must disable LP1+ watermarks too */
2611 dirty |= WM_DIRTY_LP_ALL;
2612 }
2613
2614 /* LP1+ watermarks already deemed dirty, no need to continue */
2615 if (dirty & WM_DIRTY_LP_ALL)
2616 return dirty;
2617
2618 /* Find the lowest numbered LP1+ watermark in need of an update... */
2619 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2620 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2621 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2622 break;
2623 }
2624
2625 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2626 for (; wm_lp <= 3; wm_lp++)
2627 dirty |= WM_DIRTY_LP(wm_lp);
2628
2629 return dirty;
2630}
2631
Ville Syrjälä8553c182013-12-05 15:51:39 +02002632static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2633 unsigned int dirty)
2634{
Imre Deak820c1982013-12-17 14:46:36 +02002635 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002636 bool changed = false;
2637
2638 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2639 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2640 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2641 changed = true;
2642 }
2643 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2644 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2645 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2646 changed = true;
2647 }
2648 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2649 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2650 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2651 changed = true;
2652 }
2653
2654 /*
2655 * Don't touch WM1S_LP_EN here.
2656 * Doing so could cause underruns.
2657 */
2658
2659 return changed;
2660}
2661
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002662/*
2663 * The spec says we shouldn't write when we don't need, because every write
2664 * causes WMs to be re-evaluated, expending some power.
2665 */
Imre Deak820c1982013-12-17 14:46:36 +02002666static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2667 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002668{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002669 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002670 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002671 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002672 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002673
Damien Lespiau055e3932014-08-18 13:49:10 +01002674 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002675 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002676 return;
2677
Ville Syrjälä8553c182013-12-05 15:51:39 +02002678 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002679
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002680 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002681 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002682 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002683 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002684 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002685 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2686
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002687 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002688 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002689 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002690 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002691 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002692 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2693
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002694 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002695 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002696 val = I915_READ(WM_MISC);
2697 if (results->partitioning == INTEL_DDB_PART_1_2)
2698 val &= ~WM_MISC_DATA_PARTITION_5_6;
2699 else
2700 val |= WM_MISC_DATA_PARTITION_5_6;
2701 I915_WRITE(WM_MISC, val);
2702 } else {
2703 val = I915_READ(DISP_ARB_CTL2);
2704 if (results->partitioning == INTEL_DDB_PART_1_2)
2705 val &= ~DISP_DATA_PARTITION_5_6;
2706 else
2707 val |= DISP_DATA_PARTITION_5_6;
2708 I915_WRITE(DISP_ARB_CTL2, val);
2709 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002710 }
2711
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002712 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002713 val = I915_READ(DISP_ARB_CTL);
2714 if (results->enable_fbc_wm)
2715 val &= ~DISP_FBC_WM_DIS;
2716 else
2717 val |= DISP_FBC_WM_DIS;
2718 I915_WRITE(DISP_ARB_CTL, val);
2719 }
2720
Imre Deak954911e2013-12-17 14:46:34 +02002721 if (dirty & WM_DIRTY_LP(1) &&
2722 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2723 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2724
2725 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002726 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2727 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2728 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2729 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2730 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002731
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002732 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002733 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002734 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002735 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002736 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002737 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002738
2739 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002740}
2741
Ville Syrjälä8553c182013-12-05 15:51:39 +02002742static bool ilk_disable_lp_wm(struct drm_device *dev)
2743{
2744 struct drm_i915_private *dev_priv = dev->dev_private;
2745
2746 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2747}
2748
Damien Lespiaub9cec072014-11-04 17:06:43 +00002749/*
2750 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2751 * different active planes.
2752 */
2753
2754#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002755#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002756
Matt Roper024c9042015-09-24 15:53:11 -07002757/*
2758 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2759 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2760 * other universal planes are in indices 1..n. Note that this may leave unused
2761 * indices between the top "sprite" plane and the cursor.
2762 */
2763static int
2764skl_wm_plane_id(const struct intel_plane *plane)
2765{
2766 switch (plane->base.type) {
2767 case DRM_PLANE_TYPE_PRIMARY:
2768 return 0;
2769 case DRM_PLANE_TYPE_CURSOR:
2770 return PLANE_CURSOR;
2771 case DRM_PLANE_TYPE_OVERLAY:
2772 return plane->plane + 1;
2773 default:
2774 MISSING_CASE(plane->base.type);
2775 return plane->plane;
2776 }
2777}
2778
Damien Lespiaub9cec072014-11-04 17:06:43 +00002779static void
2780skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07002781 const struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002782 const struct intel_wm_config *config,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002783 struct skl_ddb_entry *alloc /* out */)
2784{
Matt Roper024c9042015-09-24 15:53:11 -07002785 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002786 struct drm_crtc *crtc;
2787 unsigned int pipe_size, ddb_size;
2788 int nth_active_pipe;
2789
Matt Roper024c9042015-09-24 15:53:11 -07002790 if (!cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00002791 alloc->start = 0;
2792 alloc->end = 0;
2793 return;
2794 }
2795
Damien Lespiau43d735a2015-03-17 11:39:34 +02002796 if (IS_BROXTON(dev))
2797 ddb_size = BXT_DDB_SIZE;
2798 else
2799 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002800
2801 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2802
2803 nth_active_pipe = 0;
2804 for_each_crtc(dev, crtc) {
Matt Roper3ef00282015-03-09 10:19:24 -07002805 if (!to_intel_crtc(crtc)->active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002806 continue;
2807
2808 if (crtc == for_crtc)
2809 break;
2810
2811 nth_active_pipe++;
2812 }
2813
2814 pipe_size = ddb_size / config->num_pipes_active;
2815 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
Damien Lespiau16160e32014-11-04 17:06:53 +00002816 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002817}
2818
2819static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2820{
2821 if (config->num_pipes_active == 1)
2822 return 32;
2823
2824 return 8;
2825}
2826
Damien Lespiaua269c582014-11-04 17:06:49 +00002827static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2828{
2829 entry->start = reg & 0x3ff;
2830 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002831 if (entry->end)
2832 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002833}
2834
Damien Lespiau08db6652014-11-04 17:06:52 +00002835void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2836 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002837{
Damien Lespiaua269c582014-11-04 17:06:49 +00002838 enum pipe pipe;
2839 int plane;
2840 u32 val;
2841
2842 for_each_pipe(dev_priv, pipe) {
Damien Lespiaudd740782015-02-28 14:54:08 +00002843 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002844 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2845 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2846 val);
2847 }
2848
2849 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07002850 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
2851 val);
Damien Lespiaua269c582014-11-04 17:06:49 +00002852 }
2853}
2854
Damien Lespiaub9cec072014-11-04 17:06:43 +00002855static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07002856skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
2857 const struct drm_plane_state *pstate,
2858 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002859{
Matt Roper024c9042015-09-24 15:53:11 -07002860 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
2861 struct drm_framebuffer *fb = pstate->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002862
2863 /* for planar format */
Matt Roper024c9042015-09-24 15:53:11 -07002864 if (fb->pixel_format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002865 if (y) /* y-plane data rate */
Matt Roper024c9042015-09-24 15:53:11 -07002866 return intel_crtc->config->pipe_src_w *
2867 intel_crtc->config->pipe_src_h *
2868 drm_format_plane_cpp(fb->pixel_format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002869 else /* uv-plane data rate */
Matt Roper024c9042015-09-24 15:53:11 -07002870 return (intel_crtc->config->pipe_src_w/2) *
2871 (intel_crtc->config->pipe_src_h/2) *
2872 drm_format_plane_cpp(fb->pixel_format, 1);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002873 }
2874
2875 /* for packed formats */
Matt Roper024c9042015-09-24 15:53:11 -07002876 return intel_crtc->config->pipe_src_w *
2877 intel_crtc->config->pipe_src_h *
2878 drm_format_plane_cpp(fb->pixel_format, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002879}
2880
2881/*
2882 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2883 * a 8192x4096@32bpp framebuffer:
2884 * 3 * 4096 * 8192 * 4 < 2^32
2885 */
2886static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07002887skl_get_total_relative_data_rate(const struct intel_crtc_state *cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002888{
Matt Roper024c9042015-09-24 15:53:11 -07002889 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
2890 struct drm_device *dev = intel_crtc->base.dev;
2891 const struct intel_plane *intel_plane;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002892 unsigned int total_data_rate = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002893
Matt Roper024c9042015-09-24 15:53:11 -07002894 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2895 const struct drm_plane_state *pstate = intel_plane->base.state;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002896
Matt Roper024c9042015-09-24 15:53:11 -07002897 if (pstate->fb == NULL)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002898 continue;
2899
Matt Roper024c9042015-09-24 15:53:11 -07002900 if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
2901 continue;
2902
2903 /* packed/uv */
2904 total_data_rate += skl_plane_relative_data_rate(cstate,
2905 pstate,
2906 0);
2907
2908 if (pstate->fb->pixel_format == DRM_FORMAT_NV12)
2909 /* y-plane */
2910 total_data_rate += skl_plane_relative_data_rate(cstate,
2911 pstate,
2912 1);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002913 }
2914
2915 return total_data_rate;
2916}
2917
2918static void
Matt Roper024c9042015-09-24 15:53:11 -07002919skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Matt Roper261a27d2015-10-08 15:28:25 -07002920 const struct intel_wm_config *config,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002921 struct skl_ddb_allocation *ddb /* out */)
2922{
Matt Roper024c9042015-09-24 15:53:11 -07002923 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002924 struct drm_device *dev = crtc->dev;
2925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07002926 struct intel_plane *intel_plane;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002927 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002928 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002929 uint16_t alloc_size, start, cursor_blocks;
Damien Lespiau80958152015-02-09 13:35:10 +00002930 uint16_t minimum[I915_MAX_PLANES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002931 uint16_t y_minimum[I915_MAX_PLANES];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002932 unsigned int total_data_rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002933
Matt Roper024c9042015-09-24 15:53:11 -07002934 skl_ddb_get_pipe_allocation_limits(dev, cstate, config, alloc);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002935 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002936 if (alloc_size == 0) {
2937 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roper4969d332015-09-24 15:53:10 -07002938 memset(&ddb->plane[pipe][PLANE_CURSOR], 0,
2939 sizeof(ddb->plane[pipe][PLANE_CURSOR]));
Damien Lespiaub9cec072014-11-04 17:06:43 +00002940 return;
2941 }
2942
2943 cursor_blocks = skl_cursor_allocation(config);
Matt Roper4969d332015-09-24 15:53:10 -07002944 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
2945 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002946
2947 alloc_size -= cursor_blocks;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002948 alloc->end -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002949
Damien Lespiau80958152015-02-09 13:35:10 +00002950 /* 1. Allocate the mininum required blocks for each active plane */
Matt Roper024c9042015-09-24 15:53:11 -07002951 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2952 struct drm_plane *plane = &intel_plane->base;
2953 struct drm_framebuffer *fb = plane->state->fb;
2954 int id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00002955
Matt Roper024c9042015-09-24 15:53:11 -07002956 if (fb == NULL)
2957 continue;
2958 if (plane->type == DRM_PLANE_TYPE_CURSOR)
Damien Lespiau80958152015-02-09 13:35:10 +00002959 continue;
2960
Matt Roper024c9042015-09-24 15:53:11 -07002961 minimum[id] = 8;
2962 alloc_size -= minimum[id];
2963 y_minimum[id] = (fb->pixel_format == DRM_FORMAT_NV12) ? 8 : 0;
2964 alloc_size -= y_minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00002965 }
2966
Damien Lespiaub9cec072014-11-04 17:06:43 +00002967 /*
Damien Lespiau80958152015-02-09 13:35:10 +00002968 * 2. Distribute the remaining space in proportion to the amount of
2969 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00002970 *
2971 * FIXME: we may not allocate every single block here.
2972 */
Matt Roper024c9042015-09-24 15:53:11 -07002973 total_data_rate = skl_get_total_relative_data_rate(cstate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002974
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002975 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07002976 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2977 struct drm_plane *plane = &intel_plane->base;
2978 struct drm_plane_state *pstate = intel_plane->base.state;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002979 unsigned int data_rate, y_data_rate;
2980 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07002981 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002982
Matt Roper024c9042015-09-24 15:53:11 -07002983 if (pstate->fb == NULL)
2984 continue;
2985 if (plane->type == DRM_PLANE_TYPE_CURSOR)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002986 continue;
2987
Matt Roper024c9042015-09-24 15:53:11 -07002988 data_rate = skl_plane_relative_data_rate(cstate, pstate, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002989
2990 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002991 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00002992 * promote the expression to 64 bits to avoid overflowing, the
2993 * result is < available as data_rate / total_data_rate < 1
2994 */
Matt Roper024c9042015-09-24 15:53:11 -07002995 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00002996 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
2997 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002998
Matt Roper024c9042015-09-24 15:53:11 -07002999 ddb->plane[pipe][id].start = start;
3000 ddb->plane[pipe][id].end = start + plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003001
3002 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003003
3004 /*
3005 * allocation for y_plane part of planar format:
3006 */
Matt Roper024c9042015-09-24 15:53:11 -07003007 if (pstate->fb->pixel_format == DRM_FORMAT_NV12) {
3008 y_data_rate = skl_plane_relative_data_rate(cstate,
3009 pstate,
3010 1);
3011 y_plane_blocks = y_minimum[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003012 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3013 total_data_rate);
3014
Matt Roper024c9042015-09-24 15:53:11 -07003015 ddb->y_plane[pipe][id].start = start;
3016 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003017
3018 start += y_plane_blocks;
3019 }
3020
Damien Lespiaub9cec072014-11-04 17:06:43 +00003021 }
3022
3023}
3024
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003025static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003026{
3027 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003028 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003029}
3030
3031/*
3032 * The max latency should be 257 (max the punit can code is 255 and we add 2us
3033 * for the read latency) and bytes_per_pixel should always be <= 8, so that
3034 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3035 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3036*/
3037static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
3038 uint32_t latency)
3039{
3040 uint32_t wm_intermediate_val, ret;
3041
3042 if (latency == 0)
3043 return UINT_MAX;
3044
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003045 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003046 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3047
3048 return ret;
3049}
3050
3051static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
3052 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003053 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003054{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003055 uint32_t ret;
3056 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3057 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003058
3059 if (latency == 0)
3060 return UINT_MAX;
3061
3062 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003063
3064 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3065 tiling == I915_FORMAT_MOD_Yf_TILED) {
3066 plane_bytes_per_line *= 4;
3067 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3068 plane_blocks_per_line /= 4;
3069 } else {
3070 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3071 }
3072
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003073 wm_intermediate_val = latency * pixel_rate;
3074 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003075 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003076
3077 return ret;
3078}
3079
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003080static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
3081 const struct intel_crtc *intel_crtc)
3082{
3083 struct drm_device *dev = intel_crtc->base.dev;
3084 struct drm_i915_private *dev_priv = dev->dev_private;
3085 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3086 enum pipe pipe = intel_crtc->pipe;
3087
3088 if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
3089 sizeof(new_ddb->plane[pipe])))
3090 return true;
3091
Matt Roper4969d332015-09-24 15:53:10 -07003092 if (memcmp(&new_ddb->plane[pipe][PLANE_CURSOR], &cur_ddb->plane[pipe][PLANE_CURSOR],
3093 sizeof(new_ddb->plane[pipe][PLANE_CURSOR])))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003094 return true;
3095
3096 return false;
3097}
3098
Matt Roper261a27d2015-10-08 15:28:25 -07003099static void skl_compute_wm_global_parameters(struct drm_device *dev,
3100 struct intel_wm_config *config)
3101{
3102 struct drm_crtc *crtc;
3103
3104 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3105 config->num_pipes_active += to_intel_crtc(crtc)->active;
Paulo Zanoni2791a162015-10-09 18:22:43 -03003106}
3107
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003108static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003109 struct intel_crtc_state *cstate,
3110 struct intel_plane *intel_plane,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003111 uint16_t ddb_allocation,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003112 int level,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003113 uint16_t *out_blocks, /* out */
3114 uint8_t *out_lines /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003115{
Matt Roper024c9042015-09-24 15:53:11 -07003116 struct drm_plane *plane = &intel_plane->base;
3117 struct drm_framebuffer *fb = plane->state->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003118 uint32_t latency = dev_priv->wm.skl_latency[level];
3119 uint32_t method1, method2;
3120 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3121 uint32_t res_blocks, res_lines;
3122 uint32_t selected_result;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003123 uint8_t bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003124
Matt Roper024c9042015-09-24 15:53:11 -07003125 if (latency == 0 || !cstate->base.active || !fb)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003126 return false;
3127
Matt Roper024c9042015-09-24 15:53:11 -07003128 bytes_per_pixel = drm_format_plane_cpp(fb->pixel_format, 0);
3129 method1 = skl_wm_method1(skl_pipe_pixel_rate(cstate),
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003130 bytes_per_pixel,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003131 latency);
Matt Roper024c9042015-09-24 15:53:11 -07003132 method2 = skl_wm_method2(skl_pipe_pixel_rate(cstate),
3133 cstate->base.adjusted_mode.crtc_htotal,
3134 cstate->pipe_src_w,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003135 bytes_per_pixel,
Matt Roper024c9042015-09-24 15:53:11 -07003136 fb->modifier[0],
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003137 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003138
Matt Roper024c9042015-09-24 15:53:11 -07003139 plane_bytes_per_line = cstate->pipe_src_w * bytes_per_pixel;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003140 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003141
Matt Roper024c9042015-09-24 15:53:11 -07003142 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3143 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003144 uint32_t min_scanlines = 4;
3145 uint32_t y_tile_minimum;
Matt Roper024c9042015-09-24 15:53:11 -07003146 if (intel_rotation_90_or_270(plane->state->rotation)) {
3147 int bpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3148 drm_format_plane_cpp(fb->pixel_format, 1) :
3149 drm_format_plane_cpp(fb->pixel_format, 0);
3150
3151 switch (bpp) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003152 case 1:
3153 min_scanlines = 16;
3154 break;
3155 case 2:
3156 min_scanlines = 8;
3157 break;
3158 case 8:
3159 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003160 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003161 }
3162 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003163 selected_result = max(method2, y_tile_minimum);
3164 } else {
3165 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3166 selected_result = min(method1, method2);
3167 else
3168 selected_result = method1;
3169 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003170
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003171 res_blocks = selected_result + 1;
3172 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003173
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003174 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003175 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3176 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003177 res_lines += 4;
3178 else
3179 res_blocks++;
3180 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003181
3182 if (res_blocks >= ddb_allocation || res_lines > 31)
Damien Lespiaue6d66172014-11-04 17:06:55 +00003183 return false;
3184
3185 *out_blocks = res_blocks;
3186 *out_lines = res_lines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003187
3188 return true;
3189}
3190
3191static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3192 struct skl_ddb_allocation *ddb,
Matt Roper024c9042015-09-24 15:53:11 -07003193 struct intel_crtc_state *cstate,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003194 int level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003195 struct skl_wm_level *result)
3196{
Matt Roper024c9042015-09-24 15:53:11 -07003197 struct drm_device *dev = dev_priv->dev;
3198 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
3199 struct intel_plane *intel_plane;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003200 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003201 enum pipe pipe = intel_crtc->pipe;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003202
Matt Roper024c9042015-09-24 15:53:11 -07003203 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3204 int i = skl_wm_plane_id(intel_plane);
3205
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003206 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3207
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003208 result->plane_en[i] = skl_compute_plane_wm(dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003209 cstate,
3210 intel_plane,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003211 ddb_blocks,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003212 level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003213 &result->plane_res_b[i],
3214 &result->plane_res_l[i]);
3215 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003216}
3217
Damien Lespiau407b50f2014-11-04 17:06:57 +00003218static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003219skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003220{
Matt Roper024c9042015-09-24 15:53:11 -07003221 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003222 return 0;
3223
Matt Roper024c9042015-09-24 15:53:11 -07003224 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003225 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003226
Matt Roper024c9042015-09-24 15:53:11 -07003227 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3228 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003229}
3230
Matt Roper024c9042015-09-24 15:53:11 -07003231static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003232 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003233{
Matt Roper024c9042015-09-24 15:53:11 -07003234 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003236 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003237
Matt Roper024c9042015-09-24 15:53:11 -07003238 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003239 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003240
3241 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003242 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3243 int i = skl_wm_plane_id(intel_plane);
3244
Damien Lespiau9414f562014-11-04 17:06:58 +00003245 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003246 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003247}
3248
Matt Roper024c9042015-09-24 15:53:11 -07003249static void skl_compute_pipe_wm(struct intel_crtc_state *cstate,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003250 struct skl_ddb_allocation *ddb,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003251 struct skl_pipe_wm *pipe_wm)
3252{
Matt Roper024c9042015-09-24 15:53:11 -07003253 struct drm_device *dev = cstate->base.crtc->dev;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003254 const struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003255 int level, max_level = ilk_wm_max_level(dev);
3256
3257 for (level = 0; level <= max_level; level++) {
Matt Roper024c9042015-09-24 15:53:11 -07003258 skl_compute_wm_level(dev_priv, ddb, cstate,
3259 level, &pipe_wm->wm[level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003260 }
Matt Roper024c9042015-09-24 15:53:11 -07003261 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003262
Matt Roper024c9042015-09-24 15:53:11 -07003263 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003264}
3265
3266static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003267 struct skl_pipe_wm *p_wm,
3268 struct skl_wm_values *r,
3269 struct intel_crtc *intel_crtc)
3270{
3271 int level, max_level = ilk_wm_max_level(dev);
3272 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003273 uint32_t temp;
3274 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003275
3276 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003277 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3278 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003279
3280 temp |= p_wm->wm[level].plane_res_l[i] <<
3281 PLANE_WM_LINES_SHIFT;
3282 temp |= p_wm->wm[level].plane_res_b[i];
3283 if (p_wm->wm[level].plane_en[i])
3284 temp |= PLANE_WM_EN;
3285
3286 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003287 }
3288
3289 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003290
Matt Roper4969d332015-09-24 15:53:10 -07003291 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3292 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003293
Matt Roper4969d332015-09-24 15:53:10 -07003294 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003295 temp |= PLANE_WM_EN;
3296
Matt Roper4969d332015-09-24 15:53:10 -07003297 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003298
3299 }
3300
Damien Lespiau9414f562014-11-04 17:06:58 +00003301 /* transition WMs */
3302 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3303 temp = 0;
3304 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3305 temp |= p_wm->trans_wm.plane_res_b[i];
3306 if (p_wm->trans_wm.plane_en[i])
3307 temp |= PLANE_WM_EN;
3308
3309 r->plane_trans[pipe][i] = temp;
3310 }
3311
3312 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003313 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3314 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3315 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003316 temp |= PLANE_WM_EN;
3317
Matt Roper4969d332015-09-24 15:53:10 -07003318 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003319
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003320 r->wm_linetime[pipe] = p_wm->linetime;
3321}
3322
Damien Lespiau16160e32014-11-04 17:06:53 +00003323static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, uint32_t reg,
3324 const struct skl_ddb_entry *entry)
3325{
3326 if (entry->end)
3327 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3328 else
3329 I915_WRITE(reg, 0);
3330}
3331
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003332static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3333 const struct skl_wm_values *new)
3334{
3335 struct drm_device *dev = dev_priv->dev;
3336 struct intel_crtc *crtc;
3337
3338 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3339 int i, level, max_level = ilk_wm_max_level(dev);
3340 enum pipe pipe = crtc->pipe;
3341
Damien Lespiau5d374d92014-11-04 17:07:00 +00003342 if (!new->dirty[pipe])
3343 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003344
Damien Lespiau5d374d92014-11-04 17:07:00 +00003345 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3346
3347 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003348 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003349 I915_WRITE(PLANE_WM(pipe, i, level),
3350 new->plane[pipe][i][level]);
3351 I915_WRITE(CUR_WM(pipe, level),
Matt Roper4969d332015-09-24 15:53:10 -07003352 new->plane[pipe][PLANE_CURSOR][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003353 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003354 for (i = 0; i < intel_num_planes(crtc); i++)
3355 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3356 new->plane_trans[pipe][i]);
Matt Roper4969d332015-09-24 15:53:10 -07003357 I915_WRITE(CUR_WM_TRANS(pipe),
3358 new->plane_trans[pipe][PLANE_CURSOR]);
Damien Lespiau5d374d92014-11-04 17:07:00 +00003359
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003360 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003361 skl_ddb_entry_write(dev_priv,
3362 PLANE_BUF_CFG(pipe, i),
3363 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003364 skl_ddb_entry_write(dev_priv,
3365 PLANE_NV12_BUF_CFG(pipe, i),
3366 &new->ddb.y_plane[pipe][i]);
3367 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003368
3369 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
Matt Roper4969d332015-09-24 15:53:10 -07003370 &new->ddb.plane[pipe][PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003371 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003372}
3373
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003374/*
3375 * When setting up a new DDB allocation arrangement, we need to correctly
3376 * sequence the times at which the new allocations for the pipes are taken into
3377 * account or we'll have pipes fetching from space previously allocated to
3378 * another pipe.
3379 *
3380 * Roughly the sequence looks like:
3381 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3382 * overlapping with a previous light-up pipe (another way to put it is:
3383 * pipes with their new allocation strickly included into their old ones).
3384 * 2. re-allocate the other pipes that get their allocation reduced
3385 * 3. allocate the pipes having their allocation increased
3386 *
3387 * Steps 1. and 2. are here to take care of the following case:
3388 * - Initially DDB looks like this:
3389 * | B | C |
3390 * - enable pipe A.
3391 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3392 * allocation
3393 * | A | B | C |
3394 *
3395 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3396 */
3397
Damien Lespiaud21b7952014-11-04 17:07:03 +00003398static void
3399skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003400{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003401 int plane;
3402
Damien Lespiaud21b7952014-11-04 17:07:03 +00003403 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3404
Damien Lespiaudd740782015-02-28 14:54:08 +00003405 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003406 I915_WRITE(PLANE_SURF(pipe, plane),
3407 I915_READ(PLANE_SURF(pipe, plane)));
3408 }
3409 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3410}
3411
3412static bool
3413skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3414 const struct skl_ddb_allocation *new,
3415 enum pipe pipe)
3416{
3417 uint16_t old_size, new_size;
3418
3419 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3420 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3421
3422 return old_size != new_size &&
3423 new->pipe[pipe].start >= old->pipe[pipe].start &&
3424 new->pipe[pipe].end <= old->pipe[pipe].end;
3425}
3426
3427static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3428 struct skl_wm_values *new_values)
3429{
3430 struct drm_device *dev = dev_priv->dev;
3431 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003432 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003433 struct intel_crtc *crtc;
3434 enum pipe pipe;
3435
3436 new_ddb = &new_values->ddb;
3437 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3438
3439 /*
3440 * First pass: flush the pipes with the new allocation contained into
3441 * the old space.
3442 *
3443 * We'll wait for the vblank on those pipes to ensure we can safely
3444 * re-allocate the freed space without this pipe fetching from it.
3445 */
3446 for_each_intel_crtc(dev, crtc) {
3447 if (!crtc->active)
3448 continue;
3449
3450 pipe = crtc->pipe;
3451
3452 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3453 continue;
3454
Damien Lespiaud21b7952014-11-04 17:07:03 +00003455 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003456 intel_wait_for_vblank(dev, pipe);
3457
3458 reallocated[pipe] = true;
3459 }
3460
3461
3462 /*
3463 * Second pass: flush the pipes that are having their allocation
3464 * reduced, but overlapping with a previous allocation.
3465 *
3466 * Here as well we need to wait for the vblank to make sure the freed
3467 * space is not used anymore.
3468 */
3469 for_each_intel_crtc(dev, crtc) {
3470 if (!crtc->active)
3471 continue;
3472
3473 pipe = crtc->pipe;
3474
3475 if (reallocated[pipe])
3476 continue;
3477
3478 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3479 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003480 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003481 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303482 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003483 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003484 }
3485
3486 /*
3487 * Third pass: flush the pipes that got more space allocated.
3488 *
3489 * We don't need to actively wait for the update here, next vblank
3490 * will just get more DDB space with the correct WM values.
3491 */
3492 for_each_intel_crtc(dev, crtc) {
3493 if (!crtc->active)
3494 continue;
3495
3496 pipe = crtc->pipe;
3497
3498 /*
3499 * At this point, only the pipes more space than before are
3500 * left to re-allocate.
3501 */
3502 if (reallocated[pipe])
3503 continue;
3504
Damien Lespiaud21b7952014-11-04 17:07:03 +00003505 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003506 }
3507}
3508
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003509static bool skl_update_pipe_wm(struct drm_crtc *crtc,
Matt Roper261a27d2015-10-08 15:28:25 -07003510 struct intel_wm_config *config,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003511 struct skl_ddb_allocation *ddb, /* out */
3512 struct skl_pipe_wm *pipe_wm /* out */)
3513{
3514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003515 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003516
Matt Roper024c9042015-09-24 15:53:11 -07003517 skl_allocate_pipe_ddb(cstate, config, ddb);
3518 skl_compute_pipe_wm(cstate, ddb, pipe_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003519
Matt Roper4e0963c2015-09-24 15:53:15 -07003520 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003521 return false;
3522
Matt Roper4e0963c2015-09-24 15:53:15 -07003523 intel_crtc->wm.active.skl = *pipe_wm;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003524
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003525 return true;
3526}
3527
3528static void skl_update_other_pipe_wm(struct drm_device *dev,
3529 struct drm_crtc *crtc,
Matt Roper261a27d2015-10-08 15:28:25 -07003530 struct intel_wm_config *config,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003531 struct skl_wm_values *r)
3532{
3533 struct intel_crtc *intel_crtc;
3534 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3535
3536 /*
3537 * If the WM update hasn't changed the allocation for this_crtc (the
3538 * crtc we are currently computing the new WM values for), other
3539 * enabled crtcs will keep the same allocation and we don't need to
3540 * recompute anything for them.
3541 */
3542 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3543 return;
3544
3545 /*
3546 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3547 * other active pipes need new DDB allocation and WM values.
3548 */
3549 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
3550 base.head) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003551 struct skl_pipe_wm pipe_wm = {};
3552 bool wm_changed;
3553
3554 if (this_crtc->pipe == intel_crtc->pipe)
3555 continue;
3556
3557 if (!intel_crtc->active)
3558 continue;
3559
Matt Roper024c9042015-09-24 15:53:11 -07003560 wm_changed = skl_update_pipe_wm(&intel_crtc->base, config,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003561 &r->ddb, &pipe_wm);
3562
3563 /*
3564 * If we end up re-computing the other pipe WM values, it's
3565 * because it was really needed, so we expect the WM values to
3566 * be different.
3567 */
3568 WARN_ON(!wm_changed);
3569
Matt Roper024c9042015-09-24 15:53:11 -07003570 skl_compute_wm_results(dev, &pipe_wm, r, intel_crtc);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003571 r->dirty[intel_crtc->pipe] = true;
3572 }
3573}
3574
Bob Paauweadda50b2015-07-21 10:42:53 -07003575static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe)
3576{
3577 watermarks->wm_linetime[pipe] = 0;
3578 memset(watermarks->plane[pipe], 0,
3579 sizeof(uint32_t) * 8 * I915_MAX_PLANES);
Bob Paauweadda50b2015-07-21 10:42:53 -07003580 memset(watermarks->plane_trans[pipe],
3581 0, sizeof(uint32_t) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003582 watermarks->plane_trans[pipe][PLANE_CURSOR] = 0;
Bob Paauweadda50b2015-07-21 10:42:53 -07003583
3584 /* Clear ddb entries for pipe */
3585 memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry));
3586 memset(&watermarks->ddb.plane[pipe], 0,
3587 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
3588 memset(&watermarks->ddb.y_plane[pipe], 0,
3589 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003590 memset(&watermarks->ddb.plane[pipe][PLANE_CURSOR], 0,
3591 sizeof(struct skl_ddb_entry));
Bob Paauweadda50b2015-07-21 10:42:53 -07003592
3593}
3594
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003595static void skl_update_wm(struct drm_crtc *crtc)
3596{
3597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3598 struct drm_device *dev = crtc->dev;
3599 struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003600 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper4e0963c2015-09-24 15:53:15 -07003601 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3602 struct skl_pipe_wm *pipe_wm = &cstate->wm.optimal.skl;
Matt Roper261a27d2015-10-08 15:28:25 -07003603 struct intel_wm_config config = {};
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003604
Bob Paauweadda50b2015-07-21 10:42:53 -07003605
3606 /* Clear all dirty flags */
3607 memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES);
3608
3609 skl_clear_wm(results, intel_crtc->pipe);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003610
Matt Roper261a27d2015-10-08 15:28:25 -07003611 skl_compute_wm_global_parameters(dev, &config);
3612
Matt Roper4e0963c2015-09-24 15:53:15 -07003613 if (!skl_update_pipe_wm(crtc, &config, &results->ddb, pipe_wm))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003614 return;
3615
Matt Roper4e0963c2015-09-24 15:53:15 -07003616 skl_compute_wm_results(dev, pipe_wm, results, intel_crtc);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003617 results->dirty[intel_crtc->pipe] = true;
3618
Matt Roper261a27d2015-10-08 15:28:25 -07003619 skl_update_other_pipe_wm(dev, crtc, &config, results);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003620 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003621 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00003622
3623 /* store the new configuration */
3624 dev_priv->wm.skl_hw = *results;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003625}
3626
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003627static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003628{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003629 struct drm_device *dev = dev_priv->dev;
3630 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02003631 struct ilk_wm_maximums max;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003632 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02003633 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003634 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07003635
3636 ilk_compute_wm_config(dev, &config);
3637
3638 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
3639 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003640
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003641 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003642 if (INTEL_INFO(dev)->gen >= 7 &&
Matt Roper261a27d2015-10-08 15:28:25 -07003643 config.num_pipes_active == 1 && config.sprites_enabled) {
3644 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
3645 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003646
Imre Deak820c1982013-12-17 14:46:36 +02003647 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003648 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003649 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003650 }
3651
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003652 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003653 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003654
Imre Deak820c1982013-12-17 14:46:36 +02003655 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003656
Imre Deak820c1982013-12-17 14:46:36 +02003657 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003658}
3659
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003660static void ilk_update_wm(struct drm_crtc *crtc)
3661{
3662 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3664 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003665
3666 WARN_ON(cstate->base.active != intel_crtc->active);
3667
3668 /*
3669 * IVB workaround: must disable low power watermarks for at least
3670 * one frame before enabling scaling. LP watermarks can be re-enabled
3671 * when scaling is disabled.
3672 *
3673 * WaCxSRDisabledForSpriteScaling:ivb
3674 */
3675 if (cstate->disable_lp_wm) {
3676 ilk_disable_lp_wm(crtc->dev);
3677 intel_wait_for_vblank(crtc->dev, intel_crtc->pipe);
3678 }
3679
Matt Roper4e0963c2015-09-24 15:53:15 -07003680 intel_crtc->wm.active.ilk = cstate->wm.optimal.ilk;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003681
3682 ilk_program_watermarks(dev_priv);
3683}
3684
Pradeep Bhat30789992014-11-04 17:06:45 +00003685static void skl_pipe_wm_active_state(uint32_t val,
3686 struct skl_pipe_wm *active,
3687 bool is_transwm,
3688 bool is_cursor,
3689 int i,
3690 int level)
3691{
3692 bool is_enabled = (val & PLANE_WM_EN) != 0;
3693
3694 if (!is_transwm) {
3695 if (!is_cursor) {
3696 active->wm[level].plane_en[i] = is_enabled;
3697 active->wm[level].plane_res_b[i] =
3698 val & PLANE_WM_BLOCKS_MASK;
3699 active->wm[level].plane_res_l[i] =
3700 (val >> PLANE_WM_LINES_SHIFT) &
3701 PLANE_WM_LINES_MASK;
3702 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003703 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
3704 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003705 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003706 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003707 (val >> PLANE_WM_LINES_SHIFT) &
3708 PLANE_WM_LINES_MASK;
3709 }
3710 } else {
3711 if (!is_cursor) {
3712 active->trans_wm.plane_en[i] = is_enabled;
3713 active->trans_wm.plane_res_b[i] =
3714 val & PLANE_WM_BLOCKS_MASK;
3715 active->trans_wm.plane_res_l[i] =
3716 (val >> PLANE_WM_LINES_SHIFT) &
3717 PLANE_WM_LINES_MASK;
3718 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003719 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
3720 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003721 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003722 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003723 (val >> PLANE_WM_LINES_SHIFT) &
3724 PLANE_WM_LINES_MASK;
3725 }
3726 }
3727}
3728
3729static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3730{
3731 struct drm_device *dev = crtc->dev;
3732 struct drm_i915_private *dev_priv = dev->dev_private;
3733 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07003735 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3736 struct skl_pipe_wm *active = &cstate->wm.optimal.skl;
Pradeep Bhat30789992014-11-04 17:06:45 +00003737 enum pipe pipe = intel_crtc->pipe;
3738 int level, i, max_level;
3739 uint32_t temp;
3740
3741 max_level = ilk_wm_max_level(dev);
3742
3743 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3744
3745 for (level = 0; level <= max_level; level++) {
3746 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3747 hw->plane[pipe][i][level] =
3748 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07003749 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00003750 }
3751
3752 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3753 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07003754 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00003755
Matt Roper3ef00282015-03-09 10:19:24 -07003756 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00003757 return;
3758
3759 hw->dirty[pipe] = true;
3760
3761 active->linetime = hw->wm_linetime[pipe];
3762
3763 for (level = 0; level <= max_level; level++) {
3764 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3765 temp = hw->plane[pipe][i][level];
3766 skl_pipe_wm_active_state(temp, active, false,
3767 false, i, level);
3768 }
Matt Roper4969d332015-09-24 15:53:10 -07003769 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00003770 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3771 }
3772
3773 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3774 temp = hw->plane_trans[pipe][i];
3775 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3776 }
3777
Matt Roper4969d332015-09-24 15:53:10 -07003778 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00003779 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07003780
3781 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00003782}
3783
3784void skl_wm_get_hw_state(struct drm_device *dev)
3785{
Damien Lespiaua269c582014-11-04 17:06:49 +00003786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00003788 struct drm_crtc *crtc;
3789
Damien Lespiaua269c582014-11-04 17:06:49 +00003790 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00003791 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3792 skl_pipe_wm_get_hw_state(crtc);
3793}
3794
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003795static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003799 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07003801 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3802 struct intel_pipe_wm *active = &cstate->wm.optimal.ilk;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003803 enum pipe pipe = intel_crtc->pipe;
3804 static const unsigned int wm0_pipe_reg[] = {
3805 [PIPE_A] = WM0_PIPEA_ILK,
3806 [PIPE_B] = WM0_PIPEB_ILK,
3807 [PIPE_C] = WM0_PIPEC_IVB,
3808 };
3809
3810 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003811 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003812 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003813
Matt Roper3ef00282015-03-09 10:19:24 -07003814 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003815
3816 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003817 u32 tmp = hw->wm_pipe[pipe];
3818
3819 /*
3820 * For active pipes LP0 watermark is marked as
3821 * enabled, and LP1+ watermaks as disabled since
3822 * we can't really reverse compute them in case
3823 * multiple pipes are active.
3824 */
3825 active->wm[0].enable = true;
3826 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3827 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3828 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3829 active->linetime = hw->wm_linetime[pipe];
3830 } else {
3831 int level, max_level = ilk_wm_max_level(dev);
3832
3833 /*
3834 * For inactive pipes, all watermark levels
3835 * should be marked as enabled but zeroed,
3836 * which is what we'd compute them to.
3837 */
3838 for (level = 0; level <= max_level; level++)
3839 active->wm[level].enable = true;
3840 }
Matt Roper4e0963c2015-09-24 15:53:15 -07003841
3842 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003843}
3844
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003845#define _FW_WM(value, plane) \
3846 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
3847#define _FW_WM_VLV(value, plane) \
3848 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
3849
3850static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
3851 struct vlv_wm_values *wm)
3852{
3853 enum pipe pipe;
3854 uint32_t tmp;
3855
3856 for_each_pipe(dev_priv, pipe) {
3857 tmp = I915_READ(VLV_DDL(pipe));
3858
3859 wm->ddl[pipe].primary =
3860 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3861 wm->ddl[pipe].cursor =
3862 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3863 wm->ddl[pipe].sprite[0] =
3864 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3865 wm->ddl[pipe].sprite[1] =
3866 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3867 }
3868
3869 tmp = I915_READ(DSPFW1);
3870 wm->sr.plane = _FW_WM(tmp, SR);
3871 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
3872 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
3873 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
3874
3875 tmp = I915_READ(DSPFW2);
3876 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
3877 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
3878 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
3879
3880 tmp = I915_READ(DSPFW3);
3881 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
3882
3883 if (IS_CHERRYVIEW(dev_priv)) {
3884 tmp = I915_READ(DSPFW7_CHV);
3885 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
3886 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
3887
3888 tmp = I915_READ(DSPFW8_CHV);
3889 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
3890 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
3891
3892 tmp = I915_READ(DSPFW9_CHV);
3893 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
3894 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
3895
3896 tmp = I915_READ(DSPHOWM);
3897 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
3898 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
3899 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
3900 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
3901 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
3902 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
3903 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
3904 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
3905 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
3906 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
3907 } else {
3908 tmp = I915_READ(DSPFW7);
3909 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
3910 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
3911
3912 tmp = I915_READ(DSPHOWM);
3913 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
3914 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
3915 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
3916 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
3917 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
3918 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
3919 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
3920 }
3921}
3922
3923#undef _FW_WM
3924#undef _FW_WM_VLV
3925
3926void vlv_wm_get_hw_state(struct drm_device *dev)
3927{
3928 struct drm_i915_private *dev_priv = to_i915(dev);
3929 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
3930 struct intel_plane *plane;
3931 enum pipe pipe;
3932 u32 val;
3933
3934 vlv_read_wm_values(dev_priv, wm);
3935
3936 for_each_intel_plane(dev, plane) {
3937 switch (plane->base.type) {
3938 int sprite;
3939 case DRM_PLANE_TYPE_CURSOR:
3940 plane->wm.fifo_size = 63;
3941 break;
3942 case DRM_PLANE_TYPE_PRIMARY:
3943 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
3944 break;
3945 case DRM_PLANE_TYPE_OVERLAY:
3946 sprite = plane->plane;
3947 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
3948 break;
3949 }
3950 }
3951
3952 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
3953 wm->level = VLV_WM_LEVEL_PM2;
3954
3955 if (IS_CHERRYVIEW(dev_priv)) {
3956 mutex_lock(&dev_priv->rps.hw_lock);
3957
3958 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3959 if (val & DSP_MAXFIFO_PM5_ENABLE)
3960 wm->level = VLV_WM_LEVEL_PM5;
3961
Ville Syrjälä58590c12015-09-08 21:05:12 +03003962 /*
3963 * If DDR DVFS is disabled in the BIOS, Punit
3964 * will never ack the request. So if that happens
3965 * assume we don't have to enable/disable DDR DVFS
3966 * dynamically. To test that just set the REQ_ACK
3967 * bit to poke the Punit, but don't change the
3968 * HIGH/LOW bits so that we don't actually change
3969 * the current state.
3970 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003971 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03003972 val |= FORCE_DDR_FREQ_REQ_ACK;
3973 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
3974
3975 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
3976 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
3977 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
3978 "assuming DDR DVFS is disabled\n");
3979 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
3980 } else {
3981 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
3982 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
3983 wm->level = VLV_WM_LEVEL_DDR_DVFS;
3984 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003985
3986 mutex_unlock(&dev_priv->rps.hw_lock);
3987 }
3988
3989 for_each_pipe(dev_priv, pipe)
3990 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
3991 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
3992 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
3993
3994 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
3995 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
3996}
3997
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003998void ilk_wm_get_hw_state(struct drm_device *dev)
3999{
4000 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004001 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004002 struct drm_crtc *crtc;
4003
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004004 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004005 ilk_pipe_wm_get_hw_state(crtc);
4006
4007 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4008 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4009 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4010
4011 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004012 if (INTEL_INFO(dev)->gen >= 7) {
4013 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4014 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4015 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004016
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004017 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004018 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4019 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4020 else if (IS_IVYBRIDGE(dev))
4021 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4022 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004023
4024 hw->enable_fbc_wm =
4025 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4026}
4027
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004028/**
4029 * intel_update_watermarks - update FIFO watermark values based on current modes
4030 *
4031 * Calculate watermark values for the various WM regs based on current mode
4032 * and plane configuration.
4033 *
4034 * There are several cases to deal with here:
4035 * - normal (i.e. non-self-refresh)
4036 * - self-refresh (SR) mode
4037 * - lines are large relative to FIFO size (buffer can hold up to 2)
4038 * - lines are small relative to FIFO size (buffer can hold more than 2
4039 * lines), so need to account for TLB latency
4040 *
4041 * The normal calculation is:
4042 * watermark = dotclock * bytes per pixel * latency
4043 * where latency is platform & configuration dependent (we assume pessimal
4044 * values here).
4045 *
4046 * The SR calculation is:
4047 * watermark = (trunc(latency/line time)+1) * surface width *
4048 * bytes per pixel
4049 * where
4050 * line time = htotal / dotclock
4051 * surface width = hdisplay for normal plane and 64 for cursor
4052 * and latency is assumed to be high, as above.
4053 *
4054 * The final value programmed to the register should always be rounded up,
4055 * and include an extra 2 entries to account for clock crossings.
4056 *
4057 * We don't use the sprite, so we can ignore that. And on Crestline we have
4058 * to set the non-SR watermarks to 8.
4059 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004060void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004061{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004062 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004063
4064 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004065 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004066}
4067
Daniel Vetter92703882012-08-09 16:46:01 +02004068/**
4069 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004070 */
4071DEFINE_SPINLOCK(mchdev_lock);
4072
4073/* Global for IPS driver to get at the current i915 device. Protected by
4074 * mchdev_lock. */
4075static struct drm_i915_private *i915_mch_dev;
4076
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004077bool ironlake_set_drps(struct drm_device *dev, u8 val)
4078{
4079 struct drm_i915_private *dev_priv = dev->dev_private;
4080 u16 rgvswctl;
4081
Daniel Vetter92703882012-08-09 16:46:01 +02004082 assert_spin_locked(&mchdev_lock);
4083
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004084 rgvswctl = I915_READ16(MEMSWCTL);
4085 if (rgvswctl & MEMCTL_CMD_STS) {
4086 DRM_DEBUG("gpu busy, RCS change rejected\n");
4087 return false; /* still busy with another command */
4088 }
4089
4090 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4091 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4092 I915_WRITE16(MEMSWCTL, rgvswctl);
4093 POSTING_READ16(MEMSWCTL);
4094
4095 rgvswctl |= MEMCTL_CMD_STS;
4096 I915_WRITE16(MEMSWCTL, rgvswctl);
4097
4098 return true;
4099}
4100
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004101static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004102{
4103 struct drm_i915_private *dev_priv = dev->dev_private;
4104 u32 rgvmodectl = I915_READ(MEMMODECTL);
4105 u8 fmax, fmin, fstart, vstart;
4106
Daniel Vetter92703882012-08-09 16:46:01 +02004107 spin_lock_irq(&mchdev_lock);
4108
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004109 /* Enable temp reporting */
4110 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4111 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4112
4113 /* 100ms RC evaluation intervals */
4114 I915_WRITE(RCUPEI, 100000);
4115 I915_WRITE(RCDNEI, 100000);
4116
4117 /* Set max/min thresholds to 90ms and 80ms respectively */
4118 I915_WRITE(RCBMAXAVG, 90000);
4119 I915_WRITE(RCBMINAVG, 80000);
4120
4121 I915_WRITE(MEMIHYST, 1);
4122
4123 /* Set up min, max, and cur for interrupt handling */
4124 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4125 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4126 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4127 MEMMODE_FSTART_SHIFT;
4128
Ville Syrjälä616847e2015-09-18 20:03:19 +03004129 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004130 PXVFREQ_PX_SHIFT;
4131
Daniel Vetter20e4d402012-08-08 23:35:39 +02004132 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4133 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004134
Daniel Vetter20e4d402012-08-08 23:35:39 +02004135 dev_priv->ips.max_delay = fstart;
4136 dev_priv->ips.min_delay = fmin;
4137 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004138
4139 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4140 fmax, fmin, fstart);
4141
4142 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4143
4144 /*
4145 * Interrupts will be enabled in ironlake_irq_postinstall
4146 */
4147
4148 I915_WRITE(VIDSTART, vstart);
4149 POSTING_READ(VIDSTART);
4150
4151 rgvmodectl |= MEMMODE_SWMODE_EN;
4152 I915_WRITE(MEMMODECTL, rgvmodectl);
4153
Daniel Vetter92703882012-08-09 16:46:01 +02004154 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004155 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004156 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004157
4158 ironlake_set_drps(dev, fstart);
4159
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004160 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4161 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004162 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004163 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004164 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004165
4166 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004167}
4168
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004169static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004170{
4171 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02004172 u16 rgvswctl;
4173
4174 spin_lock_irq(&mchdev_lock);
4175
4176 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004177
4178 /* Ack interrupts, disable EFC interrupt */
4179 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4180 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4181 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4182 I915_WRITE(DEIIR, DE_PCU_EVENT);
4183 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4184
4185 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004186 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004187 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004188 rgvswctl |= MEMCTL_CMD_STS;
4189 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004190 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004191
Daniel Vetter92703882012-08-09 16:46:01 +02004192 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004193}
4194
Daniel Vetteracbe9472012-07-26 11:50:05 +02004195/* There's a funny hw issue where the hw returns all 0 when reading from
4196 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4197 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4198 * all limits and the gpu stuck at whatever frequency it is at atm).
4199 */
Akash Goel74ef1172015-03-06 11:07:19 +05304200static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004201{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004202 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004203
Daniel Vetter20b46e52012-07-26 11:16:14 +02004204 /* Only set the down limit when we've reached the lowest level to avoid
4205 * getting more interrupts, otherwise leave this clear. This prevents a
4206 * race in the hw when coming out of rc6: There's a tiny window where
4207 * the hw runs at the minimal clock before selecting the desired
4208 * frequency, if the down threshold expires in that window we will not
4209 * receive a down interrupt. */
Akash Goel74ef1172015-03-06 11:07:19 +05304210 if (IS_GEN9(dev_priv->dev)) {
4211 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4212 if (val <= dev_priv->rps.min_freq_softlimit)
4213 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4214 } else {
4215 limits = dev_priv->rps.max_freq_softlimit << 24;
4216 if (val <= dev_priv->rps.min_freq_softlimit)
4217 limits |= dev_priv->rps.min_freq_softlimit << 16;
4218 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004219
4220 return limits;
4221}
4222
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004223static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4224{
4225 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304226 u32 threshold_up = 0, threshold_down = 0; /* in % */
4227 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004228
4229 new_power = dev_priv->rps.power;
4230 switch (dev_priv->rps.power) {
4231 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004232 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004233 new_power = BETWEEN;
4234 break;
4235
4236 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004237 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004238 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004239 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004240 new_power = HIGH_POWER;
4241 break;
4242
4243 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004244 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004245 new_power = BETWEEN;
4246 break;
4247 }
4248 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004249 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004250 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004251 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004252 new_power = HIGH_POWER;
4253 if (new_power == dev_priv->rps.power)
4254 return;
4255
4256 /* Note the units here are not exactly 1us, but 1280ns. */
4257 switch (new_power) {
4258 case LOW_POWER:
4259 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304260 ei_up = 16000;
4261 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004262
4263 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304264 ei_down = 32000;
4265 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004266 break;
4267
4268 case BETWEEN:
4269 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304270 ei_up = 13000;
4271 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004272
4273 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304274 ei_down = 32000;
4275 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004276 break;
4277
4278 case HIGH_POWER:
4279 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304280 ei_up = 10000;
4281 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004282
4283 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304284 ei_down = 32000;
4285 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004286 break;
4287 }
4288
Akash Goel8a586432015-03-06 11:07:18 +05304289 I915_WRITE(GEN6_RP_UP_EI,
4290 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4291 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4292 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4293
4294 I915_WRITE(GEN6_RP_DOWN_EI,
4295 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4296 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4297 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4298
4299 I915_WRITE(GEN6_RP_CONTROL,
4300 GEN6_RP_MEDIA_TURBO |
4301 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4302 GEN6_RP_MEDIA_IS_GFX |
4303 GEN6_RP_ENABLE |
4304 GEN6_RP_UP_BUSY_AVG |
4305 GEN6_RP_DOWN_IDLE_AVG);
4306
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004307 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004308 dev_priv->rps.up_threshold = threshold_up;
4309 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004310 dev_priv->rps.last_adj = 0;
4311}
4312
Chris Wilson2876ce72014-03-28 08:03:34 +00004313static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4314{
4315 u32 mask = 0;
4316
4317 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004318 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004319 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004320 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004321
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004322 mask &= dev_priv->pm_rps_events;
4323
Imre Deak59d02a12014-12-19 19:33:26 +02004324 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004325}
4326
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004327/* gen6_set_rps is called to update the frequency request, but should also be
4328 * called when the range (min_delay and max_delay) is modified so that we can
4329 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004330static void gen6_set_rps(struct drm_device *dev, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004331{
4332 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004333
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304334 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Jani Nikulae87a0052015-10-20 15:22:02 +03004335 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304336 return;
4337
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004338 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004339 WARN_ON(val > dev_priv->rps.max_freq);
4340 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004341
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004342 /* min/max delay may still have been modified so be sure to
4343 * write the limits value.
4344 */
4345 if (val != dev_priv->rps.cur_freq) {
4346 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004347
Akash Goel57041952015-03-06 11:07:17 +05304348 if (IS_GEN9(dev))
4349 I915_WRITE(GEN6_RPNSWREQ,
4350 GEN9_FREQUENCY(val));
4351 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004352 I915_WRITE(GEN6_RPNSWREQ,
4353 HSW_FREQUENCY(val));
4354 else
4355 I915_WRITE(GEN6_RPNSWREQ,
4356 GEN6_FREQUENCY(val) |
4357 GEN6_OFFSET(0) |
4358 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004359 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004360
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004361 /* Make sure we continue to get interrupts
4362 * until we hit the minimum or maximum frequencies.
4363 */
Akash Goel74ef1172015-03-06 11:07:19 +05304364 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004365 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004366
Ben Widawskyd5570a72012-09-07 19:43:41 -07004367 POSTING_READ(GEN6_RPNSWREQ);
4368
Ben Widawskyb39fb292014-03-19 18:31:11 -07004369 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde9a2012-08-30 13:26:48 +02004370 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004371}
4372
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004373static void valleyview_set_rps(struct drm_device *dev, u8 val)
4374{
4375 struct drm_i915_private *dev_priv = dev->dev_private;
4376
4377 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004378 WARN_ON(val > dev_priv->rps.max_freq);
4379 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004380
4381 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
4382 "Odd GPU freq value\n"))
4383 val &= ~1;
4384
Deepak Scd25dd52015-07-10 18:31:40 +05304385 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4386
Chris Wilson8fb55192015-04-07 16:20:28 +01004387 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004388 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004389 if (!IS_CHERRYVIEW(dev_priv))
4390 gen6_set_rps_thresholds(dev_priv, val);
4391 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004392
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004393 dev_priv->rps.cur_freq = val;
4394 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4395}
4396
Deepak Sa7f6e232015-05-09 18:04:44 +05304397/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304398 *
4399 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304400 * 1. Forcewake Media well.
4401 * 2. Request idle freq.
4402 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304403*/
4404static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4405{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004406 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304407
Chris Wilsonaed242f2015-03-18 09:48:21 +00004408 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304409 return;
4410
Deepak Sa7f6e232015-05-09 18:04:44 +05304411 /* Wake up the media well, as that takes a lot less
4412 * power than the Render well. */
4413 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
4414 valleyview_set_rps(dev_priv->dev, val);
4415 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304416}
4417
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004418void gen6_rps_busy(struct drm_i915_private *dev_priv)
4419{
4420 mutex_lock(&dev_priv->rps.hw_lock);
4421 if (dev_priv->rps.enabled) {
4422 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4423 gen6_rps_reset_ei(dev_priv);
4424 I915_WRITE(GEN6_PMINTRMSK,
4425 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4426 }
4427 mutex_unlock(&dev_priv->rps.hw_lock);
4428}
4429
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004430void gen6_rps_idle(struct drm_i915_private *dev_priv)
4431{
Damien Lespiau691bb712013-12-12 14:36:36 +00004432 struct drm_device *dev = dev_priv->dev;
4433
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004434 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004435 if (dev_priv->rps.enabled) {
Ville Syrjälä21a11ff2015-01-27 16:36:15 +02004436 if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05304437 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004438 else
Chris Wilsonaed242f2015-03-18 09:48:21 +00004439 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004440 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004441 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004442 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004443 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004444
Chris Wilson8d3afd72015-05-21 21:01:47 +01004445 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004446 while (!list_empty(&dev_priv->rps.clients))
4447 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004448 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004449}
4450
Chris Wilson1854d5c2015-04-07 16:20:32 +01004451void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004452 struct intel_rps_client *rps,
4453 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004454{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004455 /* This is intentionally racy! We peek at the state here, then
4456 * validate inside the RPS worker.
4457 */
4458 if (!(dev_priv->mm.busy &&
4459 dev_priv->rps.enabled &&
4460 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4461 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004462
Chris Wilsone61b9952015-04-27 13:41:24 +01004463 /* Force a RPS boost (and don't count it against the client) if
4464 * the GPU is severely congested.
4465 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004466 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004467 rps = NULL;
4468
Chris Wilson8d3afd72015-05-21 21:01:47 +01004469 spin_lock(&dev_priv->rps.client_lock);
4470 if (rps == NULL || list_empty(&rps->link)) {
4471 spin_lock_irq(&dev_priv->irq_lock);
4472 if (dev_priv->rps.interrupts_enabled) {
4473 dev_priv->rps.client_boost = true;
4474 queue_work(dev_priv->wq, &dev_priv->rps.work);
4475 }
4476 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004477
Chris Wilson2e1b8732015-04-27 13:41:22 +01004478 if (rps != NULL) {
4479 list_add(&rps->link, &dev_priv->rps.clients);
4480 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004481 } else
4482 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004483 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004484 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004485}
4486
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004487void intel_set_rps(struct drm_device *dev, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004488{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004489 if (IS_VALLEYVIEW(dev))
4490 valleyview_set_rps(dev, val);
4491 else
4492 gen6_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004493}
4494
Zhe Wang20e49362014-11-04 17:07:05 +00004495static void gen9_disable_rps(struct drm_device *dev)
4496{
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498
4499 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004500 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004501}
4502
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004503static void gen6_disable_rps(struct drm_device *dev)
4504{
4505 struct drm_i915_private *dev_priv = dev->dev_private;
4506
4507 I915_WRITE(GEN6_RC_CONTROL, 0);
4508 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004509}
4510
Deepak S38807742014-05-23 21:00:15 +05304511static void cherryview_disable_rps(struct drm_device *dev)
4512{
4513 struct drm_i915_private *dev_priv = dev->dev_private;
4514
4515 I915_WRITE(GEN6_RC_CONTROL, 0);
4516}
4517
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004518static void valleyview_disable_rps(struct drm_device *dev)
4519{
4520 struct drm_i915_private *dev_priv = dev->dev_private;
4521
Deepak S98a2e5f2014-08-18 10:35:27 -07004522 /* we're doing forcewake before Disabling RC6,
4523 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004524 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004525
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004526 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004527
Mika Kuoppala59bad942015-01-16 11:34:40 +02004528 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004529}
4530
Ben Widawskydc39fff2013-10-18 12:32:07 -07004531static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4532{
Imre Deak91ca6892014-04-14 20:24:25 +03004533 if (IS_VALLEYVIEW(dev)) {
4534 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4535 mode = GEN6_RC_CTL_RC6_ENABLE;
4536 else
4537 mode = 0;
4538 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004539 if (HAS_RC6p(dev))
4540 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
4541 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
4542 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
4543 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
4544
4545 else
4546 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
4547 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07004548}
4549
Imre Deake6069ca2014-04-18 16:01:02 +03004550static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004551{
Daniel Vettere7d66d82015-06-15 23:23:54 +02004552 /* No RC6 before Ironlake and code is gone for ilk. */
4553 if (INTEL_INFO(dev)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03004554 return 0;
4555
Daniel Vetter456470e2012-08-08 23:35:40 +02004556 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03004557 if (enable_rc6 >= 0) {
4558 int mask;
4559
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004560 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03004561 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4562 INTEL_RC6pp_ENABLE;
4563 else
4564 mask = INTEL_RC6_ENABLE;
4565
4566 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02004567 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4568 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03004569
4570 return enable_rc6 & mask;
4571 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004572
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004573 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08004574 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004575
4576 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004577}
4578
Imre Deake6069ca2014-04-18 16:01:02 +03004579int intel_enable_rc6(const struct drm_device *dev)
4580{
4581 return i915.enable_rc6;
4582}
4583
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004584static void gen6_init_rps_frequencies(struct drm_device *dev)
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004585{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004586 struct drm_i915_private *dev_priv = dev->dev_private;
4587 uint32_t rp_state_cap;
4588 u32 ddcc_status = 0;
4589 int ret;
4590
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004591 /* All of these values are in units of 50MHz */
4592 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004593 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Bob Paauwe35040562015-06-25 14:54:07 -07004594 if (IS_BROXTON(dev)) {
4595 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
4596 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
4597 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4598 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
4599 } else {
4600 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4601 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
4602 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4603 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
4604 }
4605
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004606 /* hw_max = RP0 until we check for overclocking */
4607 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4608
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004609 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Akash Goelc5e06882015-06-29 14:50:19 +05304610 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || IS_SKYLAKE(dev)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004611 ret = sandybridge_pcode_read(dev_priv,
4612 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4613 &ddcc_status);
4614 if (0 == ret)
4615 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08004616 clamp_t(u8,
4617 ((ddcc_status >> 8) & 0xff),
4618 dev_priv->rps.min_freq,
4619 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004620 }
4621
Akash Goelc5e06882015-06-29 14:50:19 +05304622 if (IS_SKYLAKE(dev)) {
4623 /* Store the frequency values in 16.66 MHZ units, which is
4624 the natural hardware unit for SKL */
4625 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
4626 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
4627 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
4628 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
4629 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
4630 }
4631
Chris Wilsonaed242f2015-03-18 09:48:21 +00004632 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
4633
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004634 /* Preserve min/max settings in case of re-init */
4635 if (dev_priv->rps.max_freq_softlimit == 0)
4636 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4637
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004638 if (dev_priv->rps.min_freq_softlimit == 0) {
4639 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4640 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02004641 max_t(int, dev_priv->rps.efficient_freq,
4642 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004643 else
4644 dev_priv->rps.min_freq_softlimit =
4645 dev_priv->rps.min_freq;
4646 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004647}
4648
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004649/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Zhe Wang20e49362014-11-04 17:07:05 +00004650static void gen9_enable_rps(struct drm_device *dev)
4651{
4652 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004653
4654 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4655
Damien Lespiauba1c5542015-01-16 18:07:26 +00004656 gen6_init_rps_frequencies(dev);
4657
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304658 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Jani Nikulae87a0052015-10-20 15:22:02 +03004659 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304660 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4661 return;
4662 }
4663
Akash Goel0beb0592015-03-06 11:07:20 +05304664 /* Program defaults and thresholds for RPS*/
4665 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4666 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004667
Akash Goel0beb0592015-03-06 11:07:20 +05304668 /* 1 second timeout*/
4669 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4670 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4671
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004672 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004673
Akash Goel0beb0592015-03-06 11:07:20 +05304674 /* Leaning on the below call to gen6_set_rps to program/setup the
4675 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4676 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4677 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4678 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004679
4680 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4681}
4682
4683static void gen9_enable_rc6(struct drm_device *dev)
4684{
4685 struct drm_i915_private *dev_priv = dev->dev_private;
Zhe Wang20e49362014-11-04 17:07:05 +00004686 struct intel_engine_cs *ring;
4687 uint32_t rc6_mask = 0;
4688 int unused;
4689
4690 /* 1a: Software RC state - RC0 */
4691 I915_WRITE(GEN6_RC_STATE, 0);
4692
4693 /* 1b: Get forcewake during program sequence. Although the driver
4694 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004695 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004696
4697 /* 2a: Disable RC states. */
4698 I915_WRITE(GEN6_RC_CONTROL, 0);
4699
4700 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304701
4702 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
4703 if (IS_SKYLAKE(dev) && !((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) &&
Jani Nikulae87a0052015-10-20 15:22:02 +03004704 IS_SKL_REVID(dev, 0, SKL_REVID_E0)))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304705 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
4706 else
4707 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00004708 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4709 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4710 for_each_ring(ring, dev_priv, unused)
4711 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05304712
4713 if (HAS_GUC_UCODE(dev))
4714 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
4715
Zhe Wang20e49362014-11-04 17:07:05 +00004716 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004717
Zhe Wang38c23522015-01-20 12:23:04 +00004718 /* 2c: Program Coarse Power Gating Policies. */
4719 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
4720 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
4721
Zhe Wang20e49362014-11-04 17:07:05 +00004722 /* 3a: Enable RC6 */
4723 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4724 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
4725 DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4726 "on" : "off");
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304727 /* WaRsUseTimeoutMode */
Jani Nikulae87a0052015-10-20 15:22:02 +03004728 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
4729 IS_BXT_REVID(dev, 0, BXT_REVID_A0)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304730 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304731 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4732 GEN7_RC_CTL_TO_MODE |
4733 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304734 } else {
4735 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304736 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4737 GEN6_RC_CTL_EI_MODE(1) |
4738 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304739 }
Zhe Wang20e49362014-11-04 17:07:05 +00004740
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304741 /*
4742 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304743 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304744 */
Jani Nikulae87a0052015-10-20 15:22:02 +03004745 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1) ||
4746 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) &&
4747 IS_SKL_REVID(dev, 0, SKL_REVID_E0)))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304748 I915_WRITE(GEN9_PG_ENABLE, 0);
4749 else
4750 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4751 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004752
Mika Kuoppala59bad942015-01-16 11:34:40 +02004753 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004754
4755}
4756
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004757static void gen8_enable_rps(struct drm_device *dev)
4758{
4759 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004760 struct intel_engine_cs *ring;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004761 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004762 int unused;
4763
4764 /* 1a: Software RC state - RC0 */
4765 I915_WRITE(GEN6_RC_STATE, 0);
4766
4767 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4768 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004769 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004770
4771 /* 2a: Disable RC states. */
4772 I915_WRITE(GEN6_RC_CONTROL, 0);
4773
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004774 /* Initialize rps frequencies */
4775 gen6_init_rps_frequencies(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004776
4777 /* 2b: Program RC6 thresholds.*/
4778 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4779 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4780 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4781 for_each_ring(ring, dev_priv, unused)
4782 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4783 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004784 if (IS_BROADWELL(dev))
4785 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4786 else
4787 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004788
4789 /* 3: Enable RC6 */
4790 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4791 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08004792 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004793 if (IS_BROADWELL(dev))
4794 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4795 GEN7_RC_CTL_TO_MODE |
4796 rc6_mask);
4797 else
4798 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4799 GEN6_RC_CTL_EI_MODE(1) |
4800 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004801
4802 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07004803 I915_WRITE(GEN6_RPNSWREQ,
4804 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4805 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4806 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02004807 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4808 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004809
Daniel Vetter7526ed72014-09-29 15:07:19 +02004810 /* Docs recommend 900MHz, and 300 MHz respectively */
4811 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4812 dev_priv->rps.max_freq_softlimit << 24 |
4813 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004814
Daniel Vetter7526ed72014-09-29 15:07:19 +02004815 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4816 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4817 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4818 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004819
Daniel Vetter7526ed72014-09-29 15:07:19 +02004820 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004821
4822 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02004823 I915_WRITE(GEN6_RP_CONTROL,
4824 GEN6_RP_MEDIA_TURBO |
4825 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4826 GEN6_RP_MEDIA_IS_GFX |
4827 GEN6_RP_ENABLE |
4828 GEN6_RP_UP_BUSY_AVG |
4829 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004830
Daniel Vetter7526ed72014-09-29 15:07:19 +02004831 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004832
Tom O'Rourkec7f31532014-11-19 14:21:54 -08004833 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004834 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004835
Mika Kuoppala59bad942015-01-16 11:34:40 +02004836 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004837}
4838
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004839static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004840{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004841 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004842 struct intel_engine_cs *ring;
Ben Widawskyd060c162014-03-19 18:31:08 -07004843 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004844 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004845 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07004846 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004847
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004848 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004849
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004850 /* Here begins a magic sequence of register writes to enable
4851 * auto-downclocking.
4852 *
4853 * Perhaps there might be some value in exposing these to
4854 * userspace...
4855 */
4856 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004857
4858 /* Clear the DBG now so we don't confuse earlier errors */
4859 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4860 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4861 I915_WRITE(GTFIFODBG, gtfifodbg);
4862 }
4863
Mika Kuoppala59bad942015-01-16 11:34:40 +02004864 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004865
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004866 /* Initialize rps frequencies */
4867 gen6_init_rps_frequencies(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004868
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004869 /* disable the counters and set deterministic thresholds */
4870 I915_WRITE(GEN6_RC_CONTROL, 0);
4871
4872 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
4873 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
4874 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
4875 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4876 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4877
Chris Wilsonb4519512012-05-11 14:29:30 +01004878 for_each_ring(ring, dev_priv, i)
4879 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004880
4881 I915_WRITE(GEN6_RC_SLEEP, 0);
4882 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01004883 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07004884 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
4885 else
4886 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08004887 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004888 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
4889
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004890 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004891 rc6_mode = intel_enable_rc6(dev_priv->dev);
4892 if (rc6_mode & INTEL_RC6_ENABLE)
4893 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
4894
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004895 /* We don't use those on Haswell */
4896 if (!IS_HASWELL(dev)) {
4897 if (rc6_mode & INTEL_RC6p_ENABLE)
4898 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004899
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004900 if (rc6_mode & INTEL_RC6pp_ENABLE)
4901 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
4902 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004903
Ben Widawskydc39fff2013-10-18 12:32:07 -07004904 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004905
4906 I915_WRITE(GEN6_RC_CONTROL,
4907 rc6_mask |
4908 GEN6_RC_CTL_EI_MODE(1) |
4909 GEN6_RC_CTL_HW_ENABLE);
4910
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004911 /* Power down if completely idle for over 50ms */
4912 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004913 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004914
Ben Widawsky42c05262012-09-26 10:34:00 -07004915 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07004916 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07004917 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07004918
4919 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
4920 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
4921 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004922 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07004923 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004924 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004925 }
4926
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004927 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004928 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004929
Ben Widawsky31643d52012-09-26 10:34:01 -07004930 rc6vids = 0;
4931 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4932 if (IS_GEN6(dev) && ret) {
4933 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4934 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4935 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4936 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4937 rc6vids &= 0xffff00;
4938 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4939 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4940 if (ret)
4941 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4942 }
4943
Mika Kuoppala59bad942015-01-16 11:34:40 +02004944 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004945}
4946
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004947static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004948{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004949 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004950 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004951 unsigned int gpu_freq;
4952 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05304953 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004954 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03004955 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004956
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004957 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004958
Ben Widawskyeda79642013-10-07 17:15:48 -03004959 policy = cpufreq_cpu_get(0);
4960 if (policy) {
4961 max_ia_freq = policy->cpuinfo.max_freq;
4962 cpufreq_cpu_put(policy);
4963 } else {
4964 /*
4965 * Default to measured freq if none found, PCU will ensure we
4966 * don't go over
4967 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004968 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03004969 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004970
4971 /* Convert from kHz to MHz */
4972 max_ia_freq /= 1000;
4973
Ben Widawsky153b4b952013-10-22 22:05:09 -07004974 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07004975 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4976 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004977
Akash Goel4c8c7742015-06-29 14:50:20 +05304978 if (IS_SKYLAKE(dev)) {
4979 /* Convert GT frequency to 50 HZ units */
4980 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
4981 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
4982 } else {
4983 min_gpu_freq = dev_priv->rps.min_freq;
4984 max_gpu_freq = dev_priv->rps.max_freq;
4985 }
4986
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004987 /*
4988 * For each potential GPU frequency, load a ring frequency we'd like
4989 * to use for memory access. We do this by specifying the IA frequency
4990 * the PCU should use as a reference to determine the ring frequency.
4991 */
Akash Goel4c8c7742015-06-29 14:50:20 +05304992 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
4993 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004994 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004995
Akash Goel4c8c7742015-06-29 14:50:20 +05304996 if (IS_SKYLAKE(dev)) {
4997 /*
4998 * ring_freq = 2 * GT. ring_freq is in 100MHz units
4999 * No floor required for ring frequency on SKL.
5000 */
5001 ring_freq = gpu_freq;
5002 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005003 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5004 ring_freq = max(min_ring_freq, gpu_freq);
5005 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005006 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005007 ring_freq = max(min_ring_freq, ring_freq);
5008 /* leave ia_freq as the default, chosen by cpufreq */
5009 } else {
5010 /* On older processors, there is no separate ring
5011 * clock domain, so in order to boost the bandwidth
5012 * of the ring, we need to upclock the CPU (ia_freq).
5013 *
5014 * For GPU frequencies less than 750MHz,
5015 * just use the lowest ring freq.
5016 */
5017 if (gpu_freq < min_freq)
5018 ia_freq = 800;
5019 else
5020 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5021 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5022 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005023
Ben Widawsky42c05262012-09-26 10:34:00 -07005024 sandybridge_pcode_write(dev_priv,
5025 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005026 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5027 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5028 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005029 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005030}
5031
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005032void gen6_update_ring_freq(struct drm_device *dev)
5033{
5034 struct drm_i915_private *dev_priv = dev->dev_private;
5035
Akash Goel97d33082015-06-29 14:50:23 +05305036 if (!HAS_CORE_RING_FREQ(dev))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005037 return;
5038
5039 mutex_lock(&dev_priv->rps.hw_lock);
5040 __gen6_update_ring_freq(dev);
5041 mutex_unlock(&dev_priv->rps.hw_lock);
5042}
5043
Ville Syrjälä03af2042014-06-28 02:03:53 +03005044static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305045{
Deepak S095acd52015-01-17 11:05:59 +05305046 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05305047 u32 val, rp0;
5048
Jani Nikula5b5929c2015-10-07 11:17:46 +03005049 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305050
Jani Nikula5b5929c2015-10-07 11:17:46 +03005051 switch (INTEL_INFO(dev)->eu_total) {
5052 case 8:
5053 /* (2 * 4) config */
5054 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5055 break;
5056 case 12:
5057 /* (2 * 6) config */
5058 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5059 break;
5060 case 16:
5061 /* (2 * 8) config */
5062 default:
5063 /* Setting (2 * 8) Min RP0 for any other combination */
5064 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5065 break;
Deepak S095acd52015-01-17 11:05:59 +05305066 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005067
5068 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5069
Deepak S2b6b3a02014-05-27 15:59:30 +05305070 return rp0;
5071}
5072
5073static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5074{
5075 u32 val, rpe;
5076
5077 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5078 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5079
5080 return rpe;
5081}
5082
Deepak S7707df42014-07-12 18:46:14 +05305083static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5084{
5085 u32 val, rp1;
5086
Jani Nikula5b5929c2015-10-07 11:17:46 +03005087 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5088 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5089
Deepak S7707df42014-07-12 18:46:14 +05305090 return rp1;
5091}
5092
Deepak Sf8f2b002014-07-10 13:16:21 +05305093static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5094{
5095 u32 val, rp1;
5096
5097 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5098
5099 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5100
5101 return rp1;
5102}
5103
Ville Syrjälä03af2042014-06-28 02:03:53 +03005104static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005105{
5106 u32 val, rp0;
5107
Jani Nikula64936252013-05-22 15:36:20 +03005108 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005109
5110 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5111 /* Clamp to max */
5112 rp0 = min_t(u32, rp0, 0xea);
5113
5114 return rp0;
5115}
5116
5117static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5118{
5119 u32 val, rpe;
5120
Jani Nikula64936252013-05-22 15:36:20 +03005121 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005122 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005123 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005124 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5125
5126 return rpe;
5127}
5128
Ville Syrjälä03af2042014-06-28 02:03:53 +03005129static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005130{
Jani Nikula64936252013-05-22 15:36:20 +03005131 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005132}
5133
Imre Deakae484342014-03-31 15:10:44 +03005134/* Check that the pctx buffer wasn't move under us. */
5135static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5136{
5137 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5138
5139 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5140 dev_priv->vlv_pctx->stolen->start);
5141}
5142
Deepak S38807742014-05-23 21:00:15 +05305143
5144/* Check that the pcbr address is not empty. */
5145static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5146{
5147 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5148
5149 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5150}
5151
5152static void cherryview_setup_pctx(struct drm_device *dev)
5153{
5154 struct drm_i915_private *dev_priv = dev->dev_private;
5155 unsigned long pctx_paddr, paddr;
5156 struct i915_gtt *gtt = &dev_priv->gtt;
5157 u32 pcbr;
5158 int pctx_size = 32*1024;
5159
5160 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5161
5162 pcbr = I915_READ(VLV_PCBR);
5163 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005164 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305165 paddr = (dev_priv->mm.stolen_base +
5166 (gtt->stolen_size - pctx_size));
5167
5168 pctx_paddr = (paddr & (~4095));
5169 I915_WRITE(VLV_PCBR, pctx_paddr);
5170 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005171
5172 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305173}
5174
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005175static void valleyview_setup_pctx(struct drm_device *dev)
5176{
5177 struct drm_i915_private *dev_priv = dev->dev_private;
5178 struct drm_i915_gem_object *pctx;
5179 unsigned long pctx_paddr;
5180 u32 pcbr;
5181 int pctx_size = 24*1024;
5182
Imre Deak17b0c1f2014-02-11 21:39:06 +02005183 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5184
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005185 pcbr = I915_READ(VLV_PCBR);
5186 if (pcbr) {
5187 /* BIOS set it up already, grab the pre-alloc'd space */
5188 int pcbr_offset;
5189
5190 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5191 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5192 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005193 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005194 pctx_size);
5195 goto out;
5196 }
5197
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005198 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5199
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005200 /*
5201 * From the Gunit register HAS:
5202 * The Gfx driver is expected to program this register and ensure
5203 * proper allocation within Gfx stolen memory. For example, this
5204 * register should be programmed such than the PCBR range does not
5205 * overlap with other ranges, such as the frame buffer, protected
5206 * memory, or any other relevant ranges.
5207 */
5208 pctx = i915_gem_object_create_stolen(dev, pctx_size);
5209 if (!pctx) {
5210 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
5211 return;
5212 }
5213
5214 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5215 I915_WRITE(VLV_PCBR, pctx_paddr);
5216
5217out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005218 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005219 dev_priv->vlv_pctx = pctx;
5220}
5221
Imre Deakae484342014-03-31 15:10:44 +03005222static void valleyview_cleanup_pctx(struct drm_device *dev)
5223{
5224 struct drm_i915_private *dev_priv = dev->dev_private;
5225
5226 if (WARN_ON(!dev_priv->vlv_pctx))
5227 return;
5228
5229 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
5230 dev_priv->vlv_pctx = NULL;
5231}
5232
Imre Deak4e805192014-04-14 20:24:41 +03005233static void valleyview_init_gt_powersave(struct drm_device *dev)
5234{
5235 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005236 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005237
5238 valleyview_setup_pctx(dev);
5239
5240 mutex_lock(&dev_priv->rps.hw_lock);
5241
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005242 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5243 switch ((val >> 6) & 3) {
5244 case 0:
5245 case 1:
5246 dev_priv->mem_freq = 800;
5247 break;
5248 case 2:
5249 dev_priv->mem_freq = 1066;
5250 break;
5251 case 3:
5252 dev_priv->mem_freq = 1333;
5253 break;
5254 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005255 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005256
Imre Deak4e805192014-04-14 20:24:41 +03005257 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5258 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5259 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005260 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005261 dev_priv->rps.max_freq);
5262
5263 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5264 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005265 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005266 dev_priv->rps.efficient_freq);
5267
Deepak Sf8f2b002014-07-10 13:16:21 +05305268 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5269 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005270 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305271 dev_priv->rps.rp1_freq);
5272
Imre Deak4e805192014-04-14 20:24:41 +03005273 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5274 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005275 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005276 dev_priv->rps.min_freq);
5277
Chris Wilsonaed242f2015-03-18 09:48:21 +00005278 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5279
Imre Deak4e805192014-04-14 20:24:41 +03005280 /* Preserve min/max settings in case of re-init */
5281 if (dev_priv->rps.max_freq_softlimit == 0)
5282 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5283
5284 if (dev_priv->rps.min_freq_softlimit == 0)
5285 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5286
5287 mutex_unlock(&dev_priv->rps.hw_lock);
5288}
5289
Deepak S38807742014-05-23 21:00:15 +05305290static void cherryview_init_gt_powersave(struct drm_device *dev)
5291{
Deepak S2b6b3a02014-05-27 15:59:30 +05305292 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005293 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305294
Deepak S38807742014-05-23 21:00:15 +05305295 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05305296
5297 mutex_lock(&dev_priv->rps.hw_lock);
5298
Ville Syrjäläa5805162015-05-26 20:42:30 +03005299 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005300 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005301 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005302
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005303 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005304 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005305 dev_priv->mem_freq = 2000;
5306 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005307 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005308 dev_priv->mem_freq = 1600;
5309 break;
5310 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005311 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005312
Deepak S2b6b3a02014-05-27 15:59:30 +05305313 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5314 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5315 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005316 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305317 dev_priv->rps.max_freq);
5318
5319 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5320 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005321 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305322 dev_priv->rps.efficient_freq);
5323
Deepak S7707df42014-07-12 18:46:14 +05305324 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5325 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005326 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305327 dev_priv->rps.rp1_freq);
5328
Deepak S5b7c91b2015-05-09 18:15:46 +05305329 /* PUnit validated range is only [RPe, RP0] */
5330 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305331 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005332 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305333 dev_priv->rps.min_freq);
5334
Ville Syrjälä1c147622014-08-18 14:42:43 +03005335 WARN_ONCE((dev_priv->rps.max_freq |
5336 dev_priv->rps.efficient_freq |
5337 dev_priv->rps.rp1_freq |
5338 dev_priv->rps.min_freq) & 1,
5339 "Odd GPU freq values\n");
5340
Chris Wilsonaed242f2015-03-18 09:48:21 +00005341 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5342
Deepak S2b6b3a02014-05-27 15:59:30 +05305343 /* Preserve min/max settings in case of re-init */
5344 if (dev_priv->rps.max_freq_softlimit == 0)
5345 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5346
5347 if (dev_priv->rps.min_freq_softlimit == 0)
5348 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5349
5350 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305351}
5352
Imre Deak4e805192014-04-14 20:24:41 +03005353static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
5354{
5355 valleyview_cleanup_pctx(dev);
5356}
5357
Deepak S38807742014-05-23 21:00:15 +05305358static void cherryview_enable_rps(struct drm_device *dev)
5359{
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05305362 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305363 int i;
5364
5365 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5366
5367 gtfifodbg = I915_READ(GTFIFODBG);
5368 if (gtfifodbg) {
5369 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5370 gtfifodbg);
5371 I915_WRITE(GTFIFODBG, gtfifodbg);
5372 }
5373
5374 cherryview_check_pctx(dev_priv);
5375
5376 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5377 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005378 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305379
Ville Syrjälä160614a2015-01-19 13:50:47 +02005380 /* Disable RC states. */
5381 I915_WRITE(GEN6_RC_CONTROL, 0);
5382
Deepak S38807742014-05-23 21:00:15 +05305383 /* 2a: Program RC6 thresholds.*/
5384 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5385 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5386 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5387
5388 for_each_ring(ring, dev_priv, i)
5389 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5390 I915_WRITE(GEN6_RC_SLEEP, 0);
5391
Deepak Sf4f71c72015-03-28 15:23:35 +05305392 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5393 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305394
5395 /* allows RC6 residency counter to work */
5396 I915_WRITE(VLV_COUNTER_CONTROL,
5397 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5398 VLV_MEDIA_RC6_COUNT_EN |
5399 VLV_RENDER_RC6_COUNT_EN));
5400
5401 /* For now we assume BIOS is allocating and populating the PCBR */
5402 pcbr = I915_READ(VLV_PCBR);
5403
Deepak S38807742014-05-23 21:00:15 +05305404 /* 3: Enable RC6 */
5405 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
5406 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005407 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305408
5409 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5410
Deepak S2b6b3a02014-05-27 15:59:30 +05305411 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005412 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305413 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5414 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5415 I915_WRITE(GEN6_RP_UP_EI, 66000);
5416 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5417
5418 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5419
5420 /* 5: Enable RPS */
5421 I915_WRITE(GEN6_RP_CONTROL,
5422 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005423 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305424 GEN6_RP_ENABLE |
5425 GEN6_RP_UP_BUSY_AVG |
5426 GEN6_RP_DOWN_IDLE_AVG);
5427
Deepak S3ef62342015-04-29 08:36:24 +05305428 /* Setting Fixed Bias */
5429 val = VLV_OVERRIDE_EN |
5430 VLV_SOC_TDP_EN |
5431 CHV_BIAS_CPU_50_SOC_50;
5432 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5433
Deepak S2b6b3a02014-05-27 15:59:30 +05305434 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5435
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005436 /* RPS code assumes GPLL is used */
5437 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5438
Jani Nikula742f4912015-09-03 11:16:09 +03005439 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305440 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5441
5442 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5443 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005444 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305445 dev_priv->rps.cur_freq);
5446
5447 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005448 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305449 dev_priv->rps.efficient_freq);
5450
5451 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
5452
Mika Kuoppala59bad942015-01-16 11:34:40 +02005453 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305454}
5455
Jesse Barnes0a073b82013-04-17 15:54:58 -07005456static void valleyview_enable_rps(struct drm_device *dev)
5457{
5458 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005459 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005460 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005461 int i;
5462
5463 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5464
Imre Deakae484342014-03-31 15:10:44 +03005465 valleyview_check_pctx(dev_priv);
5466
Jesse Barnes0a073b82013-04-17 15:54:58 -07005467 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005468 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5469 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005470 I915_WRITE(GTFIFODBG, gtfifodbg);
5471 }
5472
Deepak Sc8d9a592013-11-23 14:55:42 +05305473 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005474 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005475
Ville Syrjälä160614a2015-01-19 13:50:47 +02005476 /* Disable RC states. */
5477 I915_WRITE(GEN6_RC_CONTROL, 0);
5478
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005479 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005480 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5481 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5482 I915_WRITE(GEN6_RP_UP_EI, 66000);
5483 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5484
5485 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5486
5487 I915_WRITE(GEN6_RP_CONTROL,
5488 GEN6_RP_MEDIA_TURBO |
5489 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5490 GEN6_RP_MEDIA_IS_GFX |
5491 GEN6_RP_ENABLE |
5492 GEN6_RP_UP_BUSY_AVG |
5493 GEN6_RP_DOWN_IDLE_CONT);
5494
5495 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5496 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5497 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5498
5499 for_each_ring(ring, dev_priv, i)
5500 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5501
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08005502 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005503
5504 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005505 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005506 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5507 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005508 VLV_MEDIA_RC6_COUNT_EN |
5509 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005510
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005511 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005512 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005513
5514 intel_print_rc6_info(dev, rc6_mode);
5515
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005516 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005517
Deepak S3ef62342015-04-29 08:36:24 +05305518 /* Setting Fixed Bias */
5519 val = VLV_OVERRIDE_EN |
5520 VLV_SOC_TDP_EN |
5521 VLV_BIAS_CPU_125_SOC_875;
5522 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5523
Jani Nikula64936252013-05-22 15:36:20 +03005524 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005525
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005526 /* RPS code assumes GPLL is used */
5527 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5528
Jani Nikula742f4912015-09-03 11:16:09 +03005529 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005530 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5531
Ben Widawskyb39fb292014-03-19 18:31:11 -07005532 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03005533 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005534 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005535 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005536
Ville Syrjälä73008b92013-06-25 19:21:01 +03005537 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005538 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005539 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005540
Ben Widawskyb39fb292014-03-19 18:31:11 -07005541 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005542
Mika Kuoppala59bad942015-01-16 11:34:40 +02005543 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005544}
5545
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005546static unsigned long intel_pxfreq(u32 vidfreq)
5547{
5548 unsigned long freq;
5549 int div = (vidfreq & 0x3f0000) >> 16;
5550 int post = (vidfreq & 0x3000) >> 12;
5551 int pre = (vidfreq & 0x7);
5552
5553 if (!pre)
5554 return 0;
5555
5556 freq = ((div * 133333) / ((1<<post) * pre));
5557
5558 return freq;
5559}
5560
Daniel Vettereb48eb02012-04-26 23:28:12 +02005561static const struct cparams {
5562 u16 i;
5563 u16 t;
5564 u16 m;
5565 u16 c;
5566} cparams[] = {
5567 { 1, 1333, 301, 28664 },
5568 { 1, 1066, 294, 24460 },
5569 { 1, 800, 294, 25192 },
5570 { 0, 1333, 276, 27605 },
5571 { 0, 1066, 276, 27605 },
5572 { 0, 800, 231, 23784 },
5573};
5574
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005575static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005576{
5577 u64 total_count, diff, ret;
5578 u32 count1, count2, count3, m = 0, c = 0;
5579 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5580 int i;
5581
Daniel Vetter02d71952012-08-09 16:44:54 +02005582 assert_spin_locked(&mchdev_lock);
5583
Daniel Vetter20e4d402012-08-08 23:35:39 +02005584 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005585
5586 /* Prevent division-by-zero if we are asking too fast.
5587 * Also, we don't get interesting results if we are polling
5588 * faster than once in 10ms, so just return the saved value
5589 * in such cases.
5590 */
5591 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02005592 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005593
5594 count1 = I915_READ(DMIEC);
5595 count2 = I915_READ(DDREC);
5596 count3 = I915_READ(CSIEC);
5597
5598 total_count = count1 + count2 + count3;
5599
5600 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02005601 if (total_count < dev_priv->ips.last_count1) {
5602 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005603 diff += total_count;
5604 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005605 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005606 }
5607
5608 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005609 if (cparams[i].i == dev_priv->ips.c_m &&
5610 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02005611 m = cparams[i].m;
5612 c = cparams[i].c;
5613 break;
5614 }
5615 }
5616
5617 diff = div_u64(diff, diff1);
5618 ret = ((m * diff) + c);
5619 ret = div_u64(ret, 10);
5620
Daniel Vetter20e4d402012-08-08 23:35:39 +02005621 dev_priv->ips.last_count1 = total_count;
5622 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005623
Daniel Vetter20e4d402012-08-08 23:35:39 +02005624 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005625
5626 return ret;
5627}
5628
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005629unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5630{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005631 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005632 unsigned long val;
5633
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005634 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005635 return 0;
5636
5637 spin_lock_irq(&mchdev_lock);
5638
5639 val = __i915_chipset_val(dev_priv);
5640
5641 spin_unlock_irq(&mchdev_lock);
5642
5643 return val;
5644}
5645
Daniel Vettereb48eb02012-04-26 23:28:12 +02005646unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5647{
5648 unsigned long m, x, b;
5649 u32 tsfs;
5650
5651 tsfs = I915_READ(TSFS);
5652
5653 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5654 x = I915_READ8(TR1);
5655
5656 b = tsfs & TSFS_INTR_MASK;
5657
5658 return ((m * x) / 127) - b;
5659}
5660
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005661static int _pxvid_to_vd(u8 pxvid)
5662{
5663 if (pxvid == 0)
5664 return 0;
5665
5666 if (pxvid >= 8 && pxvid < 31)
5667 pxvid = 31;
5668
5669 return (pxvid + 2) * 125;
5670}
5671
5672static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005673{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005674 struct drm_device *dev = dev_priv->dev;
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005675 const int vd = _pxvid_to_vd(pxvid);
5676 const int vm = vd - 1125;
5677
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005678 if (INTEL_INFO(dev)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005679 return vm > 0 ? vm : 0;
5680
5681 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005682}
5683
Daniel Vetter02d71952012-08-09 16:44:54 +02005684static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005685{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005686 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005687 u32 count;
5688
Daniel Vetter02d71952012-08-09 16:44:54 +02005689 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005690
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005691 now = ktime_get_raw_ns();
5692 diffms = now - dev_priv->ips.last_time2;
5693 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005694
5695 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02005696 if (!diffms)
5697 return;
5698
5699 count = I915_READ(GFXEC);
5700
Daniel Vetter20e4d402012-08-08 23:35:39 +02005701 if (count < dev_priv->ips.last_count2) {
5702 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005703 diff += count;
5704 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005705 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005706 }
5707
Daniel Vetter20e4d402012-08-08 23:35:39 +02005708 dev_priv->ips.last_count2 = count;
5709 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005710
5711 /* More magic constants... */
5712 diff = diff * 1181;
5713 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005714 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005715}
5716
Daniel Vetter02d71952012-08-09 16:44:54 +02005717void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5718{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005719 struct drm_device *dev = dev_priv->dev;
5720
5721 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005722 return;
5723
Daniel Vetter92703882012-08-09 16:46:01 +02005724 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005725
5726 __i915_update_gfx_val(dev_priv);
5727
Daniel Vetter92703882012-08-09 16:46:01 +02005728 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005729}
5730
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005731static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005732{
5733 unsigned long t, corr, state1, corr2, state2;
5734 u32 pxvid, ext_v;
5735
Daniel Vetter02d71952012-08-09 16:44:54 +02005736 assert_spin_locked(&mchdev_lock);
5737
Ville Syrjälä616847e2015-09-18 20:03:19 +03005738 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005739 pxvid = (pxvid >> 24) & 0x7f;
5740 ext_v = pvid_to_extvid(dev_priv, pxvid);
5741
5742 state1 = ext_v;
5743
5744 t = i915_mch_val(dev_priv);
5745
5746 /* Revel in the empirically derived constants */
5747
5748 /* Correction factor in 1/100000 units */
5749 if (t > 80)
5750 corr = ((t * 2349) + 135940);
5751 else if (t >= 50)
5752 corr = ((t * 964) + 29317);
5753 else /* < 50 */
5754 corr = ((t * 301) + 1004);
5755
5756 corr = corr * ((150142 * state1) / 10000 - 78642);
5757 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005758 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005759
5760 state2 = (corr2 * state1) / 10000;
5761 state2 /= 100; /* convert to mW */
5762
Daniel Vetter02d71952012-08-09 16:44:54 +02005763 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005764
Daniel Vetter20e4d402012-08-08 23:35:39 +02005765 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005766}
5767
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005768unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5769{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005770 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005771 unsigned long val;
5772
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005773 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005774 return 0;
5775
5776 spin_lock_irq(&mchdev_lock);
5777
5778 val = __i915_gfx_val(dev_priv);
5779
5780 spin_unlock_irq(&mchdev_lock);
5781
5782 return val;
5783}
5784
Daniel Vettereb48eb02012-04-26 23:28:12 +02005785/**
5786 * i915_read_mch_val - return value for IPS use
5787 *
5788 * Calculate and return a value for the IPS driver to use when deciding whether
5789 * we have thermal and power headroom to increase CPU or GPU power budget.
5790 */
5791unsigned long i915_read_mch_val(void)
5792{
5793 struct drm_i915_private *dev_priv;
5794 unsigned long chipset_val, graphics_val, ret = 0;
5795
Daniel Vetter92703882012-08-09 16:46:01 +02005796 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005797 if (!i915_mch_dev)
5798 goto out_unlock;
5799 dev_priv = i915_mch_dev;
5800
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005801 chipset_val = __i915_chipset_val(dev_priv);
5802 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005803
5804 ret = chipset_val + graphics_val;
5805
5806out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005807 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005808
5809 return ret;
5810}
5811EXPORT_SYMBOL_GPL(i915_read_mch_val);
5812
5813/**
5814 * i915_gpu_raise - raise GPU frequency limit
5815 *
5816 * Raise the limit; IPS indicates we have thermal headroom.
5817 */
5818bool i915_gpu_raise(void)
5819{
5820 struct drm_i915_private *dev_priv;
5821 bool ret = true;
5822
Daniel Vetter92703882012-08-09 16:46:01 +02005823 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005824 if (!i915_mch_dev) {
5825 ret = false;
5826 goto out_unlock;
5827 }
5828 dev_priv = i915_mch_dev;
5829
Daniel Vetter20e4d402012-08-08 23:35:39 +02005830 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5831 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005832
5833out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005834 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005835
5836 return ret;
5837}
5838EXPORT_SYMBOL_GPL(i915_gpu_raise);
5839
5840/**
5841 * i915_gpu_lower - lower GPU frequency limit
5842 *
5843 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5844 * frequency maximum.
5845 */
5846bool i915_gpu_lower(void)
5847{
5848 struct drm_i915_private *dev_priv;
5849 bool ret = true;
5850
Daniel Vetter92703882012-08-09 16:46:01 +02005851 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005852 if (!i915_mch_dev) {
5853 ret = false;
5854 goto out_unlock;
5855 }
5856 dev_priv = i915_mch_dev;
5857
Daniel Vetter20e4d402012-08-08 23:35:39 +02005858 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5859 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005860
5861out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005862 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005863
5864 return ret;
5865}
5866EXPORT_SYMBOL_GPL(i915_gpu_lower);
5867
5868/**
5869 * i915_gpu_busy - indicate GPU business to IPS
5870 *
5871 * Tell the IPS driver whether or not the GPU is busy.
5872 */
5873bool i915_gpu_busy(void)
5874{
5875 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005876 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005877 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005878 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005879
Daniel Vetter92703882012-08-09 16:46:01 +02005880 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005881 if (!i915_mch_dev)
5882 goto out_unlock;
5883 dev_priv = i915_mch_dev;
5884
Chris Wilsonf047e392012-07-21 12:31:41 +01005885 for_each_ring(ring, dev_priv, i)
5886 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005887
5888out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005889 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005890
5891 return ret;
5892}
5893EXPORT_SYMBOL_GPL(i915_gpu_busy);
5894
5895/**
5896 * i915_gpu_turbo_disable - disable graphics turbo
5897 *
5898 * Disable graphics turbo by resetting the max frequency and setting the
5899 * current frequency to the default.
5900 */
5901bool i915_gpu_turbo_disable(void)
5902{
5903 struct drm_i915_private *dev_priv;
5904 bool ret = true;
5905
Daniel Vetter92703882012-08-09 16:46:01 +02005906 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005907 if (!i915_mch_dev) {
5908 ret = false;
5909 goto out_unlock;
5910 }
5911 dev_priv = i915_mch_dev;
5912
Daniel Vetter20e4d402012-08-08 23:35:39 +02005913 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005914
Daniel Vetter20e4d402012-08-08 23:35:39 +02005915 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005916 ret = false;
5917
5918out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005919 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005920
5921 return ret;
5922}
5923EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5924
5925/**
5926 * Tells the intel_ips driver that the i915 driver is now loaded, if
5927 * IPS got loaded first.
5928 *
5929 * This awkward dance is so that neither module has to depend on the
5930 * other in order for IPS to do the appropriate communication of
5931 * GPU turbo limits to i915.
5932 */
5933static void
5934ips_ping_for_i915_load(void)
5935{
5936 void (*link)(void);
5937
5938 link = symbol_get(ips_link_to_i915_driver);
5939 if (link) {
5940 link();
5941 symbol_put(ips_link_to_i915_driver);
5942 }
5943}
5944
5945void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5946{
Daniel Vetter02d71952012-08-09 16:44:54 +02005947 /* We only register the i915 ips part with intel-ips once everything is
5948 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02005949 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005950 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02005951 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005952
5953 ips_ping_for_i915_load();
5954}
5955
5956void intel_gpu_ips_teardown(void)
5957{
Daniel Vetter92703882012-08-09 16:46:01 +02005958 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005959 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005960 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005961}
Deepak S76c3552f2014-01-30 23:08:16 +05305962
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005963static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005964{
5965 struct drm_i915_private *dev_priv = dev->dev_private;
5966 u32 lcfuse;
5967 u8 pxw[16];
5968 int i;
5969
5970 /* Disable to program */
5971 I915_WRITE(ECR, 0);
5972 POSTING_READ(ECR);
5973
5974 /* Program energy weights for various events */
5975 I915_WRITE(SDEW, 0x15040d00);
5976 I915_WRITE(CSIEW0, 0x007f0000);
5977 I915_WRITE(CSIEW1, 0x1e220004);
5978 I915_WRITE(CSIEW2, 0x04000004);
5979
5980 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03005981 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005982 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03005983 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005984
5985 /* Program P-state weights to account for frequency power adjustment */
5986 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03005987 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005988 unsigned long freq = intel_pxfreq(pxvidfreq);
5989 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5990 PXVFREQ_PX_SHIFT;
5991 unsigned long val;
5992
5993 val = vid * vid;
5994 val *= (freq / 1000);
5995 val *= 255;
5996 val /= (127*127*900);
5997 if (val > 0xff)
5998 DRM_ERROR("bad pxval: %ld\n", val);
5999 pxw[i] = val;
6000 }
6001 /* Render standby states get 0 weight */
6002 pxw[14] = 0;
6003 pxw[15] = 0;
6004
6005 for (i = 0; i < 4; i++) {
6006 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6007 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006008 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006009 }
6010
6011 /* Adjust magic regs to magic values (more experimental results) */
6012 I915_WRITE(OGW0, 0);
6013 I915_WRITE(OGW1, 0);
6014 I915_WRITE(EG0, 0x00007f00);
6015 I915_WRITE(EG1, 0x0000000e);
6016 I915_WRITE(EG2, 0x000e0000);
6017 I915_WRITE(EG3, 0x68000300);
6018 I915_WRITE(EG4, 0x42000000);
6019 I915_WRITE(EG5, 0x00140031);
6020 I915_WRITE(EG6, 0);
6021 I915_WRITE(EG7, 0);
6022
6023 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006024 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006025
6026 /* Enable PMON + select events */
6027 I915_WRITE(ECR, 0x80000019);
6028
6029 lcfuse = I915_READ(LCFUSE02);
6030
Daniel Vetter20e4d402012-08-08 23:35:39 +02006031 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006032}
6033
Imre Deakae484342014-03-31 15:10:44 +03006034void intel_init_gt_powersave(struct drm_device *dev)
6035{
Imre Deake6069ca2014-04-18 16:01:02 +03006036 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
6037
Deepak S38807742014-05-23 21:00:15 +05306038 if (IS_CHERRYVIEW(dev))
6039 cherryview_init_gt_powersave(dev);
6040 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006041 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006042}
6043
6044void intel_cleanup_gt_powersave(struct drm_device *dev)
6045{
Deepak S38807742014-05-23 21:00:15 +05306046 if (IS_CHERRYVIEW(dev))
6047 return;
6048 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006049 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006050}
6051
Imre Deakdbea3ce2014-12-15 18:59:28 +02006052static void gen6_suspend_rps(struct drm_device *dev)
6053{
6054 struct drm_i915_private *dev_priv = dev->dev_private;
6055
6056 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6057
Akash Goel4c2a8892015-03-06 11:07:24 +05306058 gen6_disable_rps_interrupts(dev);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006059}
6060
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006061/**
6062 * intel_suspend_gt_powersave - suspend PM work and helper threads
6063 * @dev: drm device
6064 *
6065 * We don't want to disable RC6 or other features here, we just want
6066 * to make sure any work we've queued has finished and won't bother
6067 * us while we're suspended.
6068 */
6069void intel_suspend_gt_powersave(struct drm_device *dev)
6070{
6071 struct drm_i915_private *dev_priv = dev->dev_private;
6072
Imre Deakd4d70aa2014-11-19 15:30:04 +02006073 if (INTEL_INFO(dev)->gen < 6)
6074 return;
6075
Imre Deakdbea3ce2014-12-15 18:59:28 +02006076 gen6_suspend_rps(dev);
Deepak Sb47adc12014-06-20 20:03:02 +05306077
6078 /* Force GPU to min freq during suspend */
6079 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006080}
6081
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006082void intel_disable_gt_powersave(struct drm_device *dev)
6083{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006084 struct drm_i915_private *dev_priv = dev->dev_private;
6085
Daniel Vetter930ebb42012-06-29 23:32:16 +02006086 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006087 ironlake_disable_drps(dev);
Deepak S38807742014-05-23 21:00:15 +05306088 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02006089 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03006090
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006091 mutex_lock(&dev_priv->rps.hw_lock);
Zhe Wang20e49362014-11-04 17:07:05 +00006092 if (INTEL_INFO(dev)->gen >= 9)
6093 gen9_disable_rps(dev);
6094 else if (IS_CHERRYVIEW(dev))
Deepak S38807742014-05-23 21:00:15 +05306095 cherryview_disable_rps(dev);
6096 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006097 valleyview_disable_rps(dev);
6098 else
6099 gen6_disable_rps(dev);
Imre Deake5347702014-11-19 15:30:02 +02006100
Chris Wilsonc0951f02013-10-10 21:58:50 +01006101 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006102 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006103 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006104}
6105
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006106static void intel_gen6_powersave_work(struct work_struct *work)
6107{
6108 struct drm_i915_private *dev_priv =
6109 container_of(work, struct drm_i915_private,
6110 rps.delayed_resume_work.work);
6111 struct drm_device *dev = dev_priv->dev;
6112
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006113 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006114
Akash Goel4c2a8892015-03-06 11:07:24 +05306115 gen6_reset_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006116
Deepak S38807742014-05-23 21:00:15 +05306117 if (IS_CHERRYVIEW(dev)) {
6118 cherryview_enable_rps(dev);
6119 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07006120 valleyview_enable_rps(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006121 } else if (INTEL_INFO(dev)->gen >= 9) {
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006122 gen9_enable_rc6(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006123 gen9_enable_rps(dev);
Akash Goelcc017fb42015-06-29 14:50:21 +05306124 if (IS_SKYLAKE(dev))
6125 __gen6_update_ring_freq(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006126 } else if (IS_BROADWELL(dev)) {
6127 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006128 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006129 } else {
6130 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006131 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006132 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006133
6134 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6135 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6136
6137 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6138 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6139
Chris Wilsonc0951f02013-10-10 21:58:50 +01006140 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006141
Akash Goel4c2a8892015-03-06 11:07:24 +05306142 gen6_enable_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006143
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006144 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006145
6146 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006147}
6148
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006149void intel_enable_gt_powersave(struct drm_device *dev)
6150{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006151 struct drm_i915_private *dev_priv = dev->dev_private;
6152
Yu Zhangf61018b2015-02-10 19:05:52 +08006153 /* Powersaving is controlled by the host when inside a VM */
6154 if (intel_vgpu_active(dev))
6155 return;
6156
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006157 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03006158 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006159 ironlake_enable_drps(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006160 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03006161 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05306162 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006163 /*
6164 * PCU communication is slow and this doesn't need to be
6165 * done at any specific time, so do this out of our fast path
6166 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006167 *
6168 * We depend on the HW RC6 power context save/restore
6169 * mechanism when entering D3 through runtime PM suspend. So
6170 * disable RPM until RPS/RC6 is properly setup. We can only
6171 * get here via the driver load/system resume/runtime resume
6172 * paths, so the _noresume version is enough (and in case of
6173 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006174 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006175 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6176 round_jiffies_up_relative(HZ)))
6177 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006178 }
6179}
6180
Imre Deakc6df39b2014-04-14 20:24:29 +03006181void intel_reset_gt_powersave(struct drm_device *dev)
6182{
6183 struct drm_i915_private *dev_priv = dev->dev_private;
6184
Imre Deakdbea3ce2014-12-15 18:59:28 +02006185 if (INTEL_INFO(dev)->gen < 6)
6186 return;
6187
6188 gen6_suspend_rps(dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03006189 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006190}
6191
Daniel Vetter3107bd42012-10-31 22:52:31 +01006192static void ibx_init_clock_gating(struct drm_device *dev)
6193{
6194 struct drm_i915_private *dev_priv = dev->dev_private;
6195
6196 /*
6197 * On Ibex Peak and Cougar Point, we need to disable clock
6198 * gating for the panel power sequencer or it will fail to
6199 * start up when no ports are active.
6200 */
6201 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6202}
6203
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006204static void g4x_disable_trickle_feed(struct drm_device *dev)
6205{
6206 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006207 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006208
Damien Lespiau055e3932014-08-18 13:49:10 +01006209 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006210 I915_WRITE(DSPCNTR(pipe),
6211 I915_READ(DSPCNTR(pipe)) |
6212 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006213
6214 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6215 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006216 }
6217}
6218
Ville Syrjälä017636c2013-12-05 15:51:37 +02006219static void ilk_init_lp_watermarks(struct drm_device *dev)
6220{
6221 struct drm_i915_private *dev_priv = dev->dev_private;
6222
6223 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6224 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6225 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6226
6227 /*
6228 * Don't touch WM1S_LP_EN here.
6229 * Doing so could cause underruns.
6230 */
6231}
6232
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006233static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006234{
6235 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006236 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006237
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006238 /*
6239 * Required for FBC
6240 * WaFbcDisableDpfcClockGating:ilk
6241 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006242 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6243 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6244 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006245
6246 I915_WRITE(PCH_3DCGDIS0,
6247 MARIUNIT_CLOCK_GATE_DISABLE |
6248 SVSMUNIT_CLOCK_GATE_DISABLE);
6249 I915_WRITE(PCH_3DCGDIS1,
6250 VFMUNIT_CLOCK_GATE_DISABLE);
6251
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006252 /*
6253 * According to the spec the following bits should be set in
6254 * order to enable memory self-refresh
6255 * The bit 22/21 of 0x42004
6256 * The bit 5 of 0x42020
6257 * The bit 15 of 0x45000
6258 */
6259 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6260 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6261 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006262 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006263 I915_WRITE(DISP_ARB_CTL,
6264 (I915_READ(DISP_ARB_CTL) |
6265 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006266
6267 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006268
6269 /*
6270 * Based on the document from hardware guys the following bits
6271 * should be set unconditionally in order to enable FBC.
6272 * The bit 22 of 0x42000
6273 * The bit 22 of 0x42004
6274 * The bit 7,8,9 of 0x42020.
6275 */
6276 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006277 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006278 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6279 I915_READ(ILK_DISPLAY_CHICKEN1) |
6280 ILK_FBCQ_DIS);
6281 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6282 I915_READ(ILK_DISPLAY_CHICKEN2) |
6283 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006284 }
6285
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006286 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6287
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006288 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6289 I915_READ(ILK_DISPLAY_CHICKEN2) |
6290 ILK_ELPIN_409_SELECT);
6291 I915_WRITE(_3D_CHICKEN2,
6292 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6293 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006294
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006295 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006296 I915_WRITE(CACHE_MODE_0,
6297 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006298
Akash Goel4e046322014-04-04 17:14:38 +05306299 /* WaDisable_RenderCache_OperationalFlush:ilk */
6300 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6301
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006302 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006303
Daniel Vetter3107bd42012-10-31 22:52:31 +01006304 ibx_init_clock_gating(dev);
6305}
6306
6307static void cpt_init_clock_gating(struct drm_device *dev)
6308{
6309 struct drm_i915_private *dev_priv = dev->dev_private;
6310 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006311 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006312
6313 /*
6314 * On Ibex Peak and Cougar Point, we need to disable clock
6315 * gating for the panel power sequencer or it will fail to
6316 * start up when no ports are active.
6317 */
Jesse Barnescd664072013-10-02 10:34:19 -07006318 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6319 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6320 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006321 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6322 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006323 /* The below fixes the weird display corruption, a few pixels shifted
6324 * downward, on (only) LVDS of some HP laptops with IVY.
6325 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006326 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006327 val = I915_READ(TRANS_CHICKEN2(pipe));
6328 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6329 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006330 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006331 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006332 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6333 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6334 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006335 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6336 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006337 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006338 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006339 I915_WRITE(TRANS_CHICKEN1(pipe),
6340 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6341 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006342}
6343
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006344static void gen6_check_mch_setup(struct drm_device *dev)
6345{
6346 struct drm_i915_private *dev_priv = dev->dev_private;
6347 uint32_t tmp;
6348
6349 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006350 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6351 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6352 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006353}
6354
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006355static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006356{
6357 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006358 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006359
Damien Lespiau231e54f2012-10-19 17:55:41 +01006360 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006361
6362 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6363 I915_READ(ILK_DISPLAY_CHICKEN2) |
6364 ILK_ELPIN_409_SELECT);
6365
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006366 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006367 I915_WRITE(_3D_CHICKEN,
6368 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6369
Akash Goel4e046322014-04-04 17:14:38 +05306370 /* WaDisable_RenderCache_OperationalFlush:snb */
6371 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6372
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006373 /*
6374 * BSpec recoomends 8x4 when MSAA is used,
6375 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006376 *
6377 * Note that PS/WM thread counts depend on the WIZ hashing
6378 * disable bit, which we don't touch here, but it's good
6379 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006380 */
6381 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006382 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006383
Ville Syrjälä017636c2013-12-05 15:51:37 +02006384 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006385
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006386 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006387 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006388
6389 I915_WRITE(GEN6_UCGCTL1,
6390 I915_READ(GEN6_UCGCTL1) |
6391 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6392 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6393
6394 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6395 * gating disable must be set. Failure to set it results in
6396 * flickering pixels due to Z write ordering failures after
6397 * some amount of runtime in the Mesa "fire" demo, and Unigine
6398 * Sanctuary and Tropics, and apparently anything else with
6399 * alpha test or pixel discard.
6400 *
6401 * According to the spec, bit 11 (RCCUNIT) must also be set,
6402 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006403 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006404 * WaDisableRCCUnitClockGating:snb
6405 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006406 */
6407 I915_WRITE(GEN6_UCGCTL2,
6408 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6409 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6410
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006411 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006412 I915_WRITE(_3D_CHICKEN3,
6413 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006414
6415 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006416 * Bspec says:
6417 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6418 * 3DSTATE_SF number of SF output attributes is more than 16."
6419 */
6420 I915_WRITE(_3D_CHICKEN3,
6421 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6422
6423 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006424 * According to the spec the following bits should be
6425 * set in order to enable memory self-refresh and fbc:
6426 * The bit21 and bit22 of 0x42000
6427 * The bit21 and bit22 of 0x42004
6428 * The bit5 and bit7 of 0x42020
6429 * The bit14 of 0x70180
6430 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006431 *
6432 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006433 */
6434 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6435 I915_READ(ILK_DISPLAY_CHICKEN1) |
6436 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6437 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6438 I915_READ(ILK_DISPLAY_CHICKEN2) |
6439 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006440 I915_WRITE(ILK_DSPCLK_GATE_D,
6441 I915_READ(ILK_DSPCLK_GATE_D) |
6442 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6443 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006444
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006445 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006446
Daniel Vetter3107bd42012-10-31 22:52:31 +01006447 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006448
6449 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006450}
6451
6452static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6453{
6454 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6455
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006456 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006457 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006458 *
6459 * This actually overrides the dispatch
6460 * mode for all thread types.
6461 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006462 reg &= ~GEN7_FF_SCHED_MASK;
6463 reg |= GEN7_FF_TS_SCHED_HW;
6464 reg |= GEN7_FF_VS_SCHED_HW;
6465 reg |= GEN7_FF_DS_SCHED_HW;
6466
6467 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6468}
6469
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006470static void lpt_init_clock_gating(struct drm_device *dev)
6471{
6472 struct drm_i915_private *dev_priv = dev->dev_private;
6473
6474 /*
6475 * TODO: this bit should only be enabled when really needed, then
6476 * disabled when not needed anymore in order to save power.
6477 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006478 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006479 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6480 I915_READ(SOUTH_DSPCLK_GATE_D) |
6481 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006482
6483 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006484 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6485 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006486 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006487}
6488
Imre Deak7d708ee2013-04-17 14:04:50 +03006489static void lpt_suspend_hw(struct drm_device *dev)
6490{
6491 struct drm_i915_private *dev_priv = dev->dev_private;
6492
Ville Syrjäläc2699522015-08-27 23:55:59 +03006493 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006494 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6495
6496 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6497 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6498 }
6499}
6500
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006501static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006502{
6503 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00006504 enum pipe pipe;
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006505 uint32_t misccpctl;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006506
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03006507 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006508
Ben Widawskyab57fff2013-12-12 15:28:04 -08006509 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006510 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006511
Ben Widawskyab57fff2013-12-12 15:28:04 -08006512 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006513 I915_WRITE(CHICKEN_PAR1_1,
6514 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6515
Ben Widawskyab57fff2013-12-12 15:28:04 -08006516 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006517 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006518 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006519 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006520 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006521 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006522
Ben Widawskyab57fff2013-12-12 15:28:04 -08006523 /* WaVSRefCountFullforceMissDisable:bdw */
6524 /* WaDSRefCountFullforceMissDisable:bdw */
6525 I915_WRITE(GEN7_FF_THREAD_MODE,
6526 I915_READ(GEN7_FF_THREAD_MODE) &
6527 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006528
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006529 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6530 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006531
6532 /* WaDisableSDEUnitClockGating:bdw */
6533 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6534 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006535
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006536 /*
6537 * WaProgramL3SqcReg1Default:bdw
6538 * WaTempDisableDOPClkGating:bdw
6539 */
6540 misccpctl = I915_READ(GEN7_MISCCPCTL);
6541 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6542 I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
6543 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6544
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006545 /*
6546 * WaGttCachingOffByDefault:bdw
6547 * GTT cache may not work with big pages, so if those
6548 * are ever enabled GTT cache may need to be disabled.
6549 */
6550 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
6551
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03006552 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006553}
6554
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006555static void haswell_init_clock_gating(struct drm_device *dev)
6556{
6557 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006558
Ville Syrjälä017636c2013-12-05 15:51:37 +02006559 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006560
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006561 /* L3 caching of data atomics doesn't work -- disable it. */
6562 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6563 I915_WRITE(HSW_ROW_CHICKEN3,
6564 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6565
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006566 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006567 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6568 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6569 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6570
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006571 /* WaVSRefCountFullforceMissDisable:hsw */
6572 I915_WRITE(GEN7_FF_THREAD_MODE,
6573 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006574
Akash Goel4e046322014-04-04 17:14:38 +05306575 /* WaDisable_RenderCache_OperationalFlush:hsw */
6576 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6577
Chia-I Wufe27c602014-01-28 13:29:33 +08006578 /* enable HiZ Raw Stall Optimization */
6579 I915_WRITE(CACHE_MODE_0_GEN7,
6580 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6581
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006582 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006583 I915_WRITE(CACHE_MODE_1,
6584 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006585
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006586 /*
6587 * BSpec recommends 8x4 when MSAA is used,
6588 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006589 *
6590 * Note that PS/WM thread counts depend on the WIZ hashing
6591 * disable bit, which we don't touch here, but it's good
6592 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006593 */
6594 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006595 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006596
Kenneth Graunke94411592014-12-31 16:23:00 -08006597 /* WaSampleCChickenBitEnable:hsw */
6598 I915_WRITE(HALF_SLICE_CHICKEN3,
6599 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6600
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006601 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006602 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6603
Paulo Zanoni90a88642013-05-03 17:23:45 -03006604 /* WaRsPkgCStateDisplayPMReq:hsw */
6605 I915_WRITE(CHICKEN_PAR1_1,
6606 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006607
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006608 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006609}
6610
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006611static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006612{
6613 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07006614 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006615
Ville Syrjälä017636c2013-12-05 15:51:37 +02006616 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006617
Damien Lespiau231e54f2012-10-19 17:55:41 +01006618 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006619
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006620 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006621 I915_WRITE(_3D_CHICKEN3,
6622 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6623
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006624 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006625 I915_WRITE(IVB_CHICKEN3,
6626 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6627 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6628
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006629 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07006630 if (IS_IVB_GT1(dev))
6631 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6632 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006633
Akash Goel4e046322014-04-04 17:14:38 +05306634 /* WaDisable_RenderCache_OperationalFlush:ivb */
6635 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6636
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006637 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006638 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6639 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6640
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006641 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006642 I915_WRITE(GEN7_L3CNTLREG1,
6643 GEN7_WA_FOR_GEN7_L3_CONTROL);
6644 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006645 GEN7_WA_L3_CHICKEN_MODE);
6646 if (IS_IVB_GT1(dev))
6647 I915_WRITE(GEN7_ROW_CHICKEN2,
6648 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006649 else {
6650 /* must write both registers */
6651 I915_WRITE(GEN7_ROW_CHICKEN2,
6652 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006653 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6654 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006655 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006656
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006657 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006658 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6659 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6660
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006661 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006662 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006663 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006664 */
6665 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006666 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006667
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006668 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006669 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6670 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6671 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6672
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006673 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006674
6675 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006676
Chris Wilson22721342014-03-04 09:41:43 +00006677 if (0) { /* causes HiZ corruption on ivb:gt1 */
6678 /* enable HiZ Raw Stall Optimization */
6679 I915_WRITE(CACHE_MODE_0_GEN7,
6680 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6681 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006682
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006683 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006684 I915_WRITE(CACHE_MODE_1,
6685 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006686
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006687 /*
6688 * BSpec recommends 8x4 when MSAA is used,
6689 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006690 *
6691 * Note that PS/WM thread counts depend on the WIZ hashing
6692 * disable bit, which we don't touch here, but it's good
6693 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006694 */
6695 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006696 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006697
Ben Widawsky20848222012-05-04 18:58:59 -07006698 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6699 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6700 snpcr |= GEN6_MBC_SNPCR_MED;
6701 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006702
Ben Widawskyab5c6082013-04-05 13:12:41 -07006703 if (!HAS_PCH_NOP(dev))
6704 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006705
6706 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006707}
6708
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006709static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
6710{
6711 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6712
6713 /*
6714 * Disable trickle feed and enable pnd deadline calculation
6715 */
6716 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6717 I915_WRITE(CBR1_VLV, 0);
6718}
6719
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006720static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006721{
6722 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006723
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006724 vlv_init_display_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006725
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006726 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006727 I915_WRITE(_3D_CHICKEN3,
6728 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6729
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006730 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006731 I915_WRITE(IVB_CHICKEN3,
6732 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6733 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6734
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006735 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006736 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006737 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006738 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6739 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006740
Akash Goel4e046322014-04-04 17:14:38 +05306741 /* WaDisable_RenderCache_OperationalFlush:vlv */
6742 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6743
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006744 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006745 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6746 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6747
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006748 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006749 I915_WRITE(GEN7_ROW_CHICKEN2,
6750 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6751
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006752 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006753 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6754 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6755 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6756
Ville Syrjälä46680e02014-01-22 21:33:01 +02006757 gen7_setup_fixed_func_scheduler(dev_priv);
6758
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006759 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006760 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006761 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006762 */
6763 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006764 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006765
Akash Goelc98f5062014-03-24 23:00:07 +05306766 /* WaDisableL3Bank2xClockGate:vlv
6767 * Disabling L3 clock gating- MMIO 940c[25] = 1
6768 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6769 I915_WRITE(GEN7_UCGCTL4,
6770 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006771
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006772 /*
6773 * BSpec says this must be set, even though
6774 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6775 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006776 I915_WRITE(CACHE_MODE_1,
6777 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006778
6779 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006780 * BSpec recommends 8x4 when MSAA is used,
6781 * however in practice 16x4 seems fastest.
6782 *
6783 * Note that PS/WM thread counts depend on the WIZ hashing
6784 * disable bit, which we don't touch here, but it's good
6785 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6786 */
6787 I915_WRITE(GEN7_GT_MODE,
6788 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6789
6790 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006791 * WaIncreaseL3CreditsForVLVB0:vlv
6792 * This is the hardware default actually.
6793 */
6794 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6795
6796 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006797 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006798 * Disable clock gating on th GCFG unit to prevent a delay
6799 * in the reporting of vblank events.
6800 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006801 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006802}
6803
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006804static void cherryview_init_clock_gating(struct drm_device *dev)
6805{
6806 struct drm_i915_private *dev_priv = dev->dev_private;
6807
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006808 vlv_init_display_clock_gating(dev_priv);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006809
Ville Syrjälä232ce332014-04-09 13:28:35 +03006810 /* WaVSRefCountFullforceMissDisable:chv */
6811 /* WaDSRefCountFullforceMissDisable:chv */
6812 I915_WRITE(GEN7_FF_THREAD_MODE,
6813 I915_READ(GEN7_FF_THREAD_MODE) &
6814 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006815
6816 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6817 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6818 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006819
6820 /* WaDisableCSUnitClockGating:chv */
6821 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6822 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006823
6824 /* WaDisableSDEUnitClockGating:chv */
6825 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6826 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006827
6828 /*
6829 * GTT cache may not work with big pages, so if those
6830 * are ever enabled GTT cache may need to be disabled.
6831 */
6832 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006833}
6834
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006835static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006836{
6837 struct drm_i915_private *dev_priv = dev->dev_private;
6838 uint32_t dspclk_gate;
6839
6840 I915_WRITE(RENCLK_GATE_D1, 0);
6841 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6842 GS_UNIT_CLOCK_GATE_DISABLE |
6843 CL_UNIT_CLOCK_GATE_DISABLE);
6844 I915_WRITE(RAMCLK_GATE_D, 0);
6845 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6846 OVRUNIT_CLOCK_GATE_DISABLE |
6847 OVCUNIT_CLOCK_GATE_DISABLE;
6848 if (IS_GM45(dev))
6849 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6850 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006851
6852 /* WaDisableRenderCachePipelinedFlush */
6853 I915_WRITE(CACHE_MODE_0,
6854 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006855
Akash Goel4e046322014-04-04 17:14:38 +05306856 /* WaDisable_RenderCache_OperationalFlush:g4x */
6857 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6858
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006859 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006860}
6861
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006862static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006863{
6864 struct drm_i915_private *dev_priv = dev->dev_private;
6865
6866 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6867 I915_WRITE(RENCLK_GATE_D2, 0);
6868 I915_WRITE(DSPCLK_GATE_D, 0);
6869 I915_WRITE(RAMCLK_GATE_D, 0);
6870 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006871 I915_WRITE(MI_ARB_STATE,
6872 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306873
6874 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6875 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006876}
6877
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006878static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006879{
6880 struct drm_i915_private *dev_priv = dev->dev_private;
6881
6882 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6883 I965_RCC_CLOCK_GATE_DISABLE |
6884 I965_RCPB_CLOCK_GATE_DISABLE |
6885 I965_ISC_CLOCK_GATE_DISABLE |
6886 I965_FBC_CLOCK_GATE_DISABLE);
6887 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006888 I915_WRITE(MI_ARB_STATE,
6889 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306890
6891 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6892 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006893}
6894
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006895static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006896{
6897 struct drm_i915_private *dev_priv = dev->dev_private;
6898 u32 dstate = I915_READ(D_STATE);
6899
6900 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6901 DSTATE_DOT_CLOCK_GATING;
6902 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006903
6904 if (IS_PINEVIEW(dev))
6905 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006906
6907 /* IIR "flip pending" means done if this bit is set */
6908 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006909
6910 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006911 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006912
6913 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6914 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006915
6916 I915_WRITE(MI_ARB_STATE,
6917 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006918}
6919
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006920static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006921{
6922 struct drm_i915_private *dev_priv = dev->dev_private;
6923
6924 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006925
6926 /* interrupts should cause a wake up from C3 */
6927 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6928 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006929
6930 I915_WRITE(MEM_MODE,
6931 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006932}
6933
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006934static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006935{
6936 struct drm_i915_private *dev_priv = dev->dev_private;
6937
6938 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03006939
6940 I915_WRITE(MEM_MODE,
6941 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6942 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006943}
6944
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006945void intel_init_clock_gating(struct drm_device *dev)
6946{
6947 struct drm_i915_private *dev_priv = dev->dev_private;
6948
Damien Lespiauc57e3552015-02-09 19:33:05 +00006949 if (dev_priv->display.init_clock_gating)
6950 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006951}
6952
Imre Deak7d708ee2013-04-17 14:04:50 +03006953void intel_suspend_hw(struct drm_device *dev)
6954{
6955 if (HAS_PCH_LPT(dev))
6956 lpt_suspend_hw(dev);
6957}
6958
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006959/* Set up chip specific power management-related functions */
6960void intel_init_pm(struct drm_device *dev)
6961{
6962 struct drm_i915_private *dev_priv = dev->dev_private;
6963
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02006964 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006965
Daniel Vetterc921aba2012-04-26 23:28:17 +02006966 /* For cxsr */
6967 if (IS_PINEVIEW(dev))
6968 i915_pineview_get_mem_freq(dev);
6969 else if (IS_GEN5(dev))
6970 i915_ironlake_get_mem_freq(dev);
6971
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006972 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00006973 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00006974 skl_setup_wm_latency(dev);
6975
Imre Deaka82abe42015-03-27 14:00:04 +02006976 if (IS_BROXTON(dev))
6977 dev_priv->display.init_clock_gating =
6978 bxt_init_clock_gating;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00006979 dev_priv->display.update_wm = skl_update_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05306980 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00006981 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03006982
Ville Syrjäläbd602542014-01-07 16:14:10 +02006983 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
6984 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
6985 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
6986 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
6987 dev_priv->display.update_wm = ilk_update_wm;
Matt Roper86c8bbb2015-09-24 15:53:16 -07006988 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006989 } else {
6990 DRM_DEBUG_KMS("Failed to read display plane latency. "
6991 "Disable CxSR\n");
6992 }
6993
6994 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006995 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006996 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006997 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006998 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006999 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007000 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007001 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007002 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007003 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007004 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007005 vlv_setup_wm_latency(dev);
7006
7007 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007008 dev_priv->display.init_clock_gating =
7009 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007010 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007011 vlv_setup_wm_latency(dev);
7012
7013 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007014 dev_priv->display.init_clock_gating =
7015 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007016 } else if (IS_PINEVIEW(dev)) {
7017 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7018 dev_priv->is_ddr3,
7019 dev_priv->fsb_freq,
7020 dev_priv->mem_freq)) {
7021 DRM_INFO("failed to find known CxSR latency "
7022 "(found ddr%s fsb freq %d, mem freq %d), "
7023 "disabling CxSR\n",
7024 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7025 dev_priv->fsb_freq, dev_priv->mem_freq);
7026 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007027 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007028 dev_priv->display.update_wm = NULL;
7029 } else
7030 dev_priv->display.update_wm = pineview_update_wm;
7031 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7032 } else if (IS_G4X(dev)) {
7033 dev_priv->display.update_wm = g4x_update_wm;
7034 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7035 } else if (IS_GEN4(dev)) {
7036 dev_priv->display.update_wm = i965_update_wm;
7037 if (IS_CRESTLINE(dev))
7038 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7039 else if (IS_BROADWATER(dev))
7040 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7041 } else if (IS_GEN3(dev)) {
7042 dev_priv->display.update_wm = i9xx_update_wm;
7043 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7044 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007045 } else if (IS_GEN2(dev)) {
7046 if (INTEL_INFO(dev)->num_pipes == 1) {
7047 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007048 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007049 } else {
7050 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007051 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007052 }
7053
7054 if (IS_I85X(dev) || IS_I865G(dev))
7055 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7056 else
7057 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7058 } else {
7059 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007060 }
7061}
7062
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007063int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007064{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007065 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007066
7067 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7068 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7069 return -EAGAIN;
7070 }
7071
7072 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007073 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007074 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7075
7076 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7077 500)) {
7078 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7079 return -ETIMEDOUT;
7080 }
7081
7082 *val = I915_READ(GEN6_PCODE_DATA);
7083 I915_WRITE(GEN6_PCODE_DATA, 0);
7084
7085 return 0;
7086}
7087
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007088int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007089{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007090 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007091
7092 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7093 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7094 return -EAGAIN;
7095 }
7096
7097 I915_WRITE(GEN6_PCODE_DATA, val);
7098 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7099
7100 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7101 500)) {
7102 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7103 return -ETIMEDOUT;
7104 }
7105
7106 I915_WRITE(GEN6_PCODE_DATA, 0);
7107
7108 return 0;
7109}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007110
Ville Syrjälädd06f882014-11-10 22:55:12 +02007111static int vlv_gpu_freq_div(unsigned int czclk_freq)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007112{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007113 switch (czclk_freq) {
7114 case 200:
7115 return 10;
7116 case 267:
7117 return 12;
7118 case 320:
7119 case 333:
Ville Syrjälädd06f882014-11-10 22:55:12 +02007120 return 16;
Ville Syrjäläab3fb152014-11-10 22:55:15 +02007121 case 400:
7122 return 20;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007123 default:
7124 return -1;
7125 }
Ville Syrjälädd06f882014-11-10 22:55:12 +02007126}
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007127
Ville Syrjälädd06f882014-11-10 22:55:12 +02007128static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7129{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007130 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Ville Syrjälädd06f882014-11-10 22:55:12 +02007131
7132 div = vlv_gpu_freq_div(czclk_freq);
7133 if (div < 0)
7134 return div;
7135
7136 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007137}
7138
Fengguang Wub55dd642014-07-12 11:21:39 +02007139static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007140{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007141 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007142
Ville Syrjälädd06f882014-11-10 22:55:12 +02007143 mul = vlv_gpu_freq_div(czclk_freq);
7144 if (mul < 0)
7145 return mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007146
Ville Syrjälädd06f882014-11-10 22:55:12 +02007147 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007148}
7149
Fengguang Wub55dd642014-07-12 11:21:39 +02007150static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307151{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007152 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307153
Ville Syrjälädd06f882014-11-10 22:55:12 +02007154 div = vlv_gpu_freq_div(czclk_freq) / 2;
7155 if (div < 0)
7156 return div;
Deepak S22b1b2f2014-07-12 14:54:33 +05307157
Ville Syrjälädd06f882014-11-10 22:55:12 +02007158 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307159}
7160
Fengguang Wub55dd642014-07-12 11:21:39 +02007161static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307162{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007163 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307164
Ville Syrjälädd06f882014-11-10 22:55:12 +02007165 mul = vlv_gpu_freq_div(czclk_freq) / 2;
7166 if (mul < 0)
7167 return mul;
Deepak S22b1b2f2014-07-12 14:54:33 +05307168
Ville Syrjälä1c147622014-08-18 14:42:43 +03007169 /* CHV needs even values */
Ville Syrjälädd06f882014-11-10 22:55:12 +02007170 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307171}
7172
Ville Syrjälä616bc822015-01-23 21:04:25 +02007173int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7174{
Akash Goel80b6dda2015-03-06 11:07:15 +05307175 if (IS_GEN9(dev_priv->dev))
7176 return (val * GT_FREQUENCY_MULTIPLIER) / GEN9_FREQ_SCALER;
7177 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007178 return chv_gpu_freq(dev_priv, val);
7179 else if (IS_VALLEYVIEW(dev_priv->dev))
7180 return byt_gpu_freq(dev_priv, val);
7181 else
7182 return val * GT_FREQUENCY_MULTIPLIER;
7183}
7184
Ville Syrjälä616bc822015-01-23 21:04:25 +02007185int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7186{
Akash Goel80b6dda2015-03-06 11:07:15 +05307187 if (IS_GEN9(dev_priv->dev))
7188 return (val * GEN9_FREQ_SCALER) / GT_FREQUENCY_MULTIPLIER;
7189 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007190 return chv_freq_opcode(dev_priv, val);
Deepak S22b1b2f2014-07-12 14:54:33 +05307191 else if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007192 return byt_freq_opcode(dev_priv, val);
7193 else
7194 return val / GT_FREQUENCY_MULTIPLIER;
Deepak S22b1b2f2014-07-12 14:54:33 +05307195}
7196
Chris Wilson6ad790c2015-04-07 16:20:31 +01007197struct request_boost {
7198 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007199 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007200};
7201
7202static void __intel_rps_boost_work(struct work_struct *work)
7203{
7204 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007205 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007206
Chris Wilsone61b9952015-04-27 13:41:24 +01007207 if (!i915_gem_request_completed(req, true))
7208 gen6_rps_boost(to_i915(req->ring->dev), NULL,
7209 req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007210
Chris Wilsone61b9952015-04-27 13:41:24 +01007211 i915_gem_request_unreference__unlocked(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007212 kfree(boost);
7213}
7214
7215void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02007216 struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007217{
7218 struct request_boost *boost;
7219
Daniel Vettereed29a52015-05-21 14:21:25 +02007220 if (req == NULL || INTEL_INFO(dev)->gen < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007221 return;
7222
Chris Wilsone61b9952015-04-27 13:41:24 +01007223 if (i915_gem_request_completed(req, true))
7224 return;
7225
Chris Wilson6ad790c2015-04-07 16:20:31 +01007226 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7227 if (boost == NULL)
7228 return;
7229
Daniel Vettereed29a52015-05-21 14:21:25 +02007230 i915_gem_request_reference(req);
7231 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007232
7233 INIT_WORK(&boost->work, __intel_rps_boost_work);
7234 queue_work(to_i915(dev)->wq, &boost->work);
7235}
7236
Daniel Vetterf742a552013-12-06 10:17:53 +01007237void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007238{
7239 struct drm_i915_private *dev_priv = dev->dev_private;
7240
Daniel Vetterf742a552013-12-06 10:17:53 +01007241 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007242 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007243
Chris Wilson907b28c2013-07-19 20:36:52 +01007244 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7245 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007246 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007247 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7248 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007249
Paulo Zanoni33688d92014-03-07 20:08:19 -03007250 dev_priv->pm.suspended = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007251}