blob: 766f4fdd633b8c1efecd6f2ec3d561171117203a [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
Ben Widawskydc39fff2013-10-18 12:32:07 -070055
Ville Syrjälä46f16e62016-10-31 22:37:22 +020056static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030057{
Ville Syrjälä93564042017-08-24 22:10:51 +030058 if (HAS_LLC(dev_priv)) {
59 /*
60 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080061 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030062 *
63 * Must match Sampler, Pixel Back End, and Media. See
64 * WaCompressedResourceSamplerPbeMediaNewHashMode.
65 */
66 I915_WRITE(CHICKEN_PAR1_1,
67 I915_READ(CHICKEN_PAR1_1) |
68 SKL_DE_COMPRESSED_HASH_MODE);
69 }
70
Rodrigo Vivi82525c12017-06-08 08:50:00 -070071 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030072 I915_WRITE(CHICKEN_PAR1_1,
73 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
74
Rodrigo Vivi82525c12017-06-08 08:50:00 -070075 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030076 I915_WRITE(GEN8_CHICKEN_DCPR_1,
77 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030078
Rodrigo Vivi82525c12017-06-08 08:50:00 -070079 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
80 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030081 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
82 DISP_FBC_WM_DIS |
83 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030084
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030086 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
87 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053088
89 if (IS_SKYLAKE(dev_priv)) {
90 /* WaDisableDopClockGating */
91 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
92 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
93 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +030094}
95
Ville Syrjälä46f16e62016-10-31 22:37:22 +020096static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020097{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020098 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020099
Nick Hoatha7546152015-06-29 14:07:32 +0100100 /* WaDisableSDEUnitClockGating:bxt */
101 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
102 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
103
Imre Deak32608ca2015-03-11 11:10:27 +0200104 /*
105 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200106 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200107 */
Imre Deak32608ca2015-03-11 11:10:27 +0200108 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200109 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200110
111 /*
112 * Wa: Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200117}
118
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200119static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
120{
121 gen9_init_clock_gating(dev_priv);
122
123 /*
124 * WaDisablePWMClockGating:glk
125 * Backlight PWM may stop in the asserted state, causing backlight
126 * to stay fully on.
127 */
128 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
129 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200130
131 /* WaDDIIOTimeout:glk */
132 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
133 u32 val = I915_READ(CHICKEN_MISC_2);
134 val &= ~(GLK_CL0_PWR_DOWN |
135 GLK_CL1_PWR_DOWN |
136 GLK_CL2_PWR_DOWN);
137 I915_WRITE(CHICKEN_MISC_2, val);
138 }
139
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200140}
141
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200142static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200143{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200144 u32 tmp;
145
146 tmp = I915_READ(CLKCFG);
147
148 switch (tmp & CLKCFG_FSB_MASK) {
149 case CLKCFG_FSB_533:
150 dev_priv->fsb_freq = 533; /* 133*4 */
151 break;
152 case CLKCFG_FSB_800:
153 dev_priv->fsb_freq = 800; /* 200*4 */
154 break;
155 case CLKCFG_FSB_667:
156 dev_priv->fsb_freq = 667; /* 167*4 */
157 break;
158 case CLKCFG_FSB_400:
159 dev_priv->fsb_freq = 400; /* 100*4 */
160 break;
161 }
162
163 switch (tmp & CLKCFG_MEM_MASK) {
164 case CLKCFG_MEM_533:
165 dev_priv->mem_freq = 533;
166 break;
167 case CLKCFG_MEM_667:
168 dev_priv->mem_freq = 667;
169 break;
170 case CLKCFG_MEM_800:
171 dev_priv->mem_freq = 800;
172 break;
173 }
174
175 /* detect pineview DDR3 setting */
176 tmp = I915_READ(CSHRDDR3CTL);
177 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
178}
179
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200180static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200182 u16 ddrpll, csipll;
183
184 ddrpll = I915_READ16(DDRMPLL1);
185 csipll = I915_READ16(CSIPLL0);
186
187 switch (ddrpll & 0xff) {
188 case 0xc:
189 dev_priv->mem_freq = 800;
190 break;
191 case 0x10:
192 dev_priv->mem_freq = 1066;
193 break;
194 case 0x14:
195 dev_priv->mem_freq = 1333;
196 break;
197 case 0x18:
198 dev_priv->mem_freq = 1600;
199 break;
200 default:
201 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
202 ddrpll & 0xff);
203 dev_priv->mem_freq = 0;
204 break;
205 }
206
Daniel Vetter20e4d402012-08-08 23:35:39 +0200207 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208
209 switch (csipll & 0x3ff) {
210 case 0x00c:
211 dev_priv->fsb_freq = 3200;
212 break;
213 case 0x00e:
214 dev_priv->fsb_freq = 3733;
215 break;
216 case 0x010:
217 dev_priv->fsb_freq = 4266;
218 break;
219 case 0x012:
220 dev_priv->fsb_freq = 4800;
221 break;
222 case 0x014:
223 dev_priv->fsb_freq = 5333;
224 break;
225 case 0x016:
226 dev_priv->fsb_freq = 5866;
227 break;
228 case 0x018:
229 dev_priv->fsb_freq = 6400;
230 break;
231 default:
232 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
233 csipll & 0x3ff);
234 dev_priv->fsb_freq = 0;
235 break;
236 }
237
238 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200239 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200240 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200241 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200242 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200243 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200244 }
245}
246
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300247static const struct cxsr_latency cxsr_latency_table[] = {
248 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
249 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
250 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
251 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
252 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
253
254 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
255 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
256 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
257 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
258 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
259
260 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
261 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
262 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
263 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
264 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
265
266 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
267 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
268 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
269 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
270 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
271
272 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
273 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
274 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
275 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
276 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
277
278 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
279 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
280 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
281 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
282 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
283};
284
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100285static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
286 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300287 int fsb,
288 int mem)
289{
290 const struct cxsr_latency *latency;
291 int i;
292
293 if (fsb == 0 || mem == 0)
294 return NULL;
295
296 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
297 latency = &cxsr_latency_table[i];
298 if (is_desktop == latency->is_desktop &&
299 is_ddr3 == latency->is_ddr3 &&
300 fsb == latency->fsb_freq && mem == latency->mem_freq)
301 return latency;
302 }
303
304 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
305
306 return NULL;
307}
308
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200309static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
310{
311 u32 val;
312
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100313 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200314
315 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
316 if (enable)
317 val &= ~FORCE_DDR_HIGH_FREQ;
318 else
319 val |= FORCE_DDR_HIGH_FREQ;
320 val &= ~FORCE_DDR_LOW_FREQ;
321 val |= FORCE_DDR_FREQ_REQ_ACK;
322 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
323
324 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
325 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
326 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
327
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100328 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200329}
330
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200331static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
332{
333 u32 val;
334
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100335 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200336
337 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
338 if (enable)
339 val |= DSP_MAXFIFO_PM5_ENABLE;
340 else
341 val &= ~DSP_MAXFIFO_PM5_ENABLE;
342 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
343
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100344 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200345}
346
Ville Syrjäläf4998962015-03-10 17:02:21 +0200347#define FW_WM(value, plane) \
348 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
349
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200350static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300351{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200352 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300354
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200356 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200359 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200363 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 val = I915_READ(DSPFW3);
365 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
366 if (enable)
367 val |= PINEVIEW_SELF_REFRESH_EN;
368 else
369 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300370 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300371 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100372 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200373 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300374 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
375 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
376 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300377 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100378 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300379 /*
380 * FIXME can't find a bit like this for 915G, and
381 * and yet it does have the related watermark in
382 * FW_BLC_SELF. What's going on?
383 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200384 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300385 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
386 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
387 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300388 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200390 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300391 }
392
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200393 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
394
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200395 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
396 enableddisabled(enable),
397 enableddisabled(was_enabled));
398
399 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300400}
401
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300402/**
403 * intel_set_memory_cxsr - Configure CxSR state
404 * @dev_priv: i915 device
405 * @enable: Allow vs. disallow CxSR
406 *
407 * Allow or disallow the system to enter a special CxSR
408 * (C-state self refresh) state. What typically happens in CxSR mode
409 * is that several display FIFOs may get combined into a single larger
410 * FIFO for a particular plane (so called max FIFO mode) to allow the
411 * system to defer memory fetches longer, and the memory will enter
412 * self refresh.
413 *
414 * Note that enabling CxSR does not guarantee that the system enter
415 * this special mode, nor does it guarantee that the system stays
416 * in that mode once entered. So this just allows/disallows the system
417 * to autonomously utilize the CxSR mode. Other factors such as core
418 * C-states will affect when/if the system actually enters/exits the
419 * CxSR mode.
420 *
421 * Note that on VLV/CHV this actually only controls the max FIFO mode,
422 * and the system is free to enter/exit memory self refresh at any time
423 * even when the use of CxSR has been disallowed.
424 *
425 * While the system is actually in the CxSR/max FIFO mode, some plane
426 * control registers will not get latched on vblank. Thus in order to
427 * guarantee the system will respond to changes in the plane registers
428 * we must always disallow CxSR prior to making changes to those registers.
429 * Unfortunately the system will re-evaluate the CxSR conditions at
430 * frame start which happens after vblank start (which is when the plane
431 * registers would get latched), so we can't proceed with the plane update
432 * during the same frame where we disallowed CxSR.
433 *
434 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
435 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
436 * the hardware w.r.t. HPLL SR when writing to plane registers.
437 * Disallowing just CxSR is sufficient.
438 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200439bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200440{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200441 bool ret;
442
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200443 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200444 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300445 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
446 dev_priv->wm.vlv.cxsr = enable;
447 else if (IS_G4X(dev_priv))
448 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200449 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200450
451 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200452}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200453
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300454/*
455 * Latency for FIFO fetches is dependent on several factors:
456 * - memory configuration (speed, channels)
457 * - chipset
458 * - current MCH state
459 * It can be fairly high in some situations, so here we assume a fairly
460 * pessimal value. It's a tradeoff between extra memory fetches (if we
461 * set this value too high, the FIFO will fetch frequently to stay full)
462 * and power consumption (set it too low to save power and we might see
463 * FIFO underruns and display "flicker").
464 *
465 * A value of 5us seems to be a good balance; safe for very low end
466 * platforms but not overly aggressive on lower latency configs.
467 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100468static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469
Ville Syrjäläb5004722015-03-05 21:19:47 +0200470#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
471 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
472
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200473static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200474{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200475 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200476 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200477 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200478 enum pipe pipe = crtc->pipe;
479 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200480
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200481 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200482 uint32_t dsparb, dsparb2, dsparb3;
483 case PIPE_A:
484 dsparb = I915_READ(DSPARB);
485 dsparb2 = I915_READ(DSPARB2);
486 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
487 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
488 break;
489 case PIPE_B:
490 dsparb = I915_READ(DSPARB);
491 dsparb2 = I915_READ(DSPARB2);
492 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
493 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
494 break;
495 case PIPE_C:
496 dsparb2 = I915_READ(DSPARB2);
497 dsparb3 = I915_READ(DSPARB3);
498 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
499 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
500 break;
501 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200502 MISSING_CASE(pipe);
503 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200504 }
505
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200506 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
507 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
508 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
509 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200510}
511
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200512static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
513 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300514{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515 uint32_t dsparb = I915_READ(DSPARB);
516 int size;
517
518 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200519 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300520 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
521
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200522 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
523 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524
525 return size;
526}
527
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200528static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
529 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 uint32_t dsparb = I915_READ(DSPARB);
532 int size;
533
534 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200535 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
537 size >>= 1; /* Convert to cachelines */
538
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200539 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
540 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541
542 return size;
543}
544
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200545static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
546 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300548 uint32_t dsparb = I915_READ(DSPARB);
549 int size;
550
551 size = dsparb & 0x7f;
552 size >>= 2; /* Convert to cachelines */
553
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200554 DRM_DEBUG_KMS("FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560/* Pineview has different values for various configs */
561static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300562 .fifo_size = PINEVIEW_DISPLAY_FIFO,
563 .max_wm = PINEVIEW_MAX_WM,
564 .default_wm = PINEVIEW_DFT_WM,
565 .guard_size = PINEVIEW_GUARD_WM,
566 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567};
568static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = PINEVIEW_DISPLAY_FIFO,
570 .max_wm = PINEVIEW_MAX_WM,
571 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
572 .guard_size = PINEVIEW_GUARD_WM,
573 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = PINEVIEW_CURSOR_FIFO,
577 .max_wm = PINEVIEW_CURSOR_MAX_WM,
578 .default_wm = PINEVIEW_CURSOR_DFT_WM,
579 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
580 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = PINEVIEW_CURSOR_FIFO,
584 .max_wm = PINEVIEW_CURSOR_MAX_WM,
585 .default_wm = PINEVIEW_CURSOR_DFT_WM,
586 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
587 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = I965_CURSOR_FIFO,
591 .max_wm = I965_CURSOR_MAX_WM,
592 .default_wm = I965_CURSOR_DFT_WM,
593 .guard_size = 2,
594 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
596static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300597 .fifo_size = I945_FIFO_SIZE,
598 .max_wm = I915_MAX_WM,
599 .default_wm = 1,
600 .guard_size = 2,
601 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300602};
603static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I915_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300610static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300611 .fifo_size = I855GM_FIFO_SIZE,
612 .max_wm = I915_MAX_WM,
613 .default_wm = 1,
614 .guard_size = 2,
615 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300617static const struct intel_watermark_params i830_bc_wm_info = {
618 .fifo_size = I855GM_FIFO_SIZE,
619 .max_wm = I915_MAX_WM/2,
620 .default_wm = 1,
621 .guard_size = 2,
622 .cacheline_size = I830_FIFO_LINE_SIZE,
623};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200624static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I830_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
631
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300633 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
634 * @pixel_rate: Pipe pixel rate in kHz
635 * @cpp: Plane bytes per pixel
636 * @latency: Memory wakeup latency in 0.1us units
637 *
638 * Compute the watermark using the method 1 or "small buffer"
639 * formula. The caller may additonally add extra cachelines
640 * to account for TLB misses and clock crossings.
641 *
642 * This method is concerned with the short term drain rate
643 * of the FIFO, ie. it does not account for blanking periods
644 * which would effectively reduce the average drain rate across
645 * a longer period. The name "small" refers to the fact the
646 * FIFO is relatively small compared to the amount of data
647 * fetched.
648 *
649 * The FIFO level vs. time graph might look something like:
650 *
651 * |\ |\
652 * | \ | \
653 * __---__---__ (- plane active, _ blanking)
654 * -> time
655 *
656 * or perhaps like this:
657 *
658 * |\|\ |\|\
659 * __----__----__ (- plane active, _ blanking)
660 * -> time
661 *
662 * Returns:
663 * The watermark in bytes
664 */
665static unsigned int intel_wm_method1(unsigned int pixel_rate,
666 unsigned int cpp,
667 unsigned int latency)
668{
669 uint64_t ret;
670
671 ret = (uint64_t) pixel_rate * cpp * latency;
672 ret = DIV_ROUND_UP_ULL(ret, 10000);
673
674 return ret;
675}
676
677/**
678 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
679 * @pixel_rate: Pipe pixel rate in kHz
680 * @htotal: Pipe horizontal total
681 * @width: Plane width in pixels
682 * @cpp: Plane bytes per pixel
683 * @latency: Memory wakeup latency in 0.1us units
684 *
685 * Compute the watermark using the method 2 or "large buffer"
686 * formula. The caller may additonally add extra cachelines
687 * to account for TLB misses and clock crossings.
688 *
689 * This method is concerned with the long term drain rate
690 * of the FIFO, ie. it does account for blanking periods
691 * which effectively reduce the average drain rate across
692 * a longer period. The name "large" refers to the fact the
693 * FIFO is relatively large compared to the amount of data
694 * fetched.
695 *
696 * The FIFO level vs. time graph might look something like:
697 *
698 * |\___ |\___
699 * | \___ | \___
700 * | \ | \
701 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
702 * -> time
703 *
704 * Returns:
705 * The watermark in bytes
706 */
707static unsigned int intel_wm_method2(unsigned int pixel_rate,
708 unsigned int htotal,
709 unsigned int width,
710 unsigned int cpp,
711 unsigned int latency)
712{
713 unsigned int ret;
714
715 /*
716 * FIXME remove once all users are computing
717 * watermarks in the correct place.
718 */
719 if (WARN_ON_ONCE(htotal == 0))
720 htotal = 1;
721
722 ret = (latency * pixel_rate) / (htotal * 10000);
723 ret = (ret + 1) * width * cpp;
724
725 return ret;
726}
727
728/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300729 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300730 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300731 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200732 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300733 * @latency_ns: memory latency for the platform
734 *
735 * Calculate the watermark level (the level at which the display plane will
736 * start fetching from memory again). Each chip has a different display
737 * FIFO size and allocation, so the caller needs to figure that out and pass
738 * in the correct intel_watermark_params structure.
739 *
740 * As the pixel clock runs, the FIFO will be drained at a rate that depends
741 * on the pixel size. When it reaches the watermark level, it'll start
742 * fetching FIFO line sized based chunks from memory until the FIFO fills
743 * past the watermark point. If the FIFO drains completely, a FIFO underrun
744 * will occur, and a display engine hang could result.
745 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300746static unsigned int intel_calculate_wm(int pixel_rate,
747 const struct intel_watermark_params *wm,
748 int fifo_size, int cpp,
749 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300750{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300751 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752
753 /*
754 * Note: we need to make sure we don't overflow for various clock &
755 * latency values.
756 * clocks go from a few thousand to several hundred thousand.
757 * latency is usually a few thousand
758 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300759 entries = intel_wm_method1(pixel_rate, cpp,
760 latency_ns / 100);
761 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
762 wm->guard_size;
763 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300764
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300765 wm_size = fifo_size - entries;
766 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300767
768 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300769 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300770 wm_size = wm->max_wm;
771 if (wm_size <= 0)
772 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300773
774 /*
775 * Bspec seems to indicate that the value shouldn't be lower than
776 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
777 * Lets go for 8 which is the burst size since certain platforms
778 * already use a hardcoded 8 (which is what the spec says should be
779 * done).
780 */
781 if (wm_size <= 8)
782 wm_size = 8;
783
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300784 return wm_size;
785}
786
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300787static bool is_disabling(int old, int new, int threshold)
788{
789 return old >= threshold && new < threshold;
790}
791
792static bool is_enabling(int old, int new, int threshold)
793{
794 return old < threshold && new >= threshold;
795}
796
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300797static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
798{
799 return dev_priv->wm.max_level + 1;
800}
801
Ville Syrjälä24304d812017-03-14 17:10:49 +0200802static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
803 const struct intel_plane_state *plane_state)
804{
805 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
806
807 /* FIXME check the 'enable' instead */
808 if (!crtc_state->base.active)
809 return false;
810
811 /*
812 * Treat cursor with fb as always visible since cursor updates
813 * can happen faster than the vrefresh rate, and the current
814 * watermark code doesn't handle that correctly. Cursor updates
815 * which set/clear the fb or change the cursor size are going
816 * to get throttled by intel_legacy_cursor_update() to work
817 * around this problem with the watermark code.
818 */
819 if (plane->id == PLANE_CURSOR)
820 return plane_state->base.fb != NULL;
821 else
822 return plane_state->base.visible;
823}
824
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200825static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200827 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200829 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200830 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300831 if (enabled)
832 return NULL;
833 enabled = crtc;
834 }
835 }
836
837 return enabled;
838}
839
Ville Syrjälä432081b2016-10-31 22:37:03 +0200840static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300841{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200842 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200843 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300844 const struct cxsr_latency *latency;
845 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300846 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100848 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
849 dev_priv->is_ddr3,
850 dev_priv->fsb_freq,
851 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300852 if (!latency) {
853 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300854 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300855 return;
856 }
857
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200858 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300859 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200860 const struct drm_display_mode *adjusted_mode =
861 &crtc->config->base.adjusted_mode;
862 const struct drm_framebuffer *fb =
863 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200864 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300865 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866
867 /* Display SR */
868 wm = intel_calculate_wm(clock, &pineview_display_wm,
869 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200870 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300871 reg = I915_READ(DSPFW1);
872 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200873 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300874 I915_WRITE(DSPFW1, reg);
875 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
876
877 /* cursor SR */
878 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
879 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300880 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300881 reg = I915_READ(DSPFW3);
882 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200883 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300884 I915_WRITE(DSPFW3, reg);
885
886 /* Display HPLL off SR */
887 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
888 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200889 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300890 reg = I915_READ(DSPFW3);
891 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200892 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300893 I915_WRITE(DSPFW3, reg);
894
895 /* cursor HPLL off SR */
896 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
897 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300898 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300899 reg = I915_READ(DSPFW3);
900 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200901 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300902 I915_WRITE(DSPFW3, reg);
903 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
904
Imre Deak5209b1f2014-07-01 12:36:17 +0300905 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300906 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300907 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300908 }
909}
910
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300911/*
912 * Documentation says:
913 * "If the line size is small, the TLB fetches can get in the way of the
914 * data fetches, causing some lag in the pixel data return which is not
915 * accounted for in the above formulas. The following adjustment only
916 * needs to be applied if eight whole lines fit in the buffer at once.
917 * The WM is adjusted upwards by the difference between the FIFO size
918 * and the size of 8 whole lines. This adjustment is always performed
919 * in the actual pixel depth regardless of whether FBC is enabled or not."
920 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000921static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300922{
923 int tlb_miss = fifo_size * 64 - width * cpp * 8;
924
925 return max(0, tlb_miss);
926}
927
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300928static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
929 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300930{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300931 enum pipe pipe;
932
933 for_each_pipe(dev_priv, pipe)
934 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
935
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300936 I915_WRITE(DSPFW1,
937 FW_WM(wm->sr.plane, SR) |
938 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
939 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
940 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
941 I915_WRITE(DSPFW2,
942 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
943 FW_WM(wm->sr.fbc, FBC_SR) |
944 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
945 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
946 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
947 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
948 I915_WRITE(DSPFW3,
949 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
950 FW_WM(wm->sr.cursor, CURSOR_SR) |
951 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
952 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300953
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300954 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300955}
956
Ville Syrjälä15665972015-03-10 16:16:28 +0200957#define FW_WM_VLV(value, plane) \
958 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
959
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200960static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200961 const struct vlv_wm_values *wm)
962{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200963 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200964
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200965 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200966 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
967
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200968 I915_WRITE(VLV_DDL(pipe),
969 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
970 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
971 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
972 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
973 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200974
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200975 /*
976 * Zero the (unused) WM1 watermarks, and also clear all the
977 * high order bits so that there are no out of bounds values
978 * present in the registers during the reprogramming.
979 */
980 I915_WRITE(DSPHOWM, 0);
981 I915_WRITE(DSPHOWM1, 0);
982 I915_WRITE(DSPFW4, 0);
983 I915_WRITE(DSPFW5, 0);
984 I915_WRITE(DSPFW6, 0);
985
Ville Syrjäläae801522015-03-05 21:19:49 +0200986 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200987 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200988 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
989 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
990 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200991 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200992 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
993 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
994 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200995 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200996 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200997
998 if (IS_CHERRYVIEW(dev_priv)) {
999 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001000 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1001 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001002 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001003 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1004 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001005 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001006 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1007 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001008 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001009 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001010 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1011 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1012 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1013 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1014 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1015 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1016 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1017 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1018 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001019 } else {
1020 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001021 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1022 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001023 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001024 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001025 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1026 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1027 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1028 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1029 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1030 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001031 }
1032
1033 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001034}
1035
Ville Syrjälä15665972015-03-10 16:16:28 +02001036#undef FW_WM_VLV
1037
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001038static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1039{
1040 /* all latencies in usec */
1041 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1042 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001043 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001044
Ville Syrjälä79d94302017-04-21 21:14:30 +03001045 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001046}
1047
1048static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1049{
1050 /*
1051 * DSPCNTR[13] supposedly controls whether the
1052 * primary plane can use the FIFO space otherwise
1053 * reserved for the sprite plane. It's not 100% clear
1054 * what the actual FIFO size is, but it looks like we
1055 * can happily set both primary and sprite watermarks
1056 * up to 127 cachelines. So that would seem to mean
1057 * that either DSPCNTR[13] doesn't do anything, or that
1058 * the total FIFO is >= 256 cachelines in size. Either
1059 * way, we don't seem to have to worry about this
1060 * repartitioning as the maximum watermark value the
1061 * register can hold for each plane is lower than the
1062 * minimum FIFO size.
1063 */
1064 switch (plane_id) {
1065 case PLANE_CURSOR:
1066 return 63;
1067 case PLANE_PRIMARY:
1068 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1069 case PLANE_SPRITE0:
1070 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1071 default:
1072 MISSING_CASE(plane_id);
1073 return 0;
1074 }
1075}
1076
1077static int g4x_fbc_fifo_size(int level)
1078{
1079 switch (level) {
1080 case G4X_WM_LEVEL_SR:
1081 return 7;
1082 case G4X_WM_LEVEL_HPLL:
1083 return 15;
1084 default:
1085 MISSING_CASE(level);
1086 return 0;
1087 }
1088}
1089
1090static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1091 const struct intel_plane_state *plane_state,
1092 int level)
1093{
1094 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1095 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1096 const struct drm_display_mode *adjusted_mode =
1097 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001098 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1099 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001100
1101 if (latency == 0)
1102 return USHRT_MAX;
1103
1104 if (!intel_wm_plane_visible(crtc_state, plane_state))
1105 return 0;
1106
1107 /*
1108 * Not 100% sure which way ELK should go here as the
1109 * spec only says CL/CTG should assume 32bpp and BW
1110 * doesn't need to. But as these things followed the
1111 * mobile vs. desktop lines on gen3 as well, let's
1112 * assume ELK doesn't need this.
1113 *
1114 * The spec also fails to list such a restriction for
1115 * the HPLL watermark, which seems a little strange.
1116 * Let's use 32bpp for the HPLL watermark as well.
1117 */
1118 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1119 level != G4X_WM_LEVEL_NORMAL)
1120 cpp = 4;
1121 else
1122 cpp = plane_state->base.fb->format->cpp[0];
1123
1124 clock = adjusted_mode->crtc_clock;
1125 htotal = adjusted_mode->crtc_htotal;
1126
1127 if (plane->id == PLANE_CURSOR)
1128 width = plane_state->base.crtc_w;
1129 else
1130 width = drm_rect_width(&plane_state->base.dst);
1131
1132 if (plane->id == PLANE_CURSOR) {
1133 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1134 } else if (plane->id == PLANE_PRIMARY &&
1135 level == G4X_WM_LEVEL_NORMAL) {
1136 wm = intel_wm_method1(clock, cpp, latency);
1137 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001138 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001139
1140 small = intel_wm_method1(clock, cpp, latency);
1141 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1142
1143 wm = min(small, large);
1144 }
1145
1146 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1147 width, cpp);
1148
1149 wm = DIV_ROUND_UP(wm, 64) + 2;
1150
Chris Wilson1a1f1282017-11-07 14:03:38 +00001151 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001152}
1153
1154static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1155 int level, enum plane_id plane_id, u16 value)
1156{
1157 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1158 bool dirty = false;
1159
1160 for (; level < intel_wm_num_levels(dev_priv); level++) {
1161 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1162
1163 dirty |= raw->plane[plane_id] != value;
1164 raw->plane[plane_id] = value;
1165 }
1166
1167 return dirty;
1168}
1169
1170static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1171 int level, u16 value)
1172{
1173 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1174 bool dirty = false;
1175
1176 /* NORMAL level doesn't have an FBC watermark */
1177 level = max(level, G4X_WM_LEVEL_SR);
1178
1179 for (; level < intel_wm_num_levels(dev_priv); level++) {
1180 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1181
1182 dirty |= raw->fbc != value;
1183 raw->fbc = value;
1184 }
1185
1186 return dirty;
1187}
1188
1189static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1190 const struct intel_plane_state *pstate,
1191 uint32_t pri_val);
1192
1193static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1194 const struct intel_plane_state *plane_state)
1195{
1196 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1197 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1198 enum plane_id plane_id = plane->id;
1199 bool dirty = false;
1200 int level;
1201
1202 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1203 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1204 if (plane_id == PLANE_PRIMARY)
1205 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1206 goto out;
1207 }
1208
1209 for (level = 0; level < num_levels; level++) {
1210 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1211 int wm, max_wm;
1212
1213 wm = g4x_compute_wm(crtc_state, plane_state, level);
1214 max_wm = g4x_plane_fifo_size(plane_id, level);
1215
1216 if (wm > max_wm)
1217 break;
1218
1219 dirty |= raw->plane[plane_id] != wm;
1220 raw->plane[plane_id] = wm;
1221
1222 if (plane_id != PLANE_PRIMARY ||
1223 level == G4X_WM_LEVEL_NORMAL)
1224 continue;
1225
1226 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1227 raw->plane[plane_id]);
1228 max_wm = g4x_fbc_fifo_size(level);
1229
1230 /*
1231 * FBC wm is not mandatory as we
1232 * can always just disable its use.
1233 */
1234 if (wm > max_wm)
1235 wm = USHRT_MAX;
1236
1237 dirty |= raw->fbc != wm;
1238 raw->fbc = wm;
1239 }
1240
1241 /* mark watermarks as invalid */
1242 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1243
1244 if (plane_id == PLANE_PRIMARY)
1245 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1246
1247 out:
1248 if (dirty) {
1249 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1250 plane->base.name,
1251 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1252 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1253 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1254
1255 if (plane_id == PLANE_PRIMARY)
1256 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1257 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1258 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1259 }
1260
1261 return dirty;
1262}
1263
1264static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1265 enum plane_id plane_id, int level)
1266{
1267 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1268
1269 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1270}
1271
1272static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1273 int level)
1274{
1275 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1276
1277 if (level > dev_priv->wm.max_level)
1278 return false;
1279
1280 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1281 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1282 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1283}
1284
1285/* mark all levels starting from 'level' as invalid */
1286static void g4x_invalidate_wms(struct intel_crtc *crtc,
1287 struct g4x_wm_state *wm_state, int level)
1288{
1289 if (level <= G4X_WM_LEVEL_NORMAL) {
1290 enum plane_id plane_id;
1291
1292 for_each_plane_id_on_crtc(crtc, plane_id)
1293 wm_state->wm.plane[plane_id] = USHRT_MAX;
1294 }
1295
1296 if (level <= G4X_WM_LEVEL_SR) {
1297 wm_state->cxsr = false;
1298 wm_state->sr.cursor = USHRT_MAX;
1299 wm_state->sr.plane = USHRT_MAX;
1300 wm_state->sr.fbc = USHRT_MAX;
1301 }
1302
1303 if (level <= G4X_WM_LEVEL_HPLL) {
1304 wm_state->hpll_en = false;
1305 wm_state->hpll.cursor = USHRT_MAX;
1306 wm_state->hpll.plane = USHRT_MAX;
1307 wm_state->hpll.fbc = USHRT_MAX;
1308 }
1309}
1310
1311static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1312{
1313 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1314 struct intel_atomic_state *state =
1315 to_intel_atomic_state(crtc_state->base.state);
1316 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1317 int num_active_planes = hweight32(crtc_state->active_planes &
1318 ~BIT(PLANE_CURSOR));
1319 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001320 const struct intel_plane_state *old_plane_state;
1321 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001322 struct intel_plane *plane;
1323 enum plane_id plane_id;
1324 int i, level;
1325 unsigned int dirty = 0;
1326
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001327 for_each_oldnew_intel_plane_in_state(state, plane,
1328 old_plane_state,
1329 new_plane_state, i) {
1330 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001331 old_plane_state->base.crtc != &crtc->base)
1332 continue;
1333
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001334 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001335 dirty |= BIT(plane->id);
1336 }
1337
1338 if (!dirty)
1339 return 0;
1340
1341 level = G4X_WM_LEVEL_NORMAL;
1342 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1343 goto out;
1344
1345 raw = &crtc_state->wm.g4x.raw[level];
1346 for_each_plane_id_on_crtc(crtc, plane_id)
1347 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1348
1349 level = G4X_WM_LEVEL_SR;
1350
1351 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1352 goto out;
1353
1354 raw = &crtc_state->wm.g4x.raw[level];
1355 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1356 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1357 wm_state->sr.fbc = raw->fbc;
1358
1359 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1360
1361 level = G4X_WM_LEVEL_HPLL;
1362
1363 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1364 goto out;
1365
1366 raw = &crtc_state->wm.g4x.raw[level];
1367 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1368 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1369 wm_state->hpll.fbc = raw->fbc;
1370
1371 wm_state->hpll_en = wm_state->cxsr;
1372
1373 level++;
1374
1375 out:
1376 if (level == G4X_WM_LEVEL_NORMAL)
1377 return -EINVAL;
1378
1379 /* invalidate the higher levels */
1380 g4x_invalidate_wms(crtc, wm_state, level);
1381
1382 /*
1383 * Determine if the FBC watermark(s) can be used. IF
1384 * this isn't the case we prefer to disable the FBC
1385 ( watermark(s) rather than disable the SR/HPLL
1386 * level(s) entirely.
1387 */
1388 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1389
1390 if (level >= G4X_WM_LEVEL_SR &&
1391 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1392 wm_state->fbc_en = false;
1393 else if (level >= G4X_WM_LEVEL_HPLL &&
1394 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1395 wm_state->fbc_en = false;
1396
1397 return 0;
1398}
1399
1400static int g4x_compute_intermediate_wm(struct drm_device *dev,
1401 struct intel_crtc *crtc,
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001402 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001403{
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001404 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1405 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
1406 struct intel_atomic_state *intel_state =
1407 to_intel_atomic_state(new_crtc_state->base.state);
1408 const struct intel_crtc_state *old_crtc_state =
1409 intel_atomic_get_old_crtc_state(intel_state, crtc);
1410 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001411 enum plane_id plane_id;
1412
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001413 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
1414 *intermediate = *optimal;
1415
1416 intermediate->cxsr = false;
1417 intermediate->hpll_en = false;
1418 goto out;
1419 }
1420
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001421 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001422 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001423 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001424 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001425 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1426
1427 for_each_plane_id_on_crtc(crtc, plane_id) {
1428 intermediate->wm.plane[plane_id] =
1429 max(optimal->wm.plane[plane_id],
1430 active->wm.plane[plane_id]);
1431
1432 WARN_ON(intermediate->wm.plane[plane_id] >
1433 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1434 }
1435
1436 intermediate->sr.plane = max(optimal->sr.plane,
1437 active->sr.plane);
1438 intermediate->sr.cursor = max(optimal->sr.cursor,
1439 active->sr.cursor);
1440 intermediate->sr.fbc = max(optimal->sr.fbc,
1441 active->sr.fbc);
1442
1443 intermediate->hpll.plane = max(optimal->hpll.plane,
1444 active->hpll.plane);
1445 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1446 active->hpll.cursor);
1447 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1448 active->hpll.fbc);
1449
1450 WARN_ON((intermediate->sr.plane >
1451 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1452 intermediate->sr.cursor >
1453 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1454 intermediate->cxsr);
1455 WARN_ON((intermediate->sr.plane >
1456 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1457 intermediate->sr.cursor >
1458 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1459 intermediate->hpll_en);
1460
1461 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1462 intermediate->fbc_en && intermediate->cxsr);
1463 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1464 intermediate->fbc_en && intermediate->hpll_en);
1465
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001466out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001467 /*
1468 * If our intermediate WM are identical to the final WM, then we can
1469 * omit the post-vblank programming; only update if it's different.
1470 */
1471 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001472 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001473
1474 return 0;
1475}
1476
1477static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1478 struct g4x_wm_values *wm)
1479{
1480 struct intel_crtc *crtc;
1481 int num_active_crtcs = 0;
1482
1483 wm->cxsr = true;
1484 wm->hpll_en = true;
1485 wm->fbc_en = true;
1486
1487 for_each_intel_crtc(&dev_priv->drm, crtc) {
1488 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1489
1490 if (!crtc->active)
1491 continue;
1492
1493 if (!wm_state->cxsr)
1494 wm->cxsr = false;
1495 if (!wm_state->hpll_en)
1496 wm->hpll_en = false;
1497 if (!wm_state->fbc_en)
1498 wm->fbc_en = false;
1499
1500 num_active_crtcs++;
1501 }
1502
1503 if (num_active_crtcs != 1) {
1504 wm->cxsr = false;
1505 wm->hpll_en = false;
1506 wm->fbc_en = false;
1507 }
1508
1509 for_each_intel_crtc(&dev_priv->drm, crtc) {
1510 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1511 enum pipe pipe = crtc->pipe;
1512
1513 wm->pipe[pipe] = wm_state->wm;
1514 if (crtc->active && wm->cxsr)
1515 wm->sr = wm_state->sr;
1516 if (crtc->active && wm->hpll_en)
1517 wm->hpll = wm_state->hpll;
1518 }
1519}
1520
1521static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1522{
1523 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1524 struct g4x_wm_values new_wm = {};
1525
1526 g4x_merge_wm(dev_priv, &new_wm);
1527
1528 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1529 return;
1530
1531 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1532 _intel_set_memory_cxsr(dev_priv, false);
1533
1534 g4x_write_wm_values(dev_priv, &new_wm);
1535
1536 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1537 _intel_set_memory_cxsr(dev_priv, true);
1538
1539 *old_wm = new_wm;
1540}
1541
1542static void g4x_initial_watermarks(struct intel_atomic_state *state,
1543 struct intel_crtc_state *crtc_state)
1544{
1545 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1546 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1547
1548 mutex_lock(&dev_priv->wm.wm_mutex);
1549 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1550 g4x_program_watermarks(dev_priv);
1551 mutex_unlock(&dev_priv->wm.wm_mutex);
1552}
1553
1554static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1555 struct intel_crtc_state *crtc_state)
1556{
1557 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1559
1560 if (!crtc_state->wm.need_postvbl_update)
1561 return;
1562
1563 mutex_lock(&dev_priv->wm.wm_mutex);
1564 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1565 g4x_program_watermarks(dev_priv);
1566 mutex_unlock(&dev_priv->wm.wm_mutex);
1567}
1568
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001569/* latency must be in 0.1us units. */
1570static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001571 unsigned int htotal,
1572 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001573 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001574 unsigned int latency)
1575{
1576 unsigned int ret;
1577
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001578 ret = intel_wm_method2(pixel_rate, htotal,
1579 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001580 ret = DIV_ROUND_UP(ret, 64);
1581
1582 return ret;
1583}
1584
Ville Syrjäläbb726512016-10-31 22:37:24 +02001585static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001586{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587 /* all latencies in usec */
1588 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1589
Ville Syrjälä58590c12015-09-08 21:05:12 +03001590 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1591
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001592 if (IS_CHERRYVIEW(dev_priv)) {
1593 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1594 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001595
1596 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001597 }
1598}
1599
Ville Syrjäläe339d672016-11-28 19:37:17 +02001600static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1601 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001602 int level)
1603{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001604 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001605 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001606 const struct drm_display_mode *adjusted_mode =
1607 &crtc_state->base.adjusted_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001608 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001609
1610 if (dev_priv->wm.pri_latency[level] == 0)
1611 return USHRT_MAX;
1612
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001613 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001614 return 0;
1615
Daniel Vetteref426c12017-01-04 11:41:10 +01001616 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001617 clock = adjusted_mode->crtc_clock;
1618 htotal = adjusted_mode->crtc_htotal;
1619 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001620
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001621 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001622 /*
1623 * FIXME the formula gives values that are
1624 * too big for the cursor FIFO, and hence we
1625 * would never be able to use cursors. For
1626 * now just hardcode the watermark.
1627 */
1628 wm = 63;
1629 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001630 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001631 dev_priv->wm.pri_latency[level] * 10);
1632 }
1633
Chris Wilson1a1f1282017-11-07 14:03:38 +00001634 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001635}
1636
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001637static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1638{
1639 return (active_planes & (BIT(PLANE_SPRITE0) |
1640 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1641}
1642
Ville Syrjälä5012e602017-03-02 19:14:56 +02001643static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001644{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001645 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001646 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001647 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001648 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001649 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1650 int num_active_planes = hweight32(active_planes);
1651 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001652 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001653 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001654 unsigned int total_rate;
1655 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001656
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001657 /*
1658 * When enabling sprite0 after sprite1 has already been enabled
1659 * we tend to get an underrun unless sprite0 already has some
1660 * FIFO space allcoated. Hence we always allocate at least one
1661 * cacheline for sprite0 whenever sprite1 is enabled.
1662 *
1663 * All other plane enable sequences appear immune to this problem.
1664 */
1665 if (vlv_need_sprite0_fifo_workaround(active_planes))
1666 sprite0_fifo_extra = 1;
1667
Ville Syrjälä5012e602017-03-02 19:14:56 +02001668 total_rate = raw->plane[PLANE_PRIMARY] +
1669 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001670 raw->plane[PLANE_SPRITE1] +
1671 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001672
Ville Syrjälä5012e602017-03-02 19:14:56 +02001673 if (total_rate > fifo_size)
1674 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001675
Ville Syrjälä5012e602017-03-02 19:14:56 +02001676 if (total_rate == 0)
1677 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001678
Ville Syrjälä5012e602017-03-02 19:14:56 +02001679 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001680 unsigned int rate;
1681
Ville Syrjälä5012e602017-03-02 19:14:56 +02001682 if ((active_planes & BIT(plane_id)) == 0) {
1683 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001684 continue;
1685 }
1686
Ville Syrjälä5012e602017-03-02 19:14:56 +02001687 rate = raw->plane[plane_id];
1688 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1689 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001690 }
1691
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001692 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1693 fifo_left -= sprite0_fifo_extra;
1694
Ville Syrjälä5012e602017-03-02 19:14:56 +02001695 fifo_state->plane[PLANE_CURSOR] = 63;
1696
1697 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001698
1699 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001700 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001701 int plane_extra;
1702
1703 if (fifo_left == 0)
1704 break;
1705
Ville Syrjälä5012e602017-03-02 19:14:56 +02001706 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001707 continue;
1708
1709 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001710 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001711 fifo_left -= plane_extra;
1712 }
1713
Ville Syrjälä5012e602017-03-02 19:14:56 +02001714 WARN_ON(active_planes != 0 && fifo_left != 0);
1715
1716 /* give it all to the first plane if none are active */
1717 if (active_planes == 0) {
1718 WARN_ON(fifo_left != fifo_size);
1719 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1720 }
1721
1722 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001723}
1724
Ville Syrjäläff32c542017-03-02 19:14:57 +02001725/* mark all levels starting from 'level' as invalid */
1726static void vlv_invalidate_wms(struct intel_crtc *crtc,
1727 struct vlv_wm_state *wm_state, int level)
1728{
1729 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1730
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001731 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001732 enum plane_id plane_id;
1733
1734 for_each_plane_id_on_crtc(crtc, plane_id)
1735 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1736
1737 wm_state->sr[level].cursor = USHRT_MAX;
1738 wm_state->sr[level].plane = USHRT_MAX;
1739 }
1740}
1741
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001742static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1743{
1744 if (wm > fifo_size)
1745 return USHRT_MAX;
1746 else
1747 return fifo_size - wm;
1748}
1749
Ville Syrjäläff32c542017-03-02 19:14:57 +02001750/*
1751 * Starting from 'level' set all higher
1752 * levels to 'value' in the "raw" watermarks.
1753 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001754static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001755 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001756{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001757 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001758 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001759 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001760
Ville Syrjäläff32c542017-03-02 19:14:57 +02001761 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001762 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001763
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001764 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001765 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001766 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001767
1768 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001769}
1770
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001771static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1772 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001773{
1774 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1775 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001776 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001777 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001778 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001779
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001780 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001781 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1782 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001783 }
1784
1785 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001786 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001787 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1788 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1789
Ville Syrjäläff32c542017-03-02 19:14:57 +02001790 if (wm > max_wm)
1791 break;
1792
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001793 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001794 raw->plane[plane_id] = wm;
1795 }
1796
1797 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001798 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001799
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001800out:
1801 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001802 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001803 plane->base.name,
1804 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1805 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1806 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1807
1808 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001809}
1810
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001811static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1812 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001813{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001814 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001815 &crtc_state->wm.vlv.raw[level];
1816 const struct vlv_fifo_state *fifo_state =
1817 &crtc_state->wm.vlv.fifo_state;
1818
1819 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1820}
1821
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001822static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001823{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001824 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1825 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1826 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1827 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001828}
1829
1830static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001831{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001832 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001833 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001834 struct intel_atomic_state *state =
1835 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001836 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001837 const struct vlv_fifo_state *fifo_state =
1838 &crtc_state->wm.vlv.fifo_state;
1839 int num_active_planes = hweight32(crtc_state->active_planes &
1840 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001841 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001842 const struct intel_plane_state *old_plane_state;
1843 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001844 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001845 enum plane_id plane_id;
1846 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001847 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001848
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001849 for_each_oldnew_intel_plane_in_state(state, plane,
1850 old_plane_state,
1851 new_plane_state, i) {
1852 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001853 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001854 continue;
1855
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001856 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001857 dirty |= BIT(plane->id);
1858 }
1859
1860 /*
1861 * DSPARB registers may have been reset due to the
1862 * power well being turned off. Make sure we restore
1863 * them to a consistent state even if no primary/sprite
1864 * planes are initially active.
1865 */
1866 if (needs_modeset)
1867 crtc_state->fifo_changed = true;
1868
1869 if (!dirty)
1870 return 0;
1871
1872 /* cursor changes don't warrant a FIFO recompute */
1873 if (dirty & ~BIT(PLANE_CURSOR)) {
1874 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001875 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001876 const struct vlv_fifo_state *old_fifo_state =
1877 &old_crtc_state->wm.vlv.fifo_state;
1878
1879 ret = vlv_compute_fifo(crtc_state);
1880 if (ret)
1881 return ret;
1882
1883 if (needs_modeset ||
1884 memcmp(old_fifo_state, fifo_state,
1885 sizeof(*fifo_state)) != 0)
1886 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001887 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001888
Ville Syrjäläff32c542017-03-02 19:14:57 +02001889 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001890 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001891 /*
1892 * Note that enabling cxsr with no primary/sprite planes
1893 * enabled can wedge the pipe. Hence we only allow cxsr
1894 * with exactly one enabled primary/sprite plane.
1895 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001896 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001897
Ville Syrjälä5012e602017-03-02 19:14:56 +02001898 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001899 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001900 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001901
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001902 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001903 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001904
Ville Syrjäläff32c542017-03-02 19:14:57 +02001905 for_each_plane_id_on_crtc(crtc, plane_id) {
1906 wm_state->wm[level].plane[plane_id] =
1907 vlv_invert_wm_value(raw->plane[plane_id],
1908 fifo_state->plane[plane_id]);
1909 }
1910
1911 wm_state->sr[level].plane =
1912 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001913 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001914 raw->plane[PLANE_SPRITE1]),
1915 sr_fifo_size);
1916
1917 wm_state->sr[level].cursor =
1918 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1919 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001920 }
1921
Ville Syrjäläff32c542017-03-02 19:14:57 +02001922 if (level == 0)
1923 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001924
Ville Syrjäläff32c542017-03-02 19:14:57 +02001925 /* limit to only levels we can actually handle */
1926 wm_state->num_levels = level;
1927
1928 /* invalidate the higher levels */
1929 vlv_invalidate_wms(crtc, wm_state, level);
1930
1931 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001932}
1933
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001934#define VLV_FIFO(plane, value) \
1935 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1936
Ville Syrjäläff32c542017-03-02 19:14:57 +02001937static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1938 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001939{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001940 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001941 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001942 const struct vlv_fifo_state *fifo_state =
1943 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001944 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001945
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001946 if (!crtc_state->fifo_changed)
1947 return;
1948
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001949 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1950 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1951 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001952
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001953 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1954 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001955
Ville Syrjäläc137d662017-03-02 19:15:06 +02001956 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1957
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001958 /*
1959 * uncore.lock serves a double purpose here. It allows us to
1960 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1961 * it protects the DSPARB registers from getting clobbered by
1962 * parallel updates from multiple pipes.
1963 *
1964 * intel_pipe_update_start() has already disabled interrupts
1965 * for us, so a plain spin_lock() is sufficient here.
1966 */
1967 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001968
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001969 switch (crtc->pipe) {
1970 uint32_t dsparb, dsparb2, dsparb3;
1971 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001972 dsparb = I915_READ_FW(DSPARB);
1973 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001974
1975 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1976 VLV_FIFO(SPRITEB, 0xff));
1977 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1978 VLV_FIFO(SPRITEB, sprite1_start));
1979
1980 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1981 VLV_FIFO(SPRITEB_HI, 0x1));
1982 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1983 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1984
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001985 I915_WRITE_FW(DSPARB, dsparb);
1986 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001987 break;
1988 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001989 dsparb = I915_READ_FW(DSPARB);
1990 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001991
1992 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1993 VLV_FIFO(SPRITED, 0xff));
1994 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1995 VLV_FIFO(SPRITED, sprite1_start));
1996
1997 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1998 VLV_FIFO(SPRITED_HI, 0xff));
1999 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2000 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2001
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002002 I915_WRITE_FW(DSPARB, dsparb);
2003 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002004 break;
2005 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002006 dsparb3 = I915_READ_FW(DSPARB3);
2007 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002008
2009 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2010 VLV_FIFO(SPRITEF, 0xff));
2011 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2012 VLV_FIFO(SPRITEF, sprite1_start));
2013
2014 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2015 VLV_FIFO(SPRITEF_HI, 0xff));
2016 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2017 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2018
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002019 I915_WRITE_FW(DSPARB3, dsparb3);
2020 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002021 break;
2022 default:
2023 break;
2024 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002025
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002026 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002027
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002028 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002029}
2030
2031#undef VLV_FIFO
2032
Ville Syrjälä4841da52017-03-02 19:14:59 +02002033static int vlv_compute_intermediate_wm(struct drm_device *dev,
2034 struct intel_crtc *crtc,
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002035 struct intel_crtc_state *new_crtc_state)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002036{
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002037 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2038 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
2039 struct intel_atomic_state *intel_state =
2040 to_intel_atomic_state(new_crtc_state->base.state);
2041 const struct intel_crtc_state *old_crtc_state =
2042 intel_atomic_get_old_crtc_state(intel_state, crtc);
2043 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002044 int level;
2045
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002046 if (!new_crtc_state->base.active || drm_atomic_crtc_needs_modeset(&new_crtc_state->base)) {
2047 *intermediate = *optimal;
2048
2049 intermediate->cxsr = false;
2050 goto out;
2051 }
2052
Ville Syrjälä4841da52017-03-02 19:14:59 +02002053 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002054 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002055 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002056
2057 for (level = 0; level < intermediate->num_levels; level++) {
2058 enum plane_id plane_id;
2059
2060 for_each_plane_id_on_crtc(crtc, plane_id) {
2061 intermediate->wm[level].plane[plane_id] =
2062 min(optimal->wm[level].plane[plane_id],
2063 active->wm[level].plane[plane_id]);
2064 }
2065
2066 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2067 active->sr[level].plane);
2068 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2069 active->sr[level].cursor);
2070 }
2071
2072 vlv_invalidate_wms(crtc, intermediate, level);
2073
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002074out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002075 /*
2076 * If our intermediate WM are identical to the final WM, then we can
2077 * omit the post-vblank programming; only update if it's different.
2078 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002079 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002080 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002081
2082 return 0;
2083}
2084
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002085static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002086 struct vlv_wm_values *wm)
2087{
2088 struct intel_crtc *crtc;
2089 int num_active_crtcs = 0;
2090
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002091 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002092 wm->cxsr = true;
2093
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002094 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002095 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002096
2097 if (!crtc->active)
2098 continue;
2099
2100 if (!wm_state->cxsr)
2101 wm->cxsr = false;
2102
2103 num_active_crtcs++;
2104 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2105 }
2106
2107 if (num_active_crtcs != 1)
2108 wm->cxsr = false;
2109
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002110 if (num_active_crtcs > 1)
2111 wm->level = VLV_WM_LEVEL_PM2;
2112
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002113 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002114 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002115 enum pipe pipe = crtc->pipe;
2116
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002117 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002118 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002119 wm->sr = wm_state->sr[wm->level];
2120
Ville Syrjälä1b313892016-11-28 19:37:08 +02002121 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2122 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2123 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2124 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002125 }
2126}
2127
Ville Syrjäläff32c542017-03-02 19:14:57 +02002128static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002129{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002130 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2131 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002132
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002133 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002134
Ville Syrjäläff32c542017-03-02 19:14:57 +02002135 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002136 return;
2137
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002138 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002139 chv_set_memory_dvfs(dev_priv, false);
2140
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002141 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002142 chv_set_memory_pm5(dev_priv, false);
2143
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002144 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002145 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002146
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002147 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002148
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002149 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002150 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002152 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153 chv_set_memory_pm5(dev_priv, true);
2154
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002155 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002156 chv_set_memory_dvfs(dev_priv, true);
2157
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002158 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002159}
2160
Ville Syrjäläff32c542017-03-02 19:14:57 +02002161static void vlv_initial_watermarks(struct intel_atomic_state *state,
2162 struct intel_crtc_state *crtc_state)
2163{
2164 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2165 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2166
2167 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002168 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2169 vlv_program_watermarks(dev_priv);
2170 mutex_unlock(&dev_priv->wm.wm_mutex);
2171}
2172
2173static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2174 struct intel_crtc_state *crtc_state)
2175{
2176 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2178
2179 if (!crtc_state->wm.need_postvbl_update)
2180 return;
2181
2182 mutex_lock(&dev_priv->wm.wm_mutex);
2183 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002184 vlv_program_watermarks(dev_priv);
2185 mutex_unlock(&dev_priv->wm.wm_mutex);
2186}
2187
Ville Syrjälä432081b2016-10-31 22:37:03 +02002188static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002189{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002190 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002191 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002192 int srwm = 1;
2193 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002194 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002195
2196 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002197 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198 if (crtc) {
2199 /* self-refresh has much higher latency */
2200 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002201 const struct drm_display_mode *adjusted_mode =
2202 &crtc->config->base.adjusted_mode;
2203 const struct drm_framebuffer *fb =
2204 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002205 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002206 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002207 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002208 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002209 int entries;
2210
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002211 entries = intel_wm_method2(clock, htotal,
2212 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002213 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2214 srwm = I965_FIFO_SIZE - entries;
2215 if (srwm < 0)
2216 srwm = 1;
2217 srwm &= 0x1ff;
2218 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2219 entries, srwm);
2220
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002221 entries = intel_wm_method2(clock, htotal,
2222 crtc->base.cursor->state->crtc_w, 4,
2223 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002224 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002225 i965_cursor_wm_info.cacheline_size) +
2226 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002227
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002228 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002229 if (cursor_sr > i965_cursor_wm_info.max_wm)
2230 cursor_sr = i965_cursor_wm_info.max_wm;
2231
2232 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2233 "cursor %d\n", srwm, cursor_sr);
2234
Imre Deak98584252014-06-13 14:54:20 +03002235 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002236 } else {
Imre Deak98584252014-06-13 14:54:20 +03002237 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002238 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002239 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002240 }
2241
2242 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2243 srwm);
2244
2245 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002246 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2247 FW_WM(8, CURSORB) |
2248 FW_WM(8, PLANEB) |
2249 FW_WM(8, PLANEA));
2250 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2251 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002252 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002253 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002254
2255 if (cxsr_enabled)
2256 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002257}
2258
Ville Syrjäläf4998962015-03-10 17:02:21 +02002259#undef FW_WM
2260
Ville Syrjälä432081b2016-10-31 22:37:03 +02002261static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002262{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002263 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002264 const struct intel_watermark_params *wm_info;
2265 uint32_t fwater_lo;
2266 uint32_t fwater_hi;
2267 int cwm, srwm = 1;
2268 int fifo_size;
2269 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002270 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002271
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002272 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002273 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002274 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002275 wm_info = &i915_wm_info;
2276 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002277 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002278
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002279 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2280 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002281 if (intel_crtc_active(crtc)) {
2282 const struct drm_display_mode *adjusted_mode =
2283 &crtc->config->base.adjusted_mode;
2284 const struct drm_framebuffer *fb =
2285 crtc->base.primary->state->fb;
2286 int cpp;
2287
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002288 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002289 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002290 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002291 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002292
Damien Lespiau241bfc32013-09-25 16:45:37 +01002293 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002294 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002295 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002296 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002297 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002298 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002299 if (planea_wm > (long)wm_info->max_wm)
2300 planea_wm = wm_info->max_wm;
2301 }
2302
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002303 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002304 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002306 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2307 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002308 if (intel_crtc_active(crtc)) {
2309 const struct drm_display_mode *adjusted_mode =
2310 &crtc->config->base.adjusted_mode;
2311 const struct drm_framebuffer *fb =
2312 crtc->base.primary->state->fb;
2313 int cpp;
2314
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002315 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002316 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002317 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002318 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002319
Damien Lespiau241bfc32013-09-25 16:45:37 +01002320 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002321 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002322 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002323 if (enabled == NULL)
2324 enabled = crtc;
2325 else
2326 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002327 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002328 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002329 if (planeb_wm > (long)wm_info->max_wm)
2330 planeb_wm = wm_info->max_wm;
2331 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002332
2333 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2334
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002335 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002336 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002337
Ville Syrjäläefc26112016-10-31 22:37:04 +02002338 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002339
2340 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002341 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002342 enabled = NULL;
2343 }
2344
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002345 /*
2346 * Overlay gets an aggressive default since video jitter is bad.
2347 */
2348 cwm = 2;
2349
2350 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002351 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002352
2353 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002354 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002355 /* self-refresh has much higher latency */
2356 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002357 const struct drm_display_mode *adjusted_mode =
2358 &enabled->config->base.adjusted_mode;
2359 const struct drm_framebuffer *fb =
2360 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002361 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002362 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002363 int hdisplay = enabled->config->pipe_src_w;
2364 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002365 int entries;
2366
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002367 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002368 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002369 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002370 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002371
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002372 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2373 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002374 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2375 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2376 srwm = wm_info->fifo_size - entries;
2377 if (srwm < 0)
2378 srwm = 1;
2379
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002380 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002381 I915_WRITE(FW_BLC_SELF,
2382 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002383 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002384 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2385 }
2386
2387 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2388 planea_wm, planeb_wm, cwm, srwm);
2389
2390 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2391 fwater_hi = (cwm & 0x1f);
2392
2393 /* Set request length to 8 cachelines per fetch */
2394 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2395 fwater_hi = fwater_hi | (1 << 8);
2396
2397 I915_WRITE(FW_BLC, fwater_lo);
2398 I915_WRITE(FW_BLC2, fwater_hi);
2399
Imre Deak5209b1f2014-07-01 12:36:17 +03002400 if (enabled)
2401 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002402}
2403
Ville Syrjälä432081b2016-10-31 22:37:03 +02002404static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002405{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002406 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002407 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002408 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002409 uint32_t fwater_lo;
2410 int planea_wm;
2411
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002412 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002413 if (crtc == NULL)
2414 return;
2415
Ville Syrjäläefc26112016-10-31 22:37:04 +02002416 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002417 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002418 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002419 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002420 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002421 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2422 fwater_lo |= (3<<8) | planea_wm;
2423
2424 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2425
2426 I915_WRITE(FW_BLC, fwater_lo);
2427}
2428
Ville Syrjälä37126462013-08-01 16:18:55 +03002429/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002430static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2431 unsigned int cpp,
2432 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002433{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002434 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002435
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436 ret = intel_wm_method1(pixel_rate, cpp, latency);
2437 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002438
2439 return ret;
2440}
2441
Ville Syrjälä37126462013-08-01 16:18:55 +03002442/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002443static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2444 unsigned int htotal,
2445 unsigned int width,
2446 unsigned int cpp,
2447 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002448{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002449 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002450
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002451 ret = intel_wm_method2(pixel_rate, htotal,
2452 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002453 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002454
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002455 return ret;
2456}
2457
Ville Syrjälä23297042013-07-05 11:57:17 +03002458static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002459 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002460{
Matt Roper15126882015-12-03 11:37:40 -08002461 /*
2462 * Neither of these should be possible since this function shouldn't be
2463 * called if the CRTC is off or the plane is invisible. But let's be
2464 * extra paranoid to avoid a potential divide-by-zero if we screw up
2465 * elsewhere in the driver.
2466 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002467 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002468 return 0;
2469 if (WARN_ON(!horiz_pixels))
2470 return 0;
2471
Ville Syrjäläac484962016-01-20 21:05:26 +02002472 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002473}
2474
Imre Deak820c1982013-12-17 14:46:36 +02002475struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002476 uint16_t pri;
2477 uint16_t spr;
2478 uint16_t cur;
2479 uint16_t fbc;
2480};
2481
Ville Syrjälä37126462013-08-01 16:18:55 +03002482/*
2483 * For both WM_PIPE and WM_LP.
2484 * mem_value must be in 0.1us units.
2485 */
Matt Roper7221fc32015-09-24 15:53:08 -07002486static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002487 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002488 uint32_t mem_value,
2489 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002490{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002491 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002492 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002493
Ville Syrjälä24304d812017-03-14 17:10:49 +02002494 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002495 return 0;
2496
Ville Syrjälä353c8592016-12-14 23:30:57 +02002497 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002498
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002499 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002500
2501 if (!is_lp)
2502 return method1;
2503
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002504 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002505 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002506 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002507 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002508
2509 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002510}
2511
Ville Syrjälä37126462013-08-01 16:18:55 +03002512/*
2513 * For both WM_PIPE and WM_LP.
2514 * mem_value must be in 0.1us units.
2515 */
Matt Roper7221fc32015-09-24 15:53:08 -07002516static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002517 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002518 uint32_t mem_value)
2519{
2520 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002521 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002522
Ville Syrjälä24304d812017-03-14 17:10:49 +02002523 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002524 return 0;
2525
Ville Syrjälä353c8592016-12-14 23:30:57 +02002526 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002527
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002528 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2529 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002530 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002531 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002532 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002533 return min(method1, method2);
2534}
2535
Ville Syrjälä37126462013-08-01 16:18:55 +03002536/*
2537 * For both WM_PIPE and WM_LP.
2538 * mem_value must be in 0.1us units.
2539 */
Matt Roper7221fc32015-09-24 15:53:08 -07002540static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002541 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002542 uint32_t mem_value)
2543{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002544 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002545
Ville Syrjälä24304d812017-03-14 17:10:49 +02002546 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002547 return 0;
2548
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002549 cpp = pstate->base.fb->format->cpp[0];
2550
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002551 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002552 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002553 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002554}
2555
Paulo Zanonicca32e92013-05-31 11:45:06 -03002556/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002557static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002558 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002559 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002560{
Ville Syrjälä83054942016-11-18 21:53:00 +02002561 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002562
Ville Syrjälä24304d812017-03-14 17:10:49 +02002563 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002564 return 0;
2565
Ville Syrjälä353c8592016-12-14 23:30:57 +02002566 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002567
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002568 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002569}
2570
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002571static unsigned int
2572ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002573{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002574 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002575 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002576 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002577 return 768;
2578 else
2579 return 512;
2580}
2581
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002582static unsigned int
2583ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2584 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002585{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002586 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002587 /* BDW primary/sprite plane watermarks */
2588 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002589 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002590 /* IVB/HSW primary/sprite plane watermarks */
2591 return level == 0 ? 127 : 1023;
2592 else if (!is_sprite)
2593 /* ILK/SNB primary plane watermarks */
2594 return level == 0 ? 127 : 511;
2595 else
2596 /* ILK/SNB sprite plane watermarks */
2597 return level == 0 ? 63 : 255;
2598}
2599
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002600static unsigned int
2601ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002602{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002603 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002604 return level == 0 ? 63 : 255;
2605 else
2606 return level == 0 ? 31 : 63;
2607}
2608
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002609static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002610{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002611 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002612 return 31;
2613 else
2614 return 15;
2615}
2616
Ville Syrjälä158ae642013-08-07 13:28:19 +03002617/* Calculate the maximum primary/sprite plane watermark */
2618static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2619 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002620 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002621 enum intel_ddb_partitioning ddb_partitioning,
2622 bool is_sprite)
2623{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002624 struct drm_i915_private *dev_priv = to_i915(dev);
2625 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002626
2627 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002628 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002629 return 0;
2630
2631 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002632 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002633 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002634
2635 /*
2636 * For some reason the non self refresh
2637 * FIFO size is only half of the self
2638 * refresh FIFO size on ILK/SNB.
2639 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002640 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002641 fifo_size /= 2;
2642 }
2643
Ville Syrjälä240264f2013-08-07 13:29:12 +03002644 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002645 /* level 0 is always calculated with 1:1 split */
2646 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2647 if (is_sprite)
2648 fifo_size *= 5;
2649 fifo_size /= 6;
2650 } else {
2651 fifo_size /= 2;
2652 }
2653 }
2654
2655 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002656 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002657}
2658
2659/* Calculate the maximum cursor plane watermark */
2660static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002661 int level,
2662 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002663{
2664 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002665 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002666 return 64;
2667
2668 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002669 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002670}
2671
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002672static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002673 int level,
2674 const struct intel_wm_config *config,
2675 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002676 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002677{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002678 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2679 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2680 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002681 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002682}
2683
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002684static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002685 int level,
2686 struct ilk_wm_maximums *max)
2687{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002688 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2689 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2690 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2691 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002692}
2693
Ville Syrjäläd9395652013-10-09 19:18:10 +03002694static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002695 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002696 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002697{
2698 bool ret;
2699
2700 /* already determined to be invalid? */
2701 if (!result->enable)
2702 return false;
2703
2704 result->enable = result->pri_val <= max->pri &&
2705 result->spr_val <= max->spr &&
2706 result->cur_val <= max->cur;
2707
2708 ret = result->enable;
2709
2710 /*
2711 * HACK until we can pre-compute everything,
2712 * and thus fail gracefully if LP0 watermarks
2713 * are exceeded...
2714 */
2715 if (level == 0 && !result->enable) {
2716 if (result->pri_val > max->pri)
2717 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2718 level, result->pri_val, max->pri);
2719 if (result->spr_val > max->spr)
2720 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2721 level, result->spr_val, max->spr);
2722 if (result->cur_val > max->cur)
2723 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2724 level, result->cur_val, max->cur);
2725
2726 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2727 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2728 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2729 result->enable = true;
2730 }
2731
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002732 return ret;
2733}
2734
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002735static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002736 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002737 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002738 struct intel_crtc_state *cstate,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002739 const struct intel_plane_state *pristate,
2740 const struct intel_plane_state *sprstate,
2741 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002742 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002743{
2744 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2745 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2746 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2747
2748 /* WM1+ latency values stored in 0.5us units */
2749 if (level > 0) {
2750 pri_latency *= 5;
2751 spr_latency *= 5;
2752 cur_latency *= 5;
2753 }
2754
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002755 if (pristate) {
2756 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2757 pri_latency, level);
2758 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2759 }
2760
2761 if (sprstate)
2762 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2763
2764 if (curstate)
2765 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2766
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002767 result->enable = true;
2768}
2769
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002770static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002771hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002772{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002773 const struct intel_atomic_state *intel_state =
2774 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002775 const struct drm_display_mode *adjusted_mode =
2776 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002777 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002778
Matt Roperee91a152015-12-03 11:37:39 -08002779 if (!cstate->base.active)
2780 return 0;
2781 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2782 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002783 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002784 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002785
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002786 /* The WM are computed with base on how long it takes to fill a single
2787 * row at the given clock rate, multiplied by 8.
2788 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002789 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2790 adjusted_mode->crtc_clock);
2791 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002792 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002793
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002794 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2795 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002796}
2797
Ville Syrjäläbb726512016-10-31 22:37:24 +02002798static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2799 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002800{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002801 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002802 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002803 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002804 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002805
2806 /* read the first set of memory latencies[0:3] */
2807 val = 0; /* data0 to be programmed to 0 for first set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002808 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002809 ret = sandybridge_pcode_read(dev_priv,
2810 GEN9_PCODE_READ_MEM_LATENCY,
2811 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002812 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002813
2814 if (ret) {
2815 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2816 return;
2817 }
2818
2819 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2820 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2821 GEN9_MEM_LATENCY_LEVEL_MASK;
2822 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2823 GEN9_MEM_LATENCY_LEVEL_MASK;
2824 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2825 GEN9_MEM_LATENCY_LEVEL_MASK;
2826
2827 /* read the second set of memory latencies[4:7] */
2828 val = 1; /* data0 to be programmed to 1 for second set */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002829 mutex_lock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002830 ret = sandybridge_pcode_read(dev_priv,
2831 GEN9_PCODE_READ_MEM_LATENCY,
2832 &val);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002833 mutex_unlock(&dev_priv->pcu_lock);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002834 if (ret) {
2835 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2836 return;
2837 }
2838
2839 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2840 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2841 GEN9_MEM_LATENCY_LEVEL_MASK;
2842 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2843 GEN9_MEM_LATENCY_LEVEL_MASK;
2844 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2845 GEN9_MEM_LATENCY_LEVEL_MASK;
2846
Vandana Kannan367294b2014-11-04 17:06:46 +00002847 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002848 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2849 * need to be disabled. We make sure to sanitize the values out
2850 * of the punit to satisfy this requirement.
2851 */
2852 for (level = 1; level <= max_level; level++) {
2853 if (wm[level] == 0) {
2854 for (i = level + 1; i <= max_level; i++)
2855 wm[i] = 0;
2856 break;
2857 }
2858 }
2859
2860 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002861 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002862 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002863 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002864 * to add 2us to the various latency levels we retrieve from the
2865 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002866 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002867 if (wm[0] == 0) {
2868 wm[0] += 2;
2869 for (level = 1; level <= max_level; level++) {
2870 if (wm[level] == 0)
2871 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002872 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002873 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002874 }
2875
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002876 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002877 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2878
2879 wm[0] = (sskpd >> 56) & 0xFF;
2880 if (wm[0] == 0)
2881 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002882 wm[1] = (sskpd >> 4) & 0xFF;
2883 wm[2] = (sskpd >> 12) & 0xFF;
2884 wm[3] = (sskpd >> 20) & 0x1FF;
2885 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002886 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002887 uint32_t sskpd = I915_READ(MCH_SSKPD);
2888
2889 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2890 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2891 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2892 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002893 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002894 uint32_t mltr = I915_READ(MLTR_ILK);
2895
2896 /* ILK primary LP0 latency is 700 ns */
2897 wm[0] = 7;
2898 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2899 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002900 } else {
2901 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002902 }
2903}
2904
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002905static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2906 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002907{
2908 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002909 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002910 wm[0] = 13;
2911}
2912
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002913static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2914 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002915{
2916 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002917 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002918 wm[0] = 13;
2919
2920 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002921 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002922 wm[3] *= 2;
2923}
2924
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002925int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002926{
2927 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002928 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002929 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002930 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002931 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002932 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002933 return 3;
2934 else
2935 return 2;
2936}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002937
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002938static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002939 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002940 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002941{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002942 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002943
2944 for (level = 0; level <= max_level; level++) {
2945 unsigned int latency = wm[level];
2946
2947 if (latency == 0) {
2948 DRM_ERROR("%s WM%d latency not provided\n",
2949 name, level);
2950 continue;
2951 }
2952
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002953 /*
2954 * - latencies are in us on gen9.
2955 * - before then, WM1+ latency values are in 0.5us units
2956 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002957 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002958 latency *= 10;
2959 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002960 latency *= 5;
2961
2962 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2963 name, level, wm[level],
2964 latency / 10, latency % 10);
2965 }
2966}
2967
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002968static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2969 uint16_t wm[5], uint16_t min)
2970{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002971 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002972
2973 if (wm[0] >= min)
2974 return false;
2975
2976 wm[0] = max(wm[0], min);
2977 for (level = 1; level <= max_level; level++)
2978 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2979
2980 return true;
2981}
2982
Ville Syrjäläbb726512016-10-31 22:37:24 +02002983static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002984{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002985 bool changed;
2986
2987 /*
2988 * The BIOS provided WM memory latency values are often
2989 * inadequate for high resolution displays. Adjust them.
2990 */
2991 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2992 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2993 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2994
2995 if (!changed)
2996 return;
2997
2998 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002999 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3000 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3001 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003002}
3003
Ville Syrjäläbb726512016-10-31 22:37:24 +02003004static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003005{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003006 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003007
3008 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3009 sizeof(dev_priv->wm.pri_latency));
3010 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3011 sizeof(dev_priv->wm.pri_latency));
3012
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003013 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003014 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003015
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003016 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3017 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3018 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003019
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003020 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003021 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003022}
3023
Ville Syrjäläbb726512016-10-31 22:37:24 +02003024static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003025{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003026 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003027 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003028}
3029
Matt Ropered4a6a72016-02-23 17:20:13 -08003030static bool ilk_validate_pipe_wm(struct drm_device *dev,
3031 struct intel_pipe_wm *pipe_wm)
3032{
3033 /* LP0 watermark maximums depend on this pipe alone */
3034 const struct intel_wm_config config = {
3035 .num_pipes_active = 1,
3036 .sprites_enabled = pipe_wm->sprites_enabled,
3037 .sprites_scaled = pipe_wm->sprites_scaled,
3038 };
3039 struct ilk_wm_maximums max;
3040
3041 /* LP0 watermarks always use 1/2 DDB partitioning */
3042 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3043
3044 /* At least LP0 must be valid */
3045 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3046 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3047 return false;
3048 }
3049
3050 return true;
3051}
3052
Matt Roper261a27d2015-10-08 15:28:25 -07003053/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003054static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003055{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003056 struct drm_atomic_state *state = cstate->base.state;
3057 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003058 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003059 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003060 const struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003061 struct drm_plane *plane;
3062 const struct drm_plane_state *plane_state;
3063 const struct intel_plane_state *pristate = NULL;
3064 const struct intel_plane_state *sprstate = NULL;
3065 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003066 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003067 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003068
Matt Ropere8f1f022016-05-12 07:05:55 -07003069 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003070
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003071 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, &cstate->base) {
3072 const struct intel_plane_state *ps = to_intel_plane_state(plane_state);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003073
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003074 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003075 pristate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003076 else if (plane->type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003077 sprstate = ps;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003078 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003079 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003080 }
3081
Matt Ropered4a6a72016-02-23 17:20:13 -08003082 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003083 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003084 pipe_wm->sprites_enabled = sprstate->base.visible;
3085 pipe_wm->sprites_scaled = sprstate->base.visible &&
3086 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3087 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003088 }
3089
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003090 usable_level = max_level;
3091
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003092 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003093 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003094 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003095
3096 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003097 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003098 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003099
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003100 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003101 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
3102 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003103
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003104 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003105 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003106
Matt Ropered4a6a72016-02-23 17:20:13 -08003107 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003108 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003109
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003110 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003111
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003112 for (level = 1; level <= usable_level; level++) {
3113 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003114
Matt Roper86c8bbb2015-09-24 15:53:16 -07003115 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003116 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003117
3118 /*
3119 * Disable any watermark level that exceeds the
3120 * register maximums since such watermarks are
3121 * always invalid.
3122 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003123 if (!ilk_validate_wm_level(level, &max, wm)) {
3124 memset(wm, 0, sizeof(*wm));
3125 break;
3126 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003127 }
3128
Matt Roper86c8bbb2015-09-24 15:53:16 -07003129 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003130}
3131
3132/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003133 * Build a set of 'intermediate' watermark values that satisfy both the old
3134 * state and the new state. These can be programmed to the hardware
3135 * immediately.
3136 */
3137static int ilk_compute_intermediate_wm(struct drm_device *dev,
3138 struct intel_crtc *intel_crtc,
3139 struct intel_crtc_state *newstate)
3140{
Matt Ropere8f1f022016-05-12 07:05:55 -07003141 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003142 struct intel_atomic_state *intel_state =
3143 to_intel_atomic_state(newstate->base.state);
3144 const struct intel_crtc_state *oldstate =
3145 intel_atomic_get_old_crtc_state(intel_state, intel_crtc);
3146 const struct intel_pipe_wm *b = &oldstate->wm.ilk.optimal;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003147 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003148
3149 /*
3150 * Start with the final, target watermarks, then combine with the
3151 * currently active watermarks to get values that are safe both before
3152 * and after the vblank.
3153 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003154 *a = newstate->wm.ilk.optimal;
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003155 if (!newstate->base.active || drm_atomic_crtc_needs_modeset(&newstate->base))
3156 return 0;
3157
Matt Ropered4a6a72016-02-23 17:20:13 -08003158 a->pipe_enabled |= b->pipe_enabled;
3159 a->sprites_enabled |= b->sprites_enabled;
3160 a->sprites_scaled |= b->sprites_scaled;
3161
3162 for (level = 0; level <= max_level; level++) {
3163 struct intel_wm_level *a_wm = &a->wm[level];
3164 const struct intel_wm_level *b_wm = &b->wm[level];
3165
3166 a_wm->enable &= b_wm->enable;
3167 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3168 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3169 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3170 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3171 }
3172
3173 /*
3174 * We need to make sure that these merged watermark values are
3175 * actually a valid configuration themselves. If they're not,
3176 * there's no safe way to transition from the old state to
3177 * the new state, so we need to fail the atomic transaction.
3178 */
3179 if (!ilk_validate_pipe_wm(dev, a))
3180 return -EINVAL;
3181
3182 /*
3183 * If our intermediate WM are identical to the final WM, then we can
3184 * omit the post-vblank programming; only update if it's different.
3185 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003186 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3187 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003188
3189 return 0;
3190}
3191
3192/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003193 * Merge the watermarks from all active pipes for a specific level.
3194 */
3195static void ilk_merge_wm_level(struct drm_device *dev,
3196 int level,
3197 struct intel_wm_level *ret_wm)
3198{
3199 const struct intel_crtc *intel_crtc;
3200
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003201 ret_wm->enable = true;
3202
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003203 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003204 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003205 const struct intel_wm_level *wm = &active->wm[level];
3206
3207 if (!active->pipe_enabled)
3208 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003209
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003210 /*
3211 * The watermark values may have been used in the past,
3212 * so we must maintain them in the registers for some
3213 * time even if the level is now disabled.
3214 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003215 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003216 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003217
3218 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3219 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3220 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3221 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3222 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003223}
3224
3225/*
3226 * Merge all low power watermarks for all active pipes.
3227 */
3228static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003229 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003230 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003231 struct intel_pipe_wm *merged)
3232{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003233 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003234 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003235 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003236
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003237 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003238 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003239 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003240 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003241
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003242 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003243 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003244
3245 /* merge each WM1+ level */
3246 for (level = 1; level <= max_level; level++) {
3247 struct intel_wm_level *wm = &merged->wm[level];
3248
3249 ilk_merge_wm_level(dev, level, wm);
3250
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003251 if (level > last_enabled_level)
3252 wm->enable = false;
3253 else if (!ilk_validate_wm_level(level, max, wm))
3254 /* make sure all following levels get disabled */
3255 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003256
3257 /*
3258 * The spec says it is preferred to disable
3259 * FBC WMs instead of disabling a WM level.
3260 */
3261 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003262 if (wm->enable)
3263 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003264 wm->fbc_val = 0;
3265 }
3266 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003267
3268 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3269 /*
3270 * FIXME this is racy. FBC might get enabled later.
3271 * What we should check here is whether FBC can be
3272 * enabled sometime later.
3273 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003274 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003275 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003276 for (level = 2; level <= max_level; level++) {
3277 struct intel_wm_level *wm = &merged->wm[level];
3278
3279 wm->enable = false;
3280 }
3281 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003282}
3283
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003284static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3285{
3286 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3287 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3288}
3289
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003290/* The value we need to program into the WM_LPx latency field */
3291static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3292{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003293 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003294
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003295 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003296 return 2 * level;
3297 else
3298 return dev_priv->wm.pri_latency[level];
3299}
3300
Imre Deak820c1982013-12-17 14:46:36 +02003301static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003302 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003303 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003304 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003305{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003306 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003307 struct intel_crtc *intel_crtc;
3308 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003309
Ville Syrjälä0362c782013-10-09 19:17:57 +03003310 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003311 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003312
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003313 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003314 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003315 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003316
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003317 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003318
Ville Syrjälä0362c782013-10-09 19:17:57 +03003319 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003320
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003321 /*
3322 * Maintain the watermark values even if the level is
3323 * disabled. Doing otherwise could cause underruns.
3324 */
3325 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003326 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003327 (r->pri_val << WM1_LP_SR_SHIFT) |
3328 r->cur_val;
3329
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003330 if (r->enable)
3331 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3332
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003333 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003334 results->wm_lp[wm_lp - 1] |=
3335 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3336 else
3337 results->wm_lp[wm_lp - 1] |=
3338 r->fbc_val << WM1_LP_FBC_SHIFT;
3339
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003340 /*
3341 * Always set WM1S_LP_EN when spr_val != 0, even if the
3342 * level is disabled. Doing otherwise could cause underruns.
3343 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003344 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003345 WARN_ON(wm_lp != 1);
3346 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3347 } else
3348 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003349 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003350
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003351 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003352 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003353 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003354 const struct intel_wm_level *r =
3355 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003356
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003357 if (WARN_ON(!r->enable))
3358 continue;
3359
Matt Ropered4a6a72016-02-23 17:20:13 -08003360 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003361
3362 results->wm_pipe[pipe] =
3363 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3364 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3365 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003366 }
3367}
3368
Paulo Zanoni861f3382013-05-31 10:19:21 -03003369/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3370 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003371static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003372 struct intel_pipe_wm *r1,
3373 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003374{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003375 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003376 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003377
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003378 for (level = 1; level <= max_level; level++) {
3379 if (r1->wm[level].enable)
3380 level1 = level;
3381 if (r2->wm[level].enable)
3382 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003383 }
3384
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003385 if (level1 == level2) {
3386 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003387 return r2;
3388 else
3389 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003390 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003391 return r1;
3392 } else {
3393 return r2;
3394 }
3395}
3396
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003397/* dirty bits used to track which watermarks need changes */
3398#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3399#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3400#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3401#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3402#define WM_DIRTY_FBC (1 << 24)
3403#define WM_DIRTY_DDB (1 << 25)
3404
Damien Lespiau055e3932014-08-18 13:49:10 +01003405static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003406 const struct ilk_wm_values *old,
3407 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003408{
3409 unsigned int dirty = 0;
3410 enum pipe pipe;
3411 int wm_lp;
3412
Damien Lespiau055e3932014-08-18 13:49:10 +01003413 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003414 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3415 dirty |= WM_DIRTY_LINETIME(pipe);
3416 /* Must disable LP1+ watermarks too */
3417 dirty |= WM_DIRTY_LP_ALL;
3418 }
3419
3420 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3421 dirty |= WM_DIRTY_PIPE(pipe);
3422 /* Must disable LP1+ watermarks too */
3423 dirty |= WM_DIRTY_LP_ALL;
3424 }
3425 }
3426
3427 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3428 dirty |= WM_DIRTY_FBC;
3429 /* Must disable LP1+ watermarks too */
3430 dirty |= WM_DIRTY_LP_ALL;
3431 }
3432
3433 if (old->partitioning != new->partitioning) {
3434 dirty |= WM_DIRTY_DDB;
3435 /* Must disable LP1+ watermarks too */
3436 dirty |= WM_DIRTY_LP_ALL;
3437 }
3438
3439 /* LP1+ watermarks already deemed dirty, no need to continue */
3440 if (dirty & WM_DIRTY_LP_ALL)
3441 return dirty;
3442
3443 /* Find the lowest numbered LP1+ watermark in need of an update... */
3444 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3445 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3446 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3447 break;
3448 }
3449
3450 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3451 for (; wm_lp <= 3; wm_lp++)
3452 dirty |= WM_DIRTY_LP(wm_lp);
3453
3454 return dirty;
3455}
3456
Ville Syrjälä8553c182013-12-05 15:51:39 +02003457static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3458 unsigned int dirty)
3459{
Imre Deak820c1982013-12-17 14:46:36 +02003460 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003461 bool changed = false;
3462
3463 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3464 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3465 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3466 changed = true;
3467 }
3468 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3469 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3470 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3471 changed = true;
3472 }
3473 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3474 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3475 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3476 changed = true;
3477 }
3478
3479 /*
3480 * Don't touch WM1S_LP_EN here.
3481 * Doing so could cause underruns.
3482 */
3483
3484 return changed;
3485}
3486
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003487/*
3488 * The spec says we shouldn't write when we don't need, because every write
3489 * causes WMs to be re-evaluated, expending some power.
3490 */
Imre Deak820c1982013-12-17 14:46:36 +02003491static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3492 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003493{
Imre Deak820c1982013-12-17 14:46:36 +02003494 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003495 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003496 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003497
Damien Lespiau055e3932014-08-18 13:49:10 +01003498 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003499 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003500 return;
3501
Ville Syrjälä8553c182013-12-05 15:51:39 +02003502 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003503
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003504 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003505 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003506 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003507 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003508 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003509 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3510
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003511 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003512 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003513 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003514 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003515 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003516 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3517
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003518 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003519 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003520 val = I915_READ(WM_MISC);
3521 if (results->partitioning == INTEL_DDB_PART_1_2)
3522 val &= ~WM_MISC_DATA_PARTITION_5_6;
3523 else
3524 val |= WM_MISC_DATA_PARTITION_5_6;
3525 I915_WRITE(WM_MISC, val);
3526 } else {
3527 val = I915_READ(DISP_ARB_CTL2);
3528 if (results->partitioning == INTEL_DDB_PART_1_2)
3529 val &= ~DISP_DATA_PARTITION_5_6;
3530 else
3531 val |= DISP_DATA_PARTITION_5_6;
3532 I915_WRITE(DISP_ARB_CTL2, val);
3533 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003534 }
3535
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003536 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003537 val = I915_READ(DISP_ARB_CTL);
3538 if (results->enable_fbc_wm)
3539 val &= ~DISP_FBC_WM_DIS;
3540 else
3541 val |= DISP_FBC_WM_DIS;
3542 I915_WRITE(DISP_ARB_CTL, val);
3543 }
3544
Imre Deak954911e2013-12-17 14:46:34 +02003545 if (dirty & WM_DIRTY_LP(1) &&
3546 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3547 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3548
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003549 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003550 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3551 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3552 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3553 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3554 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003555
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003556 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003557 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003558 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003559 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003560 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003561 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003562
3563 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003564}
3565
Matt Ropered4a6a72016-02-23 17:20:13 -08003566bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003567{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003568 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003569
3570 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3571}
3572
Matt Roper024c9042015-09-24 15:53:11 -07003573/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003574 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3575 * so assume we'll always need it in order to avoid underruns.
3576 */
3577static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3578{
3579 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3580
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003581 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003582 return true;
3583
3584 return false;
3585}
3586
Paulo Zanoni56feca92016-09-22 18:00:28 -03003587static bool
3588intel_has_sagv(struct drm_i915_private *dev_priv)
3589{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003590 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
3591 IS_CANNONLAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003592 return true;
3593
3594 if (IS_SKYLAKE(dev_priv) &&
3595 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3596 return true;
3597
3598 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003599}
3600
Lyude656d1b82016-08-17 15:55:54 -04003601/*
3602 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3603 * depending on power and performance requirements. The display engine access
3604 * to system memory is blocked during the adjustment time. Because of the
3605 * blocking time, having this enabled can cause full system hangs and/or pipe
3606 * underruns if we don't meet all of the following requirements:
3607 *
3608 * - <= 1 pipe enabled
3609 * - All planes can enable watermarks for latencies >= SAGV engine block time
3610 * - We're not using an interlaced display configuration
3611 */
3612int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003613intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003614{
3615 int ret;
3616
Paulo Zanoni56feca92016-09-22 18:00:28 -03003617 if (!intel_has_sagv(dev_priv))
3618 return 0;
3619
3620 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003621 return 0;
3622
3623 DRM_DEBUG_KMS("Enabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003624 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003625
3626 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3627 GEN9_SAGV_ENABLE);
3628
3629 /* We don't need to wait for the SAGV when enabling */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003630 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003631
3632 /*
3633 * Some skl systems, pre-release machines in particular,
3634 * don't actually have an SAGV.
3635 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003636 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003637 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003638 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003639 return 0;
3640 } else if (ret < 0) {
3641 DRM_ERROR("Failed to enable the SAGV\n");
3642 return ret;
3643 }
3644
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003645 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003646 return 0;
3647}
3648
Lyude656d1b82016-08-17 15:55:54 -04003649int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003650intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003651{
Imre Deakb3b8e992016-12-05 18:27:38 +02003652 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003653
Paulo Zanoni56feca92016-09-22 18:00:28 -03003654 if (!intel_has_sagv(dev_priv))
3655 return 0;
3656
3657 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003658 return 0;
3659
3660 DRM_DEBUG_KMS("Disabling the SAGV\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003661 mutex_lock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003662
3663 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003664 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3665 GEN9_SAGV_DISABLE,
3666 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3667 1);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01003668 mutex_unlock(&dev_priv->pcu_lock);
Lyude656d1b82016-08-17 15:55:54 -04003669
Lyude656d1b82016-08-17 15:55:54 -04003670 /*
3671 * Some skl systems, pre-release machines in particular,
3672 * don't actually have an SAGV.
3673 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003674 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003675 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003676 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003677 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003678 } else if (ret < 0) {
3679 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3680 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003681 }
3682
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003683 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003684 return 0;
3685}
3686
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003687bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003688{
3689 struct drm_device *dev = state->dev;
3690 struct drm_i915_private *dev_priv = to_i915(dev);
3691 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003692 struct intel_crtc *crtc;
3693 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003694 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003695 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003696 int level, latency;
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003697 int sagv_block_time_us = IS_GEN9(dev_priv) ? 30 : 20;
Lyude656d1b82016-08-17 15:55:54 -04003698
Paulo Zanoni56feca92016-09-22 18:00:28 -03003699 if (!intel_has_sagv(dev_priv))
3700 return false;
3701
Lyude656d1b82016-08-17 15:55:54 -04003702 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003703 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003704 * more then one pipe enabled
3705 *
3706 * If there are no active CRTCs, no additional checks need be performed
3707 */
3708 if (hweight32(intel_state->active_crtcs) == 0)
3709 return true;
3710 else if (hweight32(intel_state->active_crtcs) > 1)
3711 return false;
3712
3713 /* Since we're now guaranteed to only have one active CRTC... */
3714 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003715 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003716 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003717
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003718 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003719 return false;
3720
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003721 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003722 struct skl_plane_wm *wm =
3723 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003724
Lyude656d1b82016-08-17 15:55:54 -04003725 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003726 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003727 continue;
3728
3729 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003730 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003731 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003732 { }
3733
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003734 latency = dev_priv->wm.skl_latency[level];
3735
3736 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003737 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003738 I915_FORMAT_MOD_X_TILED)
3739 latency += 15;
3740
Lyude656d1b82016-08-17 15:55:54 -04003741 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003742 * If any of the planes on this pipe don't enable wm levels that
3743 * incur memory latencies higher than sagv_block_time_us we
3744 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003745 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003746 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003747 return false;
3748 }
3749
3750 return true;
3751}
3752
Damien Lespiaub9cec072014-11-04 17:06:43 +00003753static void
3754skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003755 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003756 struct skl_ddb_entry *alloc, /* out */
3757 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003758{
Matt Roperc107acf2016-05-12 07:06:01 -07003759 struct drm_atomic_state *state = cstate->base.state;
3760 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3761 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003762 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003763 unsigned int pipe_size, ddb_size;
3764 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003765
Matt Ropera6d3460e2016-05-12 07:06:04 -07003766 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003767 alloc->start = 0;
3768 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003769 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003770 return;
3771 }
3772
Matt Ropera6d3460e2016-05-12 07:06:04 -07003773 if (intel_state->active_pipe_changes)
3774 *num_active = hweight32(intel_state->active_crtcs);
3775 else
3776 *num_active = hweight32(dev_priv->active_crtcs);
3777
Deepak M6f3fff62016-09-15 15:01:10 +05303778 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3779 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003780
Mahesh Kumar9a9e3dfd2018-01-30 11:49:10 -02003781 if (INTEL_GEN(dev_priv) < 11)
3782 ddb_size -= 4; /* 4 blocks for bypass path allocation */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003783
Matt Roperc107acf2016-05-12 07:06:01 -07003784 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003785 * If the state doesn't change the active CRTC's, then there's
3786 * no need to recalculate; the existing pipe allocation limits
3787 * should remain unchanged. Note that we're safe from racing
3788 * commits since any racing commit that changes the active CRTC
3789 * list would need to grab _all_ crtc locks, including the one
3790 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003791 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003792 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003793 /*
3794 * alloc may be cleared by clear_intel_crtc_state,
3795 * copy from old state to be sure
3796 */
3797 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003798 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003799 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003800
3801 nth_active_pipe = hweight32(intel_state->active_crtcs &
3802 (drm_crtc_mask(for_crtc) - 1));
3803 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3804 alloc->start = nth_active_pipe * ddb_size / *num_active;
3805 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003806}
3807
Matt Roperc107acf2016-05-12 07:06:01 -07003808static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003809{
Matt Roperc107acf2016-05-12 07:06:01 -07003810 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003811 return 32;
3812
3813 return 8;
3814}
3815
Damien Lespiaua269c582014-11-04 17:06:49 +00003816static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3817{
3818 entry->start = reg & 0x3ff;
3819 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003820 if (entry->end)
3821 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003822}
3823
Damien Lespiau08db6652014-11-04 17:06:52 +00003824void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3825 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003826{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003827 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003828
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003829 memset(ddb, 0, sizeof(*ddb));
3830
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003831 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003832 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003833 enum plane_id plane_id;
3834 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003835
3836 power_domain = POWER_DOMAIN_PIPE(pipe);
3837 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003838 continue;
3839
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003840 for_each_plane_id_on_crtc(crtc, plane_id) {
3841 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003842
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003843 if (plane_id != PLANE_CURSOR)
3844 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3845 else
3846 val = I915_READ(CUR_BUF_CFG(pipe));
3847
3848 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3849 }
Imre Deak4d800032016-02-17 16:31:29 +02003850
3851 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003852 }
3853}
3854
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003855/*
3856 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3857 * The bspec defines downscale amount as:
3858 *
3859 * """
3860 * Horizontal down scale amount = maximum[1, Horizontal source size /
3861 * Horizontal destination size]
3862 * Vertical down scale amount = maximum[1, Vertical source size /
3863 * Vertical destination size]
3864 * Total down scale amount = Horizontal down scale amount *
3865 * Vertical down scale amount
3866 * """
3867 *
3868 * Return value is provided in 16.16 fixed point form to retain fractional part.
3869 * Caller should take care of dividing & rounding off the value.
3870 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303871static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003872skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3873 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003874{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003875 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003876 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303877 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3878 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003879
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003880 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303881 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003882
3883 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003884 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003885 /*
3886 * Cursors only support 0/180 degree rotation,
3887 * hence no need to account for rotation here.
3888 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303889 src_w = pstate->base.src_w >> 16;
3890 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003891 dst_w = pstate->base.crtc_w;
3892 dst_h = pstate->base.crtc_h;
3893 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003894 /*
3895 * Src coordinates are already rotated by 270 degrees for
3896 * the 90/270 degree plane rotation cases (to match the
3897 * GTT mapping), hence no need to account for rotation here.
3898 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303899 src_w = drm_rect_width(&pstate->base.src) >> 16;
3900 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003901 dst_w = drm_rect_width(&pstate->base.dst);
3902 dst_h = drm_rect_height(&pstate->base.dst);
3903 }
3904
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303905 fp_w_ratio = div_fixed16(src_w, dst_w);
3906 fp_h_ratio = div_fixed16(src_h, dst_h);
3907 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3908 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003909
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303910 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003911}
3912
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303913static uint_fixed_16_16_t
3914skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
3915{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303916 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303917
3918 if (!crtc_state->base.enable)
3919 return pipe_downscale;
3920
3921 if (crtc_state->pch_pfit.enabled) {
3922 uint32_t src_w, src_h, dst_w, dst_h;
3923 uint32_t pfit_size = crtc_state->pch_pfit.size;
3924 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3925 uint_fixed_16_16_t downscale_h, downscale_w;
3926
3927 src_w = crtc_state->pipe_src_w;
3928 src_h = crtc_state->pipe_src_h;
3929 dst_w = pfit_size >> 16;
3930 dst_h = pfit_size & 0xffff;
3931
3932 if (!dst_w || !dst_h)
3933 return pipe_downscale;
3934
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303935 fp_w_ratio = div_fixed16(src_w, dst_w);
3936 fp_h_ratio = div_fixed16(src_h, dst_h);
3937 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3938 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303939
3940 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
3941 }
3942
3943 return pipe_downscale;
3944}
3945
3946int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
3947 struct intel_crtc_state *cstate)
3948{
Rodrigo Vivi43037c82017-10-03 15:31:42 -07003949 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303950 struct drm_crtc_state *crtc_state = &cstate->base;
3951 struct drm_atomic_state *state = crtc_state->state;
3952 struct drm_plane *plane;
3953 const struct drm_plane_state *pstate;
3954 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003955 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303956 uint32_t pipe_max_pixel_rate;
3957 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303958 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303959
3960 if (!cstate->base.enable)
3961 return 0;
3962
3963 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
3964 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303965 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303966 int bpp;
3967
3968 if (!intel_wm_plane_visible(cstate,
3969 to_intel_plane_state(pstate)))
3970 continue;
3971
3972 if (WARN_ON(!pstate->fb))
3973 return -EINVAL;
3974
3975 intel_pstate = to_intel_plane_state(pstate);
3976 plane_downscale = skl_plane_downscale_amount(cstate,
3977 intel_pstate);
3978 bpp = pstate->fb->format->cpp[0] * 8;
3979 if (bpp == 64)
3980 plane_downscale = mul_fixed16(plane_downscale,
3981 fp_9_div_8);
3982
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303983 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303984 }
3985 pipe_downscale = skl_pipe_downscale_amount(cstate);
3986
3987 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
3988
3989 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003990 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
3991
Rodrigo Vivi43037c82017-10-03 15:31:42 -07003992 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003993 dotclk *= 2;
3994
3995 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303996
3997 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003998 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303999 return -EINVAL;
4000 }
4001
4002 return 0;
4003}
4004
Damien Lespiaub9cec072014-11-04 17:06:43 +00004005static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07004006skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
4007 const struct drm_plane_state *pstate,
4008 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004009{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004010 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004011 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304012 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004013 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004014 struct drm_framebuffer *fb;
4015 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304016 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07004017
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004018 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004019 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004020
4021 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004022 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004023
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004024 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004025 return 0;
4026 if (y && format != DRM_FORMAT_NV12)
4027 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004028
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004029 /*
4030 * Src coordinates are already rotated by 270 degrees for
4031 * the 90/270 degree plane rotation cases (to match the
4032 * GTT mapping), hence no need to account for rotation here.
4033 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004034 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4035 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004036
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004037 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07004038 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004039 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004040 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02004041 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004042 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004043 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02004044 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004045 } else {
4046 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02004047 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004048 }
4049
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004050 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004051
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304052 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004053}
4054
4055/*
4056 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4057 * a 8192x4096@32bpp framebuffer:
4058 * 3 * 4096 * 8192 * 4 < 2^32
4059 */
4060static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004061skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4062 unsigned *plane_data_rate,
4063 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004064{
Matt Roper9c74d822016-05-12 07:05:58 -07004065 struct drm_crtc_state *cstate = &intel_cstate->base;
4066 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004067 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004068 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004069 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004070
4071 if (WARN_ON(!state))
4072 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004073
Matt Ropera1de91e2016-05-12 07:05:57 -07004074 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004075 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004076 enum plane_id plane_id = to_intel_plane(plane)->id;
4077 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07004078
Matt Ropera6d3460e2016-05-12 07:06:04 -07004079 /* packed/uv */
4080 rate = skl_plane_relative_data_rate(intel_cstate,
4081 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004082 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004083
4084 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004085
Matt Ropera6d3460e2016-05-12 07:06:04 -07004086 /* y-plane */
4087 rate = skl_plane_relative_data_rate(intel_cstate,
4088 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004089 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004090
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004091 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004092 }
4093
4094 return total_data_rate;
4095}
4096
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004097static uint16_t
4098skl_ddb_min_alloc(const struct drm_plane_state *pstate,
4099 const int y)
4100{
4101 struct drm_framebuffer *fb = pstate->fb;
4102 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4103 uint32_t src_w, src_h;
4104 uint32_t min_scanlines = 8;
4105 uint8_t plane_bpp;
4106
4107 if (WARN_ON(!fb))
4108 return 0;
4109
4110 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004111 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004112 return 0;
4113
4114 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004115 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004116 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4117 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4118 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004119 return 8;
4120
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004121 /*
4122 * Src coordinates are already rotated by 270 degrees for
4123 * the 90/270 degree plane rotation cases (to match the
4124 * GTT mapping), hence no need to account for rotation here.
4125 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004126 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4127 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004128
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004129 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004130 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004131 src_w /= 2;
4132 src_h /= 2;
4133 }
4134
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004135 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02004136 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004137 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02004138 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004139
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004140 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004141 switch (plane_bpp) {
4142 case 1:
4143 min_scanlines = 32;
4144 break;
4145 case 2:
4146 min_scanlines = 16;
4147 break;
4148 case 4:
4149 min_scanlines = 8;
4150 break;
4151 case 8:
4152 min_scanlines = 4;
4153 break;
4154 default:
4155 WARN(1, "Unsupported pixel depth %u for rotation",
4156 plane_bpp);
4157 min_scanlines = 32;
4158 }
4159 }
4160
4161 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4162}
4163
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004164static void
4165skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
4166 uint16_t *minimum, uint16_t *y_minimum)
4167{
4168 const struct drm_plane_state *pstate;
4169 struct drm_plane *plane;
4170
4171 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004172 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004173
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004174 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004175 continue;
4176
4177 if (!pstate->visible)
4178 continue;
4179
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004180 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4181 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004182 }
4183
4184 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4185}
4186
Matt Roperc107acf2016-05-12 07:06:01 -07004187static int
Matt Roper024c9042015-09-24 15:53:11 -07004188skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004189 struct skl_ddb_allocation *ddb /* out */)
4190{
Matt Roperc107acf2016-05-12 07:06:01 -07004191 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004192 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004193 struct drm_device *dev = crtc->dev;
4194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4195 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004196 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004197 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004198 uint16_t minimum[I915_MAX_PLANES] = {};
4199 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004200 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004201 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004202 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004203 unsigned plane_data_rate[I915_MAX_PLANES] = {};
4204 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304205 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004206
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004207 /* Clear the partitioning for disabled planes. */
4208 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
4209 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
4210
Matt Ropera6d3460e2016-05-12 07:06:04 -07004211 if (WARN_ON(!state))
4212 return 0;
4213
Matt Roperc107acf2016-05-12 07:06:01 -07004214 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004215 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004216 return 0;
4217 }
4218
Matt Ropera6d3460e2016-05-12 07:06:04 -07004219 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004220 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304221 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004222 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004223
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004224 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004225
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004226 /*
4227 * 1. Allocate the mininum required blocks for each active plane
4228 * and allocate the cursor, it doesn't require extra allocation
4229 * proportional to the data rate.
4230 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004231
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004232 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304233 total_min_blocks += minimum[plane_id];
4234 total_min_blocks += y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004235 }
4236
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304237 if (total_min_blocks > alloc_size) {
4238 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4239 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4240 alloc_size);
4241 return -EINVAL;
4242 }
4243
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004244 alloc_size -= total_min_blocks;
4245 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004246 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4247
Damien Lespiaub9cec072014-11-04 17:06:43 +00004248 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004249 * 2. Distribute the remaining space in proportion to the amount of
4250 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004251 *
4252 * FIXME: we may not allocate every single block here.
4253 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004254 total_data_rate = skl_get_total_relative_data_rate(cstate,
4255 plane_data_rate,
4256 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07004257 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004258 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004259
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004260 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004261 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004262 unsigned int data_rate, y_data_rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004263 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004264
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004265 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004266 continue;
4267
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004268 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004269
4270 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004271 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004272 * promote the expression to 64 bits to avoid overflowing, the
4273 * result is < available as data_rate / total_data_rate < 1
4274 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004275 plane_blocks = minimum[plane_id];
4276 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4277 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004278
Matt Roperc107acf2016-05-12 07:06:01 -07004279 /* Leave disabled planes at (0,0) */
4280 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004281 ddb->plane[pipe][plane_id].start = start;
4282 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004283 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004284
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004285 start += plane_blocks;
4286
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004287 /*
4288 * allocation for y_plane part of planar format:
4289 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004290 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004291
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004292 y_plane_blocks = y_minimum[plane_id];
4293 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
4294 total_data_rate);
4295
Matt Roperc107acf2016-05-12 07:06:01 -07004296 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004297 ddb->y_plane[pipe][plane_id].start = start;
4298 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004299 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004300
4301 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004302 }
4303
Matt Roperc107acf2016-05-12 07:06:01 -07004304 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004305}
4306
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004307/*
4308 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004309 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004310 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4311 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4312*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004313static uint_fixed_16_16_t
4314skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004315 uint8_t cpp, uint32_t latency, uint32_t dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004316{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304317 uint32_t wm_intermediate_val;
4318 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004319
4320 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304321 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004322
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304323 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004324 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004325
4326 if (INTEL_GEN(dev_priv) >= 10)
4327 ret = add_fixed16_u32(ret, 1);
4328
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004329 return ret;
4330}
4331
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304332static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4333 uint32_t pipe_htotal,
4334 uint32_t latency,
4335 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004336{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004337 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304338 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004339
4340 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304341 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004342
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004343 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304344 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4345 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304346 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004347 return ret;
4348}
4349
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304350static uint_fixed_16_16_t
4351intel_get_linetime_us(struct intel_crtc_state *cstate)
4352{
4353 uint32_t pixel_rate;
4354 uint32_t crtc_htotal;
4355 uint_fixed_16_16_t linetime_us;
4356
4357 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304358 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304359
4360 pixel_rate = cstate->pixel_rate;
4361
4362 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304363 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304364
4365 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304366 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304367
4368 return linetime_us;
4369}
4370
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304371static uint32_t
4372skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4373 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004374{
4375 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304376 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004377
4378 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004379 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004380 return 0;
4381
4382 /*
4383 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4384 * with additional adjustments for plane-specific scaling.
4385 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004386 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004387 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004388
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304389 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4390 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004391}
4392
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304393static int
4394skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
4395 struct intel_crtc_state *cstate,
4396 const struct intel_plane_state *intel_pstate,
4397 struct skl_wm_params *wp)
4398{
4399 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4400 const struct drm_plane_state *pstate = &intel_pstate->base;
4401 const struct drm_framebuffer *fb = pstate->fb;
4402 uint32_t interm_pbpl;
4403 struct intel_atomic_state *state =
4404 to_intel_atomic_state(cstate->base.state);
4405 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4406
4407 if (!intel_wm_plane_visible(cstate, intel_pstate))
4408 return 0;
4409
4410 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4411 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4412 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4413 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4414 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4415 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4416 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4417
4418 if (plane->id == PLANE_CURSOR) {
4419 wp->width = intel_pstate->base.crtc_w;
4420 } else {
4421 /*
4422 * Src coordinates are already rotated by 270 degrees for
4423 * the 90/270 degree plane rotation cases (to match the
4424 * GTT mapping), hence no need to account for rotation here.
4425 */
4426 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4427 }
4428
4429 wp->cpp = (fb->format->format == DRM_FORMAT_NV12) ? fb->format->cpp[1] :
4430 fb->format->cpp[0];
4431 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4432 intel_pstate);
4433
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004434 if (INTEL_GEN(dev_priv) >= 11 &&
4435 fb->modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 8)
4436 wp->dbuf_block_size = 256;
4437 else
4438 wp->dbuf_block_size = 512;
4439
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304440 if (drm_rotation_90_or_270(pstate->rotation)) {
4441
4442 switch (wp->cpp) {
4443 case 1:
4444 wp->y_min_scanlines = 16;
4445 break;
4446 case 2:
4447 wp->y_min_scanlines = 8;
4448 break;
4449 case 4:
4450 wp->y_min_scanlines = 4;
4451 break;
4452 default:
4453 MISSING_CASE(wp->cpp);
4454 return -EINVAL;
4455 }
4456 } else {
4457 wp->y_min_scanlines = 4;
4458 }
4459
4460 if (apply_memory_bw_wa)
4461 wp->y_min_scanlines *= 2;
4462
4463 wp->plane_bytes_per_line = wp->width * wp->cpp;
4464 if (wp->y_tiled) {
4465 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004466 wp->y_min_scanlines,
4467 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304468
4469 if (INTEL_GEN(dev_priv) >= 10)
4470 interm_pbpl++;
4471
4472 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4473 wp->y_min_scanlines);
4474 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004475 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4476 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304477 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4478 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004479 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
4480 wp->dbuf_block_size) + 1;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304481 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4482 }
4483
4484 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4485 wp->plane_blocks_per_line);
4486 wp->linetime_us = fixed16_to_u32_round_up(
4487 intel_get_linetime_us(cstate));
4488
4489 return 0;
4490}
4491
Matt Roper55994c22016-05-12 07:06:08 -07004492static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4493 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304494 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004495 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004496 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304497 const struct skl_wm_params *wp,
Matt Roper55994c22016-05-12 07:06:08 -07004498 uint16_t *out_blocks, /* out */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004499 uint8_t *out_lines, /* out */
4500 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004501{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304502 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004503 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304504 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304505 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004506 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004507 struct intel_atomic_state *state =
4508 to_intel_atomic_state(cstate->base.state);
4509 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004510 uint32_t min_disp_buf_needed;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004511
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004512 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004513 !intel_wm_plane_visible(cstate, intel_pstate)) {
4514 *enabled = false;
Matt Roper55994c22016-05-12 07:06:08 -07004515 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004516 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004517
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004518 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304519 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4520 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004521 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304522 latency += 4;
4523
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304524 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004525 latency += 15;
4526
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304527 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004528 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304529 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004530 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004531 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304532 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004533
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304534 if (wp->y_tiled) {
4535 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004536 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304537 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02004538 wp->dbuf_block_size < 1) &&
4539 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1))
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004540 selected_result = method2;
Maarten Lankhorst54d20ed2017-07-17 14:02:30 +02004541 else if (ddb_allocation >=
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304542 fixed16_to_u32_round_up(wp->plane_blocks_per_line))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304543 selected_result = min_fixed16(method1, method2);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304544 else if (latency >= wp->linetime_us)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304545 selected_result = min_fixed16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004546 else
4547 selected_result = method1;
4548 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004549
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304550 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304551 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304552 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004553
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004554 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304555 if (level == 0 && wp->rc_surface)
4556 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004557
4558 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004559 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304560 if (wp->y_tiled) {
4561 res_blocks += fixed16_to_u32_round_up(
4562 wp->y_tile_minimum);
4563 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004564 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004565 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004566 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004567 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004568
Mahesh Kumar5b695af2018-01-30 11:49:12 -02004569 if (INTEL_GEN(dev_priv) >= 11) {
4570 if (wp->y_tiled) {
4571 uint32_t extra_lines;
4572 uint_fixed_16_16_t fp_min_disp_buf_needed;
4573
4574 if (res_lines % wp->y_min_scanlines == 0)
4575 extra_lines = wp->y_min_scanlines;
4576 else
4577 extra_lines = wp->y_min_scanlines * 2 -
4578 res_lines % wp->y_min_scanlines;
4579
4580 fp_min_disp_buf_needed = mul_u32_fixed16(res_lines +
4581 extra_lines,
4582 wp->plane_blocks_per_line);
4583 min_disp_buf_needed = fixed16_to_u32_round_up(
4584 fp_min_disp_buf_needed);
4585 } else {
4586 min_disp_buf_needed = DIV_ROUND_UP(res_blocks * 11, 10);
4587 }
4588 } else {
4589 min_disp_buf_needed = res_blocks;
4590 }
4591
4592 if (res_blocks >= ddb_allocation || res_lines > 31 ||
4593 min_disp_buf_needed >= ddb_allocation) {
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004594 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004595
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004596 /*
4597 * If there are no valid level 0 watermarks, then we can't
4598 * support this display configuration.
4599 */
4600 if (level) {
4601 return 0;
4602 } else {
4603 struct drm_plane *plane = pstate->plane;
4604
4605 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4606 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4607 plane->base.id, plane->name,
4608 res_blocks, ddb_allocation, res_lines);
4609 return -EINVAL;
4610 }
Matt Roper55994c22016-05-12 07:06:08 -07004611 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004612
4613 *out_blocks = res_blocks;
4614 *out_lines = res_lines;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004615 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004616
Matt Roper55994c22016-05-12 07:06:08 -07004617 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004618}
4619
Matt Roperf4a96752016-05-12 07:06:06 -07004620static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304621skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004622 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304623 struct intel_crtc_state *cstate,
4624 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304625 const struct skl_wm_params *wm_params,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304626 struct skl_plane_wm *wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004627{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004628 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4629 struct drm_plane *plane = intel_pstate->base.plane;
4630 struct intel_plane *intel_plane = to_intel_plane(plane);
4631 uint16_t ddb_blocks;
4632 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304633 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004634 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004635
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304636 if (WARN_ON(!intel_pstate->base.fb))
4637 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004638
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004639 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
4640
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304641 for (level = 0; level <= max_level; level++) {
4642 struct skl_wm_level *result = &wm->wm[level];
4643
4644 ret = skl_compute_plane_wm(dev_priv,
4645 cstate,
4646 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004647 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304648 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304649 wm_params,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304650 &result->plane_res_b,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004651 &result->plane_res_l,
4652 &result->plane_en);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304653 if (ret)
4654 return ret;
4655 }
Matt Roperf4a96752016-05-12 07:06:06 -07004656
4657 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004658}
4659
Damien Lespiau407b50f2014-11-04 17:06:57 +00004660static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004661skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004662{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304663 struct drm_atomic_state *state = cstate->base.state;
4664 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304665 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304666 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004667
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304668 linetime_us = intel_get_linetime_us(cstate);
4669
4670 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004671 return 0;
4672
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304673 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304674
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304675 /* Display WA #1135: bxt:ALL GLK:ALL */
4676 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4677 dev_priv->ipc_enabled)
4678 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304679
4680 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004681}
4682
Matt Roper024c9042015-09-24 15:53:11 -07004683static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304684 struct skl_wm_params *wp,
4685 struct skl_wm_level *wm_l0,
4686 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004687 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004688{
Kumar, Maheshca476672017-08-17 19:15:24 +05304689 struct drm_device *dev = cstate->base.crtc->dev;
4690 const struct drm_i915_private *dev_priv = to_i915(dev);
4691 uint16_t trans_min, trans_y_tile_min;
4692 const uint16_t trans_amount = 10; /* This is configurable amount */
4693 uint16_t trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004694
Kumar, Maheshca476672017-08-17 19:15:24 +05304695 if (!cstate->base.active)
4696 goto exit;
4697
4698 /* Transition WM are not recommended by HW team for GEN9 */
4699 if (INTEL_GEN(dev_priv) <= 9)
4700 goto exit;
4701
4702 /* Transition WM don't make any sense if ipc is disabled */
4703 if (!dev_priv->ipc_enabled)
4704 goto exit;
4705
4706 if (INTEL_GEN(dev_priv) >= 10)
4707 trans_min = 4;
4708
4709 trans_offset_b = trans_min + trans_amount;
4710
4711 if (wp->y_tiled) {
4712 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4713 wp->y_tile_minimum);
4714 res_blocks = max(wm_l0->plane_res_b, trans_y_tile_min) +
4715 trans_offset_b;
4716 } else {
4717 res_blocks = wm_l0->plane_res_b + trans_offset_b;
4718
4719 /* WA BUG:1938466 add one block for non y-tile planes */
4720 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4721 res_blocks += 1;
4722
4723 }
4724
4725 res_blocks += 1;
4726
4727 if (res_blocks < ddb_allocation) {
4728 trans_wm->plane_res_b = res_blocks;
4729 trans_wm->plane_en = true;
4730 return;
4731 }
4732
4733exit:
Lyudea62163e2016-10-04 14:28:20 -04004734 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004735}
4736
Matt Roper55994c22016-05-12 07:06:08 -07004737static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4738 struct skl_ddb_allocation *ddb,
4739 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004740{
Matt Roper024c9042015-09-24 15:53:11 -07004741 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304742 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004743 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304744 struct drm_plane *plane;
4745 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004746 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004747 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004748
Lyudea62163e2016-10-04 14:28:20 -04004749 /*
4750 * We'll only calculate watermarks for planes that are actually
4751 * enabled, so make sure all other planes are set as disabled.
4752 */
4753 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4754
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304755 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4756 const struct intel_plane_state *intel_pstate =
4757 to_intel_plane_state(pstate);
4758 enum plane_id plane_id = to_intel_plane(plane)->id;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304759 struct skl_wm_params wm_params;
Kumar, Maheshca476672017-08-17 19:15:24 +05304760 enum pipe pipe = to_intel_crtc(cstate->base.crtc)->pipe;
4761 uint16_t ddb_blocks;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304762
4763 wm = &pipe_wm->planes[plane_id];
Kumar, Maheshca476672017-08-17 19:15:24 +05304764 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304765 memset(&wm_params, 0, sizeof(struct skl_wm_params));
4766
4767 ret = skl_compute_plane_wm_params(dev_priv, cstate,
4768 intel_pstate, &wm_params);
4769 if (ret)
4770 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004771
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004772 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304773 intel_pstate, &wm_params, wm);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304774 if (ret)
4775 return ret;
Kumar, Maheshca476672017-08-17 19:15:24 +05304776 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4777 ddb_blocks, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004778 }
Matt Roper024c9042015-09-24 15:53:11 -07004779 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004780
Matt Roper55994c22016-05-12 07:06:08 -07004781 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004782}
4783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004784static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4785 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004786 const struct skl_ddb_entry *entry)
4787{
4788 if (entry->end)
4789 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4790 else
4791 I915_WRITE(reg, 0);
4792}
4793
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004794static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4795 i915_reg_t reg,
4796 const struct skl_wm_level *level)
4797{
4798 uint32_t val = 0;
4799
4800 if (level->plane_en) {
4801 val |= PLANE_WM_EN;
4802 val |= level->plane_res_b;
4803 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4804 }
4805
4806 I915_WRITE(reg, val);
4807}
4808
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004809static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4810 const struct skl_plane_wm *wm,
4811 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004812 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004813{
4814 struct drm_crtc *crtc = &intel_crtc->base;
4815 struct drm_device *dev = crtc->dev;
4816 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004817 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004818 enum pipe pipe = intel_crtc->pipe;
4819
4820 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004821 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004822 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004823 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004824 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004825 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004826
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004827 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4828 &ddb->plane[pipe][plane_id]);
Mahesh Kumar234059d2018-01-30 11:49:13 -02004829 if (INTEL_GEN(dev_priv) < 11)
4830 skl_ddb_entry_write(dev_priv,
4831 PLANE_NV12_BUF_CFG(pipe, plane_id),
4832 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004833}
4834
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004835static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4836 const struct skl_plane_wm *wm,
4837 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004838{
4839 struct drm_crtc *crtc = &intel_crtc->base;
4840 struct drm_device *dev = crtc->dev;
4841 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004842 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004843 enum pipe pipe = intel_crtc->pipe;
4844
4845 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004846 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4847 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004848 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004849 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004850
4851 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004852 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004853}
4854
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004855bool skl_wm_level_equals(const struct skl_wm_level *l1,
4856 const struct skl_wm_level *l2)
4857{
4858 if (l1->plane_en != l2->plane_en)
4859 return false;
4860
4861 /* If both planes aren't enabled, the rest shouldn't matter */
4862 if (!l1->plane_en)
4863 return true;
4864
4865 return (l1->plane_res_l == l2->plane_res_l &&
4866 l1->plane_res_b == l2->plane_res_b);
4867}
4868
Lyude27082492016-08-24 07:48:10 +02004869static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4870 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004871{
Lyude27082492016-08-24 07:48:10 +02004872 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004873}
4874
Mika Kahola2b685042017-10-10 13:17:03 +03004875bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
4876 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004877 const struct skl_ddb_entry *ddb,
4878 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004879{
Mika Kahola2b685042017-10-10 13:17:03 +03004880 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004881
Mika Kahola2b685042017-10-10 13:17:03 +03004882 for_each_pipe(dev_priv, pipe) {
4883 if (pipe != ignore && entries[pipe] &&
4884 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02004885 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03004886 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004887
Lyude27082492016-08-24 07:48:10 +02004888 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004889}
4890
Matt Roper55994c22016-05-12 07:06:08 -07004891static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004892 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004893 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004894 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004895 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004896{
Matt Roperf4a96752016-05-12 07:06:06 -07004897 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004898 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004899
Matt Roper55994c22016-05-12 07:06:08 -07004900 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4901 if (ret)
4902 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004903
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004904 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004905 *changed = false;
4906 else
4907 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004908
Matt Roper55994c22016-05-12 07:06:08 -07004909 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004910}
4911
Matt Roper9b613022016-06-27 16:42:44 -07004912static uint32_t
4913pipes_modified(struct drm_atomic_state *state)
4914{
4915 struct drm_crtc *crtc;
4916 struct drm_crtc_state *cstate;
4917 uint32_t i, ret = 0;
4918
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004919 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004920 ret |= drm_crtc_mask(crtc);
4921
4922 return ret;
4923}
4924
Jani Nikulabb7791b2016-10-04 12:29:17 +03004925static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004926skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4927{
4928 struct drm_atomic_state *state = cstate->base.state;
4929 struct drm_device *dev = state->dev;
4930 struct drm_crtc *crtc = cstate->base.crtc;
4931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4932 struct drm_i915_private *dev_priv = to_i915(dev);
4933 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4934 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4935 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4936 struct drm_plane_state *plane_state;
4937 struct drm_plane *plane;
4938 enum pipe pipe = intel_crtc->pipe;
4939
4940 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4941
4942 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
4943 enum plane_id plane_id = to_intel_plane(plane)->id;
4944
4945 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4946 &new_ddb->plane[pipe][plane_id]) &&
4947 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4948 &new_ddb->y_plane[pipe][plane_id]))
4949 continue;
4950
4951 plane_state = drm_atomic_get_plane_state(state, plane);
4952 if (IS_ERR(plane_state))
4953 return PTR_ERR(plane_state);
4954 }
4955
4956 return 0;
4957}
4958
4959static int
4960skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07004961{
4962 struct drm_device *dev = state->dev;
4963 struct drm_i915_private *dev_priv = to_i915(dev);
4964 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4965 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004966 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004967 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004968 int ret;
4969
4970 /*
4971 * If this is our first atomic update following hardware readout,
4972 * we can't trust the DDB that the BIOS programmed for us. Let's
4973 * pretend that all pipes switched active status so that we'll
4974 * ensure a full DDB recompute.
4975 */
Matt Roper1b54a882016-06-17 13:42:18 -07004976 if (dev_priv->wm.distrust_bios_wm) {
4977 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4978 state->acquire_ctx);
4979 if (ret)
4980 return ret;
4981
Matt Roper98d39492016-05-12 07:06:03 -07004982 intel_state->active_pipe_changes = ~0;
4983
Matt Roper1b54a882016-06-17 13:42:18 -07004984 /*
4985 * We usually only initialize intel_state->active_crtcs if we
4986 * we're doing a modeset; make sure this field is always
4987 * initialized during the sanitization process that happens
4988 * on the first commit too.
4989 */
4990 if (!intel_state->modeset)
4991 intel_state->active_crtcs = dev_priv->active_crtcs;
4992 }
4993
Matt Roper98d39492016-05-12 07:06:03 -07004994 /*
4995 * If the modeset changes which CRTC's are active, we need to
4996 * recompute the DDB allocation for *all* active pipes, even
4997 * those that weren't otherwise being modified in any way by this
4998 * atomic commit. Due to the shrinking of the per-pipe allocations
4999 * when new active CRTC's are added, it's possible for a pipe that
5000 * we were already using and aren't changing at all here to suddenly
5001 * become invalid if its DDB needs exceeds its new allocation.
5002 *
5003 * Note that if we wind up doing a full DDB recompute, we can't let
5004 * any other display updates race with this transaction, so we need
5005 * to grab the lock on *all* CRTC's.
5006 */
Matt Roper734fa012016-05-12 15:11:40 -07005007 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07005008 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07005009 intel_state->wm_results.dirty_pipes = ~0;
5010 }
Matt Roper98d39492016-05-12 07:06:03 -07005011
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005012 /*
5013 * We're not recomputing for the pipes not included in the commit, so
5014 * make sure we start with the current state.
5015 */
5016 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
5017
Matt Roper98d39492016-05-12 07:06:03 -07005018 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
5019 struct intel_crtc_state *cstate;
5020
5021 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
5022 if (IS_ERR(cstate))
5023 return PTR_ERR(cstate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005024
5025 ret = skl_allocate_pipe_ddb(cstate, ddb);
5026 if (ret)
5027 return ret;
5028
5029 ret = skl_ddb_add_affected_planes(cstate);
5030 if (ret)
5031 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07005032 }
5033
5034 return 0;
5035}
5036
Matt Roper2722efb2016-08-17 15:55:55 -04005037static void
5038skl_copy_wm_for_pipe(struct skl_wm_values *dst,
5039 struct skl_wm_values *src,
5040 enum pipe pipe)
5041{
Matt Roper2722efb2016-08-17 15:55:55 -04005042 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
5043 sizeof(dst->ddb.y_plane[pipe]));
5044 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
5045 sizeof(dst->ddb.plane[pipe]));
5046}
5047
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005048static void
5049skl_print_wm_changes(const struct drm_atomic_state *state)
5050{
5051 const struct drm_device *dev = state->dev;
5052 const struct drm_i915_private *dev_priv = to_i915(dev);
5053 const struct intel_atomic_state *intel_state =
5054 to_intel_atomic_state(state);
5055 const struct drm_crtc *crtc;
5056 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005057 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005058 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5059 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005060 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005061
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005062 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005063 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5064 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005065
Maarten Lankhorst75704982016-11-01 12:04:10 +01005066 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005067 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005068 const struct skl_ddb_entry *old, *new;
5069
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005070 old = &old_ddb->plane[pipe][plane_id];
5071 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005072
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005073 if (skl_ddb_entry_equal(old, new))
5074 continue;
5075
Maarten Lankhorst75704982016-11-01 12:04:10 +01005076 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5077 intel_plane->base.base.id,
5078 intel_plane->base.name,
5079 old->start, old->end,
5080 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005081 }
5082 }
5083}
5084
Matt Roper98d39492016-05-12 07:06:03 -07005085static int
5086skl_compute_wm(struct drm_atomic_state *state)
5087{
5088 struct drm_crtc *crtc;
5089 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07005090 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5091 struct skl_wm_values *results = &intel_state->wm_results;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005092 struct drm_device *dev = state->dev;
Matt Roper734fa012016-05-12 15:11:40 -07005093 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07005094 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07005095 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005096
5097 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005098 * When we distrust bios wm we always need to recompute to set the
5099 * expected DDB allocations for each CRTC.
5100 */
5101 if (to_i915(dev)->wm.distrust_bios_wm)
5102 changed = true;
5103
5104 /*
Matt Roper98d39492016-05-12 07:06:03 -07005105 * If this transaction isn't actually touching any CRTC's, don't
5106 * bother with watermark calculation. Note that if we pass this
5107 * test, we're guaranteed to hold at least one CRTC state mutex,
5108 * which means we can safely use values like dev_priv->active_crtcs
5109 * since any racing commits that want to update them would need to
5110 * hold _all_ CRTC state mutexes.
5111 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005112 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07005113 changed = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005114
Matt Roper98d39492016-05-12 07:06:03 -07005115 if (!changed)
5116 return 0;
5117
Matt Roper734fa012016-05-12 15:11:40 -07005118 /* Clear all dirty flags */
5119 results->dirty_pipes = 0;
5120
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005121 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005122 if (ret)
5123 return ret;
5124
Matt Roper734fa012016-05-12 15:11:40 -07005125 /*
5126 * Calculate WM's for all pipes that are part of this transaction.
5127 * Note that the DDB allocation above may have added more CRTC's that
5128 * weren't otherwise being modified (and set bits in dirty_pipes) if
5129 * pipe allocations had to change.
5130 *
5131 * FIXME: Now that we're doing this in the atomic check phase, we
5132 * should allow skl_update_pipe_wm() to return failure in cases where
5133 * no suitable watermark values can be found.
5134 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005135 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005136 struct intel_crtc_state *intel_cstate =
5137 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005138 const struct skl_pipe_wm *old_pipe_wm =
5139 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005140
5141 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005142 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5143 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005144 if (ret)
5145 return ret;
5146
5147 if (changed)
5148 results->dirty_pipes |= drm_crtc_mask(crtc);
5149
5150 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5151 /* This pipe's WM's did not change */
5152 continue;
5153
5154 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005155 }
5156
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005157 skl_print_wm_changes(state);
5158
Matt Roper98d39492016-05-12 07:06:03 -07005159 return 0;
5160}
5161
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005162static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5163 struct intel_crtc_state *cstate)
5164{
5165 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5166 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5167 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005168 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005169 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005170 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005171
5172 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5173 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005174
5175 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005176
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005177 for_each_plane_id_on_crtc(crtc, plane_id) {
5178 if (plane_id != PLANE_CURSOR)
5179 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5180 ddb, plane_id);
5181 else
5182 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5183 ddb);
5184 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005185}
5186
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005187static void skl_initial_wm(struct intel_atomic_state *state,
5188 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005189{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005190 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005191 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005192 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005193 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04005194 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005195 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005196
Ville Syrjälä432081b2016-10-31 22:37:03 +02005197 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005198 return;
5199
Matt Roper734fa012016-05-12 15:11:40 -07005200 mutex_lock(&dev_priv->wm.wm_mutex);
5201
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005202 if (cstate->base.active_changed)
5203 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005204
5205 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005206
5207 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005208}
5209
Ville Syrjäläd8905652016-01-14 14:53:35 +02005210static void ilk_compute_wm_config(struct drm_device *dev,
5211 struct intel_wm_config *config)
5212{
5213 struct intel_crtc *crtc;
5214
5215 /* Compute the currently _active_ config */
5216 for_each_intel_crtc(dev, crtc) {
5217 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5218
5219 if (!wm->pipe_enabled)
5220 continue;
5221
5222 config->sprites_enabled |= wm->sprites_enabled;
5223 config->sprites_scaled |= wm->sprites_scaled;
5224 config->num_pipes_active++;
5225 }
5226}
5227
Matt Ropered4a6a72016-02-23 17:20:13 -08005228static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005229{
Chris Wilson91c8a322016-07-05 10:40:23 +01005230 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005231 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005232 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005233 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005234 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005235 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005236
Ville Syrjäläd8905652016-01-14 14:53:35 +02005237 ilk_compute_wm_config(dev, &config);
5238
5239 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5240 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005241
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005242 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005243 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005244 config.num_pipes_active == 1 && config.sprites_enabled) {
5245 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5246 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005247
Imre Deak820c1982013-12-17 14:46:36 +02005248 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005249 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005250 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005251 }
5252
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005253 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005254 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005255
Imre Deak820c1982013-12-17 14:46:36 +02005256 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005257
Imre Deak820c1982013-12-17 14:46:36 +02005258 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005259}
5260
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005261static void ilk_initial_watermarks(struct intel_atomic_state *state,
5262 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005263{
Matt Ropered4a6a72016-02-23 17:20:13 -08005264 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5265 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005266
Matt Ropered4a6a72016-02-23 17:20:13 -08005267 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005268 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005269 ilk_program_watermarks(dev_priv);
5270 mutex_unlock(&dev_priv->wm.wm_mutex);
5271}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005272
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005273static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5274 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005275{
5276 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5277 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5278
5279 mutex_lock(&dev_priv->wm.wm_mutex);
5280 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005281 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005282 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005283 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005284 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005285}
5286
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005287static inline void skl_wm_level_from_reg_val(uint32_t val,
5288 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005289{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005290 level->plane_en = val & PLANE_WM_EN;
5291 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5292 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5293 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005294}
5295
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005296void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5297 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005298{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005299 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005301 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005302 int level, max_level;
5303 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005304 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005305
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005306 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005307
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005308 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5309 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005310
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005311 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005312 if (plane_id != PLANE_CURSOR)
5313 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005314 else
5315 val = I915_READ(CUR_WM(pipe, level));
5316
5317 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5318 }
5319
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005320 if (plane_id != PLANE_CURSOR)
5321 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005322 else
5323 val = I915_READ(CUR_WM_TRANS(pipe));
5324
5325 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5326 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005327
Matt Roper3ef00282015-03-09 10:19:24 -07005328 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005329 return;
5330
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005331 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005332}
5333
5334void skl_wm_get_hw_state(struct drm_device *dev)
5335{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005336 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005337 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005338 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005339 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005340 struct intel_crtc *intel_crtc;
5341 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005342
Damien Lespiaua269c582014-11-04 17:06:49 +00005343 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005344 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5345 intel_crtc = to_intel_crtc(crtc);
5346 cstate = to_intel_crtc_state(crtc->state);
5347
5348 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5349
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005350 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005351 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005352 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005353
Matt Roper279e99d2016-05-12 07:06:02 -07005354 if (dev_priv->active_crtcs) {
5355 /* Fully recompute DDB on first atomic commit */
5356 dev_priv->wm.distrust_bios_wm = true;
5357 } else {
5358 /* Easy/common case; just sanitize DDB now if everything off */
5359 memset(ddb, 0, sizeof(*ddb));
5360 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005361}
5362
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005363static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5364{
5365 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005366 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005367 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005369 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005370 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005371 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005372 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005373 [PIPE_A] = WM0_PIPEA_ILK,
5374 [PIPE_B] = WM0_PIPEB_ILK,
5375 [PIPE_C] = WM0_PIPEC_IVB,
5376 };
5377
5378 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005379 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005380 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005381
Ville Syrjälä15606532016-05-13 17:55:17 +03005382 memset(active, 0, sizeof(*active));
5383
Matt Roper3ef00282015-03-09 10:19:24 -07005384 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005385
5386 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005387 u32 tmp = hw->wm_pipe[pipe];
5388
5389 /*
5390 * For active pipes LP0 watermark is marked as
5391 * enabled, and LP1+ watermaks as disabled since
5392 * we can't really reverse compute them in case
5393 * multiple pipes are active.
5394 */
5395 active->wm[0].enable = true;
5396 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5397 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5398 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5399 active->linetime = hw->wm_linetime[pipe];
5400 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005401 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005402
5403 /*
5404 * For inactive pipes, all watermark levels
5405 * should be marked as enabled but zeroed,
5406 * which is what we'd compute them to.
5407 */
5408 for (level = 0; level <= max_level; level++)
5409 active->wm[level].enable = true;
5410 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005411
5412 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005413}
5414
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005415#define _FW_WM(value, plane) \
5416 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5417#define _FW_WM_VLV(value, plane) \
5418 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5419
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005420static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5421 struct g4x_wm_values *wm)
5422{
5423 uint32_t tmp;
5424
5425 tmp = I915_READ(DSPFW1);
5426 wm->sr.plane = _FW_WM(tmp, SR);
5427 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5428 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5429 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5430
5431 tmp = I915_READ(DSPFW2);
5432 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5433 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5434 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5435 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5436 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5437 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5438
5439 tmp = I915_READ(DSPFW3);
5440 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5441 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5442 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5443 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5444}
5445
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005446static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5447 struct vlv_wm_values *wm)
5448{
5449 enum pipe pipe;
5450 uint32_t tmp;
5451
5452 for_each_pipe(dev_priv, pipe) {
5453 tmp = I915_READ(VLV_DDL(pipe));
5454
Ville Syrjälä1b313892016-11-28 19:37:08 +02005455 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005456 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005457 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005458 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005459 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005460 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005461 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005462 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5463 }
5464
5465 tmp = I915_READ(DSPFW1);
5466 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005467 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5468 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5469 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005470
5471 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005472 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5473 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5474 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005475
5476 tmp = I915_READ(DSPFW3);
5477 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5478
5479 if (IS_CHERRYVIEW(dev_priv)) {
5480 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005481 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5482 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005483
5484 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005485 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5486 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005487
5488 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005489 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5490 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005491
5492 tmp = I915_READ(DSPHOWM);
5493 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005494 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5495 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5496 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5497 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5498 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5499 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5500 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5501 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5502 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005503 } else {
5504 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005505 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5506 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005507
5508 tmp = I915_READ(DSPHOWM);
5509 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005510 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5511 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5512 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5513 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5514 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5515 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005516 }
5517}
5518
5519#undef _FW_WM
5520#undef _FW_WM_VLV
5521
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005522void g4x_wm_get_hw_state(struct drm_device *dev)
5523{
5524 struct drm_i915_private *dev_priv = to_i915(dev);
5525 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5526 struct intel_crtc *crtc;
5527
5528 g4x_read_wm_values(dev_priv, wm);
5529
5530 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5531
5532 for_each_intel_crtc(dev, crtc) {
5533 struct intel_crtc_state *crtc_state =
5534 to_intel_crtc_state(crtc->base.state);
5535 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5536 struct g4x_pipe_wm *raw;
5537 enum pipe pipe = crtc->pipe;
5538 enum plane_id plane_id;
5539 int level, max_level;
5540
5541 active->cxsr = wm->cxsr;
5542 active->hpll_en = wm->hpll_en;
5543 active->fbc_en = wm->fbc_en;
5544
5545 active->sr = wm->sr;
5546 active->hpll = wm->hpll;
5547
5548 for_each_plane_id_on_crtc(crtc, plane_id) {
5549 active->wm.plane[plane_id] =
5550 wm->pipe[pipe].plane[plane_id];
5551 }
5552
5553 if (wm->cxsr && wm->hpll_en)
5554 max_level = G4X_WM_LEVEL_HPLL;
5555 else if (wm->cxsr)
5556 max_level = G4X_WM_LEVEL_SR;
5557 else
5558 max_level = G4X_WM_LEVEL_NORMAL;
5559
5560 level = G4X_WM_LEVEL_NORMAL;
5561 raw = &crtc_state->wm.g4x.raw[level];
5562 for_each_plane_id_on_crtc(crtc, plane_id)
5563 raw->plane[plane_id] = active->wm.plane[plane_id];
5564
5565 if (++level > max_level)
5566 goto out;
5567
5568 raw = &crtc_state->wm.g4x.raw[level];
5569 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5570 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5571 raw->plane[PLANE_SPRITE0] = 0;
5572 raw->fbc = active->sr.fbc;
5573
5574 if (++level > max_level)
5575 goto out;
5576
5577 raw = &crtc_state->wm.g4x.raw[level];
5578 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5579 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5580 raw->plane[PLANE_SPRITE0] = 0;
5581 raw->fbc = active->hpll.fbc;
5582
5583 out:
5584 for_each_plane_id_on_crtc(crtc, plane_id)
5585 g4x_raw_plane_wm_set(crtc_state, level,
5586 plane_id, USHRT_MAX);
5587 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5588
5589 crtc_state->wm.g4x.optimal = *active;
5590 crtc_state->wm.g4x.intermediate = *active;
5591
5592 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5593 pipe_name(pipe),
5594 wm->pipe[pipe].plane[PLANE_PRIMARY],
5595 wm->pipe[pipe].plane[PLANE_CURSOR],
5596 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5597 }
5598
5599 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5600 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5601 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5602 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5603 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5604 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5605}
5606
5607void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5608{
5609 struct intel_plane *plane;
5610 struct intel_crtc *crtc;
5611
5612 mutex_lock(&dev_priv->wm.wm_mutex);
5613
5614 for_each_intel_plane(&dev_priv->drm, plane) {
5615 struct intel_crtc *crtc =
5616 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5617 struct intel_crtc_state *crtc_state =
5618 to_intel_crtc_state(crtc->base.state);
5619 struct intel_plane_state *plane_state =
5620 to_intel_plane_state(plane->base.state);
5621 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5622 enum plane_id plane_id = plane->id;
5623 int level;
5624
5625 if (plane_state->base.visible)
5626 continue;
5627
5628 for (level = 0; level < 3; level++) {
5629 struct g4x_pipe_wm *raw =
5630 &crtc_state->wm.g4x.raw[level];
5631
5632 raw->plane[plane_id] = 0;
5633 wm_state->wm.plane[plane_id] = 0;
5634 }
5635
5636 if (plane_id == PLANE_PRIMARY) {
5637 for (level = 0; level < 3; level++) {
5638 struct g4x_pipe_wm *raw =
5639 &crtc_state->wm.g4x.raw[level];
5640 raw->fbc = 0;
5641 }
5642
5643 wm_state->sr.fbc = 0;
5644 wm_state->hpll.fbc = 0;
5645 wm_state->fbc_en = false;
5646 }
5647 }
5648
5649 for_each_intel_crtc(&dev_priv->drm, crtc) {
5650 struct intel_crtc_state *crtc_state =
5651 to_intel_crtc_state(crtc->base.state);
5652
5653 crtc_state->wm.g4x.intermediate =
5654 crtc_state->wm.g4x.optimal;
5655 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5656 }
5657
5658 g4x_program_watermarks(dev_priv);
5659
5660 mutex_unlock(&dev_priv->wm.wm_mutex);
5661}
5662
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005663void vlv_wm_get_hw_state(struct drm_device *dev)
5664{
5665 struct drm_i915_private *dev_priv = to_i915(dev);
5666 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005667 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005668 u32 val;
5669
5670 vlv_read_wm_values(dev_priv, wm);
5671
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005672 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5673 wm->level = VLV_WM_LEVEL_PM2;
5674
5675 if (IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005676 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005677
5678 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5679 if (val & DSP_MAXFIFO_PM5_ENABLE)
5680 wm->level = VLV_WM_LEVEL_PM5;
5681
Ville Syrjälä58590c12015-09-08 21:05:12 +03005682 /*
5683 * If DDR DVFS is disabled in the BIOS, Punit
5684 * will never ack the request. So if that happens
5685 * assume we don't have to enable/disable DDR DVFS
5686 * dynamically. To test that just set the REQ_ACK
5687 * bit to poke the Punit, but don't change the
5688 * HIGH/LOW bits so that we don't actually change
5689 * the current state.
5690 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005691 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005692 val |= FORCE_DDR_FREQ_REQ_ACK;
5693 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5694
5695 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5696 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5697 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5698 "assuming DDR DVFS is disabled\n");
5699 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5700 } else {
5701 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5702 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5703 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5704 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005705
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005706 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005707 }
5708
Ville Syrjäläff32c542017-03-02 19:14:57 +02005709 for_each_intel_crtc(dev, crtc) {
5710 struct intel_crtc_state *crtc_state =
5711 to_intel_crtc_state(crtc->base.state);
5712 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5713 const struct vlv_fifo_state *fifo_state =
5714 &crtc_state->wm.vlv.fifo_state;
5715 enum pipe pipe = crtc->pipe;
5716 enum plane_id plane_id;
5717 int level;
5718
5719 vlv_get_fifo_size(crtc_state);
5720
5721 active->num_levels = wm->level + 1;
5722 active->cxsr = wm->cxsr;
5723
Ville Syrjäläff32c542017-03-02 19:14:57 +02005724 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005725 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005726 &crtc_state->wm.vlv.raw[level];
5727
5728 active->sr[level].plane = wm->sr.plane;
5729 active->sr[level].cursor = wm->sr.cursor;
5730
5731 for_each_plane_id_on_crtc(crtc, plane_id) {
5732 active->wm[level].plane[plane_id] =
5733 wm->pipe[pipe].plane[plane_id];
5734
5735 raw->plane[plane_id] =
5736 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5737 fifo_state->plane[plane_id]);
5738 }
5739 }
5740
5741 for_each_plane_id_on_crtc(crtc, plane_id)
5742 vlv_raw_plane_wm_set(crtc_state, level,
5743 plane_id, USHRT_MAX);
5744 vlv_invalidate_wms(crtc, active, level);
5745
5746 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005747 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005748
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005749 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005750 pipe_name(pipe),
5751 wm->pipe[pipe].plane[PLANE_PRIMARY],
5752 wm->pipe[pipe].plane[PLANE_CURSOR],
5753 wm->pipe[pipe].plane[PLANE_SPRITE0],
5754 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005755 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005756
5757 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5758 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5759}
5760
Ville Syrjälä602ae832017-03-02 19:15:02 +02005761void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5762{
5763 struct intel_plane *plane;
5764 struct intel_crtc *crtc;
5765
5766 mutex_lock(&dev_priv->wm.wm_mutex);
5767
5768 for_each_intel_plane(&dev_priv->drm, plane) {
5769 struct intel_crtc *crtc =
5770 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5771 struct intel_crtc_state *crtc_state =
5772 to_intel_crtc_state(crtc->base.state);
5773 struct intel_plane_state *plane_state =
5774 to_intel_plane_state(plane->base.state);
5775 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5776 const struct vlv_fifo_state *fifo_state =
5777 &crtc_state->wm.vlv.fifo_state;
5778 enum plane_id plane_id = plane->id;
5779 int level;
5780
5781 if (plane_state->base.visible)
5782 continue;
5783
5784 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005785 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005786 &crtc_state->wm.vlv.raw[level];
5787
5788 raw->plane[plane_id] = 0;
5789
5790 wm_state->wm[level].plane[plane_id] =
5791 vlv_invert_wm_value(raw->plane[plane_id],
5792 fifo_state->plane[plane_id]);
5793 }
5794 }
5795
5796 for_each_intel_crtc(&dev_priv->drm, crtc) {
5797 struct intel_crtc_state *crtc_state =
5798 to_intel_crtc_state(crtc->base.state);
5799
5800 crtc_state->wm.vlv.intermediate =
5801 crtc_state->wm.vlv.optimal;
5802 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5803 }
5804
5805 vlv_program_watermarks(dev_priv);
5806
5807 mutex_unlock(&dev_priv->wm.wm_mutex);
5808}
5809
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005810/*
5811 * FIXME should probably kill this and improve
5812 * the real watermark readout/sanitation instead
5813 */
5814static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
5815{
5816 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5817 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5818 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5819
5820 /*
5821 * Don't touch WM1S_LP_EN here.
5822 * Doing so could cause underruns.
5823 */
5824}
5825
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005826void ilk_wm_get_hw_state(struct drm_device *dev)
5827{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005828 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005829 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005830 struct drm_crtc *crtc;
5831
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02005832 ilk_init_lp_watermarks(dev_priv);
5833
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01005834 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005835 ilk_pipe_wm_get_hw_state(crtc);
5836
5837 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5838 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5839 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5840
5841 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005842 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02005843 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5844 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5845 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005846
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005847 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005848 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5849 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005850 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005851 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5852 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005853
5854 hw->enable_fbc_wm =
5855 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5856}
5857
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005858/**
5859 * intel_update_watermarks - update FIFO watermark values based on current modes
5860 *
5861 * Calculate watermark values for the various WM regs based on current mode
5862 * and plane configuration.
5863 *
5864 * There are several cases to deal with here:
5865 * - normal (i.e. non-self-refresh)
5866 * - self-refresh (SR) mode
5867 * - lines are large relative to FIFO size (buffer can hold up to 2)
5868 * - lines are small relative to FIFO size (buffer can hold more than 2
5869 * lines), so need to account for TLB latency
5870 *
5871 * The normal calculation is:
5872 * watermark = dotclock * bytes per pixel * latency
5873 * where latency is platform & configuration dependent (we assume pessimal
5874 * values here).
5875 *
5876 * The SR calculation is:
5877 * watermark = (trunc(latency/line time)+1) * surface width *
5878 * bytes per pixel
5879 * where
5880 * line time = htotal / dotclock
5881 * surface width = hdisplay for normal plane and 64 for cursor
5882 * and latency is assumed to be high, as above.
5883 *
5884 * The final value programmed to the register should always be rounded up,
5885 * and include an extra 2 entries to account for clock crossings.
5886 *
5887 * We don't use the sprite, so we can ignore that. And on Crestline we have
5888 * to set the non-SR watermarks to 8.
5889 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02005890void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005891{
Ville Syrjälä432081b2016-10-31 22:37:03 +02005892 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005893
5894 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005895 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005896}
5897
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05305898void intel_enable_ipc(struct drm_i915_private *dev_priv)
5899{
5900 u32 val;
5901
Rodrigo Vivi4d6ef0d2017-10-02 23:36:50 -07005902 /* Display WA #0477 WaDisableIPC: skl */
5903 if (IS_SKYLAKE(dev_priv)) {
5904 dev_priv->ipc_enabled = false;
5905 return;
5906 }
5907
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05305908 val = I915_READ(DISP_ARB_CTL2);
5909
5910 if (dev_priv->ipc_enabled)
5911 val |= DISP_IPC_ENABLE;
5912 else
5913 val &= ~DISP_IPC_ENABLE;
5914
5915 I915_WRITE(DISP_ARB_CTL2, val);
5916}
5917
5918void intel_init_ipc(struct drm_i915_private *dev_priv)
5919{
5920 dev_priv->ipc_enabled = false;
5921 if (!HAS_IPC(dev_priv))
5922 return;
5923
5924 dev_priv->ipc_enabled = true;
5925 intel_enable_ipc(dev_priv);
5926}
5927
Jani Nikulae2828912016-01-18 09:19:47 +02005928/*
Daniel Vetter92703882012-08-09 16:46:01 +02005929 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02005930 */
5931DEFINE_SPINLOCK(mchdev_lock);
5932
5933/* Global for IPS driver to get at the current i915 device. Protected by
5934 * mchdev_lock. */
5935static struct drm_i915_private *i915_mch_dev;
5936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005937bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005938{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005939 u16 rgvswctl;
5940
Chris Wilson67520412017-03-02 13:28:01 +00005941 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02005942
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005943 rgvswctl = I915_READ16(MEMSWCTL);
5944 if (rgvswctl & MEMCTL_CMD_STS) {
5945 DRM_DEBUG("gpu busy, RCS change rejected\n");
5946 return false; /* still busy with another command */
5947 }
5948
5949 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5950 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5951 I915_WRITE16(MEMSWCTL, rgvswctl);
5952 POSTING_READ16(MEMSWCTL);
5953
5954 rgvswctl |= MEMCTL_CMD_STS;
5955 I915_WRITE16(MEMSWCTL, rgvswctl);
5956
5957 return true;
5958}
5959
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005960static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005961{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005962 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005963 u8 fmax, fmin, fstart, vstart;
5964
Daniel Vetter92703882012-08-09 16:46:01 +02005965 spin_lock_irq(&mchdev_lock);
5966
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005967 rgvmodectl = I915_READ(MEMMODECTL);
5968
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005969 /* Enable temp reporting */
5970 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5971 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5972
5973 /* 100ms RC evaluation intervals */
5974 I915_WRITE(RCUPEI, 100000);
5975 I915_WRITE(RCDNEI, 100000);
5976
5977 /* Set max/min thresholds to 90ms and 80ms respectively */
5978 I915_WRITE(RCBMAXAVG, 90000);
5979 I915_WRITE(RCBMINAVG, 80000);
5980
5981 I915_WRITE(MEMIHYST, 1);
5982
5983 /* Set up min, max, and cur for interrupt handling */
5984 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5985 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5986 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5987 MEMMODE_FSTART_SHIFT;
5988
Ville Syrjälä616847e2015-09-18 20:03:19 +03005989 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005990 PXVFREQ_PX_SHIFT;
5991
Daniel Vetter20e4d402012-08-08 23:35:39 +02005992 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5993 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005994
Daniel Vetter20e4d402012-08-08 23:35:39 +02005995 dev_priv->ips.max_delay = fstart;
5996 dev_priv->ips.min_delay = fmin;
5997 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005998
5999 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6000 fmax, fmin, fstart);
6001
6002 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6003
6004 /*
6005 * Interrupts will be enabled in ironlake_irq_postinstall
6006 */
6007
6008 I915_WRITE(VIDSTART, vstart);
6009 POSTING_READ(VIDSTART);
6010
6011 rgvmodectl |= MEMMODE_SWMODE_EN;
6012 I915_WRITE(MEMMODECTL, rgvmodectl);
6013
Daniel Vetter92703882012-08-09 16:46:01 +02006014 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006015 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006016 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006017
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006018 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006019
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006020 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
6021 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006022 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03006023 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006024 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02006025
6026 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006027}
6028
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006029static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006030{
Daniel Vetter92703882012-08-09 16:46:01 +02006031 u16 rgvswctl;
6032
6033 spin_lock_irq(&mchdev_lock);
6034
6035 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006036
6037 /* Ack interrupts, disable EFC interrupt */
6038 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6039 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6040 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6041 I915_WRITE(DEIIR, DE_PCU_EVENT);
6042 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6043
6044 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006045 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006046 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006047 rgvswctl |= MEMCTL_CMD_STS;
6048 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02006049 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006050
Daniel Vetter92703882012-08-09 16:46:01 +02006051 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006052}
6053
Daniel Vetteracbe9472012-07-26 11:50:05 +02006054/* There's a funny hw issue where the hw returns all 0 when reading from
6055 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
6056 * ourselves, instead of doing a rmw cycle (which might result in us clearing
6057 * all limits and the gpu stuck at whatever frequency it is at atm).
6058 */
Akash Goel74ef1172015-03-06 11:07:19 +05306059static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006060{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006061 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006062 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006063
Daniel Vetter20b46e52012-07-26 11:16:14 +02006064 /* Only set the down limit when we've reached the lowest level to avoid
6065 * getting more interrupts, otherwise leave this clear. This prevents a
6066 * race in the hw when coming out of rc6: There's a tiny window where
6067 * the hw runs at the minimal clock before selecting the desired
6068 * frequency, if the down threshold expires in that window we will not
6069 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006070 if (INTEL_GEN(dev_priv) >= 9) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006071 limits = (rps->max_freq_softlimit) << 23;
6072 if (val <= rps->min_freq_softlimit)
6073 limits |= (rps->min_freq_softlimit) << 14;
Akash Goel74ef1172015-03-06 11:07:19 +05306074 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006075 limits = rps->max_freq_softlimit << 24;
6076 if (val <= rps->min_freq_softlimit)
6077 limits |= rps->min_freq_softlimit << 16;
Akash Goel74ef1172015-03-06 11:07:19 +05306078 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006079
6080 return limits;
6081}
6082
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006083static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6084{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006085 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006086 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05306087 u32 threshold_up = 0, threshold_down = 0; /* in % */
6088 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006089
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006090 new_power = rps->power;
6091 switch (rps->power) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006092 case LOW_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006093 if (val > rps->efficient_freq + 1 &&
6094 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006095 new_power = BETWEEN;
6096 break;
6097
6098 case BETWEEN:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006099 if (val <= rps->efficient_freq &&
6100 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006101 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006102 else if (val >= rps->rp0_freq &&
6103 val > rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006104 new_power = HIGH_POWER;
6105 break;
6106
6107 case HIGH_POWER:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006108 if (val < (rps->rp1_freq + rps->rp0_freq) >> 1 &&
6109 val < rps->cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006110 new_power = BETWEEN;
6111 break;
6112 }
6113 /* Max/min bins are special */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006114 if (val <= rps->min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006115 new_power = LOW_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006116 if (val >= rps->max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006117 new_power = HIGH_POWER;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006118 if (new_power == rps->power)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006119 return;
6120
6121 /* Note the units here are not exactly 1us, but 1280ns. */
6122 switch (new_power) {
6123 case LOW_POWER:
6124 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306125 ei_up = 16000;
6126 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006127
6128 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306129 ei_down = 32000;
6130 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006131 break;
6132
6133 case BETWEEN:
6134 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306135 ei_up = 13000;
6136 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006137
6138 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306139 ei_down = 32000;
6140 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006141 break;
6142
6143 case HIGH_POWER:
6144 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306145 ei_up = 10000;
6146 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006147
6148 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306149 ei_down = 32000;
6150 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006151 break;
6152 }
6153
Mika Kuoppala6067a272017-02-15 15:52:59 +02006154 /* When byt can survive without system hang with dynamic
6155 * sw freq adjustments, this restriction can be lifted.
6156 */
6157 if (IS_VALLEYVIEW(dev_priv))
6158 goto skip_hw_write;
6159
Akash Goel8a586432015-03-06 11:07:18 +05306160 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006161 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306162 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006163 GT_INTERVAL_FROM_US(dev_priv,
6164 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306165
6166 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006167 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306168 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006169 GT_INTERVAL_FROM_US(dev_priv,
6170 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306171
Chris Wilsona72b5622016-07-02 15:35:59 +01006172 I915_WRITE(GEN6_RP_CONTROL,
6173 GEN6_RP_MEDIA_TURBO |
6174 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6175 GEN6_RP_MEDIA_IS_GFX |
6176 GEN6_RP_ENABLE |
6177 GEN6_RP_UP_BUSY_AVG |
6178 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306179
Mika Kuoppala6067a272017-02-15 15:52:59 +02006180skip_hw_write:
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006181 rps->power = new_power;
6182 rps->up_threshold = threshold_up;
6183 rps->down_threshold = threshold_down;
6184 rps->last_adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006185}
6186
Chris Wilson2876ce72014-03-28 08:03:34 +00006187static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6188{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006189 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson2876ce72014-03-28 08:03:34 +00006190 u32 mask = 0;
6191
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006192 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006193 if (val > rps->min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006194 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006195 if (val < rps->max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006196 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006197
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006198 mask &= dev_priv->pm_rps_events;
6199
Imre Deak59d02a12014-12-19 19:33:26 +02006200 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006201}
6202
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006203/* gen6_set_rps is called to update the frequency request, but should also be
6204 * called when the range (min_delay and max_delay) is modified so that we can
6205 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006206static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006207{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006208 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6209
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006210 /* min/max delay may still have been modified so be sure to
6211 * write the limits value.
6212 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006213 if (val != rps->cur_freq) {
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006214 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006215
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006216 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306217 I915_WRITE(GEN6_RPNSWREQ,
6218 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006219 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006220 I915_WRITE(GEN6_RPNSWREQ,
6221 HSW_FREQUENCY(val));
6222 else
6223 I915_WRITE(GEN6_RPNSWREQ,
6224 GEN6_FREQUENCY(val) |
6225 GEN6_OFFSET(0) |
6226 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006227 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006228
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006229 /* Make sure we continue to get interrupts
6230 * until we hit the minimum or maximum frequencies.
6231 */
Akash Goel74ef1172015-03-06 11:07:19 +05306232 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006233 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006234
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006235 rps->cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006236 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006237
6238 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006239}
6240
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006241static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006242{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006243 int err;
6244
Chris Wilsondc979972016-05-10 14:10:04 +01006245 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006246 "Odd GPU freq value\n"))
6247 val &= ~1;
6248
Deepak Scd25dd52015-07-10 18:31:40 +05306249 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6250
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006251 if (val != dev_priv->gt_pm.rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006252 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6253 if (err)
6254 return err;
6255
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006256 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006257 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006258
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006259 dev_priv->gt_pm.rps.cur_freq = val;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006260 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006261
6262 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006263}
6264
Deepak Sa7f6e232015-05-09 18:04:44 +05306265/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306266 *
6267 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306268 * 1. Forcewake Media well.
6269 * 2. Request idle freq.
6270 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306271*/
6272static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6273{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006274 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6275 u32 val = rps->idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006276 int err;
Deepak S5549d252014-06-28 11:26:11 +05306277
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006278 if (rps->cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306279 return;
6280
Chris Wilsonc9efef72017-01-02 15:28:45 +00006281 /* The punit delays the write of the frequency and voltage until it
6282 * determines the GPU is awake. During normal usage we don't want to
6283 * waste power changing the frequency if the GPU is sleeping (rc6).
6284 * However, the GPU and driver is now idle and we do not want to delay
6285 * switching to minimum voltage (reducing power whilst idle) as we do
6286 * not expect to be woken in the near future and so must flush the
6287 * change by waking the device.
6288 *
6289 * We choose to take the media powerwell (either would do to trick the
6290 * punit into committing the voltage change) as that takes a lot less
6291 * power than the render powerwell.
6292 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306293 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006294 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306295 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006296
6297 if (err)
6298 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306299}
6300
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006301void gen6_rps_busy(struct drm_i915_private *dev_priv)
6302{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006303 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6304
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006305 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006306 if (rps->enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006307 u8 freq;
6308
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006309 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006310 gen6_rps_reset_ei(dev_priv);
6311 I915_WRITE(GEN6_PMINTRMSK,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006312 gen6_rps_pm_mask(dev_priv, rps->cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006313
Chris Wilsonc33d2472016-07-04 08:08:36 +01006314 gen6_enable_rps_interrupts(dev_priv);
6315
Chris Wilsonbd648182017-02-10 15:03:48 +00006316 /* Use the user's desired frequency as a guide, but for better
6317 * performance, jump directly to RPe as our starting frequency.
6318 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006319 freq = max(rps->cur_freq,
6320 rps->efficient_freq);
Chris Wilsonbd648182017-02-10 15:03:48 +00006321
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006322 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006323 clamp(freq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006324 rps->min_freq_softlimit,
6325 rps->max_freq_softlimit)))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006326 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006327 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006328 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006329}
6330
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006331void gen6_rps_idle(struct drm_i915_private *dev_priv)
6332{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006333 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6334
Chris Wilsonc33d2472016-07-04 08:08:36 +01006335 /* Flush our bottom-half so that it does not race with us
6336 * setting the idle frequency and so that it is bounded by
6337 * our rpm wakeref. And then disable the interrupts to stop any
6338 * futher RPS reclocking whilst we are asleep.
6339 */
6340 gen6_disable_rps_interrupts(dev_priv);
6341
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006342 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006343 if (rps->enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006344 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306345 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006346 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006347 gen6_set_rps(dev_priv, rps->idle_freq);
6348 rps->last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006349 I915_WRITE(GEN6_PMINTRMSK,
6350 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006351 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006352 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006353}
6354
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006355void gen6_rps_boost(struct drm_i915_gem_request *rq,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006356 struct intel_rps_client *rps_client)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006357{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006358 struct intel_rps *rps = &rq->i915->gt_pm.rps;
Chris Wilson74d290f2017-08-17 13:37:06 +01006359 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006360 bool boost;
6361
Chris Wilson8d3afd72015-05-21 21:01:47 +01006362 /* This is intentionally racy! We peek at the state here, then
6363 * validate inside the RPS worker.
6364 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006365 if (!rps->enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006366 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006367
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006368 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006369 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006370 if (!rq->waitboost && !i915_gem_request_completed(rq)) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006371 atomic_inc(&rps->num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006372 rq->waitboost = true;
6373 boost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006374 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006375 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006376 if (!boost)
6377 return;
6378
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006379 if (READ_ONCE(rps->cur_freq) < rps->boost_freq)
6380 schedule_work(&rps->work);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006381
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006382 atomic_inc(rps_client ? &rps_client->boosts : &rps->boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006383}
6384
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006385int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006386{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006387 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006388 int err;
6389
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006390 lockdep_assert_held(&dev_priv->pcu_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006391 GEM_BUG_ON(val > rps->max_freq);
6392 GEM_BUG_ON(val < rps->min_freq);
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006393
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006394 if (!rps->enabled) {
6395 rps->cur_freq = val;
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006396 return 0;
6397 }
6398
Chris Wilsondc979972016-05-10 14:10:04 +01006399 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006400 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006401 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006402 err = gen6_set_rps(dev_priv, val);
6403
6404 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006405}
6406
Chris Wilsondc979972016-05-10 14:10:04 +01006407static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006408{
Zhe Wang20e49362014-11-04 17:07:05 +00006409 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006410 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006411}
6412
Chris Wilsondc979972016-05-10 14:10:04 +01006413static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306414{
Akash Goel2030d682016-04-23 00:05:45 +05306415 I915_WRITE(GEN6_RP_CONTROL, 0);
6416}
6417
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006418static void gen6_disable_rc6(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006419{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006420 I915_WRITE(GEN6_RC_CONTROL, 0);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006421}
6422
6423static void gen6_disable_rps(struct drm_i915_private *dev_priv)
6424{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006425 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306426 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006427}
6428
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006429static void cherryview_disable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306430{
Deepak S38807742014-05-23 21:00:15 +05306431 I915_WRITE(GEN6_RC_CONTROL, 0);
6432}
6433
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01006434static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
6435{
6436 I915_WRITE(GEN6_RP_CONTROL, 0);
6437}
6438
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006439static void valleyview_disable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006440{
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006441 /* We're doing forcewake before Disabling RC6,
Deepak S98a2e5f2014-08-18 10:35:27 -07006442 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006443 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006444
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006445 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006446
Mika Kuoppala59bad942015-01-16 11:34:40 +02006447 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006448}
6449
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01006450static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
6451{
6452 I915_WRITE(GEN6_RP_CONTROL, 0);
6453}
6454
Chris Wilsondc979972016-05-10 14:10:04 +01006455static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306456{
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306457 bool enable_rc6 = true;
6458 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006459 u32 rc_ctl;
6460 int rc_sw_target;
6461
6462 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6463 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6464 RC_SW_TARGET_STATE_SHIFT;
6465 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6466 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6467 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6468 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6469 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306470
6471 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006472 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306473 enable_rc6 = false;
6474 }
6475
6476 /*
6477 * The exact context size is not known for BXT, so assume a page size
6478 * for this check.
6479 */
6480 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Matthew Auld17a05342017-12-11 15:18:19 +00006481 if (!((rc6_ctx_base >= dev_priv->dsm_reserved.start) &&
6482 (rc6_ctx_base + PAGE_SIZE < dev_priv->dsm_reserved.end))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006483 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306484 enable_rc6 = false;
6485 }
6486
6487 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6488 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6489 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6490 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006491 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306492 enable_rc6 = false;
6493 }
6494
Imre Deakfc619842016-06-29 19:13:55 +03006495 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6496 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6497 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6498 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6499 enable_rc6 = false;
6500 }
6501
6502 if (!I915_READ(GEN6_GFXPAUSE)) {
6503 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6504 enable_rc6 = false;
6505 }
6506
6507 if (!I915_READ(GEN8_MISC_CTRL0)) {
6508 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306509 enable_rc6 = false;
6510 }
6511
6512 return enable_rc6;
6513}
6514
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006515static bool sanitize_rc6(struct drm_i915_private *i915)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006516{
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006517 struct intel_device_info *info = mkwrite_device_info(i915);
Imre Deake6069ca2014-04-18 16:01:02 +03006518
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006519 /* Powersaving is controlled by the host when inside a VM */
6520 if (intel_vgpu_active(i915))
6521 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306522
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006523 if (info->has_rc6 &&
6524 IS_GEN9_LP(i915) && !bxt_check_bios_rc6_setup(i915)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306525 DRM_INFO("RC6 disabled by BIOS\n");
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006526 info->has_rc6 = 0;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306527 }
6528
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006529 /*
6530 * We assume that we do not have any deep rc6 levels if we don't have
6531 * have the previous rc6 level supported, i.e. we use HAS_RC6()
6532 * as the initial coarse check for rc6 in general, moving on to
6533 * progressively finer/deeper levels.
6534 */
6535 if (!info->has_rc6 && info->has_rc6p)
6536 info->has_rc6p = 0;
Imre Deake6069ca2014-04-18 16:01:02 +03006537
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006538 return info->has_rc6;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006539}
6540
Chris Wilsondc979972016-05-10 14:10:04 +01006541static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006542{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006543 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6544
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006545 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006546
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006547 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006548 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006549 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006550 rps->rp0_freq = (rp_state_cap >> 16) & 0xff;
6551 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6552 rps->min_freq = (rp_state_cap >> 0) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006553 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006554 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006555 rps->rp0_freq = (rp_state_cap >> 0) & 0xff;
6556 rps->rp1_freq = (rp_state_cap >> 8) & 0xff;
6557 rps->min_freq = (rp_state_cap >> 16) & 0xff;
Bob Paauwe35040562015-06-25 14:54:07 -07006558 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006559 /* hw_max = RP0 until we check for overclocking */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006560 rps->max_freq = rps->rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006561
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006562 rps->efficient_freq = rps->rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006563 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006564 IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006565 u32 ddcc_status = 0;
6566
6567 if (sandybridge_pcode_read(dev_priv,
6568 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6569 &ddcc_status) == 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006570 rps->efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006571 clamp_t(u8,
6572 ((ddcc_status >> 8) & 0xff),
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006573 rps->min_freq,
6574 rps->max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006575 }
6576
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006577 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05306578 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006579 * the natural hardware unit for SKL
6580 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006581 rps->rp0_freq *= GEN9_FREQ_SCALER;
6582 rps->rp1_freq *= GEN9_FREQ_SCALER;
6583 rps->min_freq *= GEN9_FREQ_SCALER;
6584 rps->max_freq *= GEN9_FREQ_SCALER;
6585 rps->efficient_freq *= GEN9_FREQ_SCALER;
Akash Goelc5e06882015-06-29 14:50:19 +05306586 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006587}
6588
Chris Wilson3a45b052016-07-13 09:10:32 +01006589static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006590 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006591{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006592 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6593 u8 freq = rps->cur_freq;
Chris Wilson3a45b052016-07-13 09:10:32 +01006594
6595 /* force a reset */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006596 rps->power = -1;
6597 rps->cur_freq = -1;
Chris Wilson3a45b052016-07-13 09:10:32 +01006598
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006599 if (set(dev_priv, freq))
6600 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006601}
6602
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006603/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006604static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006605{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006606 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6607
David Weinehall36fe7782017-11-17 10:01:46 +02006608 /* Program defaults and thresholds for RPS */
6609 if (IS_GEN9(dev_priv))
6610 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6611 GEN9_FREQUENCY(dev_priv->gt_pm.rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006612
Akash Goel0beb0592015-03-06 11:07:20 +05306613 /* 1 second timeout*/
6614 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6615 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6616
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006617 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006618
Akash Goel0beb0592015-03-06 11:07:20 +05306619 /* Leaning on the below call to gen6_set_rps to program/setup the
6620 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6621 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006622 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006623
6624 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6625}
6626
Chris Wilsondc979972016-05-10 14:10:04 +01006627static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006628{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006629 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306630 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006631 u32 rc6_mode;
Zhe Wang20e49362014-11-04 17:07:05 +00006632
6633 /* 1a: Software RC state - RC0 */
6634 I915_WRITE(GEN6_RC_STATE, 0);
6635
6636 /* 1b: Get forcewake during program sequence. Although the driver
6637 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006638 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006639
6640 /* 2a: Disable RC states. */
6641 I915_WRITE(GEN6_RC_CONTROL, 0);
6642
6643 /* 2b: Program RC6 thresholds.*/
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006644 if (INTEL_GEN(dev_priv) >= 10) {
6645 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16 | 85);
6646 I915_WRITE(GEN10_MEDIA_WAKE_RATE_LIMIT, 150);
6647 } else if (IS_SKYLAKE(dev_priv)) {
6648 /*
6649 * WaRsDoubleRc6WrlWithCoarsePowerGating:skl Doubling WRL only
6650 * when CPG is enabled
6651 */
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306652 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006653 } else {
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306654 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07006655 }
6656
Zhe Wang20e49362014-11-04 17:07:05 +00006657 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6658 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306659 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006660 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306661
Dave Gordon1a3d1892016-05-13 15:36:30 +01006662 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306663 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6664
Zhe Wang20e49362014-11-04 17:07:05 +00006665 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006666
Chris Wilsonc1beabc2018-01-22 13:55:41 +00006667 /*
6668 * 2c: Program Coarse Power Gating Policies.
6669 *
6670 * Bspec's guidance is to use 25us (really 25 * 1280ns) here. What we
6671 * use instead is a more conservative estimate for the maximum time
6672 * it takes us to service a CS interrupt and submit a new ELSP - that
6673 * is the time which the GPU is idle waiting for the CPU to select the
6674 * next request to execute. If the idle hysteresis is less than that
6675 * interrupt service latency, the hardware will automatically gate
6676 * the power well and we will then incur the wake up cost on top of
6677 * the service latency. A similar guide from intel_pstate is that we
6678 * do not want the enable hysteresis to less than the wakeup latency.
6679 *
6680 * igt/gem_exec_nop/sequential provides a rough estimate for the
6681 * service latency, and puts it around 10us for Broadwell (and other
6682 * big core) and around 40us for Broxton (and other low power cores).
6683 * [Note that for legacy ringbuffer submission, this is less than 1us!]
6684 * However, the wakeup latency on Broxton is closer to 100us. To be
6685 * conservative, we have to factor in a context switch on top (due
6686 * to ksoftirqd).
6687 */
6688 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 250);
6689 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 250);
Zhe Wang38c23522015-01-20 12:23:04 +00006690
Zhe Wang20e49362014-11-04 17:07:05 +00006691 /* 3a: Enable RC6 */
Chris Wilson1c044f92017-01-25 17:26:01 +00006692 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07006693
6694 /* WaRsUseTimeoutMode:cnl (pre-prod) */
6695 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_C0))
6696 rc6_mode = GEN7_RC_CTL_TO_MODE;
6697 else
6698 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
6699
Chris Wilson1c044f92017-01-25 17:26:01 +00006700 I915_WRITE(GEN6_RC_CONTROL,
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006701 GEN6_RC_CTL_HW_ENABLE |
6702 GEN6_RC_CTL_RC6_ENABLE |
6703 rc6_mode);
Zhe Wang20e49362014-11-04 17:07:05 +00006704
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306705 /*
6706 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306707 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306708 */
Chris Wilsondc979972016-05-10 14:10:04 +01006709 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306710 I915_WRITE(GEN9_PG_ENABLE, 0);
6711 else
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006712 I915_WRITE(GEN9_PG_ENABLE,
6713 GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE);
Zhe Wang38c23522015-01-20 12:23:04 +00006714
Mika Kuoppala59bad942015-01-16 11:34:40 +02006715 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006716}
6717
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006718static void gen8_enable_rc6(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006719{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006720 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306721 enum intel_engine_id id;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006722
6723 /* 1a: Software RC state - RC0 */
6724 I915_WRITE(GEN6_RC_STATE, 0);
6725
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006726 /* 1b: Get forcewake during program sequence. Although the driver
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006727 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006728 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006729
6730 /* 2a: Disable RC states. */
6731 I915_WRITE(GEN6_RC_CONTROL, 0);
6732
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006733 /* 2b: Program RC6 thresholds.*/
6734 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6735 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6736 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306737 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006738 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006739 I915_WRITE(GEN6_RC_SLEEP, 0);
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006740 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006741
6742 /* 3: Enable RC6 */
Sagar Arun Kamble415544d2017-10-10 22:30:00 +01006743
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006744 I915_WRITE(GEN6_RC_CONTROL,
6745 GEN6_RC_CTL_HW_ENABLE |
6746 GEN7_RC_CTL_TO_MODE |
6747 GEN6_RC_CTL_RC6_ENABLE);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006748
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006749 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6750}
6751
6752static void gen8_enable_rps(struct drm_i915_private *dev_priv)
6753{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006754 struct intel_rps *rps = &dev_priv->gt_pm.rps;
6755
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006756 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6757
6758 /* 1 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006759 I915_WRITE(GEN6_RPNSWREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006760 HSW_FREQUENCY(rps->rp1_freq));
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006761 I915_WRITE(GEN6_RC_VIDEO_FREQ,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006762 HSW_FREQUENCY(rps->rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02006763 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6764 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006765
Daniel Vetter7526ed72014-09-29 15:07:19 +02006766 /* Docs recommend 900MHz, and 300 MHz respectively */
6767 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006768 rps->max_freq_softlimit << 24 |
6769 rps->min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006770
Daniel Vetter7526ed72014-09-29 15:07:19 +02006771 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6772 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6773 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6774 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006775
Daniel Vetter7526ed72014-09-29 15:07:19 +02006776 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006777
Sagar Arun Kamble3a853922017-10-10 22:30:01 +01006778 /* 2: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02006779 I915_WRITE(GEN6_RP_CONTROL,
6780 GEN6_RP_MEDIA_TURBO |
6781 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6782 GEN6_RP_MEDIA_IS_GFX |
6783 GEN6_RP_ENABLE |
6784 GEN6_RP_UP_BUSY_AVG |
6785 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006786
Chris Wilson3a45b052016-07-13 09:10:32 +01006787 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006788
Mika Kuoppala59bad942015-01-16 11:34:40 +02006789 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006790}
6791
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006792static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006793{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006794 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306795 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006796 u32 rc6vids, rc6_mask;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006797 u32 gtfifodbg;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006798 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006799
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006800 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006801
6802 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006803 gtfifodbg = I915_READ(GTFIFODBG);
6804 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006805 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6806 I915_WRITE(GTFIFODBG, gtfifodbg);
6807 }
6808
Mika Kuoppala59bad942015-01-16 11:34:40 +02006809 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006810
6811 /* disable the counters and set deterministic thresholds */
6812 I915_WRITE(GEN6_RC_CONTROL, 0);
6813
6814 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6815 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6816 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6817 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6818 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6819
Akash Goel3b3f1652016-10-13 22:44:48 +05306820 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006821 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006822
6823 I915_WRITE(GEN6_RC_SLEEP, 0);
6824 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01006825 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07006826 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
6827 else
6828 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08006829 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006830 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6831
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006832 /* We don't use those on Haswell */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00006833 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
6834 if (HAS_RC6p(dev_priv))
6835 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
6836 if (HAS_RC6pp(dev_priv))
6837 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006838 I915_WRITE(GEN6_RC_CONTROL,
6839 rc6_mask |
6840 GEN6_RC_CTL_EI_MODE(1) |
6841 GEN6_RC_CTL_HW_ENABLE);
6842
Ben Widawsky31643d52012-09-26 10:34:01 -07006843 rc6vids = 0;
6844 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01006845 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006846 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01006847 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006848 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6849 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6850 rc6vids &= 0xffff00;
6851 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6852 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6853 if (ret)
6854 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6855 }
6856
Mika Kuoppala59bad942015-01-16 11:34:40 +02006857 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006858}
6859
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006860static void gen6_enable_rps(struct drm_i915_private *dev_priv)
6861{
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01006862 /* Here begins a magic sequence of register writes to enable
6863 * auto-downclocking.
6864 *
6865 * Perhaps there might be some value in exposing these to
6866 * userspace...
6867 */
6868 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6869
6870 /* Power down if completely idle for over 50ms */
6871 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
6872 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6873
6874 reset_rps(dev_priv, gen6_set_rps);
6875
6876 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6877}
6878
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006879static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006880{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006881 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006882 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006883 unsigned int gpu_freq;
6884 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306885 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006886 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03006887 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006888
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01006889 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006890
Ben Widawskyeda79642013-10-07 17:15:48 -03006891 policy = cpufreq_cpu_get(0);
6892 if (policy) {
6893 max_ia_freq = policy->cpuinfo.max_freq;
6894 cpufreq_cpu_put(policy);
6895 } else {
6896 /*
6897 * Default to measured freq if none found, PCU will ensure we
6898 * don't go over
6899 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006900 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03006901 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006902
6903 /* Convert from kHz to MHz */
6904 max_ia_freq /= 1000;
6905
Ben Widawsky153b4b952013-10-22 22:05:09 -07006906 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07006907 /* convert DDR frequency from units of 266.6MHz to bandwidth */
6908 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006909
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006910 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306911 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006912 min_gpu_freq = rps->min_freq / GEN9_FREQ_SCALER;
6913 max_gpu_freq = rps->max_freq / GEN9_FREQ_SCALER;
Akash Goel4c8c7742015-06-29 14:50:20 +05306914 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01006915 min_gpu_freq = rps->min_freq;
6916 max_gpu_freq = rps->max_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306917 }
6918
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006919 /*
6920 * For each potential GPU frequency, load a ring frequency we'd like
6921 * to use for memory access. We do this by specifying the IA frequency
6922 * the PCU should use as a reference to determine the ring frequency.
6923 */
Akash Goel4c8c7742015-06-29 14:50:20 +05306924 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
6925 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006926 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006927
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006928 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306929 /*
6930 * ring_freq = 2 * GT. ring_freq is in 100MHz units
6931 * No floor required for ring frequency on SKL.
6932 */
6933 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006934 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07006935 /* max(2 * GT, DDR). NB: GT is 50MHz units */
6936 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01006937 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07006938 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006939 ring_freq = max(min_ring_freq, ring_freq);
6940 /* leave ia_freq as the default, chosen by cpufreq */
6941 } else {
6942 /* On older processors, there is no separate ring
6943 * clock domain, so in order to boost the bandwidth
6944 * of the ring, we need to upclock the CPU (ia_freq).
6945 *
6946 * For GPU frequencies less than 750MHz,
6947 * just use the lowest ring freq.
6948 */
6949 if (gpu_freq < min_freq)
6950 ia_freq = 800;
6951 else
6952 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
6953 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
6954 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006955
Ben Widawsky42c05262012-09-26 10:34:00 -07006956 sandybridge_pcode_write(dev_priv,
6957 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01006958 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6959 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6960 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006961 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006962}
6963
Ville Syrjälä03af2042014-06-28 02:03:53 +03006964static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05306965{
6966 u32 val, rp0;
6967
Jani Nikula5b5929c2015-10-07 11:17:46 +03006968 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05306969
Imre Deak43b67992016-08-31 19:13:02 +03006970 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03006971 case 8:
6972 /* (2 * 4) config */
6973 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6974 break;
6975 case 12:
6976 /* (2 * 6) config */
6977 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6978 break;
6979 case 16:
6980 /* (2 * 8) config */
6981 default:
6982 /* Setting (2 * 8) Min RP0 for any other combination */
6983 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6984 break;
Deepak S095acd52015-01-17 11:05:59 +05306985 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03006986
6987 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
6988
Deepak S2b6b3a02014-05-27 15:59:30 +05306989 return rp0;
6990}
6991
6992static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6993{
6994 u32 val, rpe;
6995
6996 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6997 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6998
6999 return rpe;
7000}
7001
Deepak S7707df42014-07-12 18:46:14 +05307002static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
7003{
7004 u32 val, rp1;
7005
Jani Nikula5b5929c2015-10-07 11:17:46 +03007006 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
7007 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
7008
Deepak S7707df42014-07-12 18:46:14 +05307009 return rp1;
7010}
7011
Deepak S96676fe2016-08-12 18:46:41 +05307012static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
7013{
7014 u32 val, rpn;
7015
7016 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
7017 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
7018 FB_GFX_FREQ_FUSE_MASK);
7019
7020 return rpn;
7021}
7022
Deepak Sf8f2b002014-07-10 13:16:21 +05307023static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
7024{
7025 u32 val, rp1;
7026
7027 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
7028
7029 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
7030
7031 return rp1;
7032}
7033
Ville Syrjälä03af2042014-06-28 02:03:53 +03007034static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007035{
7036 u32 val, rp0;
7037
Jani Nikula64936252013-05-22 15:36:20 +03007038 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007039
7040 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
7041 /* Clamp to max */
7042 rp0 = min_t(u32, rp0, 0xea);
7043
7044 return rp0;
7045}
7046
7047static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
7048{
7049 u32 val, rpe;
7050
Jani Nikula64936252013-05-22 15:36:20 +03007051 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007052 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03007053 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007054 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
7055
7056 return rpe;
7057}
7058
Ville Syrjälä03af2042014-06-28 02:03:53 +03007059static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007060{
Imre Deak36146032014-12-04 18:39:35 +02007061 u32 val;
7062
7063 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
7064 /*
7065 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
7066 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
7067 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
7068 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
7069 * to make sure it matches what Punit accepts.
7070 */
7071 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007072}
7073
Imre Deakae484342014-03-31 15:10:44 +03007074/* Check that the pctx buffer wasn't move under us. */
7075static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
7076{
7077 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7078
Matthew Auld77894222017-12-11 15:18:18 +00007079 WARN_ON(pctx_addr != dev_priv->dsm.start +
Imre Deakae484342014-03-31 15:10:44 +03007080 dev_priv->vlv_pctx->stolen->start);
7081}
7082
Deepak S38807742014-05-23 21:00:15 +05307083
7084/* Check that the pcbr address is not empty. */
7085static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
7086{
7087 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
7088
7089 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7090}
7091
Chris Wilsondc979972016-05-10 14:10:04 +01007092static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307093{
Matthew Auldb7128ef2017-12-11 15:18:22 +00007094 resource_size_t pctx_paddr, paddr;
7095 resource_size_t pctx_size = 32*1024;
Deepak S38807742014-05-23 21:00:15 +05307096 u32 pcbr;
Deepak S38807742014-05-23 21:00:15 +05307097
Deepak S38807742014-05-23 21:00:15 +05307098 pcbr = I915_READ(VLV_PCBR);
7099 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007100 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Matthew Auld77894222017-12-11 15:18:18 +00007101 paddr = dev_priv->dsm.end + 1 - pctx_size;
7102 GEM_BUG_ON(paddr > U32_MAX);
Deepak S38807742014-05-23 21:00:15 +05307103
7104 pctx_paddr = (paddr & (~4095));
7105 I915_WRITE(VLV_PCBR, pctx_paddr);
7106 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007107
7108 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307109}
7110
Chris Wilsondc979972016-05-10 14:10:04 +01007111static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007112{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007113 struct drm_i915_gem_object *pctx;
Matthew Auldb7128ef2017-12-11 15:18:22 +00007114 resource_size_t pctx_paddr;
7115 resource_size_t pctx_size = 24*1024;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007116 u32 pcbr;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007117
7118 pcbr = I915_READ(VLV_PCBR);
7119 if (pcbr) {
7120 /* BIOS set it up already, grab the pre-alloc'd space */
Matthew Auldb7128ef2017-12-11 15:18:22 +00007121 resource_size_t pcbr_offset;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007122
Matthew Auld77894222017-12-11 15:18:18 +00007123 pcbr_offset = (pcbr & (~4095)) - dev_priv->dsm.start;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007124 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007125 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007126 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007127 pctx_size);
7128 goto out;
7129 }
7130
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007131 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7132
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007133 /*
7134 * From the Gunit register HAS:
7135 * The Gfx driver is expected to program this register and ensure
7136 * proper allocation within Gfx stolen memory. For example, this
7137 * register should be programmed such than the PCBR range does not
7138 * overlap with other ranges, such as the frame buffer, protected
7139 * memory, or any other relevant ranges.
7140 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007141 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007142 if (!pctx) {
7143 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007144 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007145 }
7146
Matthew Auld77894222017-12-11 15:18:18 +00007147 GEM_BUG_ON(range_overflows_t(u64,
7148 dev_priv->dsm.start,
7149 pctx->stolen->start,
7150 U32_MAX));
7151 pctx_paddr = dev_priv->dsm.start + pctx->stolen->start;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007152 I915_WRITE(VLV_PCBR, pctx_paddr);
7153
7154out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007155 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007156 dev_priv->vlv_pctx = pctx;
7157}
7158
Chris Wilsondc979972016-05-10 14:10:04 +01007159static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007160{
Imre Deakae484342014-03-31 15:10:44 +03007161 if (WARN_ON(!dev_priv->vlv_pctx))
7162 return;
7163
Chris Wilsonf0cd5182016-10-28 13:58:43 +01007164 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03007165 dev_priv->vlv_pctx = NULL;
7166}
7167
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007168static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7169{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007170 dev_priv->gt_pm.rps.gpll_ref_freq =
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007171 vlv_get_cck_clock(dev_priv, "GPLL ref",
7172 CCK_GPLL_CLOCK_CONTROL,
7173 dev_priv->czclk_freq);
7174
7175 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007176 dev_priv->gt_pm.rps.gpll_ref_freq);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007177}
7178
Chris Wilsondc979972016-05-10 14:10:04 +01007179static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007180{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007181 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007182 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007183
Chris Wilsondc979972016-05-10 14:10:04 +01007184 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007185
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007186 vlv_init_gpll_ref_freq(dev_priv);
7187
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007188 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7189 switch ((val >> 6) & 3) {
7190 case 0:
7191 case 1:
7192 dev_priv->mem_freq = 800;
7193 break;
7194 case 2:
7195 dev_priv->mem_freq = 1066;
7196 break;
7197 case 3:
7198 dev_priv->mem_freq = 1333;
7199 break;
7200 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007201 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007202
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007203 rps->max_freq = valleyview_rps_max_freq(dev_priv);
7204 rps->rp0_freq = rps->max_freq;
Imre Deak4e805192014-04-14 20:24:41 +03007205 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007206 intel_gpu_freq(dev_priv, rps->max_freq),
7207 rps->max_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007208
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007209 rps->efficient_freq = valleyview_rps_rpe_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007210 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007211 intel_gpu_freq(dev_priv, rps->efficient_freq),
7212 rps->efficient_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007213
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007214 rps->rp1_freq = valleyview_rps_guar_freq(dev_priv);
Deepak Sf8f2b002014-07-10 13:16:21 +05307215 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007216 intel_gpu_freq(dev_priv, rps->rp1_freq),
7217 rps->rp1_freq);
Deepak Sf8f2b002014-07-10 13:16:21 +05307218
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007219 rps->min_freq = valleyview_rps_min_freq(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007220 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007221 intel_gpu_freq(dev_priv, rps->min_freq),
7222 rps->min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007223}
7224
Chris Wilsondc979972016-05-10 14:10:04 +01007225static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307226{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007227 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007228 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307229
Chris Wilsondc979972016-05-10 14:10:04 +01007230 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307231
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007232 vlv_init_gpll_ref_freq(dev_priv);
7233
Ville Syrjäläa5805162015-05-26 20:42:30 +03007234 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007235 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007236 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007237
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007238 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007239 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007240 dev_priv->mem_freq = 2000;
7241 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007242 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007243 dev_priv->mem_freq = 1600;
7244 break;
7245 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007246 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007247
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007248 rps->max_freq = cherryview_rps_max_freq(dev_priv);
7249 rps->rp0_freq = rps->max_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05307250 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007251 intel_gpu_freq(dev_priv, rps->max_freq),
7252 rps->max_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307253
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007254 rps->efficient_freq = cherryview_rps_rpe_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307255 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007256 intel_gpu_freq(dev_priv, rps->efficient_freq),
7257 rps->efficient_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307258
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007259 rps->rp1_freq = cherryview_rps_guar_freq(dev_priv);
Deepak S7707df42014-07-12 18:46:14 +05307260 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007261 intel_gpu_freq(dev_priv, rps->rp1_freq),
7262 rps->rp1_freq);
Deepak S7707df42014-07-12 18:46:14 +05307263
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007264 rps->min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307265 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007266 intel_gpu_freq(dev_priv, rps->min_freq),
7267 rps->min_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05307268
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007269 WARN_ONCE((rps->max_freq | rps->efficient_freq | rps->rp1_freq |
7270 rps->min_freq) & 1,
Ville Syrjälä1c147622014-08-18 14:42:43 +03007271 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307272}
7273
Chris Wilsondc979972016-05-10 14:10:04 +01007274static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007275{
Chris Wilsondc979972016-05-10 14:10:04 +01007276 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007277}
7278
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007279static void cherryview_enable_rc6(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307280{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007281 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307282 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007283 u32 gtfifodbg, rc6_mode, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307284
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007285 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7286 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307287 if (gtfifodbg) {
7288 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7289 gtfifodbg);
7290 I915_WRITE(GTFIFODBG, gtfifodbg);
7291 }
7292
7293 cherryview_check_pctx(dev_priv);
7294
7295 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7296 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007297 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307298
Ville Syrjälä160614a2015-01-19 13:50:47 +02007299 /* Disable RC states. */
7300 I915_WRITE(GEN6_RC_CONTROL, 0);
7301
Deepak S38807742014-05-23 21:00:15 +05307302 /* 2a: Program RC6 thresholds.*/
7303 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7304 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7305 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7306
Akash Goel3b3f1652016-10-13 22:44:48 +05307307 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007308 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307309 I915_WRITE(GEN6_RC_SLEEP, 0);
7310
Deepak Sf4f71c72015-03-28 15:23:35 +05307311 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7312 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307313
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007314 /* Allows RC6 residency counter to work */
Deepak S38807742014-05-23 21:00:15 +05307315 I915_WRITE(VLV_COUNTER_CONTROL,
7316 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7317 VLV_MEDIA_RC6_COUNT_EN |
7318 VLV_RENDER_RC6_COUNT_EN));
7319
7320 /* For now we assume BIOS is allocating and populating the PCBR */
7321 pcbr = I915_READ(VLV_PCBR);
7322
Deepak S38807742014-05-23 21:00:15 +05307323 /* 3: Enable RC6 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007324 rc6_mode = 0;
7325 if (pcbr >> VLV_PCBR_ADDR_SHIFT)
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007326 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307327 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7328
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007329 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7330}
7331
7332static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
7333{
7334 u32 val;
7335
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007336 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7337
7338 /* 1: Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007339 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307340 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7341 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7342 I915_WRITE(GEN6_RP_UP_EI, 66000);
7343 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7344
7345 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7346
Sagar Arun Kambled46b00d2017-10-10 22:30:03 +01007347 /* 2: Enable RPS */
Deepak S2b6b3a02014-05-27 15:59:30 +05307348 I915_WRITE(GEN6_RP_CONTROL,
7349 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007350 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307351 GEN6_RP_ENABLE |
7352 GEN6_RP_UP_BUSY_AVG |
7353 GEN6_RP_DOWN_IDLE_AVG);
7354
Deepak S3ef62342015-04-29 08:36:24 +05307355 /* Setting Fixed Bias */
7356 val = VLV_OVERRIDE_EN |
7357 VLV_SOC_TDP_EN |
7358 CHV_BIAS_CPU_50_SOC_50;
7359 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7360
Deepak S2b6b3a02014-05-27 15:59:30 +05307361 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7362
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007363 /* RPS code assumes GPLL is used */
7364 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7365
Jani Nikula742f4912015-09-03 11:16:09 +03007366 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307367 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7368
Chris Wilson3a45b052016-07-13 09:10:32 +01007369 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307370
Mika Kuoppala59bad942015-01-16 11:34:40 +02007371 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307372}
7373
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007374static void valleyview_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007375{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007376 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307377 enum intel_engine_id id;
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007378 u32 gtfifodbg;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007379
Imre Deakae484342014-03-31 15:10:44 +03007380 valleyview_check_pctx(dev_priv);
7381
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007382 gtfifodbg = I915_READ(GTFIFODBG);
7383 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007384 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7385 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007386 I915_WRITE(GTFIFODBG, gtfifodbg);
7387 }
7388
Mika Kuoppala59bad942015-01-16 11:34:40 +02007389 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007390
Ville Syrjälä160614a2015-01-19 13:50:47 +02007391 /* Disable RC states. */
7392 I915_WRITE(GEN6_RC_CONTROL, 0);
7393
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007394 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7395 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7396 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7397
7398 for_each_engine(engine, dev_priv, id)
7399 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
7400
7401 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
7402
7403 /* Allows RC6 residency counter to work */
7404 I915_WRITE(VLV_COUNTER_CONTROL,
7405 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7406 VLV_MEDIA_RC0_COUNT_EN |
7407 VLV_RENDER_RC0_COUNT_EN |
7408 VLV_MEDIA_RC6_COUNT_EN |
7409 VLV_RENDER_RC6_COUNT_EN));
7410
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007411 I915_WRITE(GEN6_RC_CONTROL,
7412 GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007413
7414 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
7415}
7416
7417static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
7418{
7419 u32 val;
7420
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01007421 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
7422
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007423 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007424 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7425 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7426 I915_WRITE(GEN6_RP_UP_EI, 66000);
7427 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7428
7429 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7430
7431 I915_WRITE(GEN6_RP_CONTROL,
7432 GEN6_RP_MEDIA_TURBO |
7433 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7434 GEN6_RP_MEDIA_IS_GFX |
7435 GEN6_RP_ENABLE |
7436 GEN6_RP_UP_BUSY_AVG |
7437 GEN6_RP_DOWN_IDLE_CONT);
7438
Deepak S3ef62342015-04-29 08:36:24 +05307439 /* Setting Fixed Bias */
7440 val = VLV_OVERRIDE_EN |
7441 VLV_SOC_TDP_EN |
7442 VLV_BIAS_CPU_125_SOC_875;
7443 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7444
Jani Nikula64936252013-05-22 15:36:20 +03007445 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007446
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007447 /* RPS code assumes GPLL is used */
7448 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7449
Jani Nikula742f4912015-09-03 11:16:09 +03007450 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007451 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7452
Chris Wilson3a45b052016-07-13 09:10:32 +01007453 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007454
Mika Kuoppala59bad942015-01-16 11:34:40 +02007455 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007456}
7457
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007458static unsigned long intel_pxfreq(u32 vidfreq)
7459{
7460 unsigned long freq;
7461 int div = (vidfreq & 0x3f0000) >> 16;
7462 int post = (vidfreq & 0x3000) >> 12;
7463 int pre = (vidfreq & 0x7);
7464
7465 if (!pre)
7466 return 0;
7467
7468 freq = ((div * 133333) / ((1<<post) * pre));
7469
7470 return freq;
7471}
7472
Daniel Vettereb48eb02012-04-26 23:28:12 +02007473static const struct cparams {
7474 u16 i;
7475 u16 t;
7476 u16 m;
7477 u16 c;
7478} cparams[] = {
7479 { 1, 1333, 301, 28664 },
7480 { 1, 1066, 294, 24460 },
7481 { 1, 800, 294, 25192 },
7482 { 0, 1333, 276, 27605 },
7483 { 0, 1066, 276, 27605 },
7484 { 0, 800, 231, 23784 },
7485};
7486
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007487static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007488{
7489 u64 total_count, diff, ret;
7490 u32 count1, count2, count3, m = 0, c = 0;
7491 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7492 int i;
7493
Chris Wilson67520412017-03-02 13:28:01 +00007494 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007495
Daniel Vetter20e4d402012-08-08 23:35:39 +02007496 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007497
7498 /* Prevent division-by-zero if we are asking too fast.
7499 * Also, we don't get interesting results if we are polling
7500 * faster than once in 10ms, so just return the saved value
7501 * in such cases.
7502 */
7503 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007504 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007505
7506 count1 = I915_READ(DMIEC);
7507 count2 = I915_READ(DDREC);
7508 count3 = I915_READ(CSIEC);
7509
7510 total_count = count1 + count2 + count3;
7511
7512 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007513 if (total_count < dev_priv->ips.last_count1) {
7514 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007515 diff += total_count;
7516 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007517 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007518 }
7519
7520 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007521 if (cparams[i].i == dev_priv->ips.c_m &&
7522 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007523 m = cparams[i].m;
7524 c = cparams[i].c;
7525 break;
7526 }
7527 }
7528
7529 diff = div_u64(diff, diff1);
7530 ret = ((m * diff) + c);
7531 ret = div_u64(ret, 10);
7532
Daniel Vetter20e4d402012-08-08 23:35:39 +02007533 dev_priv->ips.last_count1 = total_count;
7534 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007535
Daniel Vetter20e4d402012-08-08 23:35:39 +02007536 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007537
7538 return ret;
7539}
7540
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007541unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7542{
7543 unsigned long val;
7544
Chris Wilsondc979972016-05-10 14:10:04 +01007545 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007546 return 0;
7547
7548 spin_lock_irq(&mchdev_lock);
7549
7550 val = __i915_chipset_val(dev_priv);
7551
7552 spin_unlock_irq(&mchdev_lock);
7553
7554 return val;
7555}
7556
Daniel Vettereb48eb02012-04-26 23:28:12 +02007557unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7558{
7559 unsigned long m, x, b;
7560 u32 tsfs;
7561
7562 tsfs = I915_READ(TSFS);
7563
7564 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7565 x = I915_READ8(TR1);
7566
7567 b = tsfs & TSFS_INTR_MASK;
7568
7569 return ((m * x) / 127) - b;
7570}
7571
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007572static int _pxvid_to_vd(u8 pxvid)
7573{
7574 if (pxvid == 0)
7575 return 0;
7576
7577 if (pxvid >= 8 && pxvid < 31)
7578 pxvid = 31;
7579
7580 return (pxvid + 2) * 125;
7581}
7582
7583static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007584{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007585 const int vd = _pxvid_to_vd(pxvid);
7586 const int vm = vd - 1125;
7587
Chris Wilsondc979972016-05-10 14:10:04 +01007588 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007589 return vm > 0 ? vm : 0;
7590
7591 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007592}
7593
Daniel Vetter02d71952012-08-09 16:44:54 +02007594static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007595{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007596 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007597 u32 count;
7598
Chris Wilson67520412017-03-02 13:28:01 +00007599 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007600
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007601 now = ktime_get_raw_ns();
7602 diffms = now - dev_priv->ips.last_time2;
7603 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007604
7605 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007606 if (!diffms)
7607 return;
7608
7609 count = I915_READ(GFXEC);
7610
Daniel Vetter20e4d402012-08-08 23:35:39 +02007611 if (count < dev_priv->ips.last_count2) {
7612 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007613 diff += count;
7614 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007615 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007616 }
7617
Daniel Vetter20e4d402012-08-08 23:35:39 +02007618 dev_priv->ips.last_count2 = count;
7619 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007620
7621 /* More magic constants... */
7622 diff = diff * 1181;
7623 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007624 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007625}
7626
Daniel Vetter02d71952012-08-09 16:44:54 +02007627void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7628{
Chris Wilsondc979972016-05-10 14:10:04 +01007629 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02007630 return;
7631
Daniel Vetter92703882012-08-09 16:46:01 +02007632 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007633
7634 __i915_update_gfx_val(dev_priv);
7635
Daniel Vetter92703882012-08-09 16:46:01 +02007636 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007637}
7638
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007639static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007640{
7641 unsigned long t, corr, state1, corr2, state2;
7642 u32 pxvid, ext_v;
7643
Chris Wilson67520412017-03-02 13:28:01 +00007644 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007645
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007646 pxvid = I915_READ(PXVFREQ(dev_priv->gt_pm.rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007647 pxvid = (pxvid >> 24) & 0x7f;
7648 ext_v = pvid_to_extvid(dev_priv, pxvid);
7649
7650 state1 = ext_v;
7651
7652 t = i915_mch_val(dev_priv);
7653
7654 /* Revel in the empirically derived constants */
7655
7656 /* Correction factor in 1/100000 units */
7657 if (t > 80)
7658 corr = ((t * 2349) + 135940);
7659 else if (t >= 50)
7660 corr = ((t * 964) + 29317);
7661 else /* < 50 */
7662 corr = ((t * 301) + 1004);
7663
7664 corr = corr * ((150142 * state1) / 10000 - 78642);
7665 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007666 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007667
7668 state2 = (corr2 * state1) / 10000;
7669 state2 /= 100; /* convert to mW */
7670
Daniel Vetter02d71952012-08-09 16:44:54 +02007671 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007672
Daniel Vetter20e4d402012-08-08 23:35:39 +02007673 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007674}
7675
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007676unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7677{
7678 unsigned long val;
7679
Chris Wilsondc979972016-05-10 14:10:04 +01007680 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007681 return 0;
7682
7683 spin_lock_irq(&mchdev_lock);
7684
7685 val = __i915_gfx_val(dev_priv);
7686
7687 spin_unlock_irq(&mchdev_lock);
7688
7689 return val;
7690}
7691
Daniel Vettereb48eb02012-04-26 23:28:12 +02007692/**
7693 * i915_read_mch_val - return value for IPS use
7694 *
7695 * Calculate and return a value for the IPS driver to use when deciding whether
7696 * we have thermal and power headroom to increase CPU or GPU power budget.
7697 */
7698unsigned long i915_read_mch_val(void)
7699{
7700 struct drm_i915_private *dev_priv;
7701 unsigned long chipset_val, graphics_val, ret = 0;
7702
Daniel Vetter92703882012-08-09 16:46:01 +02007703 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007704 if (!i915_mch_dev)
7705 goto out_unlock;
7706 dev_priv = i915_mch_dev;
7707
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007708 chipset_val = __i915_chipset_val(dev_priv);
7709 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007710
7711 ret = chipset_val + graphics_val;
7712
7713out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007714 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007715
7716 return ret;
7717}
7718EXPORT_SYMBOL_GPL(i915_read_mch_val);
7719
7720/**
7721 * i915_gpu_raise - raise GPU frequency limit
7722 *
7723 * Raise the limit; IPS indicates we have thermal headroom.
7724 */
7725bool i915_gpu_raise(void)
7726{
7727 struct drm_i915_private *dev_priv;
7728 bool ret = true;
7729
Daniel Vetter92703882012-08-09 16:46:01 +02007730 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007731 if (!i915_mch_dev) {
7732 ret = false;
7733 goto out_unlock;
7734 }
7735 dev_priv = i915_mch_dev;
7736
Daniel Vetter20e4d402012-08-08 23:35:39 +02007737 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7738 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007739
7740out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007741 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007742
7743 return ret;
7744}
7745EXPORT_SYMBOL_GPL(i915_gpu_raise);
7746
7747/**
7748 * i915_gpu_lower - lower GPU frequency limit
7749 *
7750 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7751 * frequency maximum.
7752 */
7753bool i915_gpu_lower(void)
7754{
7755 struct drm_i915_private *dev_priv;
7756 bool ret = true;
7757
Daniel Vetter92703882012-08-09 16:46:01 +02007758 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007759 if (!i915_mch_dev) {
7760 ret = false;
7761 goto out_unlock;
7762 }
7763 dev_priv = i915_mch_dev;
7764
Daniel Vetter20e4d402012-08-08 23:35:39 +02007765 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7766 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007767
7768out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007769 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007770
7771 return ret;
7772}
7773EXPORT_SYMBOL_GPL(i915_gpu_lower);
7774
7775/**
7776 * i915_gpu_busy - indicate GPU business to IPS
7777 *
7778 * Tell the IPS driver whether or not the GPU is busy.
7779 */
7780bool i915_gpu_busy(void)
7781{
Daniel Vettereb48eb02012-04-26 23:28:12 +02007782 bool ret = false;
7783
Daniel Vetter92703882012-08-09 16:46:01 +02007784 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01007785 if (i915_mch_dev)
7786 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02007787 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007788
7789 return ret;
7790}
7791EXPORT_SYMBOL_GPL(i915_gpu_busy);
7792
7793/**
7794 * i915_gpu_turbo_disable - disable graphics turbo
7795 *
7796 * Disable graphics turbo by resetting the max frequency and setting the
7797 * current frequency to the default.
7798 */
7799bool i915_gpu_turbo_disable(void)
7800{
7801 struct drm_i915_private *dev_priv;
7802 bool ret = true;
7803
Daniel Vetter92703882012-08-09 16:46:01 +02007804 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007805 if (!i915_mch_dev) {
7806 ret = false;
7807 goto out_unlock;
7808 }
7809 dev_priv = i915_mch_dev;
7810
Daniel Vetter20e4d402012-08-08 23:35:39 +02007811 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007812
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007813 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02007814 ret = false;
7815
7816out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007817 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007818
7819 return ret;
7820}
7821EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
7822
7823/**
7824 * Tells the intel_ips driver that the i915 driver is now loaded, if
7825 * IPS got loaded first.
7826 *
7827 * This awkward dance is so that neither module has to depend on the
7828 * other in order for IPS to do the appropriate communication of
7829 * GPU turbo limits to i915.
7830 */
7831static void
7832ips_ping_for_i915_load(void)
7833{
7834 void (*link)(void);
7835
7836 link = symbol_get(ips_link_to_i915_driver);
7837 if (link) {
7838 link();
7839 symbol_put(ips_link_to_i915_driver);
7840 }
7841}
7842
7843void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
7844{
Daniel Vetter02d71952012-08-09 16:44:54 +02007845 /* We only register the i915 ips part with intel-ips once everything is
7846 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02007847 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007848 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02007849 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007850
7851 ips_ping_for_i915_load();
7852}
7853
7854void intel_gpu_ips_teardown(void)
7855{
Daniel Vetter92703882012-08-09 16:46:01 +02007856 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007857 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02007858 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007859}
Deepak S76c3552f2014-01-30 23:08:16 +05307860
Chris Wilsondc979972016-05-10 14:10:04 +01007861static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007862{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007863 u32 lcfuse;
7864 u8 pxw[16];
7865 int i;
7866
7867 /* Disable to program */
7868 I915_WRITE(ECR, 0);
7869 POSTING_READ(ECR);
7870
7871 /* Program energy weights for various events */
7872 I915_WRITE(SDEW, 0x15040d00);
7873 I915_WRITE(CSIEW0, 0x007f0000);
7874 I915_WRITE(CSIEW1, 0x1e220004);
7875 I915_WRITE(CSIEW2, 0x04000004);
7876
7877 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007878 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007879 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007880 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007881
7882 /* Program P-state weights to account for frequency power adjustment */
7883 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03007884 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007885 unsigned long freq = intel_pxfreq(pxvidfreq);
7886 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7887 PXVFREQ_PX_SHIFT;
7888 unsigned long val;
7889
7890 val = vid * vid;
7891 val *= (freq / 1000);
7892 val *= 255;
7893 val /= (127*127*900);
7894 if (val > 0xff)
7895 DRM_ERROR("bad pxval: %ld\n", val);
7896 pxw[i] = val;
7897 }
7898 /* Render standby states get 0 weight */
7899 pxw[14] = 0;
7900 pxw[15] = 0;
7901
7902 for (i = 0; i < 4; i++) {
7903 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7904 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03007905 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007906 }
7907
7908 /* Adjust magic regs to magic values (more experimental results) */
7909 I915_WRITE(OGW0, 0);
7910 I915_WRITE(OGW1, 0);
7911 I915_WRITE(EG0, 0x00007f00);
7912 I915_WRITE(EG1, 0x0000000e);
7913 I915_WRITE(EG2, 0x000e0000);
7914 I915_WRITE(EG3, 0x68000300);
7915 I915_WRITE(EG4, 0x42000000);
7916 I915_WRITE(EG5, 0x00140031);
7917 I915_WRITE(EG6, 0);
7918 I915_WRITE(EG7, 0);
7919
7920 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007921 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007922
7923 /* Enable PMON + select events */
7924 I915_WRITE(ECR, 0x80000019);
7925
7926 lcfuse = I915_READ(LCFUSE02);
7927
Daniel Vetter20e4d402012-08-08 23:35:39 +02007928 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007929}
7930
Chris Wilsondc979972016-05-10 14:10:04 +01007931void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007932{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007933 struct intel_rps *rps = &dev_priv->gt_pm.rps;
7934
Imre Deakb268c692015-12-15 20:10:31 +02007935 /*
7936 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7937 * requirement.
7938 */
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007939 if (!sanitize_rc6(dev_priv)) {
Imre Deakb268c692015-12-15 20:10:31 +02007940 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7941 intel_runtime_pm_get(dev_priv);
7942 }
Imre Deake6069ca2014-04-18 16:01:02 +03007943
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007944 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson773ea9a2016-07-13 09:10:33 +01007945
7946 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01007947 if (IS_CHERRYVIEW(dev_priv))
7948 cherryview_init_gt_powersave(dev_priv);
7949 else if (IS_VALLEYVIEW(dev_priv))
7950 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01007951 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01007952 gen6_init_rps_frequencies(dev_priv);
7953
7954 /* Derive initial user preferences/limits from the hardware limits */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007955 rps->idle_freq = rps->min_freq;
7956 rps->cur_freq = rps->idle_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01007957
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007958 rps->max_freq_softlimit = rps->max_freq;
7959 rps->min_freq_softlimit = rps->min_freq;
Chris Wilson773ea9a2016-07-13 09:10:33 +01007960
7961 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007962 rps->min_freq_softlimit =
Chris Wilson773ea9a2016-07-13 09:10:33 +01007963 max_t(int,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007964 rps->efficient_freq,
Chris Wilson773ea9a2016-07-13 09:10:33 +01007965 intel_freq_opcode(dev_priv, 450));
7966
Chris Wilson99ac9612016-07-13 09:10:34 +01007967 /* After setting max-softlimit, find the overclock max freq */
7968 if (IS_GEN6(dev_priv) ||
7969 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7970 u32 params = 0;
7971
7972 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7973 if (params & BIT(31)) { /* OC supported */
7974 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007975 (rps->max_freq & 0xff) * 50,
Chris Wilson99ac9612016-07-13 09:10:34 +01007976 (params & 0xff) * 50);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007977 rps->max_freq = params & 0xff;
Chris Wilson99ac9612016-07-13 09:10:34 +01007978 }
7979 }
7980
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007981 /* Finally allow us to boost to max by default */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01007982 rps->boost_freq = rps->max_freq;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007983
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01007984 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakae484342014-03-31 15:10:44 +03007985}
7986
Chris Wilsondc979972016-05-10 14:10:04 +01007987void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007988{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03007989 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01007990 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02007991
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00007992 if (!HAS_RC6(dev_priv))
Imre Deakb268c692015-12-15 20:10:31 +02007993 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007994}
7995
Chris Wilson54b4f682016-07-21 21:16:19 +01007996/**
7997 * intel_suspend_gt_powersave - suspend PM work and helper threads
7998 * @dev_priv: i915 device
7999 *
8000 * We don't want to disable RC6 or other features here, we just want
8001 * to make sure any work we've queued has finished and won't bother
8002 * us while we're suspended.
8003 */
8004void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
8005{
8006 if (INTEL_GEN(dev_priv) < 6)
8007 return;
8008
Chris Wilson54b4f682016-07-21 21:16:19 +01008009 /* gen6_rps_idle() will be called later to disable interrupts */
8010}
8011
Chris Wilsonb7137e02016-07-13 09:10:37 +01008012void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
8013{
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008014 dev_priv->gt_pm.rps.enabled = true; /* force RPS disabling */
8015 dev_priv->gt_pm.rc6.enabled = true; /* force RC6 disabling */
Chris Wilsonb7137e02016-07-13 09:10:37 +01008016 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008017
8018 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07008019}
8020
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008021static inline void intel_disable_llc_pstate(struct drm_i915_private *i915)
8022{
8023 lockdep_assert_held(&i915->pcu_lock);
8024
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008025 if (!i915->gt_pm.llc_pstate.enabled)
8026 return;
8027
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008028 /* Currently there is no HW configuration to be done to disable. */
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008029
8030 i915->gt_pm.llc_pstate.enabled = false;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008031}
8032
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008033static void intel_disable_rc6(struct drm_i915_private *dev_priv)
8034{
8035 lockdep_assert_held(&dev_priv->pcu_lock);
8036
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008037 if (!dev_priv->gt_pm.rc6.enabled)
8038 return;
8039
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008040 if (INTEL_GEN(dev_priv) >= 9)
8041 gen9_disable_rc6(dev_priv);
8042 else if (IS_CHERRYVIEW(dev_priv))
8043 cherryview_disable_rc6(dev_priv);
8044 else if (IS_VALLEYVIEW(dev_priv))
8045 valleyview_disable_rc6(dev_priv);
8046 else if (INTEL_GEN(dev_priv) >= 6)
8047 gen6_disable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008048
8049 dev_priv->gt_pm.rc6.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008050}
8051
8052static void intel_disable_rps(struct drm_i915_private *dev_priv)
8053{
8054 lockdep_assert_held(&dev_priv->pcu_lock);
8055
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008056 if (!dev_priv->gt_pm.rps.enabled)
8057 return;
8058
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008059 if (INTEL_GEN(dev_priv) >= 9)
8060 gen9_disable_rps(dev_priv);
8061 else if (IS_CHERRYVIEW(dev_priv))
8062 cherryview_disable_rps(dev_priv);
8063 else if (IS_VALLEYVIEW(dev_priv))
8064 valleyview_disable_rps(dev_priv);
8065 else if (INTEL_GEN(dev_priv) >= 6)
8066 gen6_disable_rps(dev_priv);
8067 else if (IS_IRONLAKE_M(dev_priv))
8068 ironlake_disable_drps(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008069
8070 dev_priv->gt_pm.rps.enabled = false;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008071}
8072
Chris Wilsondc979972016-05-10 14:10:04 +01008073void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008074{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008075 mutex_lock(&dev_priv->pcu_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07008076
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008077 intel_disable_rc6(dev_priv);
8078 intel_disable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008079 if (HAS_LLC(dev_priv))
8080 intel_disable_llc_pstate(dev_priv);
8081
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008082 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008083}
8084
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008085static inline void intel_enable_llc_pstate(struct drm_i915_private *i915)
8086{
8087 lockdep_assert_held(&i915->pcu_lock);
8088
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008089 if (i915->gt_pm.llc_pstate.enabled)
8090 return;
8091
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008092 gen6_update_ring_freq(i915);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008093
8094 i915->gt_pm.llc_pstate.enabled = true;
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008095}
8096
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008097static void intel_enable_rc6(struct drm_i915_private *dev_priv)
8098{
8099 lockdep_assert_held(&dev_priv->pcu_lock);
8100
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008101 if (dev_priv->gt_pm.rc6.enabled)
8102 return;
8103
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008104 if (IS_CHERRYVIEW(dev_priv))
8105 cherryview_enable_rc6(dev_priv);
8106 else if (IS_VALLEYVIEW(dev_priv))
8107 valleyview_enable_rc6(dev_priv);
8108 else if (INTEL_GEN(dev_priv) >= 9)
8109 gen9_enable_rc6(dev_priv);
8110 else if (IS_BROADWELL(dev_priv))
8111 gen8_enable_rc6(dev_priv);
8112 else if (INTEL_GEN(dev_priv) >= 6)
8113 gen6_enable_rc6(dev_priv);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008114
8115 dev_priv->gt_pm.rc6.enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008116}
8117
8118static void intel_enable_rps(struct drm_i915_private *dev_priv)
8119{
8120 struct intel_rps *rps = &dev_priv->gt_pm.rps;
8121
8122 lockdep_assert_held(&dev_priv->pcu_lock);
8123
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008124 if (rps->enabled)
8125 return;
8126
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008127 if (IS_CHERRYVIEW(dev_priv)) {
8128 cherryview_enable_rps(dev_priv);
8129 } else if (IS_VALLEYVIEW(dev_priv)) {
8130 valleyview_enable_rps(dev_priv);
8131 } else if (INTEL_GEN(dev_priv) >= 9) {
8132 gen9_enable_rps(dev_priv);
8133 } else if (IS_BROADWELL(dev_priv)) {
8134 gen8_enable_rps(dev_priv);
8135 } else if (INTEL_GEN(dev_priv) >= 6) {
8136 gen6_enable_rps(dev_priv);
8137 } else if (IS_IRONLAKE_M(dev_priv)) {
8138 ironlake_enable_drps(dev_priv);
8139 intel_init_emon(dev_priv);
8140 }
8141
8142 WARN_ON(rps->max_freq < rps->min_freq);
8143 WARN_ON(rps->idle_freq > rps->max_freq);
8144
8145 WARN_ON(rps->efficient_freq < rps->min_freq);
8146 WARN_ON(rps->efficient_freq > rps->max_freq);
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01008147
8148 rps->enabled = true;
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008149}
8150
Chris Wilsonb7137e02016-07-13 09:10:37 +01008151void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
8152{
Chris Wilsonb7137e02016-07-13 09:10:37 +01008153 /* Powersaving is controlled by the host when inside a VM */
8154 if (intel_vgpu_active(dev_priv))
8155 return;
8156
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008157 mutex_lock(&dev_priv->pcu_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02008158
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00008159 if (HAS_RC6(dev_priv))
8160 intel_enable_rc6(dev_priv);
Sagar Arun Kamblefc774262017-10-10 22:30:09 +01008161 intel_enable_rps(dev_priv);
Sagar Arun Kamble0870a2a2017-10-10 22:30:08 +01008162 if (HAS_LLC(dev_priv))
8163 intel_enable_llc_pstate(dev_priv);
8164
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01008165 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01008166}
Imre Deakc6df39b2014-04-14 20:24:29 +03008167
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008168static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008169{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008170 /*
8171 * On Ibex Peak and Cougar Point, we need to disable clock
8172 * gating for the panel power sequencer or it will fail to
8173 * start up when no ports are active.
8174 */
8175 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8176}
8177
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008178static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008179{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008180 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008181
Damien Lespiau055e3932014-08-18 13:49:10 +01008182 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008183 I915_WRITE(DSPCNTR(pipe),
8184 I915_READ(DSPCNTR(pipe)) |
8185 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008186
8187 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8188 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008189 }
8190}
8191
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008192static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008193{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008194 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008195
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008196 /*
8197 * Required for FBC
8198 * WaFbcDisableDpfcClockGating:ilk
8199 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008200 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8201 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8202 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008203
8204 I915_WRITE(PCH_3DCGDIS0,
8205 MARIUNIT_CLOCK_GATE_DISABLE |
8206 SVSMUNIT_CLOCK_GATE_DISABLE);
8207 I915_WRITE(PCH_3DCGDIS1,
8208 VFMUNIT_CLOCK_GATE_DISABLE);
8209
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008210 /*
8211 * According to the spec the following bits should be set in
8212 * order to enable memory self-refresh
8213 * The bit 22/21 of 0x42004
8214 * The bit 5 of 0x42020
8215 * The bit 15 of 0x45000
8216 */
8217 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8218 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8219 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008220 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008221 I915_WRITE(DISP_ARB_CTL,
8222 (I915_READ(DISP_ARB_CTL) |
8223 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008224
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008225 /*
8226 * Based on the document from hardware guys the following bits
8227 * should be set unconditionally in order to enable FBC.
8228 * The bit 22 of 0x42000
8229 * The bit 22 of 0x42004
8230 * The bit 7,8,9 of 0x42020.
8231 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008232 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008233 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008234 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8235 I915_READ(ILK_DISPLAY_CHICKEN1) |
8236 ILK_FBCQ_DIS);
8237 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8238 I915_READ(ILK_DISPLAY_CHICKEN2) |
8239 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008240 }
8241
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008242 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8243
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008244 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8245 I915_READ(ILK_DISPLAY_CHICKEN2) |
8246 ILK_ELPIN_409_SELECT);
8247 I915_WRITE(_3D_CHICKEN2,
8248 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8249 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008250
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008251 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008252 I915_WRITE(CACHE_MODE_0,
8253 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008254
Akash Goel4e046322014-04-04 17:14:38 +05308255 /* WaDisable_RenderCache_OperationalFlush:ilk */
8256 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8257
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008258 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008259
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008260 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008261}
8262
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008263static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008264{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008265 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008266 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008267
8268 /*
8269 * On Ibex Peak and Cougar Point, we need to disable clock
8270 * gating for the panel power sequencer or it will fail to
8271 * start up when no ports are active.
8272 */
Jesse Barnescd664072013-10-02 10:34:19 -07008273 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8274 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8275 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008276 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8277 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008278 /* The below fixes the weird display corruption, a few pixels shifted
8279 * downward, on (only) LVDS of some HP laptops with IVY.
8280 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008281 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008282 val = I915_READ(TRANS_CHICKEN2(pipe));
8283 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8284 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008285 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008286 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008287 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8288 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8289 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008290 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8291 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008292 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008293 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008294 I915_WRITE(TRANS_CHICKEN1(pipe),
8295 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8296 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008297}
8298
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008299static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008300{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008301 uint32_t tmp;
8302
8303 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008304 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8305 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8306 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008307}
8308
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008309static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008310{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008311 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008312
Damien Lespiau231e54f2012-10-19 17:55:41 +01008313 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008314
8315 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8316 I915_READ(ILK_DISPLAY_CHICKEN2) |
8317 ILK_ELPIN_409_SELECT);
8318
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008319 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008320 I915_WRITE(_3D_CHICKEN,
8321 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8322
Akash Goel4e046322014-04-04 17:14:38 +05308323 /* WaDisable_RenderCache_OperationalFlush:snb */
8324 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8325
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008326 /*
8327 * BSpec recoomends 8x4 when MSAA is used,
8328 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008329 *
8330 * Note that PS/WM thread counts depend on the WIZ hashing
8331 * disable bit, which we don't touch here, but it's good
8332 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008333 */
8334 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008335 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008336
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008337 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008338 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008339
8340 I915_WRITE(GEN6_UCGCTL1,
8341 I915_READ(GEN6_UCGCTL1) |
8342 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8343 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8344
8345 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8346 * gating disable must be set. Failure to set it results in
8347 * flickering pixels due to Z write ordering failures after
8348 * some amount of runtime in the Mesa "fire" demo, and Unigine
8349 * Sanctuary and Tropics, and apparently anything else with
8350 * alpha test or pixel discard.
8351 *
8352 * According to the spec, bit 11 (RCCUNIT) must also be set,
8353 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008354 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008355 * WaDisableRCCUnitClockGating:snb
8356 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008357 */
8358 I915_WRITE(GEN6_UCGCTL2,
8359 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8360 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8361
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008362 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008363 I915_WRITE(_3D_CHICKEN3,
8364 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008365
8366 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008367 * Bspec says:
8368 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8369 * 3DSTATE_SF number of SF output attributes is more than 16."
8370 */
8371 I915_WRITE(_3D_CHICKEN3,
8372 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8373
8374 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008375 * According to the spec the following bits should be
8376 * set in order to enable memory self-refresh and fbc:
8377 * The bit21 and bit22 of 0x42000
8378 * The bit21 and bit22 of 0x42004
8379 * The bit5 and bit7 of 0x42020
8380 * The bit14 of 0x70180
8381 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008382 *
8383 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008384 */
8385 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8386 I915_READ(ILK_DISPLAY_CHICKEN1) |
8387 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8388 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8389 I915_READ(ILK_DISPLAY_CHICKEN2) |
8390 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008391 I915_WRITE(ILK_DSPCLK_GATE_D,
8392 I915_READ(ILK_DSPCLK_GATE_D) |
8393 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8394 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008395
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008396 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008397
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008398 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008399
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008400 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008401}
8402
8403static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8404{
8405 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8406
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008407 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008408 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008409 *
8410 * This actually overrides the dispatch
8411 * mode for all thread types.
8412 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008413 reg &= ~GEN7_FF_SCHED_MASK;
8414 reg |= GEN7_FF_TS_SCHED_HW;
8415 reg |= GEN7_FF_VS_SCHED_HW;
8416 reg |= GEN7_FF_DS_SCHED_HW;
8417
8418 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8419}
8420
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008421static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008422{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008423 /*
8424 * TODO: this bit should only be enabled when really needed, then
8425 * disabled when not needed anymore in order to save power.
8426 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008427 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008428 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8429 I915_READ(SOUTH_DSPCLK_GATE_D) |
8430 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008431
8432 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008433 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8434 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008435 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008436}
8437
Ville Syrjälä712bf362016-10-31 22:37:23 +02008438static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008439{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008440 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008441 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8442
8443 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8444 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8445 }
8446}
8447
Imre Deak450174f2016-05-03 15:54:21 +03008448static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8449 int general_prio_credits,
8450 int high_prio_credits)
8451{
8452 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07008453 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03008454
8455 /* WaTempDisableDOPClkGating:bdw */
8456 misccpctl = I915_READ(GEN7_MISCCPCTL);
8457 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8458
Oscar Mateo930a7842017-10-17 13:25:45 -07008459 val = I915_READ(GEN8_L3SQCREG1);
8460 val &= ~L3_PRIO_CREDITS_MASK;
8461 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
8462 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
8463 I915_WRITE(GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03008464
8465 /*
8466 * Wait at least 100 clocks before re-enabling clock gating.
8467 * See the definition of L3SQCREG1 in BSpec.
8468 */
8469 POSTING_READ(GEN8_L3SQCREG1);
8470 udelay(1);
8471 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8472}
8473
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008474static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8475{
8476 if (!HAS_PCH_CNP(dev_priv))
8477 return;
8478
Lucas De Marchi2abf3c02017-12-05 11:01:18 -08008479 /* Display WA #1181: cnp */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008480 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8481 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008482}
8483
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008484static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008485{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008486 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008487 cnp_init_clock_gating(dev_priv);
8488
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008489 /* This is not an Wa. Enable for better image quality */
8490 I915_WRITE(_3D_CHICKEN3,
8491 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8492
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008493 /* WaEnableChickenDCPR:cnl */
8494 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8495 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8496
8497 /* WaFbcWakeMemOn:cnl */
8498 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8499 DISP_FBC_MEMORY_WAKE);
8500
Chris Wilson34991bd2017-11-11 10:03:36 +00008501 val = I915_READ(SLICE_UNIT_LEVEL_CLKGATE);
8502 /* ReadHitWriteOnlyDisable:cnl */
8503 val |= RCCUNIT_CLKGATE_DIS;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008504 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8505 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
Chris Wilson34991bd2017-11-11 10:03:36 +00008506 val |= SARBUNIT_CLKGATE_DIS;
8507 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE, val);
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08008508
8509 /* WaDisableVFclkgate:cnl */
8510 val = I915_READ(UNSLICE_UNIT_LEVEL_CLKGATE);
8511 val |= VFUNIT_CLKGATE_DIS;
8512 I915_WRITE(UNSLICE_UNIT_LEVEL_CLKGATE, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008513}
8514
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008515static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8516{
8517 cnp_init_clock_gating(dev_priv);
8518 gen9_init_clock_gating(dev_priv);
8519
8520 /* WaFbcNukeOnHostModify:cfl */
8521 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8522 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8523}
8524
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008525static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008526{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008527 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008528
8529 /* WaDisableSDEUnitClockGating:kbl */
8530 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8531 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8532 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008533
8534 /* WaDisableGamClockGating:kbl */
8535 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8536 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8537 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008538
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008539 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008540 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8541 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008542}
8543
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008544static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008545{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008546 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008547
8548 /* WAC6entrylatency:skl */
8549 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8550 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008551
8552 /* WaFbcNukeOnHostModify:skl */
8553 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8554 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008555}
8556
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008557static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008558{
Matthew Auld8cb09832017-10-06 23:18:23 +01008559 /* The GTT cache must be disabled if the system is using 2M pages. */
8560 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8561 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008562 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008563
Ben Widawskyab57fff2013-12-12 15:28:04 -08008564 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008565 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008566
Ben Widawskyab57fff2013-12-12 15:28:04 -08008567 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008568 I915_WRITE(CHICKEN_PAR1_1,
8569 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8570
Ben Widawskyab57fff2013-12-12 15:28:04 -08008571 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008572 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008573 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008574 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008575 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008576 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008577
Ben Widawskyab57fff2013-12-12 15:28:04 -08008578 /* WaVSRefCountFullforceMissDisable:bdw */
8579 /* WaDSRefCountFullforceMissDisable:bdw */
8580 I915_WRITE(GEN7_FF_THREAD_MODE,
8581 I915_READ(GEN7_FF_THREAD_MODE) &
8582 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008583
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008584 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8585 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008586
8587 /* WaDisableSDEUnitClockGating:bdw */
8588 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8589 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008590
Imre Deak450174f2016-05-03 15:54:21 +03008591 /* WaProgramL3SqcReg1Default:bdw */
8592 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008593
Matthew Auld8cb09832017-10-06 23:18:23 +01008594 /* WaGttCachingOffByDefault:bdw */
8595 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008596
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008597 /* WaKVMNotificationOnConfigChange:bdw */
8598 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8599 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8600
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008601 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008602
8603 /* WaDisableDopClockGating:bdw
8604 *
8605 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8606 * clock gating.
8607 */
8608 I915_WRITE(GEN6_UCGCTL1,
8609 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008610}
8611
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008612static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008613{
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008614 /* L3 caching of data atomics doesn't work -- disable it. */
8615 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8616 I915_WRITE(HSW_ROW_CHICKEN3,
8617 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8618
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008619 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008620 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8621 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8622 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8623
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008624 /* WaVSRefCountFullforceMissDisable:hsw */
8625 I915_WRITE(GEN7_FF_THREAD_MODE,
8626 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008627
Akash Goel4e046322014-04-04 17:14:38 +05308628 /* WaDisable_RenderCache_OperationalFlush:hsw */
8629 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8630
Chia-I Wufe27c602014-01-28 13:29:33 +08008631 /* enable HiZ Raw Stall Optimization */
8632 I915_WRITE(CACHE_MODE_0_GEN7,
8633 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8634
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008635 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008636 I915_WRITE(CACHE_MODE_1,
8637 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008638
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008639 /*
8640 * BSpec recommends 8x4 when MSAA is used,
8641 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008642 *
8643 * Note that PS/WM thread counts depend on the WIZ hashing
8644 * disable bit, which we don't touch here, but it's good
8645 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008646 */
8647 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008648 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008649
Kenneth Graunke94411592014-12-31 16:23:00 -08008650 /* WaSampleCChickenBitEnable:hsw */
8651 I915_WRITE(HALF_SLICE_CHICKEN3,
8652 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8653
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008654 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008655 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8656
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008657 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008658}
8659
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008660static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008661{
Ben Widawsky20848222012-05-04 18:58:59 -07008662 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008663
Damien Lespiau231e54f2012-10-19 17:55:41 +01008664 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008665
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008666 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008667 I915_WRITE(_3D_CHICKEN3,
8668 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8669
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008670 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008671 I915_WRITE(IVB_CHICKEN3,
8672 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8673 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8674
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008675 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008676 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008677 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8678 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008679
Akash Goel4e046322014-04-04 17:14:38 +05308680 /* WaDisable_RenderCache_OperationalFlush:ivb */
8681 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8682
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008683 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008684 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8685 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8686
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008687 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008688 I915_WRITE(GEN7_L3CNTLREG1,
8689 GEN7_WA_FOR_GEN7_L3_CONTROL);
8690 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008691 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008692 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008693 I915_WRITE(GEN7_ROW_CHICKEN2,
8694 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008695 else {
8696 /* must write both registers */
8697 I915_WRITE(GEN7_ROW_CHICKEN2,
8698 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008699 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8700 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008701 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008702
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008703 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008704 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8705 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8706
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008707 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008708 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008709 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008710 */
8711 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008712 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008713
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008714 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008715 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8716 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8717 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8718
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008719 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008720
8721 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008722
Chris Wilson22721342014-03-04 09:41:43 +00008723 if (0) { /* causes HiZ corruption on ivb:gt1 */
8724 /* enable HiZ Raw Stall Optimization */
8725 I915_WRITE(CACHE_MODE_0_GEN7,
8726 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8727 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008728
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008729 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008730 I915_WRITE(CACHE_MODE_1,
8731 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008732
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008733 /*
8734 * BSpec recommends 8x4 when MSAA is used,
8735 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008736 *
8737 * Note that PS/WM thread counts depend on the WIZ hashing
8738 * disable bit, which we don't touch here, but it's good
8739 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008740 */
8741 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008742 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008743
Ben Widawsky20848222012-05-04 18:58:59 -07008744 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8745 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8746 snpcr |= GEN6_MBC_SNPCR_MED;
8747 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008748
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008749 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008750 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008751
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008752 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008753}
8754
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008755static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008756{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008757 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05008758 I915_WRITE(_3D_CHICKEN3,
8759 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8760
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008761 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008762 I915_WRITE(IVB_CHICKEN3,
8763 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8764 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8765
Ville Syrjäläfad7d362014-01-22 21:32:39 +02008766 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008767 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07008768 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08008769 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8770 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008771
Akash Goel4e046322014-04-04 17:14:38 +05308772 /* WaDisable_RenderCache_OperationalFlush:vlv */
8773 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8774
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008775 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05008776 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8777 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8778
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008779 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07008780 I915_WRITE(GEN7_ROW_CHICKEN2,
8781 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8782
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008783 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008784 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8785 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8786 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8787
Ville Syrjälä46680e02014-01-22 21:33:01 +02008788 gen7_setup_fixed_func_scheduler(dev_priv);
8789
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008790 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008791 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008792 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008793 */
8794 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008795 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008796
Akash Goelc98f5062014-03-24 23:00:07 +05308797 /* WaDisableL3Bank2xClockGate:vlv
8798 * Disabling L3 clock gating- MMIO 940c[25] = 1
8799 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
8800 I915_WRITE(GEN7_UCGCTL4,
8801 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07008802
Ville Syrjäläafd58e72014-01-22 21:33:03 +02008803 /*
8804 * BSpec says this must be set, even though
8805 * WaDisable4x2SubspanOptimization isn't listed for VLV.
8806 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02008807 I915_WRITE(CACHE_MODE_1,
8808 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07008809
8810 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02008811 * BSpec recommends 8x4 when MSAA is used,
8812 * however in practice 16x4 seems fastest.
8813 *
8814 * Note that PS/WM thread counts depend on the WIZ hashing
8815 * disable bit, which we don't touch here, but it's good
8816 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8817 */
8818 I915_WRITE(GEN7_GT_MODE,
8819 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8820
8821 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02008822 * WaIncreaseL3CreditsForVLVB0:vlv
8823 * This is the hardware default actually.
8824 */
8825 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
8826
8827 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008828 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07008829 * Disable clock gating on th GCFG unit to prevent a delay
8830 * in the reporting of vblank events.
8831 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02008832 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008833}
8834
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008835static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008836{
Ville Syrjälä232ce332014-04-09 13:28:35 +03008837 /* WaVSRefCountFullforceMissDisable:chv */
8838 /* WaDSRefCountFullforceMissDisable:chv */
8839 I915_WRITE(GEN7_FF_THREAD_MODE,
8840 I915_READ(GEN7_FF_THREAD_MODE) &
8841 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03008842
8843 /* WaDisableSemaphoreAndSyncFlipWait:chv */
8844 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8845 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03008846
8847 /* WaDisableCSUnitClockGating:chv */
8848 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8849 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03008850
8851 /* WaDisableSDEUnitClockGating:chv */
8852 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8853 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008854
8855 /*
Imre Deak450174f2016-05-03 15:54:21 +03008856 * WaProgramL3SqcReg1Default:chv
8857 * See gfxspecs/Related Documents/Performance Guide/
8858 * LSQC Setting Recommendations.
8859 */
8860 gen8_set_l3sqc_credits(dev_priv, 38, 2);
8861
8862 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008863 * GTT cache may not work with big pages, so if those
8864 * are ever enabled GTT cache may need to be disabled.
8865 */
8866 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008867}
8868
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008869static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008870{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008871 uint32_t dspclk_gate;
8872
8873 I915_WRITE(RENCLK_GATE_D1, 0);
8874 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8875 GS_UNIT_CLOCK_GATE_DISABLE |
8876 CL_UNIT_CLOCK_GATE_DISABLE);
8877 I915_WRITE(RAMCLK_GATE_D, 0);
8878 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8879 OVRUNIT_CLOCK_GATE_DISABLE |
8880 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008881 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008882 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8883 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02008884
8885 /* WaDisableRenderCachePipelinedFlush */
8886 I915_WRITE(CACHE_MODE_0,
8887 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03008888
Akash Goel4e046322014-04-04 17:14:38 +05308889 /* WaDisable_RenderCache_OperationalFlush:g4x */
8890 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8891
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008892 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008893}
8894
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008895static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008896{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008897 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8898 I915_WRITE(RENCLK_GATE_D2, 0);
8899 I915_WRITE(DSPCLK_GATE_D, 0);
8900 I915_WRITE(RAMCLK_GATE_D, 0);
8901 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008902 I915_WRITE(MI_ARB_STATE,
8903 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308904
8905 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8906 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008907}
8908
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008909static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008910{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008911 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8912 I965_RCC_CLOCK_GATE_DISABLE |
8913 I965_RCPB_CLOCK_GATE_DISABLE |
8914 I965_ISC_CLOCK_GATE_DISABLE |
8915 I965_FBC_CLOCK_GATE_DISABLE);
8916 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008917 I915_WRITE(MI_ARB_STATE,
8918 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308919
8920 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8921 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008922}
8923
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008924static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008925{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008926 u32 dstate = I915_READ(D_STATE);
8927
8928 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8929 DSTATE_DOT_CLOCK_GATING;
8930 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01008931
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008932 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01008933 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02008934
8935 /* IIR "flip pending" means done if this bit is set */
8936 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02008937
8938 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02008939 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02008940
8941 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
8942 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008943
8944 I915_WRITE(MI_ARB_STATE,
8945 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008946}
8947
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008948static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008949{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008950 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02008951
8952 /* interrupts should cause a wake up from C3 */
8953 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
8954 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008955
8956 I915_WRITE(MEM_MODE,
8957 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008958}
8959
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008960static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008961{
Ville Syrjälä10383922014-08-15 01:21:54 +03008962 I915_WRITE(MEM_MODE,
8963 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
8964 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008965}
8966
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008967void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008968{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008969 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008970}
8971
Ville Syrjälä712bf362016-10-31 22:37:23 +02008972void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008973{
Ville Syrjälä712bf362016-10-31 22:37:23 +02008974 if (HAS_PCH_LPT(dev_priv))
8975 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03008976}
8977
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008978static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02008979{
8980 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
8981}
8982
8983/**
8984 * intel_init_clock_gating_hooks - setup the clock gating hooks
8985 * @dev_priv: device private
8986 *
8987 * Setup the hooks that configure which clocks of a given platform can be
8988 * gated and also apply various GT and display specific workarounds for these
8989 * platforms. Note that some GT specific workarounds are applied separately
8990 * when GPU contexts or batchbuffers start their execution.
8991 */
8992void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
8993{
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008994 if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008995 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008996 else if (IS_COFFEELAKE(dev_priv))
8997 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008998 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008999 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07009000 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009001 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009002 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02009003 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02009004 else if (IS_GEMINILAKE(dev_priv))
9005 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009006 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009007 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009008 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009009 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009010 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009011 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009012 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009013 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009014 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009015 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009016 else if (IS_GEN6(dev_priv))
9017 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
9018 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009019 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009020 else if (IS_G4X(dev_priv))
9021 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009022 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009023 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02009024 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07009025 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02009026 else if (IS_GEN3(dev_priv))
9027 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9028 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
9029 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9030 else if (IS_GEN2(dev_priv))
9031 dev_priv->display.init_clock_gating = i830_init_clock_gating;
9032 else {
9033 MISSING_CASE(INTEL_DEVID(dev_priv));
9034 dev_priv->display.init_clock_gating = nop_init_clock_gating;
9035 }
9036}
9037
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009038/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009039void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009040{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009041 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009042
Daniel Vetterc921aba2012-04-26 23:28:17 +02009043 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009044 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009045 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009046 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02009047 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02009048
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009049 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009050 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009051 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01009052 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01009053 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07009054 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009055 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009056 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03009057
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009058 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009059 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009060 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02009061 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07009062 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08009063 dev_priv->display.compute_intermediate_wm =
9064 ilk_compute_intermediate_wm;
9065 dev_priv->display.initial_watermarks =
9066 ilk_initial_watermarks;
9067 dev_priv->display.optimize_watermarks =
9068 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02009069 } else {
9070 DRM_DEBUG_KMS("Failed to read display plane latency. "
9071 "Disable CxSR\n");
9072 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02009073 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02009074 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02009075 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009076 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009077 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02009078 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02009079 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03009080 } else if (IS_G4X(dev_priv)) {
9081 g4x_setup_wm_latency(dev_priv);
9082 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
9083 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
9084 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
9085 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009086 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009087 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009088 dev_priv->is_ddr3,
9089 dev_priv->fsb_freq,
9090 dev_priv->mem_freq)) {
9091 DRM_INFO("failed to find known CxSR latency "
9092 "(found ddr%s fsb freq %d, mem freq %d), "
9093 "disabling CxSR\n",
9094 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9095 dev_priv->fsb_freq, dev_priv->mem_freq);
9096 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009097 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009098 dev_priv->display.update_wm = NULL;
9099 } else
9100 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009101 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009102 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009103 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009104 dev_priv->display.update_wm = i9xx_update_wm;
9105 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009106 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009107 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009108 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009109 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009110 } else {
9111 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009112 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009113 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009114 } else {
9115 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009116 }
9117}
9118
Lyude87660502016-08-17 15:55:53 -04009119static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9120{
9121 uint32_t flags =
9122 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9123
9124 switch (flags) {
9125 case GEN6_PCODE_SUCCESS:
9126 return 0;
9127 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009128 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009129 case GEN6_PCODE_ILLEGAL_CMD:
9130 return -ENXIO;
9131 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009132 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009133 return -EOVERFLOW;
9134 case GEN6_PCODE_TIMEOUT:
9135 return -ETIMEDOUT;
9136 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009137 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009138 return 0;
9139 }
9140}
9141
9142static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9143{
9144 uint32_t flags =
9145 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9146
9147 switch (flags) {
9148 case GEN6_PCODE_SUCCESS:
9149 return 0;
9150 case GEN6_PCODE_ILLEGAL_CMD:
9151 return -ENXIO;
9152 case GEN7_PCODE_TIMEOUT:
9153 return -ETIMEDOUT;
9154 case GEN7_PCODE_ILLEGAL_DATA:
9155 return -EINVAL;
9156 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9157 return -EOVERFLOW;
9158 default:
9159 MISSING_CASE(flags);
9160 return 0;
9161 }
9162}
9163
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009164int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009165{
Lyude87660502016-08-17 15:55:53 -04009166 int status;
9167
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009168 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009169
Chris Wilson3f5582d2016-06-30 15:32:45 +01009170 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9171 * use te fw I915_READ variants to reduce the amount of work
9172 * required when reading/writing.
9173 */
9174
9175 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009176 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9177 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009178 return -EAGAIN;
9179 }
9180
Chris Wilson3f5582d2016-06-30 15:32:45 +01009181 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9182 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9183 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009184
Chris Wilsone09a3032017-04-11 11:13:39 +01009185 if (__intel_wait_for_register_fw(dev_priv,
9186 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9187 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009188 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9189 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009190 return -ETIMEDOUT;
9191 }
9192
Chris Wilson3f5582d2016-06-30 15:32:45 +01009193 *val = I915_READ_FW(GEN6_PCODE_DATA);
9194 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009195
Lyude87660502016-08-17 15:55:53 -04009196 if (INTEL_GEN(dev_priv) > 6)
9197 status = gen7_check_mailbox_status(dev_priv);
9198 else
9199 status = gen6_check_mailbox_status(dev_priv);
9200
9201 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009202 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9203 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009204 return status;
9205 }
9206
Ben Widawsky42c05262012-09-26 10:34:00 -07009207 return 0;
9208}
9209
Chris Wilson3f5582d2016-06-30 15:32:45 +01009210int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04009211 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009212{
Lyude87660502016-08-17 15:55:53 -04009213 int status;
9214
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009215 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009216
Chris Wilson3f5582d2016-06-30 15:32:45 +01009217 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9218 * use te fw I915_READ variants to reduce the amount of work
9219 * required when reading/writing.
9220 */
9221
9222 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009223 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9224 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009225 return -EAGAIN;
9226 }
9227
Chris Wilson3f5582d2016-06-30 15:32:45 +01009228 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009229 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009230 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009231
Chris Wilsone09a3032017-04-11 11:13:39 +01009232 if (__intel_wait_for_register_fw(dev_priv,
9233 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9234 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009235 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9236 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009237 return -ETIMEDOUT;
9238 }
9239
Chris Wilson3f5582d2016-06-30 15:32:45 +01009240 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009241
Lyude87660502016-08-17 15:55:53 -04009242 if (INTEL_GEN(dev_priv) > 6)
9243 status = gen7_check_mailbox_status(dev_priv);
9244 else
9245 status = gen6_check_mailbox_status(dev_priv);
9246
9247 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009248 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9249 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009250 return status;
9251 }
9252
Ben Widawsky42c05262012-09-26 10:34:00 -07009253 return 0;
9254}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009255
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009256static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9257 u32 request, u32 reply_mask, u32 reply,
9258 u32 *status)
9259{
9260 u32 val = request;
9261
9262 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9263
9264 return *status || ((val & reply_mask) == reply);
9265}
9266
9267/**
9268 * skl_pcode_request - send PCODE request until acknowledgment
9269 * @dev_priv: device private
9270 * @mbox: PCODE mailbox ID the request is targeted for
9271 * @request: request ID
9272 * @reply_mask: mask used to check for request acknowledgment
9273 * @reply: value used to check for request acknowledgment
9274 * @timeout_base_ms: timeout for polling with preemption enabled
9275 *
9276 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009277 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009278 * The request is acknowledged once the PCODE reply dword equals @reply after
9279 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009280 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009281 * preemption disabled.
9282 *
9283 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9284 * other error as reported by PCODE.
9285 */
9286int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9287 u32 reply_mask, u32 reply, int timeout_base_ms)
9288{
9289 u32 status;
9290 int ret;
9291
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009292 WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009293
9294#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9295 &status)
9296
9297 /*
9298 * Prime the PCODE by doing a request first. Normally it guarantees
9299 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9300 * _wait_for() doesn't guarantee when its passed condition is evaluated
9301 * first, so send the first request explicitly.
9302 */
9303 if (COND) {
9304 ret = 0;
9305 goto out;
9306 }
Chris Wilsona54b1872017-11-24 13:00:30 +00009307 ret = _wait_for(COND, timeout_base_ms * 1000, 10, 10);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009308 if (!ret)
9309 goto out;
9310
9311 /*
9312 * The above can time out if the number of requests was low (2 in the
9313 * worst case) _and_ PCODE was busy for some reason even after a
9314 * (queued) request and @timeout_base_ms delay. As a workaround retry
9315 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009316 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009317 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009318 * requests, and for any quirks of the PCODE firmware that delays
9319 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009320 */
9321 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9322 WARN_ON_ONCE(timeout_base_ms > 3);
9323 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009324 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009325 preempt_enable();
9326
9327out:
9328 return ret ? ret : status;
9329#undef COND
9330}
9331
Ville Syrjälädd06f882014-11-10 22:55:12 +02009332static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9333{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009334 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9335
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009336 /*
9337 * N = val - 0xb7
9338 * Slow = Fast = GPLL ref * N
9339 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009340 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009341}
9342
Fengguang Wub55dd642014-07-12 11:21:39 +02009343static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009344{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009345 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9346
9347 return DIV_ROUND_CLOSEST(1000 * val, rps->gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009348}
9349
Fengguang Wub55dd642014-07-12 11:21:39 +02009350static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309351{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009352 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9353
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009354 /*
9355 * N = val / 2
9356 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9357 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009358 return DIV_ROUND_CLOSEST(rps->gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309359}
9360
Fengguang Wub55dd642014-07-12 11:21:39 +02009361static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309362{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009363 struct intel_rps *rps = &dev_priv->gt_pm.rps;
9364
Ville Syrjälä1c147622014-08-18 14:42:43 +03009365 /* CHV needs even values */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009366 return DIV_ROUND_CLOSEST(2 * 1000 * val, rps->gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309367}
9368
Ville Syrjälä616bc822015-01-23 21:04:25 +02009369int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9370{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009371 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009372 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9373 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009374 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009375 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009376 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009377 return byt_gpu_freq(dev_priv, val);
9378 else
9379 return val * GT_FREQUENCY_MULTIPLIER;
9380}
9381
Ville Syrjälä616bc822015-01-23 21:04:25 +02009382int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9383{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009384 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009385 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9386 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009387 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009388 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009389 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009390 return byt_freq_opcode(dev_priv, val);
9391 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009392 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309393}
9394
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009395void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009396{
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009397 mutex_init(&dev_priv->pcu_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01009398
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01009399 atomic_set(&dev_priv->gt_pm.rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009400
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01009401 dev_priv->runtime_pm.suspended = false;
9402 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009403}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009404
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009405static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9406 const i915_reg_t reg)
9407{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009408 u32 lower, upper, tmp;
Chris Wilsonb4e3c932017-11-22 22:25:10 +00009409 unsigned long flags;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009410 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009411
9412 /* The register accessed do not need forcewake. We borrow
9413 * uncore lock to prevent concurrent access to range reg.
9414 */
Chris Wilsonb4e3c932017-11-22 22:25:10 +00009415 spin_lock_irqsave(&dev_priv->uncore.lock, flags);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009416
9417 /* vlv and chv residency counters are 40 bits in width.
9418 * With a control bit, we can choose between upper or lower
9419 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009420 *
9421 * Although we always use the counter in high-range mode elsewhere,
9422 * userspace may attempt to read the value before rc6 is initialised,
9423 * before we have set the default VLV_COUNTER_CONTROL value. So always
9424 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009425 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009426 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9427 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009428 upper = I915_READ_FW(reg);
9429 do {
9430 tmp = upper;
9431
9432 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9433 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9434 lower = I915_READ_FW(reg);
9435
9436 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9437 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9438 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009439 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009440
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009441 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
9442 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9443 * now.
9444 */
9445
Chris Wilsonb4e3c932017-11-22 22:25:10 +00009446 spin_unlock_irqrestore(&dev_priv->uncore.lock, flags);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009447
9448 return lower | (u64)upper << 8;
9449}
9450
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009451u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009452 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009453{
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009454 u64 time_hw;
9455 u32 mul, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009456
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00009457 if (!HAS_RC6(dev_priv))
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009458 return 0;
9459
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009460 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9461 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009462 mul = 1000000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009463 div = dev_priv->czclk_freq;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009464 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009465 } else {
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009466 /* 833.33ns units on Gen9LP, 1.28us elsewhere. */
9467 if (IS_GEN9_LP(dev_priv)) {
9468 mul = 10000;
9469 div = 12;
9470 } else {
9471 mul = 1280;
9472 div = 1;
9473 }
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009474
9475 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009476 }
9477
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00009478 return DIV_ROUND_UP_ULL(time_hw * mul, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009479}
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00009480
9481u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat)
9482{
9483 u32 cagf;
9484
9485 if (INTEL_GEN(dev_priv) >= 9)
9486 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
9487 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
9488 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
9489 else
9490 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
9491
9492 return cagf;
9493}