blob: 39acfadb5a2184721cbf9eea26b4281dee64edcd [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Ville Syrjälä93564042017-08-24 22:10:51 +030061 if (HAS_LLC(dev_priv)) {
62 /*
63 * WaCompressedResourceDisplayNewHashMode:skl,kbl
64 * Display WA#0390: skl,kbl
65 *
66 * Must match Sampler, Pixel Back End, and Media. See
67 * WaCompressedResourceSamplerPbeMediaNewHashMode.
68 */
69 I915_WRITE(CHICKEN_PAR1_1,
70 I915_READ(CHICKEN_PAR1_1) |
71 SKL_DE_COMPRESSED_HASH_MODE);
72 }
73
Rodrigo Vivi82525c12017-06-08 08:50:00 -070074 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Mika Kuoppalab033bb62016-06-07 17:19:04 +030075 I915_WRITE(CHICKEN_PAR1_1,
76 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
77
78 I915_WRITE(GEN8_CONFIG0,
79 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030080
Rodrigo Vivi82525c12017-06-08 08:50:00 -070081 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030082 I915_WRITE(GEN8_CHICKEN_DCPR_1,
83 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030084
Rodrigo Vivi82525c12017-06-08 08:50:00 -070085 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl,cfl */
86 /* WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030087 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
88 DISP_FBC_WM_DIS |
89 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030090
Rodrigo Vivi82525c12017-06-08 08:50:00 -070091 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl,cfl */
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030092 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
93 ILK_DPFC_DISABLE_DUMMY0);
Praveen Paneri32087d12017-08-03 23:02:10 +053094
95 if (IS_SKYLAKE(dev_priv)) {
96 /* WaDisableDopClockGating */
97 I915_WRITE(GEN7_MISCCPCTL, I915_READ(GEN7_MISCCPCTL)
98 & ~GEN7_DOP_CLOCK_GATE_ENABLE);
99 }
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300100}
101
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200102static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200103{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200104 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200105
Nick Hoatha7546152015-06-29 14:07:32 +0100106 /* WaDisableSDEUnitClockGating:bxt */
107 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
108 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
109
Imre Deak32608ca2015-03-11 11:10:27 +0200110 /*
111 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200112 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200113 */
Imre Deak32608ca2015-03-11 11:10:27 +0200114 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200115 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200116
117 /*
118 * Wa: Backlight PWM may stop in the asserted state, causing backlight
119 * to stay fully on.
120 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200121 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
122 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200123}
124
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200125static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
126{
Rodrigo Vivi8f067832017-09-05 12:30:13 -0700127 u32 val;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200128 gen9_init_clock_gating(dev_priv);
129
130 /*
131 * WaDisablePWMClockGating:glk
132 * Backlight PWM may stop in the asserted state, causing backlight
133 * to stay fully on.
134 */
135 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
136 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200137
138 /* WaDDIIOTimeout:glk */
139 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
140 u32 val = I915_READ(CHICKEN_MISC_2);
141 val &= ~(GLK_CL0_PWR_DOWN |
142 GLK_CL1_PWR_DOWN |
143 GLK_CL2_PWR_DOWN);
144 I915_WRITE(CHICKEN_MISC_2, val);
145 }
146
Rodrigo Vivi8f067832017-09-05 12:30:13 -0700147 /* Display WA #1133: WaFbcSkipSegments:glk */
148 val = I915_READ(ILK_DPFC_CHICKEN);
149 val &= ~GLK_SKIP_SEG_COUNT_MASK;
150 val |= GLK_SKIP_SEG_EN | GLK_SKIP_SEG_COUNT(1);
151 I915_WRITE(ILK_DPFC_CHICKEN, val);
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200152}
153
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200154static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200155{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200156 u32 tmp;
157
158 tmp = I915_READ(CLKCFG);
159
160 switch (tmp & CLKCFG_FSB_MASK) {
161 case CLKCFG_FSB_533:
162 dev_priv->fsb_freq = 533; /* 133*4 */
163 break;
164 case CLKCFG_FSB_800:
165 dev_priv->fsb_freq = 800; /* 200*4 */
166 break;
167 case CLKCFG_FSB_667:
168 dev_priv->fsb_freq = 667; /* 167*4 */
169 break;
170 case CLKCFG_FSB_400:
171 dev_priv->fsb_freq = 400; /* 100*4 */
172 break;
173 }
174
175 switch (tmp & CLKCFG_MEM_MASK) {
176 case CLKCFG_MEM_533:
177 dev_priv->mem_freq = 533;
178 break;
179 case CLKCFG_MEM_667:
180 dev_priv->mem_freq = 667;
181 break;
182 case CLKCFG_MEM_800:
183 dev_priv->mem_freq = 800;
184 break;
185 }
186
187 /* detect pineview DDR3 setting */
188 tmp = I915_READ(CSHRDDR3CTL);
189 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
190}
191
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200192static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200193{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200194 u16 ddrpll, csipll;
195
196 ddrpll = I915_READ16(DDRMPLL1);
197 csipll = I915_READ16(CSIPLL0);
198
199 switch (ddrpll & 0xff) {
200 case 0xc:
201 dev_priv->mem_freq = 800;
202 break;
203 case 0x10:
204 dev_priv->mem_freq = 1066;
205 break;
206 case 0x14:
207 dev_priv->mem_freq = 1333;
208 break;
209 case 0x18:
210 dev_priv->mem_freq = 1600;
211 break;
212 default:
213 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
214 ddrpll & 0xff);
215 dev_priv->mem_freq = 0;
216 break;
217 }
218
Daniel Vetter20e4d402012-08-08 23:35:39 +0200219 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200220
221 switch (csipll & 0x3ff) {
222 case 0x00c:
223 dev_priv->fsb_freq = 3200;
224 break;
225 case 0x00e:
226 dev_priv->fsb_freq = 3733;
227 break;
228 case 0x010:
229 dev_priv->fsb_freq = 4266;
230 break;
231 case 0x012:
232 dev_priv->fsb_freq = 4800;
233 break;
234 case 0x014:
235 dev_priv->fsb_freq = 5333;
236 break;
237 case 0x016:
238 dev_priv->fsb_freq = 5866;
239 break;
240 case 0x018:
241 dev_priv->fsb_freq = 6400;
242 break;
243 default:
244 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
245 csipll & 0x3ff);
246 dev_priv->fsb_freq = 0;
247 break;
248 }
249
250 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200251 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200252 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200253 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200254 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200255 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200256 }
257}
258
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300259static const struct cxsr_latency cxsr_latency_table[] = {
260 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
261 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
262 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
263 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
264 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
265
266 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
267 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
268 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
269 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
270 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
271
272 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
273 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
274 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
275 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
276 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
277
278 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
279 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
280 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
281 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
282 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
283
284 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
285 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
286 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
287 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
288 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
289
290 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
291 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
292 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
293 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
294 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
295};
296
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100297static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
298 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300299 int fsb,
300 int mem)
301{
302 const struct cxsr_latency *latency;
303 int i;
304
305 if (fsb == 0 || mem == 0)
306 return NULL;
307
308 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
309 latency = &cxsr_latency_table[i];
310 if (is_desktop == latency->is_desktop &&
311 is_ddr3 == latency->is_ddr3 &&
312 fsb == latency->fsb_freq && mem == latency->mem_freq)
313 return latency;
314 }
315
316 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
317
318 return NULL;
319}
320
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200321static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
322{
323 u32 val;
324
325 mutex_lock(&dev_priv->rps.hw_lock);
326
327 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
328 if (enable)
329 val &= ~FORCE_DDR_HIGH_FREQ;
330 else
331 val |= FORCE_DDR_HIGH_FREQ;
332 val &= ~FORCE_DDR_LOW_FREQ;
333 val |= FORCE_DDR_FREQ_REQ_ACK;
334 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
335
336 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
337 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
338 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
339
340 mutex_unlock(&dev_priv->rps.hw_lock);
341}
342
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200343static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
344{
345 u32 val;
346
347 mutex_lock(&dev_priv->rps.hw_lock);
348
349 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
350 if (enable)
351 val |= DSP_MAXFIFO_PM5_ENABLE;
352 else
353 val &= ~DSP_MAXFIFO_PM5_ENABLE;
354 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
355
356 mutex_unlock(&dev_priv->rps.hw_lock);
357}
358
Ville Syrjäläf4998962015-03-10 17:02:21 +0200359#define FW_WM(value, plane) \
360 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
361
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200362static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300363{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200364 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300365 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300366
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100367 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200368 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300369 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300370 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200371 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200372 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300373 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300374 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200375 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200376 val = I915_READ(DSPFW3);
377 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
378 if (enable)
379 val |= PINEVIEW_SELF_REFRESH_EN;
380 else
381 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300382 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300383 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100384 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200385 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300386 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
387 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
388 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300389 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100390 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300391 /*
392 * FIXME can't find a bit like this for 915G, and
393 * and yet it does have the related watermark in
394 * FW_BLC_SELF. What's going on?
395 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200396 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300397 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
398 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
399 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300400 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300401 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200402 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300403 }
404
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200405 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
406
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200407 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
408 enableddisabled(enable),
409 enableddisabled(was_enabled));
410
411 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300412}
413
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300414/**
415 * intel_set_memory_cxsr - Configure CxSR state
416 * @dev_priv: i915 device
417 * @enable: Allow vs. disallow CxSR
418 *
419 * Allow or disallow the system to enter a special CxSR
420 * (C-state self refresh) state. What typically happens in CxSR mode
421 * is that several display FIFOs may get combined into a single larger
422 * FIFO for a particular plane (so called max FIFO mode) to allow the
423 * system to defer memory fetches longer, and the memory will enter
424 * self refresh.
425 *
426 * Note that enabling CxSR does not guarantee that the system enter
427 * this special mode, nor does it guarantee that the system stays
428 * in that mode once entered. So this just allows/disallows the system
429 * to autonomously utilize the CxSR mode. Other factors such as core
430 * C-states will affect when/if the system actually enters/exits the
431 * CxSR mode.
432 *
433 * Note that on VLV/CHV this actually only controls the max FIFO mode,
434 * and the system is free to enter/exit memory self refresh at any time
435 * even when the use of CxSR has been disallowed.
436 *
437 * While the system is actually in the CxSR/max FIFO mode, some plane
438 * control registers will not get latched on vblank. Thus in order to
439 * guarantee the system will respond to changes in the plane registers
440 * we must always disallow CxSR prior to making changes to those registers.
441 * Unfortunately the system will re-evaluate the CxSR conditions at
442 * frame start which happens after vblank start (which is when the plane
443 * registers would get latched), so we can't proceed with the plane update
444 * during the same frame where we disallowed CxSR.
445 *
446 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
447 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
448 * the hardware w.r.t. HPLL SR when writing to plane registers.
449 * Disallowing just CxSR is sufficient.
450 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200451bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200452{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200453 bool ret;
454
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200455 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200456 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300457 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
458 dev_priv->wm.vlv.cxsr = enable;
459 else if (IS_G4X(dev_priv))
460 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200461 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200462
463 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200464}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200465
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466/*
467 * Latency for FIFO fetches is dependent on several factors:
468 * - memory configuration (speed, channels)
469 * - chipset
470 * - current MCH state
471 * It can be fairly high in some situations, so here we assume a fairly
472 * pessimal value. It's a tradeoff between extra memory fetches (if we
473 * set this value too high, the FIFO will fetch frequently to stay full)
474 * and power consumption (set it too low to save power and we might see
475 * FIFO underruns and display "flicker").
476 *
477 * A value of 5us seems to be a good balance; safe for very low end
478 * platforms but not overly aggressive on lower latency configs.
479 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100480static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300481
Ville Syrjäläb5004722015-03-05 21:19:47 +0200482#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
483 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
484
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200485static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200486{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200487 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200488 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200489 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200490 enum pipe pipe = crtc->pipe;
491 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200492
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200493 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200494 uint32_t dsparb, dsparb2, dsparb3;
495 case PIPE_A:
496 dsparb = I915_READ(DSPARB);
497 dsparb2 = I915_READ(DSPARB2);
498 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
499 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
500 break;
501 case PIPE_B:
502 dsparb = I915_READ(DSPARB);
503 dsparb2 = I915_READ(DSPARB2);
504 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
505 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
506 break;
507 case PIPE_C:
508 dsparb2 = I915_READ(DSPARB2);
509 dsparb3 = I915_READ(DSPARB3);
510 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
511 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
512 break;
513 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200514 MISSING_CASE(pipe);
515 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200516 }
517
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200518 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
519 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
520 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
521 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200522}
523
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200524static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300526 uint32_t dsparb = I915_READ(DSPARB);
527 int size;
528
529 size = dsparb & 0x7f;
530 if (plane)
531 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
532
533 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
534 plane ? "B" : "A", size);
535
536 return size;
537}
538
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200539static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300541 uint32_t dsparb = I915_READ(DSPARB);
542 int size;
543
544 size = dsparb & 0x1ff;
545 if (plane)
546 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
547 size >>= 1; /* Convert to cachelines */
548
549 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
550 plane ? "B" : "A", size);
551
552 return size;
553}
554
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200555static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557 uint32_t dsparb = I915_READ(DSPARB);
558 int size;
559
560 size = dsparb & 0x7f;
561 size >>= 2; /* Convert to cachelines */
562
563 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
564 plane ? "B" : "A",
565 size);
566
567 return size;
568}
569
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300570/* Pineview has different values for various configs */
571static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = PINEVIEW_DISPLAY_FIFO,
573 .max_wm = PINEVIEW_MAX_WM,
574 .default_wm = PINEVIEW_DFT_WM,
575 .guard_size = PINEVIEW_GUARD_WM,
576 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300579 .fifo_size = PINEVIEW_DISPLAY_FIFO,
580 .max_wm = PINEVIEW_MAX_WM,
581 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
582 .guard_size = PINEVIEW_GUARD_WM,
583 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584};
585static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300586 .fifo_size = PINEVIEW_CURSOR_FIFO,
587 .max_wm = PINEVIEW_CURSOR_MAX_WM,
588 .default_wm = PINEVIEW_CURSOR_DFT_WM,
589 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
590 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300591};
592static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = PINEVIEW_CURSOR_FIFO,
594 .max_wm = PINEVIEW_CURSOR_MAX_WM,
595 .default_wm = PINEVIEW_CURSOR_DFT_WM,
596 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
597 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300600 .fifo_size = I965_CURSOR_FIFO,
601 .max_wm = I965_CURSOR_MAX_WM,
602 .default_wm = I965_CURSOR_DFT_WM,
603 .guard_size = 2,
604 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300605};
606static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300607 .fifo_size = I945_FIFO_SIZE,
608 .max_wm = I915_MAX_WM,
609 .default_wm = 1,
610 .guard_size = 2,
611 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612};
613static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300614 .fifo_size = I915_FIFO_SIZE,
615 .max_wm = I915_MAX_WM,
616 .default_wm = 1,
617 .guard_size = 2,
618 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300619};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300620static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300621 .fifo_size = I855GM_FIFO_SIZE,
622 .max_wm = I915_MAX_WM,
623 .default_wm = 1,
624 .guard_size = 2,
625 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300626};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300627static const struct intel_watermark_params i830_bc_wm_info = {
628 .fifo_size = I855GM_FIFO_SIZE,
629 .max_wm = I915_MAX_WM/2,
630 .default_wm = 1,
631 .guard_size = 2,
632 .cacheline_size = I830_FIFO_LINE_SIZE,
633};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200634static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300635 .fifo_size = I830_FIFO_SIZE,
636 .max_wm = I915_MAX_WM,
637 .default_wm = 1,
638 .guard_size = 2,
639 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300640};
641
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300642/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300643 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
644 * @pixel_rate: Pipe pixel rate in kHz
645 * @cpp: Plane bytes per pixel
646 * @latency: Memory wakeup latency in 0.1us units
647 *
648 * Compute the watermark using the method 1 or "small buffer"
649 * formula. The caller may additonally add extra cachelines
650 * to account for TLB misses and clock crossings.
651 *
652 * This method is concerned with the short term drain rate
653 * of the FIFO, ie. it does not account for blanking periods
654 * which would effectively reduce the average drain rate across
655 * a longer period. The name "small" refers to the fact the
656 * FIFO is relatively small compared to the amount of data
657 * fetched.
658 *
659 * The FIFO level vs. time graph might look something like:
660 *
661 * |\ |\
662 * | \ | \
663 * __---__---__ (- plane active, _ blanking)
664 * -> time
665 *
666 * or perhaps like this:
667 *
668 * |\|\ |\|\
669 * __----__----__ (- plane active, _ blanking)
670 * -> time
671 *
672 * Returns:
673 * The watermark in bytes
674 */
675static unsigned int intel_wm_method1(unsigned int pixel_rate,
676 unsigned int cpp,
677 unsigned int latency)
678{
679 uint64_t ret;
680
681 ret = (uint64_t) pixel_rate * cpp * latency;
682 ret = DIV_ROUND_UP_ULL(ret, 10000);
683
684 return ret;
685}
686
687/**
688 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
689 * @pixel_rate: Pipe pixel rate in kHz
690 * @htotal: Pipe horizontal total
691 * @width: Plane width in pixels
692 * @cpp: Plane bytes per pixel
693 * @latency: Memory wakeup latency in 0.1us units
694 *
695 * Compute the watermark using the method 2 or "large buffer"
696 * formula. The caller may additonally add extra cachelines
697 * to account for TLB misses and clock crossings.
698 *
699 * This method is concerned with the long term drain rate
700 * of the FIFO, ie. it does account for blanking periods
701 * which effectively reduce the average drain rate across
702 * a longer period. The name "large" refers to the fact the
703 * FIFO is relatively large compared to the amount of data
704 * fetched.
705 *
706 * The FIFO level vs. time graph might look something like:
707 *
708 * |\___ |\___
709 * | \___ | \___
710 * | \ | \
711 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
712 * -> time
713 *
714 * Returns:
715 * The watermark in bytes
716 */
717static unsigned int intel_wm_method2(unsigned int pixel_rate,
718 unsigned int htotal,
719 unsigned int width,
720 unsigned int cpp,
721 unsigned int latency)
722{
723 unsigned int ret;
724
725 /*
726 * FIXME remove once all users are computing
727 * watermarks in the correct place.
728 */
729 if (WARN_ON_ONCE(htotal == 0))
730 htotal = 1;
731
732 ret = (latency * pixel_rate) / (htotal * 10000);
733 ret = (ret + 1) * width * cpp;
734
735 return ret;
736}
737
738/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300739 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300740 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200742 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300743 * @latency_ns: memory latency for the platform
744 *
745 * Calculate the watermark level (the level at which the display plane will
746 * start fetching from memory again). Each chip has a different display
747 * FIFO size and allocation, so the caller needs to figure that out and pass
748 * in the correct intel_watermark_params structure.
749 *
750 * As the pixel clock runs, the FIFO will be drained at a rate that depends
751 * on the pixel size. When it reaches the watermark level, it'll start
752 * fetching FIFO line sized based chunks from memory until the FIFO fills
753 * past the watermark point. If the FIFO drains completely, a FIFO underrun
754 * will occur, and a display engine hang could result.
755 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300756static unsigned int intel_calculate_wm(int pixel_rate,
757 const struct intel_watermark_params *wm,
758 int fifo_size, int cpp,
759 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300760{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300761 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300762
763 /*
764 * Note: we need to make sure we don't overflow for various clock &
765 * latency values.
766 * clocks go from a few thousand to several hundred thousand.
767 * latency is usually a few thousand
768 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300769 entries = intel_wm_method1(pixel_rate, cpp,
770 latency_ns / 100);
771 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
772 wm->guard_size;
773 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300774
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300775 wm_size = fifo_size - entries;
776 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300777
778 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300779 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300780 wm_size = wm->max_wm;
781 if (wm_size <= 0)
782 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300783
784 /*
785 * Bspec seems to indicate that the value shouldn't be lower than
786 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
787 * Lets go for 8 which is the burst size since certain platforms
788 * already use a hardcoded 8 (which is what the spec says should be
789 * done).
790 */
791 if (wm_size <= 8)
792 wm_size = 8;
793
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300794 return wm_size;
795}
796
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300797static bool is_disabling(int old, int new, int threshold)
798{
799 return old >= threshold && new < threshold;
800}
801
802static bool is_enabling(int old, int new, int threshold)
803{
804 return old < threshold && new >= threshold;
805}
806
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300807static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
808{
809 return dev_priv->wm.max_level + 1;
810}
811
Ville Syrjälä24304d812017-03-14 17:10:49 +0200812static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
813 const struct intel_plane_state *plane_state)
814{
815 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
816
817 /* FIXME check the 'enable' instead */
818 if (!crtc_state->base.active)
819 return false;
820
821 /*
822 * Treat cursor with fb as always visible since cursor updates
823 * can happen faster than the vrefresh rate, and the current
824 * watermark code doesn't handle that correctly. Cursor updates
825 * which set/clear the fb or change the cursor size are going
826 * to get throttled by intel_legacy_cursor_update() to work
827 * around this problem with the watermark code.
828 */
829 if (plane->id == PLANE_CURSOR)
830 return plane_state->base.fb != NULL;
831 else
832 return plane_state->base.visible;
833}
834
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200835static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200837 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300838
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200839 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200840 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300841 if (enabled)
842 return NULL;
843 enabled = crtc;
844 }
845 }
846
847 return enabled;
848}
849
Ville Syrjälä432081b2016-10-31 22:37:03 +0200850static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300851{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200852 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200853 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300854 const struct cxsr_latency *latency;
855 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300856 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300857
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100858 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
859 dev_priv->is_ddr3,
860 dev_priv->fsb_freq,
861 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300862 if (!latency) {
863 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300864 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300865 return;
866 }
867
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200868 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300869 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200870 const struct drm_display_mode *adjusted_mode =
871 &crtc->config->base.adjusted_mode;
872 const struct drm_framebuffer *fb =
873 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200874 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300875 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876
877 /* Display SR */
878 wm = intel_calculate_wm(clock, &pineview_display_wm,
879 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200880 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300881 reg = I915_READ(DSPFW1);
882 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200883 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300884 I915_WRITE(DSPFW1, reg);
885 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
886
887 /* cursor SR */
888 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
889 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300890 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891 reg = I915_READ(DSPFW3);
892 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200893 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 I915_WRITE(DSPFW3, reg);
895
896 /* Display HPLL off SR */
897 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
898 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200899 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 reg = I915_READ(DSPFW3);
901 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200902 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300903 I915_WRITE(DSPFW3, reg);
904
905 /* cursor HPLL off SR */
906 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
907 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300908 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300909 reg = I915_READ(DSPFW3);
910 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200911 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300912 I915_WRITE(DSPFW3, reg);
913 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
914
Imre Deak5209b1f2014-07-01 12:36:17 +0300915 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300916 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300917 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300918 }
919}
920
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300921/*
922 * Documentation says:
923 * "If the line size is small, the TLB fetches can get in the way of the
924 * data fetches, causing some lag in the pixel data return which is not
925 * accounted for in the above formulas. The following adjustment only
926 * needs to be applied if eight whole lines fit in the buffer at once.
927 * The WM is adjusted upwards by the difference between the FIFO size
928 * and the size of 8 whole lines. This adjustment is always performed
929 * in the actual pixel depth regardless of whether FBC is enabled or not."
930 */
931static int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
932{
933 int tlb_miss = fifo_size * 64 - width * cpp * 8;
934
935 return max(0, tlb_miss);
936}
937
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300938static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
939 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300940{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300941 enum pipe pipe;
942
943 for_each_pipe(dev_priv, pipe)
944 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
945
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300946 I915_WRITE(DSPFW1,
947 FW_WM(wm->sr.plane, SR) |
948 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
949 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
950 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
951 I915_WRITE(DSPFW2,
952 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
953 FW_WM(wm->sr.fbc, FBC_SR) |
954 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
955 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
956 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
957 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
958 I915_WRITE(DSPFW3,
959 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
960 FW_WM(wm->sr.cursor, CURSOR_SR) |
961 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
962 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300963
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300964 POSTING_READ(DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300965}
966
Ville Syrjälä15665972015-03-10 16:16:28 +0200967#define FW_WM_VLV(value, plane) \
968 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
969
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200970static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200971 const struct vlv_wm_values *wm)
972{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200973 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200974
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200975 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200976 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
977
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200978 I915_WRITE(VLV_DDL(pipe),
979 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
980 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
981 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
982 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
983 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200984
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200985 /*
986 * Zero the (unused) WM1 watermarks, and also clear all the
987 * high order bits so that there are no out of bounds values
988 * present in the registers during the reprogramming.
989 */
990 I915_WRITE(DSPHOWM, 0);
991 I915_WRITE(DSPHOWM1, 0);
992 I915_WRITE(DSPFW4, 0);
993 I915_WRITE(DSPFW5, 0);
994 I915_WRITE(DSPFW6, 0);
995
Ville Syrjäläae801522015-03-05 21:19:49 +0200996 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200997 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200998 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
999 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1000 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001001 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001002 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1003 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1004 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +02001005 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001006 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001007
1008 if (IS_CHERRYVIEW(dev_priv)) {
1009 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001010 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1011 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001012 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001013 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1014 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +02001015 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001016 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1017 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001018 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001019 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001020 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1021 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1022 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1023 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1024 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1025 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1026 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1027 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1028 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001029 } else {
1030 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001031 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1032 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001033 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001034 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001035 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1036 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1037 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1038 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1039 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1040 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001041 }
1042
1043 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001044}
1045
Ville Syrjälä15665972015-03-10 16:16:28 +02001046#undef FW_WM_VLV
1047
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001048static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1049{
1050 /* all latencies in usec */
1051 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1052 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001053 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001054
Ville Syrjälä79d94302017-04-21 21:14:30 +03001055 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001056}
1057
1058static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1059{
1060 /*
1061 * DSPCNTR[13] supposedly controls whether the
1062 * primary plane can use the FIFO space otherwise
1063 * reserved for the sprite plane. It's not 100% clear
1064 * what the actual FIFO size is, but it looks like we
1065 * can happily set both primary and sprite watermarks
1066 * up to 127 cachelines. So that would seem to mean
1067 * that either DSPCNTR[13] doesn't do anything, or that
1068 * the total FIFO is >= 256 cachelines in size. Either
1069 * way, we don't seem to have to worry about this
1070 * repartitioning as the maximum watermark value the
1071 * register can hold for each plane is lower than the
1072 * minimum FIFO size.
1073 */
1074 switch (plane_id) {
1075 case PLANE_CURSOR:
1076 return 63;
1077 case PLANE_PRIMARY:
1078 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1079 case PLANE_SPRITE0:
1080 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1081 default:
1082 MISSING_CASE(plane_id);
1083 return 0;
1084 }
1085}
1086
1087static int g4x_fbc_fifo_size(int level)
1088{
1089 switch (level) {
1090 case G4X_WM_LEVEL_SR:
1091 return 7;
1092 case G4X_WM_LEVEL_HPLL:
1093 return 15;
1094 default:
1095 MISSING_CASE(level);
1096 return 0;
1097 }
1098}
1099
1100static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1101 const struct intel_plane_state *plane_state,
1102 int level)
1103{
1104 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1105 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1106 const struct drm_display_mode *adjusted_mode =
1107 &crtc_state->base.adjusted_mode;
1108 int clock, htotal, cpp, width, wm;
1109 int latency = dev_priv->wm.pri_latency[level] * 10;
1110
1111 if (latency == 0)
1112 return USHRT_MAX;
1113
1114 if (!intel_wm_plane_visible(crtc_state, plane_state))
1115 return 0;
1116
1117 /*
1118 * Not 100% sure which way ELK should go here as the
1119 * spec only says CL/CTG should assume 32bpp and BW
1120 * doesn't need to. But as these things followed the
1121 * mobile vs. desktop lines on gen3 as well, let's
1122 * assume ELK doesn't need this.
1123 *
1124 * The spec also fails to list such a restriction for
1125 * the HPLL watermark, which seems a little strange.
1126 * Let's use 32bpp for the HPLL watermark as well.
1127 */
1128 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1129 level != G4X_WM_LEVEL_NORMAL)
1130 cpp = 4;
1131 else
1132 cpp = plane_state->base.fb->format->cpp[0];
1133
1134 clock = adjusted_mode->crtc_clock;
1135 htotal = adjusted_mode->crtc_htotal;
1136
1137 if (plane->id == PLANE_CURSOR)
1138 width = plane_state->base.crtc_w;
1139 else
1140 width = drm_rect_width(&plane_state->base.dst);
1141
1142 if (plane->id == PLANE_CURSOR) {
1143 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1144 } else if (plane->id == PLANE_PRIMARY &&
1145 level == G4X_WM_LEVEL_NORMAL) {
1146 wm = intel_wm_method1(clock, cpp, latency);
1147 } else {
1148 int small, large;
1149
1150 small = intel_wm_method1(clock, cpp, latency);
1151 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1152
1153 wm = min(small, large);
1154 }
1155
1156 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1157 width, cpp);
1158
1159 wm = DIV_ROUND_UP(wm, 64) + 2;
1160
1161 return min_t(int, wm, USHRT_MAX);
1162}
1163
1164static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1165 int level, enum plane_id plane_id, u16 value)
1166{
1167 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1168 bool dirty = false;
1169
1170 for (; level < intel_wm_num_levels(dev_priv); level++) {
1171 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1172
1173 dirty |= raw->plane[plane_id] != value;
1174 raw->plane[plane_id] = value;
1175 }
1176
1177 return dirty;
1178}
1179
1180static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1181 int level, u16 value)
1182{
1183 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1184 bool dirty = false;
1185
1186 /* NORMAL level doesn't have an FBC watermark */
1187 level = max(level, G4X_WM_LEVEL_SR);
1188
1189 for (; level < intel_wm_num_levels(dev_priv); level++) {
1190 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1191
1192 dirty |= raw->fbc != value;
1193 raw->fbc = value;
1194 }
1195
1196 return dirty;
1197}
1198
1199static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1200 const struct intel_plane_state *pstate,
1201 uint32_t pri_val);
1202
1203static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1204 const struct intel_plane_state *plane_state)
1205{
1206 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1207 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1208 enum plane_id plane_id = plane->id;
1209 bool dirty = false;
1210 int level;
1211
1212 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1213 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1214 if (plane_id == PLANE_PRIMARY)
1215 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1216 goto out;
1217 }
1218
1219 for (level = 0; level < num_levels; level++) {
1220 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1221 int wm, max_wm;
1222
1223 wm = g4x_compute_wm(crtc_state, plane_state, level);
1224 max_wm = g4x_plane_fifo_size(plane_id, level);
1225
1226 if (wm > max_wm)
1227 break;
1228
1229 dirty |= raw->plane[plane_id] != wm;
1230 raw->plane[plane_id] = wm;
1231
1232 if (plane_id != PLANE_PRIMARY ||
1233 level == G4X_WM_LEVEL_NORMAL)
1234 continue;
1235
1236 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1237 raw->plane[plane_id]);
1238 max_wm = g4x_fbc_fifo_size(level);
1239
1240 /*
1241 * FBC wm is not mandatory as we
1242 * can always just disable its use.
1243 */
1244 if (wm > max_wm)
1245 wm = USHRT_MAX;
1246
1247 dirty |= raw->fbc != wm;
1248 raw->fbc = wm;
1249 }
1250
1251 /* mark watermarks as invalid */
1252 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1253
1254 if (plane_id == PLANE_PRIMARY)
1255 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1256
1257 out:
1258 if (dirty) {
1259 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1260 plane->base.name,
1261 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1262 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1263 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1264
1265 if (plane_id == PLANE_PRIMARY)
1266 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1267 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1268 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1269 }
1270
1271 return dirty;
1272}
1273
1274static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1275 enum plane_id plane_id, int level)
1276{
1277 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1278
1279 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1280}
1281
1282static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1283 int level)
1284{
1285 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1286
1287 if (level > dev_priv->wm.max_level)
1288 return false;
1289
1290 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1291 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1292 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1293}
1294
1295/* mark all levels starting from 'level' as invalid */
1296static void g4x_invalidate_wms(struct intel_crtc *crtc,
1297 struct g4x_wm_state *wm_state, int level)
1298{
1299 if (level <= G4X_WM_LEVEL_NORMAL) {
1300 enum plane_id plane_id;
1301
1302 for_each_plane_id_on_crtc(crtc, plane_id)
1303 wm_state->wm.plane[plane_id] = USHRT_MAX;
1304 }
1305
1306 if (level <= G4X_WM_LEVEL_SR) {
1307 wm_state->cxsr = false;
1308 wm_state->sr.cursor = USHRT_MAX;
1309 wm_state->sr.plane = USHRT_MAX;
1310 wm_state->sr.fbc = USHRT_MAX;
1311 }
1312
1313 if (level <= G4X_WM_LEVEL_HPLL) {
1314 wm_state->hpll_en = false;
1315 wm_state->hpll.cursor = USHRT_MAX;
1316 wm_state->hpll.plane = USHRT_MAX;
1317 wm_state->hpll.fbc = USHRT_MAX;
1318 }
1319}
1320
1321static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1322{
1323 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1324 struct intel_atomic_state *state =
1325 to_intel_atomic_state(crtc_state->base.state);
1326 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1327 int num_active_planes = hweight32(crtc_state->active_planes &
1328 ~BIT(PLANE_CURSOR));
1329 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001330 const struct intel_plane_state *old_plane_state;
1331 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001332 struct intel_plane *plane;
1333 enum plane_id plane_id;
1334 int i, level;
1335 unsigned int dirty = 0;
1336
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001337 for_each_oldnew_intel_plane_in_state(state, plane,
1338 old_plane_state,
1339 new_plane_state, i) {
1340 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001341 old_plane_state->base.crtc != &crtc->base)
1342 continue;
1343
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001344 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001345 dirty |= BIT(plane->id);
1346 }
1347
1348 if (!dirty)
1349 return 0;
1350
1351 level = G4X_WM_LEVEL_NORMAL;
1352 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1353 goto out;
1354
1355 raw = &crtc_state->wm.g4x.raw[level];
1356 for_each_plane_id_on_crtc(crtc, plane_id)
1357 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1358
1359 level = G4X_WM_LEVEL_SR;
1360
1361 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1362 goto out;
1363
1364 raw = &crtc_state->wm.g4x.raw[level];
1365 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1366 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1367 wm_state->sr.fbc = raw->fbc;
1368
1369 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1370
1371 level = G4X_WM_LEVEL_HPLL;
1372
1373 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1374 goto out;
1375
1376 raw = &crtc_state->wm.g4x.raw[level];
1377 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1378 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1379 wm_state->hpll.fbc = raw->fbc;
1380
1381 wm_state->hpll_en = wm_state->cxsr;
1382
1383 level++;
1384
1385 out:
1386 if (level == G4X_WM_LEVEL_NORMAL)
1387 return -EINVAL;
1388
1389 /* invalidate the higher levels */
1390 g4x_invalidate_wms(crtc, wm_state, level);
1391
1392 /*
1393 * Determine if the FBC watermark(s) can be used. IF
1394 * this isn't the case we prefer to disable the FBC
1395 ( watermark(s) rather than disable the SR/HPLL
1396 * level(s) entirely.
1397 */
1398 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1399
1400 if (level >= G4X_WM_LEVEL_SR &&
1401 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1402 wm_state->fbc_en = false;
1403 else if (level >= G4X_WM_LEVEL_HPLL &&
1404 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1405 wm_state->fbc_en = false;
1406
1407 return 0;
1408}
1409
1410static int g4x_compute_intermediate_wm(struct drm_device *dev,
1411 struct intel_crtc *crtc,
1412 struct intel_crtc_state *crtc_state)
1413{
1414 struct g4x_wm_state *intermediate = &crtc_state->wm.g4x.intermediate;
1415 const struct g4x_wm_state *optimal = &crtc_state->wm.g4x.optimal;
1416 const struct g4x_wm_state *active = &crtc->wm.active.g4x;
1417 enum plane_id plane_id;
1418
1419 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1420 !crtc_state->disable_cxsr;
1421 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
1422 !crtc_state->disable_cxsr;
1423 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1424
1425 for_each_plane_id_on_crtc(crtc, plane_id) {
1426 intermediate->wm.plane[plane_id] =
1427 max(optimal->wm.plane[plane_id],
1428 active->wm.plane[plane_id]);
1429
1430 WARN_ON(intermediate->wm.plane[plane_id] >
1431 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1432 }
1433
1434 intermediate->sr.plane = max(optimal->sr.plane,
1435 active->sr.plane);
1436 intermediate->sr.cursor = max(optimal->sr.cursor,
1437 active->sr.cursor);
1438 intermediate->sr.fbc = max(optimal->sr.fbc,
1439 active->sr.fbc);
1440
1441 intermediate->hpll.plane = max(optimal->hpll.plane,
1442 active->hpll.plane);
1443 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1444 active->hpll.cursor);
1445 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1446 active->hpll.fbc);
1447
1448 WARN_ON((intermediate->sr.plane >
1449 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1450 intermediate->sr.cursor >
1451 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1452 intermediate->cxsr);
1453 WARN_ON((intermediate->sr.plane >
1454 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1455 intermediate->sr.cursor >
1456 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1457 intermediate->hpll_en);
1458
1459 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1460 intermediate->fbc_en && intermediate->cxsr);
1461 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1462 intermediate->fbc_en && intermediate->hpll_en);
1463
1464 /*
1465 * If our intermediate WM are identical to the final WM, then we can
1466 * omit the post-vblank programming; only update if it's different.
1467 */
1468 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1469 crtc_state->wm.need_postvbl_update = true;
1470
1471 return 0;
1472}
1473
1474static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1475 struct g4x_wm_values *wm)
1476{
1477 struct intel_crtc *crtc;
1478 int num_active_crtcs = 0;
1479
1480 wm->cxsr = true;
1481 wm->hpll_en = true;
1482 wm->fbc_en = true;
1483
1484 for_each_intel_crtc(&dev_priv->drm, crtc) {
1485 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1486
1487 if (!crtc->active)
1488 continue;
1489
1490 if (!wm_state->cxsr)
1491 wm->cxsr = false;
1492 if (!wm_state->hpll_en)
1493 wm->hpll_en = false;
1494 if (!wm_state->fbc_en)
1495 wm->fbc_en = false;
1496
1497 num_active_crtcs++;
1498 }
1499
1500 if (num_active_crtcs != 1) {
1501 wm->cxsr = false;
1502 wm->hpll_en = false;
1503 wm->fbc_en = false;
1504 }
1505
1506 for_each_intel_crtc(&dev_priv->drm, crtc) {
1507 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1508 enum pipe pipe = crtc->pipe;
1509
1510 wm->pipe[pipe] = wm_state->wm;
1511 if (crtc->active && wm->cxsr)
1512 wm->sr = wm_state->sr;
1513 if (crtc->active && wm->hpll_en)
1514 wm->hpll = wm_state->hpll;
1515 }
1516}
1517
1518static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1519{
1520 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1521 struct g4x_wm_values new_wm = {};
1522
1523 g4x_merge_wm(dev_priv, &new_wm);
1524
1525 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1526 return;
1527
1528 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1529 _intel_set_memory_cxsr(dev_priv, false);
1530
1531 g4x_write_wm_values(dev_priv, &new_wm);
1532
1533 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1534 _intel_set_memory_cxsr(dev_priv, true);
1535
1536 *old_wm = new_wm;
1537}
1538
1539static void g4x_initial_watermarks(struct intel_atomic_state *state,
1540 struct intel_crtc_state *crtc_state)
1541{
1542 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1543 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1544
1545 mutex_lock(&dev_priv->wm.wm_mutex);
1546 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1547 g4x_program_watermarks(dev_priv);
1548 mutex_unlock(&dev_priv->wm.wm_mutex);
1549}
1550
1551static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1552 struct intel_crtc_state *crtc_state)
1553{
1554 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1556
1557 if (!crtc_state->wm.need_postvbl_update)
1558 return;
1559
1560 mutex_lock(&dev_priv->wm.wm_mutex);
1561 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1562 g4x_program_watermarks(dev_priv);
1563 mutex_unlock(&dev_priv->wm.wm_mutex);
1564}
1565
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001566/* latency must be in 0.1us units. */
1567static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001568 unsigned int htotal,
1569 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001570 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001571 unsigned int latency)
1572{
1573 unsigned int ret;
1574
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001575 ret = intel_wm_method2(pixel_rate, htotal,
1576 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001577 ret = DIV_ROUND_UP(ret, 64);
1578
1579 return ret;
1580}
1581
Ville Syrjäläbb726512016-10-31 22:37:24 +02001582static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001583{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001584 /* all latencies in usec */
1585 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1586
Ville Syrjälä58590c12015-09-08 21:05:12 +03001587 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1588
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001589 if (IS_CHERRYVIEW(dev_priv)) {
1590 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1591 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001592
1593 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 }
1595}
1596
Ville Syrjäläe339d672016-11-28 19:37:17 +02001597static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1598 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001599 int level)
1600{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001601 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001602 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001603 const struct drm_display_mode *adjusted_mode =
1604 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001605 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606
1607 if (dev_priv->wm.pri_latency[level] == 0)
1608 return USHRT_MAX;
1609
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001610 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001611 return 0;
1612
Daniel Vetteref426c12017-01-04 11:41:10 +01001613 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001614 clock = adjusted_mode->crtc_clock;
1615 htotal = adjusted_mode->crtc_htotal;
1616 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001617
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001618 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001619 /*
1620 * FIXME the formula gives values that are
1621 * too big for the cursor FIFO, and hence we
1622 * would never be able to use cursors. For
1623 * now just hardcode the watermark.
1624 */
1625 wm = 63;
1626 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001627 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001628 dev_priv->wm.pri_latency[level] * 10);
1629 }
1630
1631 return min_t(int, wm, USHRT_MAX);
1632}
1633
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001634static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1635{
1636 return (active_planes & (BIT(PLANE_SPRITE0) |
1637 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1638}
1639
Ville Syrjälä5012e602017-03-02 19:14:56 +02001640static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001641{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001642 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001643 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001644 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001645 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001646 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1647 int num_active_planes = hweight32(active_planes);
1648 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001649 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001650 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001651 unsigned int total_rate;
1652 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001653
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001654 /*
1655 * When enabling sprite0 after sprite1 has already been enabled
1656 * we tend to get an underrun unless sprite0 already has some
1657 * FIFO space allcoated. Hence we always allocate at least one
1658 * cacheline for sprite0 whenever sprite1 is enabled.
1659 *
1660 * All other plane enable sequences appear immune to this problem.
1661 */
1662 if (vlv_need_sprite0_fifo_workaround(active_planes))
1663 sprite0_fifo_extra = 1;
1664
Ville Syrjälä5012e602017-03-02 19:14:56 +02001665 total_rate = raw->plane[PLANE_PRIMARY] +
1666 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001667 raw->plane[PLANE_SPRITE1] +
1668 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001669
Ville Syrjälä5012e602017-03-02 19:14:56 +02001670 if (total_rate > fifo_size)
1671 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001672
Ville Syrjälä5012e602017-03-02 19:14:56 +02001673 if (total_rate == 0)
1674 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001675
Ville Syrjälä5012e602017-03-02 19:14:56 +02001676 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001677 unsigned int rate;
1678
Ville Syrjälä5012e602017-03-02 19:14:56 +02001679 if ((active_planes & BIT(plane_id)) == 0) {
1680 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001681 continue;
1682 }
1683
Ville Syrjälä5012e602017-03-02 19:14:56 +02001684 rate = raw->plane[plane_id];
1685 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1686 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001687 }
1688
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001689 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1690 fifo_left -= sprite0_fifo_extra;
1691
Ville Syrjälä5012e602017-03-02 19:14:56 +02001692 fifo_state->plane[PLANE_CURSOR] = 63;
1693
1694 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001695
1696 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001697 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001698 int plane_extra;
1699
1700 if (fifo_left == 0)
1701 break;
1702
Ville Syrjälä5012e602017-03-02 19:14:56 +02001703 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001704 continue;
1705
1706 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001707 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001708 fifo_left -= plane_extra;
1709 }
1710
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 WARN_ON(active_planes != 0 && fifo_left != 0);
1712
1713 /* give it all to the first plane if none are active */
1714 if (active_planes == 0) {
1715 WARN_ON(fifo_left != fifo_size);
1716 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1717 }
1718
1719 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001720}
1721
Ville Syrjäläff32c542017-03-02 19:14:57 +02001722/* mark all levels starting from 'level' as invalid */
1723static void vlv_invalidate_wms(struct intel_crtc *crtc,
1724 struct vlv_wm_state *wm_state, int level)
1725{
1726 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1727
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001728 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001729 enum plane_id plane_id;
1730
1731 for_each_plane_id_on_crtc(crtc, plane_id)
1732 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1733
1734 wm_state->sr[level].cursor = USHRT_MAX;
1735 wm_state->sr[level].plane = USHRT_MAX;
1736 }
1737}
1738
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001739static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1740{
1741 if (wm > fifo_size)
1742 return USHRT_MAX;
1743 else
1744 return fifo_size - wm;
1745}
1746
Ville Syrjäläff32c542017-03-02 19:14:57 +02001747/*
1748 * Starting from 'level' set all higher
1749 * levels to 'value' in the "raw" watermarks.
1750 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001751static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001752 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001753{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001754 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001755 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001756 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001757
Ville Syrjäläff32c542017-03-02 19:14:57 +02001758 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001759 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001760
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001761 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001762 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001763 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001764
1765 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001766}
1767
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001768static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1769 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001770{
1771 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1772 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001773 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001774 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001775 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001776
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001777 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001778 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1779 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001780 }
1781
1782 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001783 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001784 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1785 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1786
Ville Syrjäläff32c542017-03-02 19:14:57 +02001787 if (wm > max_wm)
1788 break;
1789
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001790 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001791 raw->plane[plane_id] = wm;
1792 }
1793
1794 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001795 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001796
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001797out:
1798 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001799 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001800 plane->base.name,
1801 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1802 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1803 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1804
1805 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001806}
1807
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001808static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1809 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001810{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001811 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001812 &crtc_state->wm.vlv.raw[level];
1813 const struct vlv_fifo_state *fifo_state =
1814 &crtc_state->wm.vlv.fifo_state;
1815
1816 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1817}
1818
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001819static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001820{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001821 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1822 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1823 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1824 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001825}
1826
1827static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001828{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001830 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001831 struct intel_atomic_state *state =
1832 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001833 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001834 const struct vlv_fifo_state *fifo_state =
1835 &crtc_state->wm.vlv.fifo_state;
1836 int num_active_planes = hweight32(crtc_state->active_planes &
1837 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001838 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001839 const struct intel_plane_state *old_plane_state;
1840 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001841 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001842 enum plane_id plane_id;
1843 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001844 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001845
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001846 for_each_oldnew_intel_plane_in_state(state, plane,
1847 old_plane_state,
1848 new_plane_state, i) {
1849 if (new_plane_state->base.crtc != &crtc->base &&
Ville Syrjäläff32c542017-03-02 19:14:57 +02001850 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001851 continue;
1852
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001853 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001854 dirty |= BIT(plane->id);
1855 }
1856
1857 /*
1858 * DSPARB registers may have been reset due to the
1859 * power well being turned off. Make sure we restore
1860 * them to a consistent state even if no primary/sprite
1861 * planes are initially active.
1862 */
1863 if (needs_modeset)
1864 crtc_state->fifo_changed = true;
1865
1866 if (!dirty)
1867 return 0;
1868
1869 /* cursor changes don't warrant a FIFO recompute */
1870 if (dirty & ~BIT(PLANE_CURSOR)) {
1871 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001872 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001873 const struct vlv_fifo_state *old_fifo_state =
1874 &old_crtc_state->wm.vlv.fifo_state;
1875
1876 ret = vlv_compute_fifo(crtc_state);
1877 if (ret)
1878 return ret;
1879
1880 if (needs_modeset ||
1881 memcmp(old_fifo_state, fifo_state,
1882 sizeof(*fifo_state)) != 0)
1883 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001884 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001885
Ville Syrjäläff32c542017-03-02 19:14:57 +02001886 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001887 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001888 /*
1889 * Note that enabling cxsr with no primary/sprite planes
1890 * enabled can wedge the pipe. Hence we only allow cxsr
1891 * with exactly one enabled primary/sprite plane.
1892 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001893 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001894
Ville Syrjälä5012e602017-03-02 19:14:56 +02001895 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001896 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001897 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001898
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001899 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001900 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001901
Ville Syrjäläff32c542017-03-02 19:14:57 +02001902 for_each_plane_id_on_crtc(crtc, plane_id) {
1903 wm_state->wm[level].plane[plane_id] =
1904 vlv_invert_wm_value(raw->plane[plane_id],
1905 fifo_state->plane[plane_id]);
1906 }
1907
1908 wm_state->sr[level].plane =
1909 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001910 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001911 raw->plane[PLANE_SPRITE1]),
1912 sr_fifo_size);
1913
1914 wm_state->sr[level].cursor =
1915 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1916 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001917 }
1918
Ville Syrjäläff32c542017-03-02 19:14:57 +02001919 if (level == 0)
1920 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001921
Ville Syrjäläff32c542017-03-02 19:14:57 +02001922 /* limit to only levels we can actually handle */
1923 wm_state->num_levels = level;
1924
1925 /* invalidate the higher levels */
1926 vlv_invalidate_wms(crtc, wm_state, level);
1927
1928 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001929}
1930
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001931#define VLV_FIFO(plane, value) \
1932 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1933
Ville Syrjäläff32c542017-03-02 19:14:57 +02001934static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1935 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001936{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001937 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001938 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001939 const struct vlv_fifo_state *fifo_state =
1940 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001941 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001942
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001943 if (!crtc_state->fifo_changed)
1944 return;
1945
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001946 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1947 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1948 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001949
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001950 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1951 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001952
Ville Syrjäläc137d662017-03-02 19:15:06 +02001953 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1954
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001955 /*
1956 * uncore.lock serves a double purpose here. It allows us to
1957 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1958 * it protects the DSPARB registers from getting clobbered by
1959 * parallel updates from multiple pipes.
1960 *
1961 * intel_pipe_update_start() has already disabled interrupts
1962 * for us, so a plain spin_lock() is sufficient here.
1963 */
1964 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001965
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001966 switch (crtc->pipe) {
1967 uint32_t dsparb, dsparb2, dsparb3;
1968 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001969 dsparb = I915_READ_FW(DSPARB);
1970 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001971
1972 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1973 VLV_FIFO(SPRITEB, 0xff));
1974 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1975 VLV_FIFO(SPRITEB, sprite1_start));
1976
1977 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1978 VLV_FIFO(SPRITEB_HI, 0x1));
1979 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1980 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1981
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001982 I915_WRITE_FW(DSPARB, dsparb);
1983 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001984 break;
1985 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001986 dsparb = I915_READ_FW(DSPARB);
1987 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001988
1989 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1990 VLV_FIFO(SPRITED, 0xff));
1991 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1992 VLV_FIFO(SPRITED, sprite1_start));
1993
1994 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1995 VLV_FIFO(SPRITED_HI, 0xff));
1996 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1997 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1998
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001999 I915_WRITE_FW(DSPARB, dsparb);
2000 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002001 break;
2002 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002003 dsparb3 = I915_READ_FW(DSPARB3);
2004 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002005
2006 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2007 VLV_FIFO(SPRITEF, 0xff));
2008 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2009 VLV_FIFO(SPRITEF, sprite1_start));
2010
2011 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2012 VLV_FIFO(SPRITEF_HI, 0xff));
2013 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2014 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2015
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002016 I915_WRITE_FW(DSPARB3, dsparb3);
2017 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002018 break;
2019 default:
2020 break;
2021 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002022
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002023 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002024
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002025 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002026}
2027
2028#undef VLV_FIFO
2029
Ville Syrjälä4841da52017-03-02 19:14:59 +02002030static int vlv_compute_intermediate_wm(struct drm_device *dev,
2031 struct intel_crtc *crtc,
2032 struct intel_crtc_state *crtc_state)
2033{
2034 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
2035 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
2036 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
2037 int level;
2038
2039 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002040 intermediate->cxsr = optimal->cxsr && active->cxsr &&
2041 !crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002042
2043 for (level = 0; level < intermediate->num_levels; level++) {
2044 enum plane_id plane_id;
2045
2046 for_each_plane_id_on_crtc(crtc, plane_id) {
2047 intermediate->wm[level].plane[plane_id] =
2048 min(optimal->wm[level].plane[plane_id],
2049 active->wm[level].plane[plane_id]);
2050 }
2051
2052 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2053 active->sr[level].plane);
2054 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2055 active->sr[level].cursor);
2056 }
2057
2058 vlv_invalidate_wms(crtc, intermediate, level);
2059
2060 /*
2061 * If our intermediate WM are identical to the final WM, then we can
2062 * omit the post-vblank programming; only update if it's different.
2063 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002064 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
2065 crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002066
2067 return 0;
2068}
2069
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002070static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002071 struct vlv_wm_values *wm)
2072{
2073 struct intel_crtc *crtc;
2074 int num_active_crtcs = 0;
2075
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002076 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002077 wm->cxsr = true;
2078
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002079 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002080 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002081
2082 if (!crtc->active)
2083 continue;
2084
2085 if (!wm_state->cxsr)
2086 wm->cxsr = false;
2087
2088 num_active_crtcs++;
2089 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2090 }
2091
2092 if (num_active_crtcs != 1)
2093 wm->cxsr = false;
2094
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002095 if (num_active_crtcs > 1)
2096 wm->level = VLV_WM_LEVEL_PM2;
2097
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002098 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002099 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002100 enum pipe pipe = crtc->pipe;
2101
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002102 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002103 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002104 wm->sr = wm_state->sr[wm->level];
2105
Ville Syrjälä1b313892016-11-28 19:37:08 +02002106 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2107 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2108 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2109 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002110 }
2111}
2112
Ville Syrjäläff32c542017-03-02 19:14:57 +02002113static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002114{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002115 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2116 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002117
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002118 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002119
Ville Syrjäläff32c542017-03-02 19:14:57 +02002120 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002121 return;
2122
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002123 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002124 chv_set_memory_dvfs(dev_priv, false);
2125
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002126 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002127 chv_set_memory_pm5(dev_priv, false);
2128
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002129 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002130 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002131
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002132 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002133
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002134 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002135 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002136
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002137 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002138 chv_set_memory_pm5(dev_priv, true);
2139
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002140 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002141 chv_set_memory_dvfs(dev_priv, true);
2142
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002143 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002144}
2145
Ville Syrjäläff32c542017-03-02 19:14:57 +02002146static void vlv_initial_watermarks(struct intel_atomic_state *state,
2147 struct intel_crtc_state *crtc_state)
2148{
2149 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2150 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2151
2152 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002153 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2154 vlv_program_watermarks(dev_priv);
2155 mutex_unlock(&dev_priv->wm.wm_mutex);
2156}
2157
2158static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2159 struct intel_crtc_state *crtc_state)
2160{
2161 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2163
2164 if (!crtc_state->wm.need_postvbl_update)
2165 return;
2166
2167 mutex_lock(&dev_priv->wm.wm_mutex);
2168 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002169 vlv_program_watermarks(dev_priv);
2170 mutex_unlock(&dev_priv->wm.wm_mutex);
2171}
2172
Ville Syrjälä432081b2016-10-31 22:37:03 +02002173static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002174{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002175 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002176 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002177 int srwm = 1;
2178 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002179 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002180
2181 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002182 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002183 if (crtc) {
2184 /* self-refresh has much higher latency */
2185 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002186 const struct drm_display_mode *adjusted_mode =
2187 &crtc->config->base.adjusted_mode;
2188 const struct drm_framebuffer *fb =
2189 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002190 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002191 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002192 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002193 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002194 int entries;
2195
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002196 entries = intel_wm_method2(clock, htotal,
2197 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002198 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2199 srwm = I965_FIFO_SIZE - entries;
2200 if (srwm < 0)
2201 srwm = 1;
2202 srwm &= 0x1ff;
2203 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2204 entries, srwm);
2205
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002206 entries = intel_wm_method2(clock, htotal,
2207 crtc->base.cursor->state->crtc_w, 4,
2208 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002209 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002210 i965_cursor_wm_info.cacheline_size) +
2211 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002212
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002213 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002214 if (cursor_sr > i965_cursor_wm_info.max_wm)
2215 cursor_sr = i965_cursor_wm_info.max_wm;
2216
2217 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2218 "cursor %d\n", srwm, cursor_sr);
2219
Imre Deak98584252014-06-13 14:54:20 +03002220 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002221 } else {
Imre Deak98584252014-06-13 14:54:20 +03002222 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002223 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002224 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002225 }
2226
2227 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2228 srwm);
2229
2230 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002231 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2232 FW_WM(8, CURSORB) |
2233 FW_WM(8, PLANEB) |
2234 FW_WM(8, PLANEA));
2235 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2236 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002237 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02002238 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002239
2240 if (cxsr_enabled)
2241 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002242}
2243
Ville Syrjäläf4998962015-03-10 17:02:21 +02002244#undef FW_WM
2245
Ville Syrjälä432081b2016-10-31 22:37:03 +02002246static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002247{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002248 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002249 const struct intel_watermark_params *wm_info;
2250 uint32_t fwater_lo;
2251 uint32_t fwater_hi;
2252 int cwm, srwm = 1;
2253 int fifo_size;
2254 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002255 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002256
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002257 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002259 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002260 wm_info = &i915_wm_info;
2261 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002262 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002263
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002264 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02002265 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002266 if (intel_crtc_active(crtc)) {
2267 const struct drm_display_mode *adjusted_mode =
2268 &crtc->config->base.adjusted_mode;
2269 const struct drm_framebuffer *fb =
2270 crtc->base.primary->state->fb;
2271 int cpp;
2272
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002273 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002274 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002275 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002276 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002277
Damien Lespiau241bfc32013-09-25 16:45:37 +01002278 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002279 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002280 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002281 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002282 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002283 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002284 if (planea_wm > (long)wm_info->max_wm)
2285 planea_wm = wm_info->max_wm;
2286 }
2287
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002288 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03002289 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002290
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002291 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02002292 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002293 if (intel_crtc_active(crtc)) {
2294 const struct drm_display_mode *adjusted_mode =
2295 &crtc->config->base.adjusted_mode;
2296 const struct drm_framebuffer *fb =
2297 crtc->base.primary->state->fb;
2298 int cpp;
2299
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002300 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002301 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002302 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002303 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002304
Damien Lespiau241bfc32013-09-25 16:45:37 +01002305 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002306 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002307 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002308 if (enabled == NULL)
2309 enabled = crtc;
2310 else
2311 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002312 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002313 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002314 if (planeb_wm > (long)wm_info->max_wm)
2315 planeb_wm = wm_info->max_wm;
2316 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002317
2318 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2319
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002320 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002321 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002322
Ville Syrjäläefc26112016-10-31 22:37:04 +02002323 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002324
2325 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002326 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002327 enabled = NULL;
2328 }
2329
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002330 /*
2331 * Overlay gets an aggressive default since video jitter is bad.
2332 */
2333 cwm = 2;
2334
2335 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002336 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002337
2338 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002339 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002340 /* self-refresh has much higher latency */
2341 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002342 const struct drm_display_mode *adjusted_mode =
2343 &enabled->config->base.adjusted_mode;
2344 const struct drm_framebuffer *fb =
2345 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002346 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002347 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002348 int hdisplay = enabled->config->pipe_src_w;
2349 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002350 int entries;
2351
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002352 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002353 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002354 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002355 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002356
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002357 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2358 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002359 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2360 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2361 srwm = wm_info->fifo_size - entries;
2362 if (srwm < 0)
2363 srwm = 1;
2364
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002365 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002366 I915_WRITE(FW_BLC_SELF,
2367 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002368 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002369 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2370 }
2371
2372 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2373 planea_wm, planeb_wm, cwm, srwm);
2374
2375 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2376 fwater_hi = (cwm & 0x1f);
2377
2378 /* Set request length to 8 cachelines per fetch */
2379 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2380 fwater_hi = fwater_hi | (1 << 8);
2381
2382 I915_WRITE(FW_BLC, fwater_lo);
2383 I915_WRITE(FW_BLC2, fwater_hi);
2384
Imre Deak5209b1f2014-07-01 12:36:17 +03002385 if (enabled)
2386 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002387}
2388
Ville Syrjälä432081b2016-10-31 22:37:03 +02002389static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002390{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002391 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002392 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002393 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002394 uint32_t fwater_lo;
2395 int planea_wm;
2396
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002397 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002398 if (crtc == NULL)
2399 return;
2400
Ville Syrjäläefc26112016-10-31 22:37:04 +02002401 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002402 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002403 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02002404 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01002405 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002406 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2407 fwater_lo |= (3<<8) | planea_wm;
2408
2409 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2410
2411 I915_WRITE(FW_BLC, fwater_lo);
2412}
2413
Ville Syrjälä37126462013-08-01 16:18:55 +03002414/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002415static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2416 unsigned int cpp,
2417 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002418{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002419 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002420
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002421 ret = intel_wm_method1(pixel_rate, cpp, latency);
2422 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002423
2424 return ret;
2425}
2426
Ville Syrjälä37126462013-08-01 16:18:55 +03002427/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002428static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2429 unsigned int htotal,
2430 unsigned int width,
2431 unsigned int cpp,
2432 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002433{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002434 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002435
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002436 ret = intel_wm_method2(pixel_rate, htotal,
2437 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002438 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002439
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002440 return ret;
2441}
2442
Ville Syrjälä23297042013-07-05 11:57:17 +03002443static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02002444 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002445{
Matt Roper15126882015-12-03 11:37:40 -08002446 /*
2447 * Neither of these should be possible since this function shouldn't be
2448 * called if the CRTC is off or the plane is invisible. But let's be
2449 * extra paranoid to avoid a potential divide-by-zero if we screw up
2450 * elsewhere in the driver.
2451 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002452 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002453 return 0;
2454 if (WARN_ON(!horiz_pixels))
2455 return 0;
2456
Ville Syrjäläac484962016-01-20 21:05:26 +02002457 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002458}
2459
Imre Deak820c1982013-12-17 14:46:36 +02002460struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002461 uint16_t pri;
2462 uint16_t spr;
2463 uint16_t cur;
2464 uint16_t fbc;
2465};
2466
Ville Syrjälä37126462013-08-01 16:18:55 +03002467/*
2468 * For both WM_PIPE and WM_LP.
2469 * mem_value must be in 0.1us units.
2470 */
Matt Roper7221fc32015-09-24 15:53:08 -07002471static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002472 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002473 uint32_t mem_value,
2474 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002475{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002476 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002477 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002478
Ville Syrjälä24304d812017-03-14 17:10:49 +02002479 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002480 return 0;
2481
Ville Syrjälä353c8592016-12-14 23:30:57 +02002482 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002483
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002484 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002485
2486 if (!is_lp)
2487 return method1;
2488
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002489 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002490 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002491 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002492 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002493
2494 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002495}
2496
Ville Syrjälä37126462013-08-01 16:18:55 +03002497/*
2498 * For both WM_PIPE and WM_LP.
2499 * mem_value must be in 0.1us units.
2500 */
Matt Roper7221fc32015-09-24 15:53:08 -07002501static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002502 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002503 uint32_t mem_value)
2504{
2505 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002506 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002507
Ville Syrjälä24304d812017-03-14 17:10:49 +02002508 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002509 return 0;
2510
Ville Syrjälä353c8592016-12-14 23:30:57 +02002511 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002512
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002513 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2514 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002515 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002516 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002517 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002518 return min(method1, method2);
2519}
2520
Ville Syrjälä37126462013-08-01 16:18:55 +03002521/*
2522 * For both WM_PIPE and WM_LP.
2523 * mem_value must be in 0.1us units.
2524 */
Matt Roper7221fc32015-09-24 15:53:08 -07002525static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002526 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002527 uint32_t mem_value)
2528{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002529 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002530
Ville Syrjälä24304d812017-03-14 17:10:49 +02002531 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002532 return 0;
2533
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002534 cpp = pstate->base.fb->format->cpp[0];
2535
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002536 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002537 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002538 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002539}
2540
Paulo Zanonicca32e92013-05-31 11:45:06 -03002541/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002542static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002543 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002544 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002545{
Ville Syrjälä83054942016-11-18 21:53:00 +02002546 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002547
Ville Syrjälä24304d812017-03-14 17:10:49 +02002548 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002549 return 0;
2550
Ville Syrjälä353c8592016-12-14 23:30:57 +02002551 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002552
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002553 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002554}
2555
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002556static unsigned int
2557ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002558{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002559 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002560 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002561 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002562 return 768;
2563 else
2564 return 512;
2565}
2566
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002567static unsigned int
2568ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2569 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002570{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002571 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002572 /* BDW primary/sprite plane watermarks */
2573 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002574 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002575 /* IVB/HSW primary/sprite plane watermarks */
2576 return level == 0 ? 127 : 1023;
2577 else if (!is_sprite)
2578 /* ILK/SNB primary plane watermarks */
2579 return level == 0 ? 127 : 511;
2580 else
2581 /* ILK/SNB sprite plane watermarks */
2582 return level == 0 ? 63 : 255;
2583}
2584
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002585static unsigned int
2586ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002587{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002588 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002589 return level == 0 ? 63 : 255;
2590 else
2591 return level == 0 ? 31 : 63;
2592}
2593
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002594static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002595{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002596 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002597 return 31;
2598 else
2599 return 15;
2600}
2601
Ville Syrjälä158ae642013-08-07 13:28:19 +03002602/* Calculate the maximum primary/sprite plane watermark */
2603static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2604 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002605 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002606 enum intel_ddb_partitioning ddb_partitioning,
2607 bool is_sprite)
2608{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002609 struct drm_i915_private *dev_priv = to_i915(dev);
2610 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002611
2612 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002613 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002614 return 0;
2615
2616 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002617 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002618 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002619
2620 /*
2621 * For some reason the non self refresh
2622 * FIFO size is only half of the self
2623 * refresh FIFO size on ILK/SNB.
2624 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002625 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002626 fifo_size /= 2;
2627 }
2628
Ville Syrjälä240264f2013-08-07 13:29:12 +03002629 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002630 /* level 0 is always calculated with 1:1 split */
2631 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2632 if (is_sprite)
2633 fifo_size *= 5;
2634 fifo_size /= 6;
2635 } else {
2636 fifo_size /= 2;
2637 }
2638 }
2639
2640 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002641 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002642}
2643
2644/* Calculate the maximum cursor plane watermark */
2645static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002646 int level,
2647 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002648{
2649 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002650 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002651 return 64;
2652
2653 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002654 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002655}
2656
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002657static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002658 int level,
2659 const struct intel_wm_config *config,
2660 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002661 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002662{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002663 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2664 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2665 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002666 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002667}
2668
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002669static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002670 int level,
2671 struct ilk_wm_maximums *max)
2672{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002673 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2674 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2675 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2676 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002677}
2678
Ville Syrjäläd9395652013-10-09 19:18:10 +03002679static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002680 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002681 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002682{
2683 bool ret;
2684
2685 /* already determined to be invalid? */
2686 if (!result->enable)
2687 return false;
2688
2689 result->enable = result->pri_val <= max->pri &&
2690 result->spr_val <= max->spr &&
2691 result->cur_val <= max->cur;
2692
2693 ret = result->enable;
2694
2695 /*
2696 * HACK until we can pre-compute everything,
2697 * and thus fail gracefully if LP0 watermarks
2698 * are exceeded...
2699 */
2700 if (level == 0 && !result->enable) {
2701 if (result->pri_val > max->pri)
2702 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2703 level, result->pri_val, max->pri);
2704 if (result->spr_val > max->spr)
2705 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2706 level, result->spr_val, max->spr);
2707 if (result->cur_val > max->cur)
2708 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2709 level, result->cur_val, max->cur);
2710
2711 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2712 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2713 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2714 result->enable = true;
2715 }
2716
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002717 return ret;
2718}
2719
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002720static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002721 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002722 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002723 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002724 struct intel_plane_state *pristate,
2725 struct intel_plane_state *sprstate,
2726 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002727 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002728{
2729 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2730 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2731 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2732
2733 /* WM1+ latency values stored in 0.5us units */
2734 if (level > 0) {
2735 pri_latency *= 5;
2736 spr_latency *= 5;
2737 cur_latency *= 5;
2738 }
2739
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002740 if (pristate) {
2741 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2742 pri_latency, level);
2743 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2744 }
2745
2746 if (sprstate)
2747 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2748
2749 if (curstate)
2750 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2751
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002752 result->enable = true;
2753}
2754
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002755static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002756hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002757{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002758 const struct intel_atomic_state *intel_state =
2759 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002760 const struct drm_display_mode *adjusted_mode =
2761 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002762 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002763
Matt Roperee91a152015-12-03 11:37:39 -08002764 if (!cstate->base.active)
2765 return 0;
2766 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2767 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002768 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002769 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002770
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002771 /* The WM are computed with base on how long it takes to fill a single
2772 * row at the given clock rate, multiplied by 8.
2773 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002774 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2775 adjusted_mode->crtc_clock);
2776 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002777 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002778
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002779 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2780 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002781}
2782
Ville Syrjäläbb726512016-10-31 22:37:24 +02002783static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2784 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002785{
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002786 if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002787 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002788 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002789 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002790
2791 /* read the first set of memory latencies[0:3] */
2792 val = 0; /* data0 to be programmed to 0 for first set */
2793 mutex_lock(&dev_priv->rps.hw_lock);
2794 ret = sandybridge_pcode_read(dev_priv,
2795 GEN9_PCODE_READ_MEM_LATENCY,
2796 &val);
2797 mutex_unlock(&dev_priv->rps.hw_lock);
2798
2799 if (ret) {
2800 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2801 return;
2802 }
2803
2804 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2805 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2806 GEN9_MEM_LATENCY_LEVEL_MASK;
2807 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2808 GEN9_MEM_LATENCY_LEVEL_MASK;
2809 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2810 GEN9_MEM_LATENCY_LEVEL_MASK;
2811
2812 /* read the second set of memory latencies[4:7] */
2813 val = 1; /* data0 to be programmed to 1 for second set */
2814 mutex_lock(&dev_priv->rps.hw_lock);
2815 ret = sandybridge_pcode_read(dev_priv,
2816 GEN9_PCODE_READ_MEM_LATENCY,
2817 &val);
2818 mutex_unlock(&dev_priv->rps.hw_lock);
2819 if (ret) {
2820 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2821 return;
2822 }
2823
2824 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2825 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2826 GEN9_MEM_LATENCY_LEVEL_MASK;
2827 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2828 GEN9_MEM_LATENCY_LEVEL_MASK;
2829 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2830 GEN9_MEM_LATENCY_LEVEL_MASK;
2831
Vandana Kannan367294b2014-11-04 17:06:46 +00002832 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002833 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2834 * need to be disabled. We make sure to sanitize the values out
2835 * of the punit to satisfy this requirement.
2836 */
2837 for (level = 1; level <= max_level; level++) {
2838 if (wm[level] == 0) {
2839 for (i = level + 1; i <= max_level; i++)
2840 wm[i] = 0;
2841 break;
2842 }
2843 }
2844
2845 /*
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002846 * WaWmMemoryReadLatency:skl+,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002847 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002848 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002849 * to add 2us to the various latency levels we retrieve from the
2850 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002851 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002852 if (wm[0] == 0) {
2853 wm[0] += 2;
2854 for (level = 1; level <= max_level; level++) {
2855 if (wm[level] == 0)
2856 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002857 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002858 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002859 }
2860
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002861 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002862 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2863
2864 wm[0] = (sskpd >> 56) & 0xFF;
2865 if (wm[0] == 0)
2866 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002867 wm[1] = (sskpd >> 4) & 0xFF;
2868 wm[2] = (sskpd >> 12) & 0xFF;
2869 wm[3] = (sskpd >> 20) & 0x1FF;
2870 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002871 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002872 uint32_t sskpd = I915_READ(MCH_SSKPD);
2873
2874 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2875 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2876 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2877 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002878 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002879 uint32_t mltr = I915_READ(MLTR_ILK);
2880
2881 /* ILK primary LP0 latency is 700 ns */
2882 wm[0] = 7;
2883 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2884 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002885 } else {
2886 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002887 }
2888}
2889
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002890static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2891 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002892{
2893 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002894 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002895 wm[0] = 13;
2896}
2897
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002898static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2899 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002900{
2901 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002902 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002903 wm[0] = 13;
2904
2905 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002906 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002907 wm[3] *= 2;
2908}
2909
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002910int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002911{
2912 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002913 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002914 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002915 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002916 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002917 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002918 return 3;
2919 else
2920 return 2;
2921}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002922
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002923static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002924 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002925 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002926{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002927 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002928
2929 for (level = 0; level <= max_level; level++) {
2930 unsigned int latency = wm[level];
2931
2932 if (latency == 0) {
2933 DRM_ERROR("%s WM%d latency not provided\n",
2934 name, level);
2935 continue;
2936 }
2937
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002938 /*
2939 * - latencies are in us on gen9.
2940 * - before then, WM1+ latency values are in 0.5us units
2941 */
Paulo Zanonidfc267a2017-08-09 13:52:46 -07002942 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002943 latency *= 10;
2944 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002945 latency *= 5;
2946
2947 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2948 name, level, wm[level],
2949 latency / 10, latency % 10);
2950 }
2951}
2952
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002953static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2954 uint16_t wm[5], uint16_t min)
2955{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002956 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002957
2958 if (wm[0] >= min)
2959 return false;
2960
2961 wm[0] = max(wm[0], min);
2962 for (level = 1; level <= max_level; level++)
2963 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2964
2965 return true;
2966}
2967
Ville Syrjäläbb726512016-10-31 22:37:24 +02002968static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002969{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002970 bool changed;
2971
2972 /*
2973 * The BIOS provided WM memory latency values are often
2974 * inadequate for high resolution displays. Adjust them.
2975 */
2976 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2977 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2978 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2979
2980 if (!changed)
2981 return;
2982
2983 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002984 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2985 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2986 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002987}
2988
Ville Syrjäläbb726512016-10-31 22:37:24 +02002989static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002990{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002991 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002992
2993 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2994 sizeof(dev_priv->wm.pri_latency));
2995 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2996 sizeof(dev_priv->wm.pri_latency));
2997
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002998 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002999 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003000
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003001 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3002 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3003 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003004
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003005 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02003006 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003007}
3008
Ville Syrjäläbb726512016-10-31 22:37:24 +02003009static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003010{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003011 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003012 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003013}
3014
Matt Ropered4a6a72016-02-23 17:20:13 -08003015static bool ilk_validate_pipe_wm(struct drm_device *dev,
3016 struct intel_pipe_wm *pipe_wm)
3017{
3018 /* LP0 watermark maximums depend on this pipe alone */
3019 const struct intel_wm_config config = {
3020 .num_pipes_active = 1,
3021 .sprites_enabled = pipe_wm->sprites_enabled,
3022 .sprites_scaled = pipe_wm->sprites_scaled,
3023 };
3024 struct ilk_wm_maximums max;
3025
3026 /* LP0 watermarks always use 1/2 DDB partitioning */
3027 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3028
3029 /* At least LP0 must be valid */
3030 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3031 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3032 return false;
3033 }
3034
3035 return true;
3036}
3037
Matt Roper261a27d2015-10-08 15:28:25 -07003038/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003039static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07003040{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003041 struct drm_atomic_state *state = cstate->base.state;
3042 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003043 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003044 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003045 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07003046 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003047 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07003048 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003049 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003050 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003051 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003052
Matt Ropere8f1f022016-05-12 07:05:55 -07003053 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003054
Matt Roper43d59ed2015-09-24 15:53:07 -07003055 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003056 struct intel_plane_state *ps;
3057
3058 ps = intel_atomic_get_existing_plane_state(state,
3059 intel_plane);
3060 if (!ps)
3061 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003062
3063 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003064 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003065 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003066 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003067 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003068 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07003069 }
3070
Matt Ropered4a6a72016-02-23 17:20:13 -08003071 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003072 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003073 pipe_wm->sprites_enabled = sprstate->base.visible;
3074 pipe_wm->sprites_scaled = sprstate->base.visible &&
3075 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3076 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003077 }
3078
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003079 usable_level = max_level;
3080
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003081 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003082 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003083 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003084
3085 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003086 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003087 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003088
Matt Roper86c8bbb2015-09-24 15:53:16 -07003089 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003090 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
3091
3092 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
3093 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003094
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003095 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03003096 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003097
Matt Ropered4a6a72016-02-23 17:20:13 -08003098 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003099 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003100
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003101 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003102
3103 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003104 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003105
Matt Roper86c8bbb2015-09-24 15:53:16 -07003106 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003107 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003108
3109 /*
3110 * Disable any watermark level that exceeds the
3111 * register maximums since such watermarks are
3112 * always invalid.
3113 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003114 if (level > usable_level)
3115 continue;
3116
3117 if (ilk_validate_wm_level(level, &max, wm))
3118 pipe_wm->wm[level] = *wm;
3119 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003120 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003121 }
3122
Matt Roper86c8bbb2015-09-24 15:53:16 -07003123 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003124}
3125
3126/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003127 * Build a set of 'intermediate' watermark values that satisfy both the old
3128 * state and the new state. These can be programmed to the hardware
3129 * immediately.
3130 */
3131static int ilk_compute_intermediate_wm(struct drm_device *dev,
3132 struct intel_crtc *intel_crtc,
3133 struct intel_crtc_state *newstate)
3134{
Matt Ropere8f1f022016-05-12 07:05:55 -07003135 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08003136 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003137 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08003138
3139 /*
3140 * Start with the final, target watermarks, then combine with the
3141 * currently active watermarks to get values that are safe both before
3142 * and after the vblank.
3143 */
Matt Ropere8f1f022016-05-12 07:05:55 -07003144 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08003145 a->pipe_enabled |= b->pipe_enabled;
3146 a->sprites_enabled |= b->sprites_enabled;
3147 a->sprites_scaled |= b->sprites_scaled;
3148
3149 for (level = 0; level <= max_level; level++) {
3150 struct intel_wm_level *a_wm = &a->wm[level];
3151 const struct intel_wm_level *b_wm = &b->wm[level];
3152
3153 a_wm->enable &= b_wm->enable;
3154 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3155 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3156 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3157 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3158 }
3159
3160 /*
3161 * We need to make sure that these merged watermark values are
3162 * actually a valid configuration themselves. If they're not,
3163 * there's no safe way to transition from the old state to
3164 * the new state, so we need to fail the atomic transaction.
3165 */
3166 if (!ilk_validate_pipe_wm(dev, a))
3167 return -EINVAL;
3168
3169 /*
3170 * If our intermediate WM are identical to the final WM, then we can
3171 * omit the post-vblank programming; only update if it's different.
3172 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02003173 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3174 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003175
3176 return 0;
3177}
3178
3179/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003180 * Merge the watermarks from all active pipes for a specific level.
3181 */
3182static void ilk_merge_wm_level(struct drm_device *dev,
3183 int level,
3184 struct intel_wm_level *ret_wm)
3185{
3186 const struct intel_crtc *intel_crtc;
3187
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003188 ret_wm->enable = true;
3189
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003190 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08003191 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003192 const struct intel_wm_level *wm = &active->wm[level];
3193
3194 if (!active->pipe_enabled)
3195 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003196
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003197 /*
3198 * The watermark values may have been used in the past,
3199 * so we must maintain them in the registers for some
3200 * time even if the level is now disabled.
3201 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003202 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003203 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003204
3205 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3206 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3207 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3208 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3209 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003210}
3211
3212/*
3213 * Merge all low power watermarks for all active pipes.
3214 */
3215static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003216 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003217 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003218 struct intel_pipe_wm *merged)
3219{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003220 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003221 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003222 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003223
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003224 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003225 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003226 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003227 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003228
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003229 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003230 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003231
3232 /* merge each WM1+ level */
3233 for (level = 1; level <= max_level; level++) {
3234 struct intel_wm_level *wm = &merged->wm[level];
3235
3236 ilk_merge_wm_level(dev, level, wm);
3237
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003238 if (level > last_enabled_level)
3239 wm->enable = false;
3240 else if (!ilk_validate_wm_level(level, max, wm))
3241 /* make sure all following levels get disabled */
3242 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003243
3244 /*
3245 * The spec says it is preferred to disable
3246 * FBC WMs instead of disabling a WM level.
3247 */
3248 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003249 if (wm->enable)
3250 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003251 wm->fbc_val = 0;
3252 }
3253 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003254
3255 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3256 /*
3257 * FIXME this is racy. FBC might get enabled later.
3258 * What we should check here is whether FBC can be
3259 * enabled sometime later.
3260 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003261 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003262 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003263 for (level = 2; level <= max_level; level++) {
3264 struct intel_wm_level *wm = &merged->wm[level];
3265
3266 wm->enable = false;
3267 }
3268 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003269}
3270
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003271static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3272{
3273 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3274 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3275}
3276
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003277/* The value we need to program into the WM_LPx latency field */
3278static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3279{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003280 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003281
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003282 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003283 return 2 * level;
3284 else
3285 return dev_priv->wm.pri_latency[level];
3286}
3287
Imre Deak820c1982013-12-17 14:46:36 +02003288static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003289 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003290 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003291 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003292{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003293 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003294 struct intel_crtc *intel_crtc;
3295 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003296
Ville Syrjälä0362c782013-10-09 19:17:57 +03003297 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003298 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003299
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003300 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003301 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003302 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003303
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003304 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003305
Ville Syrjälä0362c782013-10-09 19:17:57 +03003306 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003307
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003308 /*
3309 * Maintain the watermark values even if the level is
3310 * disabled. Doing otherwise could cause underruns.
3311 */
3312 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003313 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003314 (r->pri_val << WM1_LP_SR_SHIFT) |
3315 r->cur_val;
3316
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003317 if (r->enable)
3318 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3319
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003320 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003321 results->wm_lp[wm_lp - 1] |=
3322 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3323 else
3324 results->wm_lp[wm_lp - 1] |=
3325 r->fbc_val << WM1_LP_FBC_SHIFT;
3326
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003327 /*
3328 * Always set WM1S_LP_EN when spr_val != 0, even if the
3329 * level is disabled. Doing otherwise could cause underruns.
3330 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003331 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003332 WARN_ON(wm_lp != 1);
3333 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3334 } else
3335 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003336 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003337
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003338 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003339 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003340 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08003341 const struct intel_wm_level *r =
3342 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003343
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003344 if (WARN_ON(!r->enable))
3345 continue;
3346
Matt Ropered4a6a72016-02-23 17:20:13 -08003347 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003348
3349 results->wm_pipe[pipe] =
3350 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3351 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3352 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003353 }
3354}
3355
Paulo Zanoni861f3382013-05-31 10:19:21 -03003356/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3357 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02003358static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003359 struct intel_pipe_wm *r1,
3360 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003361{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003362 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003363 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003364
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003365 for (level = 1; level <= max_level; level++) {
3366 if (r1->wm[level].enable)
3367 level1 = level;
3368 if (r2->wm[level].enable)
3369 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003370 }
3371
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003372 if (level1 == level2) {
3373 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003374 return r2;
3375 else
3376 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003377 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003378 return r1;
3379 } else {
3380 return r2;
3381 }
3382}
3383
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003384/* dirty bits used to track which watermarks need changes */
3385#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3386#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3387#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3388#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3389#define WM_DIRTY_FBC (1 << 24)
3390#define WM_DIRTY_DDB (1 << 25)
3391
Damien Lespiau055e3932014-08-18 13:49:10 +01003392static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003393 const struct ilk_wm_values *old,
3394 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003395{
3396 unsigned int dirty = 0;
3397 enum pipe pipe;
3398 int wm_lp;
3399
Damien Lespiau055e3932014-08-18 13:49:10 +01003400 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003401 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3402 dirty |= WM_DIRTY_LINETIME(pipe);
3403 /* Must disable LP1+ watermarks too */
3404 dirty |= WM_DIRTY_LP_ALL;
3405 }
3406
3407 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3408 dirty |= WM_DIRTY_PIPE(pipe);
3409 /* Must disable LP1+ watermarks too */
3410 dirty |= WM_DIRTY_LP_ALL;
3411 }
3412 }
3413
3414 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3415 dirty |= WM_DIRTY_FBC;
3416 /* Must disable LP1+ watermarks too */
3417 dirty |= WM_DIRTY_LP_ALL;
3418 }
3419
3420 if (old->partitioning != new->partitioning) {
3421 dirty |= WM_DIRTY_DDB;
3422 /* Must disable LP1+ watermarks too */
3423 dirty |= WM_DIRTY_LP_ALL;
3424 }
3425
3426 /* LP1+ watermarks already deemed dirty, no need to continue */
3427 if (dirty & WM_DIRTY_LP_ALL)
3428 return dirty;
3429
3430 /* Find the lowest numbered LP1+ watermark in need of an update... */
3431 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3432 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3433 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3434 break;
3435 }
3436
3437 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3438 for (; wm_lp <= 3; wm_lp++)
3439 dirty |= WM_DIRTY_LP(wm_lp);
3440
3441 return dirty;
3442}
3443
Ville Syrjälä8553c182013-12-05 15:51:39 +02003444static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3445 unsigned int dirty)
3446{
Imre Deak820c1982013-12-17 14:46:36 +02003447 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003448 bool changed = false;
3449
3450 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3451 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3452 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
3453 changed = true;
3454 }
3455 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3456 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3457 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
3458 changed = true;
3459 }
3460 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3461 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3462 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3463 changed = true;
3464 }
3465
3466 /*
3467 * Don't touch WM1S_LP_EN here.
3468 * Doing so could cause underruns.
3469 */
3470
3471 return changed;
3472}
3473
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003474/*
3475 * The spec says we shouldn't write when we don't need, because every write
3476 * causes WMs to be re-evaluated, expending some power.
3477 */
Imre Deak820c1982013-12-17 14:46:36 +02003478static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3479 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003480{
Imre Deak820c1982013-12-17 14:46:36 +02003481 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003482 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003483 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003484
Damien Lespiau055e3932014-08-18 13:49:10 +01003485 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003486 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003487 return;
3488
Ville Syrjälä8553c182013-12-05 15:51:39 +02003489 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003490
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003491 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003492 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003493 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003494 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003495 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003496 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3497
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003498 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003499 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003500 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003501 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003502 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003503 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3504
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003505 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003506 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003507 val = I915_READ(WM_MISC);
3508 if (results->partitioning == INTEL_DDB_PART_1_2)
3509 val &= ~WM_MISC_DATA_PARTITION_5_6;
3510 else
3511 val |= WM_MISC_DATA_PARTITION_5_6;
3512 I915_WRITE(WM_MISC, val);
3513 } else {
3514 val = I915_READ(DISP_ARB_CTL2);
3515 if (results->partitioning == INTEL_DDB_PART_1_2)
3516 val &= ~DISP_DATA_PARTITION_5_6;
3517 else
3518 val |= DISP_DATA_PARTITION_5_6;
3519 I915_WRITE(DISP_ARB_CTL2, val);
3520 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003521 }
3522
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003523 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003524 val = I915_READ(DISP_ARB_CTL);
3525 if (results->enable_fbc_wm)
3526 val &= ~DISP_FBC_WM_DIS;
3527 else
3528 val |= DISP_FBC_WM_DIS;
3529 I915_WRITE(DISP_ARB_CTL, val);
3530 }
3531
Imre Deak954911e2013-12-17 14:46:34 +02003532 if (dirty & WM_DIRTY_LP(1) &&
3533 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3534 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3535
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003536 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003537 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3538 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3539 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3540 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3541 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003542
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003543 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003544 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003545 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003546 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003547 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003548 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003549
3550 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003551}
3552
Matt Ropered4a6a72016-02-23 17:20:13 -08003553bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003554{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003555 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003556
3557 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3558}
3559
Matt Roper024c9042015-09-24 15:53:11 -07003560/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003561 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3562 * so assume we'll always need it in order to avoid underruns.
3563 */
3564static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3565{
3566 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3567
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003568 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003569 return true;
3570
3571 return false;
3572}
3573
Paulo Zanoni56feca92016-09-22 18:00:28 -03003574static bool
3575intel_has_sagv(struct drm_i915_private *dev_priv)
3576{
Rodrigo Vivi01971812017-08-09 13:52:44 -07003577 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
3578 IS_CANNONLAKE(dev_priv))
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003579 return true;
3580
3581 if (IS_SKYLAKE(dev_priv) &&
3582 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3583 return true;
3584
3585 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003586}
3587
Lyude656d1b82016-08-17 15:55:54 -04003588/*
3589 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3590 * depending on power and performance requirements. The display engine access
3591 * to system memory is blocked during the adjustment time. Because of the
3592 * blocking time, having this enabled can cause full system hangs and/or pipe
3593 * underruns if we don't meet all of the following requirements:
3594 *
3595 * - <= 1 pipe enabled
3596 * - All planes can enable watermarks for latencies >= SAGV engine block time
3597 * - We're not using an interlaced display configuration
3598 */
3599int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003600intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003601{
3602 int ret;
3603
Paulo Zanoni56feca92016-09-22 18:00:28 -03003604 if (!intel_has_sagv(dev_priv))
3605 return 0;
3606
3607 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003608 return 0;
3609
3610 DRM_DEBUG_KMS("Enabling the SAGV\n");
3611 mutex_lock(&dev_priv->rps.hw_lock);
3612
3613 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3614 GEN9_SAGV_ENABLE);
3615
3616 /* We don't need to wait for the SAGV when enabling */
3617 mutex_unlock(&dev_priv->rps.hw_lock);
3618
3619 /*
3620 * Some skl systems, pre-release machines in particular,
3621 * don't actually have an SAGV.
3622 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003623 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003624 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003625 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003626 return 0;
3627 } else if (ret < 0) {
3628 DRM_ERROR("Failed to enable the SAGV\n");
3629 return ret;
3630 }
3631
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003632 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003633 return 0;
3634}
3635
Lyude656d1b82016-08-17 15:55:54 -04003636int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003637intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003638{
Imre Deakb3b8e992016-12-05 18:27:38 +02003639 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003640
Paulo Zanoni56feca92016-09-22 18:00:28 -03003641 if (!intel_has_sagv(dev_priv))
3642 return 0;
3643
3644 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003645 return 0;
3646
3647 DRM_DEBUG_KMS("Disabling the SAGV\n");
3648 mutex_lock(&dev_priv->rps.hw_lock);
3649
3650 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003651 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3652 GEN9_SAGV_DISABLE,
3653 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3654 1);
Lyude656d1b82016-08-17 15:55:54 -04003655 mutex_unlock(&dev_priv->rps.hw_lock);
3656
Lyude656d1b82016-08-17 15:55:54 -04003657 /*
3658 * Some skl systems, pre-release machines in particular,
3659 * don't actually have an SAGV.
3660 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003661 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003662 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003663 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003664 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003665 } else if (ret < 0) {
3666 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3667 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003668 }
3669
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003670 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003671 return 0;
3672}
3673
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003674bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003675{
3676 struct drm_device *dev = state->dev;
3677 struct drm_i915_private *dev_priv = to_i915(dev);
3678 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003679 struct intel_crtc *crtc;
3680 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003681 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003682 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003683 int level, latency;
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003684 int sagv_block_time_us = IS_GEN9(dev_priv) ? 30 : 20;
Lyude656d1b82016-08-17 15:55:54 -04003685
Paulo Zanoni56feca92016-09-22 18:00:28 -03003686 if (!intel_has_sagv(dev_priv))
3687 return false;
3688
Lyude656d1b82016-08-17 15:55:54 -04003689 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003690 * SKL+ workaround: bspec recommends we disable the SAGV when we have
Lyude656d1b82016-08-17 15:55:54 -04003691 * more then one pipe enabled
3692 *
3693 * If there are no active CRTCs, no additional checks need be performed
3694 */
3695 if (hweight32(intel_state->active_crtcs) == 0)
3696 return true;
3697 else if (hweight32(intel_state->active_crtcs) > 1)
3698 return false;
3699
3700 /* Since we're now guaranteed to only have one active CRTC... */
3701 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003702 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003703 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003704
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003705 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003706 return false;
3707
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003708 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003709 struct skl_plane_wm *wm =
3710 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003711
Lyude656d1b82016-08-17 15:55:54 -04003712 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003713 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003714 continue;
3715
3716 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003717 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003718 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003719 { }
3720
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003721 latency = dev_priv->wm.skl_latency[level];
3722
3723 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003724 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003725 I915_FORMAT_MOD_X_TILED)
3726 latency += 15;
3727
Lyude656d1b82016-08-17 15:55:54 -04003728 /*
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003729 * If any of the planes on this pipe don't enable wm levels that
3730 * incur memory latencies higher than sagv_block_time_us we
3731 * can't enable the SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003732 */
Paulo Zanonifdd11c22017-08-09 13:52:45 -07003733 if (latency < sagv_block_time_us)
Lyude656d1b82016-08-17 15:55:54 -04003734 return false;
3735 }
3736
3737 return true;
3738}
3739
Damien Lespiaub9cec072014-11-04 17:06:43 +00003740static void
3741skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003742 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003743 struct skl_ddb_entry *alloc, /* out */
3744 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003745{
Matt Roperc107acf2016-05-12 07:06:01 -07003746 struct drm_atomic_state *state = cstate->base.state;
3747 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3748 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003749 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003750 unsigned int pipe_size, ddb_size;
3751 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003752
Matt Ropera6d3460e2016-05-12 07:06:04 -07003753 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003754 alloc->start = 0;
3755 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003756 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003757 return;
3758 }
3759
Matt Ropera6d3460e2016-05-12 07:06:04 -07003760 if (intel_state->active_pipe_changes)
3761 *num_active = hweight32(intel_state->active_crtcs);
3762 else
3763 *num_active = hweight32(dev_priv->active_crtcs);
3764
Deepak M6f3fff62016-09-15 15:01:10 +05303765 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3766 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003767
3768 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3769
Matt Roperc107acf2016-05-12 07:06:01 -07003770 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003771 * If the state doesn't change the active CRTC's, then there's
3772 * no need to recalculate; the existing pipe allocation limits
3773 * should remain unchanged. Note that we're safe from racing
3774 * commits since any racing commit that changes the active CRTC
3775 * list would need to grab _all_ crtc locks, including the one
3776 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003777 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003778 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003779 /*
3780 * alloc may be cleared by clear_intel_crtc_state,
3781 * copy from old state to be sure
3782 */
3783 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003784 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003785 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003786
3787 nth_active_pipe = hweight32(intel_state->active_crtcs &
3788 (drm_crtc_mask(for_crtc) - 1));
3789 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3790 alloc->start = nth_active_pipe * ddb_size / *num_active;
3791 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003792}
3793
Matt Roperc107acf2016-05-12 07:06:01 -07003794static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003795{
Matt Roperc107acf2016-05-12 07:06:01 -07003796 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003797 return 32;
3798
3799 return 8;
3800}
3801
Damien Lespiaua269c582014-11-04 17:06:49 +00003802static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3803{
3804 entry->start = reg & 0x3ff;
3805 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003806 if (entry->end)
3807 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003808}
3809
Damien Lespiau08db6652014-11-04 17:06:52 +00003810void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3811 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003812{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003813 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003814
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003815 memset(ddb, 0, sizeof(*ddb));
3816
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003817 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003818 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003819 enum plane_id plane_id;
3820 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003821
3822 power_domain = POWER_DOMAIN_PIPE(pipe);
3823 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003824 continue;
3825
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003826 for_each_plane_id_on_crtc(crtc, plane_id) {
3827 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003828
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003829 if (plane_id != PLANE_CURSOR)
3830 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3831 else
3832 val = I915_READ(CUR_BUF_CFG(pipe));
3833
3834 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3835 }
Imre Deak4d800032016-02-17 16:31:29 +02003836
3837 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003838 }
3839}
3840
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003841/*
3842 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3843 * The bspec defines downscale amount as:
3844 *
3845 * """
3846 * Horizontal down scale amount = maximum[1, Horizontal source size /
3847 * Horizontal destination size]
3848 * Vertical down scale amount = maximum[1, Vertical source size /
3849 * Vertical destination size]
3850 * Total down scale amount = Horizontal down scale amount *
3851 * Vertical down scale amount
3852 * """
3853 *
3854 * Return value is provided in 16.16 fixed point form to retain fractional part.
3855 * Caller should take care of dividing & rounding off the value.
3856 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303857static uint_fixed_16_16_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003858skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3859 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003860{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003861 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003862 uint32_t src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303863 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3864 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003865
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003866 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303867 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003868
3869 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003870 if (plane->id == PLANE_CURSOR) {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003871 /*
3872 * Cursors only support 0/180 degree rotation,
3873 * hence no need to account for rotation here.
3874 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303875 src_w = pstate->base.src_w >> 16;
3876 src_h = pstate->base.src_h >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003877 dst_w = pstate->base.crtc_w;
3878 dst_h = pstate->base.crtc_h;
3879 } else {
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03003880 /*
3881 * Src coordinates are already rotated by 270 degrees for
3882 * the 90/270 degree plane rotation cases (to match the
3883 * GTT mapping), hence no need to account for rotation here.
3884 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303885 src_w = drm_rect_width(&pstate->base.src) >> 16;
3886 src_h = drm_rect_height(&pstate->base.src) >> 16;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003887 dst_w = drm_rect_width(&pstate->base.dst);
3888 dst_h = drm_rect_height(&pstate->base.dst);
3889 }
3890
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303891 fp_w_ratio = div_fixed16(src_w, dst_w);
3892 fp_h_ratio = div_fixed16(src_h, dst_h);
3893 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3894 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003895
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303896 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003897}
3898
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303899static uint_fixed_16_16_t
3900skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
3901{
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303902 uint_fixed_16_16_t pipe_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303903
3904 if (!crtc_state->base.enable)
3905 return pipe_downscale;
3906
3907 if (crtc_state->pch_pfit.enabled) {
3908 uint32_t src_w, src_h, dst_w, dst_h;
3909 uint32_t pfit_size = crtc_state->pch_pfit.size;
3910 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3911 uint_fixed_16_16_t downscale_h, downscale_w;
3912
3913 src_w = crtc_state->pipe_src_w;
3914 src_h = crtc_state->pipe_src_h;
3915 dst_w = pfit_size >> 16;
3916 dst_h = pfit_size & 0xffff;
3917
3918 if (!dst_w || !dst_h)
3919 return pipe_downscale;
3920
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303921 fp_w_ratio = div_fixed16(src_w, dst_w);
3922 fp_h_ratio = div_fixed16(src_h, dst_h);
3923 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
3924 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303925
3926 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
3927 }
3928
3929 return pipe_downscale;
3930}
3931
3932int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
3933 struct intel_crtc_state *cstate)
3934{
3935 struct drm_crtc_state *crtc_state = &cstate->base;
3936 struct drm_atomic_state *state = crtc_state->state;
3937 struct drm_plane *plane;
3938 const struct drm_plane_state *pstate;
3939 struct intel_plane_state *intel_pstate;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003940 int crtc_clock, dotclk;
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303941 uint32_t pipe_max_pixel_rate;
3942 uint_fixed_16_16_t pipe_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303943 uint_fixed_16_16_t max_downscale = u32_to_fixed16(1);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303944
3945 if (!cstate->base.enable)
3946 return 0;
3947
3948 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
3949 uint_fixed_16_16_t plane_downscale;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303950 uint_fixed_16_16_t fp_9_div_8 = div_fixed16(9, 8);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303951 int bpp;
3952
3953 if (!intel_wm_plane_visible(cstate,
3954 to_intel_plane_state(pstate)))
3955 continue;
3956
3957 if (WARN_ON(!pstate->fb))
3958 return -EINVAL;
3959
3960 intel_pstate = to_intel_plane_state(pstate);
3961 plane_downscale = skl_plane_downscale_amount(cstate,
3962 intel_pstate);
3963 bpp = pstate->fb->format->cpp[0] * 8;
3964 if (bpp == 64)
3965 plane_downscale = mul_fixed16(plane_downscale,
3966 fp_9_div_8);
3967
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05303968 max_downscale = max_fixed16(plane_downscale, max_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303969 }
3970 pipe_downscale = skl_pipe_downscale_amount(cstate);
3971
3972 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
3973
3974 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003975 dotclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
3976
3977 if (IS_GEMINILAKE(to_i915(intel_crtc->base.dev)))
3978 dotclk *= 2;
3979
3980 pipe_max_pixel_rate = div_round_up_u32_fixed16(dotclk, pipe_downscale);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303981
3982 if (pipe_max_pixel_rate < crtc_clock) {
Maarten Lankhorst789f35d2017-06-01 12:34:13 +02003983 DRM_DEBUG_KMS("Max supported pixel clock with scaling exceeded\n");
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05303984 return -EINVAL;
3985 }
3986
3987 return 0;
3988}
3989
Damien Lespiaub9cec072014-11-04 17:06:43 +00003990static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003991skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3992 const struct drm_plane_state *pstate,
3993 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003994{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003995 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003996 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh7084b502017-05-17 17:28:23 +05303997 uint32_t data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003998 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003999 struct drm_framebuffer *fb;
4000 u32 format;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304001 uint_fixed_16_16_t down_scale_amount;
Matt Ropera1de91e2016-05-12 07:05:57 -07004002
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004003 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004004 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004005
4006 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004007 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02004008
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004009 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004010 return 0;
4011 if (y && format != DRM_FORMAT_NV12)
4012 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004013
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004014 /*
4015 * Src coordinates are already rotated by 270 degrees for
4016 * the 90/270 degree plane rotation cases (to match the
4017 * GTT mapping), hence no need to account for rotation here.
4018 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004019 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4020 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004021
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004022 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07004023 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004024 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004025 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02004026 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004027 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004028 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02004029 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004030 } else {
4031 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02004032 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004033 }
4034
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004035 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004036
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304037 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004038}
4039
4040/*
4041 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4042 * a 8192x4096@32bpp framebuffer:
4043 * 3 * 4096 * 8192 * 4 < 2^32
4044 */
4045static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004046skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4047 unsigned *plane_data_rate,
4048 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004049{
Matt Roper9c74d822016-05-12 07:05:58 -07004050 struct drm_crtc_state *cstate = &intel_cstate->base;
4051 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004052 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004053 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004054 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004055
4056 if (WARN_ON(!state))
4057 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004058
Matt Ropera1de91e2016-05-12 07:05:57 -07004059 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02004060 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004061 enum plane_id plane_id = to_intel_plane(plane)->id;
4062 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07004063
Matt Ropera6d3460e2016-05-12 07:06:04 -07004064 /* packed/uv */
4065 rate = skl_plane_relative_data_rate(intel_cstate,
4066 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004067 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004068
4069 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07004070
Matt Ropera6d3460e2016-05-12 07:06:04 -07004071 /* y-plane */
4072 rate = skl_plane_relative_data_rate(intel_cstate,
4073 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004074 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004075
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004076 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004077 }
4078
4079 return total_data_rate;
4080}
4081
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004082static uint16_t
4083skl_ddb_min_alloc(const struct drm_plane_state *pstate,
4084 const int y)
4085{
4086 struct drm_framebuffer *fb = pstate->fb;
4087 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4088 uint32_t src_w, src_h;
4089 uint32_t min_scanlines = 8;
4090 uint8_t plane_bpp;
4091
4092 if (WARN_ON(!fb))
4093 return 0;
4094
4095 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004096 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004097 return 0;
4098
4099 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02004100 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004101 fb->modifier != I915_FORMAT_MOD_Yf_TILED &&
4102 fb->modifier != I915_FORMAT_MOD_Y_TILED_CCS &&
4103 fb->modifier != I915_FORMAT_MOD_Yf_TILED_CCS)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004104 return 8;
4105
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004106 /*
4107 * Src coordinates are already rotated by 270 degrees for
4108 * the 90/270 degree plane rotation cases (to match the
4109 * GTT mapping), hence no need to account for rotation here.
4110 */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004111 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4112 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004113
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004114 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004115 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004116 src_w /= 2;
4117 src_h /= 2;
4118 }
4119
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004120 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02004121 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004122 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02004123 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004124
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004125 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07004126 switch (plane_bpp) {
4127 case 1:
4128 min_scanlines = 32;
4129 break;
4130 case 2:
4131 min_scanlines = 16;
4132 break;
4133 case 4:
4134 min_scanlines = 8;
4135 break;
4136 case 8:
4137 min_scanlines = 4;
4138 break;
4139 default:
4140 WARN(1, "Unsupported pixel depth %u for rotation",
4141 plane_bpp);
4142 min_scanlines = 32;
4143 }
4144 }
4145
4146 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4147}
4148
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004149static void
4150skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
4151 uint16_t *minimum, uint16_t *y_minimum)
4152{
4153 const struct drm_plane_state *pstate;
4154 struct drm_plane *plane;
4155
4156 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004157 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004158
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004159 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004160 continue;
4161
4162 if (!pstate->visible)
4163 continue;
4164
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004165 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4166 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004167 }
4168
4169 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4170}
4171
Matt Roperc107acf2016-05-12 07:06:01 -07004172static int
Matt Roper024c9042015-09-24 15:53:11 -07004173skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00004174 struct skl_ddb_allocation *ddb /* out */)
4175{
Matt Roperc107acf2016-05-12 07:06:01 -07004176 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07004177 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004178 struct drm_device *dev = crtc->dev;
4179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4180 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04004181 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004182 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02004183 uint16_t minimum[I915_MAX_PLANES] = {};
4184 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00004185 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004186 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07004187 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004188 unsigned plane_data_rate[I915_MAX_PLANES] = {};
4189 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304190 uint16_t total_min_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004191
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004192 /* Clear the partitioning for disabled planes. */
4193 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
4194 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
4195
Matt Ropera6d3460e2016-05-12 07:06:04 -07004196 if (WARN_ON(!state))
4197 return 0;
4198
Matt Roperc107acf2016-05-12 07:06:01 -07004199 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04004200 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07004201 return 0;
4202 }
4203
Matt Ropera6d3460e2016-05-12 07:06:04 -07004204 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004205 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05304206 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004207 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004208
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004209 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004210
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004211 /*
4212 * 1. Allocate the mininum required blocks for each active plane
4213 * and allocate the cursor, it doesn't require extra allocation
4214 * proportional to the data rate.
4215 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00004216
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004217 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304218 total_min_blocks += minimum[plane_id];
4219 total_min_blocks += y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00004220 }
4221
Kumar, Mahesh5ba6faa2017-05-17 17:28:26 +05304222 if (total_min_blocks > alloc_size) {
4223 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4224 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4225 alloc_size);
4226 return -EINVAL;
4227 }
4228
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004229 alloc_size -= total_min_blocks;
4230 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004231 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4232
Damien Lespiaub9cec072014-11-04 17:06:43 +00004233 /*
Damien Lespiau80958152015-02-09 13:35:10 +00004234 * 2. Distribute the remaining space in proportion to the amount of
4235 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00004236 *
4237 * FIXME: we may not allocate every single block here.
4238 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02004239 total_data_rate = skl_get_total_relative_data_rate(cstate,
4240 plane_data_rate,
4241 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07004242 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07004243 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004244
Damien Lespiau34bb56a2014-11-04 17:07:01 +00004245 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004246 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004247 unsigned int data_rate, y_data_rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004248 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004249
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004250 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02004251 continue;
4252
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004253 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004254
4255 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004256 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00004257 * promote the expression to 64 bits to avoid overflowing, the
4258 * result is < available as data_rate / total_data_rate < 1
4259 */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004260 plane_blocks = minimum[plane_id];
4261 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
4262 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004263
Matt Roperc107acf2016-05-12 07:06:01 -07004264 /* Leave disabled planes at (0,0) */
4265 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004266 ddb->plane[pipe][plane_id].start = start;
4267 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004268 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00004269
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004270 start += plane_blocks;
4271
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004272 /*
4273 * allocation for y_plane part of planar format:
4274 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004275 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004276
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004277 y_plane_blocks = y_minimum[plane_id];
4278 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
4279 total_data_rate);
4280
Matt Roperc107acf2016-05-12 07:06:01 -07004281 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004282 ddb->y_plane[pipe][plane_id].start = start;
4283 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07004284 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004285
4286 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004287 }
4288
Matt Roperc107acf2016-05-12 07:06:01 -07004289 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004290}
4291
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004292/*
4293 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02004294 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004295 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4296 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4297*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004298static uint_fixed_16_16_t
4299skl_wm_method1(const struct drm_i915_private *dev_priv, uint32_t pixel_rate,
4300 uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004301{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304302 uint32_t wm_intermediate_val;
4303 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004304
4305 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304306 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004307
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304308 wm_intermediate_val = latency * pixel_rate * cpp;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304309 ret = div_fixed16(wm_intermediate_val, 1000 * 512);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07004310
4311 if (INTEL_GEN(dev_priv) >= 10)
4312 ret = add_fixed16_u32(ret, 1);
4313
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004314 return ret;
4315}
4316
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304317static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4318 uint32_t pipe_htotal,
4319 uint32_t latency,
4320 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004321{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004322 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304323 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004324
4325 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304326 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004327
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004328 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304329 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4330 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304331 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004332 return ret;
4333}
4334
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304335static uint_fixed_16_16_t
4336intel_get_linetime_us(struct intel_crtc_state *cstate)
4337{
4338 uint32_t pixel_rate;
4339 uint32_t crtc_htotal;
4340 uint_fixed_16_16_t linetime_us;
4341
4342 if (!cstate->base.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304343 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304344
4345 pixel_rate = cstate->pixel_rate;
4346
4347 if (WARN_ON(pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304348 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304349
4350 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304351 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304352
4353 return linetime_us;
4354}
4355
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304356static uint32_t
4357skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4358 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004359{
4360 uint64_t adjusted_pixel_rate;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304361 uint_fixed_16_16_t downscale_amount;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004362
4363 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004364 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004365 return 0;
4366
4367 /*
4368 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4369 * with additional adjustments for plane-specific scaling.
4370 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004371 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004372 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004373
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304374 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4375 downscale_amount);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004376}
4377
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304378static int
4379skl_compute_plane_wm_params(const struct drm_i915_private *dev_priv,
4380 struct intel_crtc_state *cstate,
4381 const struct intel_plane_state *intel_pstate,
4382 struct skl_wm_params *wp)
4383{
4384 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
4385 const struct drm_plane_state *pstate = &intel_pstate->base;
4386 const struct drm_framebuffer *fb = pstate->fb;
4387 uint32_t interm_pbpl;
4388 struct intel_atomic_state *state =
4389 to_intel_atomic_state(cstate->base.state);
4390 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
4391
4392 if (!intel_wm_plane_visible(cstate, intel_pstate))
4393 return 0;
4394
4395 wp->y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4396 fb->modifier == I915_FORMAT_MOD_Yf_TILED ||
4397 fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4398 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4399 wp->x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4400 wp->rc_surface = fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
4401 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
4402
4403 if (plane->id == PLANE_CURSOR) {
4404 wp->width = intel_pstate->base.crtc_w;
4405 } else {
4406 /*
4407 * Src coordinates are already rotated by 270 degrees for
4408 * the 90/270 degree plane rotation cases (to match the
4409 * GTT mapping), hence no need to account for rotation here.
4410 */
4411 wp->width = drm_rect_width(&intel_pstate->base.src) >> 16;
4412 }
4413
4414 wp->cpp = (fb->format->format == DRM_FORMAT_NV12) ? fb->format->cpp[1] :
4415 fb->format->cpp[0];
4416 wp->plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate,
4417 intel_pstate);
4418
4419 if (drm_rotation_90_or_270(pstate->rotation)) {
4420
4421 switch (wp->cpp) {
4422 case 1:
4423 wp->y_min_scanlines = 16;
4424 break;
4425 case 2:
4426 wp->y_min_scanlines = 8;
4427 break;
4428 case 4:
4429 wp->y_min_scanlines = 4;
4430 break;
4431 default:
4432 MISSING_CASE(wp->cpp);
4433 return -EINVAL;
4434 }
4435 } else {
4436 wp->y_min_scanlines = 4;
4437 }
4438
4439 if (apply_memory_bw_wa)
4440 wp->y_min_scanlines *= 2;
4441
4442 wp->plane_bytes_per_line = wp->width * wp->cpp;
4443 if (wp->y_tiled) {
4444 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
4445 wp->y_min_scanlines, 512);
4446
4447 if (INTEL_GEN(dev_priv) >= 10)
4448 interm_pbpl++;
4449
4450 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
4451 wp->y_min_scanlines);
4452 } else if (wp->x_tiled && IS_GEN9(dev_priv)) {
4453 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line, 512);
4454 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4455 } else {
4456 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line, 512) + 1;
4457 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
4458 }
4459
4460 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
4461 wp->plane_blocks_per_line);
4462 wp->linetime_us = fixed16_to_u32_round_up(
4463 intel_get_linetime_us(cstate));
4464
4465 return 0;
4466}
4467
Matt Roper55994c22016-05-12 07:06:08 -07004468static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4469 struct intel_crtc_state *cstate,
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304470 const struct intel_plane_state *intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004471 uint16_t ddb_allocation,
Matt Roper55994c22016-05-12 07:06:08 -07004472 int level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304473 const struct skl_wm_params *wp,
Matt Roper55994c22016-05-12 07:06:08 -07004474 uint16_t *out_blocks, /* out */
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004475 uint8_t *out_lines, /* out */
4476 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004477{
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304478 const struct drm_plane_state *pstate = &intel_pstate->base;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004479 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304480 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05304481 uint_fixed_16_16_t selected_result;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004482 uint32_t res_blocks, res_lines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004483 struct intel_atomic_state *state =
4484 to_intel_atomic_state(cstate->base.state);
4485 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004486
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004487 if (latency == 0 ||
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004488 !intel_wm_plane_visible(cstate, intel_pstate)) {
4489 *enabled = false;
Matt Roper55994c22016-05-12 07:06:08 -07004490 return 0;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004491 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004492
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004493 /* Display WA #1141: kbl,cfl */
Kumar, Maheshd86ba622017-08-17 19:15:26 +05304494 if ((IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv) ||
4495 IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07004496 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05304497 latency += 4;
4498
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304499 if (apply_memory_bw_wa && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03004500 latency += 15;
4501
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304502 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
4503 wp->cpp, latency);
4504 method2 = skl_wm_method2(wp->plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07004505 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03004506 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304507 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004508
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304509 if (wp->y_tiled) {
4510 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004511 } else {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304512 if ((wp->cpp * cstate->base.adjusted_mode.crtc_htotal /
4513 512 < 1) && (wp->plane_bytes_per_line / 512 < 1))
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03004514 selected_result = method2;
Maarten Lankhorst54d20ed2017-07-17 14:02:30 +02004515 else if (ddb_allocation >=
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304516 fixed16_to_u32_round_up(wp->plane_blocks_per_line))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304517 selected_result = min_fixed16(method1, method2);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304518 else if (latency >= wp->linetime_us)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304519 selected_result = min_fixed16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004520 else
4521 selected_result = method1;
4522 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004523
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304524 res_blocks = fixed16_to_u32_round_up(selected_result) + 1;
Kumar, Maheshd273ecc2017-05-17 17:28:22 +05304525 res_lines = div_round_up_fixed16(selected_result,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304526 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00004527
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004528 /* Display WA #1125: skl,bxt,kbl,glk */
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304529 if (level == 0 && wp->rc_surface)
4530 res_blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07004531
4532 /* Display WA #1126: skl,bxt,kbl,glk */
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004533 if (level >= 1 && level <= 7) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304534 if (wp->y_tiled) {
4535 res_blocks += fixed16_to_u32_round_up(
4536 wp->y_tile_minimum);
4537 res_lines += wp->y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004538 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004539 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03004540 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00004541 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00004542
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004543 if (res_blocks >= ddb_allocation || res_lines > 31) {
4544 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07004545
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004546 /*
4547 * If there are no valid level 0 watermarks, then we can't
4548 * support this display configuration.
4549 */
4550 if (level) {
4551 return 0;
4552 } else {
4553 struct drm_plane *plane = pstate->plane;
4554
4555 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4556 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
4557 plane->base.id, plane->name,
4558 res_blocks, ddb_allocation, res_lines);
4559 return -EINVAL;
4560 }
Matt Roper55994c22016-05-12 07:06:08 -07004561 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00004562
4563 *out_blocks = res_blocks;
4564 *out_lines = res_lines;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004565 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004566
Matt Roper55994c22016-05-12 07:06:08 -07004567 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004568}
4569
Matt Roperf4a96752016-05-12 07:06:06 -07004570static int
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304571skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004572 struct skl_ddb_allocation *ddb,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304573 struct intel_crtc_state *cstate,
4574 const struct intel_plane_state *intel_pstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304575 const struct skl_wm_params *wm_params,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304576 struct skl_plane_wm *wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004577{
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004578 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4579 struct drm_plane *plane = intel_pstate->base.plane;
4580 struct intel_plane *intel_plane = to_intel_plane(plane);
4581 uint16_t ddb_blocks;
4582 enum pipe pipe = intel_crtc->pipe;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304583 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004584 int ret;
Lyudea62163e2016-10-04 14:28:20 -04004585
Kumar, Mahesh7b751192017-05-17 17:28:24 +05304586 if (WARN_ON(!intel_pstate->base.fb))
4587 return -EINVAL;
Matt Roper024c9042015-09-24 15:53:11 -07004588
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004589 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
4590
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304591 for (level = 0; level <= max_level; level++) {
4592 struct skl_wm_level *result = &wm->wm[level];
4593
4594 ret = skl_compute_plane_wm(dev_priv,
4595 cstate,
4596 intel_pstate,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004597 ddb_blocks,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304598 level,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304599 wm_params,
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304600 &result->plane_res_b,
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004601 &result->plane_res_l,
4602 &result->plane_en);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304603 if (ret)
4604 return ret;
4605 }
Matt Roperf4a96752016-05-12 07:06:06 -07004606
4607 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004608}
4609
Damien Lespiau407b50f2014-11-04 17:06:57 +00004610static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07004611skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004612{
Mahesh Kumara3a89862016-12-01 21:19:34 +05304613 struct drm_atomic_state *state = cstate->base.state;
4614 struct drm_i915_private *dev_priv = to_i915(state->dev);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304615 uint_fixed_16_16_t linetime_us;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304616 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004617
Kumar, Maheshd555cb52017-05-17 17:28:29 +05304618 linetime_us = intel_get_linetime_us(cstate);
4619
4620 if (is_fixed16_zero(linetime_us))
Damien Lespiau407b50f2014-11-04 17:06:57 +00004621 return 0;
4622
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304623 linetime_wm = fixed16_to_u32_round_up(mul_u32_fixed16(8, linetime_us));
Mahesh Kumara3a89862016-12-01 21:19:34 +05304624
Kumar, Mahesh446e8502017-08-17 19:15:25 +05304625 /* Display WA #1135: bxt:ALL GLK:ALL */
4626 if ((IS_BROXTON(dev_priv) || IS_GEMINILAKE(dev_priv)) &&
4627 dev_priv->ipc_enabled)
4628 linetime_wm /= 2;
Mahesh Kumara3a89862016-12-01 21:19:34 +05304629
4630 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004631}
4632
Matt Roper024c9042015-09-24 15:53:11 -07004633static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Kumar, Maheshca476672017-08-17 19:15:24 +05304634 struct skl_wm_params *wp,
4635 struct skl_wm_level *wm_l0,
4636 uint16_t ddb_allocation,
Damien Lespiau9414f562014-11-04 17:06:58 +00004637 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004638{
Kumar, Maheshca476672017-08-17 19:15:24 +05304639 struct drm_device *dev = cstate->base.crtc->dev;
4640 const struct drm_i915_private *dev_priv = to_i915(dev);
4641 uint16_t trans_min, trans_y_tile_min;
4642 const uint16_t trans_amount = 10; /* This is configurable amount */
4643 uint16_t trans_offset_b, res_blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00004644
Kumar, Maheshca476672017-08-17 19:15:24 +05304645 if (!cstate->base.active)
4646 goto exit;
4647
4648 /* Transition WM are not recommended by HW team for GEN9 */
4649 if (INTEL_GEN(dev_priv) <= 9)
4650 goto exit;
4651
4652 /* Transition WM don't make any sense if ipc is disabled */
4653 if (!dev_priv->ipc_enabled)
4654 goto exit;
4655
4656 if (INTEL_GEN(dev_priv) >= 10)
4657 trans_min = 4;
4658
4659 trans_offset_b = trans_min + trans_amount;
4660
4661 if (wp->y_tiled) {
4662 trans_y_tile_min = (uint16_t) mul_round_up_u32_fixed16(2,
4663 wp->y_tile_minimum);
4664 res_blocks = max(wm_l0->plane_res_b, trans_y_tile_min) +
4665 trans_offset_b;
4666 } else {
4667 res_blocks = wm_l0->plane_res_b + trans_offset_b;
4668
4669 /* WA BUG:1938466 add one block for non y-tile planes */
4670 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_A0))
4671 res_blocks += 1;
4672
4673 }
4674
4675 res_blocks += 1;
4676
4677 if (res_blocks < ddb_allocation) {
4678 trans_wm->plane_res_b = res_blocks;
4679 trans_wm->plane_en = true;
4680 return;
4681 }
4682
4683exit:
Lyudea62163e2016-10-04 14:28:20 -04004684 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004685}
4686
Matt Roper55994c22016-05-12 07:06:08 -07004687static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4688 struct skl_ddb_allocation *ddb,
4689 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004690{
Matt Roper024c9042015-09-24 15:53:11 -07004691 struct drm_device *dev = cstate->base.crtc->dev;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304692 struct drm_crtc_state *crtc_state = &cstate->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004693 const struct drm_i915_private *dev_priv = to_i915(dev);
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304694 struct drm_plane *plane;
4695 const struct drm_plane_state *pstate;
Lyudea62163e2016-10-04 14:28:20 -04004696 struct skl_plane_wm *wm;
Matt Roper55994c22016-05-12 07:06:08 -07004697 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004698
Lyudea62163e2016-10-04 14:28:20 -04004699 /*
4700 * We'll only calculate watermarks for planes that are actually
4701 * enabled, so make sure all other planes are set as disabled.
4702 */
4703 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4704
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304705 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4706 const struct intel_plane_state *intel_pstate =
4707 to_intel_plane_state(pstate);
4708 enum plane_id plane_id = to_intel_plane(plane)->id;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304709 struct skl_wm_params wm_params;
Kumar, Maheshca476672017-08-17 19:15:24 +05304710 enum pipe pipe = to_intel_crtc(cstate->base.crtc)->pipe;
4711 uint16_t ddb_blocks;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05304712
4713 wm = &pipe_wm->planes[plane_id];
Kumar, Maheshca476672017-08-17 19:15:24 +05304714 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][plane_id]);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304715 memset(&wm_params, 0, sizeof(struct skl_wm_params));
4716
4717 ret = skl_compute_plane_wm_params(dev_priv, cstate,
4718 intel_pstate, &wm_params);
4719 if (ret)
4720 return ret;
Lyudea62163e2016-10-04 14:28:20 -04004721
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004722 ret = skl_compute_wm_levels(dev_priv, ddb, cstate,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05304723 intel_pstate, &wm_params, wm);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05304724 if (ret)
4725 return ret;
Kumar, Maheshca476672017-08-17 19:15:24 +05304726 skl_compute_transition_wm(cstate, &wm_params, &wm->wm[0],
4727 ddb_blocks, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004728 }
Matt Roper024c9042015-09-24 15:53:11 -07004729 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004730
Matt Roper55994c22016-05-12 07:06:08 -07004731 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004732}
4733
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004734static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4735 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004736 const struct skl_ddb_entry *entry)
4737{
4738 if (entry->end)
4739 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4740 else
4741 I915_WRITE(reg, 0);
4742}
4743
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004744static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4745 i915_reg_t reg,
4746 const struct skl_wm_level *level)
4747{
4748 uint32_t val = 0;
4749
4750 if (level->plane_en) {
4751 val |= PLANE_WM_EN;
4752 val |= level->plane_res_b;
4753 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4754 }
4755
4756 I915_WRITE(reg, val);
4757}
4758
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004759static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4760 const struct skl_plane_wm *wm,
4761 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004762 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004763{
4764 struct drm_crtc *crtc = &intel_crtc->base;
4765 struct drm_device *dev = crtc->dev;
4766 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004767 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004768 enum pipe pipe = intel_crtc->pipe;
4769
4770 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004771 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004772 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004773 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004774 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004775 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004776
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004777 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4778 &ddb->plane[pipe][plane_id]);
4779 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4780 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004781}
4782
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004783static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4784 const struct skl_plane_wm *wm,
4785 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004786{
4787 struct drm_crtc *crtc = &intel_crtc->base;
4788 struct drm_device *dev = crtc->dev;
4789 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004790 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004791 enum pipe pipe = intel_crtc->pipe;
4792
4793 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004794 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4795 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004796 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004797 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004798
4799 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004800 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004801}
4802
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004803bool skl_wm_level_equals(const struct skl_wm_level *l1,
4804 const struct skl_wm_level *l2)
4805{
4806 if (l1->plane_en != l2->plane_en)
4807 return false;
4808
4809 /* If both planes aren't enabled, the rest shouldn't matter */
4810 if (!l1->plane_en)
4811 return true;
4812
4813 return (l1->plane_res_l == l2->plane_res_l &&
4814 l1->plane_res_b == l2->plane_res_b);
4815}
4816
Lyude27082492016-08-24 07:48:10 +02004817static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4818 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004819{
Lyude27082492016-08-24 07:48:10 +02004820 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004821}
4822
Mika Kahola2b685042017-10-10 13:17:03 +03004823bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
4824 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004825 const struct skl_ddb_entry *ddb,
4826 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004827{
Mika Kahola2b685042017-10-10 13:17:03 +03004828 enum pipe pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004829
Mika Kahola2b685042017-10-10 13:17:03 +03004830 for_each_pipe(dev_priv, pipe) {
4831 if (pipe != ignore && entries[pipe] &&
4832 skl_ddb_entries_overlap(ddb, entries[pipe]))
Lyude27082492016-08-24 07:48:10 +02004833 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03004834 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004835
Lyude27082492016-08-24 07:48:10 +02004836 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004837}
4838
Matt Roper55994c22016-05-12 07:06:08 -07004839static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004840 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004841 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004842 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004843 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004844{
Matt Roperf4a96752016-05-12 07:06:06 -07004845 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004846 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004847
Matt Roper55994c22016-05-12 07:06:08 -07004848 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4849 if (ret)
4850 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004851
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004852 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004853 *changed = false;
4854 else
4855 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004856
Matt Roper55994c22016-05-12 07:06:08 -07004857 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004858}
4859
Matt Roper9b613022016-06-27 16:42:44 -07004860static uint32_t
4861pipes_modified(struct drm_atomic_state *state)
4862{
4863 struct drm_crtc *crtc;
4864 struct drm_crtc_state *cstate;
4865 uint32_t i, ret = 0;
4866
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004867 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004868 ret |= drm_crtc_mask(crtc);
4869
4870 return ret;
4871}
4872
Jani Nikulabb7791b2016-10-04 12:29:17 +03004873static int
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004874skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4875{
4876 struct drm_atomic_state *state = cstate->base.state;
4877 struct drm_device *dev = state->dev;
4878 struct drm_crtc *crtc = cstate->base.crtc;
4879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4880 struct drm_i915_private *dev_priv = to_i915(dev);
4881 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4882 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4883 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4884 struct drm_plane_state *plane_state;
4885 struct drm_plane *plane;
4886 enum pipe pipe = intel_crtc->pipe;
4887
4888 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4889
4890 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
4891 enum plane_id plane_id = to_intel_plane(plane)->id;
4892
4893 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4894 &new_ddb->plane[pipe][plane_id]) &&
4895 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4896 &new_ddb->y_plane[pipe][plane_id]))
4897 continue;
4898
4899 plane_state = drm_atomic_get_plane_state(state, plane);
4900 if (IS_ERR(plane_state))
4901 return PTR_ERR(plane_state);
4902 }
4903
4904 return 0;
4905}
4906
4907static int
4908skl_compute_ddb(struct drm_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07004909{
4910 struct drm_device *dev = state->dev;
4911 struct drm_i915_private *dev_priv = to_i915(dev);
4912 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4913 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004914 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004915 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004916 int ret;
4917
4918 /*
4919 * If this is our first atomic update following hardware readout,
4920 * we can't trust the DDB that the BIOS programmed for us. Let's
4921 * pretend that all pipes switched active status so that we'll
4922 * ensure a full DDB recompute.
4923 */
Matt Roper1b54a882016-06-17 13:42:18 -07004924 if (dev_priv->wm.distrust_bios_wm) {
4925 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4926 state->acquire_ctx);
4927 if (ret)
4928 return ret;
4929
Matt Roper98d39492016-05-12 07:06:03 -07004930 intel_state->active_pipe_changes = ~0;
4931
Matt Roper1b54a882016-06-17 13:42:18 -07004932 /*
4933 * We usually only initialize intel_state->active_crtcs if we
4934 * we're doing a modeset; make sure this field is always
4935 * initialized during the sanitization process that happens
4936 * on the first commit too.
4937 */
4938 if (!intel_state->modeset)
4939 intel_state->active_crtcs = dev_priv->active_crtcs;
4940 }
4941
Matt Roper98d39492016-05-12 07:06:03 -07004942 /*
4943 * If the modeset changes which CRTC's are active, we need to
4944 * recompute the DDB allocation for *all* active pipes, even
4945 * those that weren't otherwise being modified in any way by this
4946 * atomic commit. Due to the shrinking of the per-pipe allocations
4947 * when new active CRTC's are added, it's possible for a pipe that
4948 * we were already using and aren't changing at all here to suddenly
4949 * become invalid if its DDB needs exceeds its new allocation.
4950 *
4951 * Note that if we wind up doing a full DDB recompute, we can't let
4952 * any other display updates race with this transaction, so we need
4953 * to grab the lock on *all* CRTC's.
4954 */
Matt Roper734fa012016-05-12 15:11:40 -07004955 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004956 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004957 intel_state->wm_results.dirty_pipes = ~0;
4958 }
Matt Roper98d39492016-05-12 07:06:03 -07004959
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004960 /*
4961 * We're not recomputing for the pipes not included in the commit, so
4962 * make sure we start with the current state.
4963 */
4964 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4965
Matt Roper98d39492016-05-12 07:06:03 -07004966 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4967 struct intel_crtc_state *cstate;
4968
4969 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4970 if (IS_ERR(cstate))
4971 return PTR_ERR(cstate);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07004972
4973 ret = skl_allocate_pipe_ddb(cstate, ddb);
4974 if (ret)
4975 return ret;
4976
4977 ret = skl_ddb_add_affected_planes(cstate);
4978 if (ret)
4979 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004980 }
4981
4982 return 0;
4983}
4984
Matt Roper2722efb2016-08-17 15:55:55 -04004985static void
4986skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4987 struct skl_wm_values *src,
4988 enum pipe pipe)
4989{
Matt Roper2722efb2016-08-17 15:55:55 -04004990 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4991 sizeof(dst->ddb.y_plane[pipe]));
4992 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4993 sizeof(dst->ddb.plane[pipe]));
4994}
4995
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004996static void
4997skl_print_wm_changes(const struct drm_atomic_state *state)
4998{
4999 const struct drm_device *dev = state->dev;
5000 const struct drm_i915_private *dev_priv = to_i915(dev);
5001 const struct intel_atomic_state *intel_state =
5002 to_intel_atomic_state(state);
5003 const struct drm_crtc *crtc;
5004 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005005 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005006 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
5007 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01005008 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005009
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005010 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01005011 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5012 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005013
Maarten Lankhorst75704982016-11-01 12:04:10 +01005014 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005015 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005016 const struct skl_ddb_entry *old, *new;
5017
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005018 old = &old_ddb->plane[pipe][plane_id];
5019 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005020
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005021 if (skl_ddb_entry_equal(old, new))
5022 continue;
5023
Maarten Lankhorst75704982016-11-01 12:04:10 +01005024 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
5025 intel_plane->base.base.id,
5026 intel_plane->base.name,
5027 old->start, old->end,
5028 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005029 }
5030 }
5031}
5032
Matt Roper98d39492016-05-12 07:06:03 -07005033static int
5034skl_compute_wm(struct drm_atomic_state *state)
5035{
5036 struct drm_crtc *crtc;
5037 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07005038 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5039 struct skl_wm_values *results = &intel_state->wm_results;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005040 struct drm_device *dev = state->dev;
Matt Roper734fa012016-05-12 15:11:40 -07005041 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07005042 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07005043 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07005044
5045 /*
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005046 * When we distrust bios wm we always need to recompute to set the
5047 * expected DDB allocations for each CRTC.
5048 */
5049 if (to_i915(dev)->wm.distrust_bios_wm)
5050 changed = true;
5051
5052 /*
Matt Roper98d39492016-05-12 07:06:03 -07005053 * If this transaction isn't actually touching any CRTC's, don't
5054 * bother with watermark calculation. Note that if we pass this
5055 * test, we're guaranteed to hold at least one CRTC state mutex,
5056 * which means we can safely use values like dev_priv->active_crtcs
5057 * since any racing commits that want to update them would need to
5058 * hold _all_ CRTC state mutexes.
5059 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005060 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07005061 changed = true;
Maarten Lankhorst367d73d2017-05-31 17:42:36 +02005062
Matt Roper98d39492016-05-12 07:06:03 -07005063 if (!changed)
5064 return 0;
5065
Matt Roper734fa012016-05-12 15:11:40 -07005066 /* Clear all dirty flags */
5067 results->dirty_pipes = 0;
5068
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005069 ret = skl_compute_ddb(state);
Matt Roper98d39492016-05-12 07:06:03 -07005070 if (ret)
5071 return ret;
5072
Matt Roper734fa012016-05-12 15:11:40 -07005073 /*
5074 * Calculate WM's for all pipes that are part of this transaction.
5075 * Note that the DDB allocation above may have added more CRTC's that
5076 * weren't otherwise being modified (and set bits in dirty_pipes) if
5077 * pipe allocations had to change.
5078 *
5079 * FIXME: Now that we're doing this in the atomic check phase, we
5080 * should allow skl_update_pipe_wm() to return failure in cases where
5081 * no suitable watermark values can be found.
5082 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01005083 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07005084 struct intel_crtc_state *intel_cstate =
5085 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005086 const struct skl_pipe_wm *old_pipe_wm =
5087 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07005088
5089 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005090 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5091 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07005092 if (ret)
5093 return ret;
5094
5095 if (changed)
5096 results->dirty_pipes |= drm_crtc_mask(crtc);
5097
5098 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5099 /* This pipe's WM's did not change */
5100 continue;
5101
5102 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07005103 }
5104
cpaul@redhat.com413fc532016-10-14 17:31:54 -04005105 skl_print_wm_changes(state);
5106
Matt Roper98d39492016-05-12 07:06:03 -07005107 return 0;
5108}
5109
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005110static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5111 struct intel_crtc_state *cstate)
5112{
5113 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5114 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5115 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005116 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005117 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005118 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005119
5120 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5121 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005122
5123 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005124
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005125 for_each_plane_id_on_crtc(crtc, plane_id) {
5126 if (plane_id != PLANE_CURSOR)
5127 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5128 ddb, plane_id);
5129 else
5130 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5131 ddb);
5132 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005133}
5134
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005135static void skl_initial_wm(struct intel_atomic_state *state,
5136 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005137{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005138 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005139 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005140 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005141 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04005142 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02005143 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07005144
Ville Syrjälä432081b2016-10-31 22:37:03 +02005145 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005146 return;
5147
Matt Roper734fa012016-05-12 15:11:40 -07005148 mutex_lock(&dev_priv->wm.wm_mutex);
5149
Maarten Lankhorste62929b2016-11-08 13:55:33 +01005150 if (cstate->base.active_changed)
5151 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02005152
5153 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07005154
5155 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005156}
5157
Ville Syrjäläd8905652016-01-14 14:53:35 +02005158static void ilk_compute_wm_config(struct drm_device *dev,
5159 struct intel_wm_config *config)
5160{
5161 struct intel_crtc *crtc;
5162
5163 /* Compute the currently _active_ config */
5164 for_each_intel_crtc(dev, crtc) {
5165 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5166
5167 if (!wm->pipe_enabled)
5168 continue;
5169
5170 config->sprites_enabled |= wm->sprites_enabled;
5171 config->sprites_scaled |= wm->sprites_scaled;
5172 config->num_pipes_active++;
5173 }
5174}
5175
Matt Ropered4a6a72016-02-23 17:20:13 -08005176static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005177{
Chris Wilson91c8a322016-07-05 10:40:23 +01005178 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005179 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02005180 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02005181 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02005182 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005183 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07005184
Ville Syrjäläd8905652016-01-14 14:53:35 +02005185 ilk_compute_wm_config(dev, &config);
5186
5187 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5188 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03005189
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005190 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005191 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02005192 config.num_pipes_active == 1 && config.sprites_enabled) {
5193 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5194 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03005195
Imre Deak820c1982013-12-17 14:46:36 +02005196 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03005197 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005198 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005199 }
5200
Ville Syrjälä198a1e92013-10-09 19:17:58 +03005201 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03005202 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03005203
Imre Deak820c1982013-12-17 14:46:36 +02005204 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03005205
Imre Deak820c1982013-12-17 14:46:36 +02005206 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03005207}
5208
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005209static void ilk_initial_watermarks(struct intel_atomic_state *state,
5210 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005211{
Matt Ropered4a6a72016-02-23 17:20:13 -08005212 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5213 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005214
Matt Ropered4a6a72016-02-23 17:20:13 -08005215 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07005216 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08005217 ilk_program_watermarks(dev_priv);
5218 mutex_unlock(&dev_priv->wm.wm_mutex);
5219}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005220
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005221static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5222 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08005223{
5224 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5225 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
5226
5227 mutex_lock(&dev_priv->wm.wm_mutex);
5228 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07005229 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08005230 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005231 }
Matt Ropered4a6a72016-02-23 17:20:13 -08005232 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07005233}
5234
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005235static inline void skl_wm_level_from_reg_val(uint32_t val,
5236 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00005237{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005238 level->plane_en = val & PLANE_WM_EN;
5239 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5240 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5241 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00005242}
5243
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005244void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5245 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00005246{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005247 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00005248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00005249 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005250 int level, max_level;
5251 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005252 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00005253
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005254 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00005255
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005256 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5257 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00005258
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005259 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005260 if (plane_id != PLANE_CURSOR)
5261 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005262 else
5263 val = I915_READ(CUR_WM(pipe, level));
5264
5265 skl_wm_level_from_reg_val(val, &wm->wm[level]);
5266 }
5267
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005268 if (plane_id != PLANE_CURSOR)
5269 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005270 else
5271 val = I915_READ(CUR_WM_TRANS(pipe));
5272
5273 skl_wm_level_from_reg_val(val, &wm->trans_wm);
5274 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005275
Matt Roper3ef00282015-03-09 10:19:24 -07005276 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00005277 return;
5278
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005279 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00005280}
5281
5282void skl_wm_get_hw_state(struct drm_device *dev)
5283{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005284 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005285 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00005286 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00005287 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005288 struct intel_crtc *intel_crtc;
5289 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00005290
Damien Lespiaua269c582014-11-04 17:06:49 +00005291 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005292 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5293 intel_crtc = to_intel_crtc(crtc);
5294 cstate = to_intel_crtc_state(crtc->state);
5295
5296 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5297
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02005298 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005299 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04005300 }
Matt Ropera1de91e2016-05-12 07:05:57 -07005301
Matt Roper279e99d2016-05-12 07:06:02 -07005302 if (dev_priv->active_crtcs) {
5303 /* Fully recompute DDB on first atomic commit */
5304 dev_priv->wm.distrust_bios_wm = true;
5305 } else {
5306 /* Easy/common case; just sanitize DDB now if everything off */
5307 memset(ddb, 0, sizeof(*ddb));
5308 }
Pradeep Bhat30789992014-11-04 17:06:45 +00005309}
5310
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005311static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5312{
5313 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005314 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005315 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07005317 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07005318 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005319 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005320 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005321 [PIPE_A] = WM0_PIPEA_ILK,
5322 [PIPE_B] = WM0_PIPEB_ILK,
5323 [PIPE_C] = WM0_PIPEC_IVB,
5324 };
5325
5326 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005327 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02005328 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005329
Ville Syrjälä15606532016-05-13 17:55:17 +03005330 memset(active, 0, sizeof(*active));
5331
Matt Roper3ef00282015-03-09 10:19:24 -07005332 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02005333
5334 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005335 u32 tmp = hw->wm_pipe[pipe];
5336
5337 /*
5338 * For active pipes LP0 watermark is marked as
5339 * enabled, and LP1+ watermaks as disabled since
5340 * we can't really reverse compute them in case
5341 * multiple pipes are active.
5342 */
5343 active->wm[0].enable = true;
5344 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5345 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5346 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5347 active->linetime = hw->wm_linetime[pipe];
5348 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005349 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005350
5351 /*
5352 * For inactive pipes, all watermark levels
5353 * should be marked as enabled but zeroed,
5354 * which is what we'd compute them to.
5355 */
5356 for (level = 0; level <= max_level; level++)
5357 active->wm[level].enable = true;
5358 }
Matt Roper4e0963c2015-09-24 15:53:15 -07005359
5360 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005361}
5362
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005363#define _FW_WM(value, plane) \
5364 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5365#define _FW_WM_VLV(value, plane) \
5366 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5367
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005368static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5369 struct g4x_wm_values *wm)
5370{
5371 uint32_t tmp;
5372
5373 tmp = I915_READ(DSPFW1);
5374 wm->sr.plane = _FW_WM(tmp, SR);
5375 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5376 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5377 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5378
5379 tmp = I915_READ(DSPFW2);
5380 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5381 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5382 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5383 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5384 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5385 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5386
5387 tmp = I915_READ(DSPFW3);
5388 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5389 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5390 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5391 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5392}
5393
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005394static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5395 struct vlv_wm_values *wm)
5396{
5397 enum pipe pipe;
5398 uint32_t tmp;
5399
5400 for_each_pipe(dev_priv, pipe) {
5401 tmp = I915_READ(VLV_DDL(pipe));
5402
Ville Syrjälä1b313892016-11-28 19:37:08 +02005403 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005404 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005405 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005406 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005407 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005408 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005409 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005410 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5411 }
5412
5413 tmp = I915_READ(DSPFW1);
5414 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005415 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5416 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5417 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005418
5419 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005420 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5421 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5422 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005423
5424 tmp = I915_READ(DSPFW3);
5425 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5426
5427 if (IS_CHERRYVIEW(dev_priv)) {
5428 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005429 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5430 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005431
5432 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005433 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5434 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005435
5436 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005437 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5438 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005439
5440 tmp = I915_READ(DSPHOWM);
5441 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005442 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5443 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5444 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5445 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5446 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5447 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5448 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5449 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5450 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005451 } else {
5452 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02005453 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5454 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005455
5456 tmp = I915_READ(DSPHOWM);
5457 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02005458 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5459 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5460 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5461 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5462 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5463 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005464 }
5465}
5466
5467#undef _FW_WM
5468#undef _FW_WM_VLV
5469
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005470void g4x_wm_get_hw_state(struct drm_device *dev)
5471{
5472 struct drm_i915_private *dev_priv = to_i915(dev);
5473 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5474 struct intel_crtc *crtc;
5475
5476 g4x_read_wm_values(dev_priv, wm);
5477
5478 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5479
5480 for_each_intel_crtc(dev, crtc) {
5481 struct intel_crtc_state *crtc_state =
5482 to_intel_crtc_state(crtc->base.state);
5483 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5484 struct g4x_pipe_wm *raw;
5485 enum pipe pipe = crtc->pipe;
5486 enum plane_id plane_id;
5487 int level, max_level;
5488
5489 active->cxsr = wm->cxsr;
5490 active->hpll_en = wm->hpll_en;
5491 active->fbc_en = wm->fbc_en;
5492
5493 active->sr = wm->sr;
5494 active->hpll = wm->hpll;
5495
5496 for_each_plane_id_on_crtc(crtc, plane_id) {
5497 active->wm.plane[plane_id] =
5498 wm->pipe[pipe].plane[plane_id];
5499 }
5500
5501 if (wm->cxsr && wm->hpll_en)
5502 max_level = G4X_WM_LEVEL_HPLL;
5503 else if (wm->cxsr)
5504 max_level = G4X_WM_LEVEL_SR;
5505 else
5506 max_level = G4X_WM_LEVEL_NORMAL;
5507
5508 level = G4X_WM_LEVEL_NORMAL;
5509 raw = &crtc_state->wm.g4x.raw[level];
5510 for_each_plane_id_on_crtc(crtc, plane_id)
5511 raw->plane[plane_id] = active->wm.plane[plane_id];
5512
5513 if (++level > max_level)
5514 goto out;
5515
5516 raw = &crtc_state->wm.g4x.raw[level];
5517 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5518 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5519 raw->plane[PLANE_SPRITE0] = 0;
5520 raw->fbc = active->sr.fbc;
5521
5522 if (++level > max_level)
5523 goto out;
5524
5525 raw = &crtc_state->wm.g4x.raw[level];
5526 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5527 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5528 raw->plane[PLANE_SPRITE0] = 0;
5529 raw->fbc = active->hpll.fbc;
5530
5531 out:
5532 for_each_plane_id_on_crtc(crtc, plane_id)
5533 g4x_raw_plane_wm_set(crtc_state, level,
5534 plane_id, USHRT_MAX);
5535 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5536
5537 crtc_state->wm.g4x.optimal = *active;
5538 crtc_state->wm.g4x.intermediate = *active;
5539
5540 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5541 pipe_name(pipe),
5542 wm->pipe[pipe].plane[PLANE_PRIMARY],
5543 wm->pipe[pipe].plane[PLANE_CURSOR],
5544 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5545 }
5546
5547 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5548 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5549 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5550 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5551 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5552 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5553}
5554
5555void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5556{
5557 struct intel_plane *plane;
5558 struct intel_crtc *crtc;
5559
5560 mutex_lock(&dev_priv->wm.wm_mutex);
5561
5562 for_each_intel_plane(&dev_priv->drm, plane) {
5563 struct intel_crtc *crtc =
5564 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5565 struct intel_crtc_state *crtc_state =
5566 to_intel_crtc_state(crtc->base.state);
5567 struct intel_plane_state *plane_state =
5568 to_intel_plane_state(plane->base.state);
5569 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5570 enum plane_id plane_id = plane->id;
5571 int level;
5572
5573 if (plane_state->base.visible)
5574 continue;
5575
5576 for (level = 0; level < 3; level++) {
5577 struct g4x_pipe_wm *raw =
5578 &crtc_state->wm.g4x.raw[level];
5579
5580 raw->plane[plane_id] = 0;
5581 wm_state->wm.plane[plane_id] = 0;
5582 }
5583
5584 if (plane_id == PLANE_PRIMARY) {
5585 for (level = 0; level < 3; level++) {
5586 struct g4x_pipe_wm *raw =
5587 &crtc_state->wm.g4x.raw[level];
5588 raw->fbc = 0;
5589 }
5590
5591 wm_state->sr.fbc = 0;
5592 wm_state->hpll.fbc = 0;
5593 wm_state->fbc_en = false;
5594 }
5595 }
5596
5597 for_each_intel_crtc(&dev_priv->drm, crtc) {
5598 struct intel_crtc_state *crtc_state =
5599 to_intel_crtc_state(crtc->base.state);
5600
5601 crtc_state->wm.g4x.intermediate =
5602 crtc_state->wm.g4x.optimal;
5603 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5604 }
5605
5606 g4x_program_watermarks(dev_priv);
5607
5608 mutex_unlock(&dev_priv->wm.wm_mutex);
5609}
5610
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005611void vlv_wm_get_hw_state(struct drm_device *dev)
5612{
5613 struct drm_i915_private *dev_priv = to_i915(dev);
5614 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02005615 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005616 u32 val;
5617
5618 vlv_read_wm_values(dev_priv, wm);
5619
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005620 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5621 wm->level = VLV_WM_LEVEL_PM2;
5622
5623 if (IS_CHERRYVIEW(dev_priv)) {
5624 mutex_lock(&dev_priv->rps.hw_lock);
5625
5626 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5627 if (val & DSP_MAXFIFO_PM5_ENABLE)
5628 wm->level = VLV_WM_LEVEL_PM5;
5629
Ville Syrjälä58590c12015-09-08 21:05:12 +03005630 /*
5631 * If DDR DVFS is disabled in the BIOS, Punit
5632 * will never ack the request. So if that happens
5633 * assume we don't have to enable/disable DDR DVFS
5634 * dynamically. To test that just set the REQ_ACK
5635 * bit to poke the Punit, but don't change the
5636 * HIGH/LOW bits so that we don't actually change
5637 * the current state.
5638 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005639 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03005640 val |= FORCE_DDR_FREQ_REQ_ACK;
5641 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5642
5643 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5644 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5645 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5646 "assuming DDR DVFS is disabled\n");
5647 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5648 } else {
5649 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5650 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5651 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5652 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005653
5654 mutex_unlock(&dev_priv->rps.hw_lock);
5655 }
5656
Ville Syrjäläff32c542017-03-02 19:14:57 +02005657 for_each_intel_crtc(dev, crtc) {
5658 struct intel_crtc_state *crtc_state =
5659 to_intel_crtc_state(crtc->base.state);
5660 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5661 const struct vlv_fifo_state *fifo_state =
5662 &crtc_state->wm.vlv.fifo_state;
5663 enum pipe pipe = crtc->pipe;
5664 enum plane_id plane_id;
5665 int level;
5666
5667 vlv_get_fifo_size(crtc_state);
5668
5669 active->num_levels = wm->level + 1;
5670 active->cxsr = wm->cxsr;
5671
Ville Syrjäläff32c542017-03-02 19:14:57 +02005672 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005673 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02005674 &crtc_state->wm.vlv.raw[level];
5675
5676 active->sr[level].plane = wm->sr.plane;
5677 active->sr[level].cursor = wm->sr.cursor;
5678
5679 for_each_plane_id_on_crtc(crtc, plane_id) {
5680 active->wm[level].plane[plane_id] =
5681 wm->pipe[pipe].plane[plane_id];
5682
5683 raw->plane[plane_id] =
5684 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5685 fifo_state->plane[plane_id]);
5686 }
5687 }
5688
5689 for_each_plane_id_on_crtc(crtc, plane_id)
5690 vlv_raw_plane_wm_set(crtc_state, level,
5691 plane_id, USHRT_MAX);
5692 vlv_invalidate_wms(crtc, active, level);
5693
5694 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02005695 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02005696
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005697 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02005698 pipe_name(pipe),
5699 wm->pipe[pipe].plane[PLANE_PRIMARY],
5700 wm->pipe[pipe].plane[PLANE_CURSOR],
5701 wm->pipe[pipe].plane[PLANE_SPRITE0],
5702 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005703 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03005704
5705 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5706 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5707}
5708
Ville Syrjälä602ae832017-03-02 19:15:02 +02005709void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5710{
5711 struct intel_plane *plane;
5712 struct intel_crtc *crtc;
5713
5714 mutex_lock(&dev_priv->wm.wm_mutex);
5715
5716 for_each_intel_plane(&dev_priv->drm, plane) {
5717 struct intel_crtc *crtc =
5718 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5719 struct intel_crtc_state *crtc_state =
5720 to_intel_crtc_state(crtc->base.state);
5721 struct intel_plane_state *plane_state =
5722 to_intel_plane_state(plane->base.state);
5723 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5724 const struct vlv_fifo_state *fifo_state =
5725 &crtc_state->wm.vlv.fifo_state;
5726 enum plane_id plane_id = plane->id;
5727 int level;
5728
5729 if (plane_state->base.visible)
5730 continue;
5731
5732 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03005733 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02005734 &crtc_state->wm.vlv.raw[level];
5735
5736 raw->plane[plane_id] = 0;
5737
5738 wm_state->wm[level].plane[plane_id] =
5739 vlv_invert_wm_value(raw->plane[plane_id],
5740 fifo_state->plane[plane_id]);
5741 }
5742 }
5743
5744 for_each_intel_crtc(&dev_priv->drm, crtc) {
5745 struct intel_crtc_state *crtc_state =
5746 to_intel_crtc_state(crtc->base.state);
5747
5748 crtc_state->wm.vlv.intermediate =
5749 crtc_state->wm.vlv.optimal;
5750 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5751 }
5752
5753 vlv_program_watermarks(dev_priv);
5754
5755 mutex_unlock(&dev_priv->wm.wm_mutex);
5756}
5757
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005758void ilk_wm_get_hw_state(struct drm_device *dev)
5759{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005760 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02005761 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005762 struct drm_crtc *crtc;
5763
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01005764 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005765 ilk_pipe_wm_get_hw_state(crtc);
5766
5767 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5768 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5769 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5770
5771 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00005772 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02005773 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5774 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5775 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005776
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005777 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005778 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5779 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005780 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005781 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5782 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03005783
5784 hw->enable_fbc_wm =
5785 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5786}
5787
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005788/**
5789 * intel_update_watermarks - update FIFO watermark values based on current modes
5790 *
5791 * Calculate watermark values for the various WM regs based on current mode
5792 * and plane configuration.
5793 *
5794 * There are several cases to deal with here:
5795 * - normal (i.e. non-self-refresh)
5796 * - self-refresh (SR) mode
5797 * - lines are large relative to FIFO size (buffer can hold up to 2)
5798 * - lines are small relative to FIFO size (buffer can hold more than 2
5799 * lines), so need to account for TLB latency
5800 *
5801 * The normal calculation is:
5802 * watermark = dotclock * bytes per pixel * latency
5803 * where latency is platform & configuration dependent (we assume pessimal
5804 * values here).
5805 *
5806 * The SR calculation is:
5807 * watermark = (trunc(latency/line time)+1) * surface width *
5808 * bytes per pixel
5809 * where
5810 * line time = htotal / dotclock
5811 * surface width = hdisplay for normal plane and 64 for cursor
5812 * and latency is assumed to be high, as above.
5813 *
5814 * The final value programmed to the register should always be rounded up,
5815 * and include an extra 2 entries to account for clock crossings.
5816 *
5817 * We don't use the sprite, so we can ignore that. And on Crestline we have
5818 * to set the non-SR watermarks to 8.
5819 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02005820void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005821{
Ville Syrjälä432081b2016-10-31 22:37:03 +02005822 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005823
5824 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005825 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03005826}
5827
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05305828void intel_enable_ipc(struct drm_i915_private *dev_priv)
5829{
5830 u32 val;
5831
Rodrigo Vivi4d6ef0d2017-10-02 23:36:50 -07005832 /* Display WA #0477 WaDisableIPC: skl */
5833 if (IS_SKYLAKE(dev_priv)) {
5834 dev_priv->ipc_enabled = false;
5835 return;
5836 }
5837
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05305838 val = I915_READ(DISP_ARB_CTL2);
5839
5840 if (dev_priv->ipc_enabled)
5841 val |= DISP_IPC_ENABLE;
5842 else
5843 val &= ~DISP_IPC_ENABLE;
5844
5845 I915_WRITE(DISP_ARB_CTL2, val);
5846}
5847
5848void intel_init_ipc(struct drm_i915_private *dev_priv)
5849{
5850 dev_priv->ipc_enabled = false;
5851 if (!HAS_IPC(dev_priv))
5852 return;
5853
5854 dev_priv->ipc_enabled = true;
5855 intel_enable_ipc(dev_priv);
5856}
5857
Jani Nikulae2828912016-01-18 09:19:47 +02005858/*
Daniel Vetter92703882012-08-09 16:46:01 +02005859 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02005860 */
5861DEFINE_SPINLOCK(mchdev_lock);
5862
5863/* Global for IPS driver to get at the current i915 device. Protected by
5864 * mchdev_lock. */
5865static struct drm_i915_private *i915_mch_dev;
5866
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005867bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005868{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005869 u16 rgvswctl;
5870
Chris Wilson67520412017-03-02 13:28:01 +00005871 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02005872
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005873 rgvswctl = I915_READ16(MEMSWCTL);
5874 if (rgvswctl & MEMCTL_CMD_STS) {
5875 DRM_DEBUG("gpu busy, RCS change rejected\n");
5876 return false; /* still busy with another command */
5877 }
5878
5879 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5880 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5881 I915_WRITE16(MEMSWCTL, rgvswctl);
5882 POSTING_READ16(MEMSWCTL);
5883
5884 rgvswctl |= MEMCTL_CMD_STS;
5885 I915_WRITE16(MEMSWCTL, rgvswctl);
5886
5887 return true;
5888}
5889
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005890static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005891{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005892 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005893 u8 fmax, fmin, fstart, vstart;
5894
Daniel Vetter92703882012-08-09 16:46:01 +02005895 spin_lock_irq(&mchdev_lock);
5896
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005897 rgvmodectl = I915_READ(MEMMODECTL);
5898
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005899 /* Enable temp reporting */
5900 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5901 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5902
5903 /* 100ms RC evaluation intervals */
5904 I915_WRITE(RCUPEI, 100000);
5905 I915_WRITE(RCDNEI, 100000);
5906
5907 /* Set max/min thresholds to 90ms and 80ms respectively */
5908 I915_WRITE(RCBMAXAVG, 90000);
5909 I915_WRITE(RCBMINAVG, 80000);
5910
5911 I915_WRITE(MEMIHYST, 1);
5912
5913 /* Set up min, max, and cur for interrupt handling */
5914 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5915 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5916 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5917 MEMMODE_FSTART_SHIFT;
5918
Ville Syrjälä616847e2015-09-18 20:03:19 +03005919 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005920 PXVFREQ_PX_SHIFT;
5921
Daniel Vetter20e4d402012-08-08 23:35:39 +02005922 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5923 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005924
Daniel Vetter20e4d402012-08-08 23:35:39 +02005925 dev_priv->ips.max_delay = fstart;
5926 dev_priv->ips.min_delay = fmin;
5927 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005928
5929 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5930 fmax, fmin, fstart);
5931
5932 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5933
5934 /*
5935 * Interrupts will be enabled in ironlake_irq_postinstall
5936 */
5937
5938 I915_WRITE(VIDSTART, vstart);
5939 POSTING_READ(VIDSTART);
5940
5941 rgvmodectl |= MEMMODE_SWMODE_EN;
5942 I915_WRITE(MEMMODECTL, rgvmodectl);
5943
Daniel Vetter92703882012-08-09 16:46:01 +02005944 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005945 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005946 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005947
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005948 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005949
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005950 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5951 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005952 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005953 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005954 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02005955
5956 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005957}
5958
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005959static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005960{
Daniel Vetter92703882012-08-09 16:46:01 +02005961 u16 rgvswctl;
5962
5963 spin_lock_irq(&mchdev_lock);
5964
5965 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005966
5967 /* Ack interrupts, disable EFC interrupt */
5968 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5969 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5970 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5971 I915_WRITE(DEIIR, DE_PCU_EVENT);
5972 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5973
5974 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005975 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005976 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005977 rgvswctl |= MEMCTL_CMD_STS;
5978 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005979 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005980
Daniel Vetter92703882012-08-09 16:46:01 +02005981 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005982}
5983
Daniel Vetteracbe9472012-07-26 11:50:05 +02005984/* There's a funny hw issue where the hw returns all 0 when reading from
5985 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5986 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5987 * all limits and the gpu stuck at whatever frequency it is at atm).
5988 */
Akash Goel74ef1172015-03-06 11:07:19 +05305989static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005990{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005991 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005992
Daniel Vetter20b46e52012-07-26 11:16:14 +02005993 /* Only set the down limit when we've reached the lowest level to avoid
5994 * getting more interrupts, otherwise leave this clear. This prevents a
5995 * race in the hw when coming out of rc6: There's a tiny window where
5996 * the hw runs at the minimal clock before selecting the desired
5997 * frequency, if the down threshold expires in that window we will not
5998 * receive a down interrupt. */
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07005999 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goel74ef1172015-03-06 11:07:19 +05306000 limits = (dev_priv->rps.max_freq_softlimit) << 23;
6001 if (val <= dev_priv->rps.min_freq_softlimit)
6002 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
6003 } else {
6004 limits = dev_priv->rps.max_freq_softlimit << 24;
6005 if (val <= dev_priv->rps.min_freq_softlimit)
6006 limits |= dev_priv->rps.min_freq_softlimit << 16;
6007 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02006008
6009 return limits;
6010}
6011
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006012static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
6013{
6014 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05306015 u32 threshold_up = 0, threshold_down = 0; /* in % */
6016 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006017
6018 new_power = dev_priv->rps.power;
6019 switch (dev_priv->rps.power) {
6020 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01006021 if (val > dev_priv->rps.efficient_freq + 1 &&
6022 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006023 new_power = BETWEEN;
6024 break;
6025
6026 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01006027 if (val <= dev_priv->rps.efficient_freq &&
6028 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006029 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01006030 else if (val >= dev_priv->rps.rp0_freq &&
6031 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006032 new_power = HIGH_POWER;
6033 break;
6034
6035 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01006036 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
6037 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006038 new_power = BETWEEN;
6039 break;
6040 }
6041 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00006042 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006043 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00006044 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006045 new_power = HIGH_POWER;
6046 if (new_power == dev_priv->rps.power)
6047 return;
6048
6049 /* Note the units here are not exactly 1us, but 1280ns. */
6050 switch (new_power) {
6051 case LOW_POWER:
6052 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05306053 ei_up = 16000;
6054 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006055
6056 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306057 ei_down = 32000;
6058 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006059 break;
6060
6061 case BETWEEN:
6062 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05306063 ei_up = 13000;
6064 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006065
6066 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306067 ei_down = 32000;
6068 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006069 break;
6070
6071 case HIGH_POWER:
6072 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05306073 ei_up = 10000;
6074 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006075
6076 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05306077 ei_down = 32000;
6078 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006079 break;
6080 }
6081
Mika Kuoppala6067a272017-02-15 15:52:59 +02006082 /* When byt can survive without system hang with dynamic
6083 * sw freq adjustments, this restriction can be lifted.
6084 */
6085 if (IS_VALLEYVIEW(dev_priv))
6086 goto skip_hw_write;
6087
Akash Goel8a586432015-03-06 11:07:18 +05306088 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006089 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05306090 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006091 GT_INTERVAL_FROM_US(dev_priv,
6092 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306093
6094 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01006095 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05306096 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01006097 GT_INTERVAL_FROM_US(dev_priv,
6098 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05306099
Chris Wilsona72b5622016-07-02 15:35:59 +01006100 I915_WRITE(GEN6_RP_CONTROL,
6101 GEN6_RP_MEDIA_TURBO |
6102 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6103 GEN6_RP_MEDIA_IS_GFX |
6104 GEN6_RP_ENABLE |
6105 GEN6_RP_UP_BUSY_AVG |
6106 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05306107
Mika Kuoppala6067a272017-02-15 15:52:59 +02006108skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006109 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01006110 dev_priv->rps.up_threshold = threshold_up;
6111 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006112 dev_priv->rps.last_adj = 0;
6113}
6114
Chris Wilson2876ce72014-03-28 08:03:34 +00006115static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6116{
6117 u32 mask = 0;
6118
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006119 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00006120 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006121 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00006122 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00006123 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00006124
Chris Wilson7b3c29f2014-07-10 20:31:19 +01006125 mask &= dev_priv->pm_rps_events;
6126
Imre Deak59d02a12014-12-19 19:33:26 +02006127 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00006128}
6129
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006130/* gen6_set_rps is called to update the frequency request, but should also be
6131 * called when the range (min_delay and max_delay) is modified so that we can
6132 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006133static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02006134{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006135 /* min/max delay may still have been modified so be sure to
6136 * write the limits value.
6137 */
6138 if (val != dev_priv->rps.cur_freq) {
6139 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006140
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006141 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel57041952015-03-06 11:07:17 +05306142 I915_WRITE(GEN6_RPNSWREQ,
6143 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01006144 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00006145 I915_WRITE(GEN6_RPNSWREQ,
6146 HSW_FREQUENCY(val));
6147 else
6148 I915_WRITE(GEN6_RPNSWREQ,
6149 GEN6_FREQUENCY(val) |
6150 GEN6_OFFSET(0) |
6151 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06006152 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006153
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006154 /* Make sure we continue to get interrupts
6155 * until we hit the minimum or maximum frequencies.
6156 */
Akash Goel74ef1172015-03-06 11:07:19 +05306157 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00006158 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01006159
Ben Widawskyb39fb292014-03-19 18:31:11 -07006160 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02006161 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006162
6163 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006164}
6165
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006166static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006167{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006168 int err;
6169
Chris Wilsondc979972016-05-10 14:10:04 +01006170 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006171 "Odd GPU freq value\n"))
6172 val &= ~1;
6173
Deepak Scd25dd52015-07-10 18:31:40 +05306174 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6175
Chris Wilson8fb55192015-04-07 16:20:28 +01006176 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006177 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6178 if (err)
6179 return err;
6180
Chris Wilsondb4c5e02017-02-10 15:03:46 +00006181 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01006182 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006183
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006184 dev_priv->rps.cur_freq = val;
6185 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006186
6187 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006188}
6189
Deepak Sa7f6e232015-05-09 18:04:44 +05306190/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05306191 *
6192 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05306193 * 1. Forcewake Media well.
6194 * 2. Request idle freq.
6195 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05306196*/
6197static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6198{
Chris Wilsonaed242f2015-03-18 09:48:21 +00006199 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006200 int err;
Deepak S5549d252014-06-28 11:26:11 +05306201
Chris Wilsonaed242f2015-03-18 09:48:21 +00006202 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05306203 return;
6204
Chris Wilsonc9efef72017-01-02 15:28:45 +00006205 /* The punit delays the write of the frequency and voltage until it
6206 * determines the GPU is awake. During normal usage we don't want to
6207 * waste power changing the frequency if the GPU is sleeping (rc6).
6208 * However, the GPU and driver is now idle and we do not want to delay
6209 * switching to minimum voltage (reducing power whilst idle) as we do
6210 * not expect to be woken in the near future and so must flush the
6211 * change by waking the device.
6212 *
6213 * We choose to take the media powerwell (either would do to trick the
6214 * punit into committing the voltage change) as that takes a lot less
6215 * power than the render powerwell.
6216 */
Deepak Sa7f6e232015-05-09 18:04:44 +05306217 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006218 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05306219 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006220
6221 if (err)
6222 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05306223}
6224
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006225void gen6_rps_busy(struct drm_i915_private *dev_priv)
6226{
6227 mutex_lock(&dev_priv->rps.hw_lock);
6228 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00006229 u8 freq;
6230
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00006231 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006232 gen6_rps_reset_ei(dev_priv);
6233 I915_WRITE(GEN6_PMINTRMSK,
6234 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02006235
Chris Wilsonc33d2472016-07-04 08:08:36 +01006236 gen6_enable_rps_interrupts(dev_priv);
6237
Chris Wilsonbd648182017-02-10 15:03:48 +00006238 /* Use the user's desired frequency as a guide, but for better
6239 * performance, jump directly to RPe as our starting frequency.
6240 */
6241 freq = max(dev_priv->rps.cur_freq,
6242 dev_priv->rps.efficient_freq);
6243
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006244 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00006245 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006246 dev_priv->rps.min_freq_softlimit,
6247 dev_priv->rps.max_freq_softlimit)))
6248 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006249 }
6250 mutex_unlock(&dev_priv->rps.hw_lock);
6251}
6252
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006253void gen6_rps_idle(struct drm_i915_private *dev_priv)
6254{
Chris Wilsonc33d2472016-07-04 08:08:36 +01006255 /* Flush our bottom-half so that it does not race with us
6256 * setting the idle frequency and so that it is bounded by
6257 * our rpm wakeref. And then disable the interrupts to stop any
6258 * futher RPS reclocking whilst we are asleep.
6259 */
6260 gen6_disable_rps_interrupts(dev_priv);
6261
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006262 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01006263 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01006264 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05306265 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006266 else
Chris Wilsondc979972016-05-10 14:10:04 +01006267 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01006268 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03006269 I915_WRITE(GEN6_PMINTRMSK,
6270 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01006271 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01006272 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006273}
6274
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006275void gen6_rps_boost(struct drm_i915_gem_request *rq,
6276 struct intel_rps_client *rps)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006277{
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006278 struct drm_i915_private *i915 = rq->i915;
Chris Wilson74d290f2017-08-17 13:37:06 +01006279 unsigned long flags;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006280 bool boost;
6281
Chris Wilson8d3afd72015-05-21 21:01:47 +01006282 /* This is intentionally racy! We peek at the state here, then
6283 * validate inside the RPS worker.
6284 */
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006285 if (!i915->rps.enabled)
Chris Wilson8d3afd72015-05-21 21:01:47 +01006286 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006287
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006288 boost = false;
Chris Wilson74d290f2017-08-17 13:37:06 +01006289 spin_lock_irqsave(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006290 if (!rq->waitboost && !i915_gem_request_completed(rq)) {
6291 atomic_inc(&i915->rps.num_waiters);
6292 rq->waitboost = true;
6293 boost = true;
Chris Wilsonc0951f02013-10-10 21:58:50 +01006294 }
Chris Wilson74d290f2017-08-17 13:37:06 +01006295 spin_unlock_irqrestore(&rq->lock, flags);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01006296 if (!boost)
6297 return;
6298
6299 if (READ_ONCE(i915->rps.cur_freq) < i915->rps.boost_freq)
6300 schedule_work(&i915->rps.work);
6301
6302 atomic_inc(rps ? &rps->boosts : &i915->rps.boosts);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01006303}
6304
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006305int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006306{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006307 int err;
6308
Chris Wilsoncfd1c482017-02-20 09:47:07 +00006309 lockdep_assert_held(&dev_priv->rps.hw_lock);
6310 GEM_BUG_ON(val > dev_priv->rps.max_freq);
6311 GEM_BUG_ON(val < dev_priv->rps.min_freq);
6312
Chris Wilson76e4e4b2017-02-20 09:47:08 +00006313 if (!dev_priv->rps.enabled) {
6314 dev_priv->rps.cur_freq = val;
6315 return 0;
6316 }
6317
Chris Wilsondc979972016-05-10 14:10:04 +01006318 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006319 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02006320 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006321 err = gen6_set_rps(dev_priv, val);
6322
6323 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006324}
6325
Chris Wilsondc979972016-05-10 14:10:04 +01006326static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006327{
Zhe Wang20e49362014-11-04 17:07:05 +00006328 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006329 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006330}
6331
Chris Wilsondc979972016-05-10 14:10:04 +01006332static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05306333{
Akash Goel2030d682016-04-23 00:05:45 +05306334 I915_WRITE(GEN6_RP_CONTROL, 0);
6335}
6336
Chris Wilsondc979972016-05-10 14:10:04 +01006337static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006338{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006339 I915_WRITE(GEN6_RC_CONTROL, 0);
6340 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05306341 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02006342}
6343
Chris Wilsondc979972016-05-10 14:10:04 +01006344static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306345{
Deepak S38807742014-05-23 21:00:15 +05306346 I915_WRITE(GEN6_RC_CONTROL, 0);
6347}
6348
Chris Wilsondc979972016-05-10 14:10:04 +01006349static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006350{
Deepak S98a2e5f2014-08-18 10:35:27 -07006351 /* we're doing forcewake before Disabling RC6,
6352 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006353 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07006354
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006355 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006356
Mika Kuoppala59bad942015-01-16 11:34:40 +02006357 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006358}
6359
Chris Wilsondc979972016-05-10 14:10:04 +01006360static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07006361{
Chris Wilsondc979972016-05-10 14:10:04 +01006362 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03006363 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
6364 mode = GEN6_RC_CTL_RC6_ENABLE;
6365 else
6366 mode = 0;
6367 }
Chris Wilsondc979972016-05-10 14:10:04 +01006368 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03006369 DRM_DEBUG_DRIVER("Enabling RC6 states: "
6370 "RC6 %s RC6p %s RC6pp %s\n",
6371 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
6372 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
6373 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07006374
6375 else
Imre Deakb99d49c2016-06-29 19:13:54 +03006376 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
6377 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07006378}
6379
Chris Wilsondc979972016-05-10 14:10:04 +01006380static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306381{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006382 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306383 bool enable_rc6 = true;
6384 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03006385 u32 rc_ctl;
6386 int rc_sw_target;
6387
6388 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6389 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6390 RC_SW_TARGET_STATE_SHIFT;
6391 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6392 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6393 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6394 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6395 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306396
6397 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006398 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306399 enable_rc6 = false;
6400 }
6401
6402 /*
6403 * The exact context size is not known for BXT, so assume a page size
6404 * for this check.
6405 */
6406 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006407 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
6408 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
6409 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006410 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306411 enable_rc6 = false;
6412 }
6413
6414 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6415 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6416 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6417 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03006418 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306419 enable_rc6 = false;
6420 }
6421
Imre Deakfc619842016-06-29 19:13:55 +03006422 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6423 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6424 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6425 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6426 enable_rc6 = false;
6427 }
6428
6429 if (!I915_READ(GEN6_GFXPAUSE)) {
6430 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6431 enable_rc6 = false;
6432 }
6433
6434 if (!I915_READ(GEN8_MISC_CTRL0)) {
6435 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306436 enable_rc6 = false;
6437 }
6438
6439 return enable_rc6;
6440}
6441
Chris Wilsondc979972016-05-10 14:10:04 +01006442int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006443{
Daniel Vettere7d66d82015-06-15 23:23:54 +02006444 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01006445 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03006446 return 0;
6447
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306448 if (!enable_rc6)
6449 return 0;
6450
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006451 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306452 DRM_INFO("RC6 disabled by BIOS\n");
6453 return 0;
6454 }
6455
Daniel Vetter456470e2012-08-08 23:35:40 +02006456 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03006457 if (enable_rc6 >= 0) {
6458 int mask;
6459
Chris Wilsondc979972016-05-10 14:10:04 +01006460 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03006461 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
6462 INTEL_RC6pp_ENABLE;
6463 else
6464 mask = INTEL_RC6_ENABLE;
6465
6466 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03006467 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
6468 "(requested %d, valid %d)\n",
6469 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03006470
6471 return enable_rc6 & mask;
6472 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006473
Chris Wilsondc979972016-05-10 14:10:04 +01006474 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08006475 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08006476
6477 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006478}
6479
Chris Wilsondc979972016-05-10 14:10:04 +01006480static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03006481{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006482 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006483
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006484 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02006485 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006486 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07006487 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
6488 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
6489 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
6490 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006491 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07006492 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
6493 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
6494 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
6495 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006496 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01006497 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006498
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006499 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006500 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006501 IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01006502 u32 ddcc_status = 0;
6503
6504 if (sandybridge_pcode_read(dev_priv,
6505 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6506 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006507 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08006508 clamp_t(u8,
6509 ((ddcc_status >> 8) & 0xff),
6510 dev_priv->rps.min_freq,
6511 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006512 }
6513
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006514 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05306515 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01006516 * the natural hardware unit for SKL
6517 */
Akash Goelc5e06882015-06-29 14:50:19 +05306518 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
6519 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
6520 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
6521 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
6522 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
6523 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07006524}
6525
Chris Wilson3a45b052016-07-13 09:10:32 +01006526static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006527 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01006528{
6529 u8 freq = dev_priv->rps.cur_freq;
6530
6531 /* force a reset */
6532 dev_priv->rps.power = -1;
6533 dev_priv->rps.cur_freq = -1;
6534
Chris Wilson9fcee2f2017-01-26 10:19:19 +00006535 if (set(dev_priv, freq))
6536 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01006537}
6538
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006539/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01006540static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00006541{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6543
Akash Goel0beb0592015-03-06 11:07:20 +05306544 /* Program defaults and thresholds for RPS*/
6545 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6546 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006547
Akash Goel0beb0592015-03-06 11:07:20 +05306548 /* 1 second timeout*/
6549 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6550 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6551
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006552 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006553
Akash Goel0beb0592015-03-06 11:07:20 +05306554 /* Leaning on the below call to gen6_set_rps to program/setup the
6555 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6556 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01006557 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006558
6559 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6560}
6561
Chris Wilsondc979972016-05-10 14:10:04 +01006562static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006563{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006564 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306565 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00006566 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00006567
6568 /* 1a: Software RC state - RC0 */
6569 I915_WRITE(GEN6_RC_STATE, 0);
6570
6571 /* 1b: Get forcewake during program sequence. Although the driver
6572 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006573 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006574
6575 /* 2a: Disable RC states. */
6576 I915_WRITE(GEN6_RC_CONTROL, 0);
6577
6578 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306579
6580 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01006581 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05306582 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
6583 else
6584 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00006585 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6586 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306587 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006588 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306589
Dave Gordon1a3d1892016-05-13 15:36:30 +01006590 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05306591 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6592
Zhe Wang20e49362014-11-04 17:07:05 +00006593 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00006594
Zhe Wang38c23522015-01-20 12:23:04 +00006595 /* 2c: Program Coarse Power Gating Policies. */
6596 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
6597 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
6598
Zhe Wang20e49362014-11-04 17:07:05 +00006599 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006600 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00006601 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02006602 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00006603 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
6604 I915_WRITE(GEN6_RC_CONTROL,
6605 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00006606
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306607 /*
6608 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306609 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05306610 */
Chris Wilsondc979972016-05-10 14:10:04 +01006611 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05306612 I915_WRITE(GEN9_PG_ENABLE, 0);
6613 else
6614 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
6615 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00006616
Mika Kuoppala59bad942015-01-16 11:34:40 +02006617 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00006618}
6619
Chris Wilsondc979972016-05-10 14:10:04 +01006620static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006621{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006622 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306623 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006624 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006625
6626 /* 1a: Software RC state - RC0 */
6627 I915_WRITE(GEN6_RC_STATE, 0);
6628
6629 /* 1c & 1d: Get forcewake during program sequence. Although the driver
6630 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006631 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006632
6633 /* 2a: Disable RC states. */
6634 I915_WRITE(GEN6_RC_CONTROL, 0);
6635
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006636 /* 2b: Program RC6 thresholds.*/
6637 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6638 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6639 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05306640 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006641 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006642 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01006643 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07006644 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
6645 else
6646 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006647
6648 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006649 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006650 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01006651 intel_print_rc6_info(dev_priv, rc6_mask);
6652 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07006653 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
6654 GEN7_RC_CTL_TO_MODE |
6655 rc6_mask);
6656 else
6657 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
6658 GEN6_RC_CTL_EI_MODE(1) |
6659 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006660
6661 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07006662 I915_WRITE(GEN6_RPNSWREQ,
6663 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
6664 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6665 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02006666 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6667 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006668
Daniel Vetter7526ed72014-09-29 15:07:19 +02006669 /* Docs recommend 900MHz, and 300 MHz respectively */
6670 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6671 dev_priv->rps.max_freq_softlimit << 24 |
6672 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006673
Daniel Vetter7526ed72014-09-29 15:07:19 +02006674 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6675 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6676 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6677 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006678
Daniel Vetter7526ed72014-09-29 15:07:19 +02006679 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006680
6681 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02006682 I915_WRITE(GEN6_RP_CONTROL,
6683 GEN6_RP_MEDIA_TURBO |
6684 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6685 GEN6_RP_MEDIA_IS_GFX |
6686 GEN6_RP_ENABLE |
6687 GEN6_RP_UP_BUSY_AVG |
6688 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006689
Daniel Vetter7526ed72014-09-29 15:07:19 +02006690 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006691
Chris Wilson3a45b052016-07-13 09:10:32 +01006692 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02006693
Mika Kuoppala59bad942015-01-16 11:34:40 +02006694 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006695}
6696
Chris Wilsondc979972016-05-10 14:10:04 +01006697static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006698{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006699 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306700 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01006701 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006702 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006703 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006704 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006705
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006706 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006707
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006708 /* Here begins a magic sequence of register writes to enable
6709 * auto-downclocking.
6710 *
6711 * Perhaps there might be some value in exposing these to
6712 * userspace...
6713 */
6714 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006715
6716 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006717 gtfifodbg = I915_READ(GTFIFODBG);
6718 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006719 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6720 I915_WRITE(GTFIFODBG, gtfifodbg);
6721 }
6722
Mika Kuoppala59bad942015-01-16 11:34:40 +02006723 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006724
6725 /* disable the counters and set deterministic thresholds */
6726 I915_WRITE(GEN6_RC_CONTROL, 0);
6727
6728 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6729 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6730 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6731 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6732 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6733
Akash Goel3b3f1652016-10-13 22:44:48 +05306734 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006735 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006736
6737 I915_WRITE(GEN6_RC_SLEEP, 0);
6738 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01006739 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07006740 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
6741 else
6742 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08006743 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006744 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6745
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006746 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006747 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006748 if (rc6_mode & INTEL_RC6_ENABLE)
6749 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
6750
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006751 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01006752 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006753 if (rc6_mode & INTEL_RC6p_ENABLE)
6754 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006755
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03006756 if (rc6_mode & INTEL_RC6pp_ENABLE)
6757 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
6758 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006759
Chris Wilsondc979972016-05-10 14:10:04 +01006760 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006761
6762 I915_WRITE(GEN6_RC_CONTROL,
6763 rc6_mask |
6764 GEN6_RC_CTL_EI_MODE(1) |
6765 GEN6_RC_CTL_HW_ENABLE);
6766
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006767 /* Power down if completely idle for over 50ms */
6768 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006769 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006770
Chris Wilson3a45b052016-07-13 09:10:32 +01006771 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006772
Ben Widawsky31643d52012-09-26 10:34:01 -07006773 rc6vids = 0;
6774 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01006775 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006776 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01006777 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07006778 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6779 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6780 rc6vids &= 0xffff00;
6781 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6782 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6783 if (ret)
6784 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6785 }
6786
Mika Kuoppala59bad942015-01-16 11:34:40 +02006787 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006788}
6789
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006790static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006791{
6792 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006793 unsigned int gpu_freq;
6794 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05306795 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006796 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03006797 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006798
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006799 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02006800
Ben Widawskyeda79642013-10-07 17:15:48 -03006801 policy = cpufreq_cpu_get(0);
6802 if (policy) {
6803 max_ia_freq = policy->cpuinfo.max_freq;
6804 cpufreq_cpu_put(policy);
6805 } else {
6806 /*
6807 * Default to measured freq if none found, PCU will ensure we
6808 * don't go over
6809 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006810 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03006811 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006812
6813 /* Convert from kHz to MHz */
6814 max_ia_freq /= 1000;
6815
Ben Widawsky153b4b952013-10-22 22:05:09 -07006816 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07006817 /* convert DDR frequency from units of 266.6MHz to bandwidth */
6818 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006819
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006820 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306821 /* Convert GT frequency to 50 HZ units */
6822 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
6823 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
6824 } else {
6825 min_gpu_freq = dev_priv->rps.min_freq;
6826 max_gpu_freq = dev_priv->rps.max_freq;
6827 }
6828
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006829 /*
6830 * For each potential GPU frequency, load a ring frequency we'd like
6831 * to use for memory access. We do this by specifying the IA frequency
6832 * the PCU should use as a reference to determine the ring frequency.
6833 */
Akash Goel4c8c7742015-06-29 14:50:20 +05306834 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
6835 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01006836 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006837
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07006838 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05306839 /*
6840 * ring_freq = 2 * GT. ring_freq is in 100MHz units
6841 * No floor required for ring frequency on SKL.
6842 */
6843 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01006844 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07006845 /* max(2 * GT, DDR). NB: GT is 50MHz units */
6846 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01006847 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07006848 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01006849 ring_freq = max(min_ring_freq, ring_freq);
6850 /* leave ia_freq as the default, chosen by cpufreq */
6851 } else {
6852 /* On older processors, there is no separate ring
6853 * clock domain, so in order to boost the bandwidth
6854 * of the ring, we need to upclock the CPU (ia_freq).
6855 *
6856 * For GPU frequencies less than 750MHz,
6857 * just use the lowest ring freq.
6858 */
6859 if (gpu_freq < min_freq)
6860 ia_freq = 800;
6861 else
6862 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
6863 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
6864 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006865
Ben Widawsky42c05262012-09-26 10:34:00 -07006866 sandybridge_pcode_write(dev_priv,
6867 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01006868 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6869 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6870 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006871 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006872}
6873
Ville Syrjälä03af2042014-06-28 02:03:53 +03006874static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05306875{
6876 u32 val, rp0;
6877
Jani Nikula5b5929c2015-10-07 11:17:46 +03006878 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05306879
Imre Deak43b67992016-08-31 19:13:02 +03006880 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03006881 case 8:
6882 /* (2 * 4) config */
6883 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6884 break;
6885 case 12:
6886 /* (2 * 6) config */
6887 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6888 break;
6889 case 16:
6890 /* (2 * 8) config */
6891 default:
6892 /* Setting (2 * 8) Min RP0 for any other combination */
6893 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6894 break;
Deepak S095acd52015-01-17 11:05:59 +05306895 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03006896
6897 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
6898
Deepak S2b6b3a02014-05-27 15:59:30 +05306899 return rp0;
6900}
6901
6902static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6903{
6904 u32 val, rpe;
6905
6906 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6907 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6908
6909 return rpe;
6910}
6911
Deepak S7707df42014-07-12 18:46:14 +05306912static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
6913{
6914 u32 val, rp1;
6915
Jani Nikula5b5929c2015-10-07 11:17:46 +03006916 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6917 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6918
Deepak S7707df42014-07-12 18:46:14 +05306919 return rp1;
6920}
6921
Deepak S96676fe2016-08-12 18:46:41 +05306922static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6923{
6924 u32 val, rpn;
6925
6926 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6927 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6928 FB_GFX_FREQ_FUSE_MASK);
6929
6930 return rpn;
6931}
6932
Deepak Sf8f2b002014-07-10 13:16:21 +05306933static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6934{
6935 u32 val, rp1;
6936
6937 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6938
6939 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6940
6941 return rp1;
6942}
6943
Ville Syrjälä03af2042014-06-28 02:03:53 +03006944static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006945{
6946 u32 val, rp0;
6947
Jani Nikula64936252013-05-22 15:36:20 +03006948 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006949
6950 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6951 /* Clamp to max */
6952 rp0 = min_t(u32, rp0, 0xea);
6953
6954 return rp0;
6955}
6956
6957static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6958{
6959 u32 val, rpe;
6960
Jani Nikula64936252013-05-22 15:36:20 +03006961 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006962 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03006963 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006964 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6965
6966 return rpe;
6967}
6968
Ville Syrjälä03af2042014-06-28 02:03:53 +03006969static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006970{
Imre Deak36146032014-12-04 18:39:35 +02006971 u32 val;
6972
6973 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6974 /*
6975 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6976 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6977 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6978 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6979 * to make sure it matches what Punit accepts.
6980 */
6981 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006982}
6983
Imre Deakae484342014-03-31 15:10:44 +03006984/* Check that the pctx buffer wasn't move under us. */
6985static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6986{
6987 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6988
6989 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6990 dev_priv->vlv_pctx->stolen->start);
6991}
6992
Deepak S38807742014-05-23 21:00:15 +05306993
6994/* Check that the pcbr address is not empty. */
6995static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6996{
6997 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6998
6999 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
7000}
7001
Chris Wilsondc979972016-05-10 14:10:04 +01007002static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307003{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02007004 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03007005 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05307006 u32 pcbr;
7007 int pctx_size = 32*1024;
7008
Deepak S38807742014-05-23 21:00:15 +05307009 pcbr = I915_READ(VLV_PCBR);
7010 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007011 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05307012 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02007013 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05307014
7015 pctx_paddr = (paddr & (~4095));
7016 I915_WRITE(VLV_PCBR, pctx_paddr);
7017 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007018
7019 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05307020}
7021
Chris Wilsondc979972016-05-10 14:10:04 +01007022static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007023{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007024 struct drm_i915_gem_object *pctx;
7025 unsigned long pctx_paddr;
7026 u32 pcbr;
7027 int pctx_size = 24*1024;
7028
7029 pcbr = I915_READ(VLV_PCBR);
7030 if (pcbr) {
7031 /* BIOS set it up already, grab the pre-alloc'd space */
7032 int pcbr_offset;
7033
7034 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007035 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007036 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02007037 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007038 pctx_size);
7039 goto out;
7040 }
7041
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007042 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
7043
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007044 /*
7045 * From the Gunit register HAS:
7046 * The Gfx driver is expected to program this register and ensure
7047 * proper allocation within Gfx stolen memory. For example, this
7048 * register should be programmed such than the PCBR range does not
7049 * overlap with other ranges, such as the frame buffer, protected
7050 * memory, or any other relevant ranges.
7051 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00007052 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007053 if (!pctx) {
7054 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00007055 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007056 }
7057
7058 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
7059 I915_WRITE(VLV_PCBR, pctx_paddr);
7060
7061out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02007062 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07007063 dev_priv->vlv_pctx = pctx;
7064}
7065
Chris Wilsondc979972016-05-10 14:10:04 +01007066static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007067{
Imre Deakae484342014-03-31 15:10:44 +03007068 if (WARN_ON(!dev_priv->vlv_pctx))
7069 return;
7070
Chris Wilsonf0cd5182016-10-28 13:58:43 +01007071 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03007072 dev_priv->vlv_pctx = NULL;
7073}
7074
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007075static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
7076{
7077 dev_priv->rps.gpll_ref_freq =
7078 vlv_get_cck_clock(dev_priv, "GPLL ref",
7079 CCK_GPLL_CLOCK_CONTROL,
7080 dev_priv->czclk_freq);
7081
7082 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
7083 dev_priv->rps.gpll_ref_freq);
7084}
7085
Chris Wilsondc979972016-05-10 14:10:04 +01007086static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007087{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007088 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03007089
Chris Wilsondc979972016-05-10 14:10:04 +01007090 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007091
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007092 vlv_init_gpll_ref_freq(dev_priv);
7093
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007094 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7095 switch ((val >> 6) & 3) {
7096 case 0:
7097 case 1:
7098 dev_priv->mem_freq = 800;
7099 break;
7100 case 2:
7101 dev_priv->mem_freq = 1066;
7102 break;
7103 case 3:
7104 dev_priv->mem_freq = 1333;
7105 break;
7106 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007107 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007108
Imre Deak4e805192014-04-14 20:24:41 +03007109 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
7110 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
7111 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007112 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03007113 dev_priv->rps.max_freq);
7114
7115 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
7116 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007117 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03007118 dev_priv->rps.efficient_freq);
7119
Deepak Sf8f2b002014-07-10 13:16:21 +05307120 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
7121 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007122 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05307123 dev_priv->rps.rp1_freq);
7124
Imre Deak4e805192014-04-14 20:24:41 +03007125 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
7126 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007127 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03007128 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03007129}
7130
Chris Wilsondc979972016-05-10 14:10:04 +01007131static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307132{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007133 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05307134
Chris Wilsondc979972016-05-10 14:10:04 +01007135 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307136
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007137 vlv_init_gpll_ref_freq(dev_priv);
7138
Ville Syrjäläa5805162015-05-26 20:42:30 +03007139 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007140 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007141 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02007142
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007143 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007144 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007145 dev_priv->mem_freq = 2000;
7146 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007147 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007148 dev_priv->mem_freq = 1600;
7149 break;
7150 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02007151 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03007152
Deepak S2b6b3a02014-05-27 15:59:30 +05307153 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
7154 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
7155 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007156 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05307157 dev_priv->rps.max_freq);
7158
7159 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
7160 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007161 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05307162 dev_priv->rps.efficient_freq);
7163
Deepak S7707df42014-07-12 18:46:14 +05307164 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
7165 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007166 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05307167 dev_priv->rps.rp1_freq);
7168
Deepak S96676fe2016-08-12 18:46:41 +05307169 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05307170 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02007171 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05307172 dev_priv->rps.min_freq);
7173
Ville Syrjälä1c147622014-08-18 14:42:43 +03007174 WARN_ONCE((dev_priv->rps.max_freq |
7175 dev_priv->rps.efficient_freq |
7176 dev_priv->rps.rp1_freq |
7177 dev_priv->rps.min_freq) & 1,
7178 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05307179}
7180
Chris Wilsondc979972016-05-10 14:10:04 +01007181static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03007182{
Chris Wilsondc979972016-05-10 14:10:04 +01007183 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03007184}
7185
Chris Wilsondc979972016-05-10 14:10:04 +01007186static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05307187{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007188 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307189 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05307190 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05307191
7192 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7193
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007194 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7195 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05307196 if (gtfifodbg) {
7197 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7198 gtfifodbg);
7199 I915_WRITE(GTFIFODBG, gtfifodbg);
7200 }
7201
7202 cherryview_check_pctx(dev_priv);
7203
7204 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7205 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02007206 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307207
Ville Syrjälä160614a2015-01-19 13:50:47 +02007208 /* Disable RC states. */
7209 I915_WRITE(GEN6_RC_CONTROL, 0);
7210
Deepak S38807742014-05-23 21:00:15 +05307211 /* 2a: Program RC6 thresholds.*/
7212 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7213 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7214 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7215
Akash Goel3b3f1652016-10-13 22:44:48 +05307216 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007217 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05307218 I915_WRITE(GEN6_RC_SLEEP, 0);
7219
Deepak Sf4f71c72015-03-28 15:23:35 +05307220 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7221 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05307222
7223 /* allows RC6 residency counter to work */
7224 I915_WRITE(VLV_COUNTER_CONTROL,
7225 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7226 VLV_MEDIA_RC6_COUNT_EN |
7227 VLV_RENDER_RC6_COUNT_EN));
7228
7229 /* For now we assume BIOS is allocating and populating the PCBR */
7230 pcbr = I915_READ(VLV_PCBR);
7231
Deepak S38807742014-05-23 21:00:15 +05307232 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01007233 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
7234 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02007235 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05307236
7237 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7238
Deepak S2b6b3a02014-05-27 15:59:30 +05307239 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02007240 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05307241 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7242 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7243 I915_WRITE(GEN6_RP_UP_EI, 66000);
7244 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7245
7246 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7247
7248 /* 5: Enable RPS */
7249 I915_WRITE(GEN6_RP_CONTROL,
7250 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02007251 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05307252 GEN6_RP_ENABLE |
7253 GEN6_RP_UP_BUSY_AVG |
7254 GEN6_RP_DOWN_IDLE_AVG);
7255
Deepak S3ef62342015-04-29 08:36:24 +05307256 /* Setting Fixed Bias */
7257 val = VLV_OVERRIDE_EN |
7258 VLV_SOC_TDP_EN |
7259 CHV_BIAS_CPU_50_SOC_50;
7260 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7261
Deepak S2b6b3a02014-05-27 15:59:30 +05307262 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7263
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007264 /* RPS code assumes GPLL is used */
7265 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7266
Jani Nikula742f4912015-09-03 11:16:09 +03007267 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05307268 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7269
Chris Wilson3a45b052016-07-13 09:10:32 +01007270 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05307271
Mika Kuoppala59bad942015-01-16 11:34:40 +02007272 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05307273}
7274
Chris Wilsondc979972016-05-10 14:10:04 +01007275static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007276{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007277 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05307278 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07007279 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07007280
7281 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7282
Imre Deakae484342014-03-31 15:10:44 +03007283 valleyview_check_pctx(dev_priv);
7284
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007285 gtfifodbg = I915_READ(GTFIFODBG);
7286 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07007287 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7288 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007289 I915_WRITE(GTFIFODBG, gtfifodbg);
7290 }
7291
Deepak Sc8d9a592013-11-23 14:55:42 +05307292 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02007293 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007294
Ville Syrjälä160614a2015-01-19 13:50:47 +02007295 /* Disable RC states. */
7296 I915_WRITE(GEN6_RC_CONTROL, 0);
7297
Ville Syrjäläcad725f2015-01-19 13:50:48 +02007298 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007299 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7300 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7301 I915_WRITE(GEN6_RP_UP_EI, 66000);
7302 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7303
7304 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7305
7306 I915_WRITE(GEN6_RP_CONTROL,
7307 GEN6_RP_MEDIA_TURBO |
7308 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7309 GEN6_RP_MEDIA_IS_GFX |
7310 GEN6_RP_ENABLE |
7311 GEN6_RP_UP_BUSY_AVG |
7312 GEN6_RP_DOWN_IDLE_CONT);
7313
7314 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7315 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7316 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7317
Akash Goel3b3f1652016-10-13 22:44:48 +05307318 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00007319 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007320
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08007321 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007322
7323 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07007324 I915_WRITE(VLV_COUNTER_CONTROL,
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02007325 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7326 VLV_MEDIA_RC0_COUNT_EN |
Deepak S31685c22014-07-03 17:33:01 -04007327 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07007328 VLV_MEDIA_RC6_COUNT_EN |
7329 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04007330
Chris Wilsondc979972016-05-10 14:10:04 +01007331 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007332 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07007333
Chris Wilsondc979972016-05-10 14:10:04 +01007334 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07007335
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07007336 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007337
Deepak S3ef62342015-04-29 08:36:24 +05307338 /* Setting Fixed Bias */
7339 val = VLV_OVERRIDE_EN |
7340 VLV_SOC_TDP_EN |
7341 VLV_BIAS_CPU_125_SOC_875;
7342 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7343
Jani Nikula64936252013-05-22 15:36:20 +03007344 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007345
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02007346 /* RPS code assumes GPLL is used */
7347 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7348
Jani Nikula742f4912015-09-03 11:16:09 +03007349 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07007350 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7351
Chris Wilson3a45b052016-07-13 09:10:32 +01007352 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007353
Mika Kuoppala59bad942015-01-16 11:34:40 +02007354 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007355}
7356
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007357static unsigned long intel_pxfreq(u32 vidfreq)
7358{
7359 unsigned long freq;
7360 int div = (vidfreq & 0x3f0000) >> 16;
7361 int post = (vidfreq & 0x3000) >> 12;
7362 int pre = (vidfreq & 0x7);
7363
7364 if (!pre)
7365 return 0;
7366
7367 freq = ((div * 133333) / ((1<<post) * pre));
7368
7369 return freq;
7370}
7371
Daniel Vettereb48eb02012-04-26 23:28:12 +02007372static const struct cparams {
7373 u16 i;
7374 u16 t;
7375 u16 m;
7376 u16 c;
7377} cparams[] = {
7378 { 1, 1333, 301, 28664 },
7379 { 1, 1066, 294, 24460 },
7380 { 1, 800, 294, 25192 },
7381 { 0, 1333, 276, 27605 },
7382 { 0, 1066, 276, 27605 },
7383 { 0, 800, 231, 23784 },
7384};
7385
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007386static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007387{
7388 u64 total_count, diff, ret;
7389 u32 count1, count2, count3, m = 0, c = 0;
7390 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7391 int i;
7392
Chris Wilson67520412017-03-02 13:28:01 +00007393 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007394
Daniel Vetter20e4d402012-08-08 23:35:39 +02007395 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007396
7397 /* Prevent division-by-zero if we are asking too fast.
7398 * Also, we don't get interesting results if we are polling
7399 * faster than once in 10ms, so just return the saved value
7400 * in such cases.
7401 */
7402 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02007403 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007404
7405 count1 = I915_READ(DMIEC);
7406 count2 = I915_READ(DDREC);
7407 count3 = I915_READ(CSIEC);
7408
7409 total_count = count1 + count2 + count3;
7410
7411 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02007412 if (total_count < dev_priv->ips.last_count1) {
7413 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007414 diff += total_count;
7415 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007416 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007417 }
7418
7419 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007420 if (cparams[i].i == dev_priv->ips.c_m &&
7421 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02007422 m = cparams[i].m;
7423 c = cparams[i].c;
7424 break;
7425 }
7426 }
7427
7428 diff = div_u64(diff, diff1);
7429 ret = ((m * diff) + c);
7430 ret = div_u64(ret, 10);
7431
Daniel Vetter20e4d402012-08-08 23:35:39 +02007432 dev_priv->ips.last_count1 = total_count;
7433 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007434
Daniel Vetter20e4d402012-08-08 23:35:39 +02007435 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007436
7437 return ret;
7438}
7439
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007440unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7441{
7442 unsigned long val;
7443
Chris Wilsondc979972016-05-10 14:10:04 +01007444 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007445 return 0;
7446
7447 spin_lock_irq(&mchdev_lock);
7448
7449 val = __i915_chipset_val(dev_priv);
7450
7451 spin_unlock_irq(&mchdev_lock);
7452
7453 return val;
7454}
7455
Daniel Vettereb48eb02012-04-26 23:28:12 +02007456unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7457{
7458 unsigned long m, x, b;
7459 u32 tsfs;
7460
7461 tsfs = I915_READ(TSFS);
7462
7463 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7464 x = I915_READ8(TR1);
7465
7466 b = tsfs & TSFS_INTR_MASK;
7467
7468 return ((m * x) / 127) - b;
7469}
7470
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007471static int _pxvid_to_vd(u8 pxvid)
7472{
7473 if (pxvid == 0)
7474 return 0;
7475
7476 if (pxvid >= 8 && pxvid < 31)
7477 pxvid = 31;
7478
7479 return (pxvid + 2) * 125;
7480}
7481
7482static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007483{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007484 const int vd = _pxvid_to_vd(pxvid);
7485 const int vm = vd - 1125;
7486
Chris Wilsondc979972016-05-10 14:10:04 +01007487 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02007488 return vm > 0 ? vm : 0;
7489
7490 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007491}
7492
Daniel Vetter02d71952012-08-09 16:44:54 +02007493static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007494{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007495 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007496 u32 count;
7497
Chris Wilson67520412017-03-02 13:28:01 +00007498 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007499
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00007500 now = ktime_get_raw_ns();
7501 diffms = now - dev_priv->ips.last_time2;
7502 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007503
7504 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02007505 if (!diffms)
7506 return;
7507
7508 count = I915_READ(GFXEC);
7509
Daniel Vetter20e4d402012-08-08 23:35:39 +02007510 if (count < dev_priv->ips.last_count2) {
7511 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007512 diff += count;
7513 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02007514 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007515 }
7516
Daniel Vetter20e4d402012-08-08 23:35:39 +02007517 dev_priv->ips.last_count2 = count;
7518 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007519
7520 /* More magic constants... */
7521 diff = diff * 1181;
7522 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02007523 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007524}
7525
Daniel Vetter02d71952012-08-09 16:44:54 +02007526void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7527{
Chris Wilsondc979972016-05-10 14:10:04 +01007528 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02007529 return;
7530
Daniel Vetter92703882012-08-09 16:46:01 +02007531 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007532
7533 __i915_update_gfx_val(dev_priv);
7534
Daniel Vetter92703882012-08-09 16:46:01 +02007535 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007536}
7537
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007538static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02007539{
7540 unsigned long t, corr, state1, corr2, state2;
7541 u32 pxvid, ext_v;
7542
Chris Wilson67520412017-03-02 13:28:01 +00007543 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02007544
Ville Syrjälä616847e2015-09-18 20:03:19 +03007545 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02007546 pxvid = (pxvid >> 24) & 0x7f;
7547 ext_v = pvid_to_extvid(dev_priv, pxvid);
7548
7549 state1 = ext_v;
7550
7551 t = i915_mch_val(dev_priv);
7552
7553 /* Revel in the empirically derived constants */
7554
7555 /* Correction factor in 1/100000 units */
7556 if (t > 80)
7557 corr = ((t * 2349) + 135940);
7558 else if (t >= 50)
7559 corr = ((t * 964) + 29317);
7560 else /* < 50 */
7561 corr = ((t * 301) + 1004);
7562
7563 corr = corr * ((150142 * state1) / 10000 - 78642);
7564 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02007565 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007566
7567 state2 = (corr2 * state1) / 10000;
7568 state2 /= 100; /* convert to mW */
7569
Daniel Vetter02d71952012-08-09 16:44:54 +02007570 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007571
Daniel Vetter20e4d402012-08-08 23:35:39 +02007572 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007573}
7574
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007575unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7576{
7577 unsigned long val;
7578
Chris Wilsondc979972016-05-10 14:10:04 +01007579 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007580 return 0;
7581
7582 spin_lock_irq(&mchdev_lock);
7583
7584 val = __i915_gfx_val(dev_priv);
7585
7586 spin_unlock_irq(&mchdev_lock);
7587
7588 return val;
7589}
7590
Daniel Vettereb48eb02012-04-26 23:28:12 +02007591/**
7592 * i915_read_mch_val - return value for IPS use
7593 *
7594 * Calculate and return a value for the IPS driver to use when deciding whether
7595 * we have thermal and power headroom to increase CPU or GPU power budget.
7596 */
7597unsigned long i915_read_mch_val(void)
7598{
7599 struct drm_i915_private *dev_priv;
7600 unsigned long chipset_val, graphics_val, ret = 0;
7601
Daniel Vetter92703882012-08-09 16:46:01 +02007602 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007603 if (!i915_mch_dev)
7604 goto out_unlock;
7605 dev_priv = i915_mch_dev;
7606
Chris Wilsonf531dcb22012-09-25 10:16:12 +01007607 chipset_val = __i915_chipset_val(dev_priv);
7608 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007609
7610 ret = chipset_val + graphics_val;
7611
7612out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007613 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007614
7615 return ret;
7616}
7617EXPORT_SYMBOL_GPL(i915_read_mch_val);
7618
7619/**
7620 * i915_gpu_raise - raise GPU frequency limit
7621 *
7622 * Raise the limit; IPS indicates we have thermal headroom.
7623 */
7624bool i915_gpu_raise(void)
7625{
7626 struct drm_i915_private *dev_priv;
7627 bool ret = true;
7628
Daniel Vetter92703882012-08-09 16:46:01 +02007629 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007630 if (!i915_mch_dev) {
7631 ret = false;
7632 goto out_unlock;
7633 }
7634 dev_priv = i915_mch_dev;
7635
Daniel Vetter20e4d402012-08-08 23:35:39 +02007636 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7637 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007638
7639out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007640 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007641
7642 return ret;
7643}
7644EXPORT_SYMBOL_GPL(i915_gpu_raise);
7645
7646/**
7647 * i915_gpu_lower - lower GPU frequency limit
7648 *
7649 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7650 * frequency maximum.
7651 */
7652bool i915_gpu_lower(void)
7653{
7654 struct drm_i915_private *dev_priv;
7655 bool ret = true;
7656
Daniel Vetter92703882012-08-09 16:46:01 +02007657 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007658 if (!i915_mch_dev) {
7659 ret = false;
7660 goto out_unlock;
7661 }
7662 dev_priv = i915_mch_dev;
7663
Daniel Vetter20e4d402012-08-08 23:35:39 +02007664 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7665 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007666
7667out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007668 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007669
7670 return ret;
7671}
7672EXPORT_SYMBOL_GPL(i915_gpu_lower);
7673
7674/**
7675 * i915_gpu_busy - indicate GPU business to IPS
7676 *
7677 * Tell the IPS driver whether or not the GPU is busy.
7678 */
7679bool i915_gpu_busy(void)
7680{
Daniel Vettereb48eb02012-04-26 23:28:12 +02007681 bool ret = false;
7682
Daniel Vetter92703882012-08-09 16:46:01 +02007683 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01007684 if (i915_mch_dev)
7685 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02007686 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007687
7688 return ret;
7689}
7690EXPORT_SYMBOL_GPL(i915_gpu_busy);
7691
7692/**
7693 * i915_gpu_turbo_disable - disable graphics turbo
7694 *
7695 * Disable graphics turbo by resetting the max frequency and setting the
7696 * current frequency to the default.
7697 */
7698bool i915_gpu_turbo_disable(void)
7699{
7700 struct drm_i915_private *dev_priv;
7701 bool ret = true;
7702
Daniel Vetter92703882012-08-09 16:46:01 +02007703 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007704 if (!i915_mch_dev) {
7705 ret = false;
7706 goto out_unlock;
7707 }
7708 dev_priv = i915_mch_dev;
7709
Daniel Vetter20e4d402012-08-08 23:35:39 +02007710 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02007711
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007712 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02007713 ret = false;
7714
7715out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02007716 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007717
7718 return ret;
7719}
7720EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
7721
7722/**
7723 * Tells the intel_ips driver that the i915 driver is now loaded, if
7724 * IPS got loaded first.
7725 *
7726 * This awkward dance is so that neither module has to depend on the
7727 * other in order for IPS to do the appropriate communication of
7728 * GPU turbo limits to i915.
7729 */
7730static void
7731ips_ping_for_i915_load(void)
7732{
7733 void (*link)(void);
7734
7735 link = symbol_get(ips_link_to_i915_driver);
7736 if (link) {
7737 link();
7738 symbol_put(ips_link_to_i915_driver);
7739 }
7740}
7741
7742void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
7743{
Daniel Vetter02d71952012-08-09 16:44:54 +02007744 /* We only register the i915 ips part with intel-ips once everything is
7745 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02007746 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007747 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02007748 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007749
7750 ips_ping_for_i915_load();
7751}
7752
7753void intel_gpu_ips_teardown(void)
7754{
Daniel Vetter92703882012-08-09 16:46:01 +02007755 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007756 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02007757 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02007758}
Deepak S76c3552f2014-01-30 23:08:16 +05307759
Chris Wilsondc979972016-05-10 14:10:04 +01007760static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007761{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007762 u32 lcfuse;
7763 u8 pxw[16];
7764 int i;
7765
7766 /* Disable to program */
7767 I915_WRITE(ECR, 0);
7768 POSTING_READ(ECR);
7769
7770 /* Program energy weights for various events */
7771 I915_WRITE(SDEW, 0x15040d00);
7772 I915_WRITE(CSIEW0, 0x007f0000);
7773 I915_WRITE(CSIEW1, 0x1e220004);
7774 I915_WRITE(CSIEW2, 0x04000004);
7775
7776 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007777 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007778 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007779 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007780
7781 /* Program P-state weights to account for frequency power adjustment */
7782 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03007783 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007784 unsigned long freq = intel_pxfreq(pxvidfreq);
7785 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7786 PXVFREQ_PX_SHIFT;
7787 unsigned long val;
7788
7789 val = vid * vid;
7790 val *= (freq / 1000);
7791 val *= 255;
7792 val /= (127*127*900);
7793 if (val > 0xff)
7794 DRM_ERROR("bad pxval: %ld\n", val);
7795 pxw[i] = val;
7796 }
7797 /* Render standby states get 0 weight */
7798 pxw[14] = 0;
7799 pxw[15] = 0;
7800
7801 for (i = 0; i < 4; i++) {
7802 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7803 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03007804 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007805 }
7806
7807 /* Adjust magic regs to magic values (more experimental results) */
7808 I915_WRITE(OGW0, 0);
7809 I915_WRITE(OGW1, 0);
7810 I915_WRITE(EG0, 0x00007f00);
7811 I915_WRITE(EG1, 0x0000000e);
7812 I915_WRITE(EG2, 0x000e0000);
7813 I915_WRITE(EG3, 0x68000300);
7814 I915_WRITE(EG4, 0x42000000);
7815 I915_WRITE(EG5, 0x00140031);
7816 I915_WRITE(EG6, 0);
7817 I915_WRITE(EG7, 0);
7818
7819 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03007820 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007821
7822 /* Enable PMON + select events */
7823 I915_WRITE(ECR, 0x80000019);
7824
7825 lcfuse = I915_READ(LCFUSE02);
7826
Daniel Vetter20e4d402012-08-08 23:35:39 +02007827 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03007828}
7829
Chris Wilsondc979972016-05-10 14:10:04 +01007830void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007831{
Imre Deakb268c692015-12-15 20:10:31 +02007832 /*
7833 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7834 * requirement.
7835 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00007836 if (!i915_modparams.enable_rc6) {
Imre Deakb268c692015-12-15 20:10:31 +02007837 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7838 intel_runtime_pm_get(dev_priv);
7839 }
Imre Deake6069ca2014-04-18 16:01:02 +03007840
Chris Wilsonb5163db2016-08-10 13:58:24 +01007841 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01007842 mutex_lock(&dev_priv->rps.hw_lock);
7843
7844 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01007845 if (IS_CHERRYVIEW(dev_priv))
7846 cherryview_init_gt_powersave(dev_priv);
7847 else if (IS_VALLEYVIEW(dev_priv))
7848 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01007849 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01007850 gen6_init_rps_frequencies(dev_priv);
7851
7852 /* Derive initial user preferences/limits from the hardware limits */
7853 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
7854 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
7855
7856 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
7857 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
7858
7859 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
7860 dev_priv->rps.min_freq_softlimit =
7861 max_t(int,
7862 dev_priv->rps.efficient_freq,
7863 intel_freq_opcode(dev_priv, 450));
7864
Chris Wilson99ac9612016-07-13 09:10:34 +01007865 /* After setting max-softlimit, find the overclock max freq */
7866 if (IS_GEN6(dev_priv) ||
7867 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7868 u32 params = 0;
7869
7870 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7871 if (params & BIT(31)) { /* OC supported */
7872 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
7873 (dev_priv->rps.max_freq & 0xff) * 50,
7874 (params & 0xff) * 50);
7875 dev_priv->rps.max_freq = params & 0xff;
7876 }
7877 }
7878
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007879 /* Finally allow us to boost to max by default */
7880 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
7881
Chris Wilson773ea9a2016-07-13 09:10:33 +01007882 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01007883 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01007884
7885 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007886}
7887
Chris Wilsondc979972016-05-10 14:10:04 +01007888void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007889{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03007890 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01007891 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02007892
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00007893 if (!i915_modparams.enable_rc6)
Imre Deakb268c692015-12-15 20:10:31 +02007894 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007895}
7896
Chris Wilson54b4f682016-07-21 21:16:19 +01007897/**
7898 * intel_suspend_gt_powersave - suspend PM work and helper threads
7899 * @dev_priv: i915 device
7900 *
7901 * We don't want to disable RC6 or other features here, we just want
7902 * to make sure any work we've queued has finished and won't bother
7903 * us while we're suspended.
7904 */
7905void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
7906{
7907 if (INTEL_GEN(dev_priv) < 6)
7908 return;
7909
7910 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
7911 intel_runtime_pm_put(dev_priv);
7912
7913 /* gen6_rps_idle() will be called later to disable interrupts */
7914}
7915
Chris Wilsonb7137e02016-07-13 09:10:37 +01007916void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7917{
7918 dev_priv->rps.enabled = true; /* force disabling */
7919 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007920
7921 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07007922}
7923
Chris Wilsondc979972016-05-10 14:10:04 +01007924void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007925{
Chris Wilsonb7137e02016-07-13 09:10:37 +01007926 if (!READ_ONCE(dev_priv->rps.enabled))
7927 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07007928
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007929 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007930
Chris Wilsonb7137e02016-07-13 09:10:37 +01007931 if (INTEL_GEN(dev_priv) >= 9) {
7932 gen9_disable_rc6(dev_priv);
7933 gen9_disable_rps(dev_priv);
7934 } else if (IS_CHERRYVIEW(dev_priv)) {
7935 cherryview_disable_rps(dev_priv);
7936 } else if (IS_VALLEYVIEW(dev_priv)) {
7937 valleyview_disable_rps(dev_priv);
7938 } else if (INTEL_GEN(dev_priv) >= 6) {
7939 gen6_disable_rps(dev_priv);
7940 } else if (IS_IRONLAKE_M(dev_priv)) {
7941 ironlake_disable_drps(dev_priv);
7942 }
7943
7944 dev_priv->rps.enabled = false;
7945 mutex_unlock(&dev_priv->rps.hw_lock);
7946}
7947
7948void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
7949{
Chris Wilson54b4f682016-07-21 21:16:19 +01007950 /* We shouldn't be disabling as we submit, so this should be less
7951 * racy than it appears!
7952 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01007953 if (READ_ONCE(dev_priv->rps.enabled))
7954 return;
7955
7956 /* Powersaving is controlled by the host when inside a VM */
7957 if (intel_vgpu_active(dev_priv))
7958 return;
7959
7960 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02007961
Chris Wilsondc979972016-05-10 14:10:04 +01007962 if (IS_CHERRYVIEW(dev_priv)) {
7963 cherryview_enable_rps(dev_priv);
7964 } else if (IS_VALLEYVIEW(dev_priv)) {
7965 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007966 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01007967 gen9_enable_rc6(dev_priv);
7968 gen9_enable_rps(dev_priv);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07007969 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007970 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01007971 } else if (IS_BROADWELL(dev_priv)) {
7972 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007973 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007974 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01007975 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007976 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007977 } else if (IS_IRONLAKE_M(dev_priv)) {
7978 ironlake_enable_drps(dev_priv);
7979 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007980 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00007981
7982 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7983 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7984
7985 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7986 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7987
Chris Wilson54b4f682016-07-21 21:16:19 +01007988 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007989 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007990}
Imre Deakc6df39b2014-04-14 20:24:29 +03007991
Chris Wilson54b4f682016-07-21 21:16:19 +01007992static void __intel_autoenable_gt_powersave(struct work_struct *work)
7993{
7994 struct drm_i915_private *dev_priv =
7995 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7996 struct intel_engine_cs *rcs;
7997 struct drm_i915_gem_request *req;
7998
7999 if (READ_ONCE(dev_priv->rps.enabled))
8000 goto out;
8001
Akash Goel3b3f1652016-10-13 22:44:48 +05308002 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00008003 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01008004 goto out;
8005
8006 if (!rcs->init_context)
8007 goto out;
8008
8009 mutex_lock(&dev_priv->drm.struct_mutex);
8010
8011 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
8012 if (IS_ERR(req))
8013 goto unlock;
8014
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00008015 if (!i915_modparams.enable_execlists && i915_switch_context(req) == 0)
Chris Wilson54b4f682016-07-21 21:16:19 +01008016 rcs->init_context(req);
8017
8018 /* Mark the device busy, calling intel_enable_gt_powersave() */
Chris Wilsone642c852017-03-17 11:47:09 +00008019 i915_add_request(req);
Chris Wilson54b4f682016-07-21 21:16:19 +01008020
8021unlock:
8022 mutex_unlock(&dev_priv->drm.struct_mutex);
8023out:
8024 intel_runtime_pm_put(dev_priv);
8025}
8026
8027void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
8028{
8029 if (READ_ONCE(dev_priv->rps.enabled))
8030 return;
8031
8032 if (IS_IRONLAKE_M(dev_priv)) {
8033 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008034 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01008035 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
8036 /*
8037 * PCU communication is slow and this doesn't need to be
8038 * done at any specific time, so do this out of our fast path
8039 * to make resume and init faster.
8040 *
8041 * We depend on the HW RC6 power context save/restore
8042 * mechanism when entering D3 through runtime PM suspend. So
8043 * disable RPM until RPS/RC6 is properly setup. We can only
8044 * get here via the driver load/system resume/runtime resume
8045 * paths, so the _noresume version is enough (and in case of
8046 * runtime resume it's necessary).
8047 */
8048 if (queue_delayed_work(dev_priv->wq,
8049 &dev_priv->rps.autoenable_work,
8050 round_jiffies_up_relative(HZ)))
8051 intel_runtime_pm_get_noresume(dev_priv);
8052 }
8053}
8054
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008055static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008056{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008057 /*
8058 * On Ibex Peak and Cougar Point, we need to disable clock
8059 * gating for the panel power sequencer or it will fail to
8060 * start up when no ports are active.
8061 */
8062 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8063}
8064
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008065static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008066{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008067 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008068
Damien Lespiau055e3932014-08-18 13:49:10 +01008069 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008070 I915_WRITE(DSPCNTR(pipe),
8071 I915_READ(DSPCNTR(pipe)) |
8072 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03008073
8074 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
8075 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03008076 }
8077}
8078
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008079static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02008080{
Ville Syrjälä017636c2013-12-05 15:51:37 +02008081 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
8082 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
8083 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
8084
8085 /*
8086 * Don't touch WM1S_LP_EN here.
8087 * Doing so could cause underruns.
8088 */
8089}
8090
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008091static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008092{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008093 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008094
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01008095 /*
8096 * Required for FBC
8097 * WaFbcDisableDpfcClockGating:ilk
8098 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008099 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8100 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8101 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008102
8103 I915_WRITE(PCH_3DCGDIS0,
8104 MARIUNIT_CLOCK_GATE_DISABLE |
8105 SVSMUNIT_CLOCK_GATE_DISABLE);
8106 I915_WRITE(PCH_3DCGDIS1,
8107 VFMUNIT_CLOCK_GATE_DISABLE);
8108
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008109 /*
8110 * According to the spec the following bits should be set in
8111 * order to enable memory self-refresh
8112 * The bit 22/21 of 0x42004
8113 * The bit 5 of 0x42020
8114 * The bit 15 of 0x45000
8115 */
8116 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8117 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8118 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008119 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008120 I915_WRITE(DISP_ARB_CTL,
8121 (I915_READ(DISP_ARB_CTL) |
8122 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02008123
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008124 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008125
8126 /*
8127 * Based on the document from hardware guys the following bits
8128 * should be set unconditionally in order to enable FBC.
8129 * The bit 22 of 0x42000
8130 * The bit 22 of 0x42004
8131 * The bit 7,8,9 of 0x42020.
8132 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008133 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01008134 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008135 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8136 I915_READ(ILK_DISPLAY_CHICKEN1) |
8137 ILK_FBCQ_DIS);
8138 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8139 I915_READ(ILK_DISPLAY_CHICKEN2) |
8140 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008141 }
8142
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01008143 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8144
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008145 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8146 I915_READ(ILK_DISPLAY_CHICKEN2) |
8147 ILK_ELPIN_409_SELECT);
8148 I915_WRITE(_3D_CHICKEN2,
8149 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8150 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02008151
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008152 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02008153 I915_WRITE(CACHE_MODE_0,
8154 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01008155
Akash Goel4e046322014-04-04 17:14:38 +05308156 /* WaDisable_RenderCache_OperationalFlush:ilk */
8157 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8158
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008159 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03008160
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008161 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008162}
8163
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008164static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01008165{
Daniel Vetter3107bd42012-10-31 22:52:31 +01008166 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008167 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01008168
8169 /*
8170 * On Ibex Peak and Cougar Point, we need to disable clock
8171 * gating for the panel power sequencer or it will fail to
8172 * start up when no ports are active.
8173 */
Jesse Barnescd664072013-10-02 10:34:19 -07008174 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8175 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8176 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008177 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8178 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01008179 /* The below fixes the weird display corruption, a few pixels shifted
8180 * downward, on (only) LVDS of some HP laptops with IVY.
8181 */
Damien Lespiau055e3932014-08-18 13:49:10 +01008182 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008183 val = I915_READ(TRANS_CHICKEN2(pipe));
8184 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8185 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008186 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008187 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03008188 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8189 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8190 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03008191 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8192 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01008193 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01008194 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01008195 I915_WRITE(TRANS_CHICKEN1(pipe),
8196 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8197 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008198}
8199
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008200static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008201{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008202 uint32_t tmp;
8203
8204 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02008205 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8206 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8207 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008208}
8209
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008210static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008211{
Damien Lespiau231e54f2012-10-19 17:55:41 +01008212 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008213
Damien Lespiau231e54f2012-10-19 17:55:41 +01008214 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008215
8216 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8217 I915_READ(ILK_DISPLAY_CHICKEN2) |
8218 ILK_ELPIN_409_SELECT);
8219
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008220 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01008221 I915_WRITE(_3D_CHICKEN,
8222 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8223
Akash Goel4e046322014-04-04 17:14:38 +05308224 /* WaDisable_RenderCache_OperationalFlush:snb */
8225 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8226
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008227 /*
8228 * BSpec recoomends 8x4 when MSAA is used,
8229 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008230 *
8231 * Note that PS/WM thread counts depend on the WIZ hashing
8232 * disable bit, which we don't touch here, but it's good
8233 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008234 */
8235 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008236 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02008237
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008238 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008239
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008240 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02008241 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008242
8243 I915_WRITE(GEN6_UCGCTL1,
8244 I915_READ(GEN6_UCGCTL1) |
8245 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8246 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8247
8248 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8249 * gating disable must be set. Failure to set it results in
8250 * flickering pixels due to Z write ordering failures after
8251 * some amount of runtime in the Mesa "fire" demo, and Unigine
8252 * Sanctuary and Tropics, and apparently anything else with
8253 * alpha test or pixel discard.
8254 *
8255 * According to the spec, bit 11 (RCCUNIT) must also be set,
8256 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008257 *
Ville Syrjäläef593182014-01-22 21:32:47 +02008258 * WaDisableRCCUnitClockGating:snb
8259 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008260 */
8261 I915_WRITE(GEN6_UCGCTL2,
8262 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8263 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8264
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02008265 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02008266 I915_WRITE(_3D_CHICKEN3,
8267 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008268
8269 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02008270 * Bspec says:
8271 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8272 * 3DSTATE_SF number of SF output attributes is more than 16."
8273 */
8274 I915_WRITE(_3D_CHICKEN3,
8275 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8276
8277 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008278 * According to the spec the following bits should be
8279 * set in order to enable memory self-refresh and fbc:
8280 * The bit21 and bit22 of 0x42000
8281 * The bit21 and bit22 of 0x42004
8282 * The bit5 and bit7 of 0x42020
8283 * The bit14 of 0x70180
8284 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01008285 *
8286 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008287 */
8288 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8289 I915_READ(ILK_DISPLAY_CHICKEN1) |
8290 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8291 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8292 I915_READ(ILK_DISPLAY_CHICKEN2) |
8293 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01008294 I915_WRITE(ILK_DSPCLK_GATE_D,
8295 I915_READ(ILK_DSPCLK_GATE_D) |
8296 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8297 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008298
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008299 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07008300
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008301 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008302
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008303 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008304}
8305
8306static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8307{
8308 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8309
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008310 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02008311 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02008312 *
8313 * This actually overrides the dispatch
8314 * mode for all thread types.
8315 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008316 reg &= ~GEN7_FF_SCHED_MASK;
8317 reg |= GEN7_FF_TS_SCHED_HW;
8318 reg |= GEN7_FF_VS_SCHED_HW;
8319 reg |= GEN7_FF_DS_SCHED_HW;
8320
8321 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8322}
8323
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008324static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008325{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008326 /*
8327 * TODO: this bit should only be enabled when really needed, then
8328 * disabled when not needed anymore in order to save power.
8329 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008330 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008331 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8332 I915_READ(SOUTH_DSPCLK_GATE_D) |
8333 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008334
8335 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03008336 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8337 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03008338 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02008339}
8340
Ville Syrjälä712bf362016-10-31 22:37:23 +02008341static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008342{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008343 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03008344 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8345
8346 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8347 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8348 }
8349}
8350
Imre Deak450174f2016-05-03 15:54:21 +03008351static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8352 int general_prio_credits,
8353 int high_prio_credits)
8354{
8355 u32 misccpctl;
8356
8357 /* WaTempDisableDOPClkGating:bdw */
8358 misccpctl = I915_READ(GEN7_MISCCPCTL);
8359 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8360
8361 I915_WRITE(GEN8_L3SQCREG1,
8362 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
8363 L3_HIGH_PRIO_CREDITS(high_prio_credits));
8364
8365 /*
8366 * Wait at least 100 clocks before re-enabling clock gating.
8367 * See the definition of L3SQCREG1 in BSpec.
8368 */
8369 POSTING_READ(GEN8_L3SQCREG1);
8370 udelay(1);
8371 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8372}
8373
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008374static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
8375{
8376 if (!HAS_PCH_CNP(dev_priv))
8377 return;
8378
8379 /* Wa #1181 */
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07008380 I915_WRITE(SOUTH_DSPCLK_GATE_D, I915_READ(SOUTH_DSPCLK_GATE_D) |
8381 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008382}
8383
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008384static void cnl_init_clock_gating(struct drm_i915_private *dev_priv)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008385{
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008386 u32 val;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008387 cnp_init_clock_gating(dev_priv);
8388
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07008389 /* This is not an Wa. Enable for better image quality */
8390 I915_WRITE(_3D_CHICKEN3,
8391 _MASKED_BIT_ENABLE(_3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE));
8392
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008393 /* WaEnableChickenDCPR:cnl */
8394 I915_WRITE(GEN8_CHICKEN_DCPR_1,
8395 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
8396
8397 /* WaFbcWakeMemOn:cnl */
8398 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
8399 DISP_FBC_MEMORY_WAKE);
8400
8401 /* WaSarbUnitClockGatingDisable:cnl (pre-prod) */
8402 if (IS_CNL_REVID(dev_priv, CNL_REVID_A0, CNL_REVID_B0))
8403 I915_WRITE(SLICE_UNIT_LEVEL_CLKGATE,
8404 I915_READ(SLICE_UNIT_LEVEL_CLKGATE) |
8405 SARBUNIT_CLKGATE_DIS);
Rodrigo Vivi8f067832017-09-05 12:30:13 -07008406
8407 /* Display WA #1133: WaFbcSkipSegments:cnl */
8408 val = I915_READ(ILK_DPFC_CHICKEN);
8409 val &= ~GLK_SKIP_SEG_COUNT_MASK;
8410 val |= GLK_SKIP_SEG_EN | GLK_SKIP_SEG_COUNT(1);
8411 I915_WRITE(ILK_DPFC_CHICKEN, val);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008412}
8413
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008414static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
8415{
8416 cnp_init_clock_gating(dev_priv);
8417 gen9_init_clock_gating(dev_priv);
8418
8419 /* WaFbcNukeOnHostModify:cfl */
8420 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8421 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
8422}
8423
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008424static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008425{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008426 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008427
8428 /* WaDisableSDEUnitClockGating:kbl */
8429 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8430 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8431 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008432
8433 /* WaDisableGamClockGating:kbl */
8434 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8435 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8436 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008437
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008438 /* WaFbcNukeOnHostModify:kbl */
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008439 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8440 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03008441}
8442
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008443static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008444{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008445 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03008446
8447 /* WAC6entrylatency:skl */
8448 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8449 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03008450
8451 /* WaFbcNukeOnHostModify:skl */
8452 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8453 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02008454}
8455
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008456static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008457{
Matthew Auld8cb09832017-10-06 23:18:23 +01008458 /* The GTT cache must be disabled if the system is using 2M pages. */
8459 bool can_use_gtt_cache = !HAS_PAGE_SIZES(dev_priv,
8460 I915_GTT_PAGE_SIZE_2M);
Damien Lespiau07d27e22014-03-03 17:31:46 +00008461 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008462
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008463 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008464
Ben Widawskyab57fff2013-12-12 15:28:04 -08008465 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07008466 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008467
Ben Widawskyab57fff2013-12-12 15:28:04 -08008468 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008469 I915_WRITE(CHICKEN_PAR1_1,
8470 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8471
Ben Widawskyab57fff2013-12-12 15:28:04 -08008472 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01008473 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00008474 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02008475 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02008476 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07008477 }
Ben Widawsky63801f22013-12-12 17:26:03 -08008478
Ben Widawskyab57fff2013-12-12 15:28:04 -08008479 /* WaVSRefCountFullforceMissDisable:bdw */
8480 /* WaDSRefCountFullforceMissDisable:bdw */
8481 I915_WRITE(GEN7_FF_THREAD_MODE,
8482 I915_READ(GEN7_FF_THREAD_MODE) &
8483 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02008484
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02008485 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8486 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008487
8488 /* WaDisableSDEUnitClockGating:bdw */
8489 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8490 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00008491
Imre Deak450174f2016-05-03 15:54:21 +03008492 /* WaProgramL3SqcReg1Default:bdw */
8493 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03008494
Matthew Auld8cb09832017-10-06 23:18:23 +01008495 /* WaGttCachingOffByDefault:bdw */
8496 I915_WRITE(HSW_GTT_CACHE_EN, can_use_gtt_cache ? GTT_CACHE_EN_ALL : 0);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008497
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03008498 /* WaKVMNotificationOnConfigChange:bdw */
8499 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8500 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8501
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008502 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00008503
8504 /* WaDisableDopClockGating:bdw
8505 *
8506 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8507 * clock gating.
8508 */
8509 I915_WRITE(GEN6_UCGCTL1,
8510 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07008511}
8512
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008513static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008514{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008515 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008516
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008517 /* L3 caching of data atomics doesn't work -- disable it. */
8518 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8519 I915_WRITE(HSW_ROW_CHICKEN3,
8520 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8521
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008522 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008523 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8524 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8525 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8526
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02008527 /* WaVSRefCountFullforceMissDisable:hsw */
8528 I915_WRITE(GEN7_FF_THREAD_MODE,
8529 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008530
Akash Goel4e046322014-04-04 17:14:38 +05308531 /* WaDisable_RenderCache_OperationalFlush:hsw */
8532 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8533
Chia-I Wufe27c602014-01-28 13:29:33 +08008534 /* enable HiZ Raw Stall Optimization */
8535 I915_WRITE(CACHE_MODE_0_GEN7,
8536 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8537
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008538 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008539 I915_WRITE(CACHE_MODE_1,
8540 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008541
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008542 /*
8543 * BSpec recommends 8x4 when MSAA is used,
8544 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008545 *
8546 * Note that PS/WM thread counts depend on the WIZ hashing
8547 * disable bit, which we don't touch here, but it's good
8548 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008549 */
8550 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008551 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02008552
Kenneth Graunke94411592014-12-31 16:23:00 -08008553 /* WaSampleCChickenBitEnable:hsw */
8554 I915_WRITE(HALF_SLICE_CHICKEN3,
8555 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8556
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008557 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07008558 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8559
Paulo Zanoni90a88642013-05-03 17:23:45 -03008560 /* WaRsPkgCStateDisplayPMReq:hsw */
8561 I915_WRITE(CHICKEN_PAR1_1,
8562 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008563
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008564 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03008565}
8566
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008567static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008568{
Ben Widawsky20848222012-05-04 18:58:59 -07008569 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008570
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008571 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008572
Damien Lespiau231e54f2012-10-19 17:55:41 +01008573 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008574
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008575 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05008576 I915_WRITE(_3D_CHICKEN3,
8577 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8578
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008579 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008580 I915_WRITE(IVB_CHICKEN3,
8581 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8582 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8583
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008584 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008585 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07008586 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8587 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008588
Akash Goel4e046322014-04-04 17:14:38 +05308589 /* WaDisable_RenderCache_OperationalFlush:ivb */
8590 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8591
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008592 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008593 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8594 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8595
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008596 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008597 I915_WRITE(GEN7_L3CNTLREG1,
8598 GEN7_WA_FOR_GEN7_L3_CONTROL);
8599 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07008600 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008601 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07008602 I915_WRITE(GEN7_ROW_CHICKEN2,
8603 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008604 else {
8605 /* must write both registers */
8606 I915_WRITE(GEN7_ROW_CHICKEN2,
8607 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07008608 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8609 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02008610 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008611
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008612 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05008613 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8614 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8615
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02008616 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008617 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008618 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008619 */
8620 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02008621 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008622
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008623 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008624 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8625 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8626 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8627
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008628 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008629
8630 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02008631
Chris Wilson22721342014-03-04 09:41:43 +00008632 if (0) { /* causes HiZ corruption on ivb:gt1 */
8633 /* enable HiZ Raw Stall Optimization */
8634 I915_WRITE(CACHE_MODE_0_GEN7,
8635 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8636 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08008637
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008638 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02008639 I915_WRITE(CACHE_MODE_1,
8640 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07008641
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008642 /*
8643 * BSpec recommends 8x4 when MSAA is used,
8644 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02008645 *
8646 * Note that PS/WM thread counts depend on the WIZ hashing
8647 * disable bit, which we don't touch here, but it's good
8648 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008649 */
8650 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00008651 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02008652
Ben Widawsky20848222012-05-04 18:58:59 -07008653 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8654 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8655 snpcr |= GEN6_MBC_SNPCR_MED;
8656 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01008657
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008658 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008659 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01008660
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008661 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008662}
8663
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008664static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008665{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008666 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05008667 I915_WRITE(_3D_CHICKEN3,
8668 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8669
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008670 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008671 I915_WRITE(IVB_CHICKEN3,
8672 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8673 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8674
Ville Syrjäläfad7d362014-01-22 21:32:39 +02008675 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008676 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07008677 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08008678 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8679 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07008680
Akash Goel4e046322014-04-04 17:14:38 +05308681 /* WaDisable_RenderCache_OperationalFlush:vlv */
8682 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8683
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008684 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05008685 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8686 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8687
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008688 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07008689 I915_WRITE(GEN7_ROW_CHICKEN2,
8690 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8691
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008692 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008693 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8694 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8695 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8696
Ville Syrjälä46680e02014-01-22 21:33:01 +02008697 gen7_setup_fixed_func_scheduler(dev_priv);
8698
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008699 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07008700 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008701 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07008702 */
8703 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02008704 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07008705
Akash Goelc98f5062014-03-24 23:00:07 +05308706 /* WaDisableL3Bank2xClockGate:vlv
8707 * Disabling L3 clock gating- MMIO 940c[25] = 1
8708 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
8709 I915_WRITE(GEN7_UCGCTL4,
8710 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07008711
Ville Syrjäläafd58e72014-01-22 21:33:03 +02008712 /*
8713 * BSpec says this must be set, even though
8714 * WaDisable4x2SubspanOptimization isn't listed for VLV.
8715 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02008716 I915_WRITE(CACHE_MODE_1,
8717 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07008718
8719 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02008720 * BSpec recommends 8x4 when MSAA is used,
8721 * however in practice 16x4 seems fastest.
8722 *
8723 * Note that PS/WM thread counts depend on the WIZ hashing
8724 * disable bit, which we don't touch here, but it's good
8725 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8726 */
8727 I915_WRITE(GEN7_GT_MODE,
8728 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8729
8730 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02008731 * WaIncreaseL3CreditsForVLVB0:vlv
8732 * This is the hardware default actually.
8733 */
8734 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
8735
8736 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01008737 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07008738 * Disable clock gating on th GCFG unit to prevent a delay
8739 * in the reporting of vblank events.
8740 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02008741 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008742}
8743
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008744static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008745{
Ville Syrjälä232ce332014-04-09 13:28:35 +03008746 /* WaVSRefCountFullforceMissDisable:chv */
8747 /* WaDSRefCountFullforceMissDisable:chv */
8748 I915_WRITE(GEN7_FF_THREAD_MODE,
8749 I915_READ(GEN7_FF_THREAD_MODE) &
8750 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03008751
8752 /* WaDisableSemaphoreAndSyncFlipWait:chv */
8753 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8754 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03008755
8756 /* WaDisableCSUnitClockGating:chv */
8757 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8758 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03008759
8760 /* WaDisableSDEUnitClockGating:chv */
8761 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8762 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008763
8764 /*
Imre Deak450174f2016-05-03 15:54:21 +03008765 * WaProgramL3SqcReg1Default:chv
8766 * See gfxspecs/Related Documents/Performance Guide/
8767 * LSQC Setting Recommendations.
8768 */
8769 gen8_set_l3sqc_credits(dev_priv, 38, 2);
8770
8771 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03008772 * GTT cache may not work with big pages, so if those
8773 * are ever enabled GTT cache may need to be disabled.
8774 */
8775 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03008776}
8777
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008778static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008779{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008780 uint32_t dspclk_gate;
8781
8782 I915_WRITE(RENCLK_GATE_D1, 0);
8783 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8784 GS_UNIT_CLOCK_GATE_DISABLE |
8785 CL_UNIT_CLOCK_GATE_DISABLE);
8786 I915_WRITE(RAMCLK_GATE_D, 0);
8787 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8788 OVRUNIT_CLOCK_GATE_DISABLE |
8789 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008790 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008791 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8792 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02008793
8794 /* WaDisableRenderCachePipelinedFlush */
8795 I915_WRITE(CACHE_MODE_0,
8796 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03008797
Akash Goel4e046322014-04-04 17:14:38 +05308798 /* WaDisable_RenderCache_OperationalFlush:g4x */
8799 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8800
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008801 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008802}
8803
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008804static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008805{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008806 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8807 I915_WRITE(RENCLK_GATE_D2, 0);
8808 I915_WRITE(DSPCLK_GATE_D, 0);
8809 I915_WRITE(RAMCLK_GATE_D, 0);
8810 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008811 I915_WRITE(MI_ARB_STATE,
8812 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308813
8814 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8815 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008816}
8817
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008818static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008819{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008820 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8821 I965_RCC_CLOCK_GATE_DISABLE |
8822 I965_RCPB_CLOCK_GATE_DISABLE |
8823 I965_ISC_CLOCK_GATE_DISABLE |
8824 I965_FBC_CLOCK_GATE_DISABLE);
8825 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03008826 I915_WRITE(MI_ARB_STATE,
8827 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05308828
8829 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8830 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008831}
8832
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008833static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008834{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008835 u32 dstate = I915_READ(D_STATE);
8836
8837 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8838 DSTATE_DOT_CLOCK_GATING;
8839 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01008840
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008841 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01008842 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02008843
8844 /* IIR "flip pending" means done if this bit is set */
8845 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02008846
8847 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02008848 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02008849
8850 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
8851 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008852
8853 I915_WRITE(MI_ARB_STATE,
8854 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008855}
8856
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008857static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008858{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008859 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02008860
8861 /* interrupts should cause a wake up from C3 */
8862 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
8863 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03008864
8865 I915_WRITE(MEM_MODE,
8866 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008867}
8868
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008869static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008870{
Ville Syrjälä10383922014-08-15 01:21:54 +03008871 I915_WRITE(MEM_MODE,
8872 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
8873 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008874}
8875
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008876void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008877{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008878 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03008879}
8880
Ville Syrjälä712bf362016-10-31 22:37:23 +02008881void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03008882{
Ville Syrjälä712bf362016-10-31 22:37:23 +02008883 if (HAS_PCH_LPT(dev_priv))
8884 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03008885}
8886
Ville Syrjälä46f16e62016-10-31 22:37:22 +02008887static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02008888{
8889 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
8890}
8891
8892/**
8893 * intel_init_clock_gating_hooks - setup the clock gating hooks
8894 * @dev_priv: device private
8895 *
8896 * Setup the hooks that configure which clocks of a given platform can be
8897 * gated and also apply various GT and display specific workarounds for these
8898 * platforms. Note that some GT specific workarounds are applied separately
8899 * when GPU contexts or batchbuffers start their execution.
8900 */
8901void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
8902{
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008903 if (IS_CANNONLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008904 dev_priv->display.init_clock_gating = cnl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008905 else if (IS_COFFEELAKE(dev_priv))
8906 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07008907 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008908 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07008909 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008910 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008911 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008912 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02008913 else if (IS_GEMINILAKE(dev_priv))
8914 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008915 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008916 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008917 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008918 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008919 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008920 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008921 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008922 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008923 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008924 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008925 else if (IS_GEN6(dev_priv))
8926 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
8927 else if (IS_GEN5(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008928 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008929 else if (IS_G4X(dev_priv))
8930 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008931 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008932 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008933 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07008934 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02008935 else if (IS_GEN3(dev_priv))
8936 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8937 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
8938 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8939 else if (IS_GEN2(dev_priv))
8940 dev_priv->display.init_clock_gating = i830_init_clock_gating;
8941 else {
8942 MISSING_CASE(INTEL_DEVID(dev_priv));
8943 dev_priv->display.init_clock_gating = nop_init_clock_gating;
8944 }
8945}
8946
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008947/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008948void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008949{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008950 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008951
Daniel Vetterc921aba2012-04-26 23:28:17 +02008952 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008953 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008954 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008955 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008956 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008957
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008958 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008959 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008960 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01008961 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01008962 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07008963 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008964 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008965 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008966
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008967 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008968 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008969 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008970 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008971 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008972 dev_priv->display.compute_intermediate_wm =
8973 ilk_compute_intermediate_wm;
8974 dev_priv->display.initial_watermarks =
8975 ilk_initial_watermarks;
8976 dev_priv->display.optimize_watermarks =
8977 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008978 } else {
8979 DRM_DEBUG_KMS("Failed to read display plane latency. "
8980 "Disable CxSR\n");
8981 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008982 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008983 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008984 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008985 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008986 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008987 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008988 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03008989 } else if (IS_G4X(dev_priv)) {
8990 g4x_setup_wm_latency(dev_priv);
8991 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
8992 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
8993 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
8994 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008995 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008996 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008997 dev_priv->is_ddr3,
8998 dev_priv->fsb_freq,
8999 dev_priv->mem_freq)) {
9000 DRM_INFO("failed to find known CxSR latency "
9001 "(found ddr%s fsb freq %d, mem freq %d), "
9002 "disabling CxSR\n",
9003 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9004 dev_priv->fsb_freq, dev_priv->mem_freq);
9005 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03009006 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009007 dev_priv->display.update_wm = NULL;
9008 } else
9009 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009010 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009011 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009012 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009013 dev_priv->display.update_wm = i9xx_update_wm;
9014 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009015 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02009016 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009017 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009018 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009019 } else {
9020 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009021 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009022 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02009023 } else {
9024 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009025 }
9026}
9027
Lyude87660502016-08-17 15:55:53 -04009028static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
9029{
9030 uint32_t flags =
9031 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9032
9033 switch (flags) {
9034 case GEN6_PCODE_SUCCESS:
9035 return 0;
9036 case GEN6_PCODE_UNIMPLEMENTED_CMD:
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009037 return -ENODEV;
Lyude87660502016-08-17 15:55:53 -04009038 case GEN6_PCODE_ILLEGAL_CMD:
9039 return -ENXIO;
9040 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01009041 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04009042 return -EOVERFLOW;
9043 case GEN6_PCODE_TIMEOUT:
9044 return -ETIMEDOUT;
9045 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00009046 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04009047 return 0;
9048 }
9049}
9050
9051static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
9052{
9053 uint32_t flags =
9054 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
9055
9056 switch (flags) {
9057 case GEN6_PCODE_SUCCESS:
9058 return 0;
9059 case GEN6_PCODE_ILLEGAL_CMD:
9060 return -ENXIO;
9061 case GEN7_PCODE_TIMEOUT:
9062 return -ETIMEDOUT;
9063 case GEN7_PCODE_ILLEGAL_DATA:
9064 return -EINVAL;
9065 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
9066 return -EOVERFLOW;
9067 default:
9068 MISSING_CASE(flags);
9069 return 0;
9070 }
9071}
9072
Tom O'Rourke151a49d2014-11-13 18:50:10 -08009073int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009074{
Lyude87660502016-08-17 15:55:53 -04009075 int status;
9076
Jesse Barnes4fc688c2012-11-02 11:14:01 -07009077 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009078
Chris Wilson3f5582d2016-06-30 15:32:45 +01009079 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9080 * use te fw I915_READ variants to reduce the amount of work
9081 * required when reading/writing.
9082 */
9083
9084 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009085 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps\n",
9086 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009087 return -EAGAIN;
9088 }
9089
Chris Wilson3f5582d2016-06-30 15:32:45 +01009090 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
9091 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
9092 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009093
Chris Wilsone09a3032017-04-11 11:13:39 +01009094 if (__intel_wait_for_register_fw(dev_priv,
9095 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9096 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009097 DRM_ERROR("timeout waiting for pcode read (from mbox %x) to finish for %ps\n",
9098 mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009099 return -ETIMEDOUT;
9100 }
9101
Chris Wilson3f5582d2016-06-30 15:32:45 +01009102 *val = I915_READ_FW(GEN6_PCODE_DATA);
9103 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009104
Lyude87660502016-08-17 15:55:53 -04009105 if (INTEL_GEN(dev_priv) > 6)
9106 status = gen7_check_mailbox_status(dev_priv);
9107 else
9108 status = gen6_check_mailbox_status(dev_priv);
9109
9110 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009111 DRM_DEBUG_DRIVER("warning: pcode (read from mbox %x) mailbox access failed for %ps: %d\n",
9112 mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009113 return status;
9114 }
9115
Ben Widawsky42c05262012-09-26 10:34:00 -07009116 return 0;
9117}
9118
Chris Wilson3f5582d2016-06-30 15:32:45 +01009119int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04009120 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07009121{
Lyude87660502016-08-17 15:55:53 -04009122 int status;
9123
Jesse Barnes4fc688c2012-11-02 11:14:01 -07009124 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07009125
Chris Wilson3f5582d2016-06-30 15:32:45 +01009126 /* GEN6_PCODE_* are outside of the forcewake domain, we can
9127 * use te fw I915_READ variants to reduce the amount of work
9128 * required when reading/writing.
9129 */
9130
9131 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009132 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps\n",
9133 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009134 return -EAGAIN;
9135 }
9136
Chris Wilson3f5582d2016-06-30 15:32:45 +01009137 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02009138 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01009139 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07009140
Chris Wilsone09a3032017-04-11 11:13:39 +01009141 if (__intel_wait_for_register_fw(dev_priv,
9142 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
9143 500, 0, NULL)) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009144 DRM_ERROR("timeout waiting for pcode write of 0x%08x to mbox %x to finish for %ps\n",
9145 val, mbox, __builtin_return_address(0));
Ben Widawsky42c05262012-09-26 10:34:00 -07009146 return -ETIMEDOUT;
9147 }
9148
Chris Wilson3f5582d2016-06-30 15:32:45 +01009149 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07009150
Lyude87660502016-08-17 15:55:53 -04009151 if (INTEL_GEN(dev_priv) > 6)
9152 status = gen7_check_mailbox_status(dev_priv);
9153 else
9154 status = gen6_check_mailbox_status(dev_priv);
9155
9156 if (status) {
Chris Wilson5a9cfff2017-07-28 09:50:22 +01009157 DRM_DEBUG_DRIVER("warning: pcode (write of 0x%08x to mbox %x) mailbox access failed for %ps: %d\n",
9158 val, mbox, __builtin_return_address(0), status);
Lyude87660502016-08-17 15:55:53 -04009159 return status;
9160 }
9161
Ben Widawsky42c05262012-09-26 10:34:00 -07009162 return 0;
9163}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07009164
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009165static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9166 u32 request, u32 reply_mask, u32 reply,
9167 u32 *status)
9168{
9169 u32 val = request;
9170
9171 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9172
9173 return *status || ((val & reply_mask) == reply);
9174}
9175
9176/**
9177 * skl_pcode_request - send PCODE request until acknowledgment
9178 * @dev_priv: device private
9179 * @mbox: PCODE mailbox ID the request is targeted for
9180 * @request: request ID
9181 * @reply_mask: mask used to check for request acknowledgment
9182 * @reply: value used to check for request acknowledgment
9183 * @timeout_base_ms: timeout for polling with preemption enabled
9184 *
9185 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02009186 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009187 * The request is acknowledged once the PCODE reply dword equals @reply after
9188 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02009189 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009190 * preemption disabled.
9191 *
9192 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9193 * other error as reported by PCODE.
9194 */
9195int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9196 u32 reply_mask, u32 reply, int timeout_base_ms)
9197{
9198 u32 status;
9199 int ret;
9200
9201 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
9202
9203#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9204 &status)
9205
9206 /*
9207 * Prime the PCODE by doing a request first. Normally it guarantees
9208 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9209 * _wait_for() doesn't guarantee when its passed condition is evaluated
9210 * first, so send the first request explicitly.
9211 */
9212 if (COND) {
9213 ret = 0;
9214 goto out;
9215 }
9216 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
9217 if (!ret)
9218 goto out;
9219
9220 /*
9221 * The above can time out if the number of requests was low (2 in the
9222 * worst case) _and_ PCODE was busy for some reason even after a
9223 * (queued) request and @timeout_base_ms delay. As a workaround retry
9224 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02009225 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009226 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02009227 * requests, and for any quirks of the PCODE firmware that delays
9228 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009229 */
9230 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9231 WARN_ON_ONCE(timeout_base_ms > 3);
9232 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02009233 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02009234 preempt_enable();
9235
9236out:
9237 return ret ? ret : status;
9238#undef COND
9239}
9240
Ville Syrjälädd06f882014-11-10 22:55:12 +02009241static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9242{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009243 /*
9244 * N = val - 0xb7
9245 * Slow = Fast = GPLL ref * N
9246 */
9247 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009248}
9249
Fengguang Wub55dd642014-07-12 11:21:39 +02009250static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009251{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009252 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07009253}
9254
Fengguang Wub55dd642014-07-12 11:21:39 +02009255static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309256{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009257 /*
9258 * N = val / 2
9259 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9260 */
9261 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05309262}
9263
Fengguang Wub55dd642014-07-12 11:21:39 +02009264static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05309265{
Ville Syrjälä1c147622014-08-18 14:42:43 +03009266 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02009267 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05309268}
9269
Ville Syrjälä616bc822015-01-23 21:04:25 +02009270int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
9271{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009272 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009273 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9274 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009275 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009276 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009277 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009278 return byt_gpu_freq(dev_priv, val);
9279 else
9280 return val * GT_FREQUENCY_MULTIPLIER;
9281}
9282
Ville Syrjälä616bc822015-01-23 21:04:25 +02009283int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9284{
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07009285 if (INTEL_GEN(dev_priv) >= 9)
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009286 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9287 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009288 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009289 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009290 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02009291 return byt_freq_opcode(dev_priv, val);
9292 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02009293 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05309294}
9295
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00009296void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01009297{
Daniel Vetterf742a552013-12-06 10:17:53 +01009298 mutex_init(&dev_priv->rps.hw_lock);
9299
Chris Wilson54b4f682016-07-21 21:16:19 +01009300 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
9301 __intel_autoenable_gt_powersave);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01009302 atomic_set(&dev_priv->rps.num_waiters, 0);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03009303
Paulo Zanoni33688d92014-03-07 20:08:19 -03009304 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02009305 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01009306}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009307
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009308static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9309 const i915_reg_t reg)
9310{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009311 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00009312 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009313
9314 /* The register accessed do not need forcewake. We borrow
9315 * uncore lock to prevent concurrent access to range reg.
9316 */
9317 spin_lock_irq(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009318
9319 /* vlv and chv residency counters are 40 bits in width.
9320 * With a control bit, we can choose between upper or lower
9321 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009322 *
9323 * Although we always use the counter in high-range mode elsewhere,
9324 * userspace may attempt to read the value before rc6 is initialised,
9325 * before we have set the default VLV_COUNTER_CONTROL value. So always
9326 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009327 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009328 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9329 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009330 upper = I915_READ_FW(reg);
9331 do {
9332 tmp = upper;
9333
9334 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9335 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9336 lower = I915_READ_FW(reg);
9337
9338 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9339 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9340 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00009341 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009342
Chris Wilsonfacbeca2017-03-17 12:59:18 +00009343 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
9344 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9345 * now.
9346 */
9347
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009348 spin_unlock_irq(&dev_priv->uncore.lock);
9349
9350 return lower | (u64)upper << 8;
9351}
9352
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009353u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
9354 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009355{
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009356 u64 time_hw, units, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009357
9358 if (!intel_enable_rc6())
9359 return 0;
9360
9361 intel_runtime_pm_get(dev_priv);
9362
9363 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9364 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009365 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009366 div = dev_priv->czclk_freq;
9367
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009368 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009369 } else if (IS_GEN9_LP(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02009370 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009371 div = 1200; /* 833.33ns */
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009372
9373 time_hw = I915_READ(reg);
9374 } else {
9375 units = 128000; /* 1.28us */
9376 div = 100000;
9377
9378 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009379 }
9380
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009381 intel_runtime_pm_put(dev_priv);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02009382 return DIV_ROUND_UP_ULL(time_hw * units, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02009383}