blob: f3bd2200d7c53c0070fcd1d8192f8f942149a3eb [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Mika Kuoppalab033bb62016-06-07 17:19:04 +030059static void gen9_init_clock_gating(struct drm_device *dev)
60{
Mika Kuoppala11b28342016-06-07 17:19:04 +030061 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalab033bb62016-06-07 17:19:04 +030062
63 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
64 I915_WRITE(CHICKEN_PAR1_1,
65 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
66
67 I915_WRITE(GEN8_CONFIG0,
68 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069
70 /* WaEnableChickenDCPR:skl,bxt,kbl */
71 I915_WRITE(GEN8_CHICKEN_DCPR_1,
72 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030073
74 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030075 /* WaFbcWakeMemOn:skl,bxt,kbl */
76 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
77 DISP_FBC_WM_DIS |
78 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030079
80 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
81 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
82 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030083}
84
Imre Deaka82abe42015-03-27 14:00:04 +020085static void bxt_init_clock_gating(struct drm_device *dev)
86{
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020088
Mika Kuoppalab033bb62016-06-07 17:19:04 +030089 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020090
Nick Hoatha7546152015-06-29 14:07:32 +010091 /* WaDisableSDEUnitClockGating:bxt */
92 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
93 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
94
Imre Deak32608ca2015-03-11 11:10:27 +020095 /*
96 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020097 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020098 */
Imre Deak32608ca2015-03-11 11:10:27 +020099 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200100 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200101
102 /*
103 * Wa: Backlight PWM may stop in the asserted state, causing backlight
104 * to stay fully on.
105 */
106 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
107 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
108 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200109}
110
Daniel Vetterc921aba2012-04-26 23:28:17 +0200111static void i915_pineview_get_mem_freq(struct drm_device *dev)
112{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100113 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200114 u32 tmp;
115
116 tmp = I915_READ(CLKCFG);
117
118 switch (tmp & CLKCFG_FSB_MASK) {
119 case CLKCFG_FSB_533:
120 dev_priv->fsb_freq = 533; /* 133*4 */
121 break;
122 case CLKCFG_FSB_800:
123 dev_priv->fsb_freq = 800; /* 200*4 */
124 break;
125 case CLKCFG_FSB_667:
126 dev_priv->fsb_freq = 667; /* 167*4 */
127 break;
128 case CLKCFG_FSB_400:
129 dev_priv->fsb_freq = 400; /* 100*4 */
130 break;
131 }
132
133 switch (tmp & CLKCFG_MEM_MASK) {
134 case CLKCFG_MEM_533:
135 dev_priv->mem_freq = 533;
136 break;
137 case CLKCFG_MEM_667:
138 dev_priv->mem_freq = 667;
139 break;
140 case CLKCFG_MEM_800:
141 dev_priv->mem_freq = 800;
142 break;
143 }
144
145 /* detect pineview DDR3 setting */
146 tmp = I915_READ(CSHRDDR3CTL);
147 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
148}
149
150static void i915_ironlake_get_mem_freq(struct drm_device *dev)
151{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100152 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200153 u16 ddrpll, csipll;
154
155 ddrpll = I915_READ16(DDRMPLL1);
156 csipll = I915_READ16(CSIPLL0);
157
158 switch (ddrpll & 0xff) {
159 case 0xc:
160 dev_priv->mem_freq = 800;
161 break;
162 case 0x10:
163 dev_priv->mem_freq = 1066;
164 break;
165 case 0x14:
166 dev_priv->mem_freq = 1333;
167 break;
168 case 0x18:
169 dev_priv->mem_freq = 1600;
170 break;
171 default:
172 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
173 ddrpll & 0xff);
174 dev_priv->mem_freq = 0;
175 break;
176 }
177
Daniel Vetter20e4d402012-08-08 23:35:39 +0200178 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200179
180 switch (csipll & 0x3ff) {
181 case 0x00c:
182 dev_priv->fsb_freq = 3200;
183 break;
184 case 0x00e:
185 dev_priv->fsb_freq = 3733;
186 break;
187 case 0x010:
188 dev_priv->fsb_freq = 4266;
189 break;
190 case 0x012:
191 dev_priv->fsb_freq = 4800;
192 break;
193 case 0x014:
194 dev_priv->fsb_freq = 5333;
195 break;
196 case 0x016:
197 dev_priv->fsb_freq = 5866;
198 break;
199 case 0x018:
200 dev_priv->fsb_freq = 6400;
201 break;
202 default:
203 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
204 csipll & 0x3ff);
205 dev_priv->fsb_freq = 0;
206 break;
207 }
208
209 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200210 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200211 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200212 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200213 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200214 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200215 }
216}
217
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300218static const struct cxsr_latency cxsr_latency_table[] = {
219 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
220 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
221 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
222 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
223 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
224
225 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
226 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
227 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
228 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
229 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
230
231 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
232 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
233 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
234 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
235 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
236
237 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
238 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
239 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
240 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
241 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
242
243 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
244 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
245 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
246 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
247 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
248
249 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
250 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
251 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
252 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
253 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
254};
255
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100256static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
257 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300258 int fsb,
259 int mem)
260{
261 const struct cxsr_latency *latency;
262 int i;
263
264 if (fsb == 0 || mem == 0)
265 return NULL;
266
267 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
268 latency = &cxsr_latency_table[i];
269 if (is_desktop == latency->is_desktop &&
270 is_ddr3 == latency->is_ddr3 &&
271 fsb == latency->fsb_freq && mem == latency->mem_freq)
272 return latency;
273 }
274
275 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
276
277 return NULL;
278}
279
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200280static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
281{
282 u32 val;
283
284 mutex_lock(&dev_priv->rps.hw_lock);
285
286 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
287 if (enable)
288 val &= ~FORCE_DDR_HIGH_FREQ;
289 else
290 val |= FORCE_DDR_HIGH_FREQ;
291 val &= ~FORCE_DDR_LOW_FREQ;
292 val |= FORCE_DDR_FREQ_REQ_ACK;
293 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
294
295 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
296 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
297 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
298
299 mutex_unlock(&dev_priv->rps.hw_lock);
300}
301
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200302static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
303{
304 u32 val;
305
306 mutex_lock(&dev_priv->rps.hw_lock);
307
308 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
309 if (enable)
310 val |= DSP_MAXFIFO_PM5_ENABLE;
311 else
312 val &= ~DSP_MAXFIFO_PM5_ENABLE;
313 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläf4998962015-03-10 17:02:21 +0200318#define FW_WM(value, plane) \
319 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
320
Imre Deak5209b1f2014-07-01 12:36:17 +0300321void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300322{
Chris Wilson91c8a322016-07-05 10:40:23 +0100323 struct drm_device *dev = &dev_priv->drm;
Imre Deak5209b1f2014-07-01 12:36:17 +0300324 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300325
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100326 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300327 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300328 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300329 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100330 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300331 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300332 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300333 } else if (IS_PINEVIEW(dev)) {
334 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
335 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
336 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300337 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100338 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300339 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
340 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
341 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300342 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100343 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300344 /*
345 * FIXME can't find a bit like this for 915G, and
346 * and yet it does have the related watermark in
347 * FW_BLC_SELF. What's going on?
348 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300349 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
350 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
351 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300352 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300353 } else {
354 return;
355 }
356
357 DRM_DEBUG_KMS("memory self-refresh is %s\n",
358 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300359}
360
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200361
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300362/*
363 * Latency for FIFO fetches is dependent on several factors:
364 * - memory configuration (speed, channels)
365 * - chipset
366 * - current MCH state
367 * It can be fairly high in some situations, so here we assume a fairly
368 * pessimal value. It's a tradeoff between extra memory fetches (if we
369 * set this value too high, the FIFO will fetch frequently to stay full)
370 * and power consumption (set it too low to save power and we might see
371 * FIFO underruns and display "flicker").
372 *
373 * A value of 5us seems to be a good balance; safe for very low end
374 * platforms but not overly aggressive on lower latency configs.
375 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100376static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300377
Ville Syrjäläb5004722015-03-05 21:19:47 +0200378#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
379 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
380
381static int vlv_get_fifo_size(struct drm_device *dev,
382 enum pipe pipe, int plane)
383{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100384 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200385 int sprite0_start, sprite1_start, size;
386
387 switch (pipe) {
388 uint32_t dsparb, dsparb2, dsparb3;
389 case PIPE_A:
390 dsparb = I915_READ(DSPARB);
391 dsparb2 = I915_READ(DSPARB2);
392 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
393 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
394 break;
395 case PIPE_B:
396 dsparb = I915_READ(DSPARB);
397 dsparb2 = I915_READ(DSPARB2);
398 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
399 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
400 break;
401 case PIPE_C:
402 dsparb2 = I915_READ(DSPARB2);
403 dsparb3 = I915_READ(DSPARB3);
404 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
405 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
406 break;
407 default:
408 return 0;
409 }
410
411 switch (plane) {
412 case 0:
413 size = sprite0_start;
414 break;
415 case 1:
416 size = sprite1_start - sprite0_start;
417 break;
418 case 2:
419 size = 512 - 1 - sprite1_start;
420 break;
421 default:
422 return 0;
423 }
424
425 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
426 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
427 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
428 size);
429
430 return size;
431}
432
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300433static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300434{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100435 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300436 uint32_t dsparb = I915_READ(DSPARB);
437 int size;
438
439 size = dsparb & 0x7f;
440 if (plane)
441 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
442
443 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
444 plane ? "B" : "A", size);
445
446 return size;
447}
448
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200449static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300450{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100451 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300452 uint32_t dsparb = I915_READ(DSPARB);
453 int size;
454
455 size = dsparb & 0x1ff;
456 if (plane)
457 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
458 size >>= 1; /* Convert to cachelines */
459
460 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
461 plane ? "B" : "A", size);
462
463 return size;
464}
465
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300466static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300467{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100468 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469 uint32_t dsparb = I915_READ(DSPARB);
470 int size;
471
472 size = dsparb & 0x7f;
473 size >>= 2; /* Convert to cachelines */
474
475 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
476 plane ? "B" : "A",
477 size);
478
479 return size;
480}
481
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300482/* Pineview has different values for various configs */
483static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300484 .fifo_size = PINEVIEW_DISPLAY_FIFO,
485 .max_wm = PINEVIEW_MAX_WM,
486 .default_wm = PINEVIEW_DFT_WM,
487 .guard_size = PINEVIEW_GUARD_WM,
488 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300489};
490static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300491 .fifo_size = PINEVIEW_DISPLAY_FIFO,
492 .max_wm = PINEVIEW_MAX_WM,
493 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
494 .guard_size = PINEVIEW_GUARD_WM,
495 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300496};
497static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300498 .fifo_size = PINEVIEW_CURSOR_FIFO,
499 .max_wm = PINEVIEW_CURSOR_MAX_WM,
500 .default_wm = PINEVIEW_CURSOR_DFT_WM,
501 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
502 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300503};
504static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300505 .fifo_size = PINEVIEW_CURSOR_FIFO,
506 .max_wm = PINEVIEW_CURSOR_MAX_WM,
507 .default_wm = PINEVIEW_CURSOR_DFT_WM,
508 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
509 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300510};
511static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300512 .fifo_size = G4X_FIFO_SIZE,
513 .max_wm = G4X_MAX_WM,
514 .default_wm = G4X_MAX_WM,
515 .guard_size = 2,
516 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300517};
518static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300519 .fifo_size = I965_CURSOR_FIFO,
520 .max_wm = I965_CURSOR_MAX_WM,
521 .default_wm = I965_CURSOR_DFT_WM,
522 .guard_size = 2,
523 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300526 .fifo_size = I965_CURSOR_FIFO,
527 .max_wm = I965_CURSOR_MAX_WM,
528 .default_wm = I965_CURSOR_DFT_WM,
529 .guard_size = 2,
530 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531};
532static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300533 .fifo_size = I945_FIFO_SIZE,
534 .max_wm = I915_MAX_WM,
535 .default_wm = 1,
536 .guard_size = 2,
537 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300538};
539static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300540 .fifo_size = I915_FIFO_SIZE,
541 .max_wm = I915_MAX_WM,
542 .default_wm = 1,
543 .guard_size = 2,
544 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300546static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300547 .fifo_size = I855GM_FIFO_SIZE,
548 .max_wm = I915_MAX_WM,
549 .default_wm = 1,
550 .guard_size = 2,
551 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300552};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300553static const struct intel_watermark_params i830_bc_wm_info = {
554 .fifo_size = I855GM_FIFO_SIZE,
555 .max_wm = I915_MAX_WM/2,
556 .default_wm = 1,
557 .guard_size = 2,
558 .cacheline_size = I830_FIFO_LINE_SIZE,
559};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200560static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300561 .fifo_size = I830_FIFO_SIZE,
562 .max_wm = I915_MAX_WM,
563 .default_wm = 1,
564 .guard_size = 2,
565 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300566};
567
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300568/**
569 * intel_calculate_wm - calculate watermark level
570 * @clock_in_khz: pixel clock
571 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200572 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300573 * @latency_ns: memory latency for the platform
574 *
575 * Calculate the watermark level (the level at which the display plane will
576 * start fetching from memory again). Each chip has a different display
577 * FIFO size and allocation, so the caller needs to figure that out and pass
578 * in the correct intel_watermark_params structure.
579 *
580 * As the pixel clock runs, the FIFO will be drained at a rate that depends
581 * on the pixel size. When it reaches the watermark level, it'll start
582 * fetching FIFO line sized based chunks from memory until the FIFO fills
583 * past the watermark point. If the FIFO drains completely, a FIFO underrun
584 * will occur, and a display engine hang could result.
585 */
586static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
587 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200588 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300589 unsigned long latency_ns)
590{
591 long entries_required, wm_size;
592
593 /*
594 * Note: we need to make sure we don't overflow for various clock &
595 * latency values.
596 * clocks go from a few thousand to several hundred thousand.
597 * latency is usually a few thousand
598 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200599 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300600 1000;
601 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
602
603 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
604
605 wm_size = fifo_size - (entries_required + wm->guard_size);
606
607 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
608
609 /* Don't promote wm_size to unsigned... */
610 if (wm_size > (long)wm->max_wm)
611 wm_size = wm->max_wm;
612 if (wm_size <= 0)
613 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300614
615 /*
616 * Bspec seems to indicate that the value shouldn't be lower than
617 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
618 * Lets go for 8 which is the burst size since certain platforms
619 * already use a hardcoded 8 (which is what the spec says should be
620 * done).
621 */
622 if (wm_size <= 8)
623 wm_size = 8;
624
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300625 return wm_size;
626}
627
Ville Syrjäläefc26112016-10-31 22:37:04 +0200628static struct intel_crtc *single_enabled_crtc(struct drm_device *dev)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300629{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200630 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300631
Ville Syrjäläefc26112016-10-31 22:37:04 +0200632 for_each_intel_crtc(dev, crtc) {
633 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300634 if (enabled)
635 return NULL;
636 enabled = crtc;
637 }
638 }
639
640 return enabled;
641}
642
Ville Syrjälä432081b2016-10-31 22:37:03 +0200643static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300644{
Ville Syrjälä432081b2016-10-31 22:37:03 +0200645 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100646 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200647 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300648 const struct cxsr_latency *latency;
649 u32 reg;
650 unsigned long wm;
651
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100652 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
653 dev_priv->is_ddr3,
654 dev_priv->fsb_freq,
655 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300656 if (!latency) {
657 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300658 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300659 return;
660 }
661
662 crtc = single_enabled_crtc(dev);
663 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200664 const struct drm_display_mode *adjusted_mode =
665 &crtc->config->base.adjusted_mode;
666 const struct drm_framebuffer *fb =
667 crtc->base.primary->state->fb;
668 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300669 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300670
671 /* Display SR */
672 wm = intel_calculate_wm(clock, &pineview_display_wm,
673 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200674 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300675 reg = I915_READ(DSPFW1);
676 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200677 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300678 I915_WRITE(DSPFW1, reg);
679 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
680
681 /* cursor SR */
682 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
683 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200684 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 reg = I915_READ(DSPFW3);
686 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200687 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688 I915_WRITE(DSPFW3, reg);
689
690 /* Display HPLL off SR */
691 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
692 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200693 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300694 reg = I915_READ(DSPFW3);
695 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200696 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300697 I915_WRITE(DSPFW3, reg);
698
699 /* cursor HPLL off SR */
700 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
701 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200702 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300703 reg = I915_READ(DSPFW3);
704 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200705 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300706 I915_WRITE(DSPFW3, reg);
707 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
708
Imre Deak5209b1f2014-07-01 12:36:17 +0300709 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300710 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300711 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300712 }
713}
714
715static bool g4x_compute_wm0(struct drm_device *dev,
716 int plane,
717 const struct intel_watermark_params *display,
718 int display_latency_ns,
719 const struct intel_watermark_params *cursor,
720 int cursor_latency_ns,
721 int *plane_wm,
722 int *cursor_wm)
723{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200724 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300725 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200726 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200727 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 int line_time_us, line_count;
729 int entries, tlb_miss;
730
Ville Syrjäläefc26112016-10-31 22:37:04 +0200731 crtc = to_intel_crtc(intel_get_crtc_for_plane(dev, plane));
732 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300733 *cursor_wm = cursor->guard_size;
734 *plane_wm = display->guard_size;
735 return false;
736 }
737
Ville Syrjäläefc26112016-10-31 22:37:04 +0200738 adjusted_mode = &crtc->config->base.adjusted_mode;
739 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100740 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800741 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200742 hdisplay = crtc->config->pipe_src_w;
743 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300744
745 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200746 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300747 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
748 if (tlb_miss > 0)
749 entries += tlb_miss;
750 entries = DIV_ROUND_UP(entries, display->cacheline_size);
751 *plane_wm = entries + display->guard_size;
752 if (*plane_wm > (int)display->max_wm)
753 *plane_wm = display->max_wm;
754
755 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200756 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200758 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300759 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
760 if (tlb_miss > 0)
761 entries += tlb_miss;
762 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
763 *cursor_wm = entries + cursor->guard_size;
764 if (*cursor_wm > (int)cursor->max_wm)
765 *cursor_wm = (int)cursor->max_wm;
766
767 return true;
768}
769
770/*
771 * Check the wm result.
772 *
773 * If any calculated watermark values is larger than the maximum value that
774 * can be programmed into the associated watermark register, that watermark
775 * must be disabled.
776 */
777static bool g4x_check_srwm(struct drm_device *dev,
778 int display_wm, int cursor_wm,
779 const struct intel_watermark_params *display,
780 const struct intel_watermark_params *cursor)
781{
782 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
783 display_wm, cursor_wm);
784
785 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100786 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300787 display_wm, display->max_wm);
788 return false;
789 }
790
791 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100792 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793 cursor_wm, cursor->max_wm);
794 return false;
795 }
796
797 if (!(display_wm || cursor_wm)) {
798 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
799 return false;
800 }
801
802 return true;
803}
804
805static bool g4x_compute_srwm(struct drm_device *dev,
806 int plane,
807 int latency_ns,
808 const struct intel_watermark_params *display,
809 const struct intel_watermark_params *cursor,
810 int *display_wm, int *cursor_wm)
811{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200812 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300813 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200814 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200815 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 unsigned long line_time_us;
817 int line_count, line_size;
818 int small, large;
819 int entries;
820
821 if (!latency_ns) {
822 *display_wm = *cursor_wm = 0;
823 return false;
824 }
825
Ville Syrjäläefc26112016-10-31 22:37:04 +0200826 crtc = to_intel_crtc(intel_get_crtc_for_plane(dev, plane));
827 adjusted_mode = &crtc->config->base.adjusted_mode;
828 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100829 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800830 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200831 hdisplay = crtc->config->pipe_src_w;
832 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833
Ville Syrjälä922044c2014-02-14 14:18:57 +0200834 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300835 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200836 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300837
838 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200839 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300840 large = line_count * line_size;
841
842 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
843 *display_wm = entries + display->guard_size;
844
845 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläefc26112016-10-31 22:37:04 +0200846 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
848 *cursor_wm = entries + cursor->guard_size;
849
850 return g4x_check_srwm(dev,
851 *display_wm, *cursor_wm,
852 display, cursor);
853}
854
Ville Syrjälä15665972015-03-10 16:16:28 +0200855#define FW_WM_VLV(value, plane) \
856 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
857
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200858static void vlv_write_wm_values(struct intel_crtc *crtc,
859 const struct vlv_wm_values *wm)
860{
861 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
862 enum pipe pipe = crtc->pipe;
863
864 I915_WRITE(VLV_DDL(pipe),
865 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
866 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
867 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
868 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
869
Ville Syrjäläae801522015-03-05 21:19:49 +0200870 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200871 FW_WM(wm->sr.plane, SR) |
872 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
873 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
874 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200875 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200876 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
877 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
878 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200879 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200880 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200881
882 if (IS_CHERRYVIEW(dev_priv)) {
883 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200884 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
885 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200886 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200887 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
888 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200889 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200890 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
891 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200892 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200893 FW_WM(wm->sr.plane >> 9, SR_HI) |
894 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
895 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
896 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
897 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
898 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
899 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
900 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
901 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
902 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200903 } else {
904 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200905 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
906 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200907 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200908 FW_WM(wm->sr.plane >> 9, SR_HI) |
909 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
910 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
911 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
912 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
913 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
914 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200915 }
916
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300917 /* zero (unused) WM1 watermarks */
918 I915_WRITE(DSPFW4, 0);
919 I915_WRITE(DSPFW5, 0);
920 I915_WRITE(DSPFW6, 0);
921 I915_WRITE(DSPHOWM1, 0);
922
Ville Syrjäläae801522015-03-05 21:19:49 +0200923 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200924}
925
Ville Syrjälä15665972015-03-10 16:16:28 +0200926#undef FW_WM_VLV
927
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300928enum vlv_wm_level {
929 VLV_WM_LEVEL_PM2,
930 VLV_WM_LEVEL_PM5,
931 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300932};
933
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300934/* latency must be in 0.1us units. */
935static unsigned int vlv_wm_method2(unsigned int pixel_rate,
936 unsigned int pipe_htotal,
937 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200938 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300939 unsigned int latency)
940{
941 unsigned int ret;
942
943 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200944 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945 ret = DIV_ROUND_UP(ret, 64);
946
947 return ret;
948}
949
950static void vlv_setup_wm_latency(struct drm_device *dev)
951{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100952 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300953
954 /* all latencies in usec */
955 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
956
Ville Syrjälä58590c12015-09-08 21:05:12 +0300957 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
958
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300959 if (IS_CHERRYVIEW(dev_priv)) {
960 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
961 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300962
963 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300964 }
965}
966
967static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
968 struct intel_crtc *crtc,
969 const struct intel_plane_state *state,
970 int level)
971{
972 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200973 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300974
975 if (dev_priv->wm.pri_latency[level] == 0)
976 return USHRT_MAX;
977
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300978 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300979 return 0;
980
Ville Syrjäläac484962016-01-20 21:05:26 +0200981 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300982 clock = crtc->config->base.adjusted_mode.crtc_clock;
983 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
984 width = crtc->config->pipe_src_w;
985 if (WARN_ON(htotal == 0))
986 htotal = 1;
987
988 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
989 /*
990 * FIXME the formula gives values that are
991 * too big for the cursor FIFO, and hence we
992 * would never be able to use cursors. For
993 * now just hardcode the watermark.
994 */
995 wm = 63;
996 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200997 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300998 dev_priv->wm.pri_latency[level] * 10);
999 }
1000
1001 return min_t(int, wm, USHRT_MAX);
1002}
1003
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001004static void vlv_compute_fifo(struct intel_crtc *crtc)
1005{
1006 struct drm_device *dev = crtc->base.dev;
1007 struct vlv_wm_state *wm_state = &crtc->wm_state;
1008 struct intel_plane *plane;
1009 unsigned int total_rate = 0;
1010 const int fifo_size = 512 - 1;
1011 int fifo_extra, fifo_left = fifo_size;
1012
1013 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1014 struct intel_plane_state *state =
1015 to_intel_plane_state(plane->base.state);
1016
1017 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1018 continue;
1019
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001020 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001021 wm_state->num_active_planes++;
1022 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1023 }
1024 }
1025
1026 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1027 struct intel_plane_state *state =
1028 to_intel_plane_state(plane->base.state);
1029 unsigned int rate;
1030
1031 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1032 plane->wm.fifo_size = 63;
1033 continue;
1034 }
1035
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001036 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001037 plane->wm.fifo_size = 0;
1038 continue;
1039 }
1040
1041 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1042 plane->wm.fifo_size = fifo_size * rate / total_rate;
1043 fifo_left -= plane->wm.fifo_size;
1044 }
1045
1046 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1047
1048 /* spread the remainder evenly */
1049 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1050 int plane_extra;
1051
1052 if (fifo_left == 0)
1053 break;
1054
1055 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1056 continue;
1057
1058 /* give it all to the first plane if none are active */
1059 if (plane->wm.fifo_size == 0 &&
1060 wm_state->num_active_planes)
1061 continue;
1062
1063 plane_extra = min(fifo_extra, fifo_left);
1064 plane->wm.fifo_size += plane_extra;
1065 fifo_left -= plane_extra;
1066 }
1067
1068 WARN_ON(fifo_left != 0);
1069}
1070
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001071static void vlv_invert_wms(struct intel_crtc *crtc)
1072{
1073 struct vlv_wm_state *wm_state = &crtc->wm_state;
1074 int level;
1075
1076 for (level = 0; level < wm_state->num_levels; level++) {
1077 struct drm_device *dev = crtc->base.dev;
1078 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1079 struct intel_plane *plane;
1080
1081 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1082 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1083
1084 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1085 switch (plane->base.type) {
1086 int sprite;
1087 case DRM_PLANE_TYPE_CURSOR:
1088 wm_state->wm[level].cursor = plane->wm.fifo_size -
1089 wm_state->wm[level].cursor;
1090 break;
1091 case DRM_PLANE_TYPE_PRIMARY:
1092 wm_state->wm[level].primary = plane->wm.fifo_size -
1093 wm_state->wm[level].primary;
1094 break;
1095 case DRM_PLANE_TYPE_OVERLAY:
1096 sprite = plane->plane;
1097 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1098 wm_state->wm[level].sprite[sprite];
1099 break;
1100 }
1101 }
1102 }
1103}
1104
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001105static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001106{
1107 struct drm_device *dev = crtc->base.dev;
1108 struct vlv_wm_state *wm_state = &crtc->wm_state;
1109 struct intel_plane *plane;
1110 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1111 int level;
1112
1113 memset(wm_state, 0, sizeof(*wm_state));
1114
Ville Syrjälä852eb002015-06-24 22:00:07 +03001115 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001116 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001117
1118 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001119
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001120 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001121
1122 if (wm_state->num_active_planes != 1)
1123 wm_state->cxsr = false;
1124
1125 if (wm_state->cxsr) {
1126 for (level = 0; level < wm_state->num_levels; level++) {
1127 wm_state->sr[level].plane = sr_fifo_size;
1128 wm_state->sr[level].cursor = 63;
1129 }
1130 }
1131
1132 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1133 struct intel_plane_state *state =
1134 to_intel_plane_state(plane->base.state);
1135
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001136 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001137 continue;
1138
1139 /* normal watermarks */
1140 for (level = 0; level < wm_state->num_levels; level++) {
1141 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1142 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1143
1144 /* hack */
1145 if (WARN_ON(level == 0 && wm > max_wm))
1146 wm = max_wm;
1147
1148 if (wm > plane->wm.fifo_size)
1149 break;
1150
1151 switch (plane->base.type) {
1152 int sprite;
1153 case DRM_PLANE_TYPE_CURSOR:
1154 wm_state->wm[level].cursor = wm;
1155 break;
1156 case DRM_PLANE_TYPE_PRIMARY:
1157 wm_state->wm[level].primary = wm;
1158 break;
1159 case DRM_PLANE_TYPE_OVERLAY:
1160 sprite = plane->plane;
1161 wm_state->wm[level].sprite[sprite] = wm;
1162 break;
1163 }
1164 }
1165
1166 wm_state->num_levels = level;
1167
1168 if (!wm_state->cxsr)
1169 continue;
1170
1171 /* maxfifo watermarks */
1172 switch (plane->base.type) {
1173 int sprite, level;
1174 case DRM_PLANE_TYPE_CURSOR:
1175 for (level = 0; level < wm_state->num_levels; level++)
1176 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001177 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001178 break;
1179 case DRM_PLANE_TYPE_PRIMARY:
1180 for (level = 0; level < wm_state->num_levels; level++)
1181 wm_state->sr[level].plane =
1182 min(wm_state->sr[level].plane,
1183 wm_state->wm[level].primary);
1184 break;
1185 case DRM_PLANE_TYPE_OVERLAY:
1186 sprite = plane->plane;
1187 for (level = 0; level < wm_state->num_levels; level++)
1188 wm_state->sr[level].plane =
1189 min(wm_state->sr[level].plane,
1190 wm_state->wm[level].sprite[sprite]);
1191 break;
1192 }
1193 }
1194
1195 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001196 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001197 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1198 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1199 }
1200
1201 vlv_invert_wms(crtc);
1202}
1203
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001204#define VLV_FIFO(plane, value) \
1205 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1206
1207static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1208{
1209 struct drm_device *dev = crtc->base.dev;
1210 struct drm_i915_private *dev_priv = to_i915(dev);
1211 struct intel_plane *plane;
1212 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1213
1214 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1215 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1216 WARN_ON(plane->wm.fifo_size != 63);
1217 continue;
1218 }
1219
1220 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1221 sprite0_start = plane->wm.fifo_size;
1222 else if (plane->plane == 0)
1223 sprite1_start = sprite0_start + plane->wm.fifo_size;
1224 else
1225 fifo_size = sprite1_start + plane->wm.fifo_size;
1226 }
1227
1228 WARN_ON(fifo_size != 512 - 1);
1229
1230 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1231 pipe_name(crtc->pipe), sprite0_start,
1232 sprite1_start, fifo_size);
1233
1234 switch (crtc->pipe) {
1235 uint32_t dsparb, dsparb2, dsparb3;
1236 case PIPE_A:
1237 dsparb = I915_READ(DSPARB);
1238 dsparb2 = I915_READ(DSPARB2);
1239
1240 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1241 VLV_FIFO(SPRITEB, 0xff));
1242 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1243 VLV_FIFO(SPRITEB, sprite1_start));
1244
1245 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1246 VLV_FIFO(SPRITEB_HI, 0x1));
1247 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1248 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1249
1250 I915_WRITE(DSPARB, dsparb);
1251 I915_WRITE(DSPARB2, dsparb2);
1252 break;
1253 case PIPE_B:
1254 dsparb = I915_READ(DSPARB);
1255 dsparb2 = I915_READ(DSPARB2);
1256
1257 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1258 VLV_FIFO(SPRITED, 0xff));
1259 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1260 VLV_FIFO(SPRITED, sprite1_start));
1261
1262 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1263 VLV_FIFO(SPRITED_HI, 0xff));
1264 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1265 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1266
1267 I915_WRITE(DSPARB, dsparb);
1268 I915_WRITE(DSPARB2, dsparb2);
1269 break;
1270 case PIPE_C:
1271 dsparb3 = I915_READ(DSPARB3);
1272 dsparb2 = I915_READ(DSPARB2);
1273
1274 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1275 VLV_FIFO(SPRITEF, 0xff));
1276 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1277 VLV_FIFO(SPRITEF, sprite1_start));
1278
1279 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1280 VLV_FIFO(SPRITEF_HI, 0xff));
1281 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1282 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1283
1284 I915_WRITE(DSPARB3, dsparb3);
1285 I915_WRITE(DSPARB2, dsparb2);
1286 break;
1287 default:
1288 break;
1289 }
1290}
1291
1292#undef VLV_FIFO
1293
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001294static void vlv_merge_wm(struct drm_device *dev,
1295 struct vlv_wm_values *wm)
1296{
1297 struct intel_crtc *crtc;
1298 int num_active_crtcs = 0;
1299
Ville Syrjälä58590c12015-09-08 21:05:12 +03001300 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001301 wm->cxsr = true;
1302
1303 for_each_intel_crtc(dev, crtc) {
1304 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1305
1306 if (!crtc->active)
1307 continue;
1308
1309 if (!wm_state->cxsr)
1310 wm->cxsr = false;
1311
1312 num_active_crtcs++;
1313 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1314 }
1315
1316 if (num_active_crtcs != 1)
1317 wm->cxsr = false;
1318
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001319 if (num_active_crtcs > 1)
1320 wm->level = VLV_WM_LEVEL_PM2;
1321
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001322 for_each_intel_crtc(dev, crtc) {
1323 struct vlv_wm_state *wm_state = &crtc->wm_state;
1324 enum pipe pipe = crtc->pipe;
1325
1326 if (!crtc->active)
1327 continue;
1328
1329 wm->pipe[pipe] = wm_state->wm[wm->level];
1330 if (wm->cxsr)
1331 wm->sr = wm_state->sr[wm->level];
1332
1333 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1334 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1335 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1336 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1337 }
1338}
1339
Ville Syrjälä432081b2016-10-31 22:37:03 +02001340static void vlv_update_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001342 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001343 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001344 enum pipe pipe = crtc->pipe;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001345 struct vlv_wm_values wm = {};
1346
Ville Syrjälä432081b2016-10-31 22:37:03 +02001347 vlv_compute_wm(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001348 vlv_merge_wm(dev, &wm);
1349
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001350 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1351 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001352 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001353 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001354 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001355
1356 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1357 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1358 chv_set_memory_dvfs(dev_priv, false);
1359
1360 if (wm.level < VLV_WM_LEVEL_PM5 &&
1361 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1362 chv_set_memory_pm5(dev_priv, false);
1363
Ville Syrjälä852eb002015-06-24 22:00:07 +03001364 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001365 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001366
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001367 /* FIXME should be part of crtc atomic commit */
Ville Syrjälä432081b2016-10-31 22:37:03 +02001368 vlv_pipe_set_fifo_size(crtc);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001369
Ville Syrjälä432081b2016-10-31 22:37:03 +02001370 vlv_write_wm_values(crtc, &wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001371
1372 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1373 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1374 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1375 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1376 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1377
Ville Syrjälä852eb002015-06-24 22:00:07 +03001378 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001379 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001380
1381 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1382 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1383 chv_set_memory_pm5(dev_priv, true);
1384
1385 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1386 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1387 chv_set_memory_dvfs(dev_priv, true);
1388
1389 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001390}
1391
Ville Syrjäläae801522015-03-05 21:19:49 +02001392#define single_plane_enabled(mask) is_power_of_2(mask)
1393
Ville Syrjälä432081b2016-10-31 22:37:03 +02001394static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001395{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001396 struct drm_device *dev = crtc->base.dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001397 static const int sr_latency_ns = 12000;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001398 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001399 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1400 int plane_sr, cursor_sr;
1401 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001402 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001404 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001405 &g4x_wm_info, pessimal_latency_ns,
1406 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001407 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001408 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001410 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001411 &g4x_wm_info, pessimal_latency_ns,
1412 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001414 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001415
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001416 if (single_plane_enabled(enabled) &&
1417 g4x_compute_srwm(dev, ffs(enabled) - 1,
1418 sr_latency_ns,
1419 &g4x_wm_info,
1420 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001421 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001422 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001423 } else {
Imre Deak98584252014-06-13 14:54:20 +03001424 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001425 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001426 plane_sr = cursor_sr = 0;
1427 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001428
Ville Syrjäläa5043452014-06-28 02:04:18 +03001429 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1430 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001431 planea_wm, cursora_wm,
1432 planeb_wm, cursorb_wm,
1433 plane_sr, cursor_sr);
1434
1435 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001436 FW_WM(plane_sr, SR) |
1437 FW_WM(cursorb_wm, CURSORB) |
1438 FW_WM(planeb_wm, PLANEB) |
1439 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001440 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001441 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001442 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443 /* HPLL off in SR has some issues on G4x... disable it */
1444 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001445 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001446 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001447
1448 if (cxsr_enabled)
1449 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450}
1451
Ville Syrjälä432081b2016-10-31 22:37:03 +02001452static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001454 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001455 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001456 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001457 int srwm = 1;
1458 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001459 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001460
1461 /* Calc sr entries for one plane configs */
1462 crtc = single_enabled_crtc(dev);
1463 if (crtc) {
1464 /* self-refresh has much higher latency */
1465 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001466 const struct drm_display_mode *adjusted_mode =
1467 &crtc->config->base.adjusted_mode;
1468 const struct drm_framebuffer *fb =
1469 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001470 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001471 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001472 int hdisplay = crtc->config->pipe_src_w;
1473 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001474 unsigned long line_time_us;
1475 int entries;
1476
Ville Syrjälä922044c2014-02-14 14:18:57 +02001477 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001478
1479 /* Use ns/us then divide to preserve precision */
1480 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001481 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001482 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1483 srwm = I965_FIFO_SIZE - entries;
1484 if (srwm < 0)
1485 srwm = 1;
1486 srwm &= 0x1ff;
1487 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1488 entries, srwm);
1489
1490 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläefc26112016-10-31 22:37:04 +02001491 cpp * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001492 entries = DIV_ROUND_UP(entries,
1493 i965_cursor_wm_info.cacheline_size);
1494 cursor_sr = i965_cursor_wm_info.fifo_size -
1495 (entries + i965_cursor_wm_info.guard_size);
1496
1497 if (cursor_sr > i965_cursor_wm_info.max_wm)
1498 cursor_sr = i965_cursor_wm_info.max_wm;
1499
1500 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1501 "cursor %d\n", srwm, cursor_sr);
1502
Imre Deak98584252014-06-13 14:54:20 +03001503 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001504 } else {
Imre Deak98584252014-06-13 14:54:20 +03001505 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001506 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001507 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001508 }
1509
1510 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1511 srwm);
1512
1513 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001514 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1515 FW_WM(8, CURSORB) |
1516 FW_WM(8, PLANEB) |
1517 FW_WM(8, PLANEA));
1518 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1519 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001521 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001522
1523 if (cxsr_enabled)
1524 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001525}
1526
Ville Syrjäläf4998962015-03-10 17:02:21 +02001527#undef FW_WM
1528
Ville Syrjälä432081b2016-10-31 22:37:03 +02001529static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001530{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001531 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001532 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001533 const struct intel_watermark_params *wm_info;
1534 uint32_t fwater_lo;
1535 uint32_t fwater_hi;
1536 int cwm, srwm = 1;
1537 int fifo_size;
1538 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001539 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001540
1541 if (IS_I945GM(dev))
1542 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001543 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001544 wm_info = &i915_wm_info;
1545 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001546 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001547
1548 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001549 crtc = to_intel_crtc(intel_get_crtc_for_plane(dev, 0));
1550 if (intel_crtc_active(crtc)) {
1551 const struct drm_display_mode *adjusted_mode =
1552 &crtc->config->base.adjusted_mode;
1553 const struct drm_framebuffer *fb =
1554 crtc->base.primary->state->fb;
1555 int cpp;
1556
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001557 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001558 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001559 else
1560 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001561
Damien Lespiau241bfc32013-09-25 16:45:37 +01001562 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001563 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001564 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001565 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001566 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001567 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001568 if (planea_wm > (long)wm_info->max_wm)
1569 planea_wm = wm_info->max_wm;
1570 }
1571
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001572 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001573 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001574
1575 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001576 crtc = to_intel_crtc(intel_get_crtc_for_plane(dev, 1));
1577 if (intel_crtc_active(crtc)) {
1578 const struct drm_display_mode *adjusted_mode =
1579 &crtc->config->base.adjusted_mode;
1580 const struct drm_framebuffer *fb =
1581 crtc->base.primary->state->fb;
1582 int cpp;
1583
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001584 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001585 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001586 else
1587 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001588
Damien Lespiau241bfc32013-09-25 16:45:37 +01001589 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001590 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001591 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001592 if (enabled == NULL)
1593 enabled = crtc;
1594 else
1595 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001596 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001597 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001598 if (planeb_wm > (long)wm_info->max_wm)
1599 planeb_wm = wm_info->max_wm;
1600 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001601
1602 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1603
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001604 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001605 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001606
Ville Syrjäläefc26112016-10-31 22:37:04 +02001607 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001608
1609 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001610 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001611 enabled = NULL;
1612 }
1613
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001614 /*
1615 * Overlay gets an aggressive default since video jitter is bad.
1616 */
1617 cwm = 2;
1618
1619 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001620 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621
1622 /* Calc sr entries for one plane configs */
1623 if (HAS_FW_BLC(dev) && enabled) {
1624 /* self-refresh has much higher latency */
1625 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001626 const struct drm_display_mode *adjusted_mode =
1627 &enabled->config->base.adjusted_mode;
1628 const struct drm_framebuffer *fb =
1629 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001630 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001631 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001632 int hdisplay = enabled->config->pipe_src_w;
1633 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001634 unsigned long line_time_us;
1635 int entries;
1636
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001637 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001638 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001639 else
1640 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001641
Ville Syrjälä922044c2014-02-14 14:18:57 +02001642 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001643
1644 /* Use ns/us then divide to preserve precision */
1645 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001646 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001647 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1648 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1649 srwm = wm_info->fifo_size - entries;
1650 if (srwm < 0)
1651 srwm = 1;
1652
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001653 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001654 I915_WRITE(FW_BLC_SELF,
1655 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001656 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001657 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1658 }
1659
1660 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1661 planea_wm, planeb_wm, cwm, srwm);
1662
1663 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1664 fwater_hi = (cwm & 0x1f);
1665
1666 /* Set request length to 8 cachelines per fetch */
1667 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1668 fwater_hi = fwater_hi | (1 << 8);
1669
1670 I915_WRITE(FW_BLC, fwater_lo);
1671 I915_WRITE(FW_BLC2, fwater_hi);
1672
Imre Deak5209b1f2014-07-01 12:36:17 +03001673 if (enabled)
1674 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001675}
1676
Ville Syrjälä432081b2016-10-31 22:37:03 +02001677static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678{
Ville Syrjälä432081b2016-10-31 22:37:03 +02001679 struct drm_device *dev = unused_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001680 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001681 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001682 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001683 uint32_t fwater_lo;
1684 int planea_wm;
1685
1686 crtc = single_enabled_crtc(dev);
1687 if (crtc == NULL)
1688 return;
1689
Ville Syrjäläefc26112016-10-31 22:37:04 +02001690 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001691 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001692 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001693 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001694 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001695 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1696 fwater_lo |= (3<<8) | planea_wm;
1697
1698 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1699
1700 I915_WRITE(FW_BLC, fwater_lo);
1701}
1702
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001703uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001705 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001706
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001707 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001708
1709 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1710 * adjust the pixel_rate here. */
1711
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001712 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001714 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001715
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001716 pipe_w = pipe_config->pipe_src_w;
1717 pipe_h = pipe_config->pipe_src_h;
1718
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001719 pfit_w = (pfit_size >> 16) & 0xFFFF;
1720 pfit_h = pfit_size & 0xFFFF;
1721 if (pipe_w < pfit_w)
1722 pipe_w = pfit_w;
1723 if (pipe_h < pfit_h)
1724 pipe_h = pfit_h;
1725
Matt Roper15126882015-12-03 11:37:40 -08001726 if (WARN_ON(!pfit_w || !pfit_h))
1727 return pixel_rate;
1728
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001729 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1730 pfit_w * pfit_h);
1731 }
1732
1733 return pixel_rate;
1734}
1735
Ville Syrjälä37126462013-08-01 16:18:55 +03001736/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001737static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001738{
1739 uint64_t ret;
1740
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001741 if (WARN(latency == 0, "Latency value missing\n"))
1742 return UINT_MAX;
1743
Ville Syrjäläac484962016-01-20 21:05:26 +02001744 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001745 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1746
1747 return ret;
1748}
1749
Ville Syrjälä37126462013-08-01 16:18:55 +03001750/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001751static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001752 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001753 uint32_t latency)
1754{
1755 uint32_t ret;
1756
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001757 if (WARN(latency == 0, "Latency value missing\n"))
1758 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001759 if (WARN_ON(!pipe_htotal))
1760 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001761
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001762 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001763 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001764 ret = DIV_ROUND_UP(ret, 64) + 2;
1765 return ret;
1766}
1767
Ville Syrjälä23297042013-07-05 11:57:17 +03001768static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001769 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001770{
Matt Roper15126882015-12-03 11:37:40 -08001771 /*
1772 * Neither of these should be possible since this function shouldn't be
1773 * called if the CRTC is off or the plane is invisible. But let's be
1774 * extra paranoid to avoid a potential divide-by-zero if we screw up
1775 * elsewhere in the driver.
1776 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001777 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001778 return 0;
1779 if (WARN_ON(!horiz_pixels))
1780 return 0;
1781
Ville Syrjäläac484962016-01-20 21:05:26 +02001782 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001783}
1784
Imre Deak820c1982013-12-17 14:46:36 +02001785struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001786 uint16_t pri;
1787 uint16_t spr;
1788 uint16_t cur;
1789 uint16_t fbc;
1790};
1791
Ville Syrjälä37126462013-08-01 16:18:55 +03001792/*
1793 * For both WM_PIPE and WM_LP.
1794 * mem_value must be in 0.1us units.
1795 */
Matt Roper7221fc32015-09-24 15:53:08 -07001796static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001797 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001798 uint32_t mem_value,
1799 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001800{
Ville Syrjäläac484962016-01-20 21:05:26 +02001801 int cpp = pstate->base.fb ?
1802 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001803 uint32_t method1, method2;
1804
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001805 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 return 0;
1807
Ville Syrjäläac484962016-01-20 21:05:26 +02001808 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001809
1810 if (!is_lp)
1811 return method1;
1812
Matt Roper7221fc32015-09-24 15:53:08 -07001813 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1814 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001815 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001816 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001817
1818 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001819}
1820
Ville Syrjälä37126462013-08-01 16:18:55 +03001821/*
1822 * For both WM_PIPE and WM_LP.
1823 * mem_value must be in 0.1us units.
1824 */
Matt Roper7221fc32015-09-24 15:53:08 -07001825static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001826 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001827 uint32_t mem_value)
1828{
Ville Syrjäläac484962016-01-20 21:05:26 +02001829 int cpp = pstate->base.fb ?
1830 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001831 uint32_t method1, method2;
1832
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001833 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001834 return 0;
1835
Ville Syrjäläac484962016-01-20 21:05:26 +02001836 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001837 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1838 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001839 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001840 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001841 return min(method1, method2);
1842}
1843
Ville Syrjälä37126462013-08-01 16:18:55 +03001844/*
1845 * For both WM_PIPE and WM_LP.
1846 * mem_value must be in 0.1us units.
1847 */
Matt Roper7221fc32015-09-24 15:53:08 -07001848static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001849 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001850 uint32_t mem_value)
1851{
Matt Roperb2435692016-02-02 22:06:51 -08001852 /*
1853 * We treat the cursor plane as always-on for the purposes of watermark
1854 * calculation. Until we have two-stage watermark programming merged,
1855 * this is necessary to avoid flickering.
1856 */
1857 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001858 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001859
Matt Roperb2435692016-02-02 22:06:51 -08001860 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001861 return 0;
1862
Matt Roper7221fc32015-09-24 15:53:08 -07001863 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1864 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001865 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001866}
1867
Paulo Zanonicca32e92013-05-31 11:45:06 -03001868/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001869static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001870 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001871 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001872{
Ville Syrjäläac484962016-01-20 21:05:26 +02001873 int cpp = pstate->base.fb ?
1874 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001875
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001876 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001877 return 0;
1878
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001879 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001880}
1881
Ville Syrjälä158ae642013-08-07 13:28:19 +03001882static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1883{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001884 if (INTEL_INFO(dev)->gen >= 8)
1885 return 3072;
1886 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001887 return 768;
1888 else
1889 return 512;
1890}
1891
Ville Syrjälä4e975082014-03-07 18:32:11 +02001892static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1893 int level, bool is_sprite)
1894{
1895 if (INTEL_INFO(dev)->gen >= 8)
1896 /* BDW primary/sprite plane watermarks */
1897 return level == 0 ? 255 : 2047;
1898 else if (INTEL_INFO(dev)->gen >= 7)
1899 /* IVB/HSW primary/sprite plane watermarks */
1900 return level == 0 ? 127 : 1023;
1901 else if (!is_sprite)
1902 /* ILK/SNB primary plane watermarks */
1903 return level == 0 ? 127 : 511;
1904 else
1905 /* ILK/SNB sprite plane watermarks */
1906 return level == 0 ? 63 : 255;
1907}
1908
1909static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1910 int level)
1911{
1912 if (INTEL_INFO(dev)->gen >= 7)
1913 return level == 0 ? 63 : 255;
1914 else
1915 return level == 0 ? 31 : 63;
1916}
1917
1918static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1919{
1920 if (INTEL_INFO(dev)->gen >= 8)
1921 return 31;
1922 else
1923 return 15;
1924}
1925
Ville Syrjälä158ae642013-08-07 13:28:19 +03001926/* Calculate the maximum primary/sprite plane watermark */
1927static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1928 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001929 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001930 enum intel_ddb_partitioning ddb_partitioning,
1931 bool is_sprite)
1932{
1933 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001934
1935 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001936 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001937 return 0;
1938
1939 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001940 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001941 fifo_size /= INTEL_INFO(dev)->num_pipes;
1942
1943 /*
1944 * For some reason the non self refresh
1945 * FIFO size is only half of the self
1946 * refresh FIFO size on ILK/SNB.
1947 */
1948 if (INTEL_INFO(dev)->gen <= 6)
1949 fifo_size /= 2;
1950 }
1951
Ville Syrjälä240264f2013-08-07 13:29:12 +03001952 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953 /* level 0 is always calculated with 1:1 split */
1954 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1955 if (is_sprite)
1956 fifo_size *= 5;
1957 fifo_size /= 6;
1958 } else {
1959 fifo_size /= 2;
1960 }
1961 }
1962
1963 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001964 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001965}
1966
1967/* Calculate the maximum cursor plane watermark */
1968static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001969 int level,
1970 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001971{
1972 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001973 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001974 return 64;
1975
1976 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001977 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001978}
1979
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001980static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001981 int level,
1982 const struct intel_wm_config *config,
1983 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001984 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001985{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001986 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1987 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1988 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001989 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001990}
1991
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001992static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1993 int level,
1994 struct ilk_wm_maximums *max)
1995{
1996 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1997 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1998 max->cur = ilk_cursor_wm_reg_max(dev, level);
1999 max->fbc = ilk_fbc_wm_reg_max(dev);
2000}
2001
Ville Syrjäläd9395652013-10-09 19:18:10 +03002002static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002003 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002004 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002005{
2006 bool ret;
2007
2008 /* already determined to be invalid? */
2009 if (!result->enable)
2010 return false;
2011
2012 result->enable = result->pri_val <= max->pri &&
2013 result->spr_val <= max->spr &&
2014 result->cur_val <= max->cur;
2015
2016 ret = result->enable;
2017
2018 /*
2019 * HACK until we can pre-compute everything,
2020 * and thus fail gracefully if LP0 watermarks
2021 * are exceeded...
2022 */
2023 if (level == 0 && !result->enable) {
2024 if (result->pri_val > max->pri)
2025 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2026 level, result->pri_val, max->pri);
2027 if (result->spr_val > max->spr)
2028 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2029 level, result->spr_val, max->spr);
2030 if (result->cur_val > max->cur)
2031 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2032 level, result->cur_val, max->cur);
2033
2034 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2035 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2036 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2037 result->enable = true;
2038 }
2039
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002040 return ret;
2041}
2042
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002043static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002044 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002045 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002046 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002047 struct intel_plane_state *pristate,
2048 struct intel_plane_state *sprstate,
2049 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002050 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002051{
2052 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2053 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2054 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2055
2056 /* WM1+ latency values stored in 0.5us units */
2057 if (level > 0) {
2058 pri_latency *= 5;
2059 spr_latency *= 5;
2060 cur_latency *= 5;
2061 }
2062
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002063 if (pristate) {
2064 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2065 pri_latency, level);
2066 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2067 }
2068
2069 if (sprstate)
2070 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2071
2072 if (curstate)
2073 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2074
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002075 result->enable = true;
2076}
2077
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002078static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002079hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002080{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002081 const struct intel_atomic_state *intel_state =
2082 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002083 const struct drm_display_mode *adjusted_mode =
2084 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002085 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002086
Matt Roperee91a152015-12-03 11:37:39 -08002087 if (!cstate->base.active)
2088 return 0;
2089 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2090 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002091 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002092 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002093
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002094 /* The WM are computed with base on how long it takes to fill a single
2095 * row at the given clock rate, multiplied by 8.
2096 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002097 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2098 adjusted_mode->crtc_clock);
2099 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002100 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002101
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002102 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2103 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002104}
2105
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002106static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002107{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002108 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002109
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002110 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002111 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002112 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002113 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002114
2115 /* read the first set of memory latencies[0:3] */
2116 val = 0; /* data0 to be programmed to 0 for first set */
2117 mutex_lock(&dev_priv->rps.hw_lock);
2118 ret = sandybridge_pcode_read(dev_priv,
2119 GEN9_PCODE_READ_MEM_LATENCY,
2120 &val);
2121 mutex_unlock(&dev_priv->rps.hw_lock);
2122
2123 if (ret) {
2124 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2125 return;
2126 }
2127
2128 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2129 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2130 GEN9_MEM_LATENCY_LEVEL_MASK;
2131 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2132 GEN9_MEM_LATENCY_LEVEL_MASK;
2133 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2134 GEN9_MEM_LATENCY_LEVEL_MASK;
2135
2136 /* read the second set of memory latencies[4:7] */
2137 val = 1; /* data0 to be programmed to 1 for second set */
2138 mutex_lock(&dev_priv->rps.hw_lock);
2139 ret = sandybridge_pcode_read(dev_priv,
2140 GEN9_PCODE_READ_MEM_LATENCY,
2141 &val);
2142 mutex_unlock(&dev_priv->rps.hw_lock);
2143 if (ret) {
2144 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2145 return;
2146 }
2147
2148 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2149 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2150 GEN9_MEM_LATENCY_LEVEL_MASK;
2151 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2152 GEN9_MEM_LATENCY_LEVEL_MASK;
2153 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2154 GEN9_MEM_LATENCY_LEVEL_MASK;
2155
Vandana Kannan367294b2014-11-04 17:06:46 +00002156 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002157 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2158 * need to be disabled. We make sure to sanitize the values out
2159 * of the punit to satisfy this requirement.
2160 */
2161 for (level = 1; level <= max_level; level++) {
2162 if (wm[level] == 0) {
2163 for (i = level + 1; i <= max_level; i++)
2164 wm[i] = 0;
2165 break;
2166 }
2167 }
2168
2169 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002170 * WaWmMemoryReadLatency:skl
2171 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002172 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002173 * to add 2us to the various latency levels we retrieve from the
2174 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002175 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002176 if (wm[0] == 0) {
2177 wm[0] += 2;
2178 for (level = 1; level <= max_level; level++) {
2179 if (wm[level] == 0)
2180 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002181 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002182 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002183 }
2184
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002185 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002186 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2187
2188 wm[0] = (sskpd >> 56) & 0xFF;
2189 if (wm[0] == 0)
2190 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002191 wm[1] = (sskpd >> 4) & 0xFF;
2192 wm[2] = (sskpd >> 12) & 0xFF;
2193 wm[3] = (sskpd >> 20) & 0x1FF;
2194 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002195 } else if (INTEL_INFO(dev)->gen >= 6) {
2196 uint32_t sskpd = I915_READ(MCH_SSKPD);
2197
2198 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2199 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2200 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2201 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002202 } else if (INTEL_INFO(dev)->gen >= 5) {
2203 uint32_t mltr = I915_READ(MLTR_ILK);
2204
2205 /* ILK primary LP0 latency is 700 ns */
2206 wm[0] = 7;
2207 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2208 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002209 }
2210}
2211
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002212static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2213 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002214{
2215 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002216 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002217 wm[0] = 13;
2218}
2219
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002220static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2221 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002222{
2223 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002224 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002225 wm[0] = 13;
2226
2227 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002228 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002229 wm[3] *= 2;
2230}
2231
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002232int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002233{
2234 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002235 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002236 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002237 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002238 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002239 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002240 return 3;
2241 else
2242 return 2;
2243}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002244
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002245static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002246 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002247 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002248{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002249 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002250
2251 for (level = 0; level <= max_level; level++) {
2252 unsigned int latency = wm[level];
2253
2254 if (latency == 0) {
2255 DRM_ERROR("%s WM%d latency not provided\n",
2256 name, level);
2257 continue;
2258 }
2259
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002260 /*
2261 * - latencies are in us on gen9.
2262 * - before then, WM1+ latency values are in 0.5us units
2263 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002264 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002265 latency *= 10;
2266 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002267 latency *= 5;
2268
2269 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2270 name, level, wm[level],
2271 latency / 10, latency % 10);
2272 }
2273}
2274
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002275static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2276 uint16_t wm[5], uint16_t min)
2277{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002278 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002279
2280 if (wm[0] >= min)
2281 return false;
2282
2283 wm[0] = max(wm[0], min);
2284 for (level = 1; level <= max_level; level++)
2285 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2286
2287 return true;
2288}
2289
2290static void snb_wm_latency_quirk(struct drm_device *dev)
2291{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002292 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002293 bool changed;
2294
2295 /*
2296 * The BIOS provided WM memory latency values are often
2297 * inadequate for high resolution displays. Adjust them.
2298 */
2299 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2300 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2301 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2302
2303 if (!changed)
2304 return;
2305
2306 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002307 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2308 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2309 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002310}
2311
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002312static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002313{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002314 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002315
2316 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2317
2318 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2319 sizeof(dev_priv->wm.pri_latency));
2320 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2321 sizeof(dev_priv->wm.pri_latency));
2322
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002323 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002324 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002325
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002326 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2327 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2328 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002329
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002330 if (IS_GEN6(dev_priv))
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002331 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002332}
2333
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002334static void skl_setup_wm_latency(struct drm_device *dev)
2335{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002336 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002337
2338 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002339 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002340}
2341
Matt Ropered4a6a72016-02-23 17:20:13 -08002342static bool ilk_validate_pipe_wm(struct drm_device *dev,
2343 struct intel_pipe_wm *pipe_wm)
2344{
2345 /* LP0 watermark maximums depend on this pipe alone */
2346 const struct intel_wm_config config = {
2347 .num_pipes_active = 1,
2348 .sprites_enabled = pipe_wm->sprites_enabled,
2349 .sprites_scaled = pipe_wm->sprites_scaled,
2350 };
2351 struct ilk_wm_maximums max;
2352
2353 /* LP0 watermarks always use 1/2 DDB partitioning */
2354 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2355
2356 /* At least LP0 must be valid */
2357 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2358 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2359 return false;
2360 }
2361
2362 return true;
2363}
2364
Matt Roper261a27d2015-10-08 15:28:25 -07002365/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002366static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002367{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002368 struct drm_atomic_state *state = cstate->base.state;
2369 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002370 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002371 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002372 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002373 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002374 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002375 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002376 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002377 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002378 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002379
Matt Ropere8f1f022016-05-12 07:05:55 -07002380 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002381
Matt Roper43d59ed2015-09-24 15:53:07 -07002382 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002383 struct intel_plane_state *ps;
2384
2385 ps = intel_atomic_get_existing_plane_state(state,
2386 intel_plane);
2387 if (!ps)
2388 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002389
2390 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002391 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002392 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002393 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002394 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002395 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002396 }
2397
Matt Ropered4a6a72016-02-23 17:20:13 -08002398 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002399 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002400 pipe_wm->sprites_enabled = sprstate->base.visible;
2401 pipe_wm->sprites_scaled = sprstate->base.visible &&
2402 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2403 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002404 }
2405
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002406 usable_level = max_level;
2407
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002408 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002409 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002410 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002411
2412 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002413 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002414 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002415
Matt Roper86c8bbb2015-09-24 15:53:16 -07002416 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002417 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2418
2419 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2420 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002421
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002422 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002423 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002424
Matt Ropered4a6a72016-02-23 17:20:13 -08002425 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002426 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002427
2428 ilk_compute_wm_reg_maximums(dev, 1, &max);
2429
2430 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002431 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002432
Matt Roper86c8bbb2015-09-24 15:53:16 -07002433 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002434 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002435
2436 /*
2437 * Disable any watermark level that exceeds the
2438 * register maximums since such watermarks are
2439 * always invalid.
2440 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002441 if (level > usable_level)
2442 continue;
2443
2444 if (ilk_validate_wm_level(level, &max, wm))
2445 pipe_wm->wm[level] = *wm;
2446 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002447 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002448 }
2449
Matt Roper86c8bbb2015-09-24 15:53:16 -07002450 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002451}
2452
2453/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002454 * Build a set of 'intermediate' watermark values that satisfy both the old
2455 * state and the new state. These can be programmed to the hardware
2456 * immediately.
2457 */
2458static int ilk_compute_intermediate_wm(struct drm_device *dev,
2459 struct intel_crtc *intel_crtc,
2460 struct intel_crtc_state *newstate)
2461{
Matt Ropere8f1f022016-05-12 07:05:55 -07002462 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002463 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002464 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002465
2466 /*
2467 * Start with the final, target watermarks, then combine with the
2468 * currently active watermarks to get values that are safe both before
2469 * and after the vblank.
2470 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002471 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002472 a->pipe_enabled |= b->pipe_enabled;
2473 a->sprites_enabled |= b->sprites_enabled;
2474 a->sprites_scaled |= b->sprites_scaled;
2475
2476 for (level = 0; level <= max_level; level++) {
2477 struct intel_wm_level *a_wm = &a->wm[level];
2478 const struct intel_wm_level *b_wm = &b->wm[level];
2479
2480 a_wm->enable &= b_wm->enable;
2481 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2482 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2483 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2484 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2485 }
2486
2487 /*
2488 * We need to make sure that these merged watermark values are
2489 * actually a valid configuration themselves. If they're not,
2490 * there's no safe way to transition from the old state to
2491 * the new state, so we need to fail the atomic transaction.
2492 */
2493 if (!ilk_validate_pipe_wm(dev, a))
2494 return -EINVAL;
2495
2496 /*
2497 * If our intermediate WM are identical to the final WM, then we can
2498 * omit the post-vblank programming; only update if it's different.
2499 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002500 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002501 newstate->wm.need_postvbl_update = false;
2502
2503 return 0;
2504}
2505
2506/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507 * Merge the watermarks from all active pipes for a specific level.
2508 */
2509static void ilk_merge_wm_level(struct drm_device *dev,
2510 int level,
2511 struct intel_wm_level *ret_wm)
2512{
2513 const struct intel_crtc *intel_crtc;
2514
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002515 ret_wm->enable = true;
2516
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002517 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002518 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002519 const struct intel_wm_level *wm = &active->wm[level];
2520
2521 if (!active->pipe_enabled)
2522 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002523
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002524 /*
2525 * The watermark values may have been used in the past,
2526 * so we must maintain them in the registers for some
2527 * time even if the level is now disabled.
2528 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002529 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002530 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002531
2532 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2533 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2534 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2535 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2536 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002537}
2538
2539/*
2540 * Merge all low power watermarks for all active pipes.
2541 */
2542static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002543 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002544 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002545 struct intel_pipe_wm *merged)
2546{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002547 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002548 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002549 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002550
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002551 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002552 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002553 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002554 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002555
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002556 /* ILK: FBC WM must be disabled always */
2557 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002558
2559 /* merge each WM1+ level */
2560 for (level = 1; level <= max_level; level++) {
2561 struct intel_wm_level *wm = &merged->wm[level];
2562
2563 ilk_merge_wm_level(dev, level, wm);
2564
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002565 if (level > last_enabled_level)
2566 wm->enable = false;
2567 else if (!ilk_validate_wm_level(level, max, wm))
2568 /* make sure all following levels get disabled */
2569 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002570
2571 /*
2572 * The spec says it is preferred to disable
2573 * FBC WMs instead of disabling a WM level.
2574 */
2575 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002576 if (wm->enable)
2577 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002578 wm->fbc_val = 0;
2579 }
2580 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002581
2582 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2583 /*
2584 * FIXME this is racy. FBC might get enabled later.
2585 * What we should check here is whether FBC can be
2586 * enabled sometime later.
2587 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002588 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002589 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002590 for (level = 2; level <= max_level; level++) {
2591 struct intel_wm_level *wm = &merged->wm[level];
2592
2593 wm->enable = false;
2594 }
2595 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002596}
2597
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002598static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2599{
2600 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2601 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2602}
2603
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002604/* The value we need to program into the WM_LPx latency field */
2605static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2606{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002607 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002608
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002609 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002610 return 2 * level;
2611 else
2612 return dev_priv->wm.pri_latency[level];
2613}
2614
Imre Deak820c1982013-12-17 14:46:36 +02002615static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002616 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002617 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002618 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002619{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002620 struct intel_crtc *intel_crtc;
2621 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002622
Ville Syrjälä0362c782013-10-09 19:17:57 +03002623 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002624 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002625
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002626 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002627 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002628 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002629
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002630 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002631
Ville Syrjälä0362c782013-10-09 19:17:57 +03002632 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002633
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002634 /*
2635 * Maintain the watermark values even if the level is
2636 * disabled. Doing otherwise could cause underruns.
2637 */
2638 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002639 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002640 (r->pri_val << WM1_LP_SR_SHIFT) |
2641 r->cur_val;
2642
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002643 if (r->enable)
2644 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2645
Ville Syrjälä416f4722013-11-02 21:07:46 -07002646 if (INTEL_INFO(dev)->gen >= 8)
2647 results->wm_lp[wm_lp - 1] |=
2648 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2649 else
2650 results->wm_lp[wm_lp - 1] |=
2651 r->fbc_val << WM1_LP_FBC_SHIFT;
2652
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002653 /*
2654 * Always set WM1S_LP_EN when spr_val != 0, even if the
2655 * level is disabled. Doing otherwise could cause underruns.
2656 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002657 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2658 WARN_ON(wm_lp != 1);
2659 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2660 } else
2661 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002662 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002663
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002664 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002665 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002666 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002667 const struct intel_wm_level *r =
2668 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002669
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002670 if (WARN_ON(!r->enable))
2671 continue;
2672
Matt Ropered4a6a72016-02-23 17:20:13 -08002673 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002674
2675 results->wm_pipe[pipe] =
2676 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2677 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2678 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002679 }
2680}
2681
Paulo Zanoni861f3382013-05-31 10:19:21 -03002682/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2683 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002684static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002685 struct intel_pipe_wm *r1,
2686 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002687{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002688 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002689 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002690
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002691 for (level = 1; level <= max_level; level++) {
2692 if (r1->wm[level].enable)
2693 level1 = level;
2694 if (r2->wm[level].enable)
2695 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002696 }
2697
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002698 if (level1 == level2) {
2699 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002700 return r2;
2701 else
2702 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002703 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002704 return r1;
2705 } else {
2706 return r2;
2707 }
2708}
2709
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002710/* dirty bits used to track which watermarks need changes */
2711#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2712#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2713#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2714#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2715#define WM_DIRTY_FBC (1 << 24)
2716#define WM_DIRTY_DDB (1 << 25)
2717
Damien Lespiau055e3932014-08-18 13:49:10 +01002718static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002719 const struct ilk_wm_values *old,
2720 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002721{
2722 unsigned int dirty = 0;
2723 enum pipe pipe;
2724 int wm_lp;
2725
Damien Lespiau055e3932014-08-18 13:49:10 +01002726 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002727 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2728 dirty |= WM_DIRTY_LINETIME(pipe);
2729 /* Must disable LP1+ watermarks too */
2730 dirty |= WM_DIRTY_LP_ALL;
2731 }
2732
2733 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2734 dirty |= WM_DIRTY_PIPE(pipe);
2735 /* Must disable LP1+ watermarks too */
2736 dirty |= WM_DIRTY_LP_ALL;
2737 }
2738 }
2739
2740 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2741 dirty |= WM_DIRTY_FBC;
2742 /* Must disable LP1+ watermarks too */
2743 dirty |= WM_DIRTY_LP_ALL;
2744 }
2745
2746 if (old->partitioning != new->partitioning) {
2747 dirty |= WM_DIRTY_DDB;
2748 /* Must disable LP1+ watermarks too */
2749 dirty |= WM_DIRTY_LP_ALL;
2750 }
2751
2752 /* LP1+ watermarks already deemed dirty, no need to continue */
2753 if (dirty & WM_DIRTY_LP_ALL)
2754 return dirty;
2755
2756 /* Find the lowest numbered LP1+ watermark in need of an update... */
2757 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2758 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2759 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2760 break;
2761 }
2762
2763 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2764 for (; wm_lp <= 3; wm_lp++)
2765 dirty |= WM_DIRTY_LP(wm_lp);
2766
2767 return dirty;
2768}
2769
Ville Syrjälä8553c182013-12-05 15:51:39 +02002770static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2771 unsigned int dirty)
2772{
Imre Deak820c1982013-12-17 14:46:36 +02002773 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002774 bool changed = false;
2775
2776 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2777 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2778 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2779 changed = true;
2780 }
2781 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2782 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2783 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2784 changed = true;
2785 }
2786 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2787 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2788 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2789 changed = true;
2790 }
2791
2792 /*
2793 * Don't touch WM1S_LP_EN here.
2794 * Doing so could cause underruns.
2795 */
2796
2797 return changed;
2798}
2799
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002800/*
2801 * The spec says we shouldn't write when we don't need, because every write
2802 * causes WMs to be re-evaluated, expending some power.
2803 */
Imre Deak820c1982013-12-17 14:46:36 +02002804static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2805 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806{
Chris Wilson91c8a322016-07-05 10:40:23 +01002807 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002808 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002809 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002810 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002811
Damien Lespiau055e3932014-08-18 13:49:10 +01002812 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002813 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002814 return;
2815
Ville Syrjälä8553c182013-12-05 15:51:39 +02002816 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002817
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002818 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002819 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002820 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002821 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002822 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002823 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2824
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002825 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002826 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002827 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002828 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002829 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002830 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2831
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002832 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002833 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002834 val = I915_READ(WM_MISC);
2835 if (results->partitioning == INTEL_DDB_PART_1_2)
2836 val &= ~WM_MISC_DATA_PARTITION_5_6;
2837 else
2838 val |= WM_MISC_DATA_PARTITION_5_6;
2839 I915_WRITE(WM_MISC, val);
2840 } else {
2841 val = I915_READ(DISP_ARB_CTL2);
2842 if (results->partitioning == INTEL_DDB_PART_1_2)
2843 val &= ~DISP_DATA_PARTITION_5_6;
2844 else
2845 val |= DISP_DATA_PARTITION_5_6;
2846 I915_WRITE(DISP_ARB_CTL2, val);
2847 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002848 }
2849
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002850 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002851 val = I915_READ(DISP_ARB_CTL);
2852 if (results->enable_fbc_wm)
2853 val &= ~DISP_FBC_WM_DIS;
2854 else
2855 val |= DISP_FBC_WM_DIS;
2856 I915_WRITE(DISP_ARB_CTL, val);
2857 }
2858
Imre Deak954911e2013-12-17 14:46:34 +02002859 if (dirty & WM_DIRTY_LP(1) &&
2860 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2861 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2862
2863 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002864 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2865 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2866 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2867 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2868 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002869
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002870 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002871 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002872 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002873 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002874 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002875 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002876
2877 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002878}
2879
Matt Ropered4a6a72016-02-23 17:20:13 -08002880bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002881{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002882 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002883
2884 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2885}
2886
Lyude656d1b82016-08-17 15:55:54 -04002887#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002888
Matt Roper024c9042015-09-24 15:53:11 -07002889/*
2890 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2891 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2892 * other universal planes are in indices 1..n. Note that this may leave unused
2893 * indices between the top "sprite" plane and the cursor.
2894 */
2895static int
2896skl_wm_plane_id(const struct intel_plane *plane)
2897{
2898 switch (plane->base.type) {
2899 case DRM_PLANE_TYPE_PRIMARY:
2900 return 0;
2901 case DRM_PLANE_TYPE_CURSOR:
2902 return PLANE_CURSOR;
2903 case DRM_PLANE_TYPE_OVERLAY:
2904 return plane->plane + 1;
2905 default:
2906 MISSING_CASE(plane->base.type);
2907 return plane->plane;
2908 }
2909}
2910
Paulo Zanoniee3d5322016-10-11 15:25:38 -03002911/*
2912 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2913 * so assume we'll always need it in order to avoid underruns.
2914 */
2915static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2916{
2917 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2918
2919 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv) ||
2920 IS_KABYLAKE(dev_priv))
2921 return true;
2922
2923 return false;
2924}
2925
Paulo Zanoni56feca92016-09-22 18:00:28 -03002926static bool
2927intel_has_sagv(struct drm_i915_private *dev_priv)
2928{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002929 if (IS_KABYLAKE(dev_priv))
2930 return true;
2931
2932 if (IS_SKYLAKE(dev_priv) &&
2933 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2934 return true;
2935
2936 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002937}
2938
Lyude656d1b82016-08-17 15:55:54 -04002939/*
2940 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2941 * depending on power and performance requirements. The display engine access
2942 * to system memory is blocked during the adjustment time. Because of the
2943 * blocking time, having this enabled can cause full system hangs and/or pipe
2944 * underruns if we don't meet all of the following requirements:
2945 *
2946 * - <= 1 pipe enabled
2947 * - All planes can enable watermarks for latencies >= SAGV engine block time
2948 * - We're not using an interlaced display configuration
2949 */
2950int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002951intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002952{
2953 int ret;
2954
Paulo Zanoni56feca92016-09-22 18:00:28 -03002955 if (!intel_has_sagv(dev_priv))
2956 return 0;
2957
2958 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002959 return 0;
2960
2961 DRM_DEBUG_KMS("Enabling the SAGV\n");
2962 mutex_lock(&dev_priv->rps.hw_lock);
2963
2964 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2965 GEN9_SAGV_ENABLE);
2966
2967 /* We don't need to wait for the SAGV when enabling */
2968 mutex_unlock(&dev_priv->rps.hw_lock);
2969
2970 /*
2971 * Some skl systems, pre-release machines in particular,
2972 * don't actually have an SAGV.
2973 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002974 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002975 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002976 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002977 return 0;
2978 } else if (ret < 0) {
2979 DRM_ERROR("Failed to enable the SAGV\n");
2980 return ret;
2981 }
2982
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002983 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002984 return 0;
2985}
2986
2987static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002988intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002989{
2990 int ret;
2991 uint32_t temp = GEN9_SAGV_DISABLE;
2992
2993 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2994 &temp);
2995 if (ret)
2996 return ret;
2997 else
2998 return temp & GEN9_SAGV_IS_DISABLED;
2999}
3000
3001int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003002intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003003{
3004 int ret, result;
3005
Paulo Zanoni56feca92016-09-22 18:00:28 -03003006 if (!intel_has_sagv(dev_priv))
3007 return 0;
3008
3009 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003010 return 0;
3011
3012 DRM_DEBUG_KMS("Disabling the SAGV\n");
3013 mutex_lock(&dev_priv->rps.hw_lock);
3014
3015 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003016 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04003017 mutex_unlock(&dev_priv->rps.hw_lock);
3018
3019 if (ret == -ETIMEDOUT) {
3020 DRM_ERROR("Request to disable SAGV timed out\n");
3021 return -ETIMEDOUT;
3022 }
3023
3024 /*
3025 * Some skl systems, pre-release machines in particular,
3026 * don't actually have an SAGV.
3027 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003028 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003029 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003030 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003031 return 0;
3032 } else if (result < 0) {
3033 DRM_ERROR("Failed to disable the SAGV\n");
3034 return result;
3035 }
3036
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003037 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003038 return 0;
3039}
3040
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003041bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003042{
3043 struct drm_device *dev = state->dev;
3044 struct drm_i915_private *dev_priv = to_i915(dev);
3045 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003046 struct intel_crtc *crtc;
3047 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003048 struct intel_crtc_state *cstate;
3049 struct skl_plane_wm *wm;
Lyude656d1b82016-08-17 15:55:54 -04003050 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003051 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003052
Paulo Zanoni56feca92016-09-22 18:00:28 -03003053 if (!intel_has_sagv(dev_priv))
3054 return false;
3055
Lyude656d1b82016-08-17 15:55:54 -04003056 /*
3057 * SKL workaround: bspec recommends we disable the SAGV when we have
3058 * more then one pipe enabled
3059 *
3060 * If there are no active CRTCs, no additional checks need be performed
3061 */
3062 if (hweight32(intel_state->active_crtcs) == 0)
3063 return true;
3064 else if (hweight32(intel_state->active_crtcs) > 1)
3065 return false;
3066
3067 /* Since we're now guaranteed to only have one active CRTC... */
3068 pipe = ffs(intel_state->active_crtcs) - 1;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003069 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003070 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003071
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003072 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003073 return false;
3074
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003075 for_each_intel_plane_on_crtc(dev, crtc, plane) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003076 wm = &cstate->wm.skl.optimal.planes[skl_wm_plane_id(plane)];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003077
Lyude656d1b82016-08-17 15:55:54 -04003078 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003079 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003080 continue;
3081
3082 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003083 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003084 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003085 { }
3086
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003087 latency = dev_priv->wm.skl_latency[level];
3088
3089 if (skl_needs_memory_bw_wa(intel_state) &&
3090 plane->base.state->fb->modifier[0] ==
3091 I915_FORMAT_MOD_X_TILED)
3092 latency += 15;
3093
Lyude656d1b82016-08-17 15:55:54 -04003094 /*
3095 * If any of the planes on this pipe don't enable wm levels
3096 * that incur memory latencies higher then 30µs we can't enable
3097 * the SAGV
3098 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003099 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003100 return false;
3101 }
3102
3103 return true;
3104}
3105
Damien Lespiaub9cec072014-11-04 17:06:43 +00003106static void
3107skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003108 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003109 struct skl_ddb_entry *alloc, /* out */
3110 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003111{
Matt Roperc107acf2016-05-12 07:06:01 -07003112 struct drm_atomic_state *state = cstate->base.state;
3113 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3114 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003115 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003116 unsigned int pipe_size, ddb_size;
3117 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003118
Matt Ropera6d3460e2016-05-12 07:06:04 -07003119 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003120 alloc->start = 0;
3121 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003122 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003123 return;
3124 }
3125
Matt Ropera6d3460e2016-05-12 07:06:04 -07003126 if (intel_state->active_pipe_changes)
3127 *num_active = hweight32(intel_state->active_crtcs);
3128 else
3129 *num_active = hweight32(dev_priv->active_crtcs);
3130
Deepak M6f3fff62016-09-15 15:01:10 +05303131 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3132 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003133
3134 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3135
Matt Roperc107acf2016-05-12 07:06:01 -07003136 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003137 * If the state doesn't change the active CRTC's, then there's
3138 * no need to recalculate; the existing pipe allocation limits
3139 * should remain unchanged. Note that we're safe from racing
3140 * commits since any racing commit that changes the active CRTC
3141 * list would need to grab _all_ crtc locks, including the one
3142 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003143 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003144 if (!intel_state->active_pipe_changes) {
Lyudece0ba282016-09-15 10:46:35 -04003145 *alloc = to_intel_crtc(for_crtc)->hw_ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003146 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003147 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003148
3149 nth_active_pipe = hweight32(intel_state->active_crtcs &
3150 (drm_crtc_mask(for_crtc) - 1));
3151 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3152 alloc->start = nth_active_pipe * ddb_size / *num_active;
3153 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003154}
3155
Matt Roperc107acf2016-05-12 07:06:01 -07003156static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003157{
Matt Roperc107acf2016-05-12 07:06:01 -07003158 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003159 return 32;
3160
3161 return 8;
3162}
3163
Damien Lespiaua269c582014-11-04 17:06:49 +00003164static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3165{
3166 entry->start = reg & 0x3ff;
3167 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003168 if (entry->end)
3169 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003170}
3171
Damien Lespiau08db6652014-11-04 17:06:52 +00003172void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3173 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003174{
Damien Lespiaua269c582014-11-04 17:06:49 +00003175 enum pipe pipe;
3176 int plane;
3177 u32 val;
3178
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003179 memset(ddb, 0, sizeof(*ddb));
3180
Damien Lespiaua269c582014-11-04 17:06:49 +00003181 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003182 enum intel_display_power_domain power_domain;
3183
3184 power_domain = POWER_DOMAIN_PIPE(pipe);
3185 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003186 continue;
3187
Matt Roper8b364b42016-10-26 15:51:28 -07003188 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003189 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3190 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3191 val);
3192 }
3193
3194 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003195 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3196 val);
Imre Deak4d800032016-02-17 16:31:29 +02003197
3198 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003199 }
3200}
3201
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003202/*
3203 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3204 * The bspec defines downscale amount as:
3205 *
3206 * """
3207 * Horizontal down scale amount = maximum[1, Horizontal source size /
3208 * Horizontal destination size]
3209 * Vertical down scale amount = maximum[1, Vertical source size /
3210 * Vertical destination size]
3211 * Total down scale amount = Horizontal down scale amount *
3212 * Vertical down scale amount
3213 * """
3214 *
3215 * Return value is provided in 16.16 fixed point form to retain fractional part.
3216 * Caller should take care of dividing & rounding off the value.
3217 */
3218static uint32_t
3219skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3220{
3221 uint32_t downscale_h, downscale_w;
3222 uint32_t src_w, src_h, dst_w, dst_h;
3223
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003224 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003225 return DRM_PLANE_HELPER_NO_SCALING;
3226
3227 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003228 src_w = drm_rect_width(&pstate->base.src);
3229 src_h = drm_rect_height(&pstate->base.src);
3230 dst_w = drm_rect_width(&pstate->base.dst);
3231 dst_h = drm_rect_height(&pstate->base.dst);
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003232 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003233 swap(dst_w, dst_h);
3234
3235 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3236 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3237
3238 /* Provide result in 16.16 fixed point */
3239 return (uint64_t)downscale_w * downscale_h >> 16;
3240}
3241
Damien Lespiaub9cec072014-11-04 17:06:43 +00003242static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003243skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3244 const struct drm_plane_state *pstate,
3245 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003246{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003247 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003248 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003249 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003250 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003251 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3252
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003253 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003254 return 0;
3255 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3256 return 0;
3257 if (y && format != DRM_FORMAT_NV12)
3258 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003259
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003260 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3261 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003262
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003263 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003264 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003265
3266 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003267 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003268 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003269 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003270 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003271 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003272 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003273 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003274 } else {
3275 /* for packed formats */
3276 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003277 }
3278
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003279 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3280
3281 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003282}
3283
3284/*
3285 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3286 * a 8192x4096@32bpp framebuffer:
3287 * 3 * 4096 * 8192 * 4 < 2^32
3288 */
3289static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003290skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3291 unsigned *plane_data_rate,
3292 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003293{
Matt Roper9c74d822016-05-12 07:05:58 -07003294 struct drm_crtc_state *cstate = &intel_cstate->base;
3295 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003296 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003297 const struct intel_plane *intel_plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003298 const struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003299 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003300 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003301
3302 if (WARN_ON(!state))
3303 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003304
Matt Ropera1de91e2016-05-12 07:05:57 -07003305 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003306 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003307 id = skl_wm_plane_id(to_intel_plane(plane));
3308 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003309
Matt Ropera6d3460e2016-05-12 07:06:04 -07003310 /* packed/uv */
3311 rate = skl_plane_relative_data_rate(intel_cstate,
3312 pstate, 0);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003313 plane_data_rate[id] = rate;
3314
3315 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003316
Matt Ropera6d3460e2016-05-12 07:06:04 -07003317 /* y-plane */
3318 rate = skl_plane_relative_data_rate(intel_cstate,
3319 pstate, 1);
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003320 plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003321
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003322 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003323 }
3324
3325 return total_data_rate;
3326}
3327
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003328static uint16_t
3329skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3330 const int y)
3331{
3332 struct drm_framebuffer *fb = pstate->fb;
3333 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3334 uint32_t src_w, src_h;
3335 uint32_t min_scanlines = 8;
3336 uint8_t plane_bpp;
3337
3338 if (WARN_ON(!fb))
3339 return 0;
3340
3341 /* For packed formats, no y-plane, return 0 */
3342 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3343 return 0;
3344
3345 /* For Non Y-tile return 8-blocks */
3346 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3347 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3348 return 8;
3349
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003350 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3351 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003352
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003353 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003354 swap(src_w, src_h);
3355
3356 /* Halve UV plane width and height for NV12 */
3357 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3358 src_w /= 2;
3359 src_h /= 2;
3360 }
3361
3362 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3363 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3364 else
3365 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3366
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003367 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003368 switch (plane_bpp) {
3369 case 1:
3370 min_scanlines = 32;
3371 break;
3372 case 2:
3373 min_scanlines = 16;
3374 break;
3375 case 4:
3376 min_scanlines = 8;
3377 break;
3378 case 8:
3379 min_scanlines = 4;
3380 break;
3381 default:
3382 WARN(1, "Unsupported pixel depth %u for rotation",
3383 plane_bpp);
3384 min_scanlines = 32;
3385 }
3386 }
3387
3388 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3389}
3390
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003391static void
3392skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3393 uint16_t *minimum, uint16_t *y_minimum)
3394{
3395 const struct drm_plane_state *pstate;
3396 struct drm_plane *plane;
3397
3398 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
3399 struct intel_plane *intel_plane = to_intel_plane(plane);
3400 int id = skl_wm_plane_id(intel_plane);
3401
3402 if (id == PLANE_CURSOR)
3403 continue;
3404
3405 if (!pstate->visible)
3406 continue;
3407
3408 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3409 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
3410 }
3411
3412 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3413}
3414
Matt Roperc107acf2016-05-12 07:06:01 -07003415static int
Matt Roper024c9042015-09-24 15:53:11 -07003416skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003417 struct skl_ddb_allocation *ddb /* out */)
3418{
Matt Roperc107acf2016-05-12 07:06:01 -07003419 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003420 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003421 struct drm_device *dev = crtc->dev;
3422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3423 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003424 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003425 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003426 uint16_t minimum[I915_MAX_PLANES] = {};
3427 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003428 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003429 int num_active;
3430 int id, i;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003431 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3432 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003433
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003434 /* Clear the partitioning for disabled planes. */
3435 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3436 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3437
Matt Ropera6d3460e2016-05-12 07:06:04 -07003438 if (WARN_ON(!state))
3439 return 0;
3440
Matt Roperc107acf2016-05-12 07:06:01 -07003441 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003442 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003443 return 0;
3444 }
3445
Matt Ropera6d3460e2016-05-12 07:06:04 -07003446 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003447 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003448 if (alloc_size == 0) {
3449 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003450 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003451 }
3452
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003453 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003454
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003455 /*
3456 * 1. Allocate the mininum required blocks for each active plane
3457 * and allocate the cursor, it doesn't require extra allocation
3458 * proportional to the data rate.
3459 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003460
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003461 for (i = 0; i < I915_MAX_PLANES; i++) {
Matt Roperc107acf2016-05-12 07:06:01 -07003462 alloc_size -= minimum[i];
3463 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003464 }
3465
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003466 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3467 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3468
Damien Lespiaub9cec072014-11-04 17:06:43 +00003469 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003470 * 2. Distribute the remaining space in proportion to the amount of
3471 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003472 *
3473 * FIXME: we may not allocate every single block here.
3474 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003475 total_data_rate = skl_get_total_relative_data_rate(cstate,
3476 plane_data_rate,
3477 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003478 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003479 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003480
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003481 start = alloc->start;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003482 for (id = 0; id < I915_MAX_PLANES; id++) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003483 unsigned int data_rate, y_data_rate;
3484 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003485
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003486 if (id == PLANE_CURSOR)
3487 continue;
3488
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003489 data_rate = plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003490
3491 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003492 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003493 * promote the expression to 64 bits to avoid overflowing, the
3494 * result is < available as data_rate / total_data_rate < 1
3495 */
Matt Roper024c9042015-09-24 15:53:11 -07003496 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003497 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3498 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003499
Matt Roperc107acf2016-05-12 07:06:01 -07003500 /* Leave disabled planes at (0,0) */
3501 if (data_rate) {
3502 ddb->plane[pipe][id].start = start;
3503 ddb->plane[pipe][id].end = start + plane_blocks;
3504 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003505
3506 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003507
3508 /*
3509 * allocation for y_plane part of planar format:
3510 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003511 y_data_rate = plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003512
Matt Ropera1de91e2016-05-12 07:05:57 -07003513 y_plane_blocks = y_minimum[id];
3514 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3515 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003516
Matt Roperc107acf2016-05-12 07:06:01 -07003517 if (y_data_rate) {
3518 ddb->y_plane[pipe][id].start = start;
3519 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3520 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003521
Matt Ropera1de91e2016-05-12 07:05:57 -07003522 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003523 }
3524
Matt Roperc107acf2016-05-12 07:06:01 -07003525 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003526}
3527
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003528/*
3529 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003530 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003531 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3532 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3533*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003534static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003535{
3536 uint32_t wm_intermediate_val, ret;
3537
3538 if (latency == 0)
3539 return UINT_MAX;
3540
Ville Syrjäläac484962016-01-20 21:05:26 +02003541 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003542 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3543
3544 return ret;
3545}
3546
3547static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003548 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003549{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003550 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003551 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003552
3553 if (latency == 0)
3554 return UINT_MAX;
3555
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003556 wm_intermediate_val = latency * pixel_rate;
3557 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003558 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003559
3560 return ret;
3561}
3562
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003563static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3564 struct intel_plane_state *pstate)
3565{
3566 uint64_t adjusted_pixel_rate;
3567 uint64_t downscale_amount;
3568 uint64_t pixel_rate;
3569
3570 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003571 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003572 return 0;
3573
3574 /*
3575 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3576 * with additional adjustments for plane-specific scaling.
3577 */
Paulo Zanonicfd7e3a2016-10-07 17:28:57 -03003578 adjusted_pixel_rate = ilk_pipe_pixel_rate(cstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003579 downscale_amount = skl_plane_downscale_amount(pstate);
3580
3581 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3582 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3583
3584 return pixel_rate;
3585}
3586
Matt Roper55994c22016-05-12 07:06:08 -07003587static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3588 struct intel_crtc_state *cstate,
3589 struct intel_plane_state *intel_pstate,
3590 uint16_t ddb_allocation,
3591 int level,
3592 uint16_t *out_blocks, /* out */
3593 uint8_t *out_lines, /* out */
3594 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003595{
Matt Roper33815fa2016-05-12 07:06:05 -07003596 struct drm_plane_state *pstate = &intel_pstate->base;
3597 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003598 uint32_t latency = dev_priv->wm.skl_latency[level];
3599 uint32_t method1, method2;
3600 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3601 uint32_t res_blocks, res_lines;
3602 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003603 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003604 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003605 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003606 uint32_t y_tile_minimum, y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003607 struct intel_atomic_state *state =
3608 to_intel_atomic_state(cstate->base.state);
3609 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003610
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003611 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003612 *enabled = false;
3613 return 0;
3614 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003615
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003616 if (apply_memory_bw_wa && fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
3617 latency += 15;
3618
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003619 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3620 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003621
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003622 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003623 swap(width, height);
3624
Ville Syrjäläac484962016-01-20 21:05:26 +02003625 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003626 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3627
Dave Airlie61d0a042016-10-25 16:35:20 +10003628 if (drm_rotation_90_or_270(pstate->rotation)) {
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003629 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3630 drm_format_plane_cpp(fb->pixel_format, 1) :
3631 drm_format_plane_cpp(fb->pixel_format, 0);
3632
3633 switch (cpp) {
3634 case 1:
3635 y_min_scanlines = 16;
3636 break;
3637 case 2:
3638 y_min_scanlines = 8;
3639 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003640 case 4:
3641 y_min_scanlines = 4;
3642 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003643 default:
3644 MISSING_CASE(cpp);
3645 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003646 }
3647 } else {
3648 y_min_scanlines = 4;
3649 }
3650
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003651 plane_bytes_per_line = width * cpp;
3652 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3653 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3654 plane_blocks_per_line =
3655 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3656 plane_blocks_per_line /= y_min_scanlines;
3657 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3658 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3659 + 1;
3660 } else {
3661 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3662 }
3663
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003664 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3665 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003666 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003667 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003668 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003669
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003670 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003671 if (apply_memory_bw_wa)
3672 y_tile_minimum *= 2;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003673
Matt Roper024c9042015-09-24 15:53:11 -07003674 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3675 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003676 selected_result = max(method2, y_tile_minimum);
3677 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003678 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3679 (plane_bytes_per_line / 512 < 1))
3680 selected_result = method2;
3681 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003682 selected_result = min(method1, method2);
3683 else
3684 selected_result = method1;
3685 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003686
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003687 res_blocks = selected_result + 1;
3688 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003689
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003690 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003691 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003692 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3693 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003694 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003695 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003696 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003697 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003698 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003699
Matt Roper55994c22016-05-12 07:06:08 -07003700 if (res_blocks >= ddb_allocation || res_lines > 31) {
3701 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003702
3703 /*
3704 * If there are no valid level 0 watermarks, then we can't
3705 * support this display configuration.
3706 */
3707 if (level) {
3708 return 0;
3709 } else {
3710 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3711 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3712 to_intel_crtc(cstate->base.crtc)->pipe,
3713 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3714 res_blocks, ddb_allocation, res_lines);
3715
3716 return -EINVAL;
3717 }
Matt Roper55994c22016-05-12 07:06:08 -07003718 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003719
3720 *out_blocks = res_blocks;
3721 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003722 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003723
Matt Roper55994c22016-05-12 07:06:08 -07003724 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003725}
3726
Matt Roperf4a96752016-05-12 07:06:06 -07003727static int
3728skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3729 struct skl_ddb_allocation *ddb,
3730 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003731 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003732 int level,
3733 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003734{
Matt Roperf4a96752016-05-12 07:06:06 -07003735 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003736 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003737 struct drm_plane *plane = &intel_plane->base;
3738 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003739 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003740 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003741 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003742 int i = skl_wm_plane_id(intel_plane);
3743
3744 if (state)
3745 intel_pstate =
3746 intel_atomic_get_existing_plane_state(state,
3747 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003748
Matt Roperf4a96752016-05-12 07:06:06 -07003749 /*
Lyudea62163e2016-10-04 14:28:20 -04003750 * Note: If we start supporting multiple pending atomic commits against
3751 * the same planes/CRTC's in the future, plane->state will no longer be
3752 * the correct pre-state to use for the calculations here and we'll
3753 * need to change where we get the 'unchanged' plane data from.
3754 *
3755 * For now this is fine because we only allow one queued commit against
3756 * a CRTC. Even if the plane isn't modified by this transaction and we
3757 * don't have a plane lock, we still have the CRTC's lock, so we know
3758 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003759 */
Lyudea62163e2016-10-04 14:28:20 -04003760 if (!intel_pstate)
3761 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003762
Lyudea62163e2016-10-04 14:28:20 -04003763 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003764
Lyudea62163e2016-10-04 14:28:20 -04003765 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
Matt Roperf4a96752016-05-12 07:06:06 -07003766
Lyudea62163e2016-10-04 14:28:20 -04003767 ret = skl_compute_plane_wm(dev_priv,
3768 cstate,
3769 intel_pstate,
3770 ddb_blocks,
3771 level,
3772 &result->plane_res_b,
3773 &result->plane_res_l,
3774 &result->plane_en);
3775 if (ret)
3776 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003777
3778 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003779}
3780
Damien Lespiau407b50f2014-11-04 17:06:57 +00003781static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003782skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003783{
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003784 uint32_t pixel_rate;
3785
Matt Roper024c9042015-09-24 15:53:11 -07003786 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003787 return 0;
3788
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003789 pixel_rate = ilk_pipe_pixel_rate(cstate);
3790
3791 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003792 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003793
Matt Roper024c9042015-09-24 15:53:11 -07003794 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003795 pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003796}
3797
Matt Roper024c9042015-09-24 15:53:11 -07003798static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003799 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003800{
Matt Roper024c9042015-09-24 15:53:11 -07003801 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003802 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003803
3804 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04003805 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003806}
3807
Matt Roper55994c22016-05-12 07:06:08 -07003808static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3809 struct skl_ddb_allocation *ddb,
3810 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003811{
Matt Roper024c9042015-09-24 15:53:11 -07003812 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003813 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04003814 struct intel_plane *intel_plane;
3815 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003816 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07003817 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003818
Lyudea62163e2016-10-04 14:28:20 -04003819 /*
3820 * We'll only calculate watermarks for planes that are actually
3821 * enabled, so make sure all other planes are set as disabled.
3822 */
3823 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3824
3825 for_each_intel_plane_mask(&dev_priv->drm,
3826 intel_plane,
3827 cstate->base.plane_mask) {
3828 wm = &pipe_wm->planes[skl_wm_plane_id(intel_plane)];
3829
3830 for (level = 0; level <= max_level; level++) {
3831 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3832 intel_plane, level,
3833 &wm->wm[level]);
3834 if (ret)
3835 return ret;
3836 }
3837 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003838 }
Matt Roper024c9042015-09-24 15:53:11 -07003839 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003840
Matt Roper55994c22016-05-12 07:06:08 -07003841 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003842}
3843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003844static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3845 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003846 const struct skl_ddb_entry *entry)
3847{
3848 if (entry->end)
3849 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3850 else
3851 I915_WRITE(reg, 0);
3852}
3853
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003854static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3855 i915_reg_t reg,
3856 const struct skl_wm_level *level)
3857{
3858 uint32_t val = 0;
3859
3860 if (level->plane_en) {
3861 val |= PLANE_WM_EN;
3862 val |= level->plane_res_b;
3863 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3864 }
3865
3866 I915_WRITE(reg, val);
3867}
3868
Lyude62e0fb82016-08-22 12:50:08 -04003869void skl_write_plane_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003870 const struct skl_plane_wm *wm,
3871 const struct skl_ddb_allocation *ddb,
Lyude62e0fb82016-08-22 12:50:08 -04003872 int plane)
3873{
3874 struct drm_crtc *crtc = &intel_crtc->base;
3875 struct drm_device *dev = crtc->dev;
3876 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003877 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003878 enum pipe pipe = intel_crtc->pipe;
3879
3880 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003881 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane, level),
3882 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003883 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003884 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane),
3885 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003886
3887 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003888 &ddb->plane[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003889 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003890 &ddb->y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003891}
3892
3893void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003894 const struct skl_plane_wm *wm,
3895 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04003896{
3897 struct drm_crtc *crtc = &intel_crtc->base;
3898 struct drm_device *dev = crtc->dev;
3899 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003900 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04003901 enum pipe pipe = intel_crtc->pipe;
3902
3903 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003904 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3905 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04003906 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003907 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02003908
3909 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003910 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003911}
3912
cpaul@redhat.com45ece232016-10-14 17:31:56 -04003913bool skl_wm_level_equals(const struct skl_wm_level *l1,
3914 const struct skl_wm_level *l2)
3915{
3916 if (l1->plane_en != l2->plane_en)
3917 return false;
3918
3919 /* If both planes aren't enabled, the rest shouldn't matter */
3920 if (!l1->plane_en)
3921 return true;
3922
3923 return (l1->plane_res_l == l2->plane_res_l &&
3924 l1->plane_res_b == l2->plane_res_b);
3925}
3926
Lyude27082492016-08-24 07:48:10 +02003927static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3928 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003929{
Lyude27082492016-08-24 07:48:10 +02003930 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003931}
3932
Lyude27082492016-08-24 07:48:10 +02003933bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
Lyudece0ba282016-09-15 10:46:35 -04003934 struct intel_crtc *intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003935{
Lyudece0ba282016-09-15 10:46:35 -04003936 struct drm_crtc *other_crtc;
3937 struct drm_crtc_state *other_cstate;
3938 struct intel_crtc *other_intel_crtc;
3939 const struct skl_ddb_entry *ddb =
3940 &to_intel_crtc_state(intel_crtc->base.state)->wm.skl.ddb;
3941 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003942
Lyudece0ba282016-09-15 10:46:35 -04003943 for_each_crtc_in_state(state, other_crtc, other_cstate, i) {
3944 other_intel_crtc = to_intel_crtc(other_crtc);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003945
Lyudece0ba282016-09-15 10:46:35 -04003946 if (other_intel_crtc == intel_crtc)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003947 continue;
3948
Lyudece0ba282016-09-15 10:46:35 -04003949 if (skl_ddb_entries_overlap(ddb, &other_intel_crtc->hw_ddb))
Lyude27082492016-08-24 07:48:10 +02003950 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003951 }
3952
Lyude27082492016-08-24 07:48:10 +02003953 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003954}
3955
Matt Roper55994c22016-05-12 07:06:08 -07003956static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003957 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07003958 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003959 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07003960 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003961{
Matt Roperf4a96752016-05-12 07:06:06 -07003962 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003963 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003964
Matt Roper55994c22016-05-12 07:06:08 -07003965 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3966 if (ret)
3967 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003968
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02003969 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003970 *changed = false;
3971 else
3972 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003973
Matt Roper55994c22016-05-12 07:06:08 -07003974 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003975}
3976
Matt Roper9b613022016-06-27 16:42:44 -07003977static uint32_t
3978pipes_modified(struct drm_atomic_state *state)
3979{
3980 struct drm_crtc *crtc;
3981 struct drm_crtc_state *cstate;
3982 uint32_t i, ret = 0;
3983
3984 for_each_crtc_in_state(state, crtc, cstate, i)
3985 ret |= drm_crtc_mask(crtc);
3986
3987 return ret;
3988}
3989
Jani Nikulabb7791b2016-10-04 12:29:17 +03003990static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003991skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3992{
3993 struct drm_atomic_state *state = cstate->base.state;
3994 struct drm_device *dev = state->dev;
3995 struct drm_crtc *crtc = cstate->base.crtc;
3996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3997 struct drm_i915_private *dev_priv = to_i915(dev);
3998 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3999 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4000 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4001 struct drm_plane_state *plane_state;
4002 struct drm_plane *plane;
4003 enum pipe pipe = intel_crtc->pipe;
4004 int id;
4005
4006 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4007
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004008 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004009 id = skl_wm_plane_id(to_intel_plane(plane));
4010
4011 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
4012 &new_ddb->plane[pipe][id]) &&
4013 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
4014 &new_ddb->y_plane[pipe][id]))
4015 continue;
4016
4017 plane_state = drm_atomic_get_plane_state(state, plane);
4018 if (IS_ERR(plane_state))
4019 return PTR_ERR(plane_state);
4020 }
4021
4022 return 0;
4023}
4024
Matt Roper98d39492016-05-12 07:06:03 -07004025static int
4026skl_compute_ddb(struct drm_atomic_state *state)
4027{
4028 struct drm_device *dev = state->dev;
4029 struct drm_i915_private *dev_priv = to_i915(dev);
4030 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4031 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004032 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004033 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004034 int ret;
4035
4036 /*
4037 * If this is our first atomic update following hardware readout,
4038 * we can't trust the DDB that the BIOS programmed for us. Let's
4039 * pretend that all pipes switched active status so that we'll
4040 * ensure a full DDB recompute.
4041 */
Matt Roper1b54a882016-06-17 13:42:18 -07004042 if (dev_priv->wm.distrust_bios_wm) {
4043 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4044 state->acquire_ctx);
4045 if (ret)
4046 return ret;
4047
Matt Roper98d39492016-05-12 07:06:03 -07004048 intel_state->active_pipe_changes = ~0;
4049
Matt Roper1b54a882016-06-17 13:42:18 -07004050 /*
4051 * We usually only initialize intel_state->active_crtcs if we
4052 * we're doing a modeset; make sure this field is always
4053 * initialized during the sanitization process that happens
4054 * on the first commit too.
4055 */
4056 if (!intel_state->modeset)
4057 intel_state->active_crtcs = dev_priv->active_crtcs;
4058 }
4059
Matt Roper98d39492016-05-12 07:06:03 -07004060 /*
4061 * If the modeset changes which CRTC's are active, we need to
4062 * recompute the DDB allocation for *all* active pipes, even
4063 * those that weren't otherwise being modified in any way by this
4064 * atomic commit. Due to the shrinking of the per-pipe allocations
4065 * when new active CRTC's are added, it's possible for a pipe that
4066 * we were already using and aren't changing at all here to suddenly
4067 * become invalid if its DDB needs exceeds its new allocation.
4068 *
4069 * Note that if we wind up doing a full DDB recompute, we can't let
4070 * any other display updates race with this transaction, so we need
4071 * to grab the lock on *all* CRTC's.
4072 */
Matt Roper734fa012016-05-12 15:11:40 -07004073 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004074 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004075 intel_state->wm_results.dirty_pipes = ~0;
4076 }
Matt Roper98d39492016-05-12 07:06:03 -07004077
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004078 /*
4079 * We're not recomputing for the pipes not included in the commit, so
4080 * make sure we start with the current state.
4081 */
4082 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4083
Matt Roper98d39492016-05-12 07:06:03 -07004084 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4085 struct intel_crtc_state *cstate;
4086
4087 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4088 if (IS_ERR(cstate))
4089 return PTR_ERR(cstate);
4090
Matt Roper734fa012016-05-12 15:11:40 -07004091 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004092 if (ret)
4093 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004094
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004095 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004096 if (ret)
4097 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004098 }
4099
4100 return 0;
4101}
4102
Matt Roper2722efb2016-08-17 15:55:55 -04004103static void
4104skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4105 struct skl_wm_values *src,
4106 enum pipe pipe)
4107{
Matt Roper2722efb2016-08-17 15:55:55 -04004108 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4109 sizeof(dst->ddb.y_plane[pipe]));
4110 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4111 sizeof(dst->ddb.plane[pipe]));
4112}
4113
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004114static void
4115skl_print_wm_changes(const struct drm_atomic_state *state)
4116{
4117 const struct drm_device *dev = state->dev;
4118 const struct drm_i915_private *dev_priv = to_i915(dev);
4119 const struct intel_atomic_state *intel_state =
4120 to_intel_atomic_state(state);
4121 const struct drm_crtc *crtc;
4122 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004123 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004124 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4125 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004126 int id;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004127 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004128
4129 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004130 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4131 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004132
Maarten Lankhorst75704982016-11-01 12:04:10 +01004133 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004134 const struct skl_ddb_entry *old, *new;
4135
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004136 id = skl_wm_plane_id(intel_plane);
4137 old = &old_ddb->plane[pipe][id];
4138 new = &new_ddb->plane[pipe][id];
4139
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004140 if (skl_ddb_entry_equal(old, new))
4141 continue;
4142
Maarten Lankhorst75704982016-11-01 12:04:10 +01004143 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4144 intel_plane->base.base.id,
4145 intel_plane->base.name,
4146 old->start, old->end,
4147 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004148 }
4149 }
4150}
4151
Matt Roper98d39492016-05-12 07:06:03 -07004152static int
4153skl_compute_wm(struct drm_atomic_state *state)
4154{
4155 struct drm_crtc *crtc;
4156 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004157 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4158 struct skl_wm_values *results = &intel_state->wm_results;
4159 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004160 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004161 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004162
4163 /*
4164 * If this transaction isn't actually touching any CRTC's, don't
4165 * bother with watermark calculation. Note that if we pass this
4166 * test, we're guaranteed to hold at least one CRTC state mutex,
4167 * which means we can safely use values like dev_priv->active_crtcs
4168 * since any racing commits that want to update them would need to
4169 * hold _all_ CRTC state mutexes.
4170 */
4171 for_each_crtc_in_state(state, crtc, cstate, i)
4172 changed = true;
4173 if (!changed)
4174 return 0;
4175
Matt Roper734fa012016-05-12 15:11:40 -07004176 /* Clear all dirty flags */
4177 results->dirty_pipes = 0;
4178
Matt Roper98d39492016-05-12 07:06:03 -07004179 ret = skl_compute_ddb(state);
4180 if (ret)
4181 return ret;
4182
Matt Roper734fa012016-05-12 15:11:40 -07004183 /*
4184 * Calculate WM's for all pipes that are part of this transaction.
4185 * Note that the DDB allocation above may have added more CRTC's that
4186 * weren't otherwise being modified (and set bits in dirty_pipes) if
4187 * pipe allocations had to change.
4188 *
4189 * FIXME: Now that we're doing this in the atomic check phase, we
4190 * should allow skl_update_pipe_wm() to return failure in cases where
4191 * no suitable watermark values can be found.
4192 */
4193 for_each_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004194 struct intel_crtc_state *intel_cstate =
4195 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004196 const struct skl_pipe_wm *old_pipe_wm =
4197 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004198
4199 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004200 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4201 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004202 if (ret)
4203 return ret;
4204
4205 if (changed)
4206 results->dirty_pipes |= drm_crtc_mask(crtc);
4207
4208 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4209 /* This pipe's WM's did not change */
4210 continue;
4211
4212 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004213 }
4214
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004215 skl_print_wm_changes(state);
4216
Matt Roper98d39492016-05-12 07:06:03 -07004217 return 0;
4218}
4219
Ville Syrjälä432081b2016-10-31 22:37:03 +02004220static void skl_update_wm(struct intel_crtc *intel_crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004221{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004222 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004223 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004224 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004225 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Ville Syrjälä432081b2016-10-31 22:37:03 +02004226 struct intel_crtc_state *cstate = to_intel_crtc_state(intel_crtc->base.state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004227 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004228 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004229
Ville Syrjälä432081b2016-10-31 22:37:03 +02004230 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004231 return;
4232
Matt Roper734fa012016-05-12 15:11:40 -07004233 mutex_lock(&dev_priv->wm.wm_mutex);
4234
Matt Roper2722efb2016-08-17 15:55:55 -04004235 /*
Lyude27082492016-08-24 07:48:10 +02004236 * If this pipe isn't active already, we're going to be enabling it
4237 * very soon. Since it's safe to update a pipe's ddb allocation while
4238 * the pipe's shut off, just do so here. Already active pipes will have
4239 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004240 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004241 if (intel_crtc->base.state->active_changed) {
Lyude27082492016-08-24 07:48:10 +02004242 int plane;
4243
Matt Roper2c4b49a2016-10-26 15:51:29 -07004244 for_each_universal_plane(dev_priv, pipe, plane)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004245 skl_write_plane_wm(intel_crtc, &pipe_wm->planes[plane],
4246 &results->ddb, plane);
Lyude27082492016-08-24 07:48:10 +02004247
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004248 skl_write_cursor_wm(intel_crtc, &pipe_wm->planes[PLANE_CURSOR],
4249 &results->ddb);
Lyude27082492016-08-24 07:48:10 +02004250 }
4251
4252 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004253
Lyudece0ba282016-09-15 10:46:35 -04004254 intel_crtc->hw_ddb = cstate->wm.skl.ddb;
4255
Matt Roper734fa012016-05-12 15:11:40 -07004256 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004257}
4258
Ville Syrjäläd8905652016-01-14 14:53:35 +02004259static void ilk_compute_wm_config(struct drm_device *dev,
4260 struct intel_wm_config *config)
4261{
4262 struct intel_crtc *crtc;
4263
4264 /* Compute the currently _active_ config */
4265 for_each_intel_crtc(dev, crtc) {
4266 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4267
4268 if (!wm->pipe_enabled)
4269 continue;
4270
4271 config->sprites_enabled |= wm->sprites_enabled;
4272 config->sprites_scaled |= wm->sprites_scaled;
4273 config->num_pipes_active++;
4274 }
4275}
4276
Matt Ropered4a6a72016-02-23 17:20:13 -08004277static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004278{
Chris Wilson91c8a322016-07-05 10:40:23 +01004279 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004280 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004281 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004282 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004283 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004284 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004285
Ville Syrjäläd8905652016-01-14 14:53:35 +02004286 ilk_compute_wm_config(dev, &config);
4287
4288 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4289 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004290
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004291 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004292 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004293 config.num_pipes_active == 1 && config.sprites_enabled) {
4294 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4295 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004296
Imre Deak820c1982013-12-17 14:46:36 +02004297 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004298 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004299 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004300 }
4301
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004302 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004303 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004304
Imre Deak820c1982013-12-17 14:46:36 +02004305 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004306
Imre Deak820c1982013-12-17 14:46:36 +02004307 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004308}
4309
Matt Ropered4a6a72016-02-23 17:20:13 -08004310static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004311{
Matt Ropered4a6a72016-02-23 17:20:13 -08004312 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4313 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004314
Matt Ropered4a6a72016-02-23 17:20:13 -08004315 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004316 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004317 ilk_program_watermarks(dev_priv);
4318 mutex_unlock(&dev_priv->wm.wm_mutex);
4319}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004320
Matt Ropered4a6a72016-02-23 17:20:13 -08004321static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4322{
4323 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4324 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4325
4326 mutex_lock(&dev_priv->wm.wm_mutex);
4327 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004328 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004329 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004330 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004331 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004332}
4333
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004334static inline void skl_wm_level_from_reg_val(uint32_t val,
4335 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004336{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004337 level->plane_en = val & PLANE_WM_EN;
4338 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4339 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4340 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004341}
4342
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004343void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4344 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004345{
4346 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004347 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004349 struct intel_plane *intel_plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004350 struct skl_plane_wm *wm;
Pradeep Bhat30789992014-11-04 17:06:45 +00004351 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004352 int level, id, max_level;
4353 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004354
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004355 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004356
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004357 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
4358 id = skl_wm_plane_id(intel_plane);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004359 wm = &out->planes[id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004360
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004361 for (level = 0; level <= max_level; level++) {
4362 if (id != PLANE_CURSOR)
4363 val = I915_READ(PLANE_WM(pipe, id, level));
4364 else
4365 val = I915_READ(CUR_WM(pipe, level));
4366
4367 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4368 }
4369
4370 if (id != PLANE_CURSOR)
4371 val = I915_READ(PLANE_WM_TRANS(pipe, id));
4372 else
4373 val = I915_READ(CUR_WM_TRANS(pipe));
4374
4375 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4376 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004377
Matt Roper3ef00282015-03-09 10:19:24 -07004378 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004379 return;
4380
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004381 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004382}
4383
4384void skl_wm_get_hw_state(struct drm_device *dev)
4385{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004386 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004387 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004388 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004389 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004390 struct intel_crtc *intel_crtc;
4391 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004392
Damien Lespiaua269c582014-11-04 17:06:49 +00004393 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004394 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4395 intel_crtc = to_intel_crtc(crtc);
4396 cstate = to_intel_crtc_state(crtc->state);
4397
4398 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4399
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004400 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004401 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004402 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004403
Matt Roper279e99d2016-05-12 07:06:02 -07004404 if (dev_priv->active_crtcs) {
4405 /* Fully recompute DDB on first atomic commit */
4406 dev_priv->wm.distrust_bios_wm = true;
4407 } else {
4408 /* Easy/common case; just sanitize DDB now if everything off */
4409 memset(ddb, 0, sizeof(*ddb));
4410 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004411}
4412
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004413static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4414{
4415 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004416 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004417 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004419 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004420 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004421 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004422 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004423 [PIPE_A] = WM0_PIPEA_ILK,
4424 [PIPE_B] = WM0_PIPEB_ILK,
4425 [PIPE_C] = WM0_PIPEC_IVB,
4426 };
4427
4428 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004429 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004430 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004431
Ville Syrjälä15606532016-05-13 17:55:17 +03004432 memset(active, 0, sizeof(*active));
4433
Matt Roper3ef00282015-03-09 10:19:24 -07004434 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004435
4436 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004437 u32 tmp = hw->wm_pipe[pipe];
4438
4439 /*
4440 * For active pipes LP0 watermark is marked as
4441 * enabled, and LP1+ watermaks as disabled since
4442 * we can't really reverse compute them in case
4443 * multiple pipes are active.
4444 */
4445 active->wm[0].enable = true;
4446 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4447 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4448 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4449 active->linetime = hw->wm_linetime[pipe];
4450 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004451 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004452
4453 /*
4454 * For inactive pipes, all watermark levels
4455 * should be marked as enabled but zeroed,
4456 * which is what we'd compute them to.
4457 */
4458 for (level = 0; level <= max_level; level++)
4459 active->wm[level].enable = true;
4460 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004461
4462 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004463}
4464
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004465#define _FW_WM(value, plane) \
4466 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4467#define _FW_WM_VLV(value, plane) \
4468 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4469
4470static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4471 struct vlv_wm_values *wm)
4472{
4473 enum pipe pipe;
4474 uint32_t tmp;
4475
4476 for_each_pipe(dev_priv, pipe) {
4477 tmp = I915_READ(VLV_DDL(pipe));
4478
4479 wm->ddl[pipe].primary =
4480 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4481 wm->ddl[pipe].cursor =
4482 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4483 wm->ddl[pipe].sprite[0] =
4484 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4485 wm->ddl[pipe].sprite[1] =
4486 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4487 }
4488
4489 tmp = I915_READ(DSPFW1);
4490 wm->sr.plane = _FW_WM(tmp, SR);
4491 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4492 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4493 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4494
4495 tmp = I915_READ(DSPFW2);
4496 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4497 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4498 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4499
4500 tmp = I915_READ(DSPFW3);
4501 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4502
4503 if (IS_CHERRYVIEW(dev_priv)) {
4504 tmp = I915_READ(DSPFW7_CHV);
4505 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4506 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4507
4508 tmp = I915_READ(DSPFW8_CHV);
4509 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4510 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4511
4512 tmp = I915_READ(DSPFW9_CHV);
4513 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4514 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4515
4516 tmp = I915_READ(DSPHOWM);
4517 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4518 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4519 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4520 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4521 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4522 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4523 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4524 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4525 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4526 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4527 } else {
4528 tmp = I915_READ(DSPFW7);
4529 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4530 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4531
4532 tmp = I915_READ(DSPHOWM);
4533 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4534 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4535 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4536 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4537 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4538 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4539 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4540 }
4541}
4542
4543#undef _FW_WM
4544#undef _FW_WM_VLV
4545
4546void vlv_wm_get_hw_state(struct drm_device *dev)
4547{
4548 struct drm_i915_private *dev_priv = to_i915(dev);
4549 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4550 struct intel_plane *plane;
4551 enum pipe pipe;
4552 u32 val;
4553
4554 vlv_read_wm_values(dev_priv, wm);
4555
4556 for_each_intel_plane(dev, plane) {
4557 switch (plane->base.type) {
4558 int sprite;
4559 case DRM_PLANE_TYPE_CURSOR:
4560 plane->wm.fifo_size = 63;
4561 break;
4562 case DRM_PLANE_TYPE_PRIMARY:
4563 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4564 break;
4565 case DRM_PLANE_TYPE_OVERLAY:
4566 sprite = plane->plane;
4567 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4568 break;
4569 }
4570 }
4571
4572 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4573 wm->level = VLV_WM_LEVEL_PM2;
4574
4575 if (IS_CHERRYVIEW(dev_priv)) {
4576 mutex_lock(&dev_priv->rps.hw_lock);
4577
4578 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4579 if (val & DSP_MAXFIFO_PM5_ENABLE)
4580 wm->level = VLV_WM_LEVEL_PM5;
4581
Ville Syrjälä58590c12015-09-08 21:05:12 +03004582 /*
4583 * If DDR DVFS is disabled in the BIOS, Punit
4584 * will never ack the request. So if that happens
4585 * assume we don't have to enable/disable DDR DVFS
4586 * dynamically. To test that just set the REQ_ACK
4587 * bit to poke the Punit, but don't change the
4588 * HIGH/LOW bits so that we don't actually change
4589 * the current state.
4590 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004591 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004592 val |= FORCE_DDR_FREQ_REQ_ACK;
4593 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4594
4595 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4596 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4597 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4598 "assuming DDR DVFS is disabled\n");
4599 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4600 } else {
4601 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4602 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4603 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4604 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004605
4606 mutex_unlock(&dev_priv->rps.hw_lock);
4607 }
4608
4609 for_each_pipe(dev_priv, pipe)
4610 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4611 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4612 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4613
4614 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4615 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4616}
4617
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004618void ilk_wm_get_hw_state(struct drm_device *dev)
4619{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004620 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004621 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004622 struct drm_crtc *crtc;
4623
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004624 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004625 ilk_pipe_wm_get_hw_state(crtc);
4626
4627 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4628 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4629 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4630
4631 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004632 if (INTEL_INFO(dev)->gen >= 7) {
4633 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4634 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4635 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004636
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004637 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004638 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4639 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004640 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004641 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4642 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004643
4644 hw->enable_fbc_wm =
4645 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4646}
4647
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004648/**
4649 * intel_update_watermarks - update FIFO watermark values based on current modes
4650 *
4651 * Calculate watermark values for the various WM regs based on current mode
4652 * and plane configuration.
4653 *
4654 * There are several cases to deal with here:
4655 * - normal (i.e. non-self-refresh)
4656 * - self-refresh (SR) mode
4657 * - lines are large relative to FIFO size (buffer can hold up to 2)
4658 * - lines are small relative to FIFO size (buffer can hold more than 2
4659 * lines), so need to account for TLB latency
4660 *
4661 * The normal calculation is:
4662 * watermark = dotclock * bytes per pixel * latency
4663 * where latency is platform & configuration dependent (we assume pessimal
4664 * values here).
4665 *
4666 * The SR calculation is:
4667 * watermark = (trunc(latency/line time)+1) * surface width *
4668 * bytes per pixel
4669 * where
4670 * line time = htotal / dotclock
4671 * surface width = hdisplay for normal plane and 64 for cursor
4672 * and latency is assumed to be high, as above.
4673 *
4674 * The final value programmed to the register should always be rounded up,
4675 * and include an extra 2 entries to account for clock crossings.
4676 *
4677 * We don't use the sprite, so we can ignore that. And on Crestline we have
4678 * to set the non-SR watermarks to 8.
4679 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004680void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004681{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004682 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004683
4684 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004685 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004686}
4687
Jani Nikulae2828912016-01-18 09:19:47 +02004688/*
Daniel Vetter92703882012-08-09 16:46:01 +02004689 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004690 */
4691DEFINE_SPINLOCK(mchdev_lock);
4692
4693/* Global for IPS driver to get at the current i915 device. Protected by
4694 * mchdev_lock. */
4695static struct drm_i915_private *i915_mch_dev;
4696
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004697bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004698{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004699 u16 rgvswctl;
4700
Daniel Vetter92703882012-08-09 16:46:01 +02004701 assert_spin_locked(&mchdev_lock);
4702
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004703 rgvswctl = I915_READ16(MEMSWCTL);
4704 if (rgvswctl & MEMCTL_CMD_STS) {
4705 DRM_DEBUG("gpu busy, RCS change rejected\n");
4706 return false; /* still busy with another command */
4707 }
4708
4709 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4710 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4711 I915_WRITE16(MEMSWCTL, rgvswctl);
4712 POSTING_READ16(MEMSWCTL);
4713
4714 rgvswctl |= MEMCTL_CMD_STS;
4715 I915_WRITE16(MEMSWCTL, rgvswctl);
4716
4717 return true;
4718}
4719
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004720static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004721{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004722 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004723 u8 fmax, fmin, fstart, vstart;
4724
Daniel Vetter92703882012-08-09 16:46:01 +02004725 spin_lock_irq(&mchdev_lock);
4726
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004727 rgvmodectl = I915_READ(MEMMODECTL);
4728
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004729 /* Enable temp reporting */
4730 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4731 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4732
4733 /* 100ms RC evaluation intervals */
4734 I915_WRITE(RCUPEI, 100000);
4735 I915_WRITE(RCDNEI, 100000);
4736
4737 /* Set max/min thresholds to 90ms and 80ms respectively */
4738 I915_WRITE(RCBMAXAVG, 90000);
4739 I915_WRITE(RCBMINAVG, 80000);
4740
4741 I915_WRITE(MEMIHYST, 1);
4742
4743 /* Set up min, max, and cur for interrupt handling */
4744 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4745 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4746 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4747 MEMMODE_FSTART_SHIFT;
4748
Ville Syrjälä616847e2015-09-18 20:03:19 +03004749 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004750 PXVFREQ_PX_SHIFT;
4751
Daniel Vetter20e4d402012-08-08 23:35:39 +02004752 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4753 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004754
Daniel Vetter20e4d402012-08-08 23:35:39 +02004755 dev_priv->ips.max_delay = fstart;
4756 dev_priv->ips.min_delay = fmin;
4757 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004758
4759 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4760 fmax, fmin, fstart);
4761
4762 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4763
4764 /*
4765 * Interrupts will be enabled in ironlake_irq_postinstall
4766 */
4767
4768 I915_WRITE(VIDSTART, vstart);
4769 POSTING_READ(VIDSTART);
4770
4771 rgvmodectl |= MEMMODE_SWMODE_EN;
4772 I915_WRITE(MEMMODECTL, rgvmodectl);
4773
Daniel Vetter92703882012-08-09 16:46:01 +02004774 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004775 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004776 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004777
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004778 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004779
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004780 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4781 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004782 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004783 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004784 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004785
4786 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004787}
4788
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004789static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004790{
Daniel Vetter92703882012-08-09 16:46:01 +02004791 u16 rgvswctl;
4792
4793 spin_lock_irq(&mchdev_lock);
4794
4795 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004796
4797 /* Ack interrupts, disable EFC interrupt */
4798 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4799 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4800 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4801 I915_WRITE(DEIIR, DE_PCU_EVENT);
4802 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4803
4804 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004805 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004806 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004807 rgvswctl |= MEMCTL_CMD_STS;
4808 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004809 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004810
Daniel Vetter92703882012-08-09 16:46:01 +02004811 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004812}
4813
Daniel Vetteracbe9472012-07-26 11:50:05 +02004814/* There's a funny hw issue where the hw returns all 0 when reading from
4815 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4816 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4817 * all limits and the gpu stuck at whatever frequency it is at atm).
4818 */
Akash Goel74ef1172015-03-06 11:07:19 +05304819static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004820{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004821 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004822
Daniel Vetter20b46e52012-07-26 11:16:14 +02004823 /* Only set the down limit when we've reached the lowest level to avoid
4824 * getting more interrupts, otherwise leave this clear. This prevents a
4825 * race in the hw when coming out of rc6: There's a tiny window where
4826 * the hw runs at the minimal clock before selecting the desired
4827 * frequency, if the down threshold expires in that window we will not
4828 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004829 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304830 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4831 if (val <= dev_priv->rps.min_freq_softlimit)
4832 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4833 } else {
4834 limits = dev_priv->rps.max_freq_softlimit << 24;
4835 if (val <= dev_priv->rps.min_freq_softlimit)
4836 limits |= dev_priv->rps.min_freq_softlimit << 16;
4837 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004838
4839 return limits;
4840}
4841
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004842static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4843{
4844 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304845 u32 threshold_up = 0, threshold_down = 0; /* in % */
4846 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004847
4848 new_power = dev_priv->rps.power;
4849 switch (dev_priv->rps.power) {
4850 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004851 if (val > dev_priv->rps.efficient_freq + 1 &&
4852 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004853 new_power = BETWEEN;
4854 break;
4855
4856 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004857 if (val <= dev_priv->rps.efficient_freq &&
4858 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004859 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004860 else if (val >= dev_priv->rps.rp0_freq &&
4861 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004862 new_power = HIGH_POWER;
4863 break;
4864
4865 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004866 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4867 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004868 new_power = BETWEEN;
4869 break;
4870 }
4871 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004872 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004873 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004874 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004875 new_power = HIGH_POWER;
4876 if (new_power == dev_priv->rps.power)
4877 return;
4878
4879 /* Note the units here are not exactly 1us, but 1280ns. */
4880 switch (new_power) {
4881 case LOW_POWER:
4882 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304883 ei_up = 16000;
4884 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004885
4886 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304887 ei_down = 32000;
4888 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004889 break;
4890
4891 case BETWEEN:
4892 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304893 ei_up = 13000;
4894 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004895
4896 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304897 ei_down = 32000;
4898 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004899 break;
4900
4901 case HIGH_POWER:
4902 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304903 ei_up = 10000;
4904 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004905
4906 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304907 ei_down = 32000;
4908 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004909 break;
4910 }
4911
Akash Goel8a586432015-03-06 11:07:18 +05304912 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004913 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304914 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004915 GT_INTERVAL_FROM_US(dev_priv,
4916 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304917
4918 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004919 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304920 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004921 GT_INTERVAL_FROM_US(dev_priv,
4922 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304923
Chris Wilsona72b5622016-07-02 15:35:59 +01004924 I915_WRITE(GEN6_RP_CONTROL,
4925 GEN6_RP_MEDIA_TURBO |
4926 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4927 GEN6_RP_MEDIA_IS_GFX |
4928 GEN6_RP_ENABLE |
4929 GEN6_RP_UP_BUSY_AVG |
4930 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304931
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004932 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004933 dev_priv->rps.up_threshold = threshold_up;
4934 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004935 dev_priv->rps.last_adj = 0;
4936}
4937
Chris Wilson2876ce72014-03-28 08:03:34 +00004938static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4939{
4940 u32 mask = 0;
4941
4942 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004943 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004944 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004945 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004946
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004947 mask &= dev_priv->pm_rps_events;
4948
Imre Deak59d02a12014-12-19 19:33:26 +02004949 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004950}
4951
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004952/* gen6_set_rps is called to update the frequency request, but should also be
4953 * called when the range (min_delay and max_delay) is modified so that we can
4954 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004955static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004956{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304957 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004958 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304959 return;
4960
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004961 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004962 WARN_ON(val > dev_priv->rps.max_freq);
4963 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004964
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004965 /* min/max delay may still have been modified so be sure to
4966 * write the limits value.
4967 */
4968 if (val != dev_priv->rps.cur_freq) {
4969 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004970
Chris Wilsondc979972016-05-10 14:10:04 +01004971 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304972 I915_WRITE(GEN6_RPNSWREQ,
4973 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004974 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004975 I915_WRITE(GEN6_RPNSWREQ,
4976 HSW_FREQUENCY(val));
4977 else
4978 I915_WRITE(GEN6_RPNSWREQ,
4979 GEN6_FREQUENCY(val) |
4980 GEN6_OFFSET(0) |
4981 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004982 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004983
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004984 /* Make sure we continue to get interrupts
4985 * until we hit the minimum or maximum frequencies.
4986 */
Akash Goel74ef1172015-03-06 11:07:19 +05304987 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004988 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004989
Ben Widawskyd5570a72012-09-07 19:43:41 -07004990 POSTING_READ(GEN6_RPNSWREQ);
4991
Ben Widawskyb39fb292014-03-19 18:31:11 -07004992 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004993 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004994}
4995
Chris Wilsondc979972016-05-10 14:10:04 +01004996static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004997{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004998 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004999 WARN_ON(val > dev_priv->rps.max_freq);
5000 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005001
Chris Wilsondc979972016-05-10 14:10:04 +01005002 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005003 "Odd GPU freq value\n"))
5004 val &= ~1;
5005
Deepak Scd25dd52015-07-10 18:31:40 +05305006 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5007
Chris Wilson8fb55192015-04-07 16:20:28 +01005008 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005009 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005010 if (!IS_CHERRYVIEW(dev_priv))
5011 gen6_set_rps_thresholds(dev_priv, val);
5012 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005013
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005014 dev_priv->rps.cur_freq = val;
5015 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
5016}
5017
Deepak Sa7f6e232015-05-09 18:04:44 +05305018/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305019 *
5020 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305021 * 1. Forcewake Media well.
5022 * 2. Request idle freq.
5023 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305024*/
5025static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5026{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005027 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305028
Chris Wilsonaed242f2015-03-18 09:48:21 +00005029 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305030 return;
5031
Deepak Sa7f6e232015-05-09 18:04:44 +05305032 /* Wake up the media well, as that takes a lot less
5033 * power than the Render well. */
5034 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005035 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305036 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305037}
5038
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005039void gen6_rps_busy(struct drm_i915_private *dev_priv)
5040{
5041 mutex_lock(&dev_priv->rps.hw_lock);
5042 if (dev_priv->rps.enabled) {
5043 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5044 gen6_rps_reset_ei(dev_priv);
5045 I915_WRITE(GEN6_PMINTRMSK,
5046 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005047
Chris Wilsonc33d2472016-07-04 08:08:36 +01005048 gen6_enable_rps_interrupts(dev_priv);
5049
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005050 /* Ensure we start at the user's desired frequency */
5051 intel_set_rps(dev_priv,
5052 clamp(dev_priv->rps.cur_freq,
5053 dev_priv->rps.min_freq_softlimit,
5054 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005055 }
5056 mutex_unlock(&dev_priv->rps.hw_lock);
5057}
5058
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005059void gen6_rps_idle(struct drm_i915_private *dev_priv)
5060{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005061 /* Flush our bottom-half so that it does not race with us
5062 * setting the idle frequency and so that it is bounded by
5063 * our rpm wakeref. And then disable the interrupts to stop any
5064 * futher RPS reclocking whilst we are asleep.
5065 */
5066 gen6_disable_rps_interrupts(dev_priv);
5067
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005068 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005069 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005070 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305071 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005072 else
Chris Wilsondc979972016-05-10 14:10:04 +01005073 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005074 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005075 I915_WRITE(GEN6_PMINTRMSK,
5076 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005077 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005078 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005079
Chris Wilson8d3afd72015-05-21 21:01:47 +01005080 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005081 while (!list_empty(&dev_priv->rps.clients))
5082 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005083 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005084}
5085
Chris Wilson1854d5c2015-04-07 16:20:32 +01005086void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005087 struct intel_rps_client *rps,
5088 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005089{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005090 /* This is intentionally racy! We peek at the state here, then
5091 * validate inside the RPS worker.
5092 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005093 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005094 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005095 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005096 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005097
Chris Wilsone61b9952015-04-27 13:41:24 +01005098 /* Force a RPS boost (and don't count it against the client) if
5099 * the GPU is severely congested.
5100 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005101 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005102 rps = NULL;
5103
Chris Wilson8d3afd72015-05-21 21:01:47 +01005104 spin_lock(&dev_priv->rps.client_lock);
5105 if (rps == NULL || list_empty(&rps->link)) {
5106 spin_lock_irq(&dev_priv->irq_lock);
5107 if (dev_priv->rps.interrupts_enabled) {
5108 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005109 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005110 }
5111 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005112
Chris Wilson2e1b8732015-04-27 13:41:22 +01005113 if (rps != NULL) {
5114 list_add(&rps->link, &dev_priv->rps.clients);
5115 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005116 } else
5117 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005118 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005119 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005120}
5121
Chris Wilsondc979972016-05-10 14:10:04 +01005122void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005123{
Chris Wilsondc979972016-05-10 14:10:04 +01005124 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5125 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005126 else
Chris Wilsondc979972016-05-10 14:10:04 +01005127 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005128}
5129
Chris Wilsondc979972016-05-10 14:10:04 +01005130static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005131{
Zhe Wang20e49362014-11-04 17:07:05 +00005132 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005133 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005134}
5135
Chris Wilsondc979972016-05-10 14:10:04 +01005136static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305137{
Akash Goel2030d682016-04-23 00:05:45 +05305138 I915_WRITE(GEN6_RP_CONTROL, 0);
5139}
5140
Chris Wilsondc979972016-05-10 14:10:04 +01005141static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005142{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005143 I915_WRITE(GEN6_RC_CONTROL, 0);
5144 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305145 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005146}
5147
Chris Wilsondc979972016-05-10 14:10:04 +01005148static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305149{
Deepak S38807742014-05-23 21:00:15 +05305150 I915_WRITE(GEN6_RC_CONTROL, 0);
5151}
5152
Chris Wilsondc979972016-05-10 14:10:04 +01005153static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005154{
Deepak S98a2e5f2014-08-18 10:35:27 -07005155 /* we're doing forcewake before Disabling RC6,
5156 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005157 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005158
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005159 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005160
Mika Kuoppala59bad942015-01-16 11:34:40 +02005161 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005162}
5163
Chris Wilsondc979972016-05-10 14:10:04 +01005164static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005165{
Chris Wilsondc979972016-05-10 14:10:04 +01005166 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005167 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5168 mode = GEN6_RC_CTL_RC6_ENABLE;
5169 else
5170 mode = 0;
5171 }
Chris Wilsondc979972016-05-10 14:10:04 +01005172 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005173 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5174 "RC6 %s RC6p %s RC6pp %s\n",
5175 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5176 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5177 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005178
5179 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005180 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5181 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005182}
5183
Chris Wilsondc979972016-05-10 14:10:04 +01005184static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305185{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005186 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305187 bool enable_rc6 = true;
5188 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005189 u32 rc_ctl;
5190 int rc_sw_target;
5191
5192 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5193 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5194 RC_SW_TARGET_STATE_SHIFT;
5195 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5196 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5197 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5198 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5199 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305200
5201 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005202 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305203 enable_rc6 = false;
5204 }
5205
5206 /*
5207 * The exact context size is not known for BXT, so assume a page size
5208 * for this check.
5209 */
5210 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005211 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5212 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5213 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005214 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305215 enable_rc6 = false;
5216 }
5217
5218 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5219 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5220 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5221 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005222 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305223 enable_rc6 = false;
5224 }
5225
Imre Deakfc619842016-06-29 19:13:55 +03005226 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5227 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5228 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5229 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5230 enable_rc6 = false;
5231 }
5232
5233 if (!I915_READ(GEN6_GFXPAUSE)) {
5234 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5235 enable_rc6 = false;
5236 }
5237
5238 if (!I915_READ(GEN8_MISC_CTRL0)) {
5239 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305240 enable_rc6 = false;
5241 }
5242
5243 return enable_rc6;
5244}
5245
Chris Wilsondc979972016-05-10 14:10:04 +01005246int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005247{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005248 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005249 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005250 return 0;
5251
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305252 if (!enable_rc6)
5253 return 0;
5254
Chris Wilsondc979972016-05-10 14:10:04 +01005255 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305256 DRM_INFO("RC6 disabled by BIOS\n");
5257 return 0;
5258 }
5259
Daniel Vetter456470e2012-08-08 23:35:40 +02005260 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005261 if (enable_rc6 >= 0) {
5262 int mask;
5263
Chris Wilsondc979972016-05-10 14:10:04 +01005264 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005265 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5266 INTEL_RC6pp_ENABLE;
5267 else
5268 mask = INTEL_RC6_ENABLE;
5269
5270 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005271 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5272 "(requested %d, valid %d)\n",
5273 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005274
5275 return enable_rc6 & mask;
5276 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005277
Chris Wilsondc979972016-05-10 14:10:04 +01005278 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005279 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005280
5281 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005282}
5283
Chris Wilsondc979972016-05-10 14:10:04 +01005284static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005285{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005286 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005287
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005288 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005289 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005290 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005291 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5292 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5293 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5294 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005295 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005296 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5297 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5298 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5299 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005300 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005301 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005302
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005303 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005304 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5305 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005306 u32 ddcc_status = 0;
5307
5308 if (sandybridge_pcode_read(dev_priv,
5309 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5310 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005311 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005312 clamp_t(u8,
5313 ((ddcc_status >> 8) & 0xff),
5314 dev_priv->rps.min_freq,
5315 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005316 }
5317
Chris Wilsondc979972016-05-10 14:10:04 +01005318 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305319 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005320 * the natural hardware unit for SKL
5321 */
Akash Goelc5e06882015-06-29 14:50:19 +05305322 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5323 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5324 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5325 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5326 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5327 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005328}
5329
Chris Wilson3a45b052016-07-13 09:10:32 +01005330static void reset_rps(struct drm_i915_private *dev_priv,
5331 void (*set)(struct drm_i915_private *, u8))
5332{
5333 u8 freq = dev_priv->rps.cur_freq;
5334
5335 /* force a reset */
5336 dev_priv->rps.power = -1;
5337 dev_priv->rps.cur_freq = -1;
5338
5339 set(dev_priv, freq);
5340}
5341
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005342/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005343static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005344{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005345 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5346
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305347 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005348 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305349 /*
5350 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5351 * clear out the Control register just to avoid inconsitency
5352 * with debugfs interface, which will show Turbo as enabled
5353 * only and that is not expected by the User after adding the
5354 * WaGsvDisableTurbo. Apart from this there is no problem even
5355 * if the Turbo is left enabled in the Control register, as the
5356 * Up/Down interrupts would remain masked.
5357 */
Chris Wilsondc979972016-05-10 14:10:04 +01005358 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305359 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5360 return;
5361 }
5362
Akash Goel0beb0592015-03-06 11:07:20 +05305363 /* Program defaults and thresholds for RPS*/
5364 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5365 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005366
Akash Goel0beb0592015-03-06 11:07:20 +05305367 /* 1 second timeout*/
5368 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5369 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5370
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005371 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005372
Akash Goel0beb0592015-03-06 11:07:20 +05305373 /* Leaning on the below call to gen6_set_rps to program/setup the
5374 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5375 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005376 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005377
5378 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5379}
5380
Chris Wilsondc979972016-05-10 14:10:04 +01005381static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005382{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005383 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305384 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005385 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005386
5387 /* 1a: Software RC state - RC0 */
5388 I915_WRITE(GEN6_RC_STATE, 0);
5389
5390 /* 1b: Get forcewake during program sequence. Although the driver
5391 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005392 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005393
5394 /* 2a: Disable RC states. */
5395 I915_WRITE(GEN6_RC_CONTROL, 0);
5396
5397 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305398
5399 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005400 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305401 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5402 else
5403 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005404 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5405 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305406 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005407 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305408
Dave Gordon1a3d1892016-05-13 15:36:30 +01005409 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305410 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5411
Zhe Wang20e49362014-11-04 17:07:05 +00005412 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005413
Zhe Wang38c23522015-01-20 12:23:04 +00005414 /* 2c: Program Coarse Power Gating Policies. */
5415 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5416 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5417
Zhe Wang20e49362014-11-04 17:07:05 +00005418 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005419 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005420 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005421 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005422 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005423 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305424 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305425 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5426 GEN7_RC_CTL_TO_MODE |
5427 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305428 } else {
5429 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305430 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5431 GEN6_RC_CTL_EI_MODE(1) |
5432 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305433 }
Zhe Wang20e49362014-11-04 17:07:05 +00005434
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305435 /*
5436 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305437 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305438 */
Chris Wilsondc979972016-05-10 14:10:04 +01005439 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305440 I915_WRITE(GEN9_PG_ENABLE, 0);
5441 else
5442 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5443 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005444
Mika Kuoppala59bad942015-01-16 11:34:40 +02005445 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005446}
5447
Chris Wilsondc979972016-05-10 14:10:04 +01005448static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005449{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005450 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305451 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005452 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005453
5454 /* 1a: Software RC state - RC0 */
5455 I915_WRITE(GEN6_RC_STATE, 0);
5456
5457 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5458 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005459 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005460
5461 /* 2a: Disable RC states. */
5462 I915_WRITE(GEN6_RC_CONTROL, 0);
5463
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005464 /* 2b: Program RC6 thresholds.*/
5465 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5466 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5467 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305468 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005469 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005470 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005471 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005472 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5473 else
5474 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005475
5476 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005477 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005478 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005479 intel_print_rc6_info(dev_priv, rc6_mask);
5480 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005481 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5482 GEN7_RC_CTL_TO_MODE |
5483 rc6_mask);
5484 else
5485 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5486 GEN6_RC_CTL_EI_MODE(1) |
5487 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005488
5489 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005490 I915_WRITE(GEN6_RPNSWREQ,
5491 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5492 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5493 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005494 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5495 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005496
Daniel Vetter7526ed72014-09-29 15:07:19 +02005497 /* Docs recommend 900MHz, and 300 MHz respectively */
5498 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5499 dev_priv->rps.max_freq_softlimit << 24 |
5500 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005501
Daniel Vetter7526ed72014-09-29 15:07:19 +02005502 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5503 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5504 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5505 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005506
Daniel Vetter7526ed72014-09-29 15:07:19 +02005507 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005508
5509 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005510 I915_WRITE(GEN6_RP_CONTROL,
5511 GEN6_RP_MEDIA_TURBO |
5512 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5513 GEN6_RP_MEDIA_IS_GFX |
5514 GEN6_RP_ENABLE |
5515 GEN6_RP_UP_BUSY_AVG |
5516 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005517
Daniel Vetter7526ed72014-09-29 15:07:19 +02005518 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005519
Chris Wilson3a45b052016-07-13 09:10:32 +01005520 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005521
Mika Kuoppala59bad942015-01-16 11:34:40 +02005522 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005523}
5524
Chris Wilsondc979972016-05-10 14:10:04 +01005525static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005526{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005527 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305528 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005529 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005530 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005531 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005532 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005533
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005534 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005535
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005536 /* Here begins a magic sequence of register writes to enable
5537 * auto-downclocking.
5538 *
5539 * Perhaps there might be some value in exposing these to
5540 * userspace...
5541 */
5542 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005543
5544 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005545 gtfifodbg = I915_READ(GTFIFODBG);
5546 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005547 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5548 I915_WRITE(GTFIFODBG, gtfifodbg);
5549 }
5550
Mika Kuoppala59bad942015-01-16 11:34:40 +02005551 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005552
5553 /* disable the counters and set deterministic thresholds */
5554 I915_WRITE(GEN6_RC_CONTROL, 0);
5555
5556 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5557 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5558 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5559 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5560 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5561
Akash Goel3b3f1652016-10-13 22:44:48 +05305562 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005563 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005564
5565 I915_WRITE(GEN6_RC_SLEEP, 0);
5566 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005567 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005568 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5569 else
5570 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005571 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005572 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5573
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005574 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005575 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005576 if (rc6_mode & INTEL_RC6_ENABLE)
5577 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5578
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005579 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005580 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005581 if (rc6_mode & INTEL_RC6p_ENABLE)
5582 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005583
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005584 if (rc6_mode & INTEL_RC6pp_ENABLE)
5585 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5586 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005587
Chris Wilsondc979972016-05-10 14:10:04 +01005588 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005589
5590 I915_WRITE(GEN6_RC_CONTROL,
5591 rc6_mask |
5592 GEN6_RC_CTL_EI_MODE(1) |
5593 GEN6_RC_CTL_HW_ENABLE);
5594
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005595 /* Power down if completely idle for over 50ms */
5596 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005597 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005598
Chris Wilson3a45b052016-07-13 09:10:32 +01005599 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005600
Ben Widawsky31643d52012-09-26 10:34:01 -07005601 rc6vids = 0;
5602 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005603 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005604 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005605 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005606 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5607 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5608 rc6vids &= 0xffff00;
5609 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5610 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5611 if (ret)
5612 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5613 }
5614
Mika Kuoppala59bad942015-01-16 11:34:40 +02005615 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005616}
5617
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005618static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005619{
5620 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005621 unsigned int gpu_freq;
5622 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305623 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005624 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005625 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005626
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005627 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005628
Ben Widawskyeda79642013-10-07 17:15:48 -03005629 policy = cpufreq_cpu_get(0);
5630 if (policy) {
5631 max_ia_freq = policy->cpuinfo.max_freq;
5632 cpufreq_cpu_put(policy);
5633 } else {
5634 /*
5635 * Default to measured freq if none found, PCU will ensure we
5636 * don't go over
5637 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005638 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005639 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005640
5641 /* Convert from kHz to MHz */
5642 max_ia_freq /= 1000;
5643
Ben Widawsky153b4b952013-10-22 22:05:09 -07005644 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005645 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5646 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005647
Chris Wilsondc979972016-05-10 14:10:04 +01005648 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305649 /* Convert GT frequency to 50 HZ units */
5650 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5651 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5652 } else {
5653 min_gpu_freq = dev_priv->rps.min_freq;
5654 max_gpu_freq = dev_priv->rps.max_freq;
5655 }
5656
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005657 /*
5658 * For each potential GPU frequency, load a ring frequency we'd like
5659 * to use for memory access. We do this by specifying the IA frequency
5660 * the PCU should use as a reference to determine the ring frequency.
5661 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305662 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5663 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005664 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005665
Chris Wilsondc979972016-05-10 14:10:04 +01005666 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305667 /*
5668 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5669 * No floor required for ring frequency on SKL.
5670 */
5671 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005672 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005673 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5674 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005675 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005676 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005677 ring_freq = max(min_ring_freq, ring_freq);
5678 /* leave ia_freq as the default, chosen by cpufreq */
5679 } else {
5680 /* On older processors, there is no separate ring
5681 * clock domain, so in order to boost the bandwidth
5682 * of the ring, we need to upclock the CPU (ia_freq).
5683 *
5684 * For GPU frequencies less than 750MHz,
5685 * just use the lowest ring freq.
5686 */
5687 if (gpu_freq < min_freq)
5688 ia_freq = 800;
5689 else
5690 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5691 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5692 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005693
Ben Widawsky42c05262012-09-26 10:34:00 -07005694 sandybridge_pcode_write(dev_priv,
5695 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005696 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5697 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5698 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005699 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005700}
5701
Ville Syrjälä03af2042014-06-28 02:03:53 +03005702static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305703{
5704 u32 val, rp0;
5705
Jani Nikula5b5929c2015-10-07 11:17:46 +03005706 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305707
Imre Deak43b67992016-08-31 19:13:02 +03005708 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005709 case 8:
5710 /* (2 * 4) config */
5711 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5712 break;
5713 case 12:
5714 /* (2 * 6) config */
5715 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5716 break;
5717 case 16:
5718 /* (2 * 8) config */
5719 default:
5720 /* Setting (2 * 8) Min RP0 for any other combination */
5721 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5722 break;
Deepak S095acd52015-01-17 11:05:59 +05305723 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005724
5725 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5726
Deepak S2b6b3a02014-05-27 15:59:30 +05305727 return rp0;
5728}
5729
5730static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5731{
5732 u32 val, rpe;
5733
5734 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5735 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5736
5737 return rpe;
5738}
5739
Deepak S7707df42014-07-12 18:46:14 +05305740static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5741{
5742 u32 val, rp1;
5743
Jani Nikula5b5929c2015-10-07 11:17:46 +03005744 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5745 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5746
Deepak S7707df42014-07-12 18:46:14 +05305747 return rp1;
5748}
5749
Deepak Sf8f2b002014-07-10 13:16:21 +05305750static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5751{
5752 u32 val, rp1;
5753
5754 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5755
5756 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5757
5758 return rp1;
5759}
5760
Ville Syrjälä03af2042014-06-28 02:03:53 +03005761static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005762{
5763 u32 val, rp0;
5764
Jani Nikula64936252013-05-22 15:36:20 +03005765 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005766
5767 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5768 /* Clamp to max */
5769 rp0 = min_t(u32, rp0, 0xea);
5770
5771 return rp0;
5772}
5773
5774static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5775{
5776 u32 val, rpe;
5777
Jani Nikula64936252013-05-22 15:36:20 +03005778 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005779 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005780 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005781 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5782
5783 return rpe;
5784}
5785
Ville Syrjälä03af2042014-06-28 02:03:53 +03005786static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005787{
Imre Deak36146032014-12-04 18:39:35 +02005788 u32 val;
5789
5790 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5791 /*
5792 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5793 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5794 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5795 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5796 * to make sure it matches what Punit accepts.
5797 */
5798 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005799}
5800
Imre Deakae484342014-03-31 15:10:44 +03005801/* Check that the pctx buffer wasn't move under us. */
5802static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5803{
5804 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5805
5806 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5807 dev_priv->vlv_pctx->stolen->start);
5808}
5809
Deepak S38807742014-05-23 21:00:15 +05305810
5811/* Check that the pcbr address is not empty. */
5812static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5813{
5814 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5815
5816 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5817}
5818
Chris Wilsondc979972016-05-10 14:10:04 +01005819static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305820{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005822 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305823 u32 pcbr;
5824 int pctx_size = 32*1024;
5825
Deepak S38807742014-05-23 21:00:15 +05305826 pcbr = I915_READ(VLV_PCBR);
5827 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005828 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305829 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005830 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305831
5832 pctx_paddr = (paddr & (~4095));
5833 I915_WRITE(VLV_PCBR, pctx_paddr);
5834 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005835
5836 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305837}
5838
Chris Wilsondc979972016-05-10 14:10:04 +01005839static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005840{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005841 struct drm_i915_gem_object *pctx;
5842 unsigned long pctx_paddr;
5843 u32 pcbr;
5844 int pctx_size = 24*1024;
5845
5846 pcbr = I915_READ(VLV_PCBR);
5847 if (pcbr) {
5848 /* BIOS set it up already, grab the pre-alloc'd space */
5849 int pcbr_offset;
5850
5851 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005852 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005853 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005854 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005855 pctx_size);
5856 goto out;
5857 }
5858
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005859 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5860
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005861 /*
5862 * From the Gunit register HAS:
5863 * The Gfx driver is expected to program this register and ensure
5864 * proper allocation within Gfx stolen memory. For example, this
5865 * register should be programmed such than the PCBR range does not
5866 * overlap with other ranges, such as the frame buffer, protected
5867 * memory, or any other relevant ranges.
5868 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005869 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005870 if (!pctx) {
5871 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005872 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005873 }
5874
5875 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5876 I915_WRITE(VLV_PCBR, pctx_paddr);
5877
5878out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005879 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005880 dev_priv->vlv_pctx = pctx;
5881}
5882
Chris Wilsondc979972016-05-10 14:10:04 +01005883static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005884{
Imre Deakae484342014-03-31 15:10:44 +03005885 if (WARN_ON(!dev_priv->vlv_pctx))
5886 return;
5887
Chris Wilsonf0cd5182016-10-28 13:58:43 +01005888 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005889 dev_priv->vlv_pctx = NULL;
5890}
5891
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005892static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5893{
5894 dev_priv->rps.gpll_ref_freq =
5895 vlv_get_cck_clock(dev_priv, "GPLL ref",
5896 CCK_GPLL_CLOCK_CONTROL,
5897 dev_priv->czclk_freq);
5898
5899 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5900 dev_priv->rps.gpll_ref_freq);
5901}
5902
Chris Wilsondc979972016-05-10 14:10:04 +01005903static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005904{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005905 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005906
Chris Wilsondc979972016-05-10 14:10:04 +01005907 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005908
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005909 vlv_init_gpll_ref_freq(dev_priv);
5910
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005911 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5912 switch ((val >> 6) & 3) {
5913 case 0:
5914 case 1:
5915 dev_priv->mem_freq = 800;
5916 break;
5917 case 2:
5918 dev_priv->mem_freq = 1066;
5919 break;
5920 case 3:
5921 dev_priv->mem_freq = 1333;
5922 break;
5923 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005924 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005925
Imre Deak4e805192014-04-14 20:24:41 +03005926 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5927 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5928 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005929 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005930 dev_priv->rps.max_freq);
5931
5932 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5933 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005934 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005935 dev_priv->rps.efficient_freq);
5936
Deepak Sf8f2b002014-07-10 13:16:21 +05305937 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5938 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005939 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305940 dev_priv->rps.rp1_freq);
5941
Imre Deak4e805192014-04-14 20:24:41 +03005942 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5943 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005944 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005945 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005946}
5947
Chris Wilsondc979972016-05-10 14:10:04 +01005948static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305949{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005950 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305951
Chris Wilsondc979972016-05-10 14:10:04 +01005952 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305953
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005954 vlv_init_gpll_ref_freq(dev_priv);
5955
Ville Syrjäläa5805162015-05-26 20:42:30 +03005956 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005957 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005958 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005959
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005960 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005961 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005962 dev_priv->mem_freq = 2000;
5963 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005964 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005965 dev_priv->mem_freq = 1600;
5966 break;
5967 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005968 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005969
Deepak S2b6b3a02014-05-27 15:59:30 +05305970 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5971 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5972 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005973 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305974 dev_priv->rps.max_freq);
5975
5976 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5977 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005978 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305979 dev_priv->rps.efficient_freq);
5980
Deepak S7707df42014-07-12 18:46:14 +05305981 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5982 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005983 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305984 dev_priv->rps.rp1_freq);
5985
Deepak S5b7c91b2015-05-09 18:15:46 +05305986 /* PUnit validated range is only [RPe, RP0] */
5987 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305988 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005989 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305990 dev_priv->rps.min_freq);
5991
Ville Syrjälä1c147622014-08-18 14:42:43 +03005992 WARN_ONCE((dev_priv->rps.max_freq |
5993 dev_priv->rps.efficient_freq |
5994 dev_priv->rps.rp1_freq |
5995 dev_priv->rps.min_freq) & 1,
5996 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305997}
5998
Chris Wilsondc979972016-05-10 14:10:04 +01005999static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006000{
Chris Wilsondc979972016-05-10 14:10:04 +01006001 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006002}
6003
Chris Wilsondc979972016-05-10 14:10:04 +01006004static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306005{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006006 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306007 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306008 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306009
6010 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6011
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006012 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6013 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306014 if (gtfifodbg) {
6015 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6016 gtfifodbg);
6017 I915_WRITE(GTFIFODBG, gtfifodbg);
6018 }
6019
6020 cherryview_check_pctx(dev_priv);
6021
6022 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6023 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006024 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306025
Ville Syrjälä160614a2015-01-19 13:50:47 +02006026 /* Disable RC states. */
6027 I915_WRITE(GEN6_RC_CONTROL, 0);
6028
Deepak S38807742014-05-23 21:00:15 +05306029 /* 2a: Program RC6 thresholds.*/
6030 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6031 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6032 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6033
Akash Goel3b3f1652016-10-13 22:44:48 +05306034 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006035 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306036 I915_WRITE(GEN6_RC_SLEEP, 0);
6037
Deepak Sf4f71c72015-03-28 15:23:35 +05306038 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6039 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306040
6041 /* allows RC6 residency counter to work */
6042 I915_WRITE(VLV_COUNTER_CONTROL,
6043 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6044 VLV_MEDIA_RC6_COUNT_EN |
6045 VLV_RENDER_RC6_COUNT_EN));
6046
6047 /* For now we assume BIOS is allocating and populating the PCBR */
6048 pcbr = I915_READ(VLV_PCBR);
6049
Deepak S38807742014-05-23 21:00:15 +05306050 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006051 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6052 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006053 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306054
6055 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6056
Deepak S2b6b3a02014-05-27 15:59:30 +05306057 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006058 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306059 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6060 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6061 I915_WRITE(GEN6_RP_UP_EI, 66000);
6062 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6063
6064 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6065
6066 /* 5: Enable RPS */
6067 I915_WRITE(GEN6_RP_CONTROL,
6068 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006069 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306070 GEN6_RP_ENABLE |
6071 GEN6_RP_UP_BUSY_AVG |
6072 GEN6_RP_DOWN_IDLE_AVG);
6073
Deepak S3ef62342015-04-29 08:36:24 +05306074 /* Setting Fixed Bias */
6075 val = VLV_OVERRIDE_EN |
6076 VLV_SOC_TDP_EN |
6077 CHV_BIAS_CPU_50_SOC_50;
6078 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6079
Deepak S2b6b3a02014-05-27 15:59:30 +05306080 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6081
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006082 /* RPS code assumes GPLL is used */
6083 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6084
Jani Nikula742f4912015-09-03 11:16:09 +03006085 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306086 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6087
Chris Wilson3a45b052016-07-13 09:10:32 +01006088 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306089
Mika Kuoppala59bad942015-01-16 11:34:40 +02006090 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306091}
6092
Chris Wilsondc979972016-05-10 14:10:04 +01006093static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006094{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006095 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306096 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006097 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006098
6099 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6100
Imre Deakae484342014-03-31 15:10:44 +03006101 valleyview_check_pctx(dev_priv);
6102
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006103 gtfifodbg = I915_READ(GTFIFODBG);
6104 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006105 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6106 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006107 I915_WRITE(GTFIFODBG, gtfifodbg);
6108 }
6109
Deepak Sc8d9a592013-11-23 14:55:42 +05306110 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006111 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006112
Ville Syrjälä160614a2015-01-19 13:50:47 +02006113 /* Disable RC states. */
6114 I915_WRITE(GEN6_RC_CONTROL, 0);
6115
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006116 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006117 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6118 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6119 I915_WRITE(GEN6_RP_UP_EI, 66000);
6120 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6121
6122 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6123
6124 I915_WRITE(GEN6_RP_CONTROL,
6125 GEN6_RP_MEDIA_TURBO |
6126 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6127 GEN6_RP_MEDIA_IS_GFX |
6128 GEN6_RP_ENABLE |
6129 GEN6_RP_UP_BUSY_AVG |
6130 GEN6_RP_DOWN_IDLE_CONT);
6131
6132 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6133 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6134 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6135
Akash Goel3b3f1652016-10-13 22:44:48 +05306136 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006137 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006138
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08006139 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006140
6141 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006142 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006143 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6144 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006145 VLV_MEDIA_RC6_COUNT_EN |
6146 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006147
Chris Wilsondc979972016-05-10 14:10:04 +01006148 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006149 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006150
Chris Wilsondc979972016-05-10 14:10:04 +01006151 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006152
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006153 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006154
Deepak S3ef62342015-04-29 08:36:24 +05306155 /* Setting Fixed Bias */
6156 val = VLV_OVERRIDE_EN |
6157 VLV_SOC_TDP_EN |
6158 VLV_BIAS_CPU_125_SOC_875;
6159 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6160
Jani Nikula64936252013-05-22 15:36:20 +03006161 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006162
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006163 /* RPS code assumes GPLL is used */
6164 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6165
Jani Nikula742f4912015-09-03 11:16:09 +03006166 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006167 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6168
Chris Wilson3a45b052016-07-13 09:10:32 +01006169 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006170
Mika Kuoppala59bad942015-01-16 11:34:40 +02006171 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006172}
6173
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006174static unsigned long intel_pxfreq(u32 vidfreq)
6175{
6176 unsigned long freq;
6177 int div = (vidfreq & 0x3f0000) >> 16;
6178 int post = (vidfreq & 0x3000) >> 12;
6179 int pre = (vidfreq & 0x7);
6180
6181 if (!pre)
6182 return 0;
6183
6184 freq = ((div * 133333) / ((1<<post) * pre));
6185
6186 return freq;
6187}
6188
Daniel Vettereb48eb02012-04-26 23:28:12 +02006189static const struct cparams {
6190 u16 i;
6191 u16 t;
6192 u16 m;
6193 u16 c;
6194} cparams[] = {
6195 { 1, 1333, 301, 28664 },
6196 { 1, 1066, 294, 24460 },
6197 { 1, 800, 294, 25192 },
6198 { 0, 1333, 276, 27605 },
6199 { 0, 1066, 276, 27605 },
6200 { 0, 800, 231, 23784 },
6201};
6202
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006203static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006204{
6205 u64 total_count, diff, ret;
6206 u32 count1, count2, count3, m = 0, c = 0;
6207 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6208 int i;
6209
Daniel Vetter02d71952012-08-09 16:44:54 +02006210 assert_spin_locked(&mchdev_lock);
6211
Daniel Vetter20e4d402012-08-08 23:35:39 +02006212 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006213
6214 /* Prevent division-by-zero if we are asking too fast.
6215 * Also, we don't get interesting results if we are polling
6216 * faster than once in 10ms, so just return the saved value
6217 * in such cases.
6218 */
6219 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006220 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006221
6222 count1 = I915_READ(DMIEC);
6223 count2 = I915_READ(DDREC);
6224 count3 = I915_READ(CSIEC);
6225
6226 total_count = count1 + count2 + count3;
6227
6228 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006229 if (total_count < dev_priv->ips.last_count1) {
6230 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006231 diff += total_count;
6232 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006233 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006234 }
6235
6236 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006237 if (cparams[i].i == dev_priv->ips.c_m &&
6238 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006239 m = cparams[i].m;
6240 c = cparams[i].c;
6241 break;
6242 }
6243 }
6244
6245 diff = div_u64(diff, diff1);
6246 ret = ((m * diff) + c);
6247 ret = div_u64(ret, 10);
6248
Daniel Vetter20e4d402012-08-08 23:35:39 +02006249 dev_priv->ips.last_count1 = total_count;
6250 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006251
Daniel Vetter20e4d402012-08-08 23:35:39 +02006252 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006253
6254 return ret;
6255}
6256
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006257unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6258{
6259 unsigned long val;
6260
Chris Wilsondc979972016-05-10 14:10:04 +01006261 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006262 return 0;
6263
6264 spin_lock_irq(&mchdev_lock);
6265
6266 val = __i915_chipset_val(dev_priv);
6267
6268 spin_unlock_irq(&mchdev_lock);
6269
6270 return val;
6271}
6272
Daniel Vettereb48eb02012-04-26 23:28:12 +02006273unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6274{
6275 unsigned long m, x, b;
6276 u32 tsfs;
6277
6278 tsfs = I915_READ(TSFS);
6279
6280 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6281 x = I915_READ8(TR1);
6282
6283 b = tsfs & TSFS_INTR_MASK;
6284
6285 return ((m * x) / 127) - b;
6286}
6287
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006288static int _pxvid_to_vd(u8 pxvid)
6289{
6290 if (pxvid == 0)
6291 return 0;
6292
6293 if (pxvid >= 8 && pxvid < 31)
6294 pxvid = 31;
6295
6296 return (pxvid + 2) * 125;
6297}
6298
6299static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006300{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006301 const int vd = _pxvid_to_vd(pxvid);
6302 const int vm = vd - 1125;
6303
Chris Wilsondc979972016-05-10 14:10:04 +01006304 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006305 return vm > 0 ? vm : 0;
6306
6307 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006308}
6309
Daniel Vetter02d71952012-08-09 16:44:54 +02006310static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006311{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006312 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006313 u32 count;
6314
Daniel Vetter02d71952012-08-09 16:44:54 +02006315 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006316
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006317 now = ktime_get_raw_ns();
6318 diffms = now - dev_priv->ips.last_time2;
6319 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006320
6321 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006322 if (!diffms)
6323 return;
6324
6325 count = I915_READ(GFXEC);
6326
Daniel Vetter20e4d402012-08-08 23:35:39 +02006327 if (count < dev_priv->ips.last_count2) {
6328 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006329 diff += count;
6330 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006331 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006332 }
6333
Daniel Vetter20e4d402012-08-08 23:35:39 +02006334 dev_priv->ips.last_count2 = count;
6335 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006336
6337 /* More magic constants... */
6338 diff = diff * 1181;
6339 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006340 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006341}
6342
Daniel Vetter02d71952012-08-09 16:44:54 +02006343void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6344{
Chris Wilsondc979972016-05-10 14:10:04 +01006345 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006346 return;
6347
Daniel Vetter92703882012-08-09 16:46:01 +02006348 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006349
6350 __i915_update_gfx_val(dev_priv);
6351
Daniel Vetter92703882012-08-09 16:46:01 +02006352 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006353}
6354
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006355static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006356{
6357 unsigned long t, corr, state1, corr2, state2;
6358 u32 pxvid, ext_v;
6359
Daniel Vetter02d71952012-08-09 16:44:54 +02006360 assert_spin_locked(&mchdev_lock);
6361
Ville Syrjälä616847e2015-09-18 20:03:19 +03006362 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006363 pxvid = (pxvid >> 24) & 0x7f;
6364 ext_v = pvid_to_extvid(dev_priv, pxvid);
6365
6366 state1 = ext_v;
6367
6368 t = i915_mch_val(dev_priv);
6369
6370 /* Revel in the empirically derived constants */
6371
6372 /* Correction factor in 1/100000 units */
6373 if (t > 80)
6374 corr = ((t * 2349) + 135940);
6375 else if (t >= 50)
6376 corr = ((t * 964) + 29317);
6377 else /* < 50 */
6378 corr = ((t * 301) + 1004);
6379
6380 corr = corr * ((150142 * state1) / 10000 - 78642);
6381 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006382 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006383
6384 state2 = (corr2 * state1) / 10000;
6385 state2 /= 100; /* convert to mW */
6386
Daniel Vetter02d71952012-08-09 16:44:54 +02006387 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006388
Daniel Vetter20e4d402012-08-08 23:35:39 +02006389 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006390}
6391
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006392unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6393{
6394 unsigned long val;
6395
Chris Wilsondc979972016-05-10 14:10:04 +01006396 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006397 return 0;
6398
6399 spin_lock_irq(&mchdev_lock);
6400
6401 val = __i915_gfx_val(dev_priv);
6402
6403 spin_unlock_irq(&mchdev_lock);
6404
6405 return val;
6406}
6407
Daniel Vettereb48eb02012-04-26 23:28:12 +02006408/**
6409 * i915_read_mch_val - return value for IPS use
6410 *
6411 * Calculate and return a value for the IPS driver to use when deciding whether
6412 * we have thermal and power headroom to increase CPU or GPU power budget.
6413 */
6414unsigned long i915_read_mch_val(void)
6415{
6416 struct drm_i915_private *dev_priv;
6417 unsigned long chipset_val, graphics_val, ret = 0;
6418
Daniel Vetter92703882012-08-09 16:46:01 +02006419 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006420 if (!i915_mch_dev)
6421 goto out_unlock;
6422 dev_priv = i915_mch_dev;
6423
Chris Wilsonf531dcb22012-09-25 10:16:12 +01006424 chipset_val = __i915_chipset_val(dev_priv);
6425 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006426
6427 ret = chipset_val + graphics_val;
6428
6429out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006430 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006431
6432 return ret;
6433}
6434EXPORT_SYMBOL_GPL(i915_read_mch_val);
6435
6436/**
6437 * i915_gpu_raise - raise GPU frequency limit
6438 *
6439 * Raise the limit; IPS indicates we have thermal headroom.
6440 */
6441bool i915_gpu_raise(void)
6442{
6443 struct drm_i915_private *dev_priv;
6444 bool ret = true;
6445
Daniel Vetter92703882012-08-09 16:46:01 +02006446 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006447 if (!i915_mch_dev) {
6448 ret = false;
6449 goto out_unlock;
6450 }
6451 dev_priv = i915_mch_dev;
6452
Daniel Vetter20e4d402012-08-08 23:35:39 +02006453 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6454 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006455
6456out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006457 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006458
6459 return ret;
6460}
6461EXPORT_SYMBOL_GPL(i915_gpu_raise);
6462
6463/**
6464 * i915_gpu_lower - lower GPU frequency limit
6465 *
6466 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6467 * frequency maximum.
6468 */
6469bool i915_gpu_lower(void)
6470{
6471 struct drm_i915_private *dev_priv;
6472 bool ret = true;
6473
Daniel Vetter92703882012-08-09 16:46:01 +02006474 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006475 if (!i915_mch_dev) {
6476 ret = false;
6477 goto out_unlock;
6478 }
6479 dev_priv = i915_mch_dev;
6480
Daniel Vetter20e4d402012-08-08 23:35:39 +02006481 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6482 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006483
6484out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006485 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006486
6487 return ret;
6488}
6489EXPORT_SYMBOL_GPL(i915_gpu_lower);
6490
6491/**
6492 * i915_gpu_busy - indicate GPU business to IPS
6493 *
6494 * Tell the IPS driver whether or not the GPU is busy.
6495 */
6496bool i915_gpu_busy(void)
6497{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006498 bool ret = false;
6499
Daniel Vetter92703882012-08-09 16:46:01 +02006500 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006501 if (i915_mch_dev)
6502 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006503 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006504
6505 return ret;
6506}
6507EXPORT_SYMBOL_GPL(i915_gpu_busy);
6508
6509/**
6510 * i915_gpu_turbo_disable - disable graphics turbo
6511 *
6512 * Disable graphics turbo by resetting the max frequency and setting the
6513 * current frequency to the default.
6514 */
6515bool i915_gpu_turbo_disable(void)
6516{
6517 struct drm_i915_private *dev_priv;
6518 bool ret = true;
6519
Daniel Vetter92703882012-08-09 16:46:01 +02006520 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521 if (!i915_mch_dev) {
6522 ret = false;
6523 goto out_unlock;
6524 }
6525 dev_priv = i915_mch_dev;
6526
Daniel Vetter20e4d402012-08-08 23:35:39 +02006527 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006528
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006529 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006530 ret = false;
6531
6532out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006533 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006534
6535 return ret;
6536}
6537EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6538
6539/**
6540 * Tells the intel_ips driver that the i915 driver is now loaded, if
6541 * IPS got loaded first.
6542 *
6543 * This awkward dance is so that neither module has to depend on the
6544 * other in order for IPS to do the appropriate communication of
6545 * GPU turbo limits to i915.
6546 */
6547static void
6548ips_ping_for_i915_load(void)
6549{
6550 void (*link)(void);
6551
6552 link = symbol_get(ips_link_to_i915_driver);
6553 if (link) {
6554 link();
6555 symbol_put(ips_link_to_i915_driver);
6556 }
6557}
6558
6559void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6560{
Daniel Vetter02d71952012-08-09 16:44:54 +02006561 /* We only register the i915 ips part with intel-ips once everything is
6562 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006563 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006564 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006565 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006566
6567 ips_ping_for_i915_load();
6568}
6569
6570void intel_gpu_ips_teardown(void)
6571{
Daniel Vetter92703882012-08-09 16:46:01 +02006572 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006573 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006574 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006575}
Deepak S76c3552f2014-01-30 23:08:16 +05306576
Chris Wilsondc979972016-05-10 14:10:04 +01006577static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006578{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006579 u32 lcfuse;
6580 u8 pxw[16];
6581 int i;
6582
6583 /* Disable to program */
6584 I915_WRITE(ECR, 0);
6585 POSTING_READ(ECR);
6586
6587 /* Program energy weights for various events */
6588 I915_WRITE(SDEW, 0x15040d00);
6589 I915_WRITE(CSIEW0, 0x007f0000);
6590 I915_WRITE(CSIEW1, 0x1e220004);
6591 I915_WRITE(CSIEW2, 0x04000004);
6592
6593 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006594 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006595 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006596 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006597
6598 /* Program P-state weights to account for frequency power adjustment */
6599 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006600 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006601 unsigned long freq = intel_pxfreq(pxvidfreq);
6602 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6603 PXVFREQ_PX_SHIFT;
6604 unsigned long val;
6605
6606 val = vid * vid;
6607 val *= (freq / 1000);
6608 val *= 255;
6609 val /= (127*127*900);
6610 if (val > 0xff)
6611 DRM_ERROR("bad pxval: %ld\n", val);
6612 pxw[i] = val;
6613 }
6614 /* Render standby states get 0 weight */
6615 pxw[14] = 0;
6616 pxw[15] = 0;
6617
6618 for (i = 0; i < 4; i++) {
6619 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6620 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006621 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006622 }
6623
6624 /* Adjust magic regs to magic values (more experimental results) */
6625 I915_WRITE(OGW0, 0);
6626 I915_WRITE(OGW1, 0);
6627 I915_WRITE(EG0, 0x00007f00);
6628 I915_WRITE(EG1, 0x0000000e);
6629 I915_WRITE(EG2, 0x000e0000);
6630 I915_WRITE(EG3, 0x68000300);
6631 I915_WRITE(EG4, 0x42000000);
6632 I915_WRITE(EG5, 0x00140031);
6633 I915_WRITE(EG6, 0);
6634 I915_WRITE(EG7, 0);
6635
6636 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006637 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006638
6639 /* Enable PMON + select events */
6640 I915_WRITE(ECR, 0x80000019);
6641
6642 lcfuse = I915_READ(LCFUSE02);
6643
Daniel Vetter20e4d402012-08-08 23:35:39 +02006644 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006645}
6646
Chris Wilsondc979972016-05-10 14:10:04 +01006647void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006648{
Imre Deakb268c692015-12-15 20:10:31 +02006649 /*
6650 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6651 * requirement.
6652 */
6653 if (!i915.enable_rc6) {
6654 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6655 intel_runtime_pm_get(dev_priv);
6656 }
Imre Deake6069ca2014-04-18 16:01:02 +03006657
Chris Wilsonb5163db2016-08-10 13:58:24 +01006658 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006659 mutex_lock(&dev_priv->rps.hw_lock);
6660
6661 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006662 if (IS_CHERRYVIEW(dev_priv))
6663 cherryview_init_gt_powersave(dev_priv);
6664 else if (IS_VALLEYVIEW(dev_priv))
6665 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006666 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006667 gen6_init_rps_frequencies(dev_priv);
6668
6669 /* Derive initial user preferences/limits from the hardware limits */
6670 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6671 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6672
6673 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6674 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6675
6676 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6677 dev_priv->rps.min_freq_softlimit =
6678 max_t(int,
6679 dev_priv->rps.efficient_freq,
6680 intel_freq_opcode(dev_priv, 450));
6681
Chris Wilson99ac9612016-07-13 09:10:34 +01006682 /* After setting max-softlimit, find the overclock max freq */
6683 if (IS_GEN6(dev_priv) ||
6684 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6685 u32 params = 0;
6686
6687 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6688 if (params & BIT(31)) { /* OC supported */
6689 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6690 (dev_priv->rps.max_freq & 0xff) * 50,
6691 (params & 0xff) * 50);
6692 dev_priv->rps.max_freq = params & 0xff;
6693 }
6694 }
6695
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006696 /* Finally allow us to boost to max by default */
6697 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6698
Chris Wilson773ea9a2016-07-13 09:10:33 +01006699 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006700 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006701
6702 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006703}
6704
Chris Wilsondc979972016-05-10 14:10:04 +01006705void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006706{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006707 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006708 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006709
6710 if (!i915.enable_rc6)
6711 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006712}
6713
Chris Wilson54b4f682016-07-21 21:16:19 +01006714/**
6715 * intel_suspend_gt_powersave - suspend PM work and helper threads
6716 * @dev_priv: i915 device
6717 *
6718 * We don't want to disable RC6 or other features here, we just want
6719 * to make sure any work we've queued has finished and won't bother
6720 * us while we're suspended.
6721 */
6722void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6723{
6724 if (INTEL_GEN(dev_priv) < 6)
6725 return;
6726
6727 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6728 intel_runtime_pm_put(dev_priv);
6729
6730 /* gen6_rps_idle() will be called later to disable interrupts */
6731}
6732
Chris Wilsonb7137e02016-07-13 09:10:37 +01006733void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6734{
6735 dev_priv->rps.enabled = true; /* force disabling */
6736 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006737
6738 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006739}
6740
Chris Wilsondc979972016-05-10 14:10:04 +01006741void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006742{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006743 if (!READ_ONCE(dev_priv->rps.enabled))
6744 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006745
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006746 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006747
Chris Wilsonb7137e02016-07-13 09:10:37 +01006748 if (INTEL_GEN(dev_priv) >= 9) {
6749 gen9_disable_rc6(dev_priv);
6750 gen9_disable_rps(dev_priv);
6751 } else if (IS_CHERRYVIEW(dev_priv)) {
6752 cherryview_disable_rps(dev_priv);
6753 } else if (IS_VALLEYVIEW(dev_priv)) {
6754 valleyview_disable_rps(dev_priv);
6755 } else if (INTEL_GEN(dev_priv) >= 6) {
6756 gen6_disable_rps(dev_priv);
6757 } else if (IS_IRONLAKE_M(dev_priv)) {
6758 ironlake_disable_drps(dev_priv);
6759 }
6760
6761 dev_priv->rps.enabled = false;
6762 mutex_unlock(&dev_priv->rps.hw_lock);
6763}
6764
6765void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6766{
Chris Wilson54b4f682016-07-21 21:16:19 +01006767 /* We shouldn't be disabling as we submit, so this should be less
6768 * racy than it appears!
6769 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006770 if (READ_ONCE(dev_priv->rps.enabled))
6771 return;
6772
6773 /* Powersaving is controlled by the host when inside a VM */
6774 if (intel_vgpu_active(dev_priv))
6775 return;
6776
6777 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006778
Chris Wilsondc979972016-05-10 14:10:04 +01006779 if (IS_CHERRYVIEW(dev_priv)) {
6780 cherryview_enable_rps(dev_priv);
6781 } else if (IS_VALLEYVIEW(dev_priv)) {
6782 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006783 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006784 gen9_enable_rc6(dev_priv);
6785 gen9_enable_rps(dev_priv);
6786 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006787 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006788 } else if (IS_BROADWELL(dev_priv)) {
6789 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006790 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006791 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006792 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006793 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006794 } else if (IS_IRONLAKE_M(dev_priv)) {
6795 ironlake_enable_drps(dev_priv);
6796 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006797 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006798
6799 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6800 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6801
6802 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6803 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6804
Chris Wilson54b4f682016-07-21 21:16:19 +01006805 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006806 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006807}
Imre Deakc6df39b2014-04-14 20:24:29 +03006808
Chris Wilson54b4f682016-07-21 21:16:19 +01006809static void __intel_autoenable_gt_powersave(struct work_struct *work)
6810{
6811 struct drm_i915_private *dev_priv =
6812 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6813 struct intel_engine_cs *rcs;
6814 struct drm_i915_gem_request *req;
6815
6816 if (READ_ONCE(dev_priv->rps.enabled))
6817 goto out;
6818
Akash Goel3b3f1652016-10-13 22:44:48 +05306819 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006820 if (rcs->last_context)
6821 goto out;
6822
6823 if (!rcs->init_context)
6824 goto out;
6825
6826 mutex_lock(&dev_priv->drm.struct_mutex);
6827
6828 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6829 if (IS_ERR(req))
6830 goto unlock;
6831
6832 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6833 rcs->init_context(req);
6834
6835 /* Mark the device busy, calling intel_enable_gt_powersave() */
6836 i915_add_request_no_flush(req);
6837
6838unlock:
6839 mutex_unlock(&dev_priv->drm.struct_mutex);
6840out:
6841 intel_runtime_pm_put(dev_priv);
6842}
6843
6844void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6845{
6846 if (READ_ONCE(dev_priv->rps.enabled))
6847 return;
6848
6849 if (IS_IRONLAKE_M(dev_priv)) {
6850 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006851 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006852 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6853 /*
6854 * PCU communication is slow and this doesn't need to be
6855 * done at any specific time, so do this out of our fast path
6856 * to make resume and init faster.
6857 *
6858 * We depend on the HW RC6 power context save/restore
6859 * mechanism when entering D3 through runtime PM suspend. So
6860 * disable RPM until RPS/RC6 is properly setup. We can only
6861 * get here via the driver load/system resume/runtime resume
6862 * paths, so the _noresume version is enough (and in case of
6863 * runtime resume it's necessary).
6864 */
6865 if (queue_delayed_work(dev_priv->wq,
6866 &dev_priv->rps.autoenable_work,
6867 round_jiffies_up_relative(HZ)))
6868 intel_runtime_pm_get_noresume(dev_priv);
6869 }
6870}
6871
Daniel Vetter3107bd42012-10-31 22:52:31 +01006872static void ibx_init_clock_gating(struct drm_device *dev)
6873{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006874 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006875
6876 /*
6877 * On Ibex Peak and Cougar Point, we need to disable clock
6878 * gating for the panel power sequencer or it will fail to
6879 * start up when no ports are active.
6880 */
6881 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6882}
6883
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006884static void g4x_disable_trickle_feed(struct drm_device *dev)
6885{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006886 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006887 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006888
Damien Lespiau055e3932014-08-18 13:49:10 +01006889 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006890 I915_WRITE(DSPCNTR(pipe),
6891 I915_READ(DSPCNTR(pipe)) |
6892 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006893
6894 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6895 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006896 }
6897}
6898
Ville Syrjälä017636c2013-12-05 15:51:37 +02006899static void ilk_init_lp_watermarks(struct drm_device *dev)
6900{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006901 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006902
6903 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6904 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6905 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6906
6907 /*
6908 * Don't touch WM1S_LP_EN here.
6909 * Doing so could cause underruns.
6910 */
6911}
6912
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006913static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006914{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006915 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006916 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006917
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006918 /*
6919 * Required for FBC
6920 * WaFbcDisableDpfcClockGating:ilk
6921 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006922 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6923 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6924 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006925
6926 I915_WRITE(PCH_3DCGDIS0,
6927 MARIUNIT_CLOCK_GATE_DISABLE |
6928 SVSMUNIT_CLOCK_GATE_DISABLE);
6929 I915_WRITE(PCH_3DCGDIS1,
6930 VFMUNIT_CLOCK_GATE_DISABLE);
6931
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006932 /*
6933 * According to the spec the following bits should be set in
6934 * order to enable memory self-refresh
6935 * The bit 22/21 of 0x42004
6936 * The bit 5 of 0x42020
6937 * The bit 15 of 0x45000
6938 */
6939 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6940 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6941 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006942 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006943 I915_WRITE(DISP_ARB_CTL,
6944 (I915_READ(DISP_ARB_CTL) |
6945 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006946
6947 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006948
6949 /*
6950 * Based on the document from hardware guys the following bits
6951 * should be set unconditionally in order to enable FBC.
6952 * The bit 22 of 0x42000
6953 * The bit 22 of 0x42004
6954 * The bit 7,8,9 of 0x42020.
6955 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006956 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006957 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006958 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6959 I915_READ(ILK_DISPLAY_CHICKEN1) |
6960 ILK_FBCQ_DIS);
6961 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6962 I915_READ(ILK_DISPLAY_CHICKEN2) |
6963 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006964 }
6965
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006966 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6967
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006968 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6969 I915_READ(ILK_DISPLAY_CHICKEN2) |
6970 ILK_ELPIN_409_SELECT);
6971 I915_WRITE(_3D_CHICKEN2,
6972 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6973 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006974
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006975 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006976 I915_WRITE(CACHE_MODE_0,
6977 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006978
Akash Goel4e046322014-04-04 17:14:38 +05306979 /* WaDisable_RenderCache_OperationalFlush:ilk */
6980 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6981
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006982 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006983
Daniel Vetter3107bd42012-10-31 22:52:31 +01006984 ibx_init_clock_gating(dev);
6985}
6986
6987static void cpt_init_clock_gating(struct drm_device *dev)
6988{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006989 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006990 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006991 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006992
6993 /*
6994 * On Ibex Peak and Cougar Point, we need to disable clock
6995 * gating for the panel power sequencer or it will fail to
6996 * start up when no ports are active.
6997 */
Jesse Barnescd664072013-10-02 10:34:19 -07006998 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6999 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7000 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007001 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7002 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007003 /* The below fixes the weird display corruption, a few pixels shifted
7004 * downward, on (only) LVDS of some HP laptops with IVY.
7005 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007006 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007007 val = I915_READ(TRANS_CHICKEN2(pipe));
7008 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7009 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007010 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007011 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007012 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7013 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7014 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007015 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7016 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007017 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007018 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007019 I915_WRITE(TRANS_CHICKEN1(pipe),
7020 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7021 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007022}
7023
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007024static void gen6_check_mch_setup(struct drm_device *dev)
7025{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007026 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007027 uint32_t tmp;
7028
7029 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007030 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7031 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7032 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007033}
7034
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007035static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007036{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007037 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007038 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007039
Damien Lespiau231e54f2012-10-19 17:55:41 +01007040 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007041
7042 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7043 I915_READ(ILK_DISPLAY_CHICKEN2) |
7044 ILK_ELPIN_409_SELECT);
7045
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007046 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007047 I915_WRITE(_3D_CHICKEN,
7048 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7049
Akash Goel4e046322014-04-04 17:14:38 +05307050 /* WaDisable_RenderCache_OperationalFlush:snb */
7051 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7052
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007053 /*
7054 * BSpec recoomends 8x4 when MSAA is used,
7055 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007056 *
7057 * Note that PS/WM thread counts depend on the WIZ hashing
7058 * disable bit, which we don't touch here, but it's good
7059 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007060 */
7061 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007062 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007063
Ville Syrjälä017636c2013-12-05 15:51:37 +02007064 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007065
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007066 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007067 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007068
7069 I915_WRITE(GEN6_UCGCTL1,
7070 I915_READ(GEN6_UCGCTL1) |
7071 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7072 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7073
7074 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7075 * gating disable must be set. Failure to set it results in
7076 * flickering pixels due to Z write ordering failures after
7077 * some amount of runtime in the Mesa "fire" demo, and Unigine
7078 * Sanctuary and Tropics, and apparently anything else with
7079 * alpha test or pixel discard.
7080 *
7081 * According to the spec, bit 11 (RCCUNIT) must also be set,
7082 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007083 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007084 * WaDisableRCCUnitClockGating:snb
7085 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007086 */
7087 I915_WRITE(GEN6_UCGCTL2,
7088 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7089 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7090
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007091 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007092 I915_WRITE(_3D_CHICKEN3,
7093 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007094
7095 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007096 * Bspec says:
7097 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7098 * 3DSTATE_SF number of SF output attributes is more than 16."
7099 */
7100 I915_WRITE(_3D_CHICKEN3,
7101 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7102
7103 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007104 * According to the spec the following bits should be
7105 * set in order to enable memory self-refresh and fbc:
7106 * The bit21 and bit22 of 0x42000
7107 * The bit21 and bit22 of 0x42004
7108 * The bit5 and bit7 of 0x42020
7109 * The bit14 of 0x70180
7110 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007111 *
7112 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007113 */
7114 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7115 I915_READ(ILK_DISPLAY_CHICKEN1) |
7116 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7117 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7118 I915_READ(ILK_DISPLAY_CHICKEN2) |
7119 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007120 I915_WRITE(ILK_DSPCLK_GATE_D,
7121 I915_READ(ILK_DSPCLK_GATE_D) |
7122 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7123 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007124
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007125 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007126
Daniel Vetter3107bd42012-10-31 22:52:31 +01007127 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007128
7129 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007130}
7131
7132static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7133{
7134 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7135
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007136 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007137 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007138 *
7139 * This actually overrides the dispatch
7140 * mode for all thread types.
7141 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007142 reg &= ~GEN7_FF_SCHED_MASK;
7143 reg |= GEN7_FF_TS_SCHED_HW;
7144 reg |= GEN7_FF_VS_SCHED_HW;
7145 reg |= GEN7_FF_DS_SCHED_HW;
7146
7147 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7148}
7149
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007150static void lpt_init_clock_gating(struct drm_device *dev)
7151{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007152 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007153
7154 /*
7155 * TODO: this bit should only be enabled when really needed, then
7156 * disabled when not needed anymore in order to save power.
7157 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007158 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007159 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7160 I915_READ(SOUTH_DSPCLK_GATE_D) |
7161 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007162
7163 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007164 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7165 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007166 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007167}
7168
Imre Deak7d708ee2013-04-17 14:04:50 +03007169static void lpt_suspend_hw(struct drm_device *dev)
7170{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007171 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007172
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007173 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007174 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7175
7176 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7177 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7178 }
7179}
7180
Imre Deak450174f2016-05-03 15:54:21 +03007181static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7182 int general_prio_credits,
7183 int high_prio_credits)
7184{
7185 u32 misccpctl;
7186
7187 /* WaTempDisableDOPClkGating:bdw */
7188 misccpctl = I915_READ(GEN7_MISCCPCTL);
7189 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7190
7191 I915_WRITE(GEN8_L3SQCREG1,
7192 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7193 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7194
7195 /*
7196 * Wait at least 100 clocks before re-enabling clock gating.
7197 * See the definition of L3SQCREG1 in BSpec.
7198 */
7199 POSTING_READ(GEN8_L3SQCREG1);
7200 udelay(1);
7201 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7202}
7203
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007204static void kabylake_init_clock_gating(struct drm_device *dev)
7205{
Mika Kuoppala9146f302016-06-07 17:19:01 +03007206 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007207
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007208 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007209
7210 /* WaDisableSDEUnitClockGating:kbl */
7211 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7212 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7213 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007214
7215 /* WaDisableGamClockGating:kbl */
7216 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7217 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7218 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007219
7220 /* WaFbcNukeOnHostModify:kbl */
7221 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7222 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007223}
7224
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007225static void skylake_init_clock_gating(struct drm_device *dev)
7226{
Mika Kuoppalac584e2d2016-06-07 17:19:18 +03007227 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala44fff992016-06-07 17:19:09 +03007228
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007229 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007230
7231 /* WAC6entrylatency:skl */
7232 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7233 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007234
7235 /* WaFbcNukeOnHostModify:skl */
7236 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7237 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007238}
7239
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007240static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007241{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007242 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007243 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007244
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007245 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007246
Ben Widawskyab57fff2013-12-12 15:28:04 -08007247 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007248 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007249
Ben Widawskyab57fff2013-12-12 15:28:04 -08007250 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007251 I915_WRITE(CHICKEN_PAR1_1,
7252 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7253
Ben Widawskyab57fff2013-12-12 15:28:04 -08007254 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007255 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007256 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007257 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007258 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007259 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007260
Ben Widawskyab57fff2013-12-12 15:28:04 -08007261 /* WaVSRefCountFullforceMissDisable:bdw */
7262 /* WaDSRefCountFullforceMissDisable:bdw */
7263 I915_WRITE(GEN7_FF_THREAD_MODE,
7264 I915_READ(GEN7_FF_THREAD_MODE) &
7265 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007266
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007267 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7268 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007269
7270 /* WaDisableSDEUnitClockGating:bdw */
7271 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7272 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007273
Imre Deak450174f2016-05-03 15:54:21 +03007274 /* WaProgramL3SqcReg1Default:bdw */
7275 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007276
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007277 /*
7278 * WaGttCachingOffByDefault:bdw
7279 * GTT cache may not work with big pages, so if those
7280 * are ever enabled GTT cache may need to be disabled.
7281 */
7282 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7283
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007284 /* WaKVMNotificationOnConfigChange:bdw */
7285 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7286 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7287
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007288 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007289}
7290
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007291static void haswell_init_clock_gating(struct drm_device *dev)
7292{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007293 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007294
Ville Syrjälä017636c2013-12-05 15:51:37 +02007295 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007296
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007297 /* L3 caching of data atomics doesn't work -- disable it. */
7298 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7299 I915_WRITE(HSW_ROW_CHICKEN3,
7300 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7301
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007302 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007303 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7304 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7305 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7306
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007307 /* WaVSRefCountFullforceMissDisable:hsw */
7308 I915_WRITE(GEN7_FF_THREAD_MODE,
7309 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007310
Akash Goel4e046322014-04-04 17:14:38 +05307311 /* WaDisable_RenderCache_OperationalFlush:hsw */
7312 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7313
Chia-I Wufe27c602014-01-28 13:29:33 +08007314 /* enable HiZ Raw Stall Optimization */
7315 I915_WRITE(CACHE_MODE_0_GEN7,
7316 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7317
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007318 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007319 I915_WRITE(CACHE_MODE_1,
7320 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007321
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007322 /*
7323 * BSpec recommends 8x4 when MSAA is used,
7324 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007325 *
7326 * Note that PS/WM thread counts depend on the WIZ hashing
7327 * disable bit, which we don't touch here, but it's good
7328 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007329 */
7330 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007331 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007332
Kenneth Graunke94411592014-12-31 16:23:00 -08007333 /* WaSampleCChickenBitEnable:hsw */
7334 I915_WRITE(HALF_SLICE_CHICKEN3,
7335 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7336
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007337 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007338 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7339
Paulo Zanoni90a88642013-05-03 17:23:45 -03007340 /* WaRsPkgCStateDisplayPMReq:hsw */
7341 I915_WRITE(CHICKEN_PAR1_1,
7342 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007343
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007344 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007345}
7346
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007347static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007348{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007349 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007350 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007351
Ville Syrjälä017636c2013-12-05 15:51:37 +02007352 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007353
Damien Lespiau231e54f2012-10-19 17:55:41 +01007354 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007355
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007356 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007357 I915_WRITE(_3D_CHICKEN3,
7358 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7359
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007360 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007361 I915_WRITE(IVB_CHICKEN3,
7362 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7363 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7364
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007365 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007366 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007367 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7368 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007369
Akash Goel4e046322014-04-04 17:14:38 +05307370 /* WaDisable_RenderCache_OperationalFlush:ivb */
7371 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7372
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007373 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007374 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7375 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7376
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007377 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007378 I915_WRITE(GEN7_L3CNTLREG1,
7379 GEN7_WA_FOR_GEN7_L3_CONTROL);
7380 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007381 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007382 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007383 I915_WRITE(GEN7_ROW_CHICKEN2,
7384 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007385 else {
7386 /* must write both registers */
7387 I915_WRITE(GEN7_ROW_CHICKEN2,
7388 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007389 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7390 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007391 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007392
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007393 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007394 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7395 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7396
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007397 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007398 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007399 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007400 */
7401 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007402 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007403
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007404 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007405 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7406 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7407 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7408
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007409 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007410
7411 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007412
Chris Wilson22721342014-03-04 09:41:43 +00007413 if (0) { /* causes HiZ corruption on ivb:gt1 */
7414 /* enable HiZ Raw Stall Optimization */
7415 I915_WRITE(CACHE_MODE_0_GEN7,
7416 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7417 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007418
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007419 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007420 I915_WRITE(CACHE_MODE_1,
7421 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007422
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007423 /*
7424 * BSpec recommends 8x4 when MSAA is used,
7425 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007426 *
7427 * Note that PS/WM thread counts depend on the WIZ hashing
7428 * disable bit, which we don't touch here, but it's good
7429 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007430 */
7431 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007432 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007433
Ben Widawsky20848222012-05-04 18:58:59 -07007434 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7435 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7436 snpcr |= GEN6_MBC_SNPCR_MED;
7437 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007438
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007439 if (!HAS_PCH_NOP(dev_priv))
Ben Widawskyab5c6082013-04-05 13:12:41 -07007440 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007441
7442 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007443}
7444
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007445static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007446{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007447 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007448
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007449 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007450 I915_WRITE(_3D_CHICKEN3,
7451 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7452
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007453 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007454 I915_WRITE(IVB_CHICKEN3,
7455 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7456 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7457
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007458 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007459 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007460 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007461 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7462 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007463
Akash Goel4e046322014-04-04 17:14:38 +05307464 /* WaDisable_RenderCache_OperationalFlush:vlv */
7465 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7466
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007467 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007468 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7469 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7470
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007471 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007472 I915_WRITE(GEN7_ROW_CHICKEN2,
7473 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7474
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007475 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007476 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7477 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7478 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7479
Ville Syrjälä46680e02014-01-22 21:33:01 +02007480 gen7_setup_fixed_func_scheduler(dev_priv);
7481
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007482 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007483 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007484 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007485 */
7486 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007487 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007488
Akash Goelc98f5062014-03-24 23:00:07 +05307489 /* WaDisableL3Bank2xClockGate:vlv
7490 * Disabling L3 clock gating- MMIO 940c[25] = 1
7491 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7492 I915_WRITE(GEN7_UCGCTL4,
7493 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007494
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007495 /*
7496 * BSpec says this must be set, even though
7497 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7498 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007499 I915_WRITE(CACHE_MODE_1,
7500 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007501
7502 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007503 * BSpec recommends 8x4 when MSAA is used,
7504 * however in practice 16x4 seems fastest.
7505 *
7506 * Note that PS/WM thread counts depend on the WIZ hashing
7507 * disable bit, which we don't touch here, but it's good
7508 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7509 */
7510 I915_WRITE(GEN7_GT_MODE,
7511 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7512
7513 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007514 * WaIncreaseL3CreditsForVLVB0:vlv
7515 * This is the hardware default actually.
7516 */
7517 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7518
7519 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007520 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007521 * Disable clock gating on th GCFG unit to prevent a delay
7522 * in the reporting of vblank events.
7523 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007524 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007525}
7526
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007527static void cherryview_init_clock_gating(struct drm_device *dev)
7528{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007529 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007530
Ville Syrjälä232ce332014-04-09 13:28:35 +03007531 /* WaVSRefCountFullforceMissDisable:chv */
7532 /* WaDSRefCountFullforceMissDisable:chv */
7533 I915_WRITE(GEN7_FF_THREAD_MODE,
7534 I915_READ(GEN7_FF_THREAD_MODE) &
7535 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007536
7537 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7538 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7539 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007540
7541 /* WaDisableCSUnitClockGating:chv */
7542 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7543 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007544
7545 /* WaDisableSDEUnitClockGating:chv */
7546 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7547 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007548
7549 /*
Imre Deak450174f2016-05-03 15:54:21 +03007550 * WaProgramL3SqcReg1Default:chv
7551 * See gfxspecs/Related Documents/Performance Guide/
7552 * LSQC Setting Recommendations.
7553 */
7554 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7555
7556 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007557 * GTT cache may not work with big pages, so if those
7558 * are ever enabled GTT cache may need to be disabled.
7559 */
7560 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007561}
7562
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007563static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007564{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007565 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007566 uint32_t dspclk_gate;
7567
7568 I915_WRITE(RENCLK_GATE_D1, 0);
7569 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7570 GS_UNIT_CLOCK_GATE_DISABLE |
7571 CL_UNIT_CLOCK_GATE_DISABLE);
7572 I915_WRITE(RAMCLK_GATE_D, 0);
7573 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7574 OVRUNIT_CLOCK_GATE_DISABLE |
7575 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007576 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007577 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7578 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007579
7580 /* WaDisableRenderCachePipelinedFlush */
7581 I915_WRITE(CACHE_MODE_0,
7582 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007583
Akash Goel4e046322014-04-04 17:14:38 +05307584 /* WaDisable_RenderCache_OperationalFlush:g4x */
7585 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7586
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007587 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007588}
7589
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007590static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007591{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007592 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007593
7594 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7595 I915_WRITE(RENCLK_GATE_D2, 0);
7596 I915_WRITE(DSPCLK_GATE_D, 0);
7597 I915_WRITE(RAMCLK_GATE_D, 0);
7598 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007599 I915_WRITE(MI_ARB_STATE,
7600 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307601
7602 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7603 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007604}
7605
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007606static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007607{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007608 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007609
7610 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7611 I965_RCC_CLOCK_GATE_DISABLE |
7612 I965_RCPB_CLOCK_GATE_DISABLE |
7613 I965_ISC_CLOCK_GATE_DISABLE |
7614 I965_FBC_CLOCK_GATE_DISABLE);
7615 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007616 I915_WRITE(MI_ARB_STATE,
7617 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307618
7619 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7620 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007621}
7622
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007623static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007624{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007625 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007626 u32 dstate = I915_READ(D_STATE);
7627
7628 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7629 DSTATE_DOT_CLOCK_GATING;
7630 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007631
7632 if (IS_PINEVIEW(dev))
7633 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007634
7635 /* IIR "flip pending" means done if this bit is set */
7636 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007637
7638 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007639 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007640
7641 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7642 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007643
7644 I915_WRITE(MI_ARB_STATE,
7645 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007646}
7647
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007648static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007649{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007650 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007651
7652 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007653
7654 /* interrupts should cause a wake up from C3 */
7655 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7656 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007657
7658 I915_WRITE(MEM_MODE,
7659 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007660}
7661
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007662static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007663{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007664 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007665
7666 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007667
7668 I915_WRITE(MEM_MODE,
7669 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7670 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007671}
7672
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007673void intel_init_clock_gating(struct drm_device *dev)
7674{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007675 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007676
Imre Deakbb400da2016-03-16 13:38:54 +02007677 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007678}
7679
Imre Deak7d708ee2013-04-17 14:04:50 +03007680void intel_suspend_hw(struct drm_device *dev)
7681{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007682 if (HAS_PCH_LPT(to_i915(dev)))
Imre Deak7d708ee2013-04-17 14:04:50 +03007683 lpt_suspend_hw(dev);
7684}
7685
Imre Deakbb400da2016-03-16 13:38:54 +02007686static void nop_init_clock_gating(struct drm_device *dev)
7687{
7688 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7689}
7690
7691/**
7692 * intel_init_clock_gating_hooks - setup the clock gating hooks
7693 * @dev_priv: device private
7694 *
7695 * Setup the hooks that configure which clocks of a given platform can be
7696 * gated and also apply various GT and display specific workarounds for these
7697 * platforms. Note that some GT specific workarounds are applied separately
7698 * when GPU contexts or batchbuffers start their execution.
7699 */
7700void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7701{
7702 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007703 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007704 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007705 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007706 else if (IS_BROXTON(dev_priv))
7707 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7708 else if (IS_BROADWELL(dev_priv))
7709 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7710 else if (IS_CHERRYVIEW(dev_priv))
7711 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7712 else if (IS_HASWELL(dev_priv))
7713 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7714 else if (IS_IVYBRIDGE(dev_priv))
7715 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7716 else if (IS_VALLEYVIEW(dev_priv))
7717 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7718 else if (IS_GEN6(dev_priv))
7719 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7720 else if (IS_GEN5(dev_priv))
7721 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7722 else if (IS_G4X(dev_priv))
7723 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7724 else if (IS_CRESTLINE(dev_priv))
7725 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7726 else if (IS_BROADWATER(dev_priv))
7727 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7728 else if (IS_GEN3(dev_priv))
7729 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7730 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7731 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7732 else if (IS_GEN2(dev_priv))
7733 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7734 else {
7735 MISSING_CASE(INTEL_DEVID(dev_priv));
7736 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7737 }
7738}
7739
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007740/* Set up chip specific power management-related functions */
7741void intel_init_pm(struct drm_device *dev)
7742{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007743 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007744
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007745 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007746
Daniel Vetterc921aba2012-04-26 23:28:17 +02007747 /* For cxsr */
7748 if (IS_PINEVIEW(dev))
7749 i915_pineview_get_mem_freq(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007750 else if (IS_GEN5(dev_priv))
Daniel Vetterc921aba2012-04-26 23:28:17 +02007751 i915_ironlake_get_mem_freq(dev);
7752
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007753 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007754 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007755 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007756 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007757 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007758 } else if (HAS_PCH_SPLIT(dev_priv)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007759 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007760
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007761 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007762 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007763 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02007764 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007765 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007766 dev_priv->display.compute_intermediate_wm =
7767 ilk_compute_intermediate_wm;
7768 dev_priv->display.initial_watermarks =
7769 ilk_initial_watermarks;
7770 dev_priv->display.optimize_watermarks =
7771 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007772 } else {
7773 DRM_DEBUG_KMS("Failed to read display plane latency. "
7774 "Disable CxSR\n");
7775 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007776 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007777 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007778 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007779 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007780 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007781 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007782 } else if (IS_PINEVIEW(dev)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007783 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007784 dev_priv->is_ddr3,
7785 dev_priv->fsb_freq,
7786 dev_priv->mem_freq)) {
7787 DRM_INFO("failed to find known CxSR latency "
7788 "(found ddr%s fsb freq %d, mem freq %d), "
7789 "disabling CxSR\n",
7790 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7791 dev_priv->fsb_freq, dev_priv->mem_freq);
7792 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007793 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007794 dev_priv->display.update_wm = NULL;
7795 } else
7796 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007797 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007798 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007799 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007800 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007801 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007802 dev_priv->display.update_wm = i9xx_update_wm;
7803 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01007804 } else if (IS_GEN2(dev_priv)) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007805 if (INTEL_INFO(dev)->num_pipes == 1) {
7806 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007807 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007808 } else {
7809 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007810 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007811 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007812 } else {
7813 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007814 }
7815}
7816
Lyude87660502016-08-17 15:55:53 -04007817static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7818{
7819 uint32_t flags =
7820 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7821
7822 switch (flags) {
7823 case GEN6_PCODE_SUCCESS:
7824 return 0;
7825 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7826 case GEN6_PCODE_ILLEGAL_CMD:
7827 return -ENXIO;
7828 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007829 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007830 return -EOVERFLOW;
7831 case GEN6_PCODE_TIMEOUT:
7832 return -ETIMEDOUT;
7833 default:
7834 MISSING_CASE(flags)
7835 return 0;
7836 }
7837}
7838
7839static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7840{
7841 uint32_t flags =
7842 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7843
7844 switch (flags) {
7845 case GEN6_PCODE_SUCCESS:
7846 return 0;
7847 case GEN6_PCODE_ILLEGAL_CMD:
7848 return -ENXIO;
7849 case GEN7_PCODE_TIMEOUT:
7850 return -ETIMEDOUT;
7851 case GEN7_PCODE_ILLEGAL_DATA:
7852 return -EINVAL;
7853 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7854 return -EOVERFLOW;
7855 default:
7856 MISSING_CASE(flags);
7857 return 0;
7858 }
7859}
7860
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007861int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007862{
Lyude87660502016-08-17 15:55:53 -04007863 int status;
7864
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007865 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007866
Chris Wilson3f5582d2016-06-30 15:32:45 +01007867 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7868 * use te fw I915_READ variants to reduce the amount of work
7869 * required when reading/writing.
7870 */
7871
7872 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007873 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7874 return -EAGAIN;
7875 }
7876
Chris Wilson3f5582d2016-06-30 15:32:45 +01007877 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7878 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7879 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007880
Chris Wilson3f5582d2016-06-30 15:32:45 +01007881 if (intel_wait_for_register_fw(dev_priv,
7882 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7883 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007884 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7885 return -ETIMEDOUT;
7886 }
7887
Chris Wilson3f5582d2016-06-30 15:32:45 +01007888 *val = I915_READ_FW(GEN6_PCODE_DATA);
7889 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007890
Lyude87660502016-08-17 15:55:53 -04007891 if (INTEL_GEN(dev_priv) > 6)
7892 status = gen7_check_mailbox_status(dev_priv);
7893 else
7894 status = gen6_check_mailbox_status(dev_priv);
7895
7896 if (status) {
7897 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7898 status);
7899 return status;
7900 }
7901
Ben Widawsky42c05262012-09-26 10:34:00 -07007902 return 0;
7903}
7904
Chris Wilson3f5582d2016-06-30 15:32:45 +01007905int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007906 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007907{
Lyude87660502016-08-17 15:55:53 -04007908 int status;
7909
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007910 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007911
Chris Wilson3f5582d2016-06-30 15:32:45 +01007912 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7913 * use te fw I915_READ variants to reduce the amount of work
7914 * required when reading/writing.
7915 */
7916
7917 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007918 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7919 return -EAGAIN;
7920 }
7921
Chris Wilson3f5582d2016-06-30 15:32:45 +01007922 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7923 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007924
Chris Wilson3f5582d2016-06-30 15:32:45 +01007925 if (intel_wait_for_register_fw(dev_priv,
7926 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7927 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007928 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7929 return -ETIMEDOUT;
7930 }
7931
Chris Wilson3f5582d2016-06-30 15:32:45 +01007932 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007933
Lyude87660502016-08-17 15:55:53 -04007934 if (INTEL_GEN(dev_priv) > 6)
7935 status = gen7_check_mailbox_status(dev_priv);
7936 else
7937 status = gen6_check_mailbox_status(dev_priv);
7938
7939 if (status) {
7940 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7941 status);
7942 return status;
7943 }
7944
Ben Widawsky42c05262012-09-26 10:34:00 -07007945 return 0;
7946}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007947
Ville Syrjälädd06f882014-11-10 22:55:12 +02007948static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7949{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007950 /*
7951 * N = val - 0xb7
7952 * Slow = Fast = GPLL ref * N
7953 */
7954 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007955}
7956
Fengguang Wub55dd642014-07-12 11:21:39 +02007957static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007958{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007959 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007960}
7961
Fengguang Wub55dd642014-07-12 11:21:39 +02007962static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307963{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007964 /*
7965 * N = val / 2
7966 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7967 */
7968 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307969}
7970
Fengguang Wub55dd642014-07-12 11:21:39 +02007971static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307972{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007973 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007974 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307975}
7976
Ville Syrjälä616bc822015-01-23 21:04:25 +02007977int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7978{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007979 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007980 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7981 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007982 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007983 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007984 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007985 return byt_gpu_freq(dev_priv, val);
7986 else
7987 return val * GT_FREQUENCY_MULTIPLIER;
7988}
7989
Ville Syrjälä616bc822015-01-23 21:04:25 +02007990int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7991{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007992 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007993 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7994 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007995 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007996 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007997 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007998 return byt_freq_opcode(dev_priv, val);
7999 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008000 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308001}
8002
Chris Wilson6ad790c2015-04-07 16:20:31 +01008003struct request_boost {
8004 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008005 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008006};
8007
8008static void __intel_rps_boost_work(struct work_struct *work)
8009{
8010 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008011 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008012
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008013 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008014 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008015
Chris Wilsone8a261e2016-07-20 13:31:49 +01008016 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008017 kfree(boost);
8018}
8019
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008020void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008021{
8022 struct request_boost *boost;
8023
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008024 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008025 return;
8026
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008027 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008028 return;
8029
Chris Wilson6ad790c2015-04-07 16:20:31 +01008030 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8031 if (boost == NULL)
8032 return;
8033
Chris Wilsone8a261e2016-07-20 13:31:49 +01008034 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008035
8036 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008037 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008038}
8039
Daniel Vetterf742a552013-12-06 10:17:53 +01008040void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01008041{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008042 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01008043
Daniel Vetterf742a552013-12-06 10:17:53 +01008044 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008045 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008046
Chris Wilson54b4f682016-07-21 21:16:19 +01008047 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8048 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008049 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008050
Paulo Zanoni33688d92014-03-07 20:08:19 -03008051 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008052 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008053}