blob: 74fd6aa7afc783b166f6e47a96bd95814a6a360b [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Sam Ravnborgd0e93592019-01-26 13:25:24 +010028#include <linux/module.h>
Chris Wilson08ea70a2018-08-12 23:36:31 +010029#include <linux/pm_runtime.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010030
31#include <drm/drm_atomic_helper.h>
32#include <drm/drm_fourcc.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070033#include <drm/drm_plane_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010034
Jani Nikuladf0566a2019-06-13 11:44:16 +030035#include "display/intel_atomic.h"
Ville Syrjälä3df3fe22020-11-06 19:30:42 +020036#include "display/intel_atomic_plane.h"
Stanislav Lisovskiycac91e62020-05-22 16:18:43 +030037#include "display/intel_bw.h"
Ville Syrjälä7785ae02021-04-30 17:39:44 +030038#include "display/intel_de.h"
Jani Nikula1d455f82019-08-06 14:39:33 +030039#include "display/intel_display_types.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030040#include "display/intel_fbc.h"
41#include "display/intel_sprite.h"
Dave Airlie46d12f92021-02-05 16:48:36 +020042#include "display/skl_universal_plane.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030043
Andi Shyti0dc3c562019-10-20 19:41:39 +010044#include "gt/intel_llc.h"
45
Eugeni Dodonov85208be2012-04-16 22:20:34 -030046#include "i915_drv.h"
Jani Nikulaa10510a2020-02-27 19:00:47 +020047#include "i915_fixed.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030048#include "i915_irq.h"
Jani Nikulaa09d9a82019-08-06 13:07:28 +030049#include "i915_trace.h"
Jani Nikula696173b2019-04-05 14:00:15 +030050#include "intel_pm.h"
Chris Wilson56c50982019-04-26 09:17:22 +010051#include "intel_sideband.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020052#include "../../../platform/x86/intel_ips.h"
Eugeni Dodonov85208be2012-04-16 22:20:34 -030053
Jani Nikulaa10510a2020-02-27 19:00:47 +020054/* Stores plane specific WM parameters */
55struct skl_wm_params {
56 bool x_tiled, y_tiled;
57 bool rc_surface;
58 bool is_planar;
59 u32 width;
60 u8 cpp;
61 u32 plane_pixel_rate;
62 u32 y_min_scanlines;
63 u32 plane_bytes_per_line;
64 uint_fixed_16_16_t plane_blocks_per_line;
65 uint_fixed_16_16_t y_tile_minimum;
66 u32 linetime_us;
67 u32 dbuf_block_size;
68};
69
70/* used in computing the new watermarks state */
71struct intel_wm_config {
72 unsigned int num_pipes_active;
73 bool sprites_enabled;
74 bool sprites_scaled;
75};
76
Ville Syrjälä46f16e62016-10-31 22:37:22 +020077static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030078{
Ville Syrjälä93564042017-08-24 22:10:51 +030079 if (HAS_LLC(dev_priv)) {
80 /*
81 * WaCompressedResourceDisplayNewHashMode:skl,kbl
Lucas De Marchie0403cb2017-12-05 11:01:17 -080082 * Display WA #0390: skl,kbl
Ville Syrjälä93564042017-08-24 22:10:51 +030083 *
84 * Must match Sampler, Pixel Back End, and Media. See
85 * WaCompressedResourceSamplerPbeMediaNewHashMode.
86 */
Jani Nikula5f461662020-11-30 13:15:58 +020087 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
88 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) |
Ville Syrjälä93564042017-08-24 22:10:51 +030089 SKL_DE_COMPRESSED_HASH_MODE);
90 }
91
Rodrigo Vivi82525c12017-06-08 08:50:00 -070092 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl,cfl */
Jani Nikula5f461662020-11-30 13:15:58 +020093 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
94 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030095
Rodrigo Vivi82525c12017-06-08 08:50:00 -070096 /* WaEnableChickenDCPR:skl,bxt,kbl,glk,cfl */
Jani Nikula5f461662020-11-30 13:15:58 +020097 intel_uncore_write(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
98 intel_uncore_read(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030099
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300100 /*
101 * WaFbcWakeMemOn:skl,bxt,kbl,glk,cfl
102 * Display WA #0859: skl,bxt,kbl,glk,cfl
103 */
Jani Nikula5f461662020-11-30 13:15:58 +0200104 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Mika Kuoppala303d4ea2016-06-07 17:19:17 +0300105 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300106}
107
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200108static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +0200109{
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200110 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +0200111
Nick Hoatha7546152015-06-29 14:07:32 +0100112 /* WaDisableSDEUnitClockGating:bxt */
Jani Nikula5f461662020-11-30 13:15:58 +0200113 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Nick Hoatha7546152015-06-29 14:07:32 +0100114 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
115
Imre Deak32608ca2015-03-11 11:10:27 +0200116 /*
117 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200118 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200119 */
Jani Nikula5f461662020-11-30 13:15:58 +0200120 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200121 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +0200122
123 /*
124 * Wa: Backlight PWM may stop in the asserted state, causing backlight
125 * to stay fully on.
126 */
Jani Nikula5f461662020-11-30 13:15:58 +0200127 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_0, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_0) |
Jani Nikula8aeaf642017-02-15 17:21:37 +0200128 PWM1_GATING_DIS | PWM2_GATING_DIS);
Uma Shankar1d85a292018-08-07 21:15:35 +0530129
130 /*
131 * Lower the display internal timeout.
132 * This is needed to avoid any hard hangs when DSI port PLL
133 * is off and a MMIO access is attempted by any privilege
134 * application, using batch buffers or any other means.
135 */
Jani Nikula5f461662020-11-30 13:15:58 +0200136 intel_uncore_write(&dev_priv->uncore, RM_TIMEOUT, MMIO_TIMEOUT_US(950));
Ville Syrjäläc4615b22020-07-08 16:12:21 +0300137
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300138 /*
139 * WaFbcTurnOffFbcWatermark:bxt
140 * Display WA #0562: bxt
141 */
Jani Nikula5f461662020-11-30 13:15:58 +0200142 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +0300143 DISP_FBC_WM_DIS);
Ville Syrjäläcd7a8812020-07-08 16:12:22 +0300144
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +0300145 /*
146 * WaFbcHighMemBwCorruptionAvoidance:bxt
147 * Display WA #0883: bxt
148 */
Jani Nikula5f461662020-11-30 13:15:58 +0200149 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjäläcd7a8812020-07-08 16:12:22 +0300150 ILK_DPFC_DISABLE_DUMMY0);
Imre Deaka82abe42015-03-27 14:00:04 +0200151}
152
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200153static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
154{
155 gen9_init_clock_gating(dev_priv);
156
157 /*
158 * WaDisablePWMClockGating:glk
159 * Backlight PWM may stop in the asserted state, causing backlight
160 * to stay fully on.
161 */
Jani Nikula5f461662020-11-30 13:15:58 +0200162 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_0, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_0) |
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200163 PWM1_GATING_DIS | PWM2_GATING_DIS);
164}
165
Lucas De Marchi1d218222019-12-24 00:40:04 -0800166static void pnv_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200167{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168 u32 tmp;
169
Jani Nikula5f461662020-11-30 13:15:58 +0200170 tmp = intel_uncore_read(&dev_priv->uncore, CLKCFG);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200171
172 switch (tmp & CLKCFG_FSB_MASK) {
173 case CLKCFG_FSB_533:
174 dev_priv->fsb_freq = 533; /* 133*4 */
175 break;
176 case CLKCFG_FSB_800:
177 dev_priv->fsb_freq = 800; /* 200*4 */
178 break;
179 case CLKCFG_FSB_667:
180 dev_priv->fsb_freq = 667; /* 167*4 */
181 break;
182 case CLKCFG_FSB_400:
183 dev_priv->fsb_freq = 400; /* 100*4 */
184 break;
185 }
186
187 switch (tmp & CLKCFG_MEM_MASK) {
188 case CLKCFG_MEM_533:
189 dev_priv->mem_freq = 533;
190 break;
191 case CLKCFG_MEM_667:
192 dev_priv->mem_freq = 667;
193 break;
194 case CLKCFG_MEM_800:
195 dev_priv->mem_freq = 800;
196 break;
197 }
198
199 /* detect pineview DDR3 setting */
Jani Nikula5f461662020-11-30 13:15:58 +0200200 tmp = intel_uncore_read(&dev_priv->uncore, CSHRDDR3CTL);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200201 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
202}
203
Lucas De Marchi9eae5e22019-12-24 00:40:09 -0800204static void ilk_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200205{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200206 u16 ddrpll, csipll;
207
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +0100208 ddrpll = intel_uncore_read16(&dev_priv->uncore, DDRMPLL1);
209 csipll = intel_uncore_read16(&dev_priv->uncore, CSIPLL0);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210
211 switch (ddrpll & 0xff) {
212 case 0xc:
213 dev_priv->mem_freq = 800;
214 break;
215 case 0x10:
216 dev_priv->mem_freq = 1066;
217 break;
218 case 0x14:
219 dev_priv->mem_freq = 1333;
220 break;
221 case 0x18:
222 dev_priv->mem_freq = 1600;
223 break;
224 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300225 drm_dbg(&dev_priv->drm, "unknown memory frequency 0x%02x\n",
226 ddrpll & 0xff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 dev_priv->mem_freq = 0;
228 break;
229 }
230
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 switch (csipll & 0x3ff) {
232 case 0x00c:
233 dev_priv->fsb_freq = 3200;
234 break;
235 case 0x00e:
236 dev_priv->fsb_freq = 3733;
237 break;
238 case 0x010:
239 dev_priv->fsb_freq = 4266;
240 break;
241 case 0x012:
242 dev_priv->fsb_freq = 4800;
243 break;
244 case 0x014:
245 dev_priv->fsb_freq = 5333;
246 break;
247 case 0x016:
248 dev_priv->fsb_freq = 5866;
249 break;
250 case 0x018:
251 dev_priv->fsb_freq = 6400;
252 break;
253 default:
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300254 drm_dbg(&dev_priv->drm, "unknown fsb frequency 0x%04x\n",
255 csipll & 0x3ff);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200256 dev_priv->fsb_freq = 0;
257 break;
258 }
Daniel Vetterc921aba2012-04-26 23:28:17 +0200259}
260
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300261static const struct cxsr_latency cxsr_latency_table[] = {
262 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
263 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
264 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
265 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
266 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
267
268 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
269 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
270 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
271 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
272 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
273
274 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
275 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
276 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
277 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
278 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
279
280 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
281 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
282 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
283 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
284 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
285
286 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
287 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
288 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
289 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
290 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
291
292 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
293 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
294 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
295 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
296 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
297};
298
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100299static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
300 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300301 int fsb,
302 int mem)
303{
304 const struct cxsr_latency *latency;
305 int i;
306
307 if (fsb == 0 || mem == 0)
308 return NULL;
309
310 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
311 latency = &cxsr_latency_table[i];
312 if (is_desktop == latency->is_desktop &&
313 is_ddr3 == latency->is_ddr3 &&
314 fsb == latency->fsb_freq && mem == latency->mem_freq)
315 return latency;
316 }
317
318 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
319
320 return NULL;
321}
322
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200323static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
324{
325 u32 val;
326
Chris Wilson337fa6e2019-04-26 09:17:20 +0100327 vlv_punit_get(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200328
329 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
330 if (enable)
331 val &= ~FORCE_DDR_HIGH_FREQ;
332 else
333 val |= FORCE_DDR_HIGH_FREQ;
334 val &= ~FORCE_DDR_LOW_FREQ;
335 val |= FORCE_DDR_FREQ_REQ_ACK;
336 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
337
338 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
339 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300340 drm_err(&dev_priv->drm,
341 "timed out waiting for Punit DDR DVFS request\n");
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200342
Chris Wilson337fa6e2019-04-26 09:17:20 +0100343 vlv_punit_put(dev_priv);
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200344}
345
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200346static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
347{
348 u32 val;
349
Chris Wilson337fa6e2019-04-26 09:17:20 +0100350 vlv_punit_get(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200351
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200352 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200353 if (enable)
354 val |= DSP_MAXFIFO_PM5_ENABLE;
355 else
356 val &= ~DSP_MAXFIFO_PM5_ENABLE;
Ville Syrjäläc11b8132018-11-29 19:55:03 +0200357 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200358
Chris Wilson337fa6e2019-04-26 09:17:20 +0100359 vlv_punit_put(dev_priv);
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200360}
361
Ville Syrjäläf4998962015-03-10 17:02:21 +0200362#define FW_WM(value, plane) \
363 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
364
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200365static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300366{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200367 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300368 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300369
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100370 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200371 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
372 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
373 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200374 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200375 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
376 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
377 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200378 } else if (IS_PINEVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200379 val = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200380 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
381 if (enable)
382 val |= PINEVIEW_SELF_REFRESH_EN;
383 else
384 val &= ~PINEVIEW_SELF_REFRESH_EN;
Jani Nikula5f461662020-11-30 13:15:58 +0200385 intel_uncore_write(&dev_priv->uncore, DSPFW3, val);
386 intel_uncore_posting_read(&dev_priv->uncore, DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100387 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +0200388 was_enabled = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300389 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
390 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
Jani Nikula5f461662020-11-30 13:15:58 +0200391 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, val);
392 intel_uncore_posting_read(&dev_priv->uncore, FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100393 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300394 /*
395 * FIXME can't find a bit like this for 915G, and
396 * and yet it does have the related watermark in
397 * FW_BLC_SELF. What's going on?
398 */
Jani Nikula5f461662020-11-30 13:15:58 +0200399 was_enabled = intel_uncore_read(&dev_priv->uncore, INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300400 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
401 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
Jani Nikula5f461662020-11-30 13:15:58 +0200402 intel_uncore_write(&dev_priv->uncore, INSTPM, val);
403 intel_uncore_posting_read(&dev_priv->uncore, INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300404 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200405 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300406 }
407
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200408 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
409
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300410 drm_dbg_kms(&dev_priv->drm, "memory self-refresh is %s (was %s)\n",
411 enableddisabled(enable),
412 enableddisabled(was_enabled));
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200413
414 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300415}
416
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300417/**
418 * intel_set_memory_cxsr - Configure CxSR state
419 * @dev_priv: i915 device
420 * @enable: Allow vs. disallow CxSR
421 *
422 * Allow or disallow the system to enter a special CxSR
423 * (C-state self refresh) state. What typically happens in CxSR mode
424 * is that several display FIFOs may get combined into a single larger
425 * FIFO for a particular plane (so called max FIFO mode) to allow the
426 * system to defer memory fetches longer, and the memory will enter
427 * self refresh.
428 *
429 * Note that enabling CxSR does not guarantee that the system enter
430 * this special mode, nor does it guarantee that the system stays
431 * in that mode once entered. So this just allows/disallows the system
432 * to autonomously utilize the CxSR mode. Other factors such as core
433 * C-states will affect when/if the system actually enters/exits the
434 * CxSR mode.
435 *
436 * Note that on VLV/CHV this actually only controls the max FIFO mode,
437 * and the system is free to enter/exit memory self refresh at any time
438 * even when the use of CxSR has been disallowed.
439 *
440 * While the system is actually in the CxSR/max FIFO mode, some plane
441 * control registers will not get latched on vblank. Thus in order to
442 * guarantee the system will respond to changes in the plane registers
443 * we must always disallow CxSR prior to making changes to those registers.
444 * Unfortunately the system will re-evaluate the CxSR conditions at
445 * frame start which happens after vblank start (which is when the plane
446 * registers would get latched), so we can't proceed with the plane update
447 * during the same frame where we disallowed CxSR.
448 *
449 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
450 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
451 * the hardware w.r.t. HPLL SR when writing to plane registers.
452 * Disallowing just CxSR is sufficient.
453 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200454bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200455{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200456 bool ret;
457
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200458 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200459 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300460 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
461 dev_priv->wm.vlv.cxsr = enable;
462 else if (IS_G4X(dev_priv))
463 dev_priv->wm.g4x.cxsr = enable;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200464 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200465
466 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200467}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200468
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300469/*
470 * Latency for FIFO fetches is dependent on several factors:
471 * - memory configuration (speed, channels)
472 * - chipset
473 * - current MCH state
474 * It can be fairly high in some situations, so here we assume a fairly
475 * pessimal value. It's a tradeoff between extra memory fetches (if we
476 * set this value too high, the FIFO will fetch frequently to stay full)
477 * and power consumption (set it too low to save power and we might see
478 * FIFO underruns and display "flicker").
479 *
480 * A value of 5us seems to be a good balance; safe for very low end
481 * platforms but not overly aggressive on lower latency configs.
482 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100483static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300484
Ville Syrjäläb5004722015-03-05 21:19:47 +0200485#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
486 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
487
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200488static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200489{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +0100490 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200492 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200493 enum pipe pipe = crtc->pipe;
494 int sprite0_start, sprite1_start;
Kees Cook2713eb42020-02-20 16:05:17 -0800495 u32 dsparb, dsparb2, dsparb3;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200496
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200497 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200498 case PIPE_A:
Jani Nikula5f461662020-11-30 13:15:58 +0200499 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
500 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200501 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
502 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
503 break;
504 case PIPE_B:
Jani Nikula5f461662020-11-30 13:15:58 +0200505 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
506 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200507 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
508 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
509 break;
510 case PIPE_C:
Jani Nikula5f461662020-11-30 13:15:58 +0200511 dsparb2 = intel_uncore_read(&dev_priv->uncore, DSPARB2);
512 dsparb3 = intel_uncore_read(&dev_priv->uncore, DSPARB3);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200513 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
514 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
515 break;
516 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200517 MISSING_CASE(pipe);
518 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200519 }
520
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200521 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
522 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
523 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
524 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200525}
526
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200527static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv,
528 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529{
Jani Nikula5f461662020-11-30 13:15:58 +0200530 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300531 int size;
532
533 size = dsparb & 0x7f;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200534 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300535 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
536
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300537 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
538 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300539
540 return size;
541}
542
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200543static int i830_get_fifo_size(struct drm_i915_private *dev_priv,
544 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545{
Jani Nikula5f461662020-11-30 13:15:58 +0200546 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300547 int size;
548
549 size = dsparb & 0x1ff;
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200550 if (i9xx_plane == PLANE_B)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
552 size >>= 1; /* Convert to cachelines */
553
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300554 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
555 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556
557 return size;
558}
559
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200560static int i845_get_fifo_size(struct drm_i915_private *dev_priv,
561 enum i9xx_plane_id i9xx_plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300562{
Jani Nikula5f461662020-11-30 13:15:58 +0200563 u32 dsparb = intel_uncore_read(&dev_priv->uncore, DSPARB);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300564 int size;
565
566 size = dsparb & 0x7f;
567 size >>= 2; /* Convert to cachelines */
568
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300569 drm_dbg_kms(&dev_priv->drm, "FIFO size - (0x%08x) %c: %d\n",
570 dsparb, plane_name(i9xx_plane), size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300571
572 return size;
573}
574
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300575/* Pineview has different values for various configs */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800576static const struct intel_watermark_params pnv_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300577 .fifo_size = PINEVIEW_DISPLAY_FIFO,
578 .max_wm = PINEVIEW_MAX_WM,
579 .default_wm = PINEVIEW_DFT_WM,
580 .guard_size = PINEVIEW_GUARD_WM,
581 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300582};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800583
584static const struct intel_watermark_params pnv_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300585 .fifo_size = PINEVIEW_DISPLAY_FIFO,
586 .max_wm = PINEVIEW_MAX_WM,
587 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
588 .guard_size = PINEVIEW_GUARD_WM,
589 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300590};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800591
592static const struct intel_watermark_params pnv_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = PINEVIEW_CURSOR_FIFO,
594 .max_wm = PINEVIEW_CURSOR_MAX_WM,
595 .default_wm = PINEVIEW_CURSOR_DFT_WM,
596 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
597 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800599
600static const struct intel_watermark_params pnv_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300601 .fifo_size = PINEVIEW_CURSOR_FIFO,
602 .max_wm = PINEVIEW_CURSOR_MAX_WM,
603 .default_wm = PINEVIEW_CURSOR_DFT_WM,
604 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
605 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300606};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800607
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300608static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300609 .fifo_size = I965_CURSOR_FIFO,
610 .max_wm = I965_CURSOR_MAX_WM,
611 .default_wm = I965_CURSOR_DFT_WM,
612 .guard_size = 2,
613 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300614};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800615
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300616static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300617 .fifo_size = I945_FIFO_SIZE,
618 .max_wm = I915_MAX_WM,
619 .default_wm = 1,
620 .guard_size = 2,
621 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300625 .fifo_size = I915_FIFO_SIZE,
626 .max_wm = I915_MAX_WM,
627 .default_wm = 1,
628 .guard_size = 2,
629 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300630};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800631
Ville Syrjälä9d539102014-08-15 01:21:53 +0300632static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300633 .fifo_size = I855GM_FIFO_SIZE,
634 .max_wm = I915_MAX_WM,
635 .default_wm = 1,
636 .guard_size = 2,
637 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300638};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800639
Ville Syrjälä9d539102014-08-15 01:21:53 +0300640static const struct intel_watermark_params i830_bc_wm_info = {
641 .fifo_size = I855GM_FIFO_SIZE,
642 .max_wm = I915_MAX_WM/2,
643 .default_wm = 1,
644 .guard_size = 2,
645 .cacheline_size = I830_FIFO_LINE_SIZE,
646};
Lucas De Marchi1d218222019-12-24 00:40:04 -0800647
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200648static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300649 .fifo_size = I830_FIFO_SIZE,
650 .max_wm = I915_MAX_WM,
651 .default_wm = 1,
652 .guard_size = 2,
653 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300654};
655
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300656/**
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300657 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
658 * @pixel_rate: Pipe pixel rate in kHz
659 * @cpp: Plane bytes per pixel
660 * @latency: Memory wakeup latency in 0.1us units
661 *
662 * Compute the watermark using the method 1 or "small buffer"
663 * formula. The caller may additonally add extra cachelines
664 * to account for TLB misses and clock crossings.
665 *
666 * This method is concerned with the short term drain rate
667 * of the FIFO, ie. it does not account for blanking periods
668 * which would effectively reduce the average drain rate across
669 * a longer period. The name "small" refers to the fact the
670 * FIFO is relatively small compared to the amount of data
671 * fetched.
672 *
673 * The FIFO level vs. time graph might look something like:
674 *
675 * |\ |\
676 * | \ | \
677 * __---__---__ (- plane active, _ blanking)
678 * -> time
679 *
680 * or perhaps like this:
681 *
682 * |\|\ |\|\
683 * __----__----__ (- plane active, _ blanking)
684 * -> time
685 *
686 * Returns:
687 * The watermark in bytes
688 */
689static unsigned int intel_wm_method1(unsigned int pixel_rate,
690 unsigned int cpp,
691 unsigned int latency)
692{
Jani Nikula5ce9a6492019-01-18 14:01:20 +0200693 u64 ret;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300694
Ville Syrjäläd492a292019-04-08 18:27:01 +0300695 ret = mul_u32_u32(pixel_rate, cpp * latency);
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300696 ret = DIV_ROUND_UP_ULL(ret, 10000);
697
698 return ret;
699}
700
701/**
702 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
703 * @pixel_rate: Pipe pixel rate in kHz
704 * @htotal: Pipe horizontal total
705 * @width: Plane width in pixels
706 * @cpp: Plane bytes per pixel
707 * @latency: Memory wakeup latency in 0.1us units
708 *
709 * Compute the watermark using the method 2 or "large buffer"
710 * formula. The caller may additonally add extra cachelines
711 * to account for TLB misses and clock crossings.
712 *
713 * This method is concerned with the long term drain rate
714 * of the FIFO, ie. it does account for blanking periods
715 * which effectively reduce the average drain rate across
716 * a longer period. The name "large" refers to the fact the
717 * FIFO is relatively large compared to the amount of data
718 * fetched.
719 *
720 * The FIFO level vs. time graph might look something like:
721 *
722 * |\___ |\___
723 * | \___ | \___
724 * | \ | \
725 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
726 * -> time
727 *
728 * Returns:
729 * The watermark in bytes
730 */
731static unsigned int intel_wm_method2(unsigned int pixel_rate,
732 unsigned int htotal,
733 unsigned int width,
734 unsigned int cpp,
735 unsigned int latency)
736{
737 unsigned int ret;
738
739 /*
740 * FIXME remove once all users are computing
741 * watermarks in the correct place.
742 */
743 if (WARN_ON_ONCE(htotal == 0))
744 htotal = 1;
745
746 ret = (latency * pixel_rate) / (htotal * 10000);
747 ret = (ret + 1) * width * cpp;
748
749 return ret;
750}
751
752/**
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753 * intel_calculate_wm - calculate watermark level
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300754 * @pixel_rate: pixel clock
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300755 * @wm: chip FIFO params
Chris Wilson31383412018-02-14 14:03:03 +0000756 * @fifo_size: size of the FIFO buffer
Ville Syrjäläac484962016-01-20 21:05:26 +0200757 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300758 * @latency_ns: memory latency for the platform
759 *
760 * Calculate the watermark level (the level at which the display plane will
761 * start fetching from memory again). Each chip has a different display
762 * FIFO size and allocation, so the caller needs to figure that out and pass
763 * in the correct intel_watermark_params structure.
764 *
765 * As the pixel clock runs, the FIFO will be drained at a rate that depends
766 * on the pixel size. When it reaches the watermark level, it'll start
767 * fetching FIFO line sized based chunks from memory until the FIFO fills
768 * past the watermark point. If the FIFO drains completely, a FIFO underrun
769 * will occur, and a display engine hang could result.
770 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300771static unsigned int intel_calculate_wm(int pixel_rate,
772 const struct intel_watermark_params *wm,
773 int fifo_size, int cpp,
774 unsigned int latency_ns)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300776 int entries, wm_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300777
778 /*
779 * Note: we need to make sure we don't overflow for various clock &
780 * latency values.
781 * clocks go from a few thousand to several hundred thousand.
782 * latency is usually a few thousand
783 */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300784 entries = intel_wm_method1(pixel_rate, cpp,
785 latency_ns / 100);
786 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
787 wm->guard_size;
788 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300789
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300790 wm_size = fifo_size - entries;
791 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300792
793 /* Don't promote wm_size to unsigned... */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300794 if (wm_size > wm->max_wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300795 wm_size = wm->max_wm;
796 if (wm_size <= 0)
797 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300798
799 /*
800 * Bspec seems to indicate that the value shouldn't be lower than
801 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
802 * Lets go for 8 which is the burst size since certain platforms
803 * already use a hardcoded 8 (which is what the spec says should be
804 * done).
805 */
806 if (wm_size <= 8)
807 wm_size = 8;
808
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 return wm_size;
810}
811
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300812static bool is_disabling(int old, int new, int threshold)
813{
814 return old >= threshold && new < threshold;
815}
816
817static bool is_enabling(int old, int new, int threshold)
818{
819 return old < threshold && new >= threshold;
820}
821
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300822static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
823{
824 return dev_priv->wm.max_level + 1;
825}
826
Ville Syrjälä24304d812017-03-14 17:10:49 +0200827static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
828 const struct intel_plane_state *plane_state)
829{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100830 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä24304d812017-03-14 17:10:49 +0200831
832 /* FIXME check the 'enable' instead */
Maarten Lankhorst1326a922019-10-31 12:26:02 +0100833 if (!crtc_state->hw.active)
Ville Syrjälä24304d812017-03-14 17:10:49 +0200834 return false;
835
836 /*
837 * Treat cursor with fb as always visible since cursor updates
838 * can happen faster than the vrefresh rate, and the current
839 * watermark code doesn't handle that correctly. Cursor updates
840 * which set/clear the fb or change the cursor size are going
841 * to get throttled by intel_legacy_cursor_update() to work
842 * around this problem with the watermark code.
843 */
844 if (plane->id == PLANE_CURSOR)
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +0100845 return plane_state->hw.fb != NULL;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200846 else
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +0100847 return plane_state->uapi.visible;
Ville Syrjälä24304d812017-03-14 17:10:49 +0200848}
849
Ville Syrjälä04da7b92019-11-27 22:12:11 +0200850static bool intel_crtc_active(struct intel_crtc *crtc)
851{
852 /* Be paranoid as we can arrive here with only partial
853 * state retrieved from the hardware during setup.
854 *
855 * We can ditch the adjusted_mode.crtc_clock check as soon
856 * as Haswell has gained clock readout/fastboot support.
857 *
858 * We can ditch the crtc->primary->state->fb check as soon as we can
859 * properly reconstruct framebuffers.
860 *
861 * FIXME: The intel_crtc->active here should be switched to
862 * crtc->state->active once we have proper CRTC states wired up
863 * for atomic.
864 */
865 return crtc->active && crtc->base.primary->state->fb &&
866 crtc->config->hw.adjusted_mode.crtc_clock;
867}
868
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200869static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300870{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200871 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300872
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200873 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200874 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 if (enabled)
876 return NULL;
877 enabled = crtc;
878 }
879 }
880
881 return enabled;
882}
883
Lucas De Marchi1d218222019-12-24 00:40:04 -0800884static void pnv_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200886 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200887 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300888 const struct cxsr_latency *latency;
889 u32 reg;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +0300890 unsigned int wm;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +0000892 latency = intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100893 dev_priv->is_ddr3,
894 dev_priv->fsb_freq,
895 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300896 if (!latency) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300897 drm_dbg_kms(&dev_priv->drm,
898 "Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300899 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300900 return;
901 }
902
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200903 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 if (crtc) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +0200905 const struct drm_display_mode *pipe_mode =
906 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200907 const struct drm_framebuffer *fb =
908 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200909 int cpp = fb->format->cpp[0];
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +0200910 int clock = pipe_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911
912 /* Display SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800913 wm = intel_calculate_wm(clock, &pnv_display_wm,
914 pnv_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200915 cpp, latency->display_sr);
Jani Nikula5f461662020-11-30 13:15:58 +0200916 reg = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200918 reg |= FW_WM(wm, SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200919 intel_uncore_write(&dev_priv->uncore, DSPFW1, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300920 drm_dbg_kms(&dev_priv->drm, "DSPFW1 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300921
922 /* cursor SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800923 wm = intel_calculate_wm(clock, &pnv_cursor_wm,
924 pnv_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300925 4, latency->cursor_sr);
Jani Nikula5f461662020-11-30 13:15:58 +0200926 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300927 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200928 reg |= FW_WM(wm, CURSOR_SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200929 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300930
931 /* Display HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800932 wm = intel_calculate_wm(clock, &pnv_display_hplloff_wm,
933 pnv_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200934 cpp, latency->display_hpll_disable);
Jani Nikula5f461662020-11-30 13:15:58 +0200935 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300936 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200937 reg |= FW_WM(wm, HPLL_SR);
Jani Nikula5f461662020-11-30 13:15:58 +0200938 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300939
940 /* cursor HPLL off SR */
Lucas De Marchi1d218222019-12-24 00:40:04 -0800941 wm = intel_calculate_wm(clock, &pnv_cursor_hplloff_wm,
942 pnv_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300943 4, latency->cursor_hpll_disable);
Jani Nikula5f461662020-11-30 13:15:58 +0200944 reg = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200946 reg |= FW_WM(wm, HPLL_CURSOR);
Jani Nikula5f461662020-11-30 13:15:58 +0200947 intel_uncore_write(&dev_priv->uncore, DSPFW3, reg);
Wambui Karugaf8d18d52020-01-07 18:13:30 +0300948 drm_dbg_kms(&dev_priv->drm, "DSPFW3 register is %x\n", reg);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300949
Imre Deak5209b1f2014-07-01 12:36:17 +0300950 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300951 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300952 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300953 }
954}
955
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300956/*
957 * Documentation says:
958 * "If the line size is small, the TLB fetches can get in the way of the
959 * data fetches, causing some lag in the pixel data return which is not
960 * accounted for in the above formulas. The following adjustment only
961 * needs to be applied if eight whole lines fit in the buffer at once.
962 * The WM is adjusted upwards by the difference between the FIFO size
963 * and the size of 8 whole lines. This adjustment is always performed
964 * in the actual pixel depth regardless of whether FBC is enabled or not."
965 */
Chris Wilson1a1f1282017-11-07 14:03:38 +0000966static unsigned int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
Ville Syrjälä0f95ff82017-04-21 21:14:26 +0300967{
968 int tlb_miss = fifo_size * 64 - width * cpp * 8;
969
970 return max(0, tlb_miss);
971}
972
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300973static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
974 const struct g4x_wm_values *wm)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300975{
Ville Syrjäläe93329a2017-04-21 21:14:31 +0300976 enum pipe pipe;
977
978 for_each_pipe(dev_priv, pipe)
979 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
980
Jani Nikula5f461662020-11-30 13:15:58 +0200981 intel_uncore_write(&dev_priv->uncore, DSPFW1,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300982 FW_WM(wm->sr.plane, SR) |
983 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
984 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
985 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +0200986 intel_uncore_write(&dev_priv->uncore, DSPFW2,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300987 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
988 FW_WM(wm->sr.fbc, FBC_SR) |
989 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
990 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
991 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
992 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Jani Nikula5f461662020-11-30 13:15:58 +0200993 intel_uncore_write(&dev_priv->uncore, DSPFW3,
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300994 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
995 FW_WM(wm->sr.cursor, CURSOR_SR) |
996 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
997 FW_WM(wm->hpll.plane, HPLL_SR));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300998
Jani Nikula5f461662020-11-30 13:15:58 +0200999 intel_uncore_posting_read(&dev_priv->uncore, DSPFW1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001000}
1001
Ville Syrjälä15665972015-03-10 16:16:28 +02001002#define FW_WM_VLV(value, plane) \
1003 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
1004
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001005static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001006 const struct vlv_wm_values *wm)
1007{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001008 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001009
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001010 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +02001011 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
1012
Jani Nikula5f461662020-11-30 13:15:58 +02001013 intel_uncore_write(&dev_priv->uncore, VLV_DDL(pipe),
Ville Syrjälä50f4cae2016-11-28 19:37:15 +02001014 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
1015 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
1016 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
1017 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
1018 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001019
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001020 /*
1021 * Zero the (unused) WM1 watermarks, and also clear all the
1022 * high order bits so that there are no out of bounds values
1023 * present in the registers during the reprogramming.
1024 */
Jani Nikula5f461662020-11-30 13:15:58 +02001025 intel_uncore_write(&dev_priv->uncore, DSPHOWM, 0);
1026 intel_uncore_write(&dev_priv->uncore, DSPHOWM1, 0);
1027 intel_uncore_write(&dev_priv->uncore, DSPFW4, 0);
1028 intel_uncore_write(&dev_priv->uncore, DSPFW5, 0);
1029 intel_uncore_write(&dev_priv->uncore, DSPFW6, 0);
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +02001030
Jani Nikula5f461662020-11-30 13:15:58 +02001031 intel_uncore_write(&dev_priv->uncore, DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +02001032 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001033 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
1034 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
1035 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001036 intel_uncore_write(&dev_priv->uncore, DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001037 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
1038 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
1039 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Jani Nikula5f461662020-11-30 13:15:58 +02001040 intel_uncore_write(&dev_priv->uncore, DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +02001041 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +02001042
1043 if (IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02001044 intel_uncore_write(&dev_priv->uncore, DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001045 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1046 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Jani Nikula5f461662020-11-30 13:15:58 +02001047 intel_uncore_write(&dev_priv->uncore, DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001048 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
1049 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Jani Nikula5f461662020-11-30 13:15:58 +02001050 intel_uncore_write(&dev_priv->uncore, DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001051 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
1052 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Jani Nikula5f461662020-11-30 13:15:58 +02001053 intel_uncore_write(&dev_priv->uncore, DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001054 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001055 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
1056 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
1057 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
1058 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1059 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1060 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1061 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1062 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1063 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001064 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02001065 intel_uncore_write(&dev_priv->uncore, DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001066 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1067 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Jani Nikula5f461662020-11-30 13:15:58 +02001068 intel_uncore_write(&dev_priv->uncore, DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001069 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001070 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1071 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1072 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1073 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1074 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1075 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001076 }
1077
Jani Nikula5f461662020-11-30 13:15:58 +02001078 intel_uncore_posting_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001079}
1080
Ville Syrjälä15665972015-03-10 16:16:28 +02001081#undef FW_WM_VLV
1082
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001083static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1084{
1085 /* all latencies in usec */
1086 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1087 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
Ville Syrjälä79d94302017-04-21 21:14:30 +03001088 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001089
Ville Syrjälä79d94302017-04-21 21:14:30 +03001090 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001091}
1092
1093static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1094{
1095 /*
1096 * DSPCNTR[13] supposedly controls whether the
1097 * primary plane can use the FIFO space otherwise
1098 * reserved for the sprite plane. It's not 100% clear
1099 * what the actual FIFO size is, but it looks like we
1100 * can happily set both primary and sprite watermarks
1101 * up to 127 cachelines. So that would seem to mean
1102 * that either DSPCNTR[13] doesn't do anything, or that
1103 * the total FIFO is >= 256 cachelines in size. Either
1104 * way, we don't seem to have to worry about this
1105 * repartitioning as the maximum watermark value the
1106 * register can hold for each plane is lower than the
1107 * minimum FIFO size.
1108 */
1109 switch (plane_id) {
1110 case PLANE_CURSOR:
1111 return 63;
1112 case PLANE_PRIMARY:
1113 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1114 case PLANE_SPRITE0:
1115 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1116 default:
1117 MISSING_CASE(plane_id);
1118 return 0;
1119 }
1120}
1121
1122static int g4x_fbc_fifo_size(int level)
1123{
1124 switch (level) {
1125 case G4X_WM_LEVEL_SR:
1126 return 7;
1127 case G4X_WM_LEVEL_HPLL:
1128 return 15;
1129 default:
1130 MISSING_CASE(level);
1131 return 0;
1132 }
1133}
1134
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001135static u16 g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1136 const struct intel_plane_state *plane_state,
1137 int level)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001138{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001139 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001141 const struct drm_display_mode *pipe_mode =
1142 &crtc_state->hw.pipe_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001143 unsigned int latency = dev_priv->wm.pri_latency[level] * 10;
1144 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001145
1146 if (latency == 0)
1147 return USHRT_MAX;
1148
1149 if (!intel_wm_plane_visible(crtc_state, plane_state))
1150 return 0;
1151
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001152 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001153
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154 /*
Ville Syrjälä52913622021-05-14 15:57:41 +03001155 * WaUse32BppForSRWM:ctg,elk
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001156 *
Ville Syrjälä52913622021-05-14 15:57:41 +03001157 * The spec fails to list this restriction for the
1158 * HPLL watermark, which seems a little strange.
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001159 * Let's use 32bpp for the HPLL watermark as well.
1160 */
Ville Syrjälä52913622021-05-14 15:57:41 +03001161 if (plane->id == PLANE_PRIMARY &&
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001162 level != G4X_WM_LEVEL_NORMAL)
Ville Syrjäläd56e8232019-07-03 23:08:22 +03001163 cpp = max(cpp, 4u);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001164
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001165 clock = pipe_mode->crtc_clock;
1166 htotal = pipe_mode->crtc_htotal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001167
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001168 width = drm_rect_width(&plane_state->uapi.dst);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001169
1170 if (plane->id == PLANE_CURSOR) {
1171 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1172 } else if (plane->id == PLANE_PRIMARY &&
1173 level == G4X_WM_LEVEL_NORMAL) {
1174 wm = intel_wm_method1(clock, cpp, latency);
1175 } else {
Chris Wilson1a1f1282017-11-07 14:03:38 +00001176 unsigned int small, large;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001177
1178 small = intel_wm_method1(clock, cpp, latency);
1179 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1180
1181 wm = min(small, large);
1182 }
1183
1184 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1185 width, cpp);
1186
1187 wm = DIV_ROUND_UP(wm, 64) + 2;
1188
Chris Wilson1a1f1282017-11-07 14:03:38 +00001189 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001190}
1191
1192static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1193 int level, enum plane_id plane_id, u16 value)
1194{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001195 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001196 bool dirty = false;
1197
1198 for (; level < intel_wm_num_levels(dev_priv); level++) {
1199 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1200
1201 dirty |= raw->plane[plane_id] != value;
1202 raw->plane[plane_id] = value;
1203 }
1204
1205 return dirty;
1206}
1207
1208static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1209 int level, u16 value)
1210{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001211 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001212 bool dirty = false;
1213
1214 /* NORMAL level doesn't have an FBC watermark */
1215 level = max(level, G4X_WM_LEVEL_SR);
1216
1217 for (; level < intel_wm_num_levels(dev_priv); level++) {
1218 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1219
1220 dirty |= raw->fbc != value;
1221 raw->fbc = value;
1222 }
1223
1224 return dirty;
1225}
1226
Maarten Lankhorstec193642019-06-28 10:55:17 +02001227static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
1228 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001229 u32 pri_val);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001230
1231static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1232 const struct intel_plane_state *plane_state)
1233{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001234 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001235 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001236 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1237 enum plane_id plane_id = plane->id;
1238 bool dirty = false;
1239 int level;
1240
1241 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1242 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1243 if (plane_id == PLANE_PRIMARY)
1244 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1245 goto out;
1246 }
1247
1248 for (level = 0; level < num_levels; level++) {
1249 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1250 int wm, max_wm;
1251
1252 wm = g4x_compute_wm(crtc_state, plane_state, level);
1253 max_wm = g4x_plane_fifo_size(plane_id, level);
1254
1255 if (wm > max_wm)
1256 break;
1257
1258 dirty |= raw->plane[plane_id] != wm;
1259 raw->plane[plane_id] = wm;
1260
1261 if (plane_id != PLANE_PRIMARY ||
1262 level == G4X_WM_LEVEL_NORMAL)
1263 continue;
1264
1265 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1266 raw->plane[plane_id]);
1267 max_wm = g4x_fbc_fifo_size(level);
1268
1269 /*
1270 * FBC wm is not mandatory as we
1271 * can always just disable its use.
1272 */
1273 if (wm > max_wm)
1274 wm = USHRT_MAX;
1275
1276 dirty |= raw->fbc != wm;
1277 raw->fbc = wm;
1278 }
1279
1280 /* mark watermarks as invalid */
1281 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1282
1283 if (plane_id == PLANE_PRIMARY)
1284 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1285
1286 out:
1287 if (dirty) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001288 drm_dbg_kms(&dev_priv->drm,
1289 "%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1290 plane->base.name,
1291 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1292 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1293 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001294
1295 if (plane_id == PLANE_PRIMARY)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001296 drm_dbg_kms(&dev_priv->drm,
1297 "FBC watermarks: SR=%d, HPLL=%d\n",
1298 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1299 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001300 }
1301
1302 return dirty;
1303}
1304
1305static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1306 enum plane_id plane_id, int level)
1307{
1308 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1309
1310 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1311}
1312
1313static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1314 int level)
1315{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001316 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001317
1318 if (level > dev_priv->wm.max_level)
1319 return false;
1320
1321 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1322 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1323 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1324}
1325
1326/* mark all levels starting from 'level' as invalid */
1327static void g4x_invalidate_wms(struct intel_crtc *crtc,
1328 struct g4x_wm_state *wm_state, int level)
1329{
1330 if (level <= G4X_WM_LEVEL_NORMAL) {
1331 enum plane_id plane_id;
1332
1333 for_each_plane_id_on_crtc(crtc, plane_id)
1334 wm_state->wm.plane[plane_id] = USHRT_MAX;
1335 }
1336
1337 if (level <= G4X_WM_LEVEL_SR) {
1338 wm_state->cxsr = false;
1339 wm_state->sr.cursor = USHRT_MAX;
1340 wm_state->sr.plane = USHRT_MAX;
1341 wm_state->sr.fbc = USHRT_MAX;
1342 }
1343
1344 if (level <= G4X_WM_LEVEL_HPLL) {
1345 wm_state->hpll_en = false;
1346 wm_state->hpll.cursor = USHRT_MAX;
1347 wm_state->hpll.plane = USHRT_MAX;
1348 wm_state->hpll.fbc = USHRT_MAX;
1349 }
1350}
1351
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001352static bool g4x_compute_fbc_en(const struct g4x_wm_state *wm_state,
1353 int level)
1354{
1355 if (level < G4X_WM_LEVEL_SR)
1356 return false;
1357
1358 if (level >= G4X_WM_LEVEL_SR &&
1359 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1360 return false;
1361
1362 if (level >= G4X_WM_LEVEL_HPLL &&
1363 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1364 return false;
1365
1366 return true;
1367}
1368
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001369static int g4x_compute_pipe_wm(struct intel_atomic_state *state,
1370 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001371{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001372 struct intel_crtc_state *crtc_state =
1373 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001374 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
Ville Syrjälä0cf771b2021-05-14 15:57:39 +03001375 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001376 const struct g4x_pipe_wm *raw;
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001377 const struct intel_plane_state *old_plane_state;
1378 const struct intel_plane_state *new_plane_state;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001379 struct intel_plane *plane;
1380 enum plane_id plane_id;
1381 int i, level;
1382 unsigned int dirty = 0;
1383
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001384 for_each_oldnew_intel_plane_in_state(state, plane,
1385 old_plane_state,
1386 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001387 if (new_plane_state->hw.crtc != &crtc->base &&
1388 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001389 continue;
1390
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001391 if (g4x_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001392 dirty |= BIT(plane->id);
1393 }
1394
1395 if (!dirty)
1396 return 0;
1397
1398 level = G4X_WM_LEVEL_NORMAL;
1399 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1400 goto out;
1401
1402 raw = &crtc_state->wm.g4x.raw[level];
1403 for_each_plane_id_on_crtc(crtc, plane_id)
1404 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1405
1406 level = G4X_WM_LEVEL_SR;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001407 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1408 goto out;
1409
1410 raw = &crtc_state->wm.g4x.raw[level];
1411 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1412 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1413 wm_state->sr.fbc = raw->fbc;
1414
Ville Syrjälä0cf771b2021-05-14 15:57:39 +03001415 wm_state->cxsr = active_planes == BIT(PLANE_PRIMARY);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001416
1417 level = G4X_WM_LEVEL_HPLL;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001418 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1419 goto out;
1420
1421 raw = &crtc_state->wm.g4x.raw[level];
1422 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1423 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1424 wm_state->hpll.fbc = raw->fbc;
1425
1426 wm_state->hpll_en = wm_state->cxsr;
1427
1428 level++;
1429
1430 out:
1431 if (level == G4X_WM_LEVEL_NORMAL)
1432 return -EINVAL;
1433
1434 /* invalidate the higher levels */
1435 g4x_invalidate_wms(crtc, wm_state, level);
1436
1437 /*
1438 * Determine if the FBC watermark(s) can be used. IF
1439 * this isn't the case we prefer to disable the FBC
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001440 * watermark(s) rather than disable the SR/HPLL
1441 * level(s) entirely. 'level-1' is the highest valid
1442 * level here.
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001443 */
Ville Syrjäläfd7a9d82020-04-29 13:10:33 +03001444 wm_state->fbc_en = g4x_compute_fbc_en(wm_state, level - 1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001445
1446 return 0;
1447}
1448
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001449static int g4x_compute_intermediate_wm(struct intel_atomic_state *state,
1450 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001451{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301452 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001453 struct intel_crtc_state *new_crtc_state =
1454 intel_atomic_get_new_crtc_state(state, crtc);
1455 const struct intel_crtc_state *old_crtc_state =
1456 intel_atomic_get_old_crtc_state(state, crtc);
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001457 struct g4x_wm_state *intermediate = &new_crtc_state->wm.g4x.intermediate;
1458 const struct g4x_wm_state *optimal = &new_crtc_state->wm.g4x.optimal;
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001459 const struct g4x_wm_state *active = &old_crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001460 enum plane_id plane_id;
1461
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001462 if (!new_crtc_state->hw.active ||
1463 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001464 *intermediate = *optimal;
1465
1466 intermediate->cxsr = false;
1467 intermediate->hpll_en = false;
1468 goto out;
1469 }
1470
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001471 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001472 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001473 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001474 !new_crtc_state->disable_cxsr;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001475 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1476
1477 for_each_plane_id_on_crtc(crtc, plane_id) {
1478 intermediate->wm.plane[plane_id] =
1479 max(optimal->wm.plane[plane_id],
1480 active->wm.plane[plane_id]);
1481
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301482 drm_WARN_ON(&dev_priv->drm, intermediate->wm.plane[plane_id] >
1483 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001484 }
1485
1486 intermediate->sr.plane = max(optimal->sr.plane,
1487 active->sr.plane);
1488 intermediate->sr.cursor = max(optimal->sr.cursor,
1489 active->sr.cursor);
1490 intermediate->sr.fbc = max(optimal->sr.fbc,
1491 active->sr.fbc);
1492
1493 intermediate->hpll.plane = max(optimal->hpll.plane,
1494 active->hpll.plane);
1495 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1496 active->hpll.cursor);
1497 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1498 active->hpll.fbc);
1499
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301500 drm_WARN_ON(&dev_priv->drm,
1501 (intermediate->sr.plane >
1502 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1503 intermediate->sr.cursor >
1504 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1505 intermediate->cxsr);
1506 drm_WARN_ON(&dev_priv->drm,
1507 (intermediate->sr.plane >
1508 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1509 intermediate->sr.cursor >
1510 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1511 intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001512
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301513 drm_WARN_ON(&dev_priv->drm,
1514 intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1515 intermediate->fbc_en && intermediate->cxsr);
1516 drm_WARN_ON(&dev_priv->drm,
1517 intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1518 intermediate->fbc_en && intermediate->hpll_en);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001519
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001520out:
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001521 /*
1522 * If our intermediate WM are identical to the final WM, then we can
1523 * omit the post-vblank programming; only update if it's different.
1524 */
1525 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst248c2432017-11-15 17:31:57 +01001526 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001527
1528 return 0;
1529}
1530
1531static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1532 struct g4x_wm_values *wm)
1533{
1534 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001535 int num_active_pipes = 0;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001536
1537 wm->cxsr = true;
1538 wm->hpll_en = true;
1539 wm->fbc_en = true;
1540
1541 for_each_intel_crtc(&dev_priv->drm, crtc) {
1542 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1543
1544 if (!crtc->active)
1545 continue;
1546
1547 if (!wm_state->cxsr)
1548 wm->cxsr = false;
1549 if (!wm_state->hpll_en)
1550 wm->hpll_en = false;
1551 if (!wm_state->fbc_en)
1552 wm->fbc_en = false;
1553
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001554 num_active_pipes++;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001555 }
1556
Ville Syrjäläc08e9132019-08-21 20:30:32 +03001557 if (num_active_pipes != 1) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001558 wm->cxsr = false;
1559 wm->hpll_en = false;
1560 wm->fbc_en = false;
1561 }
1562
1563 for_each_intel_crtc(&dev_priv->drm, crtc) {
1564 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1565 enum pipe pipe = crtc->pipe;
1566
1567 wm->pipe[pipe] = wm_state->wm;
1568 if (crtc->active && wm->cxsr)
1569 wm->sr = wm_state->sr;
1570 if (crtc->active && wm->hpll_en)
1571 wm->hpll = wm_state->hpll;
1572 }
1573}
1574
1575static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1576{
1577 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1578 struct g4x_wm_values new_wm = {};
1579
1580 g4x_merge_wm(dev_priv, &new_wm);
1581
1582 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1583 return;
1584
1585 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1586 _intel_set_memory_cxsr(dev_priv, false);
1587
1588 g4x_write_wm_values(dev_priv, &new_wm);
1589
1590 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1591 _intel_set_memory_cxsr(dev_priv, true);
1592
1593 *old_wm = new_wm;
1594}
1595
1596static void g4x_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001597 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001598{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001599 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1600 const struct intel_crtc_state *crtc_state =
1601 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001602
1603 mutex_lock(&dev_priv->wm.wm_mutex);
1604 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1605 g4x_program_watermarks(dev_priv);
1606 mutex_unlock(&dev_priv->wm.wm_mutex);
1607}
1608
1609static void g4x_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001610 struct intel_crtc *crtc)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001611{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001612 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1613 const struct intel_crtc_state *crtc_state =
1614 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001615
1616 if (!crtc_state->wm.need_postvbl_update)
1617 return;
1618
1619 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03001620 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001621 g4x_program_watermarks(dev_priv);
1622 mutex_unlock(&dev_priv->wm.wm_mutex);
1623}
1624
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001625/* latency must be in 0.1us units. */
1626static unsigned int vlv_wm_method2(unsigned int pixel_rate,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001627 unsigned int htotal,
1628 unsigned int width,
Ville Syrjäläac484962016-01-20 21:05:26 +02001629 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001630 unsigned int latency)
1631{
1632 unsigned int ret;
1633
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03001634 ret = intel_wm_method2(pixel_rate, htotal,
1635 width, cpp, latency);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001636 ret = DIV_ROUND_UP(ret, 64);
1637
1638 return ret;
1639}
1640
Ville Syrjäläbb726512016-10-31 22:37:24 +02001641static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001642{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001643 /* all latencies in usec */
1644 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1645
Ville Syrjälä58590c12015-09-08 21:05:12 +03001646 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1647
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001648 if (IS_CHERRYVIEW(dev_priv)) {
1649 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1650 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001651
1652 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001653 }
1654}
1655
Jani Nikula5ce9a6492019-01-18 14:01:20 +02001656static u16 vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1657 const struct intel_plane_state *plane_state,
1658 int level)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001659{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001660 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001661 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001662 const struct drm_display_mode *pipe_mode =
1663 &crtc_state->hw.pipe_mode;
Chris Wilson1a1f1282017-11-07 14:03:38 +00001664 unsigned int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001665
1666 if (dev_priv->wm.pri_latency[level] == 0)
1667 return USHRT_MAX;
1668
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001669 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001670 return 0;
1671
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001672 cpp = plane_state->hw.fb->format->cpp[0];
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02001673 clock = pipe_mode->crtc_clock;
1674 htotal = pipe_mode->crtc_htotal;
Ville Syrjäläe339d672016-11-28 19:37:17 +02001675 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001676
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001677 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001678 /*
1679 * FIXME the formula gives values that are
1680 * too big for the cursor FIFO, and hence we
1681 * would never be able to use cursors. For
1682 * now just hardcode the watermark.
1683 */
1684 wm = 63;
1685 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001686 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001687 dev_priv->wm.pri_latency[level] * 10);
1688 }
1689
Chris Wilson1a1f1282017-11-07 14:03:38 +00001690 return min_t(unsigned int, wm, USHRT_MAX);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001691}
1692
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001693static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1694{
1695 return (active_planes & (BIT(PLANE_SPRITE0) |
1696 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1697}
1698
Ville Syrjälä5012e602017-03-02 19:14:56 +02001699static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001700{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001701 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301702 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001703 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001704 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001705 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä8f27dbf2021-05-14 15:57:40 +03001706 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
Ville Syrjälä0b14d962019-08-21 20:30:33 +03001707 int num_active_planes = hweight8(active_planes);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001708 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001709 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001710 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001711 unsigned int total_rate;
1712 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001713
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001714 /*
1715 * When enabling sprite0 after sprite1 has already been enabled
1716 * we tend to get an underrun unless sprite0 already has some
1717 * FIFO space allcoated. Hence we always allocate at least one
1718 * cacheline for sprite0 whenever sprite1 is enabled.
1719 *
1720 * All other plane enable sequences appear immune to this problem.
1721 */
1722 if (vlv_need_sprite0_fifo_workaround(active_planes))
1723 sprite0_fifo_extra = 1;
1724
Ville Syrjälä5012e602017-03-02 19:14:56 +02001725 total_rate = raw->plane[PLANE_PRIMARY] +
1726 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001727 raw->plane[PLANE_SPRITE1] +
1728 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001729
Ville Syrjälä5012e602017-03-02 19:14:56 +02001730 if (total_rate > fifo_size)
1731 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001732
Ville Syrjälä5012e602017-03-02 19:14:56 +02001733 if (total_rate == 0)
1734 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001735
Ville Syrjälä5012e602017-03-02 19:14:56 +02001736 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001737 unsigned int rate;
1738
Ville Syrjälä5012e602017-03-02 19:14:56 +02001739 if ((active_planes & BIT(plane_id)) == 0) {
1740 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001741 continue;
1742 }
1743
Ville Syrjälä5012e602017-03-02 19:14:56 +02001744 rate = raw->plane[plane_id];
1745 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1746 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001747 }
1748
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001749 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1750 fifo_left -= sprite0_fifo_extra;
1751
Ville Syrjälä5012e602017-03-02 19:14:56 +02001752 fifo_state->plane[PLANE_CURSOR] = 63;
1753
1754 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001755
1756 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001757 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001758 int plane_extra;
1759
1760 if (fifo_left == 0)
1761 break;
1762
Ville Syrjälä5012e602017-03-02 19:14:56 +02001763 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001764 continue;
1765
1766 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001767 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001768 fifo_left -= plane_extra;
1769 }
1770
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301771 drm_WARN_ON(&dev_priv->drm, active_planes != 0 && fifo_left != 0);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001772
1773 /* give it all to the first plane if none are active */
1774 if (active_planes == 0) {
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05301775 drm_WARN_ON(&dev_priv->drm, fifo_left != fifo_size);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001776 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1777 }
1778
1779 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001780}
1781
Ville Syrjäläff32c542017-03-02 19:14:57 +02001782/* mark all levels starting from 'level' as invalid */
1783static void vlv_invalidate_wms(struct intel_crtc *crtc,
1784 struct vlv_wm_state *wm_state, int level)
1785{
1786 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1787
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001788 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001789 enum plane_id plane_id;
1790
1791 for_each_plane_id_on_crtc(crtc, plane_id)
1792 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1793
1794 wm_state->sr[level].cursor = USHRT_MAX;
1795 wm_state->sr[level].plane = USHRT_MAX;
1796 }
1797}
1798
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001799static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1800{
1801 if (wm > fifo_size)
1802 return USHRT_MAX;
1803 else
1804 return fifo_size - wm;
1805}
1806
Ville Syrjäläff32c542017-03-02 19:14:57 +02001807/*
1808 * Starting from 'level' set all higher
1809 * levels to 'value' in the "raw" watermarks.
1810 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001811static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001812 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001813{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001814 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001815 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001816 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001817
Ville Syrjäläff32c542017-03-02 19:14:57 +02001818 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001819 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001820
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001821 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001822 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001823 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001824
1825 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001826}
1827
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001828static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1829 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001830{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01001831 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001832 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001833 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001834 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001835 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001836 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001837
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001838 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001839 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1840 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001841 }
1842
1843 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001844 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001845 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1846 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1847
Ville Syrjäläff32c542017-03-02 19:14:57 +02001848 if (wm > max_wm)
1849 break;
1850
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001851 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001852 raw->plane[plane_id] = wm;
1853 }
1854
1855 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001856 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001857
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001858out:
1859 if (dirty)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03001860 drm_dbg_kms(&dev_priv->drm,
1861 "%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
1862 plane->base.name,
1863 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1864 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1865 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001866
1867 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001868}
1869
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001870static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1871 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001872{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001873 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001874 &crtc_state->wm.vlv.raw[level];
1875 const struct vlv_fifo_state *fifo_state =
1876 &crtc_state->wm.vlv.fifo_state;
1877
1878 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1879}
1880
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001881static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001882{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001883 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1884 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1885 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1886 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001887}
1888
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001889static int vlv_compute_pipe_wm(struct intel_atomic_state *state,
1890 struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001891{
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001892 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä670c89e2021-06-09 11:56:30 +03001893 struct intel_crtc_state *crtc_state =
1894 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001895 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001896 const struct vlv_fifo_state *fifo_state =
1897 &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä8f27dbf2021-05-14 15:57:40 +03001898 u8 active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1899 int num_active_planes = hweight8(active_planes);
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01001900 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->uapi);
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001901 const struct intel_plane_state *old_plane_state;
1902 const struct intel_plane_state *new_plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001903 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001904 enum plane_id plane_id;
1905 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001906 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001907
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001908 for_each_oldnew_intel_plane_in_state(state, plane,
1909 old_plane_state,
1910 new_plane_state, i) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01001911 if (new_plane_state->hw.crtc != &crtc->base &&
1912 old_plane_state->hw.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001913 continue;
1914
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001915 if (vlv_raw_plane_wm_compute(crtc_state, new_plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001916 dirty |= BIT(plane->id);
1917 }
1918
1919 /*
1920 * DSPARB registers may have been reset due to the
1921 * power well being turned off. Make sure we restore
1922 * them to a consistent state even if no primary/sprite
1923 * planes are initially active.
1924 */
1925 if (needs_modeset)
1926 crtc_state->fifo_changed = true;
1927
1928 if (!dirty)
1929 return 0;
1930
1931 /* cursor changes don't warrant a FIFO recompute */
1932 if (dirty & ~BIT(PLANE_CURSOR)) {
1933 const struct intel_crtc_state *old_crtc_state =
Ville Syrjälä7b5104512017-08-23 18:22:22 +03001934 intel_atomic_get_old_crtc_state(state, crtc);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001935 const struct vlv_fifo_state *old_fifo_state =
1936 &old_crtc_state->wm.vlv.fifo_state;
1937
1938 ret = vlv_compute_fifo(crtc_state);
1939 if (ret)
1940 return ret;
1941
1942 if (needs_modeset ||
1943 memcmp(old_fifo_state, fifo_state,
1944 sizeof(*fifo_state)) != 0)
1945 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001946 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001947
Ville Syrjäläff32c542017-03-02 19:14:57 +02001948 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001949 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001950 /*
1951 * Note that enabling cxsr with no primary/sprite planes
1952 * enabled can wedge the pipe. Hence we only allow cxsr
1953 * with exactly one enabled primary/sprite plane.
1954 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001955 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001956
Ville Syrjälä5012e602017-03-02 19:14:56 +02001957 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001958 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Jani Nikula24977872019-09-11 12:26:08 +03001959 const int sr_fifo_size = INTEL_NUM_PIPES(dev_priv) * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001960
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001961 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001962 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001963
Ville Syrjäläff32c542017-03-02 19:14:57 +02001964 for_each_plane_id_on_crtc(crtc, plane_id) {
1965 wm_state->wm[level].plane[plane_id] =
1966 vlv_invert_wm_value(raw->plane[plane_id],
1967 fifo_state->plane[plane_id]);
1968 }
1969
1970 wm_state->sr[level].plane =
1971 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001972 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001973 raw->plane[PLANE_SPRITE1]),
1974 sr_fifo_size);
1975
1976 wm_state->sr[level].cursor =
1977 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1978 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001979 }
1980
Ville Syrjäläff32c542017-03-02 19:14:57 +02001981 if (level == 0)
1982 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001983
Ville Syrjäläff32c542017-03-02 19:14:57 +02001984 /* limit to only levels we can actually handle */
1985 wm_state->num_levels = level;
1986
1987 /* invalidate the higher levels */
1988 vlv_invalidate_wms(crtc, wm_state, level);
1989
1990 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001991}
1992
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001993#define VLV_FIFO(plane, value) \
1994 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1995
Ville Syrjäläff32c542017-03-02 19:14:57 +02001996static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02001997 struct intel_crtc *crtc)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001998{
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001999 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002000 struct intel_uncore *uncore = &dev_priv->uncore;
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002001 const struct intel_crtc_state *crtc_state =
2002 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02002003 const struct vlv_fifo_state *fifo_state =
2004 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002005 int sprite0_start, sprite1_start, fifo_size;
Kees Cook2713eb42020-02-20 16:05:17 -08002006 u32 dsparb, dsparb2, dsparb3;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002007
Ville Syrjälä236c48e2017-03-02 19:14:58 +02002008 if (!crtc_state->fifo_changed)
2009 return;
2010
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02002011 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
2012 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
2013 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002014
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05302015 drm_WARN_ON(&dev_priv->drm, fifo_state->plane[PLANE_CURSOR] != 63);
2016 drm_WARN_ON(&dev_priv->drm, fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002017
Ville Syrjäläc137d662017-03-02 19:15:06 +02002018 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
2019
Ville Syrjälä44e921d2017-03-09 17:44:34 +02002020 /*
2021 * uncore.lock serves a double purpose here. It allows us to
2022 * use the less expensive I915_{READ,WRITE}_FW() functions, and
2023 * it protects the DSPARB registers from getting clobbered by
2024 * parallel updates from multiple pipes.
2025 *
2026 * intel_pipe_update_start() has already disabled interrupts
2027 * for us, so a plain spin_lock() is sufficient here.
2028 */
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002029 spin_lock(&uncore->lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002030
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002031 switch (crtc->pipe) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002032 case PIPE_A:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002033 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2034 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002035
2036 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
2037 VLV_FIFO(SPRITEB, 0xff));
2038 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
2039 VLV_FIFO(SPRITEB, sprite1_start));
2040
2041 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
2042 VLV_FIFO(SPRITEB_HI, 0x1));
2043 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
2044 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
2045
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002046 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2047 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002048 break;
2049 case PIPE_B:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002050 dsparb = intel_uncore_read_fw(uncore, DSPARB);
2051 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002052
2053 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
2054 VLV_FIFO(SPRITED, 0xff));
2055 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
2056 VLV_FIFO(SPRITED, sprite1_start));
2057
2058 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
2059 VLV_FIFO(SPRITED_HI, 0xff));
2060 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
2061 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
2062
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002063 intel_uncore_write_fw(uncore, DSPARB, dsparb);
2064 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002065 break;
2066 case PIPE_C:
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002067 dsparb3 = intel_uncore_read_fw(uncore, DSPARB3);
2068 dsparb2 = intel_uncore_read_fw(uncore, DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002069
2070 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
2071 VLV_FIFO(SPRITEF, 0xff));
2072 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
2073 VLV_FIFO(SPRITEF, sprite1_start));
2074
2075 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
2076 VLV_FIFO(SPRITEF_HI, 0xff));
2077 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
2078 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
2079
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002080 intel_uncore_write_fw(uncore, DSPARB3, dsparb3);
2081 intel_uncore_write_fw(uncore, DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002082 break;
2083 default:
2084 break;
2085 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002086
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002087 intel_uncore_posting_read_fw(uncore, DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002088
Tvrtko Ursuline33a4be2019-06-11 11:45:44 +01002089 spin_unlock(&uncore->lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03002090}
2091
2092#undef VLV_FIFO
2093
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002094static int vlv_compute_intermediate_wm(struct intel_atomic_state *state,
2095 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002096{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002097 struct intel_crtc_state *new_crtc_state =
2098 intel_atomic_get_new_crtc_state(state, crtc);
2099 const struct intel_crtc_state *old_crtc_state =
2100 intel_atomic_get_old_crtc_state(state, crtc);
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002101 struct vlv_wm_state *intermediate = &new_crtc_state->wm.vlv.intermediate;
2102 const struct vlv_wm_state *optimal = &new_crtc_state->wm.vlv.optimal;
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002103 const struct vlv_wm_state *active = &old_crtc_state->wm.vlv.optimal;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002104 int level;
2105
Ville Syrjälä670c89e2021-06-09 11:56:30 +03002106 if (!new_crtc_state->hw.active ||
2107 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi)) {
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002108 *intermediate = *optimal;
2109
2110 intermediate->cxsr = false;
2111 goto out;
2112 }
2113
Ville Syrjälä4841da52017-03-02 19:14:59 +02002114 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002115 intermediate->cxsr = optimal->cxsr && active->cxsr &&
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002116 !new_crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002117
2118 for (level = 0; level < intermediate->num_levels; level++) {
2119 enum plane_id plane_id;
2120
2121 for_each_plane_id_on_crtc(crtc, plane_id) {
2122 intermediate->wm[level].plane[plane_id] =
2123 min(optimal->wm[level].plane[plane_id],
2124 active->wm[level].plane[plane_id]);
2125 }
2126
2127 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2128 active->sr[level].plane);
2129 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2130 active->sr[level].cursor);
2131 }
2132
2133 vlv_invalidate_wms(crtc, intermediate, level);
2134
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002135out:
Ville Syrjälä4841da52017-03-02 19:14:59 +02002136 /*
2137 * If our intermediate WM are identical to the final WM, then we can
2138 * omit the post-vblank programming; only update if it's different.
2139 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002140 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
Maarten Lankhorst5b9489c2017-11-15 17:31:56 +01002141 new_crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02002142
2143 return 0;
2144}
2145
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002146static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002147 struct vlv_wm_values *wm)
2148{
2149 struct intel_crtc *crtc;
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002150 int num_active_pipes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002151
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002152 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002153 wm->cxsr = true;
2154
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002155 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002156 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002157
2158 if (!crtc->active)
2159 continue;
2160
2161 if (!wm_state->cxsr)
2162 wm->cxsr = false;
2163
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002164 num_active_pipes++;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002165 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2166 }
2167
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002168 if (num_active_pipes != 1)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002169 wm->cxsr = false;
2170
Ville Syrjäläc08e9132019-08-21 20:30:32 +03002171 if (num_active_pipes > 1)
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03002172 wm->level = VLV_WM_LEVEL_PM2;
2173
Ville Syrjälä7c951c02016-11-28 19:37:10 +02002174 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02002175 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002176 enum pipe pipe = crtc->pipe;
2177
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002178 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02002179 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002180 wm->sr = wm_state->sr[wm->level];
2181
Ville Syrjälä1b313892016-11-28 19:37:08 +02002182 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2183 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2184 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2185 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002186 }
2187}
2188
Ville Syrjäläff32c542017-03-02 19:14:57 +02002189static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002190{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002191 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2192 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002193
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002194 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002195
Ville Syrjäläff32c542017-03-02 19:14:57 +02002196 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002197 return;
2198
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002199 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002200 chv_set_memory_dvfs(dev_priv, false);
2201
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002202 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002203 chv_set_memory_pm5(dev_priv, false);
2204
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002205 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002206 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002207
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002208 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002209
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002210 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02002211 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002212
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002213 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002214 chv_set_memory_pm5(dev_priv, true);
2215
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002216 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03002217 chv_set_memory_dvfs(dev_priv, true);
2218
Ville Syrjäläfa292a42016-11-28 19:37:16 +02002219 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03002220}
2221
Ville Syrjäläff32c542017-03-02 19:14:57 +02002222static void vlv_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002223 struct intel_crtc *crtc)
Ville Syrjäläff32c542017-03-02 19:14:57 +02002224{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002225 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2226 const struct intel_crtc_state *crtc_state =
2227 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläff32c542017-03-02 19:14:57 +02002228
2229 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002230 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2231 vlv_program_watermarks(dev_priv);
2232 mutex_unlock(&dev_priv->wm.wm_mutex);
2233}
2234
2235static void vlv_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002236 struct intel_crtc *crtc)
Ville Syrjälä4841da52017-03-02 19:14:59 +02002237{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02002238 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2239 const struct intel_crtc_state *crtc_state =
2240 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä4841da52017-03-02 19:14:59 +02002241
2242 if (!crtc_state->wm.need_postvbl_update)
2243 return;
2244
2245 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03002246 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02002247 vlv_program_watermarks(dev_priv);
2248 mutex_unlock(&dev_priv->wm.wm_mutex);
2249}
2250
Ville Syrjälä432081b2016-10-31 22:37:03 +02002251static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002252{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002253 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002254 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002255 int srwm = 1;
2256 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03002257 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002258
2259 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002260 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002261 if (crtc) {
2262 /* self-refresh has much higher latency */
2263 static const int sr_latency_ns = 12000;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002264 const struct drm_display_mode *pipe_mode =
2265 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002266 const struct drm_framebuffer *fb =
2267 crtc->base.primary->state->fb;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002268 int clock = pipe_mode->crtc_clock;
2269 int htotal = pipe_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002270 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002271 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002272 int entries;
2273
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002274 entries = intel_wm_method2(clock, htotal,
2275 hdisplay, cpp, sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002276 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2277 srwm = I965_FIFO_SIZE - entries;
2278 if (srwm < 0)
2279 srwm = 1;
2280 srwm &= 0x1ff;
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002281 drm_dbg_kms(&dev_priv->drm,
2282 "self-refresh entries: %d, wm: %d\n",
2283 entries, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002284
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002285 entries = intel_wm_method2(clock, htotal,
2286 crtc->base.cursor->state->crtc_w, 4,
2287 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002288 entries = DIV_ROUND_UP(entries,
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002289 i965_cursor_wm_info.cacheline_size) +
2290 i965_cursor_wm_info.guard_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002291
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002292 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002293 if (cursor_sr > i965_cursor_wm_info.max_wm)
2294 cursor_sr = i965_cursor_wm_info.max_wm;
2295
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002296 drm_dbg_kms(&dev_priv->drm,
2297 "self-refresh watermark: display plane %d "
2298 "cursor %d\n", srwm, cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002299
Imre Deak98584252014-06-13 14:54:20 +03002300 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002301 } else {
Imre Deak98584252014-06-13 14:54:20 +03002302 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002303 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03002304 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002305 }
2306
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002307 drm_dbg_kms(&dev_priv->drm,
2308 "Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2309 srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002310
2311 /* 965 has limitations... */
Jani Nikula5f461662020-11-30 13:15:58 +02002312 intel_uncore_write(&dev_priv->uncore, DSPFW1, FW_WM(srwm, SR) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02002313 FW_WM(8, CURSORB) |
2314 FW_WM(8, PLANEB) |
2315 FW_WM(8, PLANEA));
Jani Nikula5f461662020-11-30 13:15:58 +02002316 intel_uncore_write(&dev_priv->uncore, DSPFW2, FW_WM(8, CURSORA) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02002317 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002318 /* update cursor SR watermark */
Jani Nikula5f461662020-11-30 13:15:58 +02002319 intel_uncore_write(&dev_priv->uncore, DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03002320
2321 if (cxsr_enabled)
2322 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002323}
2324
Ville Syrjäläf4998962015-03-10 17:02:21 +02002325#undef FW_WM
2326
Ville Syrjälä432081b2016-10-31 22:37:03 +02002327static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002328{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002329 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002330 const struct intel_watermark_params *wm_info;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002331 u32 fwater_lo;
2332 u32 fwater_hi;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002333 int cwm, srwm = 1;
2334 int fifo_size;
2335 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002336 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002337
Ville Syrjäläa9097be2016-10-31 22:37:20 +02002338 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002339 wm_info = &i945_wm_info;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002340 else if (DISPLAY_VER(dev_priv) != 2)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002341 wm_info = &i915_wm_info;
2342 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03002343 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002344
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002345 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_A);
2346 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_A);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002347 if (intel_crtc_active(crtc)) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002348 const struct drm_display_mode *pipe_mode =
2349 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002350 const struct drm_framebuffer *fb =
2351 crtc->base.primary->state->fb;
2352 int cpp;
2353
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002354 if (DISPLAY_VER(dev_priv) == 2)
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002355 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002356 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002357 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002358
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002359 planea_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002360 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002361 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002362 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002363 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002364 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002365 if (planea_wm > (long)wm_info->max_wm)
2366 planea_wm = wm_info->max_wm;
2367 }
2368
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002369 if (DISPLAY_VER(dev_priv) == 2)
Ville Syrjälä9d539102014-08-15 01:21:53 +03002370 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002371
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002372 fifo_size = dev_priv->display.get_fifo_size(dev_priv, PLANE_B);
2373 crtc = intel_get_crtc_for_plane(dev_priv, PLANE_B);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002374 if (intel_crtc_active(crtc)) {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002375 const struct drm_display_mode *pipe_mode =
2376 &crtc->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002377 const struct drm_framebuffer *fb =
2378 crtc->base.primary->state->fb;
2379 int cpp;
2380
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002381 if (DISPLAY_VER(dev_priv) == 2)
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002382 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002383 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002384 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002385
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002386 planeb_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01002387 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01002388 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002389 if (enabled == NULL)
2390 enabled = crtc;
2391 else
2392 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002393 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002394 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03002395 if (planeb_wm > (long)wm_info->max_wm)
2396 planeb_wm = wm_info->max_wm;
2397 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002398
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002399 drm_dbg_kms(&dev_priv->drm,
2400 "FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002401
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002402 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07002403 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002404
Ville Syrjäläefc26112016-10-31 22:37:04 +02002405 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002406
2407 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01002408 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02002409 enabled = NULL;
2410 }
2411
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002412 /*
2413 * Overlay gets an aggressive default since video jitter is bad.
2414 */
2415 cwm = 2;
2416
2417 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03002418 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002419
2420 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02002421 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002422 /* self-refresh has much higher latency */
2423 static const int sr_latency_ns = 6000;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002424 const struct drm_display_mode *pipe_mode =
2425 &enabled->config->hw.pipe_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002426 const struct drm_framebuffer *fb =
2427 enabled->base.primary->state->fb;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002428 int clock = pipe_mode->crtc_clock;
2429 int htotal = pipe_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002430 int hdisplay = enabled->config->pipe_src_w;
2431 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002432 int entries;
2433
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002434 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002435 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02002436 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02002437 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03002438
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002439 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2440 sr_latency_ns / 100);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002441 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002442 drm_dbg_kms(&dev_priv->drm,
2443 "self-refresh entries: %d\n", entries);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002444 srwm = wm_info->fifo_size - entries;
2445 if (srwm < 0)
2446 srwm = 1;
2447
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002448 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02002449 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002450 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03002451 else
Jani Nikula5f461662020-11-30 13:15:58 +02002452 intel_uncore_write(&dev_priv->uncore, FW_BLC_SELF, srwm & 0x3f);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002453 }
2454
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002455 drm_dbg_kms(&dev_priv->drm,
2456 "Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2457 planea_wm, planeb_wm, cwm, srwm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002458
2459 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2460 fwater_hi = (cwm & 0x1f);
2461
2462 /* Set request length to 8 cachelines per fetch */
2463 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2464 fwater_hi = fwater_hi | (1 << 8);
2465
Jani Nikula5f461662020-11-30 13:15:58 +02002466 intel_uncore_write(&dev_priv->uncore, FW_BLC, fwater_lo);
2467 intel_uncore_write(&dev_priv->uncore, FW_BLC2, fwater_hi);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002468
Imre Deak5209b1f2014-07-01 12:36:17 +03002469 if (enabled)
2470 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002471}
2472
Ville Syrjälä432081b2016-10-31 22:37:03 +02002473static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002474{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002475 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02002476 struct intel_crtc *crtc;
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002477 const struct drm_display_mode *pipe_mode;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002478 u32 fwater_lo;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002479 int planea_wm;
2480
Ville Syrjäläffc7a762016-10-31 22:37:21 +02002481 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002482 if (crtc == NULL)
2483 return;
2484
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002485 pipe_mode = &crtc->config->hw.pipe_mode;
2486 planea_wm = intel_calculate_wm(pipe_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02002487 &i845_wm_info,
Ville Syrjäläbdaf8432017-11-17 21:19:11 +02002488 dev_priv->display.get_fifo_size(dev_priv, PLANE_A),
Chris Wilson5aef6002014-09-03 11:56:07 +01002489 4, pessimal_latency_ns);
Jani Nikula5f461662020-11-30 13:15:58 +02002490 fwater_lo = intel_uncore_read(&dev_priv->uncore, FW_BLC) & ~0xfff;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002491 fwater_lo |= (3<<8) | planea_wm;
2492
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002493 drm_dbg_kms(&dev_priv->drm,
2494 "Setting FIFO watermarks - A: %d\n", planea_wm);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002495
Jani Nikula5f461662020-11-30 13:15:58 +02002496 intel_uncore_write(&dev_priv->uncore, FW_BLC, fwater_lo);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002497}
2498
Ville Syrjälä37126462013-08-01 16:18:55 +03002499/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002500static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2501 unsigned int cpp,
2502 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002503{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002504 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002505
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002506 ret = intel_wm_method1(pixel_rate, cpp, latency);
2507 ret = DIV_ROUND_UP(ret, 64) + 2;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002508
2509 return ret;
2510}
2511
Ville Syrjälä37126462013-08-01 16:18:55 +03002512/* latency must be in 0.1us units. */
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002513static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2514 unsigned int htotal,
2515 unsigned int width,
2516 unsigned int cpp,
2517 unsigned int latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002518{
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002519 unsigned int ret;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002520
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002521 ret = intel_wm_method2(pixel_rate, htotal,
2522 width, cpp, latency);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002523 ret = DIV_ROUND_UP(ret, 64) + 2;
Ville Syrjäläbaf69ca2017-04-21 21:14:27 +03002524
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002525 return ret;
2526}
2527
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002528static u32 ilk_wm_fbc(u32 pri_val, u32 horiz_pixels, u8 cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002529{
Matt Roper15126882015-12-03 11:37:40 -08002530 /*
2531 * Neither of these should be possible since this function shouldn't be
2532 * called if the CRTC is off or the plane is invisible. But let's be
2533 * extra paranoid to avoid a potential divide-by-zero if we screw up
2534 * elsewhere in the driver.
2535 */
Ville Syrjäläac484962016-01-20 21:05:26 +02002536 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08002537 return 0;
2538 if (WARN_ON(!horiz_pixels))
2539 return 0;
2540
Ville Syrjäläac484962016-01-20 21:05:26 +02002541 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002542}
2543
Imre Deak820c1982013-12-17 14:46:36 +02002544struct ilk_wm_maximums {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002545 u16 pri;
2546 u16 spr;
2547 u16 cur;
2548 u16 fbc;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002549};
2550
Ville Syrjälä37126462013-08-01 16:18:55 +03002551/*
2552 * For both WM_PIPE and WM_LP.
2553 * mem_value must be in 0.1us units.
2554 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002555static u32 ilk_compute_pri_wm(const struct intel_crtc_state *crtc_state,
2556 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002557 u32 mem_value, bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002558{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002559 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002560 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561
Ville Syrjälä03981c62018-11-14 19:34:40 +02002562 if (mem_value == 0)
2563 return U32_MAX;
2564
Maarten Lankhorstec193642019-06-28 10:55:17 +02002565 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002566 return 0;
2567
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002568 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002569
Maarten Lankhorstec193642019-06-28 10:55:17 +02002570 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002571
2572 if (!is_lp)
2573 return method1;
2574
Maarten Lankhorstec193642019-06-28 10:55:17 +02002575 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002576 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002577 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002578 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002579
2580 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002581}
2582
Ville Syrjälä37126462013-08-01 16:18:55 +03002583/*
2584 * For both WM_PIPE and WM_LP.
2585 * mem_value must be in 0.1us units.
2586 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002587static u32 ilk_compute_spr_wm(const struct intel_crtc_state *crtc_state,
2588 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002589 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002590{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002591 u32 method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002592 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002593
Ville Syrjälä03981c62018-11-14 19:34:40 +02002594 if (mem_value == 0)
2595 return U32_MAX;
2596
Maarten Lankhorstec193642019-06-28 10:55:17 +02002597 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002598 return 0;
2599
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002600 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002601
Maarten Lankhorstec193642019-06-28 10:55:17 +02002602 method1 = ilk_wm_method1(crtc_state->pixel_rate, cpp, mem_value);
2603 method2 = ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002604 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002605 drm_rect_width(&plane_state->uapi.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002606 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002607 return min(method1, method2);
2608}
2609
Ville Syrjälä37126462013-08-01 16:18:55 +03002610/*
2611 * For both WM_PIPE and WM_LP.
2612 * mem_value must be in 0.1us units.
2613 */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002614static u32 ilk_compute_cur_wm(const struct intel_crtc_state *crtc_state,
2615 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002616 u32 mem_value)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002617{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002618 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002619
Ville Syrjälä03981c62018-11-14 19:34:40 +02002620 if (mem_value == 0)
2621 return U32_MAX;
2622
Maarten Lankhorstec193642019-06-28 10:55:17 +02002623 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002624 return 0;
2625
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002626 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002627
Maarten Lankhorstec193642019-06-28 10:55:17 +02002628 return ilk_wm_method2(crtc_state->pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02002629 crtc_state->hw.pipe_mode.crtc_htotal,
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002630 drm_rect_width(&plane_state->uapi.dst),
Maarten Lankhorst3a612762019-10-04 13:34:54 +02002631 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002632}
2633
Paulo Zanonicca32e92013-05-31 11:45:06 -03002634/* Only for WM_LP. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02002635static u32 ilk_compute_fbc_wm(const struct intel_crtc_state *crtc_state,
2636 const struct intel_plane_state *plane_state,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002637 u32 pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002638{
Ville Syrjälä83054942016-11-18 21:53:00 +02002639 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002640
Maarten Lankhorstec193642019-06-28 10:55:17 +02002641 if (!intel_wm_plane_visible(crtc_state, plane_state))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002642 return 0;
2643
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01002644 cpp = plane_state->hw.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002645
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01002646 return ilk_wm_fbc(pri_val, drm_rect_width(&plane_state->uapi.dst),
2647 cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002648}
2649
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002650static unsigned int
2651ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002652{
Matt Roper7dadd282021-03-19 21:42:43 -07002653 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002654 return 3072;
Matt Roper7dadd282021-03-19 21:42:43 -07002655 else if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002656 return 768;
2657 else
2658 return 512;
2659}
2660
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002661static unsigned int
2662ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2663 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002664{
Matt Roper7dadd282021-03-19 21:42:43 -07002665 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002666 /* BDW primary/sprite plane watermarks */
2667 return level == 0 ? 255 : 2047;
Matt Roper7dadd282021-03-19 21:42:43 -07002668 else if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002669 /* IVB/HSW primary/sprite plane watermarks */
2670 return level == 0 ? 127 : 1023;
2671 else if (!is_sprite)
2672 /* ILK/SNB primary plane watermarks */
2673 return level == 0 ? 127 : 511;
2674 else
2675 /* ILK/SNB sprite plane watermarks */
2676 return level == 0 ? 63 : 255;
2677}
2678
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002679static unsigned int
2680ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002681{
Matt Roper7dadd282021-03-19 21:42:43 -07002682 if (DISPLAY_VER(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002683 return level == 0 ? 63 : 255;
2684 else
2685 return level == 0 ? 31 : 63;
2686}
2687
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002688static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002689{
Matt Roper7dadd282021-03-19 21:42:43 -07002690 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002691 return 31;
2692 else
2693 return 15;
2694}
2695
Ville Syrjälä158ae642013-08-07 13:28:19 +03002696/* Calculate the maximum primary/sprite plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002697static unsigned int ilk_plane_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002698 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002699 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002700 enum intel_ddb_partitioning ddb_partitioning,
2701 bool is_sprite)
2702{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002703 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002704
2705 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002706 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002707 return 0;
2708
2709 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002710 if (level == 0 || config->num_pipes_active > 1) {
Jani Nikula24977872019-09-11 12:26:08 +03002711 fifo_size /= INTEL_NUM_PIPES(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002712
2713 /*
2714 * For some reason the non self refresh
2715 * FIFO size is only half of the self
2716 * refresh FIFO size on ILK/SNB.
2717 */
Matt Roper7dadd282021-03-19 21:42:43 -07002718 if (DISPLAY_VER(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002719 fifo_size /= 2;
2720 }
2721
Ville Syrjälä240264f2013-08-07 13:29:12 +03002722 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002723 /* level 0 is always calculated with 1:1 split */
2724 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2725 if (is_sprite)
2726 fifo_size *= 5;
2727 fifo_size /= 6;
2728 } else {
2729 fifo_size /= 2;
2730 }
2731 }
2732
2733 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002734 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002735}
2736
2737/* Calculate the maximum cursor plane watermark */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002738static unsigned int ilk_cursor_wm_max(const struct drm_i915_private *dev_priv,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002739 int level,
2740 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002741{
2742 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002743 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002744 return 64;
2745
2746 /* otherwise just report max that registers can hold */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002747 return ilk_cursor_wm_reg_max(dev_priv, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002748}
2749
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002750static void ilk_compute_wm_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002751 int level,
2752 const struct intel_wm_config *config,
2753 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002754 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002755{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08002756 max->pri = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, false);
2757 max->spr = ilk_plane_wm_max(dev_priv, level, config, ddb_partitioning, true);
2758 max->cur = ilk_cursor_wm_max(dev_priv, level, config);
2759 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002760}
2761
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002762static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002763 int level,
2764 struct ilk_wm_maximums *max)
2765{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002766 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2767 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2768 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2769 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002770}
2771
Ville Syrjäläd9395652013-10-09 19:18:10 +03002772static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002773 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002774 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002775{
2776 bool ret;
2777
2778 /* already determined to be invalid? */
2779 if (!result->enable)
2780 return false;
2781
2782 result->enable = result->pri_val <= max->pri &&
2783 result->spr_val <= max->spr &&
2784 result->cur_val <= max->cur;
2785
2786 ret = result->enable;
2787
2788 /*
2789 * HACK until we can pre-compute everything,
2790 * and thus fail gracefully if LP0 watermarks
2791 * are exceeded...
2792 */
2793 if (level == 0 && !result->enable) {
2794 if (result->pri_val > max->pri)
2795 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2796 level, result->pri_val, max->pri);
2797 if (result->spr_val > max->spr)
2798 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2799 level, result->spr_val, max->spr);
2800 if (result->cur_val > max->cur)
2801 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2802 level, result->cur_val, max->cur);
2803
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002804 result->pri_val = min_t(u32, result->pri_val, max->pri);
2805 result->spr_val = min_t(u32, result->spr_val, max->spr);
2806 result->cur_val = min_t(u32, result->cur_val, max->cur);
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002807 result->enable = true;
2808 }
2809
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002810 return ret;
2811}
2812
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002813static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02002814 const struct intel_crtc *crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002815 int level,
Maarten Lankhorstec193642019-06-28 10:55:17 +02002816 struct intel_crtc_state *crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02002817 const struct intel_plane_state *pristate,
2818 const struct intel_plane_state *sprstate,
2819 const struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002820 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002821{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002822 u16 pri_latency = dev_priv->wm.pri_latency[level];
2823 u16 spr_latency = dev_priv->wm.spr_latency[level];
2824 u16 cur_latency = dev_priv->wm.cur_latency[level];
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002825
2826 /* WM1+ latency values stored in 0.5us units */
2827 if (level > 0) {
2828 pri_latency *= 5;
2829 spr_latency *= 5;
2830 cur_latency *= 5;
2831 }
2832
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002833 if (pristate) {
Maarten Lankhorstec193642019-06-28 10:55:17 +02002834 result->pri_val = ilk_compute_pri_wm(crtc_state, pristate,
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002835 pri_latency, level);
Maarten Lankhorstec193642019-06-28 10:55:17 +02002836 result->fbc_val = ilk_compute_fbc_wm(crtc_state, pristate, result->pri_val);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002837 }
2838
2839 if (sprstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002840 result->spr_val = ilk_compute_spr_wm(crtc_state, sprstate, spr_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002841
2842 if (curstate)
Maarten Lankhorstec193642019-06-28 10:55:17 +02002843 result->cur_val = ilk_compute_cur_wm(crtc_state, curstate, cur_latency);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002844
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002845 result->enable = true;
2846}
2847
Ville Syrjäläbb726512016-10-31 22:37:24 +02002848static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002849 u16 wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002850{
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002851 struct intel_uncore *uncore = &dev_priv->uncore;
2852
Matt Roper7dadd282021-03-19 21:42:43 -07002853 if (DISPLAY_VER(dev_priv) >= 9) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002854 u32 val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002855 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002856 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roperd3252e12021-08-20 15:57:10 -07002857 int mult = IS_DG2(dev_priv) ? 2 : 1;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002858
2859 /* read the first set of memory latencies[0:3] */
2860 val = 0; /* data0 to be programmed to 0 for first set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002861 ret = sandybridge_pcode_read(dev_priv,
2862 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002863 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002864
2865 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002866 drm_err(&dev_priv->drm,
2867 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002868 return;
2869 }
2870
Matt Roperd3252e12021-08-20 15:57:10 -07002871 wm[0] = (val & GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2872 wm[1] = ((val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2873 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2874 wm[2] = ((val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2875 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2876 wm[3] = ((val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2877 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002878
2879 /* read the second set of memory latencies[4:7] */
2880 val = 1; /* data0 to be programmed to 1 for second set */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002881 ret = sandybridge_pcode_read(dev_priv,
2882 GEN9_PCODE_READ_MEM_LATENCY,
Ville Syrjäläd284d512019-05-21 19:40:24 +03002883 &val, NULL);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002884 if (ret) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03002885 drm_err(&dev_priv->drm,
2886 "SKL Mailbox read error = %d\n", ret);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002887 return;
2888 }
2889
Matt Roperd3252e12021-08-20 15:57:10 -07002890 wm[4] = (val & GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2891 wm[5] = ((val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2892 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2893 wm[6] = ((val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2894 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
2895 wm[7] = ((val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2896 GEN9_MEM_LATENCY_LEVEL_MASK) * mult;
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002897
Vandana Kannan367294b2014-11-04 17:06:46 +00002898 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002899 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2900 * need to be disabled. We make sure to sanitize the values out
2901 * of the punit to satisfy this requirement.
2902 */
2903 for (level = 1; level <= max_level; level++) {
2904 if (wm[level] == 0) {
2905 for (i = level + 1; i <= max_level; i++)
2906 wm[i] = 0;
Lucas De Marchi0bc3a4e2021-06-22 14:22:10 -07002907
2908 max_level = level - 1;
2909
Paulo Zanoni0727e402016-09-22 18:00:30 -03002910 break;
2911 }
2912 }
2913
2914 /*
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002915 * WaWmMemoryReadLatency
Damien Lespiau6f972352015-02-09 19:33:07 +00002916 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002917 * punit doesn't take into account the read latency so we need
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002918 * to add proper adjustement to each valid level we retrieve
2919 * from the punit when level 0 response data is 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002920 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002921 if (wm[0] == 0) {
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002922 u8 adjust = DISPLAY_VER(dev_priv) >= 12 ? 3 : 2;
2923
Lucas De Marchi0bc3a4e2021-06-22 14:22:10 -07002924 for (level = 0; level <= max_level; level++)
Lucas De Marchicbeeb002021-06-22 14:22:09 -07002925 wm[level] += adjust;
Paulo Zanoni0727e402016-09-22 18:00:30 -03002926 }
2927
Mahesh Kumar86b59282018-08-31 16:39:42 +05302928 /*
2929 * WA Level-0 adjustment for 16GB DIMMs: SKL+
2930 * If we could not get dimm info enable this WA to prevent from
2931 * any underrun. If not able to get Dimm info assume 16GB dimm
2932 * to avoid any underrun.
2933 */
José Roberto de Souza66a24502021-01-28 08:43:12 -08002934 if (dev_priv->dram_info.wm_lv_0_adjust_needed)
Mahesh Kumar86b59282018-08-31 16:39:42 +05302935 wm[0] += 1;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002936 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002937 u64 sskpd = intel_uncore_read64(uncore, MCH_SSKPD);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002938
2939 wm[0] = (sskpd >> 56) & 0xFF;
2940 if (wm[0] == 0)
2941 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002942 wm[1] = (sskpd >> 4) & 0xFF;
2943 wm[2] = (sskpd >> 12) & 0xFF;
2944 wm[3] = (sskpd >> 20) & 0x1FF;
2945 wm[4] = (sskpd >> 32) & 0x1FF;
Matt Roper7dadd282021-03-19 21:42:43 -07002946 } else if (DISPLAY_VER(dev_priv) >= 6) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002947 u32 sskpd = intel_uncore_read(uncore, MCH_SSKPD);
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002948
2949 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2950 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2951 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2952 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Matt Roper7dadd282021-03-19 21:42:43 -07002953 } else if (DISPLAY_VER(dev_priv) >= 5) {
Tvrtko Ursulin1cea02d2019-06-10 13:06:07 +01002954 u32 mltr = intel_uncore_read(uncore, MLTR_ILK);
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002955
2956 /* ILK primary LP0 latency is 700 ns */
2957 wm[0] = 7;
2958 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2959 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Paulo Zanoni50682ee2017-08-09 13:52:43 -07002960 } else {
2961 MISSING_CASE(INTEL_DEVID(dev_priv));
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002962 }
2963}
2964
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002965static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002966 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002967{
2968 /* ILK sprite LP0 latency is 1300 ns */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002969 if (DISPLAY_VER(dev_priv) == 5)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002970 wm[0] = 13;
2971}
2972
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002973static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02002974 u16 wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002975{
2976 /* ILK cursor LP0 latency is 1300 ns */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07002977 if (DISPLAY_VER(dev_priv) == 5)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002978 wm[0] = 13;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002979}
2980
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002981int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002982{
2983 /* how many WM levels are we expecting */
Matt Roper7959ffe2021-05-18 17:06:11 -07002984 if (HAS_HW_SAGV_WM(dev_priv))
2985 return 5;
2986 else if (DISPLAY_VER(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002987 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002988 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002989 return 4;
Matt Roper7dadd282021-03-19 21:42:43 -07002990 else if (DISPLAY_VER(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002991 return 3;
2992 else
2993 return 2;
2994}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002995
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002996static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002997 const char *name,
Linus Torvaldse7c6e402021-04-27 17:05:53 -07002998 const u16 wm[])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002999{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003000 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003001
3002 for (level = 0; level <= max_level; level++) {
3003 unsigned int latency = wm[level];
3004
3005 if (latency == 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003006 drm_dbg_kms(&dev_priv->drm,
3007 "%s WM%d latency not provided\n",
3008 name, level);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003009 continue;
3010 }
3011
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003012 /*
3013 * - latencies are in us on gen9.
3014 * - before then, WM1+ latency values are in 0.5us units
3015 */
Matt Roper7dadd282021-03-19 21:42:43 -07003016 if (DISPLAY_VER(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003017 latency *= 10;
3018 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003019 latency *= 5;
3020
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003021 drm_dbg_kms(&dev_priv->drm,
3022 "%s WM%d latency %u (%u.%u usec)\n", name, level,
3023 wm[level], latency / 10, latency % 10);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003024 }
3025}
3026
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003027static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003028 u16 wm[5], u16 min)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003029{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003030 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003031
3032 if (wm[0] >= min)
3033 return false;
3034
3035 wm[0] = max(wm[0], min);
3036 for (level = 1; level <= max_level; level++)
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003037 wm[level] = max_t(u16, wm[level], DIV_ROUND_UP(min, 5));
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003038
3039 return true;
3040}
3041
Ville Syrjäläbb726512016-10-31 22:37:24 +02003042static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003043{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003044 bool changed;
3045
3046 /*
3047 * The BIOS provided WM memory latency values are often
3048 * inadequate for high resolution displays. Adjust them.
3049 */
3050 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
3051 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
3052 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
3053
3054 if (!changed)
3055 return;
3056
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003057 drm_dbg_kms(&dev_priv->drm,
3058 "WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003059 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3060 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3061 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003062}
3063
Ville Syrjälä03981c62018-11-14 19:34:40 +02003064static void snb_wm_lp3_irq_quirk(struct drm_i915_private *dev_priv)
3065{
3066 /*
3067 * On some SNB machines (Thinkpad X220 Tablet at least)
3068 * LP3 usage can cause vblank interrupts to be lost.
3069 * The DEIIR bit will go high but it looks like the CPU
3070 * never gets interrupted.
3071 *
3072 * It's not clear whether other interrupt source could
3073 * be affected or if this is somehow limited to vblank
3074 * interrupts only. To play it safe we disable LP3
3075 * watermarks entirely.
3076 */
3077 if (dev_priv->wm.pri_latency[3] == 0 &&
3078 dev_priv->wm.spr_latency[3] == 0 &&
3079 dev_priv->wm.cur_latency[3] == 0)
3080 return;
3081
3082 dev_priv->wm.pri_latency[3] = 0;
3083 dev_priv->wm.spr_latency[3] = 0;
3084 dev_priv->wm.cur_latency[3] = 0;
3085
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003086 drm_dbg_kms(&dev_priv->drm,
3087 "LP3 watermarks disabled due to potential for lost interrupts\n");
Ville Syrjälä03981c62018-11-14 19:34:40 +02003088 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3089 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3090 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
3091}
3092
Ville Syrjäläbb726512016-10-31 22:37:24 +02003093static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03003094{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003095 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03003096
3097 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
3098 sizeof(dev_priv->wm.pri_latency));
3099 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
3100 sizeof(dev_priv->wm.pri_latency));
3101
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003102 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003103 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03003104
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003105 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
3106 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
3107 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03003108
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003109 if (DISPLAY_VER(dev_priv) == 6) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02003110 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä03981c62018-11-14 19:34:40 +02003111 snb_wm_lp3_irq_quirk(dev_priv);
3112 }
Ville Syrjälä53615a52013-08-01 16:18:50 +03003113}
3114
Ville Syrjäläbb726512016-10-31 22:37:24 +02003115static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003116{
Ville Syrjäläbb726512016-10-31 22:37:24 +02003117 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003118 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00003119}
3120
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003121static bool ilk_validate_pipe_wm(const struct drm_i915_private *dev_priv,
Matt Ropered4a6a72016-02-23 17:20:13 -08003122 struct intel_pipe_wm *pipe_wm)
3123{
3124 /* LP0 watermark maximums depend on this pipe alone */
3125 const struct intel_wm_config config = {
3126 .num_pipes_active = 1,
3127 .sprites_enabled = pipe_wm->sprites_enabled,
3128 .sprites_scaled = pipe_wm->sprites_scaled,
3129 };
3130 struct ilk_wm_maximums max;
3131
3132 /* LP0 watermarks always use 1/2 DDB partitioning */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003133 ilk_compute_wm_maximums(dev_priv, 0, &config, INTEL_DDB_PART_1_2, &max);
Matt Ropered4a6a72016-02-23 17:20:13 -08003134
3135 /* At least LP0 must be valid */
3136 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003137 drm_dbg_kms(&dev_priv->drm, "LP0 watermark invalid\n");
Matt Ropered4a6a72016-02-23 17:20:13 -08003138 return false;
3139 }
3140
3141 return true;
3142}
3143
Matt Roper261a27d2015-10-08 15:28:25 -07003144/* Compute new watermarks for the pipe */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003145static int ilk_compute_pipe_wm(struct intel_atomic_state *state,
3146 struct intel_crtc *crtc)
Matt Roper261a27d2015-10-08 15:28:25 -07003147{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003148 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3149 struct intel_crtc_state *crtc_state =
3150 intel_atomic_get_new_crtc_state(state, crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07003151 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003152 struct intel_plane *plane;
3153 const struct intel_plane_state *plane_state;
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003154 const struct intel_plane_state *pristate = NULL;
3155 const struct intel_plane_state *sprstate = NULL;
3156 const struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003157 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02003158 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003159
Maarten Lankhorstec193642019-06-28 10:55:17 +02003160 pipe_wm = &crtc_state->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07003161
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02003162 intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, crtc_state) {
3163 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
3164 pristate = plane_state;
3165 else if (plane->base.type == DRM_PLANE_TYPE_OVERLAY)
3166 sprstate = plane_state;
3167 else if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
3168 curstate = plane_state;
Matt Roper43d59ed2015-09-24 15:53:07 -07003169 }
3170
Maarten Lankhorst1326a922019-10-31 12:26:02 +01003171 pipe_wm->pipe_enabled = crtc_state->hw.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003172 if (sprstate) {
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01003173 pipe_wm->sprites_enabled = sprstate->uapi.visible;
3174 pipe_wm->sprites_scaled = sprstate->uapi.visible &&
3175 (drm_rect_width(&sprstate->uapi.dst) != drm_rect_width(&sprstate->uapi.src) >> 16 ||
3176 drm_rect_height(&sprstate->uapi.dst) != drm_rect_height(&sprstate->uapi.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01003177 }
3178
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003179 usable_level = max_level;
3180
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003181 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper7dadd282021-03-19 21:42:43 -07003182 if (DISPLAY_VER(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003183 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003184
3185 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08003186 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003187 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02003188
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01003189 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003190 ilk_compute_wm_level(dev_priv, crtc, 0, crtc_state,
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003191 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003192
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003193 if (!ilk_validate_pipe_wm(dev_priv, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01003194 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003195
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003196 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003197
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003198 for (level = 1; level <= usable_level; level++) {
3199 struct intel_wm_level *wm = &pipe_wm->wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003200
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02003201 ilk_compute_wm_level(dev_priv, crtc, level, crtc_state,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01003202 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003203
3204 /*
3205 * Disable any watermark level that exceeds the
3206 * register maximums since such watermarks are
3207 * always invalid.
3208 */
Maarten Lankhorst28283f42017-10-19 17:13:40 +02003209 if (!ilk_validate_wm_level(level, &max, wm)) {
3210 memset(wm, 0, sizeof(*wm));
3211 break;
3212 }
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03003213 }
3214
Matt Roper86c8bbb2015-09-24 15:53:16 -07003215 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003216}
3217
3218/*
Matt Ropered4a6a72016-02-23 17:20:13 -08003219 * Build a set of 'intermediate' watermark values that satisfy both the old
3220 * state and the new state. These can be programmed to the hardware
3221 * immediately.
3222 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003223static int ilk_compute_intermediate_wm(struct intel_atomic_state *state,
3224 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08003225{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003226 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3227 struct intel_crtc_state *new_crtc_state =
3228 intel_atomic_get_new_crtc_state(state, crtc);
3229 const struct intel_crtc_state *old_crtc_state =
3230 intel_atomic_get_old_crtc_state(state, crtc);
3231 struct intel_pipe_wm *a = &new_crtc_state->wm.ilk.intermediate;
3232 const struct intel_pipe_wm *b = &old_crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003233 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08003234
3235 /*
3236 * Start with the final, target watermarks, then combine with the
3237 * currently active watermarks to get values that are safe both before
3238 * and after the vblank.
3239 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003240 *a = new_crtc_state->wm.ilk.optimal;
3241 if (!new_crtc_state->hw.active ||
3242 drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) ||
3243 state->skip_intermediate_wm)
Maarten Lankhorstb6b178a2017-10-19 17:13:41 +02003244 return 0;
3245
Matt Ropered4a6a72016-02-23 17:20:13 -08003246 a->pipe_enabled |= b->pipe_enabled;
3247 a->sprites_enabled |= b->sprites_enabled;
3248 a->sprites_scaled |= b->sprites_scaled;
3249
3250 for (level = 0; level <= max_level; level++) {
3251 struct intel_wm_level *a_wm = &a->wm[level];
3252 const struct intel_wm_level *b_wm = &b->wm[level];
3253
3254 a_wm->enable &= b_wm->enable;
3255 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3256 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3257 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3258 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3259 }
3260
3261 /*
3262 * We need to make sure that these merged watermark values are
3263 * actually a valid configuration themselves. If they're not,
3264 * there's no safe way to transition from the old state to
3265 * the new state, so we need to fail the atomic transaction.
3266 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003267 if (!ilk_validate_pipe_wm(dev_priv, a))
Matt Ropered4a6a72016-02-23 17:20:13 -08003268 return -EINVAL;
3269
3270 /*
3271 * If our intermediate WM are identical to the final WM, then we can
3272 * omit the post-vblank programming; only update if it's different.
3273 */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003274 if (memcmp(a, &new_crtc_state->wm.ilk.optimal, sizeof(*a)) != 0)
3275 new_crtc_state->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08003276
3277 return 0;
3278}
3279
3280/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003281 * Merge the watermarks from all active pipes for a specific level.
3282 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003283static void ilk_merge_wm_level(struct drm_i915_private *dev_priv,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003284 int level,
3285 struct intel_wm_level *ret_wm)
3286{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003287 const struct intel_crtc *crtc;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003288
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003289 ret_wm->enable = true;
3290
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003291 for_each_intel_crtc(&dev_priv->drm, crtc) {
3292 const struct intel_pipe_wm *active = &crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02003293 const struct intel_wm_level *wm = &active->wm[level];
3294
3295 if (!active->pipe_enabled)
3296 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003297
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003298 /*
3299 * The watermark values may have been used in the past,
3300 * so we must maintain them in the registers for some
3301 * time even if the level is now disabled.
3302 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003303 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003304 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003305
3306 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3307 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3308 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3309 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3310 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003311}
3312
3313/*
3314 * Merge all low power watermarks for all active pipes.
3315 */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003316static void ilk_wm_merge(struct drm_i915_private *dev_priv,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003317 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02003318 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003319 struct intel_pipe_wm *merged)
3320{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003321 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003322 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003323
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003324 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Matt Roper7dadd282021-03-19 21:42:43 -07003325 if ((DISPLAY_VER(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003326 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03003327 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003328
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003329 /* ILK: FBC WM must be disabled always */
Matt Roper7dadd282021-03-19 21:42:43 -07003330 merged->fbc_wm_enabled = DISPLAY_VER(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003331
3332 /* merge each WM1+ level */
3333 for (level = 1; level <= max_level; level++) {
3334 struct intel_wm_level *wm = &merged->wm[level];
3335
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003336 ilk_merge_wm_level(dev_priv, level, wm);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003337
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003338 if (level > last_enabled_level)
3339 wm->enable = false;
3340 else if (!ilk_validate_wm_level(level, max, wm))
3341 /* make sure all following levels get disabled */
3342 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003343
3344 /*
3345 * The spec says it is preferred to disable
3346 * FBC WMs instead of disabling a WM level.
3347 */
3348 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003349 if (wm->enable)
3350 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003351 wm->fbc_val = 0;
3352 }
3353 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003354
3355 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3356 /*
3357 * FIXME this is racy. FBC might get enabled later.
3358 * What we should check here is whether FBC can be
3359 * enabled sometime later.
3360 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003361 if (DISPLAY_VER(dev_priv) == 5 && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003362 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02003363 for (level = 2; level <= max_level; level++) {
3364 struct intel_wm_level *wm = &merged->wm[level];
3365
3366 wm->enable = false;
3367 }
3368 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003369}
3370
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003371static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3372{
3373 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3374 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3375}
3376
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003377/* The value we need to program into the WM_LPx latency field */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003378static unsigned int ilk_wm_lp_latency(struct drm_i915_private *dev_priv,
3379 int level)
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003380{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003381 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02003382 return 2 * level;
3383 else
3384 return dev_priv->wm.pri_latency[level];
3385}
3386
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003387static void ilk_compute_wm_results(struct drm_i915_private *dev_priv,
Ville Syrjälä0362c782013-10-09 19:17:57 +03003388 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03003389 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02003390 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003391{
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003392 struct intel_crtc *crtc;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003393 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003394
Ville Syrjälä0362c782013-10-09 19:17:57 +03003395 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03003396 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003397
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003398 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03003399 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03003400 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003401
Ville Syrjäläb380ca32013-10-09 19:18:01 +03003402 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003403
Ville Syrjälä0362c782013-10-09 19:17:57 +03003404 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03003405
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003406 /*
3407 * Maintain the watermark values even if the level is
3408 * disabled. Doing otherwise could cause underruns.
3409 */
3410 results->wm_lp[wm_lp - 1] =
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003411 (ilk_wm_lp_latency(dev_priv, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07003412 (r->pri_val << WM1_LP_SR_SHIFT) |
3413 r->cur_val;
3414
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003415 if (r->enable)
3416 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3417
Matt Roper7dadd282021-03-19 21:42:43 -07003418 if (DISPLAY_VER(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07003419 results->wm_lp[wm_lp - 1] |=
3420 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3421 else
3422 results->wm_lp[wm_lp - 1] |=
3423 r->fbc_val << WM1_LP_FBC_SHIFT;
3424
Ville Syrjäläd52fea52014-04-28 15:44:57 +03003425 /*
3426 * Always set WM1S_LP_EN when spr_val != 0, even if the
3427 * level is disabled. Doing otherwise could cause underruns.
3428 */
Matt Roper7dadd282021-03-19 21:42:43 -07003429 if (DISPLAY_VER(dev_priv) <= 6 && r->spr_val) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303430 drm_WARN_ON(&dev_priv->drm, wm_lp != 1);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003431 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3432 } else
3433 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03003434 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003435
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003436 /* LP0 register values */
Ville Syrjälä670c89e2021-06-09 11:56:30 +03003437 for_each_intel_crtc(&dev_priv->drm, crtc) {
3438 enum pipe pipe = crtc->pipe;
3439 const struct intel_pipe_wm *pipe_wm = &crtc->wm.active.ilk;
Ville Syrjälä0560b0c2020-01-20 19:47:11 +02003440 const struct intel_wm_level *r = &pipe_wm->wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003441
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05303442 if (drm_WARN_ON(&dev_priv->drm, !r->enable))
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003443 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03003444
3445 results->wm_pipe[pipe] =
3446 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3447 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3448 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003449 }
3450}
3451
Paulo Zanoni861f3382013-05-31 10:19:21 -03003452/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3453 * case both are at the same level. Prefer r1 in case they're the same. */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003454static struct intel_pipe_wm *
3455ilk_find_best_result(struct drm_i915_private *dev_priv,
3456 struct intel_pipe_wm *r1,
3457 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003458{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08003459 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003460 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003461
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003462 for (level = 1; level <= max_level; level++) {
3463 if (r1->wm[level].enable)
3464 level1 = level;
3465 if (r2->wm[level].enable)
3466 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003467 }
3468
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003469 if (level1 == level2) {
3470 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03003471 return r2;
3472 else
3473 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003474 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03003475 return r1;
3476 } else {
3477 return r2;
3478 }
3479}
3480
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003481/* dirty bits used to track which watermarks need changes */
3482#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003483#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3484#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3485#define WM_DIRTY_FBC (1 << 24)
3486#define WM_DIRTY_DDB (1 << 25)
3487
Damien Lespiau055e3932014-08-18 13:49:10 +01003488static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02003489 const struct ilk_wm_values *old,
3490 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003491{
3492 unsigned int dirty = 0;
3493 enum pipe pipe;
3494 int wm_lp;
3495
Damien Lespiau055e3932014-08-18 13:49:10 +01003496 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003497 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3498 dirty |= WM_DIRTY_PIPE(pipe);
3499 /* Must disable LP1+ watermarks too */
3500 dirty |= WM_DIRTY_LP_ALL;
3501 }
3502 }
3503
3504 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3505 dirty |= WM_DIRTY_FBC;
3506 /* Must disable LP1+ watermarks too */
3507 dirty |= WM_DIRTY_LP_ALL;
3508 }
3509
3510 if (old->partitioning != new->partitioning) {
3511 dirty |= WM_DIRTY_DDB;
3512 /* Must disable LP1+ watermarks too */
3513 dirty |= WM_DIRTY_LP_ALL;
3514 }
3515
3516 /* LP1+ watermarks already deemed dirty, no need to continue */
3517 if (dirty & WM_DIRTY_LP_ALL)
3518 return dirty;
3519
3520 /* Find the lowest numbered LP1+ watermark in need of an update... */
3521 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3522 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3523 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3524 break;
3525 }
3526
3527 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3528 for (; wm_lp <= 3; wm_lp++)
3529 dirty |= WM_DIRTY_LP(wm_lp);
3530
3531 return dirty;
3532}
3533
Ville Syrjälä8553c182013-12-05 15:51:39 +02003534static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3535 unsigned int dirty)
3536{
Imre Deak820c1982013-12-17 14:46:36 +02003537 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02003538 bool changed = false;
3539
3540 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3541 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003542 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, previous->wm_lp[2]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003543 changed = true;
3544 }
3545 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3546 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003547 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, previous->wm_lp[1]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003548 changed = true;
3549 }
3550 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3551 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
Jani Nikula5f461662020-11-30 13:15:58 +02003552 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, previous->wm_lp[0]);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003553 changed = true;
3554 }
3555
3556 /*
3557 * Don't touch WM1S_LP_EN here.
3558 * Doing so could cause underruns.
3559 */
3560
3561 return changed;
3562}
3563
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003564/*
3565 * The spec says we shouldn't write when we don't need, because every write
3566 * causes WMs to be re-evaluated, expending some power.
3567 */
Imre Deak820c1982013-12-17 14:46:36 +02003568static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3569 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003570{
Imre Deak820c1982013-12-17 14:46:36 +02003571 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003572 unsigned int dirty;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02003573 u32 val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003574
Damien Lespiau055e3932014-08-18 13:49:10 +01003575 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003576 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003577 return;
3578
Ville Syrjälä8553c182013-12-05 15:51:39 +02003579 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003580
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003581 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Jani Nikula5f461662020-11-30 13:15:58 +02003582 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_A), results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003583 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Jani Nikula5f461662020-11-30 13:15:58 +02003584 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_B), results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003585 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Jani Nikula5f461662020-11-30 13:15:58 +02003586 intel_uncore_write(&dev_priv->uncore, WM0_PIPE_ILK(PIPE_C), results->wm_pipe[2]);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003587
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003588 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003589 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02003590 val = intel_uncore_read(&dev_priv->uncore, WM_MISC);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003591 if (results->partitioning == INTEL_DDB_PART_1_2)
3592 val &= ~WM_MISC_DATA_PARTITION_5_6;
3593 else
3594 val |= WM_MISC_DATA_PARTITION_5_6;
Jani Nikula5f461662020-11-30 13:15:58 +02003595 intel_uncore_write(&dev_priv->uncore, WM_MISC, val);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003596 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02003597 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003598 if (results->partitioning == INTEL_DDB_PART_1_2)
3599 val &= ~DISP_DATA_PARTITION_5_6;
3600 else
3601 val |= DISP_DATA_PARTITION_5_6;
Jani Nikula5f461662020-11-30 13:15:58 +02003602 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL2, val);
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003603 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003604 }
3605
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003606 if (dirty & WM_DIRTY_FBC) {
Jani Nikula5f461662020-11-30 13:15:58 +02003607 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL);
Paulo Zanonicca32e92013-05-31 11:45:06 -03003608 if (results->enable_fbc_wm)
3609 val &= ~DISP_FBC_WM_DIS;
3610 else
3611 val |= DISP_FBC_WM_DIS;
Jani Nikula5f461662020-11-30 13:15:58 +02003612 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, val);
Paulo Zanonicca32e92013-05-31 11:45:06 -03003613 }
3614
Imre Deak954911e2013-12-17 14:46:34 +02003615 if (dirty & WM_DIRTY_LP(1) &&
3616 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
Jani Nikula5f461662020-11-30 13:15:58 +02003617 intel_uncore_write(&dev_priv->uncore, WM1S_LP_ILK, results->wm_lp_spr[0]);
Imre Deak954911e2013-12-17 14:46:34 +02003618
Matt Roper7dadd282021-03-19 21:42:43 -07003619 if (DISPLAY_VER(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003620 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
Jani Nikula5f461662020-11-30 13:15:58 +02003621 intel_uncore_write(&dev_priv->uncore, WM2S_LP_IVB, results->wm_lp_spr[1]);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003622 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
Jani Nikula5f461662020-11-30 13:15:58 +02003623 intel_uncore_write(&dev_priv->uncore, WM3S_LP_IVB, results->wm_lp_spr[2]);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003624 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003625
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003626 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Jani Nikula5f461662020-11-30 13:15:58 +02003627 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003628 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Jani Nikula5f461662020-11-30 13:15:58 +02003629 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02003630 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Jani Nikula5f461662020-11-30 13:15:58 +02003631 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003632
3633 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003634}
3635
Ville Syrjälä60aca572019-11-27 21:05:51 +02003636bool ilk_disable_lp_wm(struct drm_i915_private *dev_priv)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003637{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003638 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3639}
3640
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003641u8 intel_enabled_dbuf_slices_mask(struct drm_i915_private *dev_priv)
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303642{
Ville Syrjäläb88da662021-04-16 20:10:09 +03003643 u8 enabled_slices = 0;
3644 enum dbuf_slice slice;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303645
Ville Syrjäläb88da662021-04-16 20:10:09 +03003646 for_each_dbuf_slice(dev_priv, slice) {
3647 if (intel_uncore_read(&dev_priv->uncore,
3648 DBUF_CTL_S(slice)) & DBUF_POWER_STATE)
3649 enabled_slices |= BIT(slice);
Stanislav Lisovskiy0f0f9ae2020-02-03 01:06:29 +02003650 }
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303651
Ville Syrjäläb88da662021-04-16 20:10:09 +03003652 return enabled_slices;
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303653}
3654
Matt Roper024c9042015-09-24 15:53:11 -07003655/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003656 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3657 * so assume we'll always need it in order to avoid underruns.
3658 */
Ville Syrjälä60e983f2018-12-21 19:14:33 +02003659static bool skl_needs_memory_bw_wa(struct drm_i915_private *dev_priv)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003660{
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003661 return DISPLAY_VER(dev_priv) == 9;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003662}
3663
Paulo Zanoni56feca92016-09-22 18:00:28 -03003664static bool
3665intel_has_sagv(struct drm_i915_private *dev_priv)
3666{
Matt Roper70bfb302021-04-07 13:39:45 -07003667 return DISPLAY_VER(dev_priv) >= 9 && !IS_LP(dev_priv) &&
Rodrigo Vivi1ca2b062018-10-26 13:03:17 -07003668 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003669}
3670
James Ausmusb068a862019-10-09 10:23:14 -07003671static void
3672skl_setup_sagv_block_time(struct drm_i915_private *dev_priv)
3673{
Matt Roper7dadd282021-03-19 21:42:43 -07003674 if (DISPLAY_VER(dev_priv) >= 12) {
James Ausmusda80f042019-10-09 10:23:15 -07003675 u32 val = 0;
3676 int ret;
3677
3678 ret = sandybridge_pcode_read(dev_priv,
3679 GEN12_PCODE_READ_SAGV_BLOCK_TIME_US,
3680 &val, NULL);
3681 if (!ret) {
3682 dev_priv->sagv_block_time_us = val;
3683 return;
3684 }
3685
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003686 drm_dbg(&dev_priv->drm, "Couldn't read SAGV block time!\n");
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003687 } else if (DISPLAY_VER(dev_priv) == 11) {
James Ausmusb068a862019-10-09 10:23:14 -07003688 dev_priv->sagv_block_time_us = 10;
3689 return;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003690 } else if (DISPLAY_VER(dev_priv) == 10) {
James Ausmusb068a862019-10-09 10:23:14 -07003691 dev_priv->sagv_block_time_us = 20;
3692 return;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07003693 } else if (DISPLAY_VER(dev_priv) == 9) {
James Ausmusb068a862019-10-09 10:23:14 -07003694 dev_priv->sagv_block_time_us = 30;
3695 return;
3696 } else {
Matt Roper7dadd282021-03-19 21:42:43 -07003697 MISSING_CASE(DISPLAY_VER(dev_priv));
James Ausmusb068a862019-10-09 10:23:14 -07003698 }
3699
3700 /* Default to an unusable block time */
3701 dev_priv->sagv_block_time_us = -1;
3702}
3703
Lyude656d1b82016-08-17 15:55:54 -04003704/*
3705 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3706 * depending on power and performance requirements. The display engine access
3707 * to system memory is blocked during the adjustment time. Because of the
3708 * blocking time, having this enabled can cause full system hangs and/or pipe
3709 * underruns if we don't meet all of the following requirements:
3710 *
3711 * - <= 1 pipe enabled
3712 * - All planes can enable watermarks for latencies >= SAGV engine block time
3713 * - We're not using an interlaced display configuration
3714 */
Ville Syrjälä71024042020-09-25 15:17:48 +03003715static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003716intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003717{
3718 int ret;
3719
Paulo Zanoni56feca92016-09-22 18:00:28 -03003720 if (!intel_has_sagv(dev_priv))
3721 return 0;
3722
3723 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003724 return 0;
3725
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003726 drm_dbg_kms(&dev_priv->drm, "Enabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003727 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3728 GEN9_SAGV_ENABLE);
3729
Ville Syrjäläff61a972018-12-21 19:14:34 +02003730 /* We don't need to wait for SAGV when enabling */
Lyude656d1b82016-08-17 15:55:54 -04003731
3732 /*
3733 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003734 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003735 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003736 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003737 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003738 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003739 return 0;
3740 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003741 drm_err(&dev_priv->drm, "Failed to enable SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003742 return ret;
3743 }
3744
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003745 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003746 return 0;
3747}
3748
Ville Syrjälä71024042020-09-25 15:17:48 +03003749static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003750intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003751{
Imre Deakb3b8e992016-12-05 18:27:38 +02003752 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003753
Paulo Zanoni56feca92016-09-22 18:00:28 -03003754 if (!intel_has_sagv(dev_priv))
3755 return 0;
3756
3757 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003758 return 0;
3759
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003760 drm_dbg_kms(&dev_priv->drm, "Disabling SAGV\n");
Lyude656d1b82016-08-17 15:55:54 -04003761 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003762 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3763 GEN9_SAGV_DISABLE,
3764 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3765 1);
Lyude656d1b82016-08-17 15:55:54 -04003766 /*
3767 * Some skl systems, pre-release machines in particular,
Ville Syrjäläff61a972018-12-21 19:14:34 +02003768 * don't actually have SAGV.
Lyude656d1b82016-08-17 15:55:54 -04003769 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003770 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003771 drm_dbg(&dev_priv->drm, "No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003772 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003773 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003774 } else if (ret < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03003775 drm_err(&dev_priv->drm, "Failed to disable SAGV (%d)\n", ret);
Imre Deakb3b8e992016-12-05 18:27:38 +02003776 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003777 }
3778
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003779 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003780 return 0;
3781}
3782
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003783void intel_sagv_pre_plane_update(struct intel_atomic_state *state)
3784{
3785 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003786 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003787 const struct intel_bw_state *old_bw_state;
3788 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003789
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003790 /*
3791 * Just return if we can't control SAGV or don't have it.
3792 * This is different from situation when we have SAGV but just can't
3793 * afford it due to DBuf limitation - in case if SAGV is completely
3794 * disabled in a BIOS, we are not even allowed to send a PCode request,
3795 * as it will throw an error. So have to check it here.
3796 */
3797 if (!intel_has_sagv(dev_priv))
3798 return;
3799
3800 new_bw_state = intel_atomic_get_new_bw_state(state);
3801 if (!new_bw_state)
3802 return;
3803
Matt Roper7dadd282021-03-19 21:42:43 -07003804 if (DISPLAY_VER(dev_priv) < 11 && !intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003805 intel_disable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003806 return;
3807 }
3808
3809 old_bw_state = intel_atomic_get_old_bw_state(state);
3810 /*
3811 * Nothing to mask
3812 */
3813 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3814 return;
3815
3816 new_mask = old_bw_state->qgv_points_mask | new_bw_state->qgv_points_mask;
3817
3818 /*
3819 * If new mask is zero - means there is nothing to mask,
3820 * we can only unmask, which should be done in unmask.
3821 */
3822 if (!new_mask)
3823 return;
3824
3825 /*
3826 * Restrict required qgv points before updating the configuration.
3827 * According to BSpec we can't mask and unmask qgv points at the same
3828 * time. Also masking should be done before updating the configuration
3829 * and unmasking afterwards.
3830 */
3831 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003832}
3833
3834void intel_sagv_post_plane_update(struct intel_atomic_state *state)
3835{
3836 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003837 const struct intel_bw_state *new_bw_state;
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003838 const struct intel_bw_state *old_bw_state;
3839 u32 new_mask = 0;
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003840
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003841 /*
3842 * Just return if we can't control SAGV or don't have it.
3843 * This is different from situation when we have SAGV but just can't
3844 * afford it due to DBuf limitation - in case if SAGV is completely
3845 * disabled in a BIOS, we are not even allowed to send a PCode request,
3846 * as it will throw an error. So have to check it here.
3847 */
3848 if (!intel_has_sagv(dev_priv))
3849 return;
3850
3851 new_bw_state = intel_atomic_get_new_bw_state(state);
3852 if (!new_bw_state)
3853 return;
3854
Matt Roper7dadd282021-03-19 21:42:43 -07003855 if (DISPLAY_VER(dev_priv) < 11 && intel_can_enable_sagv(dev_priv, new_bw_state)) {
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003856 intel_enable_sagv(dev_priv);
Stanislav Lisovskiy20f505f2020-05-14 10:48:52 +03003857 return;
3858 }
3859
3860 old_bw_state = intel_atomic_get_old_bw_state(state);
3861 /*
3862 * Nothing to unmask
3863 */
3864 if (new_bw_state->qgv_points_mask == old_bw_state->qgv_points_mask)
3865 return;
3866
3867 new_mask = new_bw_state->qgv_points_mask;
3868
3869 /*
3870 * Allow required qgv points after updating the configuration.
3871 * According to BSpec we can't mask and unmask qgv points at the same
3872 * time. Also masking should be done before updating the configuration
3873 * and unmasking afterwards.
3874 */
3875 icl_pcode_restrict_qgv_points(dev_priv, new_mask);
Stanislav Lisovskiy680e1af2020-04-15 17:39:04 +03003876}
3877
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003878static bool skl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
Lyude656d1b82016-08-17 15:55:54 -04003879{
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003880 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003881 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä9c312122020-11-06 19:30:40 +02003882 enum plane_id plane_id;
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003883 int max_level = INT_MAX;
Lyude656d1b82016-08-17 15:55:54 -04003884
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003885 if (!intel_has_sagv(dev_priv))
3886 return false;
3887
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003888 if (!crtc_state->hw.active)
Lyude656d1b82016-08-17 15:55:54 -04003889 return true;
Lucas De Marchida172232019-04-04 16:04:26 -07003890
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02003891 if (crtc_state->hw.pipe_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003892 return false;
3893
Ville Syrjälä9c312122020-11-06 19:30:40 +02003894 for_each_plane_id_on_crtc(crtc, plane_id) {
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003895 const struct skl_plane_wm *wm =
Ville Syrjälä9c312122020-11-06 19:30:40 +02003896 &crtc_state->wm.skl.optimal.planes[plane_id];
3897 int level;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003898
Lyude656d1b82016-08-17 15:55:54 -04003899 /* Skip this plane if it's not enabled */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003900 if (!wm->wm[0].enable)
Lyude656d1b82016-08-17 15:55:54 -04003901 continue;
3902
3903 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003904 for (level = ilk_wm_max_level(dev_priv);
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003905 !wm->wm[level].enable; --level)
Lyude656d1b82016-08-17 15:55:54 -04003906 { }
3907
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003908 /* Highest common enabled wm level for all planes */
3909 max_level = min(level, max_level);
3910 }
3911
3912 /* No enabled planes? */
3913 if (max_level == INT_MAX)
3914 return true;
3915
3916 for_each_plane_id_on_crtc(crtc, plane_id) {
3917 const struct skl_plane_wm *wm =
3918 &crtc_state->wm.skl.optimal.planes[plane_id];
3919
Lyude656d1b82016-08-17 15:55:54 -04003920 /*
Ville Syrjäläcdf64622021-03-05 17:36:06 +02003921 * All enabled planes must have enabled a common wm level that
3922 * can tolerate memory latencies higher than sagv_block_time_us
Lyude656d1b82016-08-17 15:55:54 -04003923 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003924 if (wm->wm[0].enable && !wm->wm[max_level].can_sagv)
Lyude656d1b82016-08-17 15:55:54 -04003925 return false;
3926 }
3927
3928 return true;
3929}
3930
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003931static bool tgl_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3932{
3933 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3934 enum plane_id plane_id;
3935
3936 if (!crtc_state->hw.active)
3937 return true;
3938
3939 for_each_plane_id_on_crtc(crtc, plane_id) {
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003940 const struct skl_plane_wm *wm =
3941 &crtc_state->wm.skl.optimal.planes[plane_id];
3942
Ville Syrjälä5dac8082021-03-05 17:36:10 +02003943 if (wm->wm[0].enable && !wm->sagv.wm0.enable)
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003944 return false;
3945 }
3946
3947 return true;
3948}
3949
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003950static bool intel_crtc_can_enable_sagv(const struct intel_crtc_state *crtc_state)
3951{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3953 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3954
Matt Roper7dadd282021-03-19 21:42:43 -07003955 if (DISPLAY_VER(dev_priv) >= 12)
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003956 return tgl_crtc_can_enable_sagv(crtc_state);
3957 else
3958 return skl_crtc_can_enable_sagv(crtc_state);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03003959}
3960
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003961bool intel_can_enable_sagv(struct drm_i915_private *dev_priv,
3962 const struct intel_bw_state *bw_state)
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003963{
Matt Roper7dadd282021-03-19 21:42:43 -07003964 if (DISPLAY_VER(dev_priv) < 11 &&
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003965 bw_state->active_pipes && !is_power_of_2(bw_state->active_pipes))
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003966 return false;
3967
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003968 return bw_state->pipe_sagv_reject == 0;
3969}
3970
3971static int intel_compute_sagv_mask(struct intel_atomic_state *state)
3972{
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03003973 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003974 int ret;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003975 struct intel_crtc *crtc;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03003976 struct intel_crtc_state *new_crtc_state;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003977 struct intel_bw_state *new_bw_state = NULL;
3978 const struct intel_bw_state *old_bw_state = NULL;
3979 int i;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003980
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003981 for_each_new_intel_crtc_in_state(state, crtc,
3982 new_crtc_state, i) {
3983 new_bw_state = intel_atomic_get_bw_state(state);
3984 if (IS_ERR(new_bw_state))
3985 return PTR_ERR(new_bw_state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003986
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003987 old_bw_state = intel_atomic_get_old_bw_state(state);
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003988
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003989 if (intel_crtc_can_enable_sagv(new_crtc_state))
3990 new_bw_state->pipe_sagv_reject &= ~BIT(crtc->pipe);
3991 else
3992 new_bw_state->pipe_sagv_reject |= BIT(crtc->pipe);
3993 }
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003994
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03003995 if (!new_bw_state)
3996 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03003997
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03003998 new_bw_state->active_pipes =
3999 intel_calc_active_pipes(state, old_bw_state->active_pipes);
Stanislav Lisovskiy1d0a6c82020-05-13 12:38:12 +03004000
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03004001 if (new_bw_state->active_pipes != old_bw_state->active_pipes) {
4002 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4003 if (ret)
4004 return ret;
4005 }
4006
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004007 for_each_new_intel_crtc_in_state(state, crtc,
4008 new_crtc_state, i) {
4009 struct skl_pipe_wm *pipe_wm = &new_crtc_state->wm.skl.optimal;
4010
4011 /*
4012 * We store use_sagv_wm in the crtc state rather than relying on
4013 * that bw state since we have no convenient way to get at the
4014 * latter from the plane commit hooks (especially in the legacy
4015 * cursor case)
4016 */
Matt Roper7959ffe2021-05-18 17:06:11 -07004017 pipe_wm->use_sagv_wm = !HAS_HW_SAGV_WM(dev_priv) &&
4018 DISPLAY_VER(dev_priv) >= 12 &&
4019 intel_can_enable_sagv(dev_priv, new_bw_state);
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03004020 }
4021
Stanislav Lisovskiyd8d5afe2020-05-13 12:38:13 +03004022 if (intel_can_enable_sagv(dev_priv, new_bw_state) !=
4023 intel_can_enable_sagv(dev_priv, old_bw_state)) {
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03004024 ret = intel_atomic_serialize_global_state(&new_bw_state->base);
4025 if (ret)
4026 return ret;
4027 } else if (new_bw_state->pipe_sagv_reject != old_bw_state->pipe_sagv_reject) {
4028 ret = intel_atomic_lock_global_state(&new_bw_state->base);
4029 if (ret)
4030 return ret;
4031 }
4032
4033 return 0;
Stanislav Lisovskiya389c492020-04-15 17:57:40 +03004034}
4035
Ville Syrjälä944a5e32021-01-22 22:56:28 +02004036static int intel_dbuf_slice_size(struct drm_i915_private *dev_priv)
4037{
Ville Syrjäläb88da662021-04-16 20:10:09 +03004038 return INTEL_INFO(dev_priv)->dbuf.size /
4039 hweight8(INTEL_INFO(dev_priv)->dbuf.slice_mask);
Ville Syrjälä944a5e32021-01-22 22:56:28 +02004040}
4041
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004042static void
4043skl_ddb_entry_for_slices(struct drm_i915_private *dev_priv, u8 slice_mask,
4044 struct skl_ddb_entry *ddb)
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05304045{
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004046 int slice_size = intel_dbuf_slice_size(dev_priv);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004047
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004048 if (!slice_mask) {
4049 ddb->start = 0;
4050 ddb->end = 0;
4051 return;
4052 }
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004053
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004054 ddb->start = (ffs(slice_mask) - 1) * slice_size;
4055 ddb->end = fls(slice_mask) * slice_size;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004056
Ville Syrjälä96dc6ed2021-01-22 22:56:29 +02004057 WARN_ON(ddb->start >= ddb->end);
Ville Syrjäläb88da662021-04-16 20:10:09 +03004058 WARN_ON(ddb->end > INTEL_INFO(dev_priv)->dbuf.size);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004059}
4060
Ville Syrjälä835c1762021-05-18 17:06:16 -07004061static unsigned int mbus_ddb_offset(struct drm_i915_private *i915, u8 slice_mask)
4062{
4063 struct skl_ddb_entry ddb;
4064
4065 if (slice_mask & (BIT(DBUF_S1) | BIT(DBUF_S2)))
4066 slice_mask = BIT(DBUF_S1);
4067 else if (slice_mask & (BIT(DBUF_S3) | BIT(DBUF_S4)))
4068 slice_mask = BIT(DBUF_S3);
4069
4070 skl_ddb_entry_for_slices(i915, slice_mask, &ddb);
4071
4072 return ddb.start;
4073}
4074
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004075u32 skl_ddb_dbuf_slice_mask(struct drm_i915_private *dev_priv,
4076 const struct skl_ddb_entry *entry)
4077{
Ville Syrjälä6390e5a2021-04-16 20:10:07 +03004078 int slice_size = intel_dbuf_slice_size(dev_priv);
4079 enum dbuf_slice start_slice, end_slice;
4080 u8 slice_mask = 0;
Stanislav Lisovskiycd191542020-05-20 18:00:58 +03004081
4082 if (!skl_ddb_entry_size(entry))
4083 return 0;
4084
4085 start_slice = entry->start / slice_size;
4086 end_slice = (entry->end - 1) / slice_size;
4087
4088 /*
4089 * Per plane DDB entry can in a really worst case be on multiple slices
4090 * but single entry is anyway contigious.
4091 */
4092 while (start_slice <= end_slice) {
4093 slice_mask |= BIT(start_slice);
4094 start_slice++;
4095 }
4096
4097 return slice_mask;
4098}
4099
Ville Syrjälä2791a402021-01-22 22:56:26 +02004100static unsigned int intel_crtc_ddb_weight(const struct intel_crtc_state *crtc_state)
4101{
4102 const struct drm_display_mode *pipe_mode = &crtc_state->hw.pipe_mode;
4103 int hdisplay, vdisplay;
4104
4105 if (!crtc_state->hw.active)
4106 return 0;
4107
4108 /*
4109 * Watermark/ddb requirement highly depends upon width of the
4110 * framebuffer, So instead of allocating DDB equally among pipes
4111 * distribute DDB based on resolution/width of the display.
4112 */
4113 drm_mode_get_hv_timing(pipe_mode, &hdisplay, &vdisplay);
4114
4115 return hdisplay;
4116}
4117
Ville Syrjäläef79d622021-01-22 22:56:32 +02004118static void intel_crtc_dbuf_weights(const struct intel_dbuf_state *dbuf_state,
4119 enum pipe for_pipe,
4120 unsigned int *weight_start,
4121 unsigned int *weight_end,
4122 unsigned int *weight_total)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004123{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004124 struct drm_i915_private *dev_priv =
4125 to_i915(dbuf_state->base.state->base.dev);
4126 enum pipe pipe;
Ville Syrjälä53630962021-01-22 22:56:31 +02004127
4128 *weight_start = 0;
4129 *weight_end = 0;
4130 *weight_total = 0;
4131
Ville Syrjäläef79d622021-01-22 22:56:32 +02004132 for_each_pipe(dev_priv, pipe) {
4133 int weight = dbuf_state->weight[pipe];
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004134
4135 /*
4136 * Do not account pipes using other slice sets
4137 * luckily as of current BSpec slice sets do not partially
4138 * intersect(pipes share either same one slice or same slice set
4139 * i.e no partial intersection), so it is enough to check for
4140 * equality for now.
4141 */
Ville Syrjäläef79d622021-01-22 22:56:32 +02004142 if (dbuf_state->slices[pipe] != dbuf_state->slices[for_pipe])
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304143 continue;
4144
Ville Syrjälä53630962021-01-22 22:56:31 +02004145 *weight_total += weight;
Ville Syrjälä53630962021-01-22 22:56:31 +02004146 if (pipe < for_pipe) {
4147 *weight_start += weight;
4148 *weight_end += weight;
4149 } else if (pipe == for_pipe) {
4150 *weight_end += weight;
4151 }
Mahesh Kumarcf1f6972018-08-01 20:41:13 +05304152 }
Ville Syrjälä53630962021-01-22 22:56:31 +02004153}
4154
4155static int
Ville Syrjäläef79d622021-01-22 22:56:32 +02004156skl_crtc_allocate_ddb(struct intel_atomic_state *state, struct intel_crtc *crtc)
Ville Syrjälä53630962021-01-22 22:56:31 +02004157{
Ville Syrjäläef79d622021-01-22 22:56:32 +02004158 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4159 unsigned int weight_total, weight_start, weight_end;
Ville Syrjälä53630962021-01-22 22:56:31 +02004160 const struct intel_dbuf_state *old_dbuf_state =
4161 intel_atomic_get_old_dbuf_state(state);
4162 struct intel_dbuf_state *new_dbuf_state =
4163 intel_atomic_get_new_dbuf_state(state);
Ville Syrjäläef79d622021-01-22 22:56:32 +02004164 struct intel_crtc_state *crtc_state;
Ville Syrjälä53630962021-01-22 22:56:31 +02004165 struct skl_ddb_entry ddb_slices;
Ville Syrjäläef79d622021-01-22 22:56:32 +02004166 enum pipe pipe = crtc->pipe;
Manasi Navaree2bebb92021-06-03 14:53:38 -07004167 unsigned int mbus_offset = 0;
Ville Syrjälä53630962021-01-22 22:56:31 +02004168 u32 ddb_range_size;
4169 u32 dbuf_slice_mask;
4170 u32 start, end;
4171 int ret;
4172
Ville Syrjäläef79d622021-01-22 22:56:32 +02004173 if (new_dbuf_state->weight[pipe] == 0) {
4174 new_dbuf_state->ddb[pipe].start = 0;
4175 new_dbuf_state->ddb[pipe].end = 0;
4176 goto out;
Ville Syrjälä53630962021-01-22 22:56:31 +02004177 }
4178
Ville Syrjäläef79d622021-01-22 22:56:32 +02004179 dbuf_slice_mask = new_dbuf_state->slices[pipe];
Ville Syrjälä53630962021-01-22 22:56:31 +02004180
4181 skl_ddb_entry_for_slices(dev_priv, dbuf_slice_mask, &ddb_slices);
Ville Syrjälä835c1762021-05-18 17:06:16 -07004182 mbus_offset = mbus_ddb_offset(dev_priv, dbuf_slice_mask);
Ville Syrjälä53630962021-01-22 22:56:31 +02004183 ddb_range_size = skl_ddb_entry_size(&ddb_slices);
4184
Ville Syrjäläef79d622021-01-22 22:56:32 +02004185 intel_crtc_dbuf_weights(new_dbuf_state, pipe,
4186 &weight_start, &weight_end, &weight_total);
Ville Syrjälä53630962021-01-22 22:56:31 +02004187
4188 start = ddb_range_size * weight_start / weight_total;
4189 end = ddb_range_size * weight_end / weight_total;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004190
Ville Syrjälä835c1762021-05-18 17:06:16 -07004191 new_dbuf_state->ddb[pipe].start = ddb_slices.start - mbus_offset + start;
4192 new_dbuf_state->ddb[pipe].end = ddb_slices.start - mbus_offset + end;
Ville Syrjäläef79d622021-01-22 22:56:32 +02004193out:
Ville Syrjälä835c1762021-05-18 17:06:16 -07004194 if (old_dbuf_state->slices[pipe] == new_dbuf_state->slices[pipe] &&
4195 skl_ddb_entry_equal(&old_dbuf_state->ddb[pipe],
Ville Syrjäläef79d622021-01-22 22:56:32 +02004196 &new_dbuf_state->ddb[pipe]))
4197 return 0;
4198
4199 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
4200 if (ret)
4201 return ret;
4202
4203 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
4204 if (IS_ERR(crtc_state))
4205 return PTR_ERR(crtc_state);
4206
Ville Syrjälä835c1762021-05-18 17:06:16 -07004207 /*
4208 * Used for checking overlaps, so we need absolute
4209 * offsets instead of MBUS relative offsets.
4210 */
4211 crtc_state->wm.skl.ddb.start = mbus_offset + new_dbuf_state->ddb[pipe].start;
4212 crtc_state->wm.skl.ddb.end = mbus_offset + new_dbuf_state->ddb[pipe].end;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004213
Ville Syrjälä70b1a262020-02-25 19:11:16 +02004214 drm_dbg_kms(&dev_priv->drm,
Ville Syrjäläef79d622021-01-22 22:56:32 +02004215 "[CRTC:%d:%s] dbuf slices 0x%x -> 0x%x, ddb (%d - %d) -> (%d - %d), active pipes 0x%x -> 0x%x\n",
Ville Syrjälä53630962021-01-22 22:56:31 +02004216 crtc->base.base.id, crtc->base.name,
Ville Syrjäläef79d622021-01-22 22:56:32 +02004217 old_dbuf_state->slices[pipe], new_dbuf_state->slices[pipe],
4218 old_dbuf_state->ddb[pipe].start, old_dbuf_state->ddb[pipe].end,
4219 new_dbuf_state->ddb[pipe].start, new_dbuf_state->ddb[pipe].end,
4220 old_dbuf_state->active_pipes, new_dbuf_state->active_pipes);
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02004221
4222 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004223}
4224
Ville Syrjälädf331de2019-03-19 18:03:11 +02004225static int skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
4226 int width, const struct drm_format_info *format,
4227 u64 modifier, unsigned int rotation,
4228 u32 plane_pixel_rate, struct skl_wm_params *wp,
4229 int color_plane);
Maarten Lankhorstec193642019-06-28 10:55:17 +02004230static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004231 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004232 unsigned int latency,
Ville Syrjälädf331de2019-03-19 18:03:11 +02004233 const struct skl_wm_params *wp,
4234 const struct skl_wm_level *result_prev,
4235 struct skl_wm_level *result /* out */);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004236
Ville Syrjälädf331de2019-03-19 18:03:11 +02004237static unsigned int
4238skl_cursor_allocation(const struct intel_crtc_state *crtc_state,
4239 int num_active)
4240{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01004241 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004242 int level, max_level = ilk_wm_max_level(dev_priv);
4243 struct skl_wm_level wm = {};
4244 int ret, min_ddb_alloc = 0;
4245 struct skl_wm_params wp;
4246
4247 ret = skl_compute_wm_params(crtc_state, 256,
4248 drm_format_info(DRM_FORMAT_ARGB8888),
4249 DRM_FORMAT_MOD_LINEAR,
4250 DRM_MODE_ROTATE_0,
4251 crtc_state->pixel_rate, &wp, 0);
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05304252 drm_WARN_ON(&dev_priv->drm, ret);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004253
4254 for (level = 0; level <= max_level; level++) {
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03004255 unsigned int latency = dev_priv->wm.skl_latency[level];
4256
4257 skl_compute_plane_wm(crtc_state, level, latency, &wp, &wm, &wm);
Ville Syrjälädf331de2019-03-19 18:03:11 +02004258 if (wm.min_ddb_alloc == U16_MAX)
4259 break;
4260
4261 min_ddb_alloc = wm.min_ddb_alloc;
4262 }
4263
4264 return max(num_active == 1 ? 32 : 8, min_ddb_alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00004265}
4266
Mahesh Kumar37cde112018-04-26 19:55:17 +05304267static void skl_ddb_entry_init_from_hw(struct drm_i915_private *dev_priv,
4268 struct skl_ddb_entry *entry, u32 reg)
Damien Lespiaua269c582014-11-04 17:06:49 +00004269{
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02004270 entry->start = reg & DDB_ENTRY_MASK;
4271 entry->end = (reg >> DDB_ENTRY_END_SHIFT) & DDB_ENTRY_MASK;
Mahesh Kumar37cde112018-04-26 19:55:17 +05304272
Damien Lespiau16160e32014-11-04 17:06:53 +00004273 if (entry->end)
4274 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00004275}
4276
Mahesh Kumarddf34312018-04-09 09:11:03 +05304277static void
4278skl_ddb_get_hw_plane_state(struct drm_i915_private *dev_priv,
4279 const enum pipe pipe,
4280 const enum plane_id plane_id,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004281 struct skl_ddb_entry *ddb_y,
4282 struct skl_ddb_entry *ddb_uv)
Mahesh Kumarddf34312018-04-09 09:11:03 +05304283{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004284 u32 val, val2;
4285 u32 fourcc = 0;
Mahesh Kumarddf34312018-04-09 09:11:03 +05304286
4287 /* Cursor doesn't support NV12/planar, so no extra calculation needed */
4288 if (plane_id == PLANE_CURSOR) {
Jani Nikula5f461662020-11-30 13:15:58 +02004289 val = intel_uncore_read(&dev_priv->uncore, CUR_BUF_CFG(pipe));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004290 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304291 return;
4292 }
4293
Jani Nikula5f461662020-11-30 13:15:58 +02004294 val = intel_uncore_read(&dev_priv->uncore, PLANE_CTL(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304295
4296 /* No DDB allocated for disabled planes */
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004297 if (val & PLANE_CTL_ENABLE)
4298 fourcc = skl_format_to_fourcc(val & PLANE_CTL_FORMAT_MASK,
4299 val & PLANE_CTL_ORDER_RGBX,
4300 val & PLANE_CTL_ALPHA_MASK);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304301
Matt Roper7dadd282021-03-19 21:42:43 -07004302 if (DISPLAY_VER(dev_priv) >= 11) {
Jani Nikula5f461662020-11-30 13:15:58 +02004303 val = intel_uncore_read(&dev_priv->uncore, PLANE_BUF_CFG(pipe, plane_id));
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004304 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4305 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02004306 val = intel_uncore_read(&dev_priv->uncore, PLANE_BUF_CFG(pipe, plane_id));
4307 val2 = intel_uncore_read(&dev_priv->uncore, PLANE_NV12_BUF_CFG(pipe, plane_id));
Mahesh Kumarddf34312018-04-09 09:11:03 +05304308
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004309 if (fourcc &&
4310 drm_format_info_is_yuv_semiplanar(drm_format_info(fourcc)))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004311 swap(val, val2);
4312
4313 skl_ddb_entry_init_from_hw(dev_priv, ddb_y, val);
4314 skl_ddb_entry_init_from_hw(dev_priv, ddb_uv, val2);
Mahesh Kumarddf34312018-04-09 09:11:03 +05304315 }
4316}
4317
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004318void skl_pipe_ddb_get_hw_state(struct intel_crtc *crtc,
4319 struct skl_ddb_entry *ddb_y,
4320 struct skl_ddb_entry *ddb_uv)
4321{
4322 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4323 enum intel_display_power_domain power_domain;
4324 enum pipe pipe = crtc->pipe;
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004325 intel_wakeref_t wakeref;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004326 enum plane_id plane_id;
4327
4328 power_domain = POWER_DOMAIN_PIPE(pipe);
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004329 wakeref = intel_display_power_get_if_enabled(dev_priv, power_domain);
4330 if (!wakeref)
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004331 return;
4332
4333 for_each_plane_id_on_crtc(crtc, plane_id)
4334 skl_ddb_get_hw_plane_state(dev_priv, pipe,
4335 plane_id,
4336 &ddb_y[plane_id],
4337 &ddb_uv[plane_id]);
4338
Chris Wilson0e6e0be2019-01-14 14:21:24 +00004339 intel_display_power_put(dev_priv, power_domain, wakeref);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02004340}
4341
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004342/*
4343 * Determines the downscale amount of a plane for the purposes of watermark calculations.
4344 * The bspec defines downscale amount as:
4345 *
4346 * """
4347 * Horizontal down scale amount = maximum[1, Horizontal source size /
4348 * Horizontal destination size]
4349 * Vertical down scale amount = maximum[1, Vertical source size /
4350 * Vertical destination size]
4351 * Total down scale amount = Horizontal down scale amount *
4352 * Vertical down scale amount
4353 * """
4354 *
4355 * Return value is provided in 16.16 fixed point form to retain fractional part.
4356 * Caller should take care of dividing & rounding off the value.
4357 */
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304358static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02004359skl_plane_downscale_amount(const struct intel_crtc_state *crtc_state,
4360 const struct intel_plane_state *plane_state)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004361{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304362 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004363 u32 src_w, src_h, dst_w, dst_h;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304364 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
4365 uint_fixed_16_16_t downscale_h, downscale_w;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004366
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05304367 if (drm_WARN_ON(&dev_priv->drm,
4368 !intel_wm_plane_visible(crtc_state, plane_state)))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304369 return u32_to_fixed16(0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004370
Maarten Lankhorst3a612762019-10-04 13:34:54 +02004371 /*
4372 * Src coordinates are already rotated by 270 degrees for
4373 * the 90/270 degree plane rotation cases (to match the
4374 * GTT mapping), hence no need to account for rotation here.
4375 *
4376 * n.b., src is 16.16 fixed point, dst is whole integer.
4377 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004378 src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
4379 src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
4380 dst_w = drm_rect_width(&plane_state->uapi.dst);
4381 dst_h = drm_rect_height(&plane_state->uapi.dst);
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02004382
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05304383 fp_w_ratio = div_fixed16(src_w, dst_w);
4384 fp_h_ratio = div_fixed16(src_h, dst_h);
4385 downscale_w = max_fixed16(fp_w_ratio, u32_to_fixed16(1));
4386 downscale_h = max_fixed16(fp_h_ratio, u32_to_fixed16(1));
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004387
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304388 return mul_fixed16(downscale_w, downscale_h);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07004389}
4390
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004391struct dbuf_slice_conf_entry {
4392 u8 active_pipes;
4393 u8 dbuf_mask[I915_MAX_PIPES];
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004394 bool join_mbus;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004395};
4396
4397/*
4398 * Table taken from Bspec 12716
4399 * Pipes do have some preferred DBuf slice affinity,
4400 * plus there are some hardcoded requirements on how
4401 * those should be distributed for multipipe scenarios.
4402 * For more DBuf slices algorithm can get even more messy
4403 * and less readable, so decided to use a table almost
4404 * as is from BSpec itself - that way it is at least easier
4405 * to compare, change and check.
4406 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004407static const struct dbuf_slice_conf_entry icl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004408/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4409{
4410 {
4411 .active_pipes = BIT(PIPE_A),
4412 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004413 [PIPE_A] = BIT(DBUF_S1),
4414 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004415 },
4416 {
4417 .active_pipes = BIT(PIPE_B),
4418 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004419 [PIPE_B] = BIT(DBUF_S1),
4420 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004421 },
4422 {
4423 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4424 .dbuf_mask = {
4425 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004426 [PIPE_B] = BIT(DBUF_S2),
4427 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004428 },
4429 {
4430 .active_pipes = BIT(PIPE_C),
4431 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004432 [PIPE_C] = BIT(DBUF_S2),
4433 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004434 },
4435 {
4436 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4437 .dbuf_mask = {
4438 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004439 [PIPE_C] = BIT(DBUF_S2),
4440 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004441 },
4442 {
4443 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4444 .dbuf_mask = {
4445 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004446 [PIPE_C] = BIT(DBUF_S2),
4447 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004448 },
4449 {
4450 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4451 .dbuf_mask = {
4452 [PIPE_A] = BIT(DBUF_S1),
4453 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004454 [PIPE_C] = BIT(DBUF_S2),
4455 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004456 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004457 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004458};
4459
4460/*
4461 * Table taken from Bspec 49255
4462 * Pipes do have some preferred DBuf slice affinity,
4463 * plus there are some hardcoded requirements on how
4464 * those should be distributed for multipipe scenarios.
4465 * For more DBuf slices algorithm can get even more messy
4466 * and less readable, so decided to use a table almost
4467 * as is from BSpec itself - that way it is at least easier
4468 * to compare, change and check.
4469 */
Jani Nikulaf8226d02020-02-19 17:45:42 +02004470static const struct dbuf_slice_conf_entry tgl_allowed_dbufs[] =
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004471/* Autogenerated with igt/tools/intel_dbuf_map tool: */
4472{
4473 {
4474 .active_pipes = BIT(PIPE_A),
4475 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004476 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4477 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004478 },
4479 {
4480 .active_pipes = BIT(PIPE_B),
4481 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004482 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4483 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004484 },
4485 {
4486 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4487 .dbuf_mask = {
4488 [PIPE_A] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004489 [PIPE_B] = BIT(DBUF_S1),
4490 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004491 },
4492 {
4493 .active_pipes = BIT(PIPE_C),
4494 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004495 [PIPE_C] = BIT(DBUF_S2) | BIT(DBUF_S1),
4496 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004497 },
4498 {
4499 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4500 .dbuf_mask = {
4501 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004502 [PIPE_C] = BIT(DBUF_S2),
4503 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004504 },
4505 {
4506 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4507 .dbuf_mask = {
4508 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004509 [PIPE_C] = BIT(DBUF_S2),
4510 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004511 },
4512 {
4513 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4514 .dbuf_mask = {
4515 [PIPE_A] = BIT(DBUF_S1),
4516 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004517 [PIPE_C] = BIT(DBUF_S2),
4518 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004519 },
4520 {
4521 .active_pipes = BIT(PIPE_D),
4522 .dbuf_mask = {
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004523 [PIPE_D] = BIT(DBUF_S2) | BIT(DBUF_S1),
4524 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004525 },
4526 {
4527 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4528 .dbuf_mask = {
4529 [PIPE_A] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004530 [PIPE_D] = BIT(DBUF_S2),
4531 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004532 },
4533 {
4534 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4535 .dbuf_mask = {
4536 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004537 [PIPE_D] = BIT(DBUF_S2),
4538 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004539 },
4540 {
4541 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4542 .dbuf_mask = {
4543 [PIPE_A] = BIT(DBUF_S1),
4544 [PIPE_B] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004545 [PIPE_D] = BIT(DBUF_S2),
4546 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004547 },
4548 {
4549 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4550 .dbuf_mask = {
4551 [PIPE_C] = BIT(DBUF_S1),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004552 [PIPE_D] = BIT(DBUF_S2),
4553 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004554 },
4555 {
4556 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4557 .dbuf_mask = {
4558 [PIPE_A] = BIT(DBUF_S1),
4559 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004560 [PIPE_D] = BIT(DBUF_S2),
4561 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004562 },
4563 {
4564 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4565 .dbuf_mask = {
4566 [PIPE_B] = BIT(DBUF_S1),
4567 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004568 [PIPE_D] = BIT(DBUF_S2),
4569 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004570 },
4571 {
4572 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4573 .dbuf_mask = {
4574 [PIPE_A] = BIT(DBUF_S1),
4575 [PIPE_B] = BIT(DBUF_S1),
4576 [PIPE_C] = BIT(DBUF_S2),
Ville Syrjälä06812bd2020-02-25 19:11:08 +02004577 [PIPE_D] = BIT(DBUF_S2),
4578 },
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004579 },
Ville Syrjälä05e81552020-02-25 19:11:09 +02004580 {}
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004581};
4582
Matt Roper49f75632021-07-21 15:30:40 -07004583static const struct dbuf_slice_conf_entry dg2_allowed_dbufs[] = {
4584 {
4585 .active_pipes = BIT(PIPE_A),
4586 .dbuf_mask = {
4587 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4588 },
4589 },
4590 {
4591 .active_pipes = BIT(PIPE_B),
4592 .dbuf_mask = {
4593 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4594 },
4595 },
4596 {
4597 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4598 .dbuf_mask = {
4599 [PIPE_A] = BIT(DBUF_S1),
4600 [PIPE_B] = BIT(DBUF_S2),
4601 },
4602 },
4603 {
4604 .active_pipes = BIT(PIPE_C),
4605 .dbuf_mask = {
4606 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4607 },
4608 },
4609 {
4610 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4611 .dbuf_mask = {
4612 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4613 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4614 },
4615 },
4616 {
4617 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4618 .dbuf_mask = {
4619 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4620 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4621 },
4622 },
4623 {
4624 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4625 .dbuf_mask = {
4626 [PIPE_A] = BIT(DBUF_S1),
4627 [PIPE_B] = BIT(DBUF_S2),
4628 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4629 },
4630 },
4631 {
4632 .active_pipes = BIT(PIPE_D),
4633 .dbuf_mask = {
4634 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4635 },
4636 },
4637 {
4638 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4639 .dbuf_mask = {
4640 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4641 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4642 },
4643 },
4644 {
4645 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4646 .dbuf_mask = {
4647 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4648 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4649 },
4650 },
4651 {
4652 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4653 .dbuf_mask = {
4654 [PIPE_A] = BIT(DBUF_S1),
4655 [PIPE_B] = BIT(DBUF_S2),
4656 [PIPE_D] = BIT(DBUF_S3) | BIT(DBUF_S4),
4657 },
4658 },
4659 {
4660 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4661 .dbuf_mask = {
4662 [PIPE_C] = BIT(DBUF_S3),
4663 [PIPE_D] = BIT(DBUF_S4),
4664 },
4665 },
4666 {
4667 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4668 .dbuf_mask = {
4669 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4670 [PIPE_C] = BIT(DBUF_S3),
4671 [PIPE_D] = BIT(DBUF_S4),
4672 },
4673 },
4674 {
4675 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4676 .dbuf_mask = {
4677 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2),
4678 [PIPE_C] = BIT(DBUF_S3),
4679 [PIPE_D] = BIT(DBUF_S4),
4680 },
4681 },
4682 {
4683 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4684 .dbuf_mask = {
4685 [PIPE_A] = BIT(DBUF_S1),
4686 [PIPE_B] = BIT(DBUF_S2),
4687 [PIPE_C] = BIT(DBUF_S3),
4688 [PIPE_D] = BIT(DBUF_S4),
4689 },
4690 },
4691 {}
4692};
4693
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004694static const struct dbuf_slice_conf_entry adlp_allowed_dbufs[] = {
4695 {
4696 .active_pipes = BIT(PIPE_A),
4697 .dbuf_mask = {
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004698 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2) | BIT(DBUF_S3) | BIT(DBUF_S4),
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004699 },
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004700 .join_mbus = true,
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004701 },
4702 {
4703 .active_pipes = BIT(PIPE_B),
4704 .dbuf_mask = {
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004705 [PIPE_B] = BIT(DBUF_S1) | BIT(DBUF_S2) | BIT(DBUF_S3) | BIT(DBUF_S4),
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004706 },
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004707 .join_mbus = true,
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004708 },
4709 {
4710 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B),
4711 .dbuf_mask = {
4712 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4713 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4714 },
4715 },
4716 {
4717 .active_pipes = BIT(PIPE_C),
4718 .dbuf_mask = {
4719 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4720 },
4721 },
4722 {
4723 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C),
4724 .dbuf_mask = {
4725 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4726 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4727 },
4728 },
4729 {
4730 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C),
4731 .dbuf_mask = {
4732 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4733 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4734 },
4735 },
4736 {
4737 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
4738 .dbuf_mask = {
4739 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4740 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4741 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4742 },
4743 },
4744 {
4745 .active_pipes = BIT(PIPE_D),
4746 .dbuf_mask = {
4747 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4748 },
4749 },
4750 {
4751 .active_pipes = BIT(PIPE_A) | BIT(PIPE_D),
4752 .dbuf_mask = {
4753 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4754 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4755 },
4756 },
4757 {
4758 .active_pipes = BIT(PIPE_B) | BIT(PIPE_D),
4759 .dbuf_mask = {
4760 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4761 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4762 },
4763 },
4764 {
4765 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_D),
4766 .dbuf_mask = {
4767 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4768 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4769 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4770 },
4771 },
4772 {
4773 .active_pipes = BIT(PIPE_C) | BIT(PIPE_D),
4774 .dbuf_mask = {
4775 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4776 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4777 },
4778 },
4779 {
4780 .active_pipes = BIT(PIPE_A) | BIT(PIPE_C) | BIT(PIPE_D),
4781 .dbuf_mask = {
4782 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4783 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4784 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4785 },
4786 },
4787 {
4788 .active_pipes = BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4789 .dbuf_mask = {
4790 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4791 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4792 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4793 },
4794 },
4795 {
4796 .active_pipes = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
4797 .dbuf_mask = {
4798 [PIPE_A] = BIT(DBUF_S1) | BIT(DBUF_S2),
4799 [PIPE_B] = BIT(DBUF_S3) | BIT(DBUF_S4),
4800 [PIPE_C] = BIT(DBUF_S3) | BIT(DBUF_S4),
4801 [PIPE_D] = BIT(DBUF_S1) | BIT(DBUF_S2),
4802 },
4803 },
4804 {}
4805
4806};
4807
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07004808static bool check_mbus_joined(u8 active_pipes,
4809 const struct dbuf_slice_conf_entry *dbuf_slices)
4810{
4811 int i;
4812
4813 for (i = 0; i < dbuf_slices[i].active_pipes; i++) {
4814 if (dbuf_slices[i].active_pipes == active_pipes)
4815 return dbuf_slices[i].join_mbus;
4816 }
4817 return false;
4818}
4819
4820static bool adlp_check_mbus_joined(u8 active_pipes)
4821{
4822 return check_mbus_joined(active_pipes, adlp_allowed_dbufs);
4823}
4824
Ville Syrjälä05e81552020-02-25 19:11:09 +02004825static u8 compute_dbuf_slices(enum pipe pipe, u8 active_pipes,
4826 const struct dbuf_slice_conf_entry *dbuf_slices)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004827{
4828 int i;
4829
Ville Syrjälä05e81552020-02-25 19:11:09 +02004830 for (i = 0; i < dbuf_slices[i].active_pipes; i++) {
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004831 if (dbuf_slices[i].active_pipes == active_pipes)
4832 return dbuf_slices[i].dbuf_mask[pipe];
4833 }
4834 return 0;
4835}
4836
4837/*
4838 * This function finds an entry with same enabled pipe configuration and
4839 * returns correspondent DBuf slice mask as stated in BSpec for particular
4840 * platform.
4841 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004842static u8 icl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004843{
4844 /*
4845 * FIXME: For ICL this is still a bit unclear as prev BSpec revision
4846 * required calculating "pipe ratio" in order to determine
4847 * if one or two slices can be used for single pipe configurations
4848 * as additional constraint to the existing table.
4849 * However based on recent info, it should be not "pipe ratio"
4850 * but rather ratio between pixel_rate and cdclk with additional
4851 * constants, so for now we are using only table until this is
4852 * clarified. Also this is the reason why crtc_state param is
4853 * still here - we will need it once those additional constraints
4854 * pop up.
4855 */
Ville Syrjälä05e81552020-02-25 19:11:09 +02004856 return compute_dbuf_slices(pipe, active_pipes, icl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004857}
4858
Ville Syrjälä05e81552020-02-25 19:11:09 +02004859static u8 tgl_compute_dbuf_slices(enum pipe pipe, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004860{
Ville Syrjälä05e81552020-02-25 19:11:09 +02004861 return compute_dbuf_slices(pipe, active_pipes, tgl_allowed_dbufs);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004862}
4863
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004864static u32 adlp_compute_dbuf_slices(enum pipe pipe, u32 active_pipes)
4865{
4866 return compute_dbuf_slices(pipe, active_pipes, adlp_allowed_dbufs);
4867}
4868
Matt Roper49f75632021-07-21 15:30:40 -07004869static u32 dg2_compute_dbuf_slices(enum pipe pipe, u32 active_pipes)
4870{
4871 return compute_dbuf_slices(pipe, active_pipes, dg2_allowed_dbufs);
4872}
4873
Ville Syrjälä2d42f322021-01-22 22:56:27 +02004874static u8 skl_compute_dbuf_slices(struct intel_crtc *crtc, u8 active_pipes)
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004875{
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004876 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4877 enum pipe pipe = crtc->pipe;
4878
Matt Roper49f75632021-07-21 15:30:40 -07004879 if (IS_DG2(dev_priv))
4880 return dg2_compute_dbuf_slices(pipe, active_pipes);
4881 else if (IS_ALDERLAKE_P(dev_priv))
Vandita Kulkarni247bdac2021-05-18 17:06:15 -07004882 return adlp_compute_dbuf_slices(pipe, active_pipes);
4883 else if (DISPLAY_VER(dev_priv) == 12)
Ville Syrjälä05e81552020-02-25 19:11:09 +02004884 return tgl_compute_dbuf_slices(pipe, active_pipes);
Lucas De Marchi93e7e612021-04-12 22:09:53 -07004885 else if (DISPLAY_VER(dev_priv) == 11)
Ville Syrjälä05e81552020-02-25 19:11:09 +02004886 return icl_compute_dbuf_slices(pipe, active_pipes);
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004887 /*
4888 * For anything else just return one slice yet.
4889 * Should be extended for other platforms.
4890 */
Ville Syrjälä2f9078c2020-02-25 19:11:10 +02004891 return active_pipes & BIT(pipe) ? BIT(DBUF_S1) : 0;
Stanislav Lisovskiyff2cd862020-02-03 01:06:30 +02004892}
4893
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004894static u64
Maarten Lankhorstec193642019-06-28 10:55:17 +02004895skl_plane_relative_data_rate(const struct intel_crtc_state *crtc_state,
4896 const struct intel_plane_state *plane_state,
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004897 int color_plane)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004898{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004899 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01004900 const struct drm_framebuffer *fb = plane_state->hw.fb;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02004901 u32 data_rate;
4902 u32 width = 0, height = 0;
Kumar, Mahesh7084b502017-05-17 17:28:23 +05304903 uint_fixed_16_16_t down_scale_amount;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004904 u64 rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07004905
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004906 if (!plane_state->uapi.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07004907 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02004908
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004909 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07004910 return 0;
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004911
4912 if (color_plane == 1 &&
Imre Deak4941f352019-12-21 14:05:43 +02004913 !intel_format_info_is_yuv_semiplanar(fb->format, fb->modifier))
Matt Ropera1de91e2016-05-12 07:05:57 -07004914 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004915
Ville Syrjäläfce5adf2017-03-31 21:00:55 +03004916 /*
4917 * Src coordinates are already rotated by 270 degrees for
4918 * the 90/270 degree plane rotation cases (to match the
4919 * GTT mapping), hence no need to account for rotation here.
4920 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01004921 width = drm_rect_width(&plane_state->uapi.src) >> 16;
4922 height = drm_rect_height(&plane_state->uapi.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07004923
Mahesh Kumarb879d582018-04-09 09:11:01 +05304924 /* UV plane does 1/2 pixel sub-sampling */
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004925 if (color_plane == 1) {
Mahesh Kumarb879d582018-04-09 09:11:01 +05304926 width /= 2;
4927 height /= 2;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07004928 }
4929
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004930 data_rate = width * height;
Mahesh Kumarb879d582018-04-09 09:11:01 +05304931
Maarten Lankhorstec193642019-06-28 10:55:17 +02004932 down_scale_amount = skl_plane_downscale_amount(crtc_state, plane_state);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07004933
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004934 rate = mul_round_up_u32_fixed16(data_rate, down_scale_amount);
4935
Ville Syrjäläd1d23d72019-09-13 22:31:54 +03004936 rate *= fb->format->cpp[color_plane];
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004937 return rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00004938}
4939
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004940static u64
Ville Syrjäläab016302020-11-06 19:30:41 +02004941skl_get_total_relative_data_rate(struct intel_atomic_state *state,
4942 struct intel_crtc *crtc)
Damien Lespiaub9cec072014-11-04 17:06:43 +00004943{
Ville Syrjäläab016302020-11-06 19:30:41 +02004944 struct intel_crtc_state *crtc_state =
4945 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004946 const struct intel_plane_state *plane_state;
Ville Syrjäläab016302020-11-06 19:30:41 +02004947 struct intel_plane *plane;
Maarten Lankhorst24719e92018-10-22 12:20:00 +02004948 u64 total_data_rate = 0;
Ville Syrjäläab016302020-11-06 19:30:41 +02004949 enum plane_id plane_id;
4950 int i;
Matt Ropera6d3460e2016-05-12 07:06:04 -07004951
Matt Ropera1de91e2016-05-12 07:05:57 -07004952 /* Calculate and cache data rate for each plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004953 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
4954 if (plane->pipe != crtc->pipe)
4955 continue;
4956
4957 plane_id = plane->id;
Matt Roper024c9042015-09-24 15:53:11 -07004958
Mahesh Kumarb879d582018-04-09 09:11:01 +05304959 /* packed/y */
Ville Syrjäläab016302020-11-06 19:30:41 +02004960 crtc_state->plane_data_rate[plane_id] =
4961 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Matt Roper9c74d822016-05-12 07:05:58 -07004962
Mahesh Kumarb879d582018-04-09 09:11:01 +05304963 /* uv-plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004964 crtc_state->uv_plane_data_rate[plane_id] =
4965 skl_plane_relative_data_rate(crtc_state, plane_state, 1);
4966 }
4967
4968 for_each_plane_id_on_crtc(crtc, plane_id) {
4969 total_data_rate += crtc_state->plane_data_rate[plane_id];
4970 total_data_rate += crtc_state->uv_plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00004971 }
4972
4973 return total_data_rate;
4974}
4975
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004976static u64
Ville Syrjäläab016302020-11-06 19:30:41 +02004977icl_get_total_relative_data_rate(struct intel_atomic_state *state,
4978 struct intel_crtc *crtc)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004979{
Ville Syrjäläab016302020-11-06 19:30:41 +02004980 struct intel_crtc_state *crtc_state =
4981 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02004982 const struct intel_plane_state *plane_state;
Ville Syrjäläab016302020-11-06 19:30:41 +02004983 struct intel_plane *plane;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004984 u64 total_data_rate = 0;
Ville Syrjäläab016302020-11-06 19:30:41 +02004985 enum plane_id plane_id;
4986 int i;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004987
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004988 /* Calculate and cache data rate for each plane */
Ville Syrjäläab016302020-11-06 19:30:41 +02004989 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
4990 if (plane->pipe != crtc->pipe)
4991 continue;
4992
4993 plane_id = plane->id;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004994
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02004995 if (!plane_state->planar_linked_plane) {
Ville Syrjäläab016302020-11-06 19:30:41 +02004996 crtc_state->plane_data_rate[plane_id] =
4997 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02004998 } else {
4999 enum plane_id y_plane_id;
5000
5001 /*
5002 * The slave plane might not iterate in
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005003 * intel_atomic_crtc_state_for_each_plane_state(),
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005004 * and needs the master plane state which may be
5005 * NULL if we try get_new_plane_state(), so we
5006 * always calculate from the master.
5007 */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005008 if (plane_state->planar_slave)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005009 continue;
5010
5011 /* Y plane rate is calculated on the slave */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005012 y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjäläab016302020-11-06 19:30:41 +02005013 crtc_state->plane_data_rate[y_plane_id] =
5014 skl_plane_relative_data_rate(crtc_state, plane_state, 0);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005015
Ville Syrjäläab016302020-11-06 19:30:41 +02005016 crtc_state->plane_data_rate[plane_id] =
5017 skl_plane_relative_data_rate(crtc_state, plane_state, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005018 }
5019 }
5020
Ville Syrjäläab016302020-11-06 19:30:41 +02005021 for_each_plane_id_on_crtc(crtc, plane_id)
5022 total_data_rate += crtc_state->plane_data_rate[plane_id];
5023
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005024 return total_data_rate;
5025}
5026
Ville Syrjälä5516e892021-02-26 17:32:03 +02005027const struct skl_wm_level *
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005028skl_plane_wm_level(const struct skl_pipe_wm *pipe_wm,
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005029 enum plane_id plane_id,
5030 int level)
5031{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005032 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5033
5034 if (level == 0 && pipe_wm->use_sagv_wm)
Ville Syrjäläa68aa482021-02-26 17:32:01 +02005035 return &wm->sagv.wm0;
Stanislav Lisovskiyd9162342020-05-13 12:38:11 +03005036
5037 return &wm->wm[level];
5038}
5039
Ville Syrjälä5516e892021-02-26 17:32:03 +02005040const struct skl_wm_level *
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005041skl_plane_trans_wm(const struct skl_pipe_wm *pipe_wm,
5042 enum plane_id plane_id)
5043{
5044 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5045
5046 if (pipe_wm->use_sagv_wm)
5047 return &wm->sagv.trans_wm;
5048
5049 return &wm->trans_wm;
5050}
5051
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005052/*
5053 * We only disable the watermarks for each plane if
5054 * they exceed the ddb allocation of said plane. This
5055 * is done so that we don't end up touching cursor
5056 * watermarks needlessly when some other plane reduces
5057 * our max possible watermark level.
5058 *
5059 * Bspec has this to say about the PLANE_WM enable bit:
5060 * "All the watermarks at this level for all enabled
5061 * planes must be enabled before the level will be used."
5062 * So this is actually safe to do.
5063 */
5064static void
5065skl_check_wm_level(struct skl_wm_level *wm, u64 total)
5066{
5067 if (wm->min_ddb_alloc > total)
5068 memset(wm, 0, sizeof(*wm));
5069}
5070
5071static void
5072skl_check_nv12_wm_level(struct skl_wm_level *wm, struct skl_wm_level *uv_wm,
5073 u64 total, u64 uv_total)
5074{
5075 if (wm->min_ddb_alloc > total ||
5076 uv_wm->min_ddb_alloc > uv_total) {
5077 memset(wm, 0, sizeof(*wm));
5078 memset(uv_wm, 0, sizeof(*uv_wm));
5079 }
5080}
5081
Matt Roperc107acf2016-05-12 07:06:01 -07005082static int
Ville Syrjäläef79d622021-01-22 22:56:32 +02005083skl_allocate_plane_ddb(struct intel_atomic_state *state,
5084 struct intel_crtc *crtc)
Damien Lespiaub9cec072014-11-04 17:06:43 +00005085{
Ville Syrjäläef79d622021-01-22 22:56:32 +02005086 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläffc90032020-11-06 19:30:37 +02005087 struct intel_crtc_state *crtc_state =
5088 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläef79d622021-01-22 22:56:32 +02005089 const struct intel_dbuf_state *dbuf_state =
Ville Syrjälä47a14952021-01-22 22:56:30 +02005090 intel_atomic_get_new_dbuf_state(state);
Ville Syrjäläef79d622021-01-22 22:56:32 +02005091 const struct skl_ddb_entry *alloc = &dbuf_state->ddb[crtc->pipe];
5092 int num_active = hweight8(dbuf_state->active_pipes);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005093 u16 alloc_size, start = 0;
5094 u16 total[I915_MAX_PLANES] = {};
5095 u16 uv_total[I915_MAX_PLANES] = {};
Maarten Lankhorst24719e92018-10-22 12:20:00 +02005096 u64 total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005097 enum plane_id plane_id;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005098 u32 blocks;
Matt Roperd8e87492018-12-11 09:31:07 -08005099 int level;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005100
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005101 /* Clear the partitioning for disabled planes. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02005102 memset(crtc_state->wm.skl.plane_ddb_y, 0, sizeof(crtc_state->wm.skl.plane_ddb_y));
5103 memset(crtc_state->wm.skl.plane_ddb_uv, 0, sizeof(crtc_state->wm.skl.plane_ddb_uv));
Paulo Zanoni5a920b82016-10-04 14:37:32 -03005104
Ville Syrjäläef79d622021-01-22 22:56:32 +02005105 if (!crtc_state->hw.active)
Matt Roperc107acf2016-05-12 07:06:01 -07005106 return 0;
Matt Roperc107acf2016-05-12 07:06:01 -07005107
Matt Roper7dadd282021-03-19 21:42:43 -07005108 if (DISPLAY_VER(dev_priv) >= 11)
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005109 total_data_rate =
Ville Syrjäläab016302020-11-06 19:30:41 +02005110 icl_get_total_relative_data_rate(state, crtc);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005111 else
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005112 total_data_rate =
Ville Syrjäläab016302020-11-06 19:30:41 +02005113 skl_get_total_relative_data_rate(state, crtc);
Lucas De Marchi323b0a82019-04-04 16:04:25 -07005114
Damien Lespiau34bb56a2014-11-04 17:07:01 +00005115 alloc_size = skl_ddb_entry_size(alloc);
Kumar, Mahesh336031e2017-05-17 17:28:25 +05305116 if (alloc_size == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07005117 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005118
Matt Roperd8e87492018-12-11 09:31:07 -08005119 /* Allocate fixed number of blocks for cursor. */
Maarten Lankhorstec193642019-06-28 10:55:17 +02005120 total[PLANE_CURSOR] = skl_cursor_allocation(crtc_state, num_active);
Matt Roperd8e87492018-12-11 09:31:07 -08005121 alloc_size -= total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02005122 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].start =
Matt Roperd8e87492018-12-11 09:31:07 -08005123 alloc->end - total[PLANE_CURSOR];
Maarten Lankhorstec193642019-06-28 10:55:17 +02005124 crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR].end = alloc->end;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02005125
Matt Ropera1de91e2016-05-12 07:05:57 -07005126 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07005127 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005128
Matt Roperd8e87492018-12-11 09:31:07 -08005129 /*
5130 * Find the highest watermark level for which we can satisfy the block
5131 * requirement of active planes.
5132 */
5133 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
Matt Roper25db2ea2018-12-12 11:17:20 -08005134 blocks = 0;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005135 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005136 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005137 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä10a7e072019-03-12 22:58:40 +02005138
5139 if (plane_id == PLANE_CURSOR) {
Vandita Kulkarni4ba48702019-12-16 13:36:19 +05305140 if (wm->wm[level].min_ddb_alloc > total[PLANE_CURSOR]) {
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305141 drm_WARN_ON(&dev_priv->drm,
5142 wm->wm[level].min_ddb_alloc != U16_MAX);
Ville Syrjälä10a7e072019-03-12 22:58:40 +02005143 blocks = U32_MAX;
5144 break;
5145 }
5146 continue;
5147 }
5148
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005149 blocks += wm->wm[level].min_ddb_alloc;
5150 blocks += wm->uv_wm[level].min_ddb_alloc;
Matt Roperd8e87492018-12-11 09:31:07 -08005151 }
5152
Ville Syrjälä3cf963c2019-03-12 22:58:36 +02005153 if (blocks <= alloc_size) {
Matt Roperd8e87492018-12-11 09:31:07 -08005154 alloc_size -= blocks;
5155 break;
5156 }
5157 }
5158
5159 if (level < 0) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005160 drm_dbg_kms(&dev_priv->drm,
5161 "Requested display configuration exceeds system DDB limitations");
5162 drm_dbg_kms(&dev_priv->drm, "minimum required %d/%d\n",
5163 blocks, alloc_size);
Matt Roperd8e87492018-12-11 09:31:07 -08005164 return -EINVAL;
5165 }
5166
5167 /*
5168 * Grant each plane the blocks it requires at the highest achievable
5169 * watermark level, plus an extra share of the leftover blocks
5170 * proportional to its relative data rate.
5171 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005172 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005173 const struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005174 &crtc_state->wm.skl.optimal.planes[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005175 u64 rate;
5176 u16 extra;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005177
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005178 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02005179 continue;
5180
Damien Lespiaub9cec072014-11-04 17:06:43 +00005181 /*
Matt Roperd8e87492018-12-11 09:31:07 -08005182 * We've accounted for all active planes; remaining planes are
5183 * all disabled.
Damien Lespiaub9cec072014-11-04 17:06:43 +00005184 */
Matt Roperd8e87492018-12-11 09:31:07 -08005185 if (total_data_rate == 0)
5186 break;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005187
Ville Syrjäläab016302020-11-06 19:30:41 +02005188 rate = crtc_state->plane_data_rate[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005189 extra = min_t(u16, alloc_size,
5190 DIV64_U64_ROUND_UP(alloc_size * rate,
5191 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005192 total[plane_id] = wm->wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08005193 alloc_size -= extra;
5194 total_data_rate -= rate;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005195
Matt Roperd8e87492018-12-11 09:31:07 -08005196 if (total_data_rate == 0)
5197 break;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005198
Ville Syrjäläab016302020-11-06 19:30:41 +02005199 rate = crtc_state->uv_plane_data_rate[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005200 extra = min_t(u16, alloc_size,
5201 DIV64_U64_ROUND_UP(alloc_size * rate,
5202 total_data_rate));
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005203 uv_total[plane_id] = wm->uv_wm[level].min_ddb_alloc + extra;
Matt Roperd8e87492018-12-11 09:31:07 -08005204 alloc_size -= extra;
5205 total_data_rate -= rate;
5206 }
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305207 drm_WARN_ON(&dev_priv->drm, alloc_size != 0 || total_data_rate != 0);
Matt Roperd8e87492018-12-11 09:31:07 -08005208
5209 /* Set the actual DDB start/end points for each plane */
5210 start = alloc->start;
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005211 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005212 struct skl_ddb_entry *plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005213 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005214 struct skl_ddb_entry *uv_plane_alloc =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005215 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Matt Roperd8e87492018-12-11 09:31:07 -08005216
5217 if (plane_id == PLANE_CURSOR)
5218 continue;
5219
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005220 /* Gen11+ uses a separate plane for UV watermarks */
Pankaj Bharadiya48a1b8d2020-01-15 09:14:53 +05305221 drm_WARN_ON(&dev_priv->drm,
Matt Roper7dadd282021-03-19 21:42:43 -07005222 DISPLAY_VER(dev_priv) >= 11 && uv_total[plane_id]);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005223
Matt Roperd8e87492018-12-11 09:31:07 -08005224 /* Leave disabled planes at (0,0) */
5225 if (total[plane_id]) {
5226 plane_alloc->start = start;
5227 start += total[plane_id];
5228 plane_alloc->end = start;
Matt Roperc107acf2016-05-12 07:06:01 -07005229 }
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07005230
Matt Roperd8e87492018-12-11 09:31:07 -08005231 if (uv_total[plane_id]) {
5232 uv_plane_alloc->start = start;
5233 start += uv_total[plane_id];
5234 uv_plane_alloc->end = start;
5235 }
5236 }
5237
5238 /*
5239 * When we calculated watermark values we didn't know how high
5240 * of a level we'd actually be able to hit, so we just marked
5241 * all levels as "enabled." Go back now and disable the ones
5242 * that aren't actually possible.
5243 */
5244 for (level++; level <= ilk_wm_max_level(dev_priv); level++) {
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005245 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005246 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005247 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjäläa301cb02019-03-12 22:58:41 +02005248
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005249 skl_check_nv12_wm_level(&wm->wm[level], &wm->uv_wm[level],
5250 total[plane_id], uv_total[plane_id]);
Ville Syrjälä290248c2019-02-13 18:54:24 +02005251
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005252 /*
Bob Paauwe39564ae2019-04-12 11:09:20 -07005253 * Wa_1408961008:icl, ehl
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005254 * Underruns with WM1+ disabled
5255 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005256 if (DISPLAY_VER(dev_priv) == 11 &&
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005257 level == 1 && wm->wm[0].enable) {
5258 wm->wm[level].blocks = wm->wm[0].blocks;
5259 wm->wm[level].lines = wm->wm[0].lines;
Ville Syrjäläc384afe2019-02-28 19:36:39 +02005260 wm->wm[level].ignore_lines = wm->wm[0].ignore_lines;
Ville Syrjälä290248c2019-02-13 18:54:24 +02005261 }
Matt Roperd8e87492018-12-11 09:31:07 -08005262 }
5263 }
5264
5265 /*
Ville Syrjälädf4a50a2021-02-26 17:31:59 +02005266 * Go back and disable the transition and SAGV watermarks
5267 * if it turns out we don't have enough DDB blocks for them.
Matt Roperd8e87492018-12-11 09:31:07 -08005268 */
Ville Syrjälä2a67054b2020-02-25 19:11:06 +02005269 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005270 struct skl_plane_wm *wm =
Maarten Lankhorstec193642019-06-28 10:55:17 +02005271 &crtc_state->wm.skl.optimal.planes[plane_id];
Ville Syrjälä5e6037c2019-03-12 22:58:42 +02005272
Ville Syrjäläa5941b42021-03-05 17:36:09 +02005273 skl_check_wm_level(&wm->trans_wm, total[plane_id]);
5274 skl_check_wm_level(&wm->sagv.wm0, total[plane_id]);
5275 skl_check_wm_level(&wm->sagv.trans_wm, total[plane_id]);
Damien Lespiaub9cec072014-11-04 17:06:43 +00005276 }
5277
Matt Roperc107acf2016-05-12 07:06:01 -07005278 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00005279}
5280
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005281/*
5282 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02005283 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005284 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
5285 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
5286*/
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005287static uint_fixed_16_16_t
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005288skl_wm_method1(const struct drm_i915_private *dev_priv, u32 pixel_rate,
5289 u8 cpp, u32 latency, u32 dbuf_block_size)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005290{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005291 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305292 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005293
5294 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305295 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005296
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305297 wm_intermediate_val = latency * pixel_rate * cpp;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005298 ret = div_fixed16(wm_intermediate_val, 1000 * dbuf_block_size);
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005299
Matt Roper2b5a4562021-03-22 16:38:40 -07005300 if (DISPLAY_VER(dev_priv) >= 10)
Paulo Zanoni6c64dd32017-08-11 16:38:25 -07005301 ret = add_fixed16_u32(ret, 1);
5302
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005303 return ret;
5304}
5305
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005306static uint_fixed_16_16_t
5307skl_wm_method2(u32 pixel_rate, u32 pipe_htotal, u32 latency,
5308 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005309{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005310 u32 wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305311 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005312
5313 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305314 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005315
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005316 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305317 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
5318 pipe_htotal * 1000);
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305319 ret = mul_u32_fixed16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005320 return ret;
5321}
5322
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305323static uint_fixed_16_16_t
Maarten Lankhorstec193642019-06-28 10:55:17 +02005324intel_get_linetime_us(const struct intel_crtc_state *crtc_state)
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305325{
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305326 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005327 u32 pixel_rate;
5328 u32 crtc_htotal;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305329 uint_fixed_16_16_t linetime_us;
5330
Maarten Lankhorst1326a922019-10-31 12:26:02 +01005331 if (!crtc_state->hw.active)
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305332 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305333
Maarten Lankhorstec193642019-06-28 10:55:17 +02005334 pixel_rate = crtc_state->pixel_rate;
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305335
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305336 if (drm_WARN_ON(&dev_priv->drm, pixel_rate == 0))
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305337 return u32_to_fixed16(0);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305338
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005339 crtc_htotal = crtc_state->hw.pipe_mode.crtc_htotal;
Kumar, Mahesheac2cb82017-07-05 20:01:46 +05305340 linetime_us = div_fixed16(crtc_htotal * 1000, pixel_rate);
Kumar, Maheshd555cb52017-05-17 17:28:29 +05305341
5342 return linetime_us;
5343}
5344
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305345static int
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005346skl_compute_wm_params(const struct intel_crtc_state *crtc_state,
5347 int width, const struct drm_format_info *format,
5348 u64 modifier, unsigned int rotation,
5349 u32 plane_pixel_rate, struct skl_wm_params *wp,
5350 int color_plane)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305351{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005352 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005353 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005354 u32 interm_pbpl;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305355
Juha-Pekka Heikkiladf7d4152019-03-04 17:26:31 +05305356 /* only planar format has two planes */
Imre Deak4941f352019-12-21 14:05:43 +02005357 if (color_plane == 1 &&
5358 !intel_format_info_is_yuv_semiplanar(format, modifier)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03005359 drm_dbg_kms(&dev_priv->drm,
5360 "Non planar format have single plane\n");
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305361 return -EINVAL;
5362 }
5363
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005364 wp->y_tiled = modifier == I915_FORMAT_MOD_Y_TILED ||
5365 modifier == I915_FORMAT_MOD_Yf_TILED ||
5366 modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5367 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
5368 wp->x_tiled = modifier == I915_FORMAT_MOD_X_TILED;
5369 wp->rc_surface = modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
5370 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
Imre Deak4941f352019-12-21 14:05:43 +02005371 wp->is_planar = intel_format_info_is_yuv_semiplanar(format, modifier);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305372
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005373 wp->width = width;
Ville Syrjälä45bee432018-11-14 23:07:28 +02005374 if (color_plane == 1 && wp->is_planar)
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305375 wp->width /= 2;
5376
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005377 wp->cpp = format->cpp[color_plane];
5378 wp->plane_pixel_rate = plane_pixel_rate;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305379
Matt Roper7dadd282021-03-19 21:42:43 -07005380 if (DISPLAY_VER(dev_priv) >= 11 &&
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005381 modifier == I915_FORMAT_MOD_Yf_TILED && wp->cpp == 1)
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005382 wp->dbuf_block_size = 256;
5383 else
5384 wp->dbuf_block_size = 512;
5385
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005386 if (drm_rotation_90_or_270(rotation)) {
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305387 switch (wp->cpp) {
5388 case 1:
5389 wp->y_min_scanlines = 16;
5390 break;
5391 case 2:
5392 wp->y_min_scanlines = 8;
5393 break;
5394 case 4:
5395 wp->y_min_scanlines = 4;
5396 break;
5397 default:
5398 MISSING_CASE(wp->cpp);
5399 return -EINVAL;
5400 }
5401 } else {
5402 wp->y_min_scanlines = 4;
5403 }
5404
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005405 if (skl_needs_memory_bw_wa(dev_priv))
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305406 wp->y_min_scanlines *= 2;
5407
5408 wp->plane_bytes_per_line = wp->width * wp->cpp;
5409 if (wp->y_tiled) {
5410 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line *
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005411 wp->y_min_scanlines,
5412 wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305413
Matt Roper2b5a4562021-03-22 16:38:40 -07005414 if (DISPLAY_VER(dev_priv) >= 10)
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305415 interm_pbpl++;
5416
5417 wp->plane_blocks_per_line = div_fixed16(interm_pbpl,
5418 wp->y_min_scanlines);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305419 } else {
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005420 interm_pbpl = DIV_ROUND_UP(wp->plane_bytes_per_line,
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005421 wp->dbuf_block_size);
5422
Matt Roper2b5a4562021-03-22 16:38:40 -07005423 if (!wp->x_tiled || DISPLAY_VER(dev_priv) >= 10)
Ville Syrjälä260a6c1b2020-04-30 15:58:21 +03005424 interm_pbpl++;
5425
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305426 wp->plane_blocks_per_line = u32_to_fixed16(interm_pbpl);
5427 }
5428
5429 wp->y_tile_minimum = mul_u32_fixed16(wp->y_min_scanlines,
5430 wp->plane_blocks_per_line);
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005431
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305432 wp->linetime_us = fixed16_to_u32_round_up(
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005433 intel_get_linetime_us(crtc_state));
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305434
5435 return 0;
5436}
5437
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005438static int
5439skl_compute_plane_wm_params(const struct intel_crtc_state *crtc_state,
5440 const struct intel_plane_state *plane_state,
5441 struct skl_wm_params *wp, int color_plane)
5442{
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005443 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005444 int width;
5445
Maarten Lankhorst3a612762019-10-04 13:34:54 +02005446 /*
5447 * Src coordinates are already rotated by 270 degrees for
5448 * the 90/270 degree plane rotation cases (to match the
5449 * GTT mapping), hence no need to account for rotation here.
5450 */
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005451 width = drm_rect_width(&plane_state->uapi.src) >> 16;
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005452
5453 return skl_compute_wm_params(crtc_state, width,
5454 fb->format, fb->modifier,
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005455 plane_state->hw.rotation,
Ville Syrjälä3df3fe22020-11-06 19:30:42 +02005456 intel_plane_pixel_rate(crtc_state, plane_state),
Ville Syrjäläc92558a2019-03-12 22:58:38 +02005457 wp, color_plane);
5458}
5459
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005460static bool skl_wm_has_lines(struct drm_i915_private *dev_priv, int level)
5461{
Matt Roper2b5a4562021-03-22 16:38:40 -07005462 if (DISPLAY_VER(dev_priv) >= 10)
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005463 return true;
5464
5465 /* The number of lines are ignored for the level 0 watermark. */
5466 return level > 0;
5467}
5468
Matt Roper1003cee2021-05-14 08:36:54 -07005469static int skl_wm_max_lines(struct drm_i915_private *dev_priv)
5470{
5471 if (DISPLAY_VER(dev_priv) >= 13)
5472 return 255;
5473 else
5474 return 31;
5475}
5476
Maarten Lankhorstec193642019-06-28 10:55:17 +02005477static void skl_compute_plane_wm(const struct intel_crtc_state *crtc_state,
Matt Roperd8e87492018-12-11 09:31:07 -08005478 int level,
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005479 unsigned int latency,
Matt Roperd8e87492018-12-11 09:31:07 -08005480 const struct skl_wm_params *wp,
5481 const struct skl_wm_level *result_prev,
5482 struct skl_wm_level *result /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005483{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005484 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305485 uint_fixed_16_16_t method1, method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05305486 uint_fixed_16_16_t selected_result;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005487 u32 blocks, lines, min_ddb_alloc = 0;
Ville Syrjäläce110ec2018-11-14 23:07:21 +02005488
Ville Syrjälä0aded172019-02-05 17:50:53 +02005489 if (latency == 0) {
5490 /* reject it */
5491 result->min_ddb_alloc = U16_MAX;
Ville Syrjälä692927f2018-12-21 19:14:29 +02005492 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005493 }
Ville Syrjälä692927f2018-12-21 19:14:29 +02005494
Ville Syrjälä25312ef2019-05-03 20:38:05 +03005495 /*
5496 * WaIncreaseLatencyIPCEnabled: kbl,cfl
5497 * Display WA #1141: kbl,cfl
5498 */
Chris Wilson5f4ae272020-06-02 15:05:40 +01005499 if ((IS_KABYLAKE(dev_priv) ||
5500 IS_COFFEELAKE(dev_priv) ||
5501 IS_COMETLAKE(dev_priv)) &&
Rodrigo Vivi82525c12017-06-08 08:50:00 -07005502 dev_priv->ipc_enabled)
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05305503 latency += 4;
5504
Ville Syrjälä60e983f2018-12-21 19:14:33 +02005505 if (skl_needs_memory_bw_wa(dev_priv) && wp->x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03005506 latency += 15;
5507
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305508 method1 = skl_wm_method1(dev_priv, wp->plane_pixel_rate,
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005509 wp->cpp, latency, wp->dbuf_block_size);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305510 method2 = skl_wm_method2(wp->plane_pixel_rate,
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005511 crtc_state->hw.pipe_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03005512 latency,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305513 wp->plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005514
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305515 if (wp->y_tiled) {
5516 selected_result = max_fixed16(method2, wp->y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005517 } else {
Maarten Lankhorstbafcdad2020-11-12 21:17:18 +02005518 if ((wp->cpp * crtc_state->hw.pipe_mode.crtc_htotal /
Mahesh Kumardf8ee192018-01-30 11:49:11 -02005519 wp->dbuf_block_size < 1) &&
Paulo Zanoni077b5822018-10-04 16:15:57 -07005520 (wp->plane_bytes_per_line / wp->dbuf_block_size < 1)) {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03005521 selected_result = method2;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005522 } else if (latency >= wp->linetime_us) {
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005523 if (DISPLAY_VER(dev_priv) == 9)
Paulo Zanoni077b5822018-10-04 16:15:57 -07005524 selected_result = min_fixed16(method1, method2);
5525 else
5526 selected_result = method2;
5527 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005528 selected_result = method1;
Paulo Zanoni077b5822018-10-04 16:15:57 -07005529 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005530 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005531
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005532 blocks = fixed16_to_u32_round_up(selected_result) + 1;
5533 lines = div_round_up_fixed16(selected_result,
5534 wp->plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00005535
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005536 if (DISPLAY_VER(dev_priv) == 9) {
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005537 /* Display WA #1125: skl,bxt,kbl */
5538 if (level == 0 && wp->rc_surface)
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005539 blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07005540
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005541 /* Display WA #1126: skl,bxt,kbl */
5542 if (level >= 1 && level <= 7) {
5543 if (wp->y_tiled) {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005544 blocks += fixed16_to_u32_round_up(wp->y_tile_minimum);
5545 lines += wp->y_min_scanlines;
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005546 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005547 blocks++;
Paulo Zanonia5b79d32018-11-13 17:24:32 -08005548 }
5549
5550 /*
5551 * Make sure result blocks for higher latency levels are
5552 * atleast as high as level below the current level.
5553 * Assumption in DDB algorithm optimization for special
5554 * cases. Also covers Display WA #1125 for RC.
5555 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005556 if (result_prev->blocks > blocks)
5557 blocks = result_prev->blocks;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03005558 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00005559 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00005560
Matt Roper7dadd282021-03-19 21:42:43 -07005561 if (DISPLAY_VER(dev_priv) >= 11) {
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005562 if (wp->y_tiled) {
5563 int extra_lines;
5564
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005565 if (lines % wp->y_min_scanlines == 0)
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005566 extra_lines = wp->y_min_scanlines;
5567 else
5568 extra_lines = wp->y_min_scanlines * 2 -
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005569 lines % wp->y_min_scanlines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005570
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005571 min_ddb_alloc = mul_round_up_u32_fixed16(lines + extra_lines,
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005572 wp->plane_blocks_per_line);
5573 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005574 min_ddb_alloc = blocks + DIV_ROUND_UP(blocks, 10);
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005575 }
5576 }
5577
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005578 if (!skl_wm_has_lines(dev_priv, level))
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005579 lines = 0;
Ville Syrjäläb52c2732018-12-21 19:14:28 +02005580
Matt Roper1003cee2021-05-14 08:36:54 -07005581 if (lines > skl_wm_max_lines(dev_priv)) {
Ville Syrjälä0aded172019-02-05 17:50:53 +02005582 /* reject it */
5583 result->min_ddb_alloc = U16_MAX;
Matt Roperd8e87492018-12-11 09:31:07 -08005584 return;
Ville Syrjälä0aded172019-02-05 17:50:53 +02005585 }
Matt Roperd8e87492018-12-11 09:31:07 -08005586
5587 /*
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005588 * If lines is valid, assume we can use this watermark level
Matt Roperd8e87492018-12-11 09:31:07 -08005589 * for now. We'll come back and disable it after we calculate the
5590 * DDB allocation if it turns out we don't actually have enough
5591 * blocks to satisfy it.
5592 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005593 result->blocks = blocks;
5594 result->lines = lines;
Ville Syrjälä961d95e2018-12-21 19:14:32 +02005595 /* Bspec says: value >= plane ddb allocation -> invalid, hence the +1 here */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005596 result->min_ddb_alloc = max(min_ddb_alloc, blocks) + 1;
5597 result->enable = true;
Ville Syrjälä9c312122020-11-06 19:30:40 +02005598
Matt Roper7dadd282021-03-19 21:42:43 -07005599 if (DISPLAY_VER(dev_priv) < 12)
Ville Syrjälä9c312122020-11-06 19:30:40 +02005600 result->can_sagv = latency >= dev_priv->sagv_block_time_us;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005601}
5602
Matt Roperd8e87492018-12-11 09:31:07 -08005603static void
Maarten Lankhorstec193642019-06-28 10:55:17 +02005604skl_compute_wm_levels(const struct intel_crtc_state *crtc_state,
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305605 const struct skl_wm_params *wm_params,
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005606 struct skl_wm_level *levels)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005607{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01005608 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305609 int level, max_level = ilk_wm_max_level(dev_priv);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005610 struct skl_wm_level *result_prev = &levels[0];
Lyudea62163e2016-10-04 14:28:20 -04005611
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305612 for (level = 0; level <= max_level; level++) {
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005613 struct skl_wm_level *result = &levels[level];
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005614 unsigned int latency = dev_priv->wm.skl_latency[level];
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305615
Stanislav Lisovskiy7b994752020-04-09 18:47:18 +03005616 skl_compute_plane_wm(crtc_state, level, latency,
5617 wm_params, result_prev, result);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005618
5619 result_prev = result;
Kumar, Maheshd2f5e362017-05-17 17:28:28 +05305620 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005621}
5622
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005623static void tgl_compute_sagv_wm(const struct intel_crtc_state *crtc_state,
5624 const struct skl_wm_params *wm_params,
5625 struct skl_plane_wm *plane_wm)
5626{
5627 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
Ville Syrjäläa68aa482021-02-26 17:32:01 +02005628 struct skl_wm_level *sagv_wm = &plane_wm->sagv.wm0;
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005629 struct skl_wm_level *levels = plane_wm->wm;
5630 unsigned int latency = dev_priv->wm.skl_latency[0] + dev_priv->sagv_block_time_us;
5631
5632 skl_compute_plane_wm(crtc_state, 0, latency,
5633 wm_params, &levels[0],
5634 sagv_wm);
5635}
5636
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005637static void skl_compute_transition_wm(struct drm_i915_private *dev_priv,
5638 struct skl_wm_level *trans_wm,
5639 const struct skl_wm_level *wm0,
5640 const struct skl_wm_params *wp)
Damien Lespiau407b50f2014-11-04 17:06:57 +00005641{
Ville Syrjäläc834d032020-02-28 22:35:52 +02005642 u16 trans_min, trans_amount, trans_y_tile_min;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005643 u16 wm0_blocks, trans_offset, blocks;
Damien Lespiau9414f562014-11-04 17:06:58 +00005644
Kumar, Maheshca476672017-08-17 19:15:24 +05305645 /* Transition WM don't make any sense if ipc is disabled */
5646 if (!dev_priv->ipc_enabled)
Ville Syrjälä14a43062018-11-14 23:07:22 +02005647 return;
Kumar, Maheshca476672017-08-17 19:15:24 +05305648
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005649 /*
5650 * WaDisableTWM:skl,kbl,cfl,bxt
5651 * Transition WM are not recommended by HW team for GEN9
5652 */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005653 if (DISPLAY_VER(dev_priv) == 9)
Ville Syrjäläa7f1e8e2020-02-28 22:35:51 +02005654 return;
5655
Matt Roper7dadd282021-03-19 21:42:43 -07005656 if (DISPLAY_VER(dev_priv) >= 11)
Kumar, Maheshca476672017-08-17 19:15:24 +05305657 trans_min = 4;
Ville Syrjäläc834d032020-02-28 22:35:52 +02005658 else
5659 trans_min = 14;
5660
5661 /* Display WA #1140: glk,cnl */
Lucas De Marchi93e7e612021-04-12 22:09:53 -07005662 if (DISPLAY_VER(dev_priv) == 10)
Ville Syrjäläc834d032020-02-28 22:35:52 +02005663 trans_amount = 0;
5664 else
5665 trans_amount = 10; /* This is configurable amount */
Kumar, Maheshca476672017-08-17 19:15:24 +05305666
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005667 trans_offset = trans_min + trans_amount;
Kumar, Maheshca476672017-08-17 19:15:24 +05305668
Paulo Zanonicbacc792018-10-04 16:15:58 -07005669 /*
5670 * The spec asks for Selected Result Blocks for wm0 (the real value),
5671 * not Result Blocks (the integer value). Pay attention to the capital
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005672 * letters. The value wm_l0->blocks is actually Result Blocks, but
Paulo Zanonicbacc792018-10-04 16:15:58 -07005673 * since Result Blocks is the ceiling of Selected Result Blocks plus 1,
5674 * and since we later will have to get the ceiling of the sum in the
5675 * transition watermarks calculation, we can just pretend Selected
5676 * Result Blocks is Result Blocks minus 1 and it should work for the
5677 * current platforms.
5678 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005679 wm0_blocks = wm0->blocks - 1;
Paulo Zanonicbacc792018-10-04 16:15:58 -07005680
Kumar, Maheshca476672017-08-17 19:15:24 +05305681 if (wp->y_tiled) {
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005682 trans_y_tile_min =
5683 (u16)mul_round_up_u32_fixed16(2, wp->y_tile_minimum);
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005684 blocks = max(wm0_blocks, trans_y_tile_min) + trans_offset;
Kumar, Maheshca476672017-08-17 19:15:24 +05305685 } else {
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005686 blocks = wm0_blocks + trans_offset;
Kumar, Maheshca476672017-08-17 19:15:24 +05305687 }
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005688 blocks++;
Kumar, Maheshca476672017-08-17 19:15:24 +05305689
Matt Roperd8e87492018-12-11 09:31:07 -08005690 /*
5691 * Just assume we can enable the transition watermark. After
5692 * computing the DDB we'll come back and disable it if that
5693 * assumption turns out to be false.
5694 */
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005695 trans_wm->blocks = blocks;
5696 trans_wm->min_ddb_alloc = max_t(u16, wm0->min_ddb_alloc, blocks + 1);
5697 trans_wm->enable = true;
Damien Lespiau407b50f2014-11-04 17:06:57 +00005698}
5699
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005700static int skl_build_plane_wm_single(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005701 const struct intel_plane_state *plane_state,
5702 enum plane_id plane_id, int color_plane)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005703{
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005704 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
5705 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälädbf71382020-11-06 19:30:38 +02005706 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005707 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005708 int ret;
5709
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005710 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005711 &wm_params, color_plane);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005712 if (ret)
5713 return ret;
5714
Ville Syrjälä67155a62019-03-12 22:58:37 +02005715 skl_compute_wm_levels(crtc_state, &wm_params, wm->wm);
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005716
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005717 skl_compute_transition_wm(dev_priv, &wm->trans_wm,
5718 &wm->wm[0], &wm_params);
5719
Matt Roper7dadd282021-03-19 21:42:43 -07005720 if (DISPLAY_VER(dev_priv) >= 12) {
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03005721 tgl_compute_sagv_wm(crtc_state, &wm_params, wm);
5722
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005723 skl_compute_transition_wm(dev_priv, &wm->sagv.trans_wm,
5724 &wm->sagv.wm0, &wm_params);
5725 }
Ville Syrjälä83158472018-11-27 18:57:26 +02005726
5727 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005728}
5729
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005730static int skl_build_plane_wm_uv(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005731 const struct intel_plane_state *plane_state,
5732 enum plane_id plane_id)
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005733{
Ville Syrjälädbf71382020-11-06 19:30:38 +02005734 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Ville Syrjälä83158472018-11-27 18:57:26 +02005735 struct skl_wm_params wm_params;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005736 int ret;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005737
Ville Syrjälä83158472018-11-27 18:57:26 +02005738 wm->is_planar = true;
5739
5740 /* uv plane watermarks must also be validated for NV12/Planar */
Ville Syrjälä51de9c62018-11-14 23:07:25 +02005741 ret = skl_compute_plane_wm_params(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005742 &wm_params, 1);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005743 if (ret)
5744 return ret;
5745
Ville Syrjälä67155a62019-03-12 22:58:37 +02005746 skl_compute_wm_levels(crtc_state, &wm_params, wm->uv_wm);
Ville Syrjälä83158472018-11-27 18:57:26 +02005747
5748 return 0;
5749}
5750
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005751static int skl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005752 const struct intel_plane_state *plane_state)
5753{
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01005754 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
Ville Syrjälä83158472018-11-27 18:57:26 +02005755 enum plane_id plane_id = plane->id;
Ville Syrjälädbf71382020-11-06 19:30:38 +02005756 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
5757 const struct drm_framebuffer *fb = plane_state->hw.fb;
Ville Syrjälä83158472018-11-27 18:57:26 +02005758 int ret;
5759
Ville Syrjälädbf71382020-11-06 19:30:38 +02005760 memset(wm, 0, sizeof(*wm));
5761
Ville Syrjälä83158472018-11-27 18:57:26 +02005762 if (!intel_wm_plane_visible(crtc_state, plane_state))
5763 return 0;
5764
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005765 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005766 plane_id, 0);
5767 if (ret)
5768 return ret;
5769
5770 if (fb->format->is_yuv && fb->format->num_planes > 1) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005771 ret = skl_build_plane_wm_uv(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005772 plane_id);
5773 if (ret)
5774 return ret;
5775 }
5776
5777 return 0;
5778}
5779
Ville Syrjälä96cb7cd2019-03-12 22:58:43 +02005780static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005781 const struct intel_plane_state *plane_state)
5782{
Ville Syrjälädbf71382020-11-06 19:30:38 +02005783 struct intel_plane *plane = to_intel_plane(plane_state->uapi.plane);
5784 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
5785 enum plane_id plane_id = plane->id;
5786 struct skl_plane_wm *wm = &crtc_state->wm.skl.raw.planes[plane_id];
Ville Syrjälä83158472018-11-27 18:57:26 +02005787 int ret;
5788
5789 /* Watermarks calculated in master */
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005790 if (plane_state->planar_slave)
Ville Syrjälä83158472018-11-27 18:57:26 +02005791 return 0;
5792
Ville Syrjäläf99b8052021-03-27 02:59:45 +02005793 memset(wm, 0, sizeof(*wm));
5794
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005795 if (plane_state->planar_linked_plane) {
Maarten Lankhorst7b3cb172019-10-31 12:26:07 +01005796 const struct drm_framebuffer *fb = plane_state->hw.fb;
Maarten Lankhorstc47b7dd2019-09-20 13:42:20 +02005797 enum plane_id y_plane_id = plane_state->planar_linked_plane->id;
Ville Syrjälä83158472018-11-27 18:57:26 +02005798
Pankaj Bharadiya19edeb382020-05-04 23:45:59 +05305799 drm_WARN_ON(&dev_priv->drm,
5800 !intel_wm_plane_visible(crtc_state, plane_state));
5801 drm_WARN_ON(&dev_priv->drm, !fb->format->is_yuv ||
5802 fb->format->num_planes == 1);
Ville Syrjälä83158472018-11-27 18:57:26 +02005803
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005804 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005805 y_plane_id, 0);
5806 if (ret)
5807 return ret;
5808
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005809 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005810 plane_id, 1);
5811 if (ret)
5812 return ret;
5813 } else if (intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005814 ret = skl_build_plane_wm_single(crtc_state, plane_state,
Ville Syrjälä83158472018-11-27 18:57:26 +02005815 plane_id, 0);
5816 if (ret)
5817 return ret;
5818 }
5819
5820 return 0;
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005821}
5822
Ville Syrjäläffc90032020-11-06 19:30:37 +02005823static int skl_build_pipe_wm(struct intel_atomic_state *state,
5824 struct intel_crtc *crtc)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005825{
Ville Syrjäläffc90032020-11-06 19:30:37 +02005826 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5827 struct intel_crtc_state *crtc_state =
5828 intel_atomic_get_new_crtc_state(state, crtc);
Maarten Lankhorstaf9fbfa2019-10-04 13:34:53 +02005829 const struct intel_plane_state *plane_state;
Ville Syrjälädbf71382020-11-06 19:30:38 +02005830 struct intel_plane *plane;
5831 int ret, i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005832
Ville Syrjälädbf71382020-11-06 19:30:38 +02005833 for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
5834 /*
5835 * FIXME should perhaps check {old,new}_plane_crtc->hw.crtc
5836 * instead but we don't populate that correctly for NV12 Y
5837 * planes so for now hack this.
5838 */
5839 if (plane->pipe != crtc->pipe)
5840 continue;
Kumar, Mahesheb2fdcd2017-05-17 17:28:27 +05305841
Matt Roper7dadd282021-03-19 21:42:43 -07005842 if (DISPLAY_VER(dev_priv) >= 11)
Maarten Lankhorstec193642019-06-28 10:55:17 +02005843 ret = icl_build_plane_wm(crtc_state, plane_state);
Maarten Lankhorstb048a002018-10-18 13:51:30 +02005844 else
Maarten Lankhorstec193642019-06-28 10:55:17 +02005845 ret = skl_build_plane_wm(crtc_state, plane_state);
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05305846 if (ret)
5847 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005848 }
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05305849
Ville Syrjälädbf71382020-11-06 19:30:38 +02005850 crtc_state->wm.skl.optimal = crtc_state->wm.skl.raw;
5851
Matt Roper55994c22016-05-12 07:06:08 -07005852 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00005853}
5854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005855static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
5856 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00005857 const struct skl_ddb_entry *entry)
5858{
5859 if (entry->end)
Jani Nikula9b6320a2020-01-23 16:00:04 +02005860 intel_de_write_fw(dev_priv, reg,
5861 (entry->end - 1) << 16 | entry->start);
Damien Lespiau16160e32014-11-04 17:06:53 +00005862 else
Jani Nikula9b6320a2020-01-23 16:00:04 +02005863 intel_de_write_fw(dev_priv, reg, 0);
Damien Lespiau16160e32014-11-04 17:06:53 +00005864}
5865
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005866static void skl_write_wm_level(struct drm_i915_private *dev_priv,
5867 i915_reg_t reg,
5868 const struct skl_wm_level *level)
5869{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02005870 u32 val = 0;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005871
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005872 if (level->enable)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005873 val |= PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005874 if (level->ignore_lines)
5875 val |= PLANE_WM_IGNORE_LINES;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005876 val |= level->blocks;
Matt Roper1003cee2021-05-14 08:36:54 -07005877 val |= REG_FIELD_PREP(PLANE_WM_LINES_MASK, level->lines);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005878
Jani Nikula9b6320a2020-01-23 16:00:04 +02005879 intel_de_write_fw(dev_priv, reg, val);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005880}
5881
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005882void skl_write_plane_wm(struct intel_plane *plane,
5883 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005884{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005885 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005886 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005887 enum plane_id plane_id = plane->id;
5888 enum pipe pipe = plane->pipe;
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005889 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
5890 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005891 const struct skl_ddb_entry *ddb_y =
5892 &crtc_state->wm.skl.plane_ddb_y[plane_id];
5893 const struct skl_ddb_entry *ddb_uv =
5894 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005895
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005896 for (level = 0; level <= max_level; level++)
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005897 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005898 skl_plane_wm_level(pipe_wm, plane_id, level));
5899
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02005900 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005901 skl_plane_trans_wm(pipe_wm, plane_id));
Lyude27082492016-08-24 07:48:10 +02005902
Matt Roper7959ffe2021-05-18 17:06:11 -07005903 if (HAS_HW_SAGV_WM(dev_priv)) {
5904 skl_write_wm_level(dev_priv, PLANE_WM_SAGV(pipe, plane_id),
5905 &wm->sagv.wm0);
5906 skl_write_wm_level(dev_priv, PLANE_WM_SAGV_TRANS(pipe, plane_id),
5907 &wm->sagv.trans_wm);
5908 }
5909
Matt Roper7dadd282021-03-19 21:42:43 -07005910 if (DISPLAY_VER(dev_priv) >= 11) {
Mahesh Kumar234059d2018-01-30 11:49:13 -02005911 skl_ddb_entry_write(dev_priv,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005912 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5913 return;
Mahesh Kumarb879d582018-04-09 09:11:01 +05305914 }
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005915
5916 if (wm->is_planar)
5917 swap(ddb_y, ddb_uv);
5918
5919 skl_ddb_entry_write(dev_priv,
5920 PLANE_BUF_CFG(pipe, plane_id), ddb_y);
5921 skl_ddb_entry_write(dev_priv,
5922 PLANE_NV12_BUF_CFG(pipe, plane_id), ddb_uv);
Lyude62e0fb82016-08-22 12:50:08 -04005923}
5924
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005925void skl_write_cursor_wm(struct intel_plane *plane,
5926 const struct intel_crtc_state *crtc_state)
Lyude62e0fb82016-08-22 12:50:08 -04005927{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005928 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005929 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005930 enum plane_id plane_id = plane->id;
5931 enum pipe pipe = plane->pipe;
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005932 const struct skl_pipe_wm *pipe_wm = &crtc_state->wm.skl.optimal;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005933 const struct skl_ddb_entry *ddb =
5934 &crtc_state->wm.skl.plane_ddb_y[plane_id];
Lyude62e0fb82016-08-22 12:50:08 -04005935
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005936 for (level = 0; level <= max_level; level++)
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02005937 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02005938 skl_plane_wm_level(pipe_wm, plane_id, level));
5939
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005940 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe),
5941 skl_plane_trans_wm(pipe_wm, plane_id));
Lyude27082492016-08-24 07:48:10 +02005942
Matt Roper7959ffe2021-05-18 17:06:11 -07005943 if (HAS_HW_SAGV_WM(dev_priv)) {
5944 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
5945
5946 skl_write_wm_level(dev_priv, CUR_WM_SAGV(pipe),
5947 &wm->sagv.wm0);
5948 skl_write_wm_level(dev_priv, CUR_WM_SAGV_TRANS(pipe),
5949 &wm->sagv.trans_wm);
5950 }
5951
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005952 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), ddb);
Lyude62e0fb82016-08-22 12:50:08 -04005953}
5954
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005955bool skl_wm_level_equals(const struct skl_wm_level *l1,
5956 const struct skl_wm_level *l2)
5957{
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005958 return l1->enable == l2->enable &&
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02005959 l1->ignore_lines == l2->ignore_lines &&
Ville Syrjälä5dac8082021-03-05 17:36:10 +02005960 l1->lines == l2->lines &&
5961 l1->blocks == l2->blocks;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005962}
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005963
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005964static bool skl_plane_wm_equals(struct drm_i915_private *dev_priv,
5965 const struct skl_plane_wm *wm1,
5966 const struct skl_plane_wm *wm2)
5967{
5968 int level, max_level = ilk_wm_max_level(dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005969
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005970 for (level = 0; level <= max_level; level++) {
Ville Syrjäläe7f54e62020-02-28 22:35:49 +02005971 /*
5972 * We don't check uv_wm as the hardware doesn't actually
5973 * use it. It only gets used for calculating the required
5974 * ddb allocation.
5975 */
5976 if (!skl_wm_level_equals(&wm1->wm[level], &wm2->wm[level]))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02005977 return false;
5978 }
5979
Ville Syrjäläf11449d2021-02-26 17:32:00 +02005980 return skl_wm_level_equals(&wm1->trans_wm, &wm2->trans_wm) &&
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02005981 skl_wm_level_equals(&wm1->sagv.wm0, &wm2->sagv.wm0) &&
5982 skl_wm_level_equals(&wm1->sagv.trans_wm, &wm2->sagv.trans_wm);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04005983}
5984
Jani Nikula81b55ef2020-04-20 17:04:38 +03005985static bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
5986 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005987{
Lyude27082492016-08-24 07:48:10 +02005988 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00005989}
5990
Ville Syrjälä33c9c502021-01-22 22:56:33 +02005991static void skl_ddb_entry_union(struct skl_ddb_entry *a,
5992 const struct skl_ddb_entry *b)
5993{
5994 if (a->end && b->end) {
5995 a->start = min(a->start, b->start);
5996 a->end = max(a->end, b->end);
5997 } else if (b->end) {
5998 a->start = b->start;
5999 a->end = b->end;
6000 }
6001}
6002
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006003bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry *ddb,
Jani Nikula696173b2019-04-05 14:00:15 +03006004 const struct skl_ddb_entry *entries,
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006005 int num_entries, int ignore_idx)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006006{
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006007 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006008
Ville Syrjälä53cc68802018-11-01 17:05:59 +02006009 for (i = 0; i < num_entries; i++) {
6010 if (i != ignore_idx &&
6011 skl_ddb_entries_overlap(ddb, &entries[i]))
Lyude27082492016-08-24 07:48:10 +02006012 return true;
Mika Kahola2b685042017-10-10 13:17:03 +03006013 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006014
Lyude27082492016-08-24 07:48:10 +02006015 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00006016}
6017
Jani Nikulabb7791b2016-10-04 12:29:17 +03006018static int
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006019skl_ddb_add_affected_planes(const struct intel_crtc_state *old_crtc_state,
6020 struct intel_crtc_state *new_crtc_state)
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006021{
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01006022 struct intel_atomic_state *state = to_intel_atomic_state(new_crtc_state->uapi.state);
6023 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006024 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6025 struct intel_plane *plane;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006026
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006027 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6028 struct intel_plane_state *plane_state;
6029 enum plane_id plane_id = plane->id;
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006030
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006031 if (skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_y[plane_id],
6032 &new_crtc_state->wm.skl.plane_ddb_y[plane_id]) &&
6033 skl_ddb_entry_equal(&old_crtc_state->wm.skl.plane_ddb_uv[plane_id],
6034 &new_crtc_state->wm.skl.plane_ddb_uv[plane_id]))
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006035 continue;
6036
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006037 plane_state = intel_atomic_get_plane_state(state, plane);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006038 if (IS_ERR(plane_state))
6039 return PTR_ERR(plane_state);
Maarten Lankhorst1ab554b2018-10-22 15:51:52 +02006040
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006041 new_crtc_state->update_planes |= BIT(plane_id);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006042 }
6043
6044 return 0;
6045}
6046
Ville Syrjäläef79d622021-01-22 22:56:32 +02006047static u8 intel_dbuf_enabled_slices(const struct intel_dbuf_state *dbuf_state)
6048{
6049 struct drm_i915_private *dev_priv = to_i915(dbuf_state->base.state->base.dev);
6050 u8 enabled_slices;
6051 enum pipe pipe;
6052
6053 /*
6054 * FIXME: For now we always enable slice S1 as per
6055 * the Bspec display initialization sequence.
6056 */
6057 enabled_slices = BIT(DBUF_S1);
6058
6059 for_each_pipe(dev_priv, pipe)
6060 enabled_slices |= dbuf_state->slices[pipe];
6061
6062 return enabled_slices;
6063}
6064
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006065static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006066skl_compute_ddb(struct intel_atomic_state *state)
Matt Roper98d39492016-05-12 07:06:03 -07006067{
Ville Syrjälä70b1a262020-02-25 19:11:16 +02006068 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
6069 const struct intel_dbuf_state *old_dbuf_state;
Ville Syrjäläef79d622021-01-22 22:56:32 +02006070 struct intel_dbuf_state *new_dbuf_state = NULL;
Ville Syrjälä70b1a262020-02-25 19:11:16 +02006071 const struct intel_crtc_state *old_crtc_state;
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006072 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306073 struct intel_crtc *crtc;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306074 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07006075
Ville Syrjäläef79d622021-01-22 22:56:32 +02006076 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6077 new_dbuf_state = intel_atomic_get_dbuf_state(state);
6078 if (IS_ERR(new_dbuf_state))
6079 return PTR_ERR(new_dbuf_state);
6080
6081 old_dbuf_state = intel_atomic_get_old_dbuf_state(state);
6082 break;
6083 }
6084
6085 if (!new_dbuf_state)
6086 return 0;
6087
6088 new_dbuf_state->active_pipes =
6089 intel_calc_active_pipes(state, old_dbuf_state->active_pipes);
6090
6091 if (old_dbuf_state->active_pipes != new_dbuf_state->active_pipes) {
6092 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6093 if (ret)
6094 return ret;
6095 }
6096
6097 for_each_intel_crtc(&dev_priv->drm, crtc) {
6098 enum pipe pipe = crtc->pipe;
6099
6100 new_dbuf_state->slices[pipe] =
6101 skl_compute_dbuf_slices(crtc, new_dbuf_state->active_pipes);
6102
6103 if (old_dbuf_state->slices[pipe] == new_dbuf_state->slices[pipe])
6104 continue;
6105
6106 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6107 if (ret)
6108 return ret;
6109 }
6110
6111 new_dbuf_state->enabled_slices = intel_dbuf_enabled_slices(new_dbuf_state);
6112
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006113 if (IS_ALDERLAKE_P(dev_priv))
6114 new_dbuf_state->joined_mbus = adlp_check_mbus_joined(new_dbuf_state->active_pipes);
6115
6116 if (old_dbuf_state->enabled_slices != new_dbuf_state->enabled_slices ||
6117 old_dbuf_state->joined_mbus != new_dbuf_state->joined_mbus) {
Ville Syrjäläef79d622021-01-22 22:56:32 +02006118 ret = intel_atomic_serialize_global_state(&new_dbuf_state->base);
6119 if (ret)
6120 return ret;
6121
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006122 if (old_dbuf_state->joined_mbus != new_dbuf_state->joined_mbus) {
6123 /* TODO: Implement vblank synchronized MBUS joining changes */
6124 ret = intel_modeset_all_pipes(state);
6125 if (ret)
6126 return ret;
6127 }
6128
Ville Syrjäläef79d622021-01-22 22:56:32 +02006129 drm_dbg_kms(&dev_priv->drm,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006130 "Enabled dbuf slices 0x%x -> 0x%x (total dbuf slices 0x%x), mbus joined? %s->%s\n",
Ville Syrjäläef79d622021-01-22 22:56:32 +02006131 old_dbuf_state->enabled_slices,
6132 new_dbuf_state->enabled_slices,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006133 INTEL_INFO(dev_priv)->dbuf.slice_mask,
6134 yesno(old_dbuf_state->joined_mbus),
6135 yesno(new_dbuf_state->joined_mbus));
Ville Syrjäläef79d622021-01-22 22:56:32 +02006136 }
6137
6138 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6139 enum pipe pipe = crtc->pipe;
6140
6141 new_dbuf_state->weight[pipe] = intel_crtc_ddb_weight(new_crtc_state);
6142
6143 if (old_dbuf_state->weight[pipe] == new_dbuf_state->weight[pipe])
6144 continue;
6145
6146 ret = intel_atomic_lock_global_state(&new_dbuf_state->base);
6147 if (ret)
6148 return ret;
6149 }
6150
6151 for_each_intel_crtc(&dev_priv->drm, crtc) {
6152 ret = skl_crtc_allocate_ddb(state, crtc);
6153 if (ret)
6154 return ret;
6155 }
6156
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006157 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006158 new_crtc_state, i) {
Ville Syrjäläef79d622021-01-22 22:56:32 +02006159 ret = skl_allocate_plane_ddb(state, crtc);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006160 if (ret)
6161 return ret;
6162
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006163 ret = skl_ddb_add_affected_planes(old_crtc_state,
6164 new_crtc_state);
Rodrigo Vivi9a30a262017-06-13 10:52:30 -07006165 if (ret)
6166 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07006167 }
6168
6169 return 0;
6170}
6171
Ville Syrjäläab98e942019-02-08 22:05:27 +02006172static char enast(bool enable)
6173{
6174 return enable ? '*' : ' ';
6175}
6176
Matt Roper2722efb2016-08-17 15:55:55 -04006177static void
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006178skl_print_wm_changes(struct intel_atomic_state *state)
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006179{
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006180 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
6181 const struct intel_crtc_state *old_crtc_state;
6182 const struct intel_crtc_state *new_crtc_state;
6183 struct intel_plane *plane;
6184 struct intel_crtc *crtc;
Maarten Lankhorst75704982016-11-01 12:04:10 +01006185 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006186
Jani Nikulabdbf43d2019-10-28 12:38:15 +02006187 if (!drm_debug_enabled(DRM_UT_KMS))
Ville Syrjäläab98e942019-02-08 22:05:27 +02006188 return;
6189
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006190 for_each_oldnew_intel_crtc_in_state(state, crtc, old_crtc_state,
6191 new_crtc_state, i) {
Ville Syrjäläab98e942019-02-08 22:05:27 +02006192 const struct skl_pipe_wm *old_pipe_wm, *new_pipe_wm;
6193
6194 old_pipe_wm = &old_crtc_state->wm.skl.optimal;
6195 new_pipe_wm = &new_crtc_state->wm.skl.optimal;
6196
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006197 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6198 enum plane_id plane_id = plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006199 const struct skl_ddb_entry *old, *new;
6200
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006201 old = &old_crtc_state->wm.skl.plane_ddb_y[plane_id];
6202 new = &new_crtc_state->wm.skl.plane_ddb_y[plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006203
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006204 if (skl_ddb_entry_equal(old, new))
6205 continue;
6206
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006207 drm_dbg_kms(&dev_priv->drm,
6208 "[PLANE:%d:%s] ddb (%4d - %4d) -> (%4d - %4d), size %4d -> %4d\n",
6209 plane->base.base.id, plane->base.name,
6210 old->start, old->end, new->start, new->end,
6211 skl_ddb_entry_size(old), skl_ddb_entry_size(new));
Ville Syrjäläab98e942019-02-08 22:05:27 +02006212 }
6213
6214 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6215 enum plane_id plane_id = plane->id;
6216 const struct skl_plane_wm *old_wm, *new_wm;
6217
6218 old_wm = &old_pipe_wm->planes[plane_id];
6219 new_wm = &new_pipe_wm->planes[plane_id];
6220
6221 if (skl_plane_wm_equals(dev_priv, old_wm, new_wm))
6222 continue;
6223
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006224 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006225 "[PLANE:%d:%s] level %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm,%cstwm"
6226 " -> %cwm0,%cwm1,%cwm2,%cwm3,%cwm4,%cwm5,%cwm6,%cwm7,%ctwm,%cswm,%cstwm\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006227 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006228 enast(old_wm->wm[0].enable), enast(old_wm->wm[1].enable),
6229 enast(old_wm->wm[2].enable), enast(old_wm->wm[3].enable),
6230 enast(old_wm->wm[4].enable), enast(old_wm->wm[5].enable),
6231 enast(old_wm->wm[6].enable), enast(old_wm->wm[7].enable),
6232 enast(old_wm->trans_wm.enable),
6233 enast(old_wm->sagv.wm0.enable),
6234 enast(old_wm->sagv.trans_wm.enable),
6235 enast(new_wm->wm[0].enable), enast(new_wm->wm[1].enable),
6236 enast(new_wm->wm[2].enable), enast(new_wm->wm[3].enable),
6237 enast(new_wm->wm[4].enable), enast(new_wm->wm[5].enable),
6238 enast(new_wm->wm[6].enable), enast(new_wm->wm[7].enable),
6239 enast(new_wm->trans_wm.enable),
6240 enast(new_wm->sagv.wm0.enable),
6241 enast(new_wm->sagv.trans_wm.enable));
Ville Syrjäläab98e942019-02-08 22:05:27 +02006242
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006243 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006244 "[PLANE:%d:%s] lines %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%4d"
6245 " -> %c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%3d,%c%4d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006246 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006247 enast(old_wm->wm[0].ignore_lines), old_wm->wm[0].lines,
6248 enast(old_wm->wm[1].ignore_lines), old_wm->wm[1].lines,
6249 enast(old_wm->wm[2].ignore_lines), old_wm->wm[2].lines,
6250 enast(old_wm->wm[3].ignore_lines), old_wm->wm[3].lines,
6251 enast(old_wm->wm[4].ignore_lines), old_wm->wm[4].lines,
6252 enast(old_wm->wm[5].ignore_lines), old_wm->wm[5].lines,
6253 enast(old_wm->wm[6].ignore_lines), old_wm->wm[6].lines,
6254 enast(old_wm->wm[7].ignore_lines), old_wm->wm[7].lines,
6255 enast(old_wm->trans_wm.ignore_lines), old_wm->trans_wm.lines,
6256 enast(old_wm->sagv.wm0.ignore_lines), old_wm->sagv.wm0.lines,
6257 enast(old_wm->sagv.trans_wm.ignore_lines), old_wm->sagv.trans_wm.lines,
6258 enast(new_wm->wm[0].ignore_lines), new_wm->wm[0].lines,
6259 enast(new_wm->wm[1].ignore_lines), new_wm->wm[1].lines,
6260 enast(new_wm->wm[2].ignore_lines), new_wm->wm[2].lines,
6261 enast(new_wm->wm[3].ignore_lines), new_wm->wm[3].lines,
6262 enast(new_wm->wm[4].ignore_lines), new_wm->wm[4].lines,
6263 enast(new_wm->wm[5].ignore_lines), new_wm->wm[5].lines,
6264 enast(new_wm->wm[6].ignore_lines), new_wm->wm[6].lines,
6265 enast(new_wm->wm[7].ignore_lines), new_wm->wm[7].lines,
6266 enast(new_wm->trans_wm.ignore_lines), new_wm->trans_wm.lines,
6267 enast(new_wm->sagv.wm0.ignore_lines), new_wm->sagv.wm0.lines,
6268 enast(new_wm->sagv.trans_wm.ignore_lines), new_wm->sagv.trans_wm.lines);
Ville Syrjäläab98e942019-02-08 22:05:27 +02006269
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006270 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006271 "[PLANE:%d:%s] blocks %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d"
6272 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006273 plane->base.base.id, plane->base.name,
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006274 old_wm->wm[0].blocks, old_wm->wm[1].blocks,
6275 old_wm->wm[2].blocks, old_wm->wm[3].blocks,
6276 old_wm->wm[4].blocks, old_wm->wm[5].blocks,
6277 old_wm->wm[6].blocks, old_wm->wm[7].blocks,
6278 old_wm->trans_wm.blocks,
6279 old_wm->sagv.wm0.blocks,
6280 old_wm->sagv.trans_wm.blocks,
6281 new_wm->wm[0].blocks, new_wm->wm[1].blocks,
6282 new_wm->wm[2].blocks, new_wm->wm[3].blocks,
6283 new_wm->wm[4].blocks, new_wm->wm[5].blocks,
6284 new_wm->wm[6].blocks, new_wm->wm[7].blocks,
6285 new_wm->trans_wm.blocks,
6286 new_wm->sagv.wm0.blocks,
6287 new_wm->sagv.trans_wm.blocks);
Ville Syrjäläab98e942019-02-08 22:05:27 +02006288
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006289 drm_dbg_kms(&dev_priv->drm,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006290 "[PLANE:%d:%s] min_ddb %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d"
6291 " -> %4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%4d,%5d\n",
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006292 plane->base.base.id, plane->base.name,
6293 old_wm->wm[0].min_ddb_alloc, old_wm->wm[1].min_ddb_alloc,
6294 old_wm->wm[2].min_ddb_alloc, old_wm->wm[3].min_ddb_alloc,
6295 old_wm->wm[4].min_ddb_alloc, old_wm->wm[5].min_ddb_alloc,
6296 old_wm->wm[6].min_ddb_alloc, old_wm->wm[7].min_ddb_alloc,
6297 old_wm->trans_wm.min_ddb_alloc,
Ville Syrjäläa68aa482021-02-26 17:32:01 +02006298 old_wm->sagv.wm0.min_ddb_alloc,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006299 old_wm->sagv.trans_wm.min_ddb_alloc,
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006300 new_wm->wm[0].min_ddb_alloc, new_wm->wm[1].min_ddb_alloc,
6301 new_wm->wm[2].min_ddb_alloc, new_wm->wm[3].min_ddb_alloc,
6302 new_wm->wm[4].min_ddb_alloc, new_wm->wm[5].min_ddb_alloc,
6303 new_wm->wm[6].min_ddb_alloc, new_wm->wm[7].min_ddb_alloc,
Stanislav Lisovskiy7241c572020-05-14 10:48:51 +03006304 new_wm->trans_wm.min_ddb_alloc,
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006305 new_wm->sagv.wm0.min_ddb_alloc,
6306 new_wm->sagv.trans_wm.min_ddb_alloc);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006307 }
6308 }
6309}
6310
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006311static bool skl_plane_selected_wm_equals(struct intel_plane *plane,
6312 const struct skl_pipe_wm *old_pipe_wm,
6313 const struct skl_pipe_wm *new_pipe_wm)
6314{
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006315 struct drm_i915_private *i915 = to_i915(plane->base.dev);
6316 int level, max_level = ilk_wm_max_level(i915);
6317
6318 for (level = 0; level <= max_level; level++) {
6319 /*
6320 * We don't check uv_wm as the hardware doesn't actually
6321 * use it. It only gets used for calculating the required
6322 * ddb allocation.
6323 */
Ville Syrjälä93fe8622021-03-25 02:44:14 +02006324 if (!skl_wm_level_equals(skl_plane_wm_level(old_pipe_wm, plane->id, level),
6325 skl_plane_wm_level(new_pipe_wm, plane->id, level)))
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006326 return false;
6327 }
6328
Matt Roper7959ffe2021-05-18 17:06:11 -07006329 if (HAS_HW_SAGV_WM(i915)) {
6330 const struct skl_plane_wm *old_wm = &old_pipe_wm->planes[plane->id];
6331 const struct skl_plane_wm *new_wm = &new_pipe_wm->planes[plane->id];
6332
6333 if (!skl_wm_level_equals(&old_wm->sagv.wm0, &new_wm->sagv.wm0) ||
6334 !skl_wm_level_equals(&old_wm->sagv.trans_wm, &new_wm->sagv.trans_wm))
6335 return false;
6336 }
6337
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006338 return skl_wm_level_equals(skl_plane_trans_wm(old_pipe_wm, plane->id),
6339 skl_plane_trans_wm(new_pipe_wm, plane->id));
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006340}
6341
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006342/*
6343 * To make sure the cursor watermark registers are always consistent
6344 * with our computed state the following scenario needs special
6345 * treatment:
6346 *
6347 * 1. enable cursor
6348 * 2. move cursor entirely offscreen
6349 * 3. disable cursor
6350 *
6351 * Step 2. does call .disable_plane() but does not zero the watermarks
6352 * (since we consider an offscreen cursor still active for the purposes
6353 * of watermarks). Step 3. would not normally call .disable_plane()
6354 * because the actual plane visibility isn't changing, and we don't
6355 * deallocate the cursor ddb until the pipe gets disabled. So we must
6356 * force step 3. to call .disable_plane() to update the watermark
6357 * registers properly.
6358 *
6359 * Other planes do not suffer from this issues as their watermarks are
6360 * calculated based on the actual plane visibility. The only time this
6361 * can trigger for the other planes is during the initial readout as the
6362 * default value of the watermarks registers is not zero.
6363 */
6364static int skl_wm_add_affected_planes(struct intel_atomic_state *state,
6365 struct intel_crtc *crtc)
6366{
6367 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6368 const struct intel_crtc_state *old_crtc_state =
6369 intel_atomic_get_old_crtc_state(state, crtc);
6370 struct intel_crtc_state *new_crtc_state =
6371 intel_atomic_get_new_crtc_state(state, crtc);
6372 struct intel_plane *plane;
6373
6374 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
6375 struct intel_plane_state *plane_state;
6376 enum plane_id plane_id = plane->id;
6377
6378 /*
6379 * Force a full wm update for every plane on modeset.
6380 * Required because the reset value of the wm registers
6381 * is non-zero, whereas we want all disabled planes to
6382 * have zero watermarks. So if we turn off the relevant
6383 * power well the hardware state will go out of sync
6384 * with the software state.
6385 */
Maarten Lankhorst2225f3c2019-10-31 12:26:03 +01006386 if (!drm_atomic_crtc_needs_modeset(&new_crtc_state->uapi) &&
Ville Syrjälä2871b2f2021-02-26 17:31:58 +02006387 skl_plane_selected_wm_equals(plane,
6388 &old_crtc_state->wm.skl.optimal,
6389 &new_crtc_state->wm.skl.optimal))
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006390 continue;
6391
6392 plane_state = intel_atomic_get_plane_state(state, plane);
6393 if (IS_ERR(plane_state))
6394 return PTR_ERR(plane_state);
6395
6396 new_crtc_state->update_planes |= BIT(plane_id);
6397 }
6398
6399 return 0;
6400}
6401
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306402static int
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006403skl_compute_wm(struct intel_atomic_state *state)
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306404{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006405 struct intel_crtc *crtc;
Ville Syrjälä8cac9fd2019-03-12 22:58:44 +02006406 struct intel_crtc_state *new_crtc_state;
Mahesh Kumare1f96a62018-04-09 09:11:08 +05306407 int ret, i;
6408
Ville Syrjäläffc90032020-11-06 19:30:37 +02006409 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
6410 ret = skl_build_pipe_wm(state, crtc);
Ville Syrjäläff43bc32018-11-27 18:59:00 +02006411 if (ret)
6412 return ret;
Matt Roper734fa012016-05-12 15:11:40 -07006413 }
6414
Matt Roperd8e87492018-12-11 09:31:07 -08006415 ret = skl_compute_ddb(state);
6416 if (ret)
6417 return ret;
6418
Stanislav Lisovskiyecab0f32020-04-30 22:56:34 +03006419 ret = intel_compute_sagv_mask(state);
6420 if (ret)
6421 return ret;
Stanislav Lisovskiy97288892020-04-30 22:17:57 +03006422
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006423 /*
6424 * skl_compute_ddb() will have adjusted the final watermarks
6425 * based on how much ddb is available. Now we can actually
6426 * check if the final watermarks changed.
6427 */
Ville Syrjäläffc90032020-11-06 19:30:37 +02006428 for_each_new_intel_crtc_in_state(state, crtc, new_crtc_state, i) {
Ville Syrjälä23baedd2020-02-28 22:35:50 +02006429 ret = skl_wm_add_affected_planes(state, crtc);
6430 if (ret)
6431 return ret;
6432 }
6433
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006434 skl_print_wm_changes(state);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04006435
Matt Roper98d39492016-05-12 07:06:03 -07006436 return 0;
6437}
6438
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006439static void ilk_compute_wm_config(struct drm_i915_private *dev_priv,
Ville Syrjäläd8905652016-01-14 14:53:35 +02006440 struct intel_wm_config *config)
6441{
6442 struct intel_crtc *crtc;
6443
6444 /* Compute the currently _active_ config */
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006445 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläd8905652016-01-14 14:53:35 +02006446 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
6447
6448 if (!wm->pipe_enabled)
6449 continue;
6450
6451 config->sprites_enabled |= wm->sprites_enabled;
6452 config->sprites_scaled |= wm->sprites_scaled;
6453 config->num_pipes_active++;
6454 }
6455}
6456
Matt Ropered4a6a72016-02-23 17:20:13 -08006457static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006458{
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006459 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02006460 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02006461 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02006462 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006463 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07006464
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006465 ilk_compute_wm_config(dev_priv, &config);
Ville Syrjäläd8905652016-01-14 14:53:35 +02006466
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006467 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_1_2, &max);
6468 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03006469
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006470 /* 5/6 split only in single pipe config on IVB+ */
Matt Roper7dadd282021-03-19 21:42:43 -07006471 if (DISPLAY_VER(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02006472 config.num_pipes_active == 1 && config.sprites_enabled) {
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006473 ilk_compute_wm_maximums(dev_priv, 1, &config, INTEL_DDB_PART_5_6, &max);
6474 ilk_wm_merge(dev_priv, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03006475
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006476 best_lp_wm = ilk_find_best_result(dev_priv, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03006477 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006478 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006479 }
6480
Ville Syrjälä198a1e92013-10-09 19:17:58 +03006481 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03006482 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03006483
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006484 ilk_compute_wm_results(dev_priv, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03006485
Imre Deak820c1982013-12-17 14:46:36 +02006486 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03006487}
6488
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006489static void ilk_initial_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006490 struct intel_crtc *crtc)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006491{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006492 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6493 const struct intel_crtc_state *crtc_state =
6494 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006495
Matt Ropered4a6a72016-02-23 17:20:13 -08006496 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006497 crtc->wm.active.ilk = crtc_state->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08006498 ilk_program_watermarks(dev_priv);
6499 mutex_unlock(&dev_priv->wm.wm_mutex);
6500}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006501
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01006502static void ilk_optimize_watermarks(struct intel_atomic_state *state,
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006503 struct intel_crtc *crtc)
Matt Ropered4a6a72016-02-23 17:20:13 -08006504{
Ville Syrjälä7a8fdb1f2019-11-18 18:44:26 +02006505 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6506 const struct intel_crtc_state *crtc_state =
6507 intel_atomic_get_new_crtc_state(state, crtc);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006508
6509 if (!crtc_state->wm.need_postvbl_update)
6510 return;
Matt Ropered4a6a72016-02-23 17:20:13 -08006511
6512 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä88016a92019-07-01 19:05:45 +03006513 crtc->wm.active.ilk = crtc_state->wm.ilk.optimal;
6514 ilk_program_watermarks(dev_priv);
Matt Ropered4a6a72016-02-23 17:20:13 -08006515 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07006516}
6517
Jani Nikula81b55ef2020-04-20 17:04:38 +03006518static void skl_wm_level_from_reg_val(u32 val, struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00006519{
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006520 level->enable = val & PLANE_WM_EN;
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006521 level->ignore_lines = val & PLANE_WM_IGNORE_LINES;
Ville Syrjälä5dac8082021-03-05 17:36:10 +02006522 level->blocks = val & PLANE_WM_BLOCKS_MASK;
Matt Roper1003cee2021-05-14 08:36:54 -07006523 level->lines = REG_FIELD_GET(PLANE_WM_LINES_MASK, val);
Pradeep Bhat30789992014-11-04 17:06:45 +00006524}
6525
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006526void skl_pipe_wm_get_hw_state(struct intel_crtc *crtc,
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006527 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00006528{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006529 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6530 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006531 int level, max_level;
6532 enum plane_id plane_id;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006533 u32 val;
Pradeep Bhat30789992014-11-04 17:06:45 +00006534
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006535 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00006536
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006537 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006538 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00006539
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006540 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006541 if (plane_id != PLANE_CURSOR)
Jani Nikula5f461662020-11-30 13:15:58 +02006542 val = intel_uncore_read(&dev_priv->uncore, PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006543 else
Jani Nikula5f461662020-11-30 13:15:58 +02006544 val = intel_uncore_read(&dev_priv->uncore, CUR_WM(pipe, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006545
6546 skl_wm_level_from_reg_val(val, &wm->wm[level]);
6547 }
6548
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02006549 if (plane_id != PLANE_CURSOR)
Jani Nikula5f461662020-11-30 13:15:58 +02006550 val = intel_uncore_read(&dev_priv->uncore, PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006551 else
Jani Nikula5f461662020-11-30 13:15:58 +02006552 val = intel_uncore_read(&dev_priv->uncore, CUR_WM_TRANS(pipe));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006553
6554 skl_wm_level_from_reg_val(val, &wm->trans_wm);
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006555
Matt Roper7959ffe2021-05-18 17:06:11 -07006556 if (HAS_HW_SAGV_WM(dev_priv)) {
6557 if (plane_id != PLANE_CURSOR)
6558 val = intel_uncore_read(&dev_priv->uncore,
6559 PLANE_WM_SAGV(pipe, plane_id));
6560 else
6561 val = intel_uncore_read(&dev_priv->uncore,
6562 CUR_WM_SAGV(pipe));
6563
6564 skl_wm_level_from_reg_val(val, &wm->sagv.wm0);
6565
6566 if (plane_id != PLANE_CURSOR)
6567 val = intel_uncore_read(&dev_priv->uncore,
6568 PLANE_WM_SAGV_TRANS(pipe, plane_id));
6569 else
6570 val = intel_uncore_read(&dev_priv->uncore,
6571 CUR_WM_SAGV_TRANS(pipe));
6572
6573 skl_wm_level_from_reg_val(val, &wm->sagv.trans_wm);
6574 } else if (DISPLAY_VER(dev_priv) >= 12) {
Ville Syrjälä5f25e6a2021-02-26 17:32:02 +02006575 wm->sagv.wm0 = wm->wm[0];
6576 wm->sagv.trans_wm = wm->trans_wm;
6577 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02006578 }
Pradeep Bhat30789992014-11-04 17:06:45 +00006579}
6580
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006581void skl_wm_get_hw_state(struct drm_i915_private *dev_priv)
Pradeep Bhat30789992014-11-04 17:06:45 +00006582{
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006583 struct intel_dbuf_state *dbuf_state =
6584 to_intel_dbuf_state(dev_priv->dbuf.obj.state);
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006585 struct intel_crtc *crtc;
Pradeep Bhat30789992014-11-04 17:06:45 +00006586
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006587 if (IS_ALDERLAKE_P(dev_priv))
6588 dbuf_state->joined_mbus = intel_de_read(dev_priv, MBUS_CTL) & MBUS_JOIN;
6589
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006590 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006591 struct intel_crtc_state *crtc_state =
6592 to_intel_crtc_state(crtc->base.state);
6593 enum pipe pipe = crtc->pipe;
Ville Syrjälä835c1762021-05-18 17:06:16 -07006594 unsigned int mbus_offset;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006595 enum plane_id plane_id;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006596
Maarten Lankhorstec193642019-06-28 10:55:17 +02006597 skl_pipe_wm_get_hw_state(crtc, &crtc_state->wm.skl.optimal);
Ville Syrjälädbf71382020-11-06 19:30:38 +02006598 crtc_state->wm.skl.raw = crtc_state->wm.skl.optimal;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006599
6600 memset(&dbuf_state->ddb[pipe], 0, sizeof(dbuf_state->ddb[pipe]));
6601
6602 for_each_plane_id_on_crtc(crtc, plane_id) {
6603 struct skl_ddb_entry *ddb_y =
6604 &crtc_state->wm.skl.plane_ddb_y[plane_id];
6605 struct skl_ddb_entry *ddb_uv =
6606 &crtc_state->wm.skl.plane_ddb_uv[plane_id];
6607
6608 skl_ddb_get_hw_plane_state(dev_priv, crtc->pipe,
6609 plane_id, ddb_y, ddb_uv);
6610
6611 skl_ddb_entry_union(&dbuf_state->ddb[pipe], ddb_y);
6612 skl_ddb_entry_union(&dbuf_state->ddb[pipe], ddb_uv);
6613 }
6614
6615 dbuf_state->slices[pipe] =
6616 skl_compute_dbuf_slices(crtc, dbuf_state->active_pipes);
6617
6618 dbuf_state->weight[pipe] = intel_crtc_ddb_weight(crtc_state);
6619
Ville Syrjälä835c1762021-05-18 17:06:16 -07006620 /*
6621 * Used for checking overlaps, so we need absolute
6622 * offsets instead of MBUS relative offsets.
6623 */
6624 mbus_offset = mbus_ddb_offset(dev_priv, dbuf_state->slices[pipe]);
6625 crtc_state->wm.skl.ddb.start = mbus_offset + dbuf_state->ddb[pipe].start;
6626 crtc_state->wm.skl.ddb.end = mbus_offset + dbuf_state->ddb[pipe].end;
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006627
6628 drm_dbg_kms(&dev_priv->drm,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006629 "[CRTC:%d:%s] dbuf slices 0x%x, ddb (%d - %d), active pipes 0x%x, mbus joined: %s\n",
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006630 crtc->base.base.id, crtc->base.name,
6631 dbuf_state->slices[pipe], dbuf_state->ddb[pipe].start,
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07006632 dbuf_state->ddb[pipe].end, dbuf_state->active_pipes,
6633 yesno(dbuf_state->joined_mbus));
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04006634 }
Ville Syrjälä33c9c502021-01-22 22:56:33 +02006635
6636 dbuf_state->enabled_slices = dev_priv->dbuf.enabled_slices;
Pradeep Bhat30789992014-11-04 17:06:45 +00006637}
6638
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006639static void ilk_pipe_wm_get_hw_state(struct intel_crtc *crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006640{
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006641 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006642 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02006643 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Maarten Lankhorstec193642019-06-28 10:55:17 +02006644 struct intel_crtc_state *crtc_state = to_intel_crtc_state(crtc->base.state);
6645 struct intel_pipe_wm *active = &crtc_state->wm.ilk.optimal;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006646 enum pipe pipe = crtc->pipe;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006647
Jani Nikula5f461662020-11-30 13:15:58 +02006648 hw->wm_pipe[pipe] = intel_uncore_read(&dev_priv->uncore, WM0_PIPE_ILK(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006649
Ville Syrjälä15606532016-05-13 17:55:17 +03006650 memset(active, 0, sizeof(*active));
6651
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006652 active->pipe_enabled = crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02006653
6654 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006655 u32 tmp = hw->wm_pipe[pipe];
6656
6657 /*
6658 * For active pipes LP0 watermark is marked as
6659 * enabled, and LP1+ watermaks as disabled since
6660 * we can't really reverse compute them in case
6661 * multiple pipes are active.
6662 */
6663 active->wm[0].enable = true;
6664 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
6665 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
6666 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006667 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006668 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006669
6670 /*
6671 * For inactive pipes, all watermark levels
6672 * should be marked as enabled but zeroed,
6673 * which is what we'd compute them to.
6674 */
6675 for (level = 0; level <= max_level; level++)
6676 active->wm[level].enable = true;
6677 }
Matt Roper4e0963c2015-09-24 15:53:15 -07006678
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006679 crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03006680}
6681
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006682#define _FW_WM(value, plane) \
6683 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
6684#define _FW_WM_VLV(value, plane) \
6685 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
6686
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006687static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
6688 struct g4x_wm_values *wm)
6689{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006690 u32 tmp;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006691
Jani Nikula5f461662020-11-30 13:15:58 +02006692 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006693 wm->sr.plane = _FW_WM(tmp, SR);
6694 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6695 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
6696 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
6697
Jani Nikula5f461662020-11-30 13:15:58 +02006698 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW2);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006699 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
6700 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
6701 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
6702 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
6703 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6704 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
6705
Jani Nikula5f461662020-11-30 13:15:58 +02006706 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006707 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
6708 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6709 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
6710 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
6711}
6712
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006713static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
6714 struct vlv_wm_values *wm)
6715{
6716 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02006717 u32 tmp;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006718
6719 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02006720 tmp = intel_uncore_read(&dev_priv->uncore, VLV_DDL(pipe));
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006721
Ville Syrjälä1b313892016-11-28 19:37:08 +02006722 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006723 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006724 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006725 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006726 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006727 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006728 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006729 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
6730 }
6731
Jani Nikula5f461662020-11-30 13:15:58 +02006732 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW1);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006733 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006734 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
6735 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
6736 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006737
Jani Nikula5f461662020-11-30 13:15:58 +02006738 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006739 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
6740 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
6741 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006742
Jani Nikula5f461662020-11-30 13:15:58 +02006743 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW3);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006744 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
6745
6746 if (IS_CHERRYVIEW(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02006747 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006748 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6749 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006750
Jani Nikula5f461662020-11-30 13:15:58 +02006751 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006752 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
6753 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006754
Jani Nikula5f461662020-11-30 13:15:58 +02006755 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006756 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
6757 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006758
Jani Nikula5f461662020-11-30 13:15:58 +02006759 tmp = intel_uncore_read(&dev_priv->uncore, DSPHOWM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006760 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006761 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
6762 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
6763 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
6764 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6765 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6766 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6767 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6768 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6769 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006770 } else {
Jani Nikula5f461662020-11-30 13:15:58 +02006771 tmp = intel_uncore_read(&dev_priv->uncore, DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02006772 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
6773 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006774
Jani Nikula5f461662020-11-30 13:15:58 +02006775 tmp = intel_uncore_read(&dev_priv->uncore, DSPHOWM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006776 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02006777 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
6778 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
6779 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
6780 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
6781 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
6782 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006783 }
6784}
6785
6786#undef _FW_WM
6787#undef _FW_WM_VLV
6788
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006789void g4x_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006790{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006791 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
6792 struct intel_crtc *crtc;
6793
6794 g4x_read_wm_values(dev_priv, wm);
6795
Jani Nikula5f461662020-11-30 13:15:58 +02006796 wm->cxsr = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF) & FW_BLC_SELF_EN;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006797
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006798 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006799 struct intel_crtc_state *crtc_state =
6800 to_intel_crtc_state(crtc->base.state);
6801 struct g4x_wm_state *active = &crtc->wm.active.g4x;
6802 struct g4x_pipe_wm *raw;
6803 enum pipe pipe = crtc->pipe;
6804 enum plane_id plane_id;
6805 int level, max_level;
6806
6807 active->cxsr = wm->cxsr;
6808 active->hpll_en = wm->hpll_en;
6809 active->fbc_en = wm->fbc_en;
6810
6811 active->sr = wm->sr;
6812 active->hpll = wm->hpll;
6813
6814 for_each_plane_id_on_crtc(crtc, plane_id) {
6815 active->wm.plane[plane_id] =
6816 wm->pipe[pipe].plane[plane_id];
6817 }
6818
6819 if (wm->cxsr && wm->hpll_en)
6820 max_level = G4X_WM_LEVEL_HPLL;
6821 else if (wm->cxsr)
6822 max_level = G4X_WM_LEVEL_SR;
6823 else
6824 max_level = G4X_WM_LEVEL_NORMAL;
6825
6826 level = G4X_WM_LEVEL_NORMAL;
6827 raw = &crtc_state->wm.g4x.raw[level];
6828 for_each_plane_id_on_crtc(crtc, plane_id)
6829 raw->plane[plane_id] = active->wm.plane[plane_id];
6830
6831 if (++level > max_level)
6832 goto out;
6833
6834 raw = &crtc_state->wm.g4x.raw[level];
6835 raw->plane[PLANE_PRIMARY] = active->sr.plane;
6836 raw->plane[PLANE_CURSOR] = active->sr.cursor;
6837 raw->plane[PLANE_SPRITE0] = 0;
6838 raw->fbc = active->sr.fbc;
6839
6840 if (++level > max_level)
6841 goto out;
6842
6843 raw = &crtc_state->wm.g4x.raw[level];
6844 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
6845 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
6846 raw->plane[PLANE_SPRITE0] = 0;
6847 raw->fbc = active->hpll.fbc;
6848
6849 out:
6850 for_each_plane_id_on_crtc(crtc, plane_id)
6851 g4x_raw_plane_wm_set(crtc_state, level,
6852 plane_id, USHRT_MAX);
6853 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
6854
6855 crtc_state->wm.g4x.optimal = *active;
6856 crtc_state->wm.g4x.intermediate = *active;
6857
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006858 drm_dbg_kms(&dev_priv->drm,
6859 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
6860 pipe_name(pipe),
6861 wm->pipe[pipe].plane[PLANE_PRIMARY],
6862 wm->pipe[pipe].plane[PLANE_CURSOR],
6863 wm->pipe[pipe].plane[PLANE_SPRITE0]);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006864 }
6865
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006866 drm_dbg_kms(&dev_priv->drm,
6867 "Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
6868 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
6869 drm_dbg_kms(&dev_priv->drm,
6870 "Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
6871 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
6872 drm_dbg_kms(&dev_priv->drm, "Initial SR=%s HPLL=%s FBC=%s\n",
6873 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006874}
6875
6876void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
6877{
6878 struct intel_plane *plane;
6879 struct intel_crtc *crtc;
6880
6881 mutex_lock(&dev_priv->wm.wm_mutex);
6882
6883 for_each_intel_plane(&dev_priv->drm, plane) {
6884 struct intel_crtc *crtc =
6885 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
6886 struct intel_crtc_state *crtc_state =
6887 to_intel_crtc_state(crtc->base.state);
6888 struct intel_plane_state *plane_state =
6889 to_intel_plane_state(plane->base.state);
6890 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
6891 enum plane_id plane_id = plane->id;
6892 int level;
6893
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01006894 if (plane_state->uapi.visible)
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006895 continue;
6896
6897 for (level = 0; level < 3; level++) {
6898 struct g4x_pipe_wm *raw =
6899 &crtc_state->wm.g4x.raw[level];
6900
6901 raw->plane[plane_id] = 0;
6902 wm_state->wm.plane[plane_id] = 0;
6903 }
6904
6905 if (plane_id == PLANE_PRIMARY) {
6906 for (level = 0; level < 3; level++) {
6907 struct g4x_pipe_wm *raw =
6908 &crtc_state->wm.g4x.raw[level];
6909 raw->fbc = 0;
6910 }
6911
6912 wm_state->sr.fbc = 0;
6913 wm_state->hpll.fbc = 0;
6914 wm_state->fbc_en = false;
6915 }
6916 }
6917
6918 for_each_intel_crtc(&dev_priv->drm, crtc) {
6919 struct intel_crtc_state *crtc_state =
6920 to_intel_crtc_state(crtc->base.state);
6921
6922 crtc_state->wm.g4x.intermediate =
6923 crtc_state->wm.g4x.optimal;
6924 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
6925 }
6926
6927 g4x_program_watermarks(dev_priv);
6928
6929 mutex_unlock(&dev_priv->wm.wm_mutex);
6930}
6931
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006932void vlv_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006933{
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006934 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02006935 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006936 u32 val;
6937
6938 vlv_read_wm_values(dev_priv, wm);
6939
Jani Nikula5f461662020-11-30 13:15:58 +02006940 wm->cxsr = intel_uncore_read(&dev_priv->uncore, FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006941 wm->level = VLV_WM_LEVEL_PM2;
6942
6943 if (IS_CHERRYVIEW(dev_priv)) {
Chris Wilson337fa6e2019-04-26 09:17:20 +01006944 vlv_punit_get(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006945
Ville Syrjäläc11b8132018-11-29 19:55:03 +02006946 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006947 if (val & DSP_MAXFIFO_PM5_ENABLE)
6948 wm->level = VLV_WM_LEVEL_PM5;
6949
Ville Syrjälä58590c12015-09-08 21:05:12 +03006950 /*
6951 * If DDR DVFS is disabled in the BIOS, Punit
6952 * will never ack the request. So if that happens
6953 * assume we don't have to enable/disable DDR DVFS
6954 * dynamically. To test that just set the REQ_ACK
6955 * bit to poke the Punit, but don't change the
6956 * HIGH/LOW bits so that we don't actually change
6957 * the current state.
6958 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006959 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03006960 val |= FORCE_DDR_FREQ_REQ_ACK;
6961 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
6962
6963 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
6964 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03006965 drm_dbg_kms(&dev_priv->drm,
6966 "Punit not acking DDR DVFS request, "
6967 "assuming DDR DVFS is disabled\n");
Ville Syrjälä58590c12015-09-08 21:05:12 +03006968 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
6969 } else {
6970 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
6971 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
6972 wm->level = VLV_WM_LEVEL_DDR_DVFS;
6973 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006974
Chris Wilson337fa6e2019-04-26 09:17:20 +01006975 vlv_punit_put(dev_priv);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03006976 }
6977
Matt Ropercd1d3ee2018-12-10 13:54:14 -08006978 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02006979 struct intel_crtc_state *crtc_state =
6980 to_intel_crtc_state(crtc->base.state);
6981 struct vlv_wm_state *active = &crtc->wm.active.vlv;
6982 const struct vlv_fifo_state *fifo_state =
6983 &crtc_state->wm.vlv.fifo_state;
6984 enum pipe pipe = crtc->pipe;
6985 enum plane_id plane_id;
6986 int level;
6987
6988 vlv_get_fifo_size(crtc_state);
6989
6990 active->num_levels = wm->level + 1;
6991 active->cxsr = wm->cxsr;
6992
Ville Syrjäläff32c542017-03-02 19:14:57 +02006993 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03006994 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02006995 &crtc_state->wm.vlv.raw[level];
6996
6997 active->sr[level].plane = wm->sr.plane;
6998 active->sr[level].cursor = wm->sr.cursor;
6999
7000 for_each_plane_id_on_crtc(crtc, plane_id) {
7001 active->wm[level].plane[plane_id] =
7002 wm->pipe[pipe].plane[plane_id];
7003
7004 raw->plane[plane_id] =
7005 vlv_invert_wm_value(active->wm[level].plane[plane_id],
7006 fifo_state->plane[plane_id]);
7007 }
7008 }
7009
7010 for_each_plane_id_on_crtc(crtc, plane_id)
7011 vlv_raw_plane_wm_set(crtc_state, level,
7012 plane_id, USHRT_MAX);
7013 vlv_invalidate_wms(crtc, active, level);
7014
7015 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02007016 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02007017
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007018 drm_dbg_kms(&dev_priv->drm,
7019 "Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
7020 pipe_name(pipe),
7021 wm->pipe[pipe].plane[PLANE_PRIMARY],
7022 wm->pipe[pipe].plane[PLANE_CURSOR],
7023 wm->pipe[pipe].plane[PLANE_SPRITE0],
7024 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02007025 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03007026
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007027 drm_dbg_kms(&dev_priv->drm,
7028 "Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
7029 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03007030}
7031
Ville Syrjälä602ae832017-03-02 19:15:02 +02007032void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
7033{
7034 struct intel_plane *plane;
7035 struct intel_crtc *crtc;
7036
7037 mutex_lock(&dev_priv->wm.wm_mutex);
7038
7039 for_each_intel_plane(&dev_priv->drm, plane) {
7040 struct intel_crtc *crtc =
7041 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
7042 struct intel_crtc_state *crtc_state =
7043 to_intel_crtc_state(crtc->base.state);
7044 struct intel_plane_state *plane_state =
7045 to_intel_plane_state(plane->base.state);
7046 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
7047 const struct vlv_fifo_state *fifo_state =
7048 &crtc_state->wm.vlv.fifo_state;
7049 enum plane_id plane_id = plane->id;
7050 int level;
7051
Maarten Lankhorstf90a85e2019-10-31 12:26:08 +01007052 if (plane_state->uapi.visible)
Ville Syrjälä602ae832017-03-02 19:15:02 +02007053 continue;
7054
7055 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03007056 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02007057 &crtc_state->wm.vlv.raw[level];
7058
7059 raw->plane[plane_id] = 0;
7060
7061 wm_state->wm[level].plane[plane_id] =
7062 vlv_invert_wm_value(raw->plane[plane_id],
7063 fifo_state->plane[plane_id]);
7064 }
7065 }
7066
7067 for_each_intel_crtc(&dev_priv->drm, crtc) {
7068 struct intel_crtc_state *crtc_state =
7069 to_intel_crtc_state(crtc->base.state);
7070
7071 crtc_state->wm.vlv.intermediate =
7072 crtc_state->wm.vlv.optimal;
7073 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
7074 }
7075
7076 vlv_program_watermarks(dev_priv);
7077
7078 mutex_unlock(&dev_priv->wm.wm_mutex);
7079}
7080
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007081/*
7082 * FIXME should probably kill this and improve
7083 * the real watermark readout/sanitation instead
7084 */
7085static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
7086{
Jani Nikula5f461662020-11-30 13:15:58 +02007087 intel_uncore_write(&dev_priv->uncore, WM3_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM3_LP_ILK) & ~WM1_LP_SR_EN);
7088 intel_uncore_write(&dev_priv->uncore, WM2_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM2_LP_ILK) & ~WM1_LP_SR_EN);
7089 intel_uncore_write(&dev_priv->uncore, WM1_LP_ILK, intel_uncore_read(&dev_priv->uncore, WM1_LP_ILK) & ~WM1_LP_SR_EN);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007090
7091 /*
7092 * Don't touch WM1S_LP_EN here.
7093 * Doing so could cause underruns.
7094 */
7095}
7096
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007097void ilk_wm_get_hw_state(struct drm_i915_private *dev_priv)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007098{
Imre Deak820c1982013-12-17 14:46:36 +02007099 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007100 struct intel_crtc *crtc;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007101
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02007102 ilk_init_lp_watermarks(dev_priv);
7103
Matt Ropercd1d3ee2018-12-10 13:54:14 -08007104 for_each_intel_crtc(&dev_priv->drm, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007105 ilk_pipe_wm_get_hw_state(crtc);
7106
Jani Nikula5f461662020-11-30 13:15:58 +02007107 hw->wm_lp[0] = intel_uncore_read(&dev_priv->uncore, WM1_LP_ILK);
7108 hw->wm_lp[1] = intel_uncore_read(&dev_priv->uncore, WM2_LP_ILK);
7109 hw->wm_lp[2] = intel_uncore_read(&dev_priv->uncore, WM3_LP_ILK);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007110
Jani Nikula5f461662020-11-30 13:15:58 +02007111 hw->wm_lp_spr[0] = intel_uncore_read(&dev_priv->uncore, WM1S_LP_ILK);
Matt Roper7dadd282021-03-19 21:42:43 -07007112 if (DISPLAY_VER(dev_priv) >= 7) {
Jani Nikula5f461662020-11-30 13:15:58 +02007113 hw->wm_lp_spr[1] = intel_uncore_read(&dev_priv->uncore, WM2S_LP_IVB);
7114 hw->wm_lp_spr[2] = intel_uncore_read(&dev_priv->uncore, WM3S_LP_IVB);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02007115 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007116
Tvrtko Ursulin86527442016-10-13 11:03:00 +01007117 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007118 hw->partitioning = (intel_uncore_read(&dev_priv->uncore, WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
Ville Syrjäläac9545f2013-12-05 15:51:28 +02007119 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01007120 else if (IS_IVYBRIDGE(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007121 hw->partitioning = (intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
Ville Syrjäläac9545f2013-12-05 15:51:28 +02007122 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007123
7124 hw->enable_fbc_wm =
Jani Nikula5f461662020-11-30 13:15:58 +02007125 !(intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) & DISP_FBC_WM_DIS);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03007126}
7127
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007128/**
7129 * intel_update_watermarks - update FIFO watermark values based on current modes
Chris Wilson31383412018-02-14 14:03:03 +00007130 * @crtc: the #intel_crtc on which to compute the WM
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007131 *
7132 * Calculate watermark values for the various WM regs based on current mode
7133 * and plane configuration.
7134 *
7135 * There are several cases to deal with here:
7136 * - normal (i.e. non-self-refresh)
7137 * - self-refresh (SR) mode
7138 * - lines are large relative to FIFO size (buffer can hold up to 2)
7139 * - lines are small relative to FIFO size (buffer can hold more than 2
7140 * lines), so need to account for TLB latency
7141 *
7142 * The normal calculation is:
7143 * watermark = dotclock * bytes per pixel * latency
7144 * where latency is platform & configuration dependent (we assume pessimal
7145 * values here).
7146 *
7147 * The SR calculation is:
7148 * watermark = (trunc(latency/line time)+1) * surface width *
7149 * bytes per pixel
7150 * where
7151 * line time = htotal / dotclock
7152 * surface width = hdisplay for normal plane and 64 for cursor
7153 * and latency is assumed to be high, as above.
7154 *
7155 * The final value programmed to the register should always be rounded up,
7156 * and include an extra 2 entries to account for clock crossings.
7157 *
7158 * We don't use the sprite, so we can ignore that. And on Crestline we have
7159 * to set the non-SR watermarks to 8.
7160 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02007161void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007162{
Ville Syrjälä432081b2016-10-31 22:37:03 +02007163 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007164
7165 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03007166 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03007167}
7168
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307169void intel_enable_ipc(struct drm_i915_private *dev_priv)
7170{
7171 u32 val;
7172
José Roberto de Souzafd847b82018-09-18 13:47:11 -07007173 if (!HAS_IPC(dev_priv))
7174 return;
7175
Jani Nikula5f461662020-11-30 13:15:58 +02007176 val = intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL2);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307177
7178 if (dev_priv->ipc_enabled)
7179 val |= DISP_IPC_ENABLE;
7180 else
7181 val &= ~DISP_IPC_ENABLE;
7182
Jani Nikula5f461662020-11-30 13:15:58 +02007183 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL2, val);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307184}
7185
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007186static bool intel_can_enable_ipc(struct drm_i915_private *dev_priv)
7187{
7188 /* Display WA #0477 WaDisableIPC: skl */
7189 if (IS_SKYLAKE(dev_priv))
7190 return false;
7191
7192 /* Display WA #1141: SKL:all KBL:all CFL */
Chris Wilson5f4ae272020-06-02 15:05:40 +01007193 if (IS_KABYLAKE(dev_priv) ||
7194 IS_COFFEELAKE(dev_priv) ||
7195 IS_COMETLAKE(dev_priv))
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007196 return dev_priv->dram_info.symmetric_memory;
7197
7198 return true;
7199}
7200
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307201void intel_init_ipc(struct drm_i915_private *dev_priv)
7202{
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307203 if (!HAS_IPC(dev_priv))
7204 return;
7205
Ville Syrjäläc91a45f2019-05-03 20:38:07 +03007206 dev_priv->ipc_enabled = intel_can_enable_ipc(dev_priv);
José Roberto de Souzac9b818d2018-09-18 13:47:13 -07007207
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307208 intel_enable_ipc(dev_priv);
7209}
7210
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007211static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007212{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007213 /*
7214 * On Ibex Peak and Cougar Point, we need to disable clock
7215 * gating for the panel power sequencer or it will fail to
7216 * start up when no ports are active.
7217 */
Jani Nikula5f461662020-11-30 13:15:58 +02007218 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007219}
7220
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007221static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007222{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007223 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007224
Damien Lespiau055e3932014-08-18 13:49:10 +01007225 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007226 intel_uncore_write(&dev_priv->uncore, DSPCNTR(pipe),
7227 intel_uncore_read(&dev_priv->uncore, DSPCNTR(pipe)) |
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007228 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007229
Jani Nikula5f461662020-11-30 13:15:58 +02007230 intel_uncore_write(&dev_priv->uncore, DSPSURF(pipe), intel_uncore_read(&dev_priv->uncore, DSPSURF(pipe)));
7231 intel_uncore_posting_read(&dev_priv->uncore, DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007232 }
7233}
7234
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007235static void ilk_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007236{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007237 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007238
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007239 /*
7240 * Required for FBC
7241 * WaFbcDisableDpfcClockGating:ilk
7242 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007243 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7244 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7245 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007246
Jani Nikula5f461662020-11-30 13:15:58 +02007247 intel_uncore_write(&dev_priv->uncore, PCH_3DCGDIS0,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007248 MARIUNIT_CLOCK_GATE_DISABLE |
7249 SVSMUNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007250 intel_uncore_write(&dev_priv->uncore, PCH_3DCGDIS1,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007251 VFMUNIT_CLOCK_GATE_DISABLE);
7252
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007253 /*
7254 * According to the spec the following bits should be set in
7255 * order to enable memory self-refresh
7256 * The bit 22/21 of 0x42004
7257 * The bit 5 of 0x42020
7258 * The bit 15 of 0x45000
7259 */
Jani Nikula5f461662020-11-30 13:15:58 +02007260 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7261 (intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007262 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007263 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007264 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL,
7265 (intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007266 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007267
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007268 /*
7269 * Based on the document from hardware guys the following bits
7270 * should be set unconditionally in order to enable FBC.
7271 * The bit 22 of 0x42000
7272 * The bit 22 of 0x42004
7273 * The bit 7,8,9 of 0x42020.
7274 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007275 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007276 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Jani Nikula5f461662020-11-30 13:15:58 +02007277 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7278 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007279 ILK_FBCQ_DIS);
Jani Nikula5f461662020-11-30 13:15:58 +02007280 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7281 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007282 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007283 }
7284
Jani Nikula5f461662020-11-30 13:15:58 +02007285 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007286
Jani Nikula5f461662020-11-30 13:15:58 +02007287 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7288 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007289 ILK_ELPIN_409_SELECT);
Akash Goel4e046322014-04-04 17:14:38 +05307290
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007291 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007292
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007293 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007294}
7295
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007296static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007297{
Ville Syrjäläd048a262019-08-21 20:30:31 +03007298 enum pipe pipe;
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007299 u32 val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007300
7301 /*
7302 * On Ibex Peak and Cougar Point, we need to disable clock
7303 * gating for the panel power sequencer or it will fail to
7304 * start up when no ports are active.
7305 */
Jani Nikula5f461662020-11-30 13:15:58 +02007306 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
Jesse Barnescd664072013-10-02 10:34:19 -07007307 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7308 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007309 intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN2, intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN2) |
Daniel Vetter3107bd42012-10-31 22:52:31 +01007310 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007311 /* The below fixes the weird display corruption, a few pixels shifted
7312 * downward, on (only) LVDS of some HP laptops with IVY.
7313 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007314 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007315 val = intel_uncore_read(&dev_priv->uncore, TRANS_CHICKEN2(pipe));
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007316 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7317 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007318 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007319 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007320 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7321 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Jani Nikula5f461662020-11-30 13:15:58 +02007322 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN2(pipe), val);
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007323 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007324 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007325 for_each_pipe(dev_priv, pipe) {
Jani Nikula5f461662020-11-30 13:15:58 +02007326 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN1(pipe),
Daniel Vetter3107bd42012-10-31 22:52:31 +01007327 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7328 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007329}
7330
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007331static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007332{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007333 u32 tmp;
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007334
Jani Nikula5f461662020-11-30 13:15:58 +02007335 tmp = intel_uncore_read(&dev_priv->uncore, MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007336 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007337 drm_dbg_kms(&dev_priv->drm,
7338 "Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7339 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007340}
7341
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007342static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007343{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007344 u32 dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007345
Jani Nikula5f461662020-11-30 13:15:58 +02007346 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007347
Jani Nikula5f461662020-11-30 13:15:58 +02007348 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7349 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007350 ILK_ELPIN_409_SELECT);
7351
Jani Nikula5f461662020-11-30 13:15:58 +02007352 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1,
7353 intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007354 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7355 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7356
7357 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7358 * gating disable must be set. Failure to set it results in
7359 * flickering pixels due to Z write ordering failures after
7360 * some amount of runtime in the Mesa "fire" demo, and Unigine
7361 * Sanctuary and Tropics, and apparently anything else with
7362 * alpha test or pixel discard.
7363 *
7364 * According to the spec, bit 11 (RCCUNIT) must also be set,
7365 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007366 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007367 * WaDisableRCCUnitClockGating:snb
7368 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007369 */
Jani Nikula5f461662020-11-30 13:15:58 +02007370 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007371 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7372 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7373
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007374 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007375 * According to the spec the following bits should be
7376 * set in order to enable memory self-refresh and fbc:
7377 * The bit21 and bit22 of 0x42000
7378 * The bit21 and bit22 of 0x42004
7379 * The bit5 and bit7 of 0x42020
7380 * The bit14 of 0x70180
7381 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007382 *
7383 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007384 */
Jani Nikula5f461662020-11-30 13:15:58 +02007385 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7386 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007387 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
Jani Nikula5f461662020-11-30 13:15:58 +02007388 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2,
7389 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN2) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007390 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Jani Nikula5f461662020-11-30 13:15:58 +02007391 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D,
7392 intel_uncore_read(&dev_priv->uncore, ILK_DSPCLK_GATE_D) |
Damien Lespiau231e54f2012-10-19 17:55:41 +01007393 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7394 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007395
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007396 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007397
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007398 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007399
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007400 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007401}
7402
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007403static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007404{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007405 /*
7406 * TODO: this bit should only be enabled when really needed, then
7407 * disabled when not needed anymore in order to save power.
7408 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007409 if (HAS_PCH_LPT_LP(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007410 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D,
7411 intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D) |
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007412 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007413
7414 /* WADPOClockGatingDisable:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007415 intel_uncore_write(&dev_priv->uncore, TRANS_CHICKEN1(PIPE_A),
7416 intel_uncore_read(&dev_priv->uncore, TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007417 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007418}
7419
Ville Syrjälä712bf362016-10-31 22:37:23 +02007420static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007421{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007422 if (HAS_PCH_LPT_LP(dev_priv)) {
Jani Nikula5f461662020-11-30 13:15:58 +02007423 u32 val = intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D);
Imre Deak7d708ee2013-04-17 14:04:50 +03007424
7425 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007426 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, val);
Imre Deak7d708ee2013-04-17 14:04:50 +03007427 }
7428}
7429
Imre Deak450174f2016-05-03 15:54:21 +03007430static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7431 int general_prio_credits,
7432 int high_prio_credits)
7433{
7434 u32 misccpctl;
Oscar Mateo930a7842017-10-17 13:25:45 -07007435 u32 val;
Imre Deak450174f2016-05-03 15:54:21 +03007436
7437 /* WaTempDisableDOPClkGating:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007438 misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
7439 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
Imre Deak450174f2016-05-03 15:54:21 +03007440
Jani Nikula5f461662020-11-30 13:15:58 +02007441 val = intel_uncore_read(&dev_priv->uncore, GEN8_L3SQCREG1);
Oscar Mateo930a7842017-10-17 13:25:45 -07007442 val &= ~L3_PRIO_CREDITS_MASK;
7443 val |= L3_GENERAL_PRIO_CREDITS(general_prio_credits);
7444 val |= L3_HIGH_PRIO_CREDITS(high_prio_credits);
Jani Nikula5f461662020-11-30 13:15:58 +02007445 intel_uncore_write(&dev_priv->uncore, GEN8_L3SQCREG1, val);
Imre Deak450174f2016-05-03 15:54:21 +03007446
7447 /*
7448 * Wait at least 100 clocks before re-enabling clock gating.
7449 * See the definition of L3SQCREG1 in BSpec.
7450 */
Jani Nikula5f461662020-11-30 13:15:58 +02007451 intel_uncore_posting_read(&dev_priv->uncore, GEN8_L3SQCREG1);
Imre Deak450174f2016-05-03 15:54:21 +03007452 udelay(1);
Jani Nikula5f461662020-11-30 13:15:58 +02007453 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
Imre Deak450174f2016-05-03 15:54:21 +03007454}
7455
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007456static void icl_init_clock_gating(struct drm_i915_private *dev_priv)
7457{
Ville Syrjälä885f1822020-07-08 16:12:20 +03007458 /* Wa_1409120013:icl,ehl */
Jani Nikula5f461662020-11-30 13:15:58 +02007459 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN,
Ville Syrjälä885f1822020-07-08 16:12:20 +03007460 ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
7461
Matt Atwood6f4194c2020-01-13 23:11:28 -05007462 /*Wa_14010594013:icl, ehl */
7463 intel_uncore_rmw(&dev_priv->uncore, GEN8_CHICKEN_DCPR_1,
Lucas De Marchidbac4f32021-07-28 14:59:38 -07007464 0, ICL_DELAY_PMRSP);
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007465}
7466
José Roberto de Souza35f08372021-01-13 05:37:59 -08007467static void gen12lp_init_clock_gating(struct drm_i915_private *dev_priv)
Michel Thierry5d869232019-08-23 01:20:34 -07007468{
José Roberto de Souzac4924052021-07-12 17:38:50 -07007469 /* Wa_1409120013:tgl,rkl,adl-s,dg1 */
Clint Taylor8c209f42021-06-08 10:47:21 -07007470 if (IS_TIGERLAKE(dev_priv) || IS_ROCKETLAKE(dev_priv) ||
7471 IS_ALDERLAKE_S(dev_priv) || IS_DG1(dev_priv))
7472 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN,
7473 ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
Ville Syrjälä885f1822020-07-08 16:12:20 +03007474
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007475 /* Wa_1409825376:tgl (pre-prod)*/
Matt Roper46b0d702021-07-16 22:14:26 -07007476 if (IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007477 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_3, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_3) |
Radhakrishna Sripadaf78d5da2020-01-09 14:37:27 -08007478 TGL_VRH_GATING_DIS);
Matt Atwoodf9d77422020-04-15 15:35:35 -04007479
José Roberto de Souza41c70d22021-04-08 13:49:16 -07007480 /* Wa_14013723622:tgl,rkl,dg1,adl-s */
7481 if (DISPLAY_VER(dev_priv) == 12)
7482 intel_uncore_rmw(&dev_priv->uncore, CLKREQ_POLICY,
7483 CLKREQ_POLICY_MEM_UP_OVRD, 0);
Michel Thierry5d869232019-08-23 01:20:34 -07007484}
7485
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07007486static void adlp_init_clock_gating(struct drm_i915_private *dev_priv)
7487{
7488 gen12lp_init_clock_gating(dev_priv);
7489
7490 /* Wa_22011091694:adlp */
7491 intel_de_rmw(dev_priv, GEN9_CLKGATE_DIS_5, 0, DPCE_GATING_DIS);
7492}
7493
Stuart Summersda9427502020-10-14 12:19:34 -07007494static void dg1_init_clock_gating(struct drm_i915_private *dev_priv)
7495{
José Roberto de Souza35f08372021-01-13 05:37:59 -08007496 gen12lp_init_clock_gating(dev_priv);
7497
Stuart Summersda9427502020-10-14 12:19:34 -07007498 /* Wa_1409836686:dg1[a0] */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007499 if (IS_DG1_GT_STEP(dev_priv, STEP_A0, STEP_B0))
Jani Nikula5f461662020-11-30 13:15:58 +02007500 intel_uncore_write(&dev_priv->uncore, GEN9_CLKGATE_DIS_3, intel_uncore_read(&dev_priv->uncore, GEN9_CLKGATE_DIS_3) |
Stuart Summersda9427502020-10-14 12:19:34 -07007501 DPT_GATING_DIS);
7502}
7503
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007504static void cnp_init_clock_gating(struct drm_i915_private *dev_priv)
7505{
7506 if (!HAS_PCH_CNP(dev_priv))
7507 return;
7508
Rodrigo Vivi470e7c62018-03-05 17:28:12 -08007509 /* Display WA #1181 WaSouthDisplayDisablePWMCGEGating: cnp */
Jani Nikula5f461662020-11-30 13:15:58 +02007510 intel_uncore_write(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D, intel_uncore_read(&dev_priv->uncore, SOUTH_DSPCLK_GATE_D) |
Rodrigo Vivi4cc6feb2017-09-08 16:45:33 -07007511 CNP_PWM_CGE_GATING_DISABLE);
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007512}
7513
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007514static void cfl_init_clock_gating(struct drm_i915_private *dev_priv)
7515{
7516 cnp_init_clock_gating(dev_priv);
7517 gen9_init_clock_gating(dev_priv);
7518
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007519 /* WAC6entrylatency:cfl */
Jani Nikula5f461662020-11-30 13:15:58 +02007520 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007521 FBC_LLC_FULLY_OPEN);
7522
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007523 /*
7524 * WaFbcTurnOffFbcWatermark:cfl
7525 * Display WA #0562: cfl
7526 */
Jani Nikula5f461662020-11-30 13:15:58 +02007527 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007528 DISP_FBC_WM_DIS);
7529
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007530 /*
7531 * WaFbcNukeOnHostModify:cfl
7532 * Display WA #0873: cfl
7533 */
Jani Nikula5f461662020-11-30 13:15:58 +02007534 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007535 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
7536}
7537
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007538static void kbl_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007539{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007540 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007541
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007542 /* WAC6entrylatency:kbl */
Jani Nikula5f461662020-11-30 13:15:58 +02007543 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Ville Syrjälä4d6bde582020-07-16 22:04:26 +03007544 FBC_LLC_FULLY_OPEN);
7545
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007546 /* WaDisableSDEUnitClockGating:kbl */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007547 if (IS_KBL_GT_STEP(dev_priv, 0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007548 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007549 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007550
7551 /* WaDisableGamClockGating:kbl */
Matt Roper6b73a7f2021-07-16 22:14:26 -07007552 if (IS_KBL_GT_STEP(dev_priv, 0, STEP_C0))
Jani Nikula5f461662020-11-30 13:15:58 +02007553 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1, intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007554 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007555
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007556 /*
7557 * WaFbcTurnOffFbcWatermark:kbl
7558 * Display WA #0562: kbl
7559 */
Jani Nikula5f461662020-11-30 13:15:58 +02007560 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007561 DISP_FBC_WM_DIS);
7562
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007563 /*
7564 * WaFbcNukeOnHostModify:kbl
7565 * Display WA #0873: kbl
7566 */
Jani Nikula5f461662020-11-30 13:15:58 +02007567 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007568 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007569}
7570
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007571static void skl_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007572{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007573 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007574
Ville Syrjäläf1421192020-07-16 22:04:25 +03007575 /* WaDisableDopClockGating:skl */
Jani Nikula5f461662020-11-30 13:15:58 +02007576 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL) &
Ville Syrjäläf1421192020-07-16 22:04:25 +03007577 ~GEN7_DOP_CLOCK_GATE_ENABLE);
7578
Mika Kuoppala44fff992016-06-07 17:19:09 +03007579 /* WAC6entrylatency:skl */
Jani Nikula5f461662020-11-30 13:15:58 +02007580 intel_uncore_write(&dev_priv->uncore, FBC_LLC_READ_CTRL, intel_uncore_read(&dev_priv->uncore, FBC_LLC_READ_CTRL) |
Mika Kuoppala44fff992016-06-07 17:19:09 +03007581 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007582
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007583 /*
7584 * WaFbcTurnOffFbcWatermark:skl
7585 * Display WA #0562: skl
7586 */
Jani Nikula5f461662020-11-30 13:15:58 +02007587 intel_uncore_write(&dev_priv->uncore, DISP_ARB_CTL, intel_uncore_read(&dev_priv->uncore, DISP_ARB_CTL) |
Ville Syrjäläc4615b22020-07-08 16:12:21 +03007588 DISP_FBC_WM_DIS);
7589
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007590 /*
7591 * WaFbcNukeOnHostModify:skl
7592 * Display WA #0873: skl
7593 */
Jani Nikula5f461662020-11-30 13:15:58 +02007594 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007595 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Ville Syrjäläcd7a8812020-07-08 16:12:22 +03007596
Ville Syrjälä99bcf64e2020-07-08 16:12:23 +03007597 /*
7598 * WaFbcHighMemBwCorruptionAvoidance:skl
7599 * Display WA #0883: skl
7600 */
Jani Nikula5f461662020-11-30 13:15:58 +02007601 intel_uncore_write(&dev_priv->uncore, ILK_DPFC_CHICKEN, intel_uncore_read(&dev_priv->uncore, ILK_DPFC_CHICKEN) |
Ville Syrjäläcd7a8812020-07-08 16:12:22 +03007602 ILK_DPFC_DISABLE_DUMMY0);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007603}
7604
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007605static void bdw_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007606{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007607 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007608
Ville Syrjälä885f1822020-07-08 16:12:20 +03007609 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007610 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A),
7611 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A)) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007612 HSW_FBCQ_DIS);
7613
Ben Widawskyab57fff2013-12-12 15:28:04 -08007614 /* WaSwitchSolVfFArbitrationPriority:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007615 intel_uncore_write(&dev_priv->uncore, GAM_ECOCHK, intel_uncore_read(&dev_priv->uncore, GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007616
Ben Widawskyab57fff2013-12-12 15:28:04 -08007617 /* WaPsrDPAMaskVBlankInSRD:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007618 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR1_1,
7619 intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007620
Damien Lespiau055e3932014-08-18 13:49:10 +01007621 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007622 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007623 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7624 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007625 BDW_DPRS_MASK_VBLANK_SRD);
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007626
7627 /* Undocumented but fixes async flip + VT-d corruption */
7628 if (intel_vtd_active())
7629 intel_uncore_rmw(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7630 HSW_PRI_STRETCH_MAX_MASK, HSW_PRI_STRETCH_MAX_X1);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007631 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007632
Ben Widawskyab57fff2013-12-12 15:28:04 -08007633 /* WaVSRefCountFullforceMissDisable:bdw */
7634 /* WaDSRefCountFullforceMissDisable:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007635 intel_uncore_write(&dev_priv->uncore, GEN7_FF_THREAD_MODE,
7636 intel_uncore_read(&dev_priv->uncore, GEN7_FF_THREAD_MODE) &
Ben Widawskyab57fff2013-12-12 15:28:04 -08007637 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007638
Jani Nikula5f461662020-11-30 13:15:58 +02007639 intel_uncore_write(&dev_priv->uncore, GEN6_RC_SLEEP_PSMI_CONTROL,
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007640 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007641
7642 /* WaDisableSDEUnitClockGating:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007643 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007644 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007645
Imre Deak450174f2016-05-03 15:54:21 +03007646 /* WaProgramL3SqcReg1Default:bdw */
7647 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007648
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007649 /* WaKVMNotificationOnConfigChange:bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007650 intel_uncore_write(&dev_priv->uncore, CHICKEN_PAR2_1, intel_uncore_read(&dev_priv->uncore, CHICKEN_PAR2_1)
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007651 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7652
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007653 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007654
7655 /* WaDisableDopClockGating:bdw
7656 *
7657 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7658 * clock gating.
7659 */
Jani Nikula5f461662020-11-30 13:15:58 +02007660 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1,
7661 intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007662}
7663
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007664static void hsw_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007665{
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007666 enum pipe pipe;
7667
Ville Syrjälä885f1822020-07-08 16:12:20 +03007668 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Jani Nikula5f461662020-11-30 13:15:58 +02007669 intel_uncore_write(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A),
7670 intel_uncore_read(&dev_priv->uncore, CHICKEN_PIPESL_1(PIPE_A)) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007671 HSW_FBCQ_DIS);
7672
Ville Syrjäläb7a70532021-02-20 12:33:03 +02007673 for_each_pipe(dev_priv, pipe) {
7674 /* Undocumented but fixes async flip + VT-d corruption */
7675 if (intel_vtd_active())
7676 intel_uncore_rmw(&dev_priv->uncore, CHICKEN_PIPESL_1(pipe),
7677 HSW_PRI_STRETCH_MAX_MASK, HSW_PRI_STRETCH_MAX_X1);
7678 }
7679
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007680 /* This is required by WaCatErrorRejectionIssue:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007681 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7682 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Chris Wilsonf93ec5f2020-06-11 10:30:15 +01007683 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
Kenneth Graunke94411592014-12-31 16:23:00 -08007684
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007685 /* WaSwitchSolVfFArbitrationPriority:hsw */
Jani Nikula5f461662020-11-30 13:15:58 +02007686 intel_uncore_write(&dev_priv->uncore, GAM_ECOCHK, intel_uncore_read(&dev_priv->uncore, GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskye3dff582013-03-20 14:49:14 -07007687
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007688 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007689}
7690
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007691static void ivb_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007692{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007693 u32 snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007694
Jani Nikula5f461662020-11-30 13:15:58 +02007695 intel_uncore_write(&dev_priv->uncore, ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007696
Ville Syrjälä885f1822020-07-08 16:12:20 +03007697 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007698 intel_uncore_write(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1,
7699 intel_uncore_read(&dev_priv->uncore, ILK_DISPLAY_CHICKEN1) |
Ville Syrjälä885f1822020-07-08 16:12:20 +03007700 ILK_FBCQ_DIS);
7701
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007702 /* WaDisableBackToBackFlipFix:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007703 intel_uncore_write(&dev_priv->uncore, IVB_CHICKEN3,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007704 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7705 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7706
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007707 if (IS_IVB_GT1(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007708 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007709 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007710 else {
7711 /* must write both registers */
Jani Nikula5f461662020-11-30 13:15:58 +02007712 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Ville Syrjälä412236c2014-01-22 21:32:44 +02007713 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jani Nikula5f461662020-11-30 13:15:58 +02007714 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2_GT2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007715 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007716 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007717
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007718 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007719 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007720 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007721 */
Jani Nikula5f461662020-11-30 13:15:58 +02007722 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007723 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007724
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007725 /* This is required by WaCatErrorRejectionIssue:ivb */
Jani Nikula5f461662020-11-30 13:15:58 +02007726 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7727 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007728 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7729
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007730 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007731
Jani Nikula5f461662020-11-30 13:15:58 +02007732 snpcr = intel_uncore_read(&dev_priv->uncore, GEN6_MBCUNIT_SNPCR);
Ben Widawsky20848222012-05-04 18:58:59 -07007733 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7734 snpcr |= GEN6_MBC_SNPCR_MED;
Jani Nikula5f461662020-11-30 13:15:58 +02007735 intel_uncore_write(&dev_priv->uncore, GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007736
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007737 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007738 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007739
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007740 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007741}
7742
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007743static void vlv_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007744{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007745 /* WaDisableBackToBackFlipFix:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007746 intel_uncore_write(&dev_priv->uncore, IVB_CHICKEN3,
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007747 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7748 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7749
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007750 /* WaDisableDopClockGating:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007751 intel_uncore_write(&dev_priv->uncore, GEN7_ROW_CHICKEN2,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007752 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7753
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007754 /* This is required by WaCatErrorRejectionIssue:vlv */
Jani Nikula5f461662020-11-30 13:15:58 +02007755 intel_uncore_write(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7756 intel_uncore_read(&dev_priv->uncore, GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007757 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7758
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007759 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007760 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007761 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007762 */
Jani Nikula5f461662020-11-30 13:15:58 +02007763 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007764 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007765
Akash Goelc98f5062014-03-24 23:00:07 +05307766 /* WaDisableL3Bank2xClockGate:vlv
7767 * Disabling L3 clock gating- MMIO 940c[25] = 1
7768 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
Jani Nikula5f461662020-11-30 13:15:58 +02007769 intel_uncore_write(&dev_priv->uncore, GEN7_UCGCTL4,
7770 intel_uncore_read(&dev_priv->uncore, GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007771
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007772 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007773 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007774 * Disable clock gating on th GCFG unit to prevent a delay
7775 * in the reporting of vblank events.
7776 */
Jani Nikula5f461662020-11-30 13:15:58 +02007777 intel_uncore_write(&dev_priv->uncore, VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007778}
7779
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007780static void chv_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007781{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007782 /* WaVSRefCountFullforceMissDisable:chv */
7783 /* WaDSRefCountFullforceMissDisable:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007784 intel_uncore_write(&dev_priv->uncore, GEN7_FF_THREAD_MODE,
7785 intel_uncore_read(&dev_priv->uncore, GEN7_FF_THREAD_MODE) &
Ville Syrjälä232ce332014-04-09 13:28:35 +03007786 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007787
7788 /* WaDisableSemaphoreAndSyncFlipWait:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007789 intel_uncore_write(&dev_priv->uncore, GEN6_RC_SLEEP_PSMI_CONTROL,
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007790 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007791
7792 /* WaDisableCSUnitClockGating:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007793 intel_uncore_write(&dev_priv->uncore, GEN6_UCGCTL1, intel_uncore_read(&dev_priv->uncore, GEN6_UCGCTL1) |
Ville Syrjälä08466972014-04-09 13:28:37 +03007794 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007795
7796 /* WaDisableSDEUnitClockGating:chv */
Jani Nikula5f461662020-11-30 13:15:58 +02007797 intel_uncore_write(&dev_priv->uncore, GEN8_UCGCTL6, intel_uncore_read(&dev_priv->uncore, GEN8_UCGCTL6) |
Ville Syrjäläc6317802014-04-09 13:28:38 +03007798 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007799
7800 /*
Imre Deak450174f2016-05-03 15:54:21 +03007801 * WaProgramL3SqcReg1Default:chv
7802 * See gfxspecs/Related Documents/Performance Guide/
7803 * LSQC Setting Recommendations.
7804 */
7805 gen8_set_l3sqc_credits(dev_priv, 38, 2);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007806}
7807
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007808static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007809{
Jani Nikula5ce9a6492019-01-18 14:01:20 +02007810 u32 dspclk_gate;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007811
Jani Nikula5f461662020-11-30 13:15:58 +02007812 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, 0);
7813 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007814 GS_UNIT_CLOCK_GATE_DISABLE |
7815 CL_UNIT_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007816 intel_uncore_write(&dev_priv->uncore, RAMCLK_GATE_D, 0);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007817 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7818 OVRUNIT_CLOCK_GATE_DISABLE |
7819 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007820 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007821 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
Jani Nikula5f461662020-11-30 13:15:58 +02007822 intel_uncore_write(&dev_priv->uncore, DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007823
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007824 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007825}
7826
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007827static void i965gm_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007828{
Tvrtko Ursulin4f5fd912019-06-11 11:45:48 +01007829 struct intel_uncore *uncore = &dev_priv->uncore;
7830
7831 intel_uncore_write(uncore, RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7832 intel_uncore_write(uncore, RENCLK_GATE_D2, 0);
7833 intel_uncore_write(uncore, DSPCLK_GATE_D, 0);
7834 intel_uncore_write(uncore, RAMCLK_GATE_D, 0);
7835 intel_uncore_write16(uncore, DEUC, 0);
7836 intel_uncore_write(uncore,
7837 MI_ARB_STATE,
7838 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007839}
7840
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007841static void i965g_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007842{
Jani Nikula5f461662020-11-30 13:15:58 +02007843 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007844 I965_RCC_CLOCK_GATE_DISABLE |
7845 I965_RCPB_CLOCK_GATE_DISABLE |
7846 I965_ISC_CLOCK_GATE_DISABLE |
7847 I965_FBC_CLOCK_GATE_DISABLE);
Jani Nikula5f461662020-11-30 13:15:58 +02007848 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D2, 0);
7849 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE,
Ville Syrjälä20f94962013-06-07 10:47:02 +03007850 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007851}
7852
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007853static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007854{
Jani Nikula5f461662020-11-30 13:15:58 +02007855 u32 dstate = intel_uncore_read(&dev_priv->uncore, D_STATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007856
7857 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7858 DSTATE_DOT_CLOCK_GATING;
Jani Nikula5f461662020-11-30 13:15:58 +02007859 intel_uncore_write(&dev_priv->uncore, D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007860
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007861 if (IS_PINEVIEW(dev_priv))
Jani Nikula5f461662020-11-30 13:15:58 +02007862 intel_uncore_write(&dev_priv->uncore, ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007863
7864 /* IIR "flip pending" means done if this bit is set */
Jani Nikula5f461662020-11-30 13:15:58 +02007865 intel_uncore_write(&dev_priv->uncore, ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007866
7867 /* interrupts should cause a wake up from C3 */
Jani Nikula5f461662020-11-30 13:15:58 +02007868 intel_uncore_write(&dev_priv->uncore, INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007869
7870 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Jani Nikula5f461662020-11-30 13:15:58 +02007871 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007872
Jani Nikula5f461662020-11-30 13:15:58 +02007873 intel_uncore_write(&dev_priv->uncore, MI_ARB_STATE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007874 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007875}
7876
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007877static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007878{
Jani Nikula5f461662020-11-30 13:15:58 +02007879 intel_uncore_write(&dev_priv->uncore, RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007880
7881 /* interrupts should cause a wake up from C3 */
Jani Nikula5f461662020-11-30 13:15:58 +02007882 intel_uncore_write(&dev_priv->uncore, MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007883 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007884
Jani Nikula5f461662020-11-30 13:15:58 +02007885 intel_uncore_write(&dev_priv->uncore, MEM_MODE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007886 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007887
7888 /*
7889 * Have FBC ignore 3D activity since we use software
7890 * render tracking, and otherwise a pure 3D workload
7891 * (even if it just renders a single frame and then does
7892 * abosultely nothing) would not allow FBC to recompress
7893 * until a 2D blit occurs.
7894 */
Jani Nikula5f461662020-11-30 13:15:58 +02007895 intel_uncore_write(&dev_priv->uncore, SCPD0,
Ville Syrjälä5cecf502020-07-02 18:37:23 +03007896 _MASKED_BIT_ENABLE(SCPD_FBC_IGNORE_3D));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007897}
7898
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007899static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007900{
Jani Nikula5f461662020-11-30 13:15:58 +02007901 intel_uncore_write(&dev_priv->uncore, MEM_MODE,
Ville Syrjälä10383922014-08-15 01:21:54 +03007902 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7903 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007904}
7905
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007906void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007907{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007908 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007909}
7910
Ville Syrjälä712bf362016-10-31 22:37:23 +02007911void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007912{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007913 if (HAS_PCH_LPT(dev_priv))
7914 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007915}
7916
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007917static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007918{
Wambui Karugaf8d18d52020-01-07 18:13:30 +03007919 drm_dbg_kms(&dev_priv->drm,
7920 "No clock gating settings or workarounds applied.\n");
Imre Deakbb400da2016-03-16 13:38:54 +02007921}
7922
7923/**
7924 * intel_init_clock_gating_hooks - setup the clock gating hooks
7925 * @dev_priv: device private
7926 *
7927 * Setup the hooks that configure which clocks of a given platform can be
7928 * gated and also apply various GT and display specific workarounds for these
7929 * platforms. Note that some GT specific workarounds are applied separately
7930 * when GPU contexts or batchbuffers start their execution.
7931 */
7932void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7933{
José Roberto de Souzaa8a56da2021-05-14 08:37:09 -07007934 if (IS_ALDERLAKE_P(dev_priv))
7935 dev_priv->display.init_clock_gating = adlp_init_clock_gating;
7936 else if (IS_DG1(dev_priv))
Stuart Summersda9427502020-10-14 12:19:34 -07007937 dev_priv->display.init_clock_gating = dg1_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007938 else if (GRAPHICS_VER(dev_priv) == 12)
José Roberto de Souza35f08372021-01-13 05:37:59 -08007939 dev_priv->display.init_clock_gating = gen12lp_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007940 else if (GRAPHICS_VER(dev_priv) == 11)
Oscar Mateod65dc3e2018-05-08 14:29:24 -07007941 dev_priv->display.init_clock_gating = icl_init_clock_gating;
Chris Wilson5f4ae272020-06-02 15:05:40 +01007942 else if (IS_COFFEELAKE(dev_priv) || IS_COMETLAKE(dev_priv))
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007943 dev_priv->display.init_clock_gating = cfl_init_clock_gating;
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07007944 else if (IS_SKYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007945 dev_priv->display.init_clock_gating = skl_init_clock_gating;
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007946 else if (IS_KABYLAKE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007947 dev_priv->display.init_clock_gating = kbl_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007948 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007949 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007950 else if (IS_GEMINILAKE(dev_priv))
7951 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007952 else if (IS_BROADWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007953 dev_priv->display.init_clock_gating = bdw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007954 else if (IS_CHERRYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007955 dev_priv->display.init_clock_gating = chv_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007956 else if (IS_HASWELL(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007957 dev_priv->display.init_clock_gating = hsw_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007958 else if (IS_IVYBRIDGE(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007959 dev_priv->display.init_clock_gating = ivb_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007960 else if (IS_VALLEYVIEW(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007961 dev_priv->display.init_clock_gating = vlv_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007962 else if (GRAPHICS_VER(dev_priv) == 6)
Imre Deakbb400da2016-03-16 13:38:54 +02007963 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007964 else if (GRAPHICS_VER(dev_priv) == 5)
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007965 dev_priv->display.init_clock_gating = ilk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007966 else if (IS_G4X(dev_priv))
7967 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007968 else if (IS_I965GM(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007969 dev_priv->display.init_clock_gating = i965gm_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02007970 else if (IS_I965G(dev_priv))
Rodrigo Vivi91200c02017-08-28 22:20:26 -07007971 dev_priv->display.init_clock_gating = i965g_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007972 else if (GRAPHICS_VER(dev_priv) == 3)
Imre Deakbb400da2016-03-16 13:38:54 +02007973 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7974 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7975 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007976 else if (GRAPHICS_VER(dev_priv) == 2)
Imre Deakbb400da2016-03-16 13:38:54 +02007977 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7978 else {
7979 MISSING_CASE(INTEL_DEVID(dev_priv));
7980 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7981 }
7982}
7983
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007984/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02007985void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007986{
Daniel Vetterc921aba2012-04-26 23:28:17 +02007987 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007988 if (IS_PINEVIEW(dev_priv))
Lucas De Marchi1d218222019-12-24 00:40:04 -08007989 pnv_get_mem_freq(dev_priv);
Lucas De Marchi651e7d42021-06-05 21:50:49 -07007990 else if (GRAPHICS_VER(dev_priv) == 5)
Lucas De Marchi9eae5e22019-12-24 00:40:09 -08007991 ilk_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02007992
James Ausmusb068a862019-10-09 10:23:14 -07007993 if (intel_has_sagv(dev_priv))
7994 skl_setup_sagv_block_time(dev_priv);
7995
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007996 /* For FIFO watermark updates */
Matt Roper7dadd282021-03-19 21:42:43 -07007997 if (DISPLAY_VER(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02007998 skl_setup_wm_latency(dev_priv);
Matt Roper98d39492016-05-12 07:06:03 -07007999 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008000 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008001 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008002
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008003 if ((DISPLAY_VER(dev_priv) == 5 && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008004 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008005 (DISPLAY_VER(dev_priv) != 5 && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008006 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008007 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008008 dev_priv->display.compute_intermediate_wm =
8009 ilk_compute_intermediate_wm;
8010 dev_priv->display.initial_watermarks =
8011 ilk_initial_watermarks;
8012 dev_priv->display.optimize_watermarks =
8013 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008014 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008015 drm_dbg_kms(&dev_priv->drm,
8016 "Failed to read display plane latency. "
8017 "Disable CxSR\n");
Ville Syrjäläbd602542014-01-07 16:14:10 +02008018 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008019 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008020 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008021 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008022 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008023 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008024 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008025 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03008026 } else if (IS_G4X(dev_priv)) {
8027 g4x_setup_wm_latency(dev_priv);
8028 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
8029 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
8030 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
8031 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008032 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin86d35d42019-03-26 07:40:54 +00008033 if (!intel_get_cxsr_latency(!IS_MOBILE(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008034 dev_priv->is_ddr3,
8035 dev_priv->fsb_freq,
8036 dev_priv->mem_freq)) {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008037 drm_info(&dev_priv->drm,
8038 "failed to find known CxSR latency "
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008039 "(found ddr%s fsb freq %d, mem freq %d), "
8040 "disabling CxSR\n",
8041 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8042 dev_priv->fsb_freq, dev_priv->mem_freq);
8043 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008044 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008045 dev_priv->display.update_wm = NULL;
8046 } else
Lucas De Marchi1d218222019-12-24 00:40:04 -08008047 dev_priv->display.update_wm = pnv_update_wm;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008048 } else if (DISPLAY_VER(dev_priv) == 4) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008049 dev_priv->display.update_wm = i965_update_wm;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008050 } else if (DISPLAY_VER(dev_priv) == 3) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008051 dev_priv->display.update_wm = i9xx_update_wm;
8052 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Lucas De Marchi93e7e612021-04-12 22:09:53 -07008053 } else if (DISPLAY_VER(dev_priv) == 2) {
Jani Nikula24977872019-09-11 12:26:08 +03008054 if (INTEL_NUM_PIPES(dev_priv) == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008055 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008056 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008057 } else {
8058 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008059 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008060 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008061 } else {
Wambui Karugaf8d18d52020-01-07 18:13:30 +03008062 drm_err(&dev_priv->drm,
8063 "unexpected fall-through in %s\n", __func__);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008064 }
8065}
8066
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008067void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008068{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01008069 dev_priv->runtime_pm.suspended = false;
8070 atomic_set(&dev_priv->runtime_pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008071}
Ville Syrjälä3cf43cd2020-02-25 19:11:13 +02008072
8073static struct intel_global_state *intel_dbuf_duplicate_state(struct intel_global_obj *obj)
8074{
8075 struct intel_dbuf_state *dbuf_state;
8076
8077 dbuf_state = kmemdup(obj->state, sizeof(*dbuf_state), GFP_KERNEL);
8078 if (!dbuf_state)
8079 return NULL;
8080
8081 return &dbuf_state->base;
8082}
8083
8084static void intel_dbuf_destroy_state(struct intel_global_obj *obj,
8085 struct intel_global_state *state)
8086{
8087 kfree(state);
8088}
8089
8090static const struct intel_global_state_funcs intel_dbuf_funcs = {
8091 .atomic_duplicate_state = intel_dbuf_duplicate_state,
8092 .atomic_destroy_state = intel_dbuf_destroy_state,
8093};
8094
8095struct intel_dbuf_state *
8096intel_atomic_get_dbuf_state(struct intel_atomic_state *state)
8097{
8098 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8099 struct intel_global_state *dbuf_state;
8100
8101 dbuf_state = intel_atomic_get_global_obj_state(state, &dev_priv->dbuf.obj);
8102 if (IS_ERR(dbuf_state))
8103 return ERR_CAST(dbuf_state);
8104
8105 return to_intel_dbuf_state(dbuf_state);
8106}
8107
8108int intel_dbuf_init(struct drm_i915_private *dev_priv)
8109{
8110 struct intel_dbuf_state *dbuf_state;
8111
8112 dbuf_state = kzalloc(sizeof(*dbuf_state), GFP_KERNEL);
8113 if (!dbuf_state)
8114 return -ENOMEM;
8115
8116 intel_atomic_global_obj_init(dev_priv, &dev_priv->dbuf.obj,
8117 &dbuf_state->base, &intel_dbuf_funcs);
8118
8119 return 0;
8120}
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008121
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07008122/*
8123 * Configure MBUS_CTL and all DBUF_CTL_S of each slice to join_mbus state before
8124 * update the request state of all DBUS slices.
8125 */
8126static void update_mbus_pre_enable(struct intel_atomic_state *state)
8127{
8128 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8129 u32 mbus_ctl, dbuf_min_tracker_val;
8130 enum dbuf_slice slice;
8131 const struct intel_dbuf_state *dbuf_state =
8132 intel_atomic_get_new_dbuf_state(state);
8133
8134 if (!IS_ALDERLAKE_P(dev_priv))
8135 return;
8136
8137 /*
8138 * TODO: Implement vblank synchronized MBUS joining changes.
8139 * Must be properly coordinated with dbuf reprogramming.
8140 */
8141 if (dbuf_state->joined_mbus) {
8142 mbus_ctl = MBUS_HASHING_MODE_1x4 | MBUS_JOIN |
8143 MBUS_JOIN_PIPE_SELECT_NONE;
8144 dbuf_min_tracker_val = DBUF_MIN_TRACKER_STATE_SERVICE(3);
8145 } else {
8146 mbus_ctl = MBUS_HASHING_MODE_2x2 |
8147 MBUS_JOIN_PIPE_SELECT_NONE;
8148 dbuf_min_tracker_val = DBUF_MIN_TRACKER_STATE_SERVICE(1);
8149 }
8150
8151 intel_de_rmw(dev_priv, MBUS_CTL,
8152 MBUS_HASHING_MODE_MASK | MBUS_JOIN |
8153 MBUS_JOIN_PIPE_SELECT_MASK, mbus_ctl);
8154
8155 for_each_dbuf_slice(dev_priv, slice)
8156 intel_de_rmw(dev_priv, DBUF_CTL_S(slice),
8157 DBUF_MIN_TRACKER_STATE_SERVICE_MASK,
8158 dbuf_min_tracker_val);
8159}
8160
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008161void intel_dbuf_pre_plane_update(struct intel_atomic_state *state)
8162{
8163 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8164 const struct intel_dbuf_state *new_dbuf_state =
8165 intel_atomic_get_new_dbuf_state(state);
8166 const struct intel_dbuf_state *old_dbuf_state =
8167 intel_atomic_get_old_dbuf_state(state);
8168
8169 if (!new_dbuf_state ||
Stanislav Lisovskiy0d6695b2021-05-27 14:01:06 +03008170 ((new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
8171 && (new_dbuf_state->joined_mbus == old_dbuf_state->joined_mbus)))
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008172 return;
8173
8174 WARN_ON(!new_dbuf_state->base.changed);
8175
Vandita Kulkarnif4dc0082021-05-18 17:06:17 -07008176 update_mbus_pre_enable(state);
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008177 gen9_dbuf_slices_update(dev_priv,
8178 old_dbuf_state->enabled_slices |
8179 new_dbuf_state->enabled_slices);
8180}
8181
8182void intel_dbuf_post_plane_update(struct intel_atomic_state *state)
8183{
8184 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
8185 const struct intel_dbuf_state *new_dbuf_state =
8186 intel_atomic_get_new_dbuf_state(state);
8187 const struct intel_dbuf_state *old_dbuf_state =
8188 intel_atomic_get_old_dbuf_state(state);
8189
8190 if (!new_dbuf_state ||
Stanislav Lisovskiy0d6695b2021-05-27 14:01:06 +03008191 ((new_dbuf_state->enabled_slices == old_dbuf_state->enabled_slices)
8192 && (new_dbuf_state->joined_mbus == old_dbuf_state->joined_mbus)))
Ville Syrjäläc7c0e7e2020-02-25 19:11:15 +02008193 return;
8194
8195 WARN_ON(!new_dbuf_state->base.changed);
8196
8197 gen9_dbuf_slices_update(dev_priv,
8198 new_dbuf_state->enabled_slices);
8199}